intel-iommu.c 146.8 KB
Newer Older
1
/*
2
 * Copyright © 2006-2014 Intel Corporation.
3 4 5 6 7 8 9 10 11 12
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
13 14 15 16 17
 * Authors: David Woodhouse <dwmw2@infradead.org>,
 *          Ashok Raj <ashok.raj@intel.com>,
 *          Shaohua Li <shaohua.li@intel.com>,
 *          Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
 *          Fenghua Yu <fenghua.yu@intel.com>
J
Joerg Roedel 已提交
18
 *          Joerg Roedel <jroedel@suse.de>
19 20
 */

J
Joerg Roedel 已提交
21
#define pr_fmt(fmt)     "DMAR: " fmt
22
#define dev_fmt(fmt)    pr_fmt(fmt)
J
Joerg Roedel 已提交
23

24 25
#include <linux/init.h>
#include <linux/bitmap.h>
M
mark gross 已提交
26
#include <linux/debugfs.h>
27
#include <linux/export.h>
28 29 30 31 32 33 34 35
#include <linux/slab.h>
#include <linux/irq.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
#include <linux/pci.h>
#include <linux/dmar.h>
#include <linux/dma-mapping.h>
#include <linux/mempool.h>
36
#include <linux/memory.h>
37
#include <linux/cpu.h>
M
mark gross 已提交
38
#include <linux/timer.h>
39
#include <linux/io.h>
K
Kay, Allen M 已提交
40
#include <linux/iova.h>
41
#include <linux/iommu.h>
K
Kay, Allen M 已提交
42
#include <linux/intel-iommu.h>
43
#include <linux/syscore_ops.h>
44
#include <linux/tboot.h>
45
#include <linux/dmi.h>
46
#include <linux/pci-ats.h>
T
Tejun Heo 已提交
47
#include <linux/memblock.h>
A
Akinobu Mita 已提交
48
#include <linux/dma-contiguous.h>
49
#include <linux/dma-direct.h>
50
#include <linux/crash_dump.h>
51
#include <linux/numa.h>
52
#include <asm/irq_remapping.h>
53
#include <asm/cacheflush.h>
54
#include <asm/iommu.h>
55

56
#include "irq_remapping.h"
L
Lu Baolu 已提交
57
#include "intel-pasid.h"
58

F
Fenghua Yu 已提交
59 60 61
#define ROOT_SIZE		VTD_PAGE_SIZE
#define CONTEXT_SIZE		VTD_PAGE_SIZE

62
#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
63
#define IS_USB_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
64
#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
65
#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
66 67 68 69 70

#define IOAPIC_RANGE_START	(0xfee00000)
#define IOAPIC_RANGE_END	(0xfeefffff)
#define IOVA_START_ADDR		(0x1000)

71
#define DEFAULT_DOMAIN_ADDRESS_WIDTH 57
72

F
Fenghua Yu 已提交
73
#define MAX_AGAW_WIDTH 64
74
#define MAX_AGAW_PFN_WIDTH	(MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
F
Fenghua Yu 已提交
75

76 77 78 79 80 81 82 83
#define __DOMAIN_MAX_PFN(gaw)  ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)

/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
   to match. That way, we can use 'unsigned long' for PFNs with impunity. */
#define DOMAIN_MAX_PFN(gaw)	((unsigned long) min_t(uint64_t, \
				__DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
#define DOMAIN_MAX_ADDR(gaw)	(((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
84

85 86 87
/* IO virtual address start page frame number */
#define IOVA_START_PFN		(1)

88
#define IOVA_PFN(addr)		((addr) >> PAGE_SHIFT)
M
mark gross 已提交
89

90 91 92 93
/* page table handling */
#define LEVEL_STRIDE		(9)
#define LEVEL_MASK		(((u64)1 << LEVEL_STRIDE) - 1)

94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111
/*
 * This bitmap is used to advertise the page sizes our hardware support
 * to the IOMMU core, which will then use this information to split
 * physically contiguous memory regions it is mapping into page sizes
 * that we support.
 *
 * Traditionally the IOMMU core just handed us the mappings directly,
 * after making sure the size is an order of a 4KiB page and that the
 * mapping has natural alignment.
 *
 * To retain this behavior, we currently advertise that we support
 * all page sizes that are an order of 4KiB.
 *
 * If at some point we'd like to utilize the IOMMU core's new behavior,
 * we could change this to advertise the real page sizes we support.
 */
#define INTEL_IOMMU_PGSIZES	(~0xFFFUL)

112 113 114 115 116 117 118
static inline int agaw_to_level(int agaw)
{
	return agaw + 2;
}

static inline int agaw_to_width(int agaw)
{
119
	return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
120 121 122 123
}

static inline int width_to_agaw(int width)
{
124
	return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150
}

static inline unsigned int level_to_offset_bits(int level)
{
	return (level - 1) * LEVEL_STRIDE;
}

static inline int pfn_level_offset(unsigned long pfn, int level)
{
	return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
}

static inline unsigned long level_mask(int level)
{
	return -1UL << level_to_offset_bits(level);
}

static inline unsigned long level_size(int level)
{
	return 1UL << level_to_offset_bits(level);
}

static inline unsigned long align_to_level(unsigned long pfn, int level)
{
	return (pfn + level_size(level) - 1) & level_mask(level);
}
151

152 153
static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
{
154
	return  1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
155 156
}

157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
   are never going to work. */
static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
{
	return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
}

static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
{
	return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
}
static inline unsigned long page_to_dma_pfn(struct page *pg)
{
	return mm_to_dma_pfn(page_to_pfn(pg));
}
static inline unsigned long virt_to_dma_pfn(void *p)
{
	return page_to_dma_pfn(virt_to_page(p));
}

W
Weidong Han 已提交
177 178 179
/* global iommu list, set NULL for ignored DMAR units */
static struct intel_iommu **g_iommus;

180
static void __init check_tylersburg_isoch(void);
181 182
static int rwbf_quirk;

183 184 185 186 187
/*
 * set to 1 to panic kernel if can't successfully enable VT-d
 * (used when kernel is launched w/ TXT)
 */
static int force_on = 0;
188
int intel_iommu_tboot_noforce;
189
static int no_platform_optin;
190

191 192
#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))

193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212
/*
 * Take a root_entry and return the Lower Context Table Pointer (LCTP)
 * if marked present.
 */
static phys_addr_t root_entry_lctp(struct root_entry *re)
{
	if (!(re->lo & 1))
		return 0;

	return re->lo & VTD_PAGE_MASK;
}

/*
 * Take a root_entry and return the Upper Context Table Pointer (UCTP)
 * if marked present.
 */
static phys_addr_t root_entry_uctp(struct root_entry *re)
{
	if (!(re->hi & 1))
		return 0;
213

214 215
	return re->hi & VTD_PAGE_MASK;
}
216

217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237
static inline void context_clear_pasid_enable(struct context_entry *context)
{
	context->lo &= ~(1ULL << 11);
}

static inline bool context_pasid_enabled(struct context_entry *context)
{
	return !!(context->lo & (1ULL << 11));
}

static inline void context_set_copied(struct context_entry *context)
{
	context->hi |= (1ull << 3);
}

static inline bool context_copied(struct context_entry *context)
{
	return !!(context->hi & (1ULL << 3));
}

static inline bool __context_present(struct context_entry *context)
238 239 240
{
	return (context->lo & 1);
}
241

242
bool context_present(struct context_entry *context)
243 244 245 246 247 248
{
	return context_pasid_enabled(context) ?
	     __context_present(context) :
	     __context_present(context) && !context_copied(context);
}

249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268
static inline void context_set_present(struct context_entry *context)
{
	context->lo |= 1;
}

static inline void context_set_fault_enable(struct context_entry *context)
{
	context->lo &= (((u64)-1) << 2) | 1;
}

static inline void context_set_translation_type(struct context_entry *context,
						unsigned long value)
{
	context->lo &= (((u64)-1) << 4) | 3;
	context->lo |= (value & 3) << 2;
}

static inline void context_set_address_root(struct context_entry *context,
					    unsigned long value)
{
269
	context->lo &= ~VTD_PAGE_MASK;
270 271 272 273 274 275 276 277 278 279 280 281 282 283 284
	context->lo |= value & VTD_PAGE_MASK;
}

static inline void context_set_address_width(struct context_entry *context,
					     unsigned long value)
{
	context->hi |= value & 7;
}

static inline void context_set_domain_id(struct context_entry *context,
					 unsigned long value)
{
	context->hi |= (value & ((1 << 16) - 1)) << 8;
}

285 286 287 288 289
static inline int context_domain_id(struct context_entry *c)
{
	return((c->hi >> 8) & 0xffff);
}

290 291 292 293 294
static inline void context_clear_entry(struct context_entry *context)
{
	context->lo = 0;
	context->hi = 0;
}
295

296 297 298 299 300 301
/*
 * This domain is a statically identity mapping domain.
 *	1. This domain creats a static 1:1 mapping to all usable memory.
 * 	2. It maps to each iommu if successful.
 *	3. Each iommu mapps to this domain if successful.
 */
302 303
static struct dmar_domain *si_domain;
static int hw_pass_through = 1;
304

305 306
/*
 * Domain represents a virtual machine, more than one devices
307 308
 * across iommus may be owned in one domain, e.g. kvm guest.
 */
309
#define DOMAIN_FLAG_VIRTUAL_MACHINE	(1 << 0)
310

311
/* si_domain contains mulitple devices */
312
#define DOMAIN_FLAG_STATIC_IDENTITY	(1 << 1)
313

314 315 316 317
#define for_each_domain_iommu(idx, domain)			\
	for (idx = 0; idx < g_num_of_iommus; idx++)		\
		if (domain->iommu_refcnt[idx])

318 319 320 321 322
struct dmar_rmrr_unit {
	struct list_head list;		/* list of rmrr units	*/
	struct acpi_dmar_header *hdr;	/* ACPI header		*/
	u64	base_address;		/* reserved base address*/
	u64	end_address;		/* reserved end address */
323
	struct dmar_dev_scope *devices;	/* target devices */
324
	int	devices_cnt;		/* target device count */
325
	struct iommu_resv_region *resv; /* reserved region handle */
326 327 328 329 330
};

struct dmar_atsr_unit {
	struct list_head list;		/* list of ATSR units */
	struct acpi_dmar_header *hdr;	/* ACPI header */
331
	struct dmar_dev_scope *devices;	/* target devices */
332 333 334 335 336 337 338 339 340 341
	int devices_cnt;		/* target device count */
	u8 include_all:1;		/* include all ports */
};

static LIST_HEAD(dmar_atsr_units);
static LIST_HEAD(dmar_rmrr_units);

#define for_each_rmrr_units(rmrr) \
	list_for_each_entry(rmrr, &dmar_rmrr_units, list)

M
mark gross 已提交
342 343 344
/* bitmap for indexing intel_iommus */
static int g_num_of_iommus;

345
static void domain_exit(struct dmar_domain *domain);
346
static void domain_remove_dev_info(struct dmar_domain *domain);
347
static void dmar_remove_one_dev_info(struct device *dev);
348
static void __dmar_remove_one_dev_info(struct device_domain_info *info);
349 350
static void domain_context_clear(struct intel_iommu *iommu,
				 struct device *dev);
351 352
static int domain_detach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu);
353
static bool device_is_rmrr_locked(struct device *dev);
354

355
#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
356 357 358
int dmar_disabled = 0;
#else
int dmar_disabled = 1;
359
#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
360

361
int intel_iommu_sm;
362 363 364
int intel_iommu_enabled = 0;
EXPORT_SYMBOL_GPL(intel_iommu_enabled);

365
static int dmar_map_gfx = 1;
366
static int dmar_forcedac;
M
mark gross 已提交
367
static int intel_iommu_strict;
368
static int intel_iommu_superpage = 1;
369
static int iommu_identity_mapping;
370

371 372 373
#define IDENTMAP_ALL		1
#define IDENTMAP_GFX		2
#define IDENTMAP_AZALIA		4
374

375 376 377
int intel_iommu_gfx_mapped;
EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);

378 379 380 381
#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
static DEFINE_SPINLOCK(device_domain_lock);
static LIST_HEAD(device_domain_list);

382 383
/*
 * Iterate over elements in device_domain_list and call the specified
384
 * callback @fn against each element.
385 386 387 388 389
 */
int for_each_device_domain(int (*fn)(struct device_domain_info *info,
				     void *data), void *data)
{
	int ret = 0;
390
	unsigned long flags;
391 392
	struct device_domain_info *info;

393
	spin_lock_irqsave(&device_domain_lock, flags);
394 395
	list_for_each_entry(info, &device_domain_list, global) {
		ret = fn(info, data);
396 397
		if (ret) {
			spin_unlock_irqrestore(&device_domain_lock, flags);
398
			return ret;
399
		}
400
	}
401
	spin_unlock_irqrestore(&device_domain_lock, flags);
402 403 404 405

	return 0;
}

406
const struct iommu_ops intel_iommu_ops;
407

408 409 410 411 412
static bool translation_pre_enabled(struct intel_iommu *iommu)
{
	return (iommu->flags & VTD_FLAG_TRANS_PRE_ENABLED);
}

413 414 415 416 417
static void clear_translation_pre_enabled(struct intel_iommu *iommu)
{
	iommu->flags &= ~VTD_FLAG_TRANS_PRE_ENABLED;
}

418 419 420 421 422 423 424 425 426
static void init_translation_status(struct intel_iommu *iommu)
{
	u32 gsts;

	gsts = readl(iommu->reg + DMAR_GSTS_REG);
	if (gsts & DMA_GSTS_TES)
		iommu->flags |= VTD_FLAG_TRANS_PRE_ENABLED;
}

427 428 429 430 431 432
/* Convert generic 'struct iommu_domain to private struct dmar_domain */
static struct dmar_domain *to_dmar_domain(struct iommu_domain *dom)
{
	return container_of(dom, struct dmar_domain, domain);
}

433 434 435 436 437
static int __init intel_iommu_setup(char *str)
{
	if (!str)
		return -EINVAL;
	while (*str) {
438 439
		if (!strncmp(str, "on", 2)) {
			dmar_disabled = 0;
J
Joerg Roedel 已提交
440
			pr_info("IOMMU enabled\n");
441
		} else if (!strncmp(str, "off", 3)) {
442
			dmar_disabled = 1;
443
			no_platform_optin = 1;
J
Joerg Roedel 已提交
444
			pr_info("IOMMU disabled\n");
445 446
		} else if (!strncmp(str, "igfx_off", 8)) {
			dmar_map_gfx = 0;
J
Joerg Roedel 已提交
447
			pr_info("Disable GFX device mapping\n");
448
		} else if (!strncmp(str, "forcedac", 8)) {
J
Joerg Roedel 已提交
449
			pr_info("Forcing DAC for PCI devices\n");
450
			dmar_forcedac = 1;
M
mark gross 已提交
451
		} else if (!strncmp(str, "strict", 6)) {
J
Joerg Roedel 已提交
452
			pr_info("Disable batched IOTLB flush\n");
M
mark gross 已提交
453
			intel_iommu_strict = 1;
454
		} else if (!strncmp(str, "sp_off", 6)) {
J
Joerg Roedel 已提交
455
			pr_info("Disable supported super page\n");
456
			intel_iommu_superpage = 0;
457 458 459
		} else if (!strncmp(str, "sm_on", 5)) {
			pr_info("Intel-IOMMU: scalable mode supported\n");
			intel_iommu_sm = 1;
460 461 462 463
		} else if (!strncmp(str, "tboot_noforce", 13)) {
			printk(KERN_INFO
				"Intel-IOMMU: not forcing on after tboot. This could expose security risk for tboot\n");
			intel_iommu_tboot_noforce = 1;
464 465 466 467 468 469 470 471 472 473 474 475 476
		}

		str += strcspn(str, ",");
		while (*str == ',')
			str++;
	}
	return 0;
}
__setup("intel_iommu=", intel_iommu_setup);

static struct kmem_cache *iommu_domain_cache;
static struct kmem_cache *iommu_devinfo_cache;

477 478
static struct dmar_domain* get_iommu_domain(struct intel_iommu *iommu, u16 did)
{
479 480 481 482 483 484 485 486
	struct dmar_domain **domains;
	int idx = did >> 8;

	domains = iommu->domains[idx];
	if (!domains)
		return NULL;

	return domains[did & 0xff];
487 488 489 490 491
}

static void set_iommu_domain(struct intel_iommu *iommu, u16 did,
			     struct dmar_domain *domain)
{
492 493 494 495 496 497 498 499 500 501 502 503 504
	struct dmar_domain **domains;
	int idx = did >> 8;

	if (!iommu->domains[idx]) {
		size_t size = 256 * sizeof(struct dmar_domain *);
		iommu->domains[idx] = kzalloc(size, GFP_ATOMIC);
	}

	domains = iommu->domains[idx];
	if (WARN_ON(!domains))
		return;
	else
		domains[did & 0xff] = domain;
505 506
}

507
void *alloc_pgtable_page(int node)
508
{
509 510
	struct page *page;
	void *vaddr = NULL;
511

512 513 514
	page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
	if (page)
		vaddr = page_address(page);
515
	return vaddr;
516 517
}

518
void free_pgtable_page(void *vaddr)
519 520 521 522 523 524
{
	free_page((unsigned long)vaddr);
}

static inline void *alloc_domain_mem(void)
{
525
	return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
526 527
}

K
Kay, Allen M 已提交
528
static void free_domain_mem(void *vaddr)
529 530 531 532 533 534
{
	kmem_cache_free(iommu_domain_cache, vaddr);
}

static inline void * alloc_devinfo_mem(void)
{
535
	return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
536 537 538 539 540 541 542
}

static inline void free_devinfo_mem(void *vaddr)
{
	kmem_cache_free(iommu_devinfo_cache, vaddr);
}

543 544 545 546 547
static inline int domain_type_is_vm(struct dmar_domain *domain)
{
	return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
}

548 549 550 551 552
static inline int domain_type_is_si(struct dmar_domain *domain)
{
	return domain->flags & DOMAIN_FLAG_STATIC_IDENTITY;
}

553 554 555 556 557
static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
{
	return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
				DOMAIN_FLAG_STATIC_IDENTITY);
}
W
Weidong Han 已提交
558

559 560 561 562 563 564 565 566
static inline int domain_pfn_supported(struct dmar_domain *domain,
				       unsigned long pfn)
{
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;

	return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
}

F
Fenghua Yu 已提交
567
static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
W
Weidong Han 已提交
568 569 570 571 572
{
	unsigned long sagaw;
	int agaw = -1;

	sagaw = cap_sagaw(iommu->cap);
F
Fenghua Yu 已提交
573
	for (agaw = width_to_agaw(max_gaw);
W
Weidong Han 已提交
574 575 576 577 578 579 580 581
	     agaw >= 0; agaw--) {
		if (test_bit(agaw, &sagaw))
			break;
	}

	return agaw;
}

F
Fenghua Yu 已提交
582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599
/*
 * Calculate max SAGAW for each iommu.
 */
int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
}

/*
 * calculate agaw for each iommu.
 * "SAGAW" may be different across iommus, use a default agaw, and
 * get a supported less agaw for iommus that don't support the default agaw.
 */
int iommu_calculate_agaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
}

600
/* This functionin only returns single iommu in a domain */
601
struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
602 603 604
{
	int iommu_id;

605
	/* si_domain and vm domain should not get here. */
606
	BUG_ON(domain_type_is_vm_or_si(domain));
607 608 609
	for_each_domain_iommu(iommu_id, domain)
		break;

610 611 612 613 614 615
	if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
		return NULL;

	return g_iommus[iommu_id];
}

W
Weidong Han 已提交
616 617
static void domain_update_iommu_coherency(struct dmar_domain *domain)
{
618 619
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
620 621
	bool found = false;
	int i;
622

623
	domain->iommu_coherency = 1;
W
Weidong Han 已提交
624

625
	for_each_domain_iommu(i, domain) {
626
		found = true;
W
Weidong Han 已提交
627 628 629 630 631
		if (!ecap_coherent(g_iommus[i]->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
632 633 634 635 636 637 638 639 640 641 642 643
	if (found)
		return;

	/* No hardware attached; use lowest common denominator */
	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (!ecap_coherent(iommu->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
	rcu_read_unlock();
W
Weidong Han 已提交
644 645
}

646
static int domain_update_iommu_snooping(struct intel_iommu *skip)
647
{
648 649 650
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	int ret = 1;
651

652 653 654 655 656 657 658
	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (iommu != skip) {
			if (!ecap_sc_support(iommu->ecap)) {
				ret = 0;
				break;
			}
659 660
		}
	}
661 662 663
	rcu_read_unlock();

	return ret;
664 665
}

666
static int domain_update_iommu_superpage(struct intel_iommu *skip)
667
{
668
	struct dmar_drhd_unit *drhd;
669
	struct intel_iommu *iommu;
670
	int mask = 0xf;
671 672

	if (!intel_iommu_superpage) {
673
		return 0;
674 675
	}

676
	/* set iommu_superpage to the smallest common denominator */
677
	rcu_read_lock();
678
	for_each_active_iommu(iommu, drhd) {
679 680 681 682
		if (iommu != skip) {
			mask &= cap_super_page_val(iommu->cap);
			if (!mask)
				break;
683 684
		}
	}
685 686
	rcu_read_unlock();

687
	return fls(mask);
688 689
}

690 691 692 693
/* Some capabilities may be different across iommus */
static void domain_update_iommu_cap(struct dmar_domain *domain)
{
	domain_update_iommu_coherency(domain);
694 695
	domain->iommu_snooping = domain_update_iommu_snooping(NULL);
	domain->iommu_superpage = domain_update_iommu_superpage(NULL);
696 697
}

698 699
struct context_entry *iommu_context_addr(struct intel_iommu *iommu, u8 bus,
					 u8 devfn, int alloc)
700 701 702 703 704
{
	struct root_entry *root = &iommu->root_entry[bus];
	struct context_entry *context;
	u64 *entry;

705
	entry = &root->lo;
706
	if (sm_supported(iommu)) {
707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731
		if (devfn >= 0x80) {
			devfn -= 0x80;
			entry = &root->hi;
		}
		devfn *= 2;
	}
	if (*entry & 1)
		context = phys_to_virt(*entry & VTD_PAGE_MASK);
	else {
		unsigned long phy_addr;
		if (!alloc)
			return NULL;

		context = alloc_pgtable_page(iommu->node);
		if (!context)
			return NULL;

		__iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
		phy_addr = virt_to_phys((void *)context);
		*entry = phy_addr | 1;
		__iommu_flush_cache(iommu, entry, sizeof(*entry));
	}
	return &context[devfn];
}

732 733 734 735 736
static int iommu_dummy(struct device *dev)
{
	return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
}

737
static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
738 739
{
	struct dmar_drhd_unit *drhd = NULL;
740
	struct intel_iommu *iommu;
741 742
	struct device *tmp;
	struct pci_dev *ptmp, *pdev = NULL;
743
	u16 segment = 0;
744 745
	int i;

746 747 748
	if (iommu_dummy(dev))
		return NULL;

749
	if (dev_is_pci(dev)) {
750 751
		struct pci_dev *pf_pdev;

752
		pdev = to_pci_dev(dev);
753 754 755 756 757 758 759

#ifdef CONFIG_X86
		/* VMD child devices currently cannot be handled individually */
		if (is_vmd(pdev->bus))
			return NULL;
#endif

760 761 762 763
		/* VFs aren't listed in scope tables; we need to look up
		 * the PF instead to find the IOMMU. */
		pf_pdev = pci_physfn(pdev);
		dev = &pf_pdev->dev;
764
		segment = pci_domain_nr(pdev->bus);
765
	} else if (has_acpi_companion(dev))
766 767
		dev = &ACPI_COMPANION(dev)->dev;

768
	rcu_read_lock();
769
	for_each_active_iommu(iommu, drhd) {
770
		if (pdev && segment != drhd->segment)
771
			continue;
772

773
		for_each_active_dev_scope(drhd->devices,
774 775
					  drhd->devices_cnt, i, tmp) {
			if (tmp == dev) {
776 777 778 779
				/* For a VF use its original BDF# not that of the PF
				 * which we used for the IOMMU lookup. Strictly speaking
				 * we could do this for all PCI devices; we only need to
				 * get the BDF# from the scope table for ACPI matches. */
780
				if (pdev && pdev->is_virtfn)
781 782
					goto got_pdev;

783 784
				*bus = drhd->devices[i].bus;
				*devfn = drhd->devices[i].devfn;
785
				goto out;
786 787 788 789 790 791 792 793 794 795
			}

			if (!pdev || !dev_is_pci(tmp))
				continue;

			ptmp = to_pci_dev(tmp);
			if (ptmp->subordinate &&
			    ptmp->subordinate->number <= pdev->bus->number &&
			    ptmp->subordinate->busn_res.end >= pdev->bus->number)
				goto got_pdev;
796
		}
797

798 799 800 801
		if (pdev && drhd->include_all) {
		got_pdev:
			*bus = pdev->bus->number;
			*devfn = pdev->devfn;
802
			goto out;
803
		}
804
	}
805
	iommu = NULL;
806
 out:
807
	rcu_read_unlock();
808

809
	return iommu;
810 811
}

W
Weidong Han 已提交
812 813 814 815 816 817 818
static void domain_flush_cache(struct dmar_domain *domain,
			       void *addr, int size)
{
	if (!domain->iommu_coherency)
		clflush_cache_range(addr, size);
}

819 820 821
static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct context_entry *context;
822
	int ret = 0;
823 824 825
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
826 827 828
	context = iommu_context_addr(iommu, bus, devfn, 0);
	if (context)
		ret = context_present(context);
829 830 831 832 833 834 835 836 837 838 839 840 841 842 843
	spin_unlock_irqrestore(&iommu->lock, flags);
	return ret;
}

static void free_context_table(struct intel_iommu *iommu)
{
	int i;
	unsigned long flags;
	struct context_entry *context;

	spin_lock_irqsave(&iommu->lock, flags);
	if (!iommu->root_entry) {
		goto out;
	}
	for (i = 0; i < ROOT_ENTRY_NR; i++) {
844
		context = iommu_context_addr(iommu, i, 0, 0);
845 846
		if (context)
			free_pgtable_page(context);
847

848
		if (!sm_supported(iommu))
849 850 851 852 853 854
			continue;

		context = iommu_context_addr(iommu, i, 0x80, 0);
		if (context)
			free_pgtable_page(context);

855 856 857 858 859 860 861
	}
	free_pgtable_page(iommu->root_entry);
	iommu->root_entry = NULL;
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
}

862
static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
863
				      unsigned long pfn, int *target_level)
864
{
865
	struct dma_pte *parent, *pte;
866
	int level = agaw_to_level(domain->agaw);
867
	int offset;
868 869

	BUG_ON(!domain->pgd);
870

871
	if (!domain_pfn_supported(domain, pfn))
872 873 874
		/* Address beyond IOMMU's addressing capabilities. */
		return NULL;

875 876
	parent = domain->pgd;

877
	while (1) {
878 879
		void *tmp_page;

880
		offset = pfn_level_offset(pfn, level);
881
		pte = &parent[offset];
882
		if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
883
			break;
884
		if (level == *target_level)
885 886
			break;

887
		if (!dma_pte_present(pte)) {
888 889
			uint64_t pteval;

890
			tmp_page = alloc_pgtable_page(domain->nid);
891

892
			if (!tmp_page)
893
				return NULL;
894

895
			domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
896
			pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
897
			if (cmpxchg64(&pte->val, 0ULL, pteval))
898 899
				/* Someone else set it while we were thinking; use theirs. */
				free_pgtable_page(tmp_page);
900
			else
901
				domain_flush_cache(domain, pte, sizeof(*pte));
902
		}
903 904 905
		if (level == 1)
			break;

906
		parent = phys_to_virt(dma_pte_addr(pte));
907 908 909
		level--;
	}

910 911 912
	if (!*target_level)
		*target_level = level;

913 914 915
	return pte;
}

916

917
/* return address's pte at specific level */
918 919
static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
					 unsigned long pfn,
920
					 int level, int *large_page)
921
{
922
	struct dma_pte *parent, *pte;
923 924 925 926 927
	int total = agaw_to_level(domain->agaw);
	int offset;

	parent = domain->pgd;
	while (level <= total) {
928
		offset = pfn_level_offset(pfn, total);
929 930 931 932
		pte = &parent[offset];
		if (level == total)
			return pte;

933 934
		if (!dma_pte_present(pte)) {
			*large_page = total;
935
			break;
936 937
		}

938
		if (dma_pte_superpage(pte)) {
939 940 941 942
			*large_page = total;
			return pte;
		}

943
		parent = phys_to_virt(dma_pte_addr(pte));
944 945 946 947 948 949
		total--;
	}
	return NULL;
}

/* clear last level pte, a tlb flush should be followed */
950
static void dma_pte_clear_range(struct dmar_domain *domain,
951 952
				unsigned long start_pfn,
				unsigned long last_pfn)
953
{
954
	unsigned int large_page;
955
	struct dma_pte *first_pte, *pte;
956

957 958
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
959
	BUG_ON(start_pfn > last_pfn);
960

961
	/* we don't need lock here; nobody else touches the iova range */
962
	do {
963 964
		large_page = 1;
		first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
965
		if (!pte) {
966
			start_pfn = align_to_level(start_pfn + 1, large_page + 1);
967 968
			continue;
		}
969
		do {
970
			dma_clear_pte(pte);
971
			start_pfn += lvl_to_nr_pages(large_page);
972
			pte++;
973 974
		} while (start_pfn <= last_pfn && !first_pte_in_page(pte));

975 976
		domain_flush_cache(domain, first_pte,
				   (void *)pte - (void *)first_pte);
977 978

	} while (start_pfn && start_pfn <= last_pfn);
979 980
}

981
static void dma_pte_free_level(struct dmar_domain *domain, int level,
982 983 984
			       int retain_level, struct dma_pte *pte,
			       unsigned long pfn, unsigned long start_pfn,
			       unsigned long last_pfn)
985 986 987 988 989 990 991 992 993 994 995
{
	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;
		struct dma_pte *level_pte;

		if (!dma_pte_present(pte) || dma_pte_superpage(pte))
			goto next;

996
		level_pfn = pfn & level_mask(level);
997 998
		level_pte = phys_to_virt(dma_pte_addr(pte));

999 1000 1001 1002 1003
		if (level > 2) {
			dma_pte_free_level(domain, level - 1, retain_level,
					   level_pte, level_pfn, start_pfn,
					   last_pfn);
		}
1004

1005 1006 1007 1008 1009
		/*
		 * Free the page table if we're below the level we want to
		 * retain and the range covers the entire table.
		 */
		if (level < retain_level && !(start_pfn > level_pfn ||
1010
		      last_pfn < level_pfn + level_size(level) - 1)) {
1011 1012 1013 1014 1015 1016 1017 1018 1019
			dma_clear_pte(pte);
			domain_flush_cache(domain, pte, sizeof(*pte));
			free_pgtable_page(level_pte);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);
}

1020 1021 1022 1023
/*
 * clear last level (leaf) ptes and free page table pages below the
 * level we wish to keep intact.
 */
1024
static void dma_pte_free_pagetable(struct dmar_domain *domain,
1025
				   unsigned long start_pfn,
1026 1027
				   unsigned long last_pfn,
				   int retain_level)
1028
{
1029 1030
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
1031
	BUG_ON(start_pfn > last_pfn);
1032

1033 1034
	dma_pte_clear_range(domain, start_pfn, last_pfn);

1035
	/* We don't need lock here; nobody else touches the iova range */
1036
	dma_pte_free_level(domain, agaw_to_level(domain->agaw), retain_level,
1037
			   domain->pgd, 0, start_pfn, last_pfn);
1038

1039
	/* free pgd */
1040
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1041 1042 1043 1044 1045
		free_pgtable_page(domain->pgd);
		domain->pgd = NULL;
	}
}

1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064
/* When a page at a given level is being unlinked from its parent, we don't
   need to *modify* it at all. All we need to do is make a list of all the
   pages which can be freed just as soon as we've flushed the IOTLB and we
   know the hardware page-walk will no longer touch them.
   The 'pte' argument is the *parent* PTE, pointing to the page that is to
   be freed. */
static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
					    int level, struct dma_pte *pte,
					    struct page *freelist)
{
	struct page *pg;

	pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
	pg->freelist = freelist;
	freelist = pg;

	if (level == 1)
		return freelist;

1065 1066
	pte = page_address(pg);
	do {
1067 1068 1069
		if (dma_pte_present(pte) && !dma_pte_superpage(pte))
			freelist = dma_pte_list_pagetables(domain, level - 1,
							   pte, freelist);
1070 1071
		pte++;
	} while (!first_pte_in_page(pte));
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127

	return freelist;
}

static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
					struct dma_pte *pte, unsigned long pfn,
					unsigned long start_pfn,
					unsigned long last_pfn,
					struct page *freelist)
{
	struct dma_pte *first_pte = NULL, *last_pte = NULL;

	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;

		if (!dma_pte_present(pte))
			goto next;

		level_pfn = pfn & level_mask(level);

		/* If range covers entire pagetable, free it */
		if (start_pfn <= level_pfn &&
		    last_pfn >= level_pfn + level_size(level) - 1) {
			/* These suborbinate page tables are going away entirely. Don't
			   bother to clear them; we're just going to *free* them. */
			if (level > 1 && !dma_pte_superpage(pte))
				freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);

			dma_clear_pte(pte);
			if (!first_pte)
				first_pte = pte;
			last_pte = pte;
		} else if (level > 1) {
			/* Recurse down into a level that isn't *entirely* obsolete */
			freelist = dma_pte_clear_level(domain, level - 1,
						       phys_to_virt(dma_pte_addr(pte)),
						       level_pfn, start_pfn, last_pfn,
						       freelist);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);

	if (first_pte)
		domain_flush_cache(domain, first_pte,
				   (void *)++last_pte - (void *)first_pte);

	return freelist;
}

/* We can't just free the pages because the IOMMU may still be walking
   the page tables, and may have cached the intermediate levels. The
   pages can only be freed after the IOTLB flush has been done. */
1128 1129 1130
static struct page *domain_unmap(struct dmar_domain *domain,
				 unsigned long start_pfn,
				 unsigned long last_pfn)
1131
{
1132
	struct page *freelist;
1133

1134 1135
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
	BUG_ON(start_pfn > last_pfn);

	/* we don't need lock here; nobody else touches the iova range */
	freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
				       domain->pgd, 0, start_pfn, last_pfn, NULL);

	/* free pgd */
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
		struct page *pgd_page = virt_to_page(domain->pgd);
		pgd_page->freelist = freelist;
		freelist = pgd_page;

		domain->pgd = NULL;
	}

	return freelist;
}

1154
static void dma_free_pagelist(struct page *freelist)
1155 1156 1157 1158 1159 1160 1161 1162 1163
{
	struct page *pg;

	while ((pg = freelist)) {
		freelist = pg->freelist;
		free_pgtable_page(page_address(pg));
	}
}

1164 1165 1166 1167 1168 1169 1170
static void iova_entry_free(unsigned long data)
{
	struct page *freelist = (struct page *)data;

	dma_free_pagelist(freelist);
}

1171 1172 1173 1174 1175 1176
/* iommu handling */
static int iommu_alloc_root_entry(struct intel_iommu *iommu)
{
	struct root_entry *root;
	unsigned long flags;

1177
	root = (struct root_entry *)alloc_pgtable_page(iommu->node);
1178
	if (!root) {
J
Joerg Roedel 已提交
1179
		pr_err("Allocating root entry for %s failed\n",
1180
			iommu->name);
1181
		return -ENOMEM;
1182
	}
1183

F
Fenghua Yu 已提交
1184
	__iommu_flush_cache(iommu, root, ROOT_SIZE);
1185 1186 1187 1188 1189 1190 1191 1192 1193 1194

	spin_lock_irqsave(&iommu->lock, flags);
	iommu->root_entry = root;
	spin_unlock_irqrestore(&iommu->lock, flags);

	return 0;
}

static void iommu_set_root_entry(struct intel_iommu *iommu)
{
1195
	u64 addr;
1196
	u32 sts;
1197 1198
	unsigned long flag;

1199
	addr = virt_to_phys(iommu->root_entry);
1200 1201
	if (sm_supported(iommu))
		addr |= DMA_RTADDR_SMT;
1202

1203
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1204
	dmar_writeq(iommu->reg + DMAR_RTADDR_REG, addr);
1205

1206
	writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
1207 1208 1209

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1210
		      readl, (sts & DMA_GSTS_RTPS), sts);
1211

1212
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1213 1214
}

1215
void iommu_flush_write_buffer(struct intel_iommu *iommu)
1216 1217 1218 1219
{
	u32 val;
	unsigned long flag;

1220
	if (!rwbf_quirk && !cap_rwbf(iommu->cap))
1221 1222
		return;

1223
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1224
	writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
1225 1226 1227

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1228
		      readl, (!(val & DMA_GSTS_WBFS)), val);
1229

1230
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1231 1232 1233
}

/* return value determine if we need a write buffer flush */
1234 1235 1236
static void __iommu_flush_context(struct intel_iommu *iommu,
				  u16 did, u16 source_id, u8 function_mask,
				  u64 type)
1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256
{
	u64 val = 0;
	unsigned long flag;

	switch (type) {
	case DMA_CCMD_GLOBAL_INVL:
		val = DMA_CCMD_GLOBAL_INVL;
		break;
	case DMA_CCMD_DOMAIN_INVL:
		val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
		break;
	case DMA_CCMD_DEVICE_INVL:
		val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
			| DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
		break;
	default:
		BUG();
	}
	val |= DMA_CCMD_ICC;

1257
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1258 1259 1260 1261 1262 1263
	dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
		dmar_readq, (!(val & DMA_CCMD_ICC)), val);

1264
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1265 1266 1267
}

/* return value determine if we need a write buffer flush */
1268 1269
static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
				u64 addr, unsigned int size_order, u64 type)
1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284
{
	int tlb_offset = ecap_iotlb_offset(iommu->ecap);
	u64 val = 0, val_iva = 0;
	unsigned long flag;

	switch (type) {
	case DMA_TLB_GLOBAL_FLUSH:
		/* global flush doesn't need set IVA_REG */
		val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
		break;
	case DMA_TLB_DSI_FLUSH:
		val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
		break;
	case DMA_TLB_PSI_FLUSH:
		val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1285
		/* IH bit is passed in as part of address */
1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302
		val_iva = size_order | addr;
		break;
	default:
		BUG();
	}
	/* Note: set drain read/write */
#if 0
	/*
	 * This is probably to be super secure.. Looks like we can
	 * ignore it without any impact.
	 */
	if (cap_read_drain(iommu->cap))
		val |= DMA_TLB_READ_DRAIN;
#endif
	if (cap_write_drain(iommu->cap))
		val |= DMA_TLB_WRITE_DRAIN;

1303
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1304 1305 1306 1307 1308 1309 1310 1311 1312
	/* Note: Only uses first TLB reg currently */
	if (val_iva)
		dmar_writeq(iommu->reg + tlb_offset, val_iva);
	dmar_writeq(iommu->reg + tlb_offset + 8, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, tlb_offset + 8,
		dmar_readq, (!(val & DMA_TLB_IVT)), val);

1313
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1314 1315 1316

	/* check IOTLB invalidation granularity */
	if (DMA_TLB_IAIG(val) == 0)
J
Joerg Roedel 已提交
1317
		pr_err("Flush IOTLB failed\n");
1318
	if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
J
Joerg Roedel 已提交
1319
		pr_debug("TLB flush request %Lx, actual %Lx\n",
F
Fenghua Yu 已提交
1320 1321
			(unsigned long long)DMA_TLB_IIRG(type),
			(unsigned long long)DMA_TLB_IAIG(val));
1322 1323
}

1324 1325 1326
static struct device_domain_info *
iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
			 u8 bus, u8 devfn)
Y
Yu Zhao 已提交
1327 1328 1329
{
	struct device_domain_info *info;

1330 1331
	assert_spin_locked(&device_domain_lock);

Y
Yu Zhao 已提交
1332 1333 1334 1335
	if (!iommu->qi)
		return NULL;

	list_for_each_entry(info, &domain->devices, link)
1336 1337
		if (info->iommu == iommu && info->bus == bus &&
		    info->devfn == devfn) {
1338 1339
			if (info->ats_supported && info->dev)
				return info;
Y
Yu Zhao 已提交
1340 1341 1342
			break;
		}

1343
	return NULL;
Y
Yu Zhao 已提交
1344 1345
}

1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368
static void domain_update_iotlb(struct dmar_domain *domain)
{
	struct device_domain_info *info;
	bool has_iotlb_device = false;

	assert_spin_locked(&device_domain_lock);

	list_for_each_entry(info, &domain->devices, link) {
		struct pci_dev *pdev;

		if (!info->dev || !dev_is_pci(info->dev))
			continue;

		pdev = to_pci_dev(info->dev);
		if (pdev->ats_enabled) {
			has_iotlb_device = true;
			break;
		}
	}

	domain->has_iotlb_device = has_iotlb_device;
}

Y
Yu Zhao 已提交
1369
static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1370
{
1371 1372
	struct pci_dev *pdev;

1373 1374
	assert_spin_locked(&device_domain_lock);

1375
	if (!info || !dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1376 1377
		return;

1378
	pdev = to_pci_dev(info->dev);
J
Jacob Pan 已提交
1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390
	/* For IOMMU that supports device IOTLB throttling (DIT), we assign
	 * PFSID to the invalidation desc of a VF such that IOMMU HW can gauge
	 * queue depth at PF level. If DIT is not set, PFSID will be treated as
	 * reserved, which should be set to 0.
	 */
	if (!ecap_dit(info->iommu->ecap))
		info->pfsid = 0;
	else {
		struct pci_dev *pf_pdev;

		/* pdev will be returned if device is not a vf */
		pf_pdev = pci_physfn(pdev);
1391
		info->pfsid = pci_dev_id(pf_pdev);
J
Jacob Pan 已提交
1392
	}
1393

1394 1395 1396 1397 1398 1399 1400 1401 1402
#ifdef CONFIG_INTEL_IOMMU_SVM
	/* The PCIe spec, in its wisdom, declares that the behaviour of
	   the device if you enable PASID support after ATS support is
	   undefined. So always enable PASID support on devices which
	   have it, even if we can't yet know if we're ever going to
	   use it. */
	if (info->pasid_supported && !pci_enable_pasid(pdev, info->pasid_supported & ~1))
		info->pasid_enabled = 1;

1403 1404 1405
	if (info->pri_supported &&
	    (info->pasid_enabled ? pci_prg_resp_pasid_required(pdev) : 1)  &&
	    !pci_reset_pri(pdev) && !pci_enable_pri(pdev, 32))
1406 1407
		info->pri_enabled = 1;
#endif
1408
	if (!pdev->untrusted && info->ats_supported &&
1409
	    pci_ats_page_aligned(pdev) &&
1410
	    !pci_enable_ats(pdev, VTD_PAGE_SHIFT)) {
1411
		info->ats_enabled = 1;
1412
		domain_update_iotlb(info->domain);
1413 1414
		info->ats_qdep = pci_ats_queue_depth(pdev);
	}
Y
Yu Zhao 已提交
1415 1416 1417 1418
}

static void iommu_disable_dev_iotlb(struct device_domain_info *info)
{
1419 1420
	struct pci_dev *pdev;

1421 1422
	assert_spin_locked(&device_domain_lock);

1423
	if (!dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1424 1425
		return;

1426 1427 1428 1429 1430
	pdev = to_pci_dev(info->dev);

	if (info->ats_enabled) {
		pci_disable_ats(pdev);
		info->ats_enabled = 0;
1431
		domain_update_iotlb(info->domain);
1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442
	}
#ifdef CONFIG_INTEL_IOMMU_SVM
	if (info->pri_enabled) {
		pci_disable_pri(pdev);
		info->pri_enabled = 0;
	}
	if (info->pasid_enabled) {
		pci_disable_pasid(pdev);
		info->pasid_enabled = 0;
	}
#endif
Y
Yu Zhao 已提交
1443 1444 1445 1446 1447 1448 1449 1450 1451
}

static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
				  u64 addr, unsigned mask)
{
	u16 sid, qdep;
	unsigned long flags;
	struct device_domain_info *info;

1452 1453 1454
	if (!domain->has_iotlb_device)
		return;

Y
Yu Zhao 已提交
1455 1456
	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link) {
1457
		if (!info->ats_enabled)
Y
Yu Zhao 已提交
1458 1459 1460
			continue;

		sid = info->bus << 8 | info->devfn;
1461
		qdep = info->ats_qdep;
J
Jacob Pan 已提交
1462 1463
		qi_flush_dev_iotlb(info->iommu, sid, info->pfsid,
				qdep, addr, mask);
Y
Yu Zhao 已提交
1464 1465 1466 1467
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

1468 1469 1470 1471
static void iommu_flush_iotlb_psi(struct intel_iommu *iommu,
				  struct dmar_domain *domain,
				  unsigned long pfn, unsigned int pages,
				  int ih, int map)
1472
{
1473
	unsigned int mask = ilog2(__roundup_pow_of_two(pages));
1474
	uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
1475
	u16 did = domain->iommu_did[iommu->seq_id];
1476 1477 1478

	BUG_ON(pages == 0);

1479 1480
	if (ih)
		ih = 1 << 6;
1481
	/*
1482 1483
	 * Fallback to domain selective flush if no PSI support or the size is
	 * too big.
1484 1485 1486
	 * PSI requires page size to be 2 ^ x, and the base address is naturally
	 * aligned to the size
	 */
1487 1488
	if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
		iommu->flush.flush_iotlb(iommu, did, 0, 0,
1489
						DMA_TLB_DSI_FLUSH);
1490
	else
1491
		iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
1492
						DMA_TLB_PSI_FLUSH);
1493 1494

	/*
1495 1496
	 * In caching mode, changes of pages from non-present to present require
	 * flush. However, device IOTLB doesn't need to be flushed in this case.
1497
	 */
1498
	if (!cap_caching_mode(iommu->cap) || !map)
1499
		iommu_flush_dev_iotlb(domain, addr, mask);
1500 1501
}

1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
/* Notification for newly created mappings */
static inline void __mapping_notify_one(struct intel_iommu *iommu,
					struct dmar_domain *domain,
					unsigned long pfn, unsigned int pages)
{
	/* It's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
		iommu_flush_iotlb_psi(iommu, domain, pfn, pages, 0, 1);
	else
		iommu_flush_write_buffer(iommu);
}

1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532
static void iommu_flush_iova(struct iova_domain *iovad)
{
	struct dmar_domain *domain;
	int idx;

	domain = container_of(iovad, struct dmar_domain, iovad);

	for_each_domain_iommu(idx, domain) {
		struct intel_iommu *iommu = g_iommus[idx];
		u16 did = domain->iommu_did[iommu->seq_id];

		iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);

		if (!cap_caching_mode(iommu->cap))
			iommu_flush_dev_iotlb(get_iommu_domain(iommu, did),
					      0, MAX_AGAW_PFN_WIDTH);
	}
}

M
mark gross 已提交
1533 1534 1535 1536 1537
static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
{
	u32 pmen;
	unsigned long flags;

1538 1539 1540
	if (!cap_plmr(iommu->cap) && !cap_phmr(iommu->cap))
		return;

1541
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
M
mark gross 已提交
1542 1543 1544 1545 1546 1547 1548 1549
	pmen = readl(iommu->reg + DMAR_PMEN_REG);
	pmen &= ~DMA_PMEN_EPM;
	writel(pmen, iommu->reg + DMAR_PMEN_REG);

	/* wait for the protected region status bit to clear */
	IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
		readl, !(pmen & DMA_PMEN_PRS), pmen);

1550
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
M
mark gross 已提交
1551 1552
}

1553
static void iommu_enable_translation(struct intel_iommu *iommu)
1554 1555 1556 1557
{
	u32 sts;
	unsigned long flags;

1558
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
1559 1560
	iommu->gcmd |= DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1561 1562 1563

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1564
		      readl, (sts & DMA_GSTS_TES), sts);
1565

1566
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
1567 1568
}

1569
static void iommu_disable_translation(struct intel_iommu *iommu)
1570 1571 1572 1573
{
	u32 sts;
	unsigned long flag;

1574
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1575 1576 1577 1578 1579
	iommu->gcmd &= ~DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1580
		      readl, (!(sts & DMA_GSTS_TES)), sts);
1581

1582
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1583 1584
}

1585

1586 1587
static int iommu_init_domains(struct intel_iommu *iommu)
{
1588 1589
	u32 ndomains, nlongs;
	size_t size;
1590 1591

	ndomains = cap_ndoms(iommu->cap);
1592
	pr_debug("%s: Number of Domains supported <%d>\n",
J
Joerg Roedel 已提交
1593
		 iommu->name, ndomains);
1594 1595
	nlongs = BITS_TO_LONGS(ndomains);

1596 1597
	spin_lock_init(&iommu->lock);

1598 1599
	iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
	if (!iommu->domain_ids) {
J
Joerg Roedel 已提交
1600 1601
		pr_err("%s: Allocating domain id array failed\n",
		       iommu->name);
1602 1603
		return -ENOMEM;
	}
1604

1605
	size = (ALIGN(ndomains, 256) >> 8) * sizeof(struct dmar_domain **);
1606 1607 1608 1609 1610 1611 1612 1613
	iommu->domains = kzalloc(size, GFP_KERNEL);

	if (iommu->domains) {
		size = 256 * sizeof(struct dmar_domain *);
		iommu->domains[0] = kzalloc(size, GFP_KERNEL);
	}

	if (!iommu->domains || !iommu->domains[0]) {
J
Joerg Roedel 已提交
1614 1615
		pr_err("%s: Allocating domain array failed\n",
		       iommu->name);
1616
		kfree(iommu->domain_ids);
1617
		kfree(iommu->domains);
1618
		iommu->domain_ids = NULL;
1619
		iommu->domains    = NULL;
1620 1621 1622
		return -ENOMEM;
	}

1623 1624


1625
	/*
1626 1627 1628 1629
	 * If Caching mode is set, then invalid translations are tagged
	 * with domain-id 0, hence we need to pre-allocate it. We also
	 * use domain-id 0 as a marker for non-allocated domain-id, so
	 * make sure it is not used for a real domain.
1630
	 */
1631 1632
	set_bit(0, iommu->domain_ids);

1633 1634 1635 1636 1637 1638 1639 1640 1641 1642
	/*
	 * Vt-d spec rev3.0 (section 6.2.3.1) requires that each pasid
	 * entry for first-level or pass-through translation modes should
	 * be programmed with a domain id different from those used for
	 * second-level or nested translation. We reserve a domain id for
	 * this purpose.
	 */
	if (sm_supported(iommu))
		set_bit(FLPT_DEFAULT_DID, iommu->domain_ids);

1643 1644 1645
	return 0;
}

1646
static void disable_dmar_iommu(struct intel_iommu *iommu)
1647
{
1648
	struct device_domain_info *info, *tmp;
1649
	unsigned long flags;
1650

1651 1652
	if (!iommu->domains || !iommu->domain_ids)
		return;
1653

1654
again:
1655
	spin_lock_irqsave(&device_domain_lock, flags);
1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666
	list_for_each_entry_safe(info, tmp, &device_domain_list, global) {
		struct dmar_domain *domain;

		if (info->iommu != iommu)
			continue;

		if (!info->dev || !info->domain)
			continue;

		domain = info->domain;

1667
		__dmar_remove_one_dev_info(info);
1668

1669 1670 1671 1672 1673 1674 1675 1676
		if (!domain_type_is_vm_or_si(domain)) {
			/*
			 * The domain_exit() function  can't be called under
			 * device_domain_lock, as it takes this lock itself.
			 * So release the lock here and re-run the loop
			 * afterwards.
			 */
			spin_unlock_irqrestore(&device_domain_lock, flags);
1677
			domain_exit(domain);
1678 1679
			goto again;
		}
1680
	}
1681
	spin_unlock_irqrestore(&device_domain_lock, flags);
1682 1683 1684

	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);
1685
}
1686

1687 1688 1689
static void free_dmar_iommu(struct intel_iommu *iommu)
{
	if ((iommu->domains) && (iommu->domain_ids)) {
1690
		int elems = ALIGN(cap_ndoms(iommu->cap), 256) >> 8;
1691 1692 1693 1694
		int i;

		for (i = 0; i < elems; i++)
			kfree(iommu->domains[i]);
1695 1696 1697 1698 1699
		kfree(iommu->domains);
		kfree(iommu->domain_ids);
		iommu->domains = NULL;
		iommu->domain_ids = NULL;
	}
1700

W
Weidong Han 已提交
1701 1702
	g_iommus[iommu->seq_id] = NULL;

1703 1704
	/* free context mapping */
	free_context_table(iommu);
1705 1706

#ifdef CONFIG_INTEL_IOMMU_SVM
1707
	if (pasid_supported(iommu)) {
1708 1709 1710
		if (ecap_prs(iommu->ecap))
			intel_svm_finish_prq(iommu);
	}
1711
#endif
1712 1713
}

1714
static struct dmar_domain *alloc_domain(int flags)
1715 1716 1717 1718 1719 1720 1721
{
	struct dmar_domain *domain;

	domain = alloc_domain_mem();
	if (!domain)
		return NULL;

1722
	memset(domain, 0, sizeof(*domain));
1723
	domain->nid = NUMA_NO_NODE;
1724
	domain->flags = flags;
1725
	domain->has_iotlb_device = false;
1726
	INIT_LIST_HEAD(&domain->devices);
1727 1728 1729 1730

	return domain;
}

1731 1732
/* Must be called with iommu->lock */
static int domain_attach_iommu(struct dmar_domain *domain,
1733 1734
			       struct intel_iommu *iommu)
{
1735
	unsigned long ndomains;
1736
	int num;
1737

1738
	assert_spin_locked(&device_domain_lock);
1739
	assert_spin_locked(&iommu->lock);
1740

1741 1742 1743
	domain->iommu_refcnt[iommu->seq_id] += 1;
	domain->iommu_count += 1;
	if (domain->iommu_refcnt[iommu->seq_id] == 1) {
1744
		ndomains = cap_ndoms(iommu->cap);
1745 1746 1747 1748 1749 1750
		num      = find_first_zero_bit(iommu->domain_ids, ndomains);

		if (num >= ndomains) {
			pr_err("%s: No free domain ids\n", iommu->name);
			domain->iommu_refcnt[iommu->seq_id] -= 1;
			domain->iommu_count -= 1;
1751
			return -ENOSPC;
1752
		}
1753

1754 1755 1756 1757 1758
		set_bit(num, iommu->domain_ids);
		set_iommu_domain(iommu, num, domain);

		domain->iommu_did[iommu->seq_id] = num;
		domain->nid			 = iommu->node;
1759 1760 1761

		domain_update_iommu_cap(domain);
	}
1762

1763
	return 0;
1764 1765 1766 1767 1768
}

static int domain_detach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
1769
	int num, count;
1770

1771
	assert_spin_locked(&device_domain_lock);
1772
	assert_spin_locked(&iommu->lock);
1773

1774 1775 1776
	domain->iommu_refcnt[iommu->seq_id] -= 1;
	count = --domain->iommu_count;
	if (domain->iommu_refcnt[iommu->seq_id] == 0) {
1777 1778 1779
		num = domain->iommu_did[iommu->seq_id];
		clear_bit(num, iommu->domain_ids);
		set_iommu_domain(iommu, num, NULL);
1780 1781

		domain_update_iommu_cap(domain);
1782
		domain->iommu_did[iommu->seq_id] = 0;
1783 1784 1785 1786 1787
	}

	return count;
}

1788
static struct iova_domain reserved_iova_list;
M
Mark Gross 已提交
1789
static struct lock_class_key reserved_rbtree_key;
1790

1791
static int dmar_init_reserved_ranges(void)
1792 1793 1794 1795 1796
{
	struct pci_dev *pdev = NULL;
	struct iova *iova;
	int i;

1797
	init_iova_domain(&reserved_iova_list, VTD_PAGE_SIZE, IOVA_START_PFN);
1798

M
Mark Gross 已提交
1799 1800 1801
	lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
		&reserved_rbtree_key);

1802 1803 1804
	/* IOAPIC ranges shouldn't be accessed by DMA */
	iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
		IOVA_PFN(IOAPIC_RANGE_END));
1805
	if (!iova) {
J
Joerg Roedel 已提交
1806
		pr_err("Reserve IOAPIC range failed\n");
1807 1808
		return -ENODEV;
	}
1809 1810 1811 1812 1813 1814 1815 1816 1817

	/* Reserve all PCI MMIO to avoid peer-to-peer access */
	for_each_pci_dev(pdev) {
		struct resource *r;

		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
			r = &pdev->resource[i];
			if (!r->flags || !(r->flags & IORESOURCE_MEM))
				continue;
1818 1819 1820
			iova = reserve_iova(&reserved_iova_list,
					    IOVA_PFN(r->start),
					    IOVA_PFN(r->end));
1821
			if (!iova) {
1822
				pci_err(pdev, "Reserve iova for %pR failed\n", r);
1823 1824
				return -ENODEV;
			}
1825 1826
		}
	}
1827
	return 0;
1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848
}

static void domain_reserve_special_ranges(struct dmar_domain *domain)
{
	copy_reserved_iova(&reserved_iova_list, &domain->iovad);
}

static inline int guestwidth_to_adjustwidth(int gaw)
{
	int agaw;
	int r = (gaw - 12) % 9;

	if (r == 0)
		agaw = gaw;
	else
		agaw = gaw + 9 - r;
	if (agaw > 64)
		agaw = 64;
	return agaw;
}

1849 1850
static int domain_init(struct dmar_domain *domain, struct intel_iommu *iommu,
		       int guest_width)
1851 1852 1853
{
	int adjust_width, agaw;
	unsigned long sagaw;
1854
	int err;
1855

1856
	init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN);
1857 1858 1859 1860 1861 1862

	err = init_iova_flush_queue(&domain->iovad,
				    iommu_flush_iova, iova_entry_free);
	if (err)
		return err;

1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
	if (guest_width > cap_mgaw(iommu->cap))
		guest_width = cap_mgaw(iommu->cap);
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	agaw = width_to_agaw(adjust_width);
	sagaw = cap_sagaw(iommu->cap);
	if (!test_bit(agaw, &sagaw)) {
		/* hardware doesn't support it, choose a bigger one */
J
Joerg Roedel 已提交
1874
		pr_debug("Hardware doesn't support agaw %d\n", agaw);
1875 1876 1877 1878 1879 1880
		agaw = find_next_bit(&sagaw, 5, agaw);
		if (agaw >= 5)
			return -ENODEV;
	}
	domain->agaw = agaw;

W
Weidong Han 已提交
1881 1882 1883 1884 1885
	if (ecap_coherent(iommu->ecap))
		domain->iommu_coherency = 1;
	else
		domain->iommu_coherency = 0;

1886 1887 1888 1889 1890
	if (ecap_sc_support(iommu->ecap))
		domain->iommu_snooping = 1;
	else
		domain->iommu_snooping = 0;

1891 1892 1893 1894 1895
	if (intel_iommu_superpage)
		domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
	else
		domain->iommu_superpage = 0;

1896
	domain->nid = iommu->node;
1897

1898
	/* always allocate the top pgd */
1899
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
1900 1901
	if (!domain->pgd)
		return -ENOMEM;
F
Fenghua Yu 已提交
1902
	__iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
1903 1904 1905 1906 1907
	return 0;
}

static void domain_exit(struct dmar_domain *domain)
{
1908
	struct page *freelist;
1909

1910
	/* Remove associated devices and clear attached or cached domains */
1911
	domain_remove_dev_info(domain);
1912

1913 1914 1915
	/* destroy iovas */
	put_iova_domain(&domain->iovad);

1916
	freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
1917

1918 1919
	dma_free_pagelist(freelist);

1920 1921 1922
	free_domain_mem(domain);
}

1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972
/*
 * Get the PASID directory size for scalable mode context entry.
 * Value of X in the PDTS field of a scalable mode context entry
 * indicates PASID directory with 2^(X + 7) entries.
 */
static inline unsigned long context_get_sm_pds(struct pasid_table *table)
{
	int pds, max_pde;

	max_pde = table->max_pasid >> PASID_PDE_SHIFT;
	pds = find_first_bit((unsigned long *)&max_pde, MAX_NR_PASID_BITS);
	if (pds < 7)
		return 0;

	return pds - 7;
}

/*
 * Set the RID_PASID field of a scalable mode context entry. The
 * IOMMU hardware will use the PASID value set in this field for
 * DMA translations of DMA requests without PASID.
 */
static inline void
context_set_sm_rid2pasid(struct context_entry *context, unsigned long pasid)
{
	context->hi |= pasid & ((1 << 20) - 1);
	context->hi |= (1 << 20);
}

/*
 * Set the DTE(Device-TLB Enable) field of a scalable mode context
 * entry.
 */
static inline void context_set_sm_dte(struct context_entry *context)
{
	context->lo |= (1 << 2);
}

/*
 * Set the PRE(Page Request Enable) field of a scalable mode context
 * entry.
 */
static inline void context_set_sm_pre(struct context_entry *context)
{
	context->lo |= (1 << 4);
}

/* Convert value to context PASID directory size field coding. */
#define context_pdts(pds)	(((pds) & 0x7) << 9)

1973 1974
static int domain_context_mapping_one(struct dmar_domain *domain,
				      struct intel_iommu *iommu,
1975
				      struct pasid_table *table,
1976
				      u8 bus, u8 devfn)
1977
{
1978
	u16 did = domain->iommu_did[iommu->seq_id];
1979 1980
	int translation = CONTEXT_TT_MULTI_LEVEL;
	struct device_domain_info *info = NULL;
1981 1982
	struct context_entry *context;
	unsigned long flags;
1983
	int ret;
1984

1985 1986
	WARN_ON(did == 0);

1987 1988
	if (hw_pass_through && domain_type_is_si(domain))
		translation = CONTEXT_TT_PASS_THROUGH;
1989 1990 1991

	pr_debug("Set context mapping for %02x:%02x.%d\n",
		bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
F
Fenghua Yu 已提交
1992

1993
	BUG_ON(!domain->pgd);
W
Weidong Han 已提交
1994

1995 1996 1997 1998
	spin_lock_irqsave(&device_domain_lock, flags);
	spin_lock(&iommu->lock);

	ret = -ENOMEM;
1999
	context = iommu_context_addr(iommu, bus, devfn, 1);
2000
	if (!context)
2001
		goto out_unlock;
2002

2003 2004 2005
	ret = 0;
	if (context_present(context))
		goto out_unlock;
2006

2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018
	/*
	 * For kdump cases, old valid entries may be cached due to the
	 * in-flight DMA and copied pgtable, but there is no unmapping
	 * behaviour for them, thus we need an explicit cache flush for
	 * the newly-mapped device. For kdump, at this point, the device
	 * is supposed to finish reset at its driver probe stage, so no
	 * in-flight DMA will exist, and we don't need to worry anymore
	 * hereafter.
	 */
	if (context_copied(context)) {
		u16 did_old = context_domain_id(context);

2019
		if (did_old < cap_ndoms(iommu->cap)) {
2020 2021 2022 2023
			iommu->flush.flush_context(iommu, did_old,
						   (((u16)bus) << 8) | devfn,
						   DMA_CCMD_MASK_NOBIT,
						   DMA_CCMD_DEVICE_INVL);
2024 2025 2026
			iommu->flush.flush_iotlb(iommu, did_old, 0, 0,
						 DMA_TLB_DSI_FLUSH);
		}
2027 2028
	}

2029
	context_clear_entry(context);
2030

2031 2032
	if (sm_supported(iommu)) {
		unsigned long pds;
F
Fenghua Yu 已提交
2033

2034 2035 2036 2037 2038 2039 2040 2041 2042
		WARN_ON(!table);

		/* Setup the PASID DIR pointer: */
		pds = context_get_sm_pds(table);
		context->lo = (u64)virt_to_phys(table->table) |
				context_pdts(pds);

		/* Setup the RID_PASID field: */
		context_set_sm_rid2pasid(context, PASID_RID2PASID);
2043 2044

		/*
2045 2046
		 * Setup the Device-TLB enable bit and Page request
		 * Enable bit:
2047
		 */
2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086
		info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
		if (info && info->ats_supported)
			context_set_sm_dte(context);
		if (info && info->pri_supported)
			context_set_sm_pre(context);
	} else {
		struct dma_pte *pgd = domain->pgd;
		int agaw;

		context_set_domain_id(context, did);

		if (translation != CONTEXT_TT_PASS_THROUGH) {
			/*
			 * Skip top levels of page tables for iommu which has
			 * less agaw than default. Unnecessary for PT mode.
			 */
			for (agaw = domain->agaw; agaw > iommu->agaw; agaw--) {
				ret = -ENOMEM;
				pgd = phys_to_virt(dma_pte_addr(pgd));
				if (!dma_pte_present(pgd))
					goto out_unlock;
			}

			info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
			if (info && info->ats_supported)
				translation = CONTEXT_TT_DEV_IOTLB;
			else
				translation = CONTEXT_TT_MULTI_LEVEL;

			context_set_address_root(context, virt_to_phys(pgd));
			context_set_address_width(context, agaw);
		} else {
			/*
			 * In pass through mode, AW must be programmed to
			 * indicate the largest AGAW value supported by
			 * hardware. And ASR is ignored by hardware.
			 */
			context_set_address_width(context, iommu->msagaw);
		}
2087 2088

		context_set_translation_type(context, translation);
Y
Yu Zhao 已提交
2089
	}
F
Fenghua Yu 已提交
2090

2091 2092
	context_set_fault_enable(context);
	context_set_present(context);
W
Weidong Han 已提交
2093
	domain_flush_cache(domain, context, sizeof(*context));
2094

2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105
	/*
	 * It's a non-present to present mapping. If hardware doesn't cache
	 * non-present entry we only need to flush the write-buffer. If the
	 * _does_ cache non-present entries, then it does so in the special
	 * domain #0, which we have to flush:
	 */
	if (cap_caching_mode(iommu->cap)) {
		iommu->flush.flush_context(iommu, 0,
					   (((u16)bus) << 8) | devfn,
					   DMA_CCMD_MASK_NOBIT,
					   DMA_CCMD_DEVICE_INVL);
2106
		iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);
2107
	} else {
2108
		iommu_flush_write_buffer(iommu);
2109
	}
Y
Yu Zhao 已提交
2110
	iommu_enable_dev_iotlb(info);
2111

2112 2113 2114 2115 2116
	ret = 0;

out_unlock:
	spin_unlock(&iommu->lock);
	spin_unlock_irqrestore(&device_domain_lock, flags);
2117

2118
	return ret;
2119 2120
}

2121 2122 2123
struct domain_context_mapping_data {
	struct dmar_domain *domain;
	struct intel_iommu *iommu;
2124
	struct pasid_table *table;
2125 2126 2127 2128 2129 2130 2131 2132
};

static int domain_context_mapping_cb(struct pci_dev *pdev,
				     u16 alias, void *opaque)
{
	struct domain_context_mapping_data *data = opaque;

	return domain_context_mapping_one(data->domain, data->iommu,
2133 2134
					  data->table, PCI_BUS_NUM(alias),
					  alias & 0xff);
2135 2136
}

2137
static int
2138
domain_context_mapping(struct dmar_domain *domain, struct device *dev)
2139
{
2140 2141
	struct domain_context_mapping_data data;
	struct pasid_table *table;
2142
	struct intel_iommu *iommu;
2143
	u8 bus, devfn;
2144

2145
	iommu = device_to_iommu(dev, &bus, &devfn);
2146 2147
	if (!iommu)
		return -ENODEV;
2148

2149 2150
	table = intel_pasid_get_table(dev);

2151
	if (!dev_is_pci(dev))
2152 2153
		return domain_context_mapping_one(domain, iommu, table,
						  bus, devfn);
2154 2155 2156

	data.domain = domain;
	data.iommu = iommu;
2157
	data.table = table;
2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168

	return pci_for_each_dma_alias(to_pci_dev(dev),
				      &domain_context_mapping_cb, &data);
}

static int domain_context_mapped_cb(struct pci_dev *pdev,
				    u16 alias, void *opaque)
{
	struct intel_iommu *iommu = opaque;

	return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
2169 2170
}

2171
static int domain_context_mapped(struct device *dev)
2172
{
W
Weidong Han 已提交
2173
	struct intel_iommu *iommu;
2174
	u8 bus, devfn;
W
Weidong Han 已提交
2175

2176
	iommu = device_to_iommu(dev, &bus, &devfn);
W
Weidong Han 已提交
2177 2178
	if (!iommu)
		return -ENODEV;
2179

2180 2181
	if (!dev_is_pci(dev))
		return device_context_mapped(iommu, bus, devfn);
2182

2183 2184
	return !pci_for_each_dma_alias(to_pci_dev(dev),
				       domain_context_mapped_cb, iommu);
2185 2186
}

2187 2188 2189 2190 2191 2192 2193 2194
/* Returns a number of VTD pages, but aligned to MM page size */
static inline unsigned long aligned_nrpages(unsigned long host_addr,
					    size_t size)
{
	host_addr &= ~PAGE_MASK;
	return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
}

2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222
/* Return largest possible superpage level for a given mapping */
static inline int hardware_largepage_caps(struct dmar_domain *domain,
					  unsigned long iov_pfn,
					  unsigned long phy_pfn,
					  unsigned long pages)
{
	int support, level = 1;
	unsigned long pfnmerge;

	support = domain->iommu_superpage;

	/* To use a large page, the virtual *and* physical addresses
	   must be aligned to 2MiB/1GiB/etc. Lower bits set in either
	   of them will mean we have to use smaller pages. So just
	   merge them and check both at once. */
	pfnmerge = iov_pfn | phy_pfn;

	while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
		pages >>= VTD_STRIDE_SHIFT;
		if (!pages)
			break;
		pfnmerge >>= VTD_STRIDE_SHIFT;
		level++;
		support--;
	}
	return level;
}

2223 2224 2225
static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
			    struct scatterlist *sg, unsigned long phys_pfn,
			    unsigned long nr_pages, int prot)
2226 2227
{
	struct dma_pte *first_pte = NULL, *pte = NULL;
2228
	phys_addr_t uninitialized_var(pteval);
2229
	unsigned long sg_res = 0;
2230 2231
	unsigned int largepage_lvl = 0;
	unsigned long lvl_pages = 0;
2232

2233
	BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
2234 2235 2236 2237 2238 2239

	if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
		return -EINVAL;

	prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;

2240 2241
	if (!sg) {
		sg_res = nr_pages;
2242 2243 2244
		pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
	}

2245
	while (nr_pages > 0) {
2246 2247
		uint64_t tmp;

2248
		if (!sg_res) {
2249 2250
			unsigned int pgoff = sg->offset & ~PAGE_MASK;

2251
			sg_res = aligned_nrpages(sg->offset, sg->length);
2252
			sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + pgoff;
2253
			sg->dma_length = sg->length;
2254
			pteval = (sg_phys(sg) - pgoff) | prot;
2255
			phys_pfn = pteval >> VTD_PAGE_SHIFT;
2256
		}
2257

2258
		if (!pte) {
2259 2260
			largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);

2261
			first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
2262 2263
			if (!pte)
				return -ENOMEM;
2264
			/* It is large page*/
2265
			if (largepage_lvl > 1) {
2266 2267
				unsigned long nr_superpages, end_pfn;

2268
				pteval |= DMA_PTE_LARGE_PAGE;
2269
				lvl_pages = lvl_to_nr_pages(largepage_lvl);
2270 2271 2272 2273

				nr_superpages = sg_res / lvl_pages;
				end_pfn = iov_pfn + nr_superpages * lvl_pages - 1;

2274 2275
				/*
				 * Ensure that old small page tables are
2276
				 * removed to make room for superpage(s).
2277 2278
				 * We're adding new large pages, so make sure
				 * we don't remove their parent tables.
2279
				 */
2280 2281
				dma_pte_free_pagetable(domain, iov_pfn, end_pfn,
						       largepage_lvl + 1);
2282
			} else {
2283
				pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
2284
			}
2285

2286 2287 2288 2289
		}
		/* We don't need lock here, nobody else
		 * touches the iova range
		 */
2290
		tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
2291
		if (tmp) {
2292
			static int dumps = 5;
J
Joerg Roedel 已提交
2293 2294
			pr_crit("ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
				iov_pfn, tmp, (unsigned long long)pteval);
2295 2296 2297 2298 2299 2300
			if (dumps) {
				dumps--;
				debug_dma_dump_mappings(NULL);
			}
			WARN_ON(1);
		}
2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323

		lvl_pages = lvl_to_nr_pages(largepage_lvl);

		BUG_ON(nr_pages < lvl_pages);
		BUG_ON(sg_res < lvl_pages);

		nr_pages -= lvl_pages;
		iov_pfn += lvl_pages;
		phys_pfn += lvl_pages;
		pteval += lvl_pages * VTD_PAGE_SIZE;
		sg_res -= lvl_pages;

		/* If the next PTE would be the first in a new page, then we
		   need to flush the cache on the entries we've just written.
		   And then we'll need to recalculate 'pte', so clear it and
		   let it get set again in the if (!pte) block above.

		   If we're done (!nr_pages) we need to flush the cache too.

		   Also if we've been setting superpages, we may need to
		   recalculate 'pte' and switch back to smaller pages for the
		   end of the mapping, if the trailing size is not enough to
		   use another superpage (i.e. sg_res < lvl_pages). */
2324
		pte++;
2325 2326
		if (!nr_pages || first_pte_in_page(pte) ||
		    (largepage_lvl > 1 && sg_res < lvl_pages)) {
2327 2328 2329 2330
			domain_flush_cache(domain, first_pte,
					   (void *)pte - (void *)first_pte);
			pte = NULL;
		}
2331 2332

		if (!sg_res && nr_pages)
2333 2334 2335 2336 2337
			sg = sg_next(sg);
	}
	return 0;
}

2338
static int domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365
			  struct scatterlist *sg, unsigned long phys_pfn,
			  unsigned long nr_pages, int prot)
{
	int ret;
	struct intel_iommu *iommu;

	/* Do the real mapping first */
	ret = __domain_mapping(domain, iov_pfn, sg, phys_pfn, nr_pages, prot);
	if (ret)
		return ret;

	/* Notify about the new mapping */
	if (domain_type_is_vm(domain)) {
		/* VM typed domains can have more than one IOMMUs */
		int iommu_id;

		for_each_domain_iommu(iommu_id, domain) {
			iommu = g_iommus[iommu_id];
			__mapping_notify_one(iommu, domain, iov_pfn, nr_pages);
		}
	} else {
		/* General domains only have one IOMMU */
		iommu = domain_get_iommu(domain);
		__mapping_notify_one(iommu, domain, iov_pfn, nr_pages);
	}

	return 0;
2366 2367
}

2368 2369 2370
static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				    struct scatterlist *sg, unsigned long nr_pages,
				    int prot)
2371
{
2372
	return domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
2373
}
2374

2375 2376 2377 2378
static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				     unsigned long phys_pfn, unsigned long nr_pages,
				     int prot)
{
2379
	return domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
2380 2381
}

2382
static void domain_context_clear_one(struct intel_iommu *iommu, u8 bus, u8 devfn)
2383
{
2384 2385 2386 2387
	unsigned long flags;
	struct context_entry *context;
	u16 did_old;

2388 2389
	if (!iommu)
		return;
2390

2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410
	spin_lock_irqsave(&iommu->lock, flags);
	context = iommu_context_addr(iommu, bus, devfn, 0);
	if (!context) {
		spin_unlock_irqrestore(&iommu->lock, flags);
		return;
	}
	did_old = context_domain_id(context);
	context_clear_entry(context);
	__iommu_flush_cache(iommu, context, sizeof(*context));
	spin_unlock_irqrestore(&iommu->lock, flags);
	iommu->flush.flush_context(iommu,
				   did_old,
				   (((u16)bus) << 8) | devfn,
				   DMA_CCMD_MASK_NOBIT,
				   DMA_CCMD_DEVICE_INVL);
	iommu->flush.flush_iotlb(iommu,
				 did_old,
				 0,
				 0,
				 DMA_TLB_DSI_FLUSH);
2411 2412
}

2413 2414 2415 2416 2417 2418
static inline void unlink_domain_info(struct device_domain_info *info)
{
	assert_spin_locked(&device_domain_lock);
	list_del(&info->link);
	list_del(&info->global);
	if (info->dev)
2419
		info->dev->archdata.iommu = NULL;
2420 2421
}

2422 2423
static void domain_remove_dev_info(struct dmar_domain *domain)
{
2424
	struct device_domain_info *info, *tmp;
2425
	unsigned long flags;
2426 2427

	spin_lock_irqsave(&device_domain_lock, flags);
2428
	list_for_each_entry_safe(info, tmp, &domain->devices, link)
2429
		__dmar_remove_one_dev_info(info);
2430 2431 2432 2433 2434
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

/*
 * find_domain
2435
 * Note: we use struct device->archdata.iommu stores the info
2436
 */
2437
static struct dmar_domain *find_domain(struct device *dev)
2438 2439 2440 2441
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
2442
	info = dev->archdata.iommu;
2443
	if (likely(info))
2444 2445 2446 2447
		return info->domain;
	return NULL;
}

2448
static inline struct device_domain_info *
2449 2450 2451 2452 2453
dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
{
	struct device_domain_info *info;

	list_for_each_entry(info, &device_domain_list, global)
2454
		if (info->iommu->segment == segment && info->bus == bus &&
2455
		    info->devfn == devfn)
2456
			return info;
2457 2458 2459 2460

	return NULL;
}

2461 2462 2463 2464
static struct dmar_domain *dmar_insert_one_dev_info(struct intel_iommu *iommu,
						    int bus, int devfn,
						    struct device *dev,
						    struct dmar_domain *domain)
2465
{
2466
	struct dmar_domain *found = NULL;
2467 2468
	struct device_domain_info *info;
	unsigned long flags;
2469
	int ret;
2470 2471 2472

	info = alloc_devinfo_mem();
	if (!info)
2473
		return NULL;
2474 2475 2476

	info->bus = bus;
	info->devfn = devfn;
2477 2478 2479
	info->ats_supported = info->pasid_supported = info->pri_supported = 0;
	info->ats_enabled = info->pasid_enabled = info->pri_enabled = 0;
	info->ats_qdep = 0;
2480 2481
	info->dev = dev;
	info->domain = domain;
2482
	info->iommu = iommu;
2483
	info->pasid_table = NULL;
2484
	info->auxd_enabled = 0;
2485
	INIT_LIST_HEAD(&info->auxiliary_domains);
2486

2487 2488 2489
	if (dev && dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(info->dev);

2490 2491
		if (!pdev->untrusted &&
		    !pci_ats_disabled() &&
G
Gil Kupfer 已提交
2492
		    ecap_dev_iotlb_support(iommu->ecap) &&
2493 2494 2495 2496
		    pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS) &&
		    dmar_find_matched_atsr_unit(pdev))
			info->ats_supported = 1;

2497 2498
		if (sm_supported(iommu)) {
			if (pasid_supported(iommu)) {
2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509
				int features = pci_pasid_features(pdev);
				if (features >= 0)
					info->pasid_supported = features | 1;
			}

			if (info->ats_supported && ecap_prs(iommu->ecap) &&
			    pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI))
				info->pri_supported = 1;
		}
	}

2510 2511
	spin_lock_irqsave(&device_domain_lock, flags);
	if (dev)
2512
		found = find_domain(dev);
2513 2514

	if (!found) {
2515
		struct device_domain_info *info2;
2516
		info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
2517 2518 2519 2520
		if (info2) {
			found      = info2->domain;
			info2->dev = dev;
		}
2521
	}
2522

2523 2524 2525
	if (found) {
		spin_unlock_irqrestore(&device_domain_lock, flags);
		free_devinfo_mem(info);
2526 2527
		/* Caller must free the original domain */
		return found;
2528 2529
	}

2530 2531 2532 2533 2534
	spin_lock(&iommu->lock);
	ret = domain_attach_iommu(domain, iommu);
	spin_unlock(&iommu->lock);

	if (ret) {
2535
		spin_unlock_irqrestore(&device_domain_lock, flags);
2536
		free_devinfo_mem(info);
2537 2538 2539
		return NULL;
	}

2540 2541 2542 2543
	list_add(&info->link, &domain->devices);
	list_add(&info->global, &device_domain_list);
	if (dev)
		dev->archdata.iommu = info;
2544
	spin_unlock_irqrestore(&device_domain_lock, flags);
2545

2546 2547
	/* PASID table is mandatory for a PCI device in scalable mode. */
	if (dev && dev_is_pci(dev) && sm_supported(iommu)) {
2548 2549
		ret = intel_pasid_alloc_table(dev);
		if (ret) {
2550
			dev_err(dev, "PASID table allocation failed\n");
2551
			dmar_remove_one_dev_info(dev);
2552
			return NULL;
2553
		}
2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564

		/* Setup the PASID entry for requests without PASID: */
		spin_lock(&iommu->lock);
		if (hw_pass_through && domain_type_is_si(domain))
			ret = intel_pasid_setup_pass_through(iommu, domain,
					dev, PASID_RID2PASID);
		else
			ret = intel_pasid_setup_second_level(iommu, domain,
					dev, PASID_RID2PASID);
		spin_unlock(&iommu->lock);
		if (ret) {
2565
			dev_err(dev, "Setup RID2PASID failed\n");
2566
			dmar_remove_one_dev_info(dev);
2567
			return NULL;
2568 2569
		}
	}
2570

2571
	if (dev && domain_context_mapping(domain, dev)) {
2572
		dev_err(dev, "Domain context map failed\n");
2573
		dmar_remove_one_dev_info(dev);
2574 2575 2576
		return NULL;
	}

2577
	return domain;
2578 2579
}

2580 2581 2582 2583 2584 2585
static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
{
	*(u16 *)opaque = alias;
	return 0;
}

2586
static struct dmar_domain *find_or_alloc_domain(struct device *dev, int gaw)
2587
{
2588
	struct device_domain_info *info;
2589
	struct dmar_domain *domain = NULL;
2590
	struct intel_iommu *iommu;
2591
	u16 dma_alias;
2592
	unsigned long flags;
2593
	u8 bus, devfn;
2594

2595 2596 2597 2598
	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return NULL;

2599 2600
	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);
2601

2602 2603 2604 2605 2606 2607 2608 2609 2610
		pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);

		spin_lock_irqsave(&device_domain_lock, flags);
		info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
						      PCI_BUS_NUM(dma_alias),
						      dma_alias & 0xff);
		if (info) {
			iommu = info->iommu;
			domain = info->domain;
2611
		}
2612
		spin_unlock_irqrestore(&device_domain_lock, flags);
2613

2614
		/* DMA alias already has a domain, use it */
2615
		if (info)
2616
			goto out;
2617
	}
2618

2619
	/* Allocate and initialize new domain for the device */
2620
	domain = alloc_domain(0);
2621
	if (!domain)
2622
		return NULL;
2623
	if (domain_init(domain, iommu, gaw)) {
2624 2625
		domain_exit(domain);
		return NULL;
2626
	}
2627

2628
out:
2629

2630 2631
	return domain;
}
2632

2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659
static struct dmar_domain *set_domain_for_dev(struct device *dev,
					      struct dmar_domain *domain)
{
	struct intel_iommu *iommu;
	struct dmar_domain *tmp;
	u16 req_id, dma_alias;
	u8 bus, devfn;

	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return NULL;

	req_id = ((u16)bus << 8) | devfn;

	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);

		pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);

		/* register PCI DMA alias device */
		if (req_id != dma_alias) {
			tmp = dmar_insert_one_dev_info(iommu, PCI_BUS_NUM(dma_alias),
					dma_alias & 0xff, NULL, domain);

			if (!tmp || tmp != domain)
				return tmp;
		}
2660 2661
	}

2662
	tmp = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
2663 2664 2665 2666 2667
	if (!tmp || tmp != domain)
		return tmp;

	return domain;
}
2668

2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682
static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
{
	struct dmar_domain *domain, *tmp;

	domain = find_domain(dev);
	if (domain)
		goto out;

	domain = find_or_alloc_domain(dev, gaw);
	if (!domain)
		goto out;

	tmp = set_domain_for_dev(dev, domain);
	if (!tmp || domain != tmp) {
2683 2684 2685
		domain_exit(domain);
		domain = tmp;
	}
2686

2687 2688
out:

2689
	return domain;
2690 2691
}

2692 2693 2694
static int iommu_domain_identity_map(struct dmar_domain *domain,
				     unsigned long long start,
				     unsigned long long end)
2695
{
2696 2697 2698 2699 2700
	unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
	unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;

	if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
			  dma_to_mm_pfn(last_vpfn))) {
J
Joerg Roedel 已提交
2701
		pr_err("Reserving iova failed\n");
2702
		return -ENOMEM;
2703 2704
	}

J
Joerg Roedel 已提交
2705
	pr_debug("Mapping reserved region %llx-%llx\n", start, end);
2706 2707 2708 2709
	/*
	 * RMRR range might have overlap with physical memory range,
	 * clear it first
	 */
2710
	dma_pte_clear_range(domain, first_vpfn, last_vpfn);
2711

2712 2713 2714
	return __domain_mapping(domain, first_vpfn, NULL,
				first_vpfn, last_vpfn - first_vpfn + 1,
				DMA_PTE_READ|DMA_PTE_WRITE);
2715 2716
}

2717 2718 2719 2720
static int domain_prepare_identity_map(struct device *dev,
				       struct dmar_domain *domain,
				       unsigned long long start,
				       unsigned long long end)
2721
{
2722 2723 2724 2725 2726
	/* For _hardware_ passthrough, don't bother. But for software
	   passthrough, we do it anyway -- it may indicate a memory
	   range which is reserved in E820, so which didn't get set
	   up to start with in si_domain */
	if (domain == si_domain && hw_pass_through) {
2727 2728
		dev_warn(dev, "Ignoring identity map for HW passthrough [0x%Lx - 0x%Lx]\n",
			 start, end);
2729 2730 2731
		return 0;
	}

2732
	dev_info(dev, "Setting identity map [0x%Lx - 0x%Lx]\n", start, end);
J
Joerg Roedel 已提交
2733

2734 2735 2736 2737 2738 2739
	if (end < start) {
		WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
			"BIOS vendor: %s; Ver: %s; Product Version: %s\n",
			dmi_get_system_info(DMI_BIOS_VENDOR),
			dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
2740
		return -EIO;
2741 2742
	}

2743 2744 2745 2746 2747 2748 2749
	if (end >> agaw_to_width(domain->agaw)) {
		WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     agaw_to_width(domain->agaw),
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
2750
		return -EIO;
2751
	}
2752

2753 2754
	return iommu_domain_identity_map(domain, start, end);
}
2755

2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769
static int iommu_prepare_identity_map(struct device *dev,
				      unsigned long long start,
				      unsigned long long end)
{
	struct dmar_domain *domain;
	int ret;

	domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
	if (!domain)
		return -ENOMEM;

	ret = domain_prepare_identity_map(dev, domain, start, end);
	if (ret)
		domain_exit(domain);
2770

2771 2772 2773 2774
	return ret;
}

static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
2775
					 struct device *dev)
2776
{
2777
	if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
2778
		return 0;
2779 2780
	return iommu_prepare_identity_map(dev, rmrr->base_address,
					  rmrr->end_address);
2781 2782
}

2783
#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
2784 2785 2786 2787 2788 2789 2790 2791 2792
static inline void iommu_prepare_isa(void)
{
	struct pci_dev *pdev;
	int ret;

	pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
	if (!pdev)
		return;

J
Joerg Roedel 已提交
2793
	pr_info("Prepare 0-16MiB unity mapping for LPC\n");
2794
	ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
2795 2796

	if (ret)
J
Joerg Roedel 已提交
2797
		pr_err("Failed to create 0-16MiB identity map - floppy might not work\n");
2798

2799
	pci_dev_put(pdev);
2800 2801 2802 2803 2804 2805
}
#else
static inline void iommu_prepare_isa(void)
{
	return;
}
2806
#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
2807

2808
static int md_domain_init(struct dmar_domain *domain, int guest_width);
2809

2810
static int __init si_domain_init(int hw)
2811
{
2812 2813 2814
	struct dmar_rmrr_unit *rmrr;
	struct device *dev;
	int i, nid, ret;
2815

2816
	si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
2817 2818 2819 2820 2821 2822 2823 2824
	if (!si_domain)
		return -EFAULT;

	if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
		domain_exit(si_domain);
		return -EFAULT;
	}

2825 2826 2827
	if (hw)
		return 0;

2828
	for_each_online_node(nid) {
2829 2830 2831 2832 2833 2834 2835 2836 2837
		unsigned long start_pfn, end_pfn;
		int i;

		for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
			ret = iommu_domain_identity_map(si_domain,
					PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
			if (ret)
				return ret;
		}
2838 2839
	}

2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864
	/*
	 * Normally we use DMA domains for devices which have RMRRs. But we
	 * loose this requirement for graphic and usb devices. Identity map
	 * the RMRRs for graphic and USB devices so that they could use the
	 * si_domain.
	 */
	for_each_rmrr_units(rmrr) {
		for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
					  i, dev) {
			unsigned long long start = rmrr->base_address;
			unsigned long long end = rmrr->end_address;

			if (device_is_rmrr_locked(dev))
				continue;

			if (WARN_ON(end < start ||
				    end >> agaw_to_width(si_domain->agaw)))
				continue;

			ret = iommu_domain_identity_map(si_domain, start, end);
			if (ret)
				return ret;
		}
	}

2865 2866 2867
	return 0;
}

2868
static int identity_mapping(struct device *dev)
2869 2870 2871
{
	struct device_domain_info *info;

2872
	info = dev->archdata.iommu;
2873 2874
	if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
		return (info->domain == si_domain);
2875 2876 2877 2878

	return 0;
}

2879
static int domain_add_dev_info(struct dmar_domain *domain, struct device *dev)
2880
{
2881
	struct dmar_domain *ndomain;
2882
	struct intel_iommu *iommu;
2883
	u8 bus, devfn;
2884

2885
	iommu = device_to_iommu(dev, &bus, &devfn);
2886 2887 2888
	if (!iommu)
		return -ENODEV;

2889
	ndomain = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
2890 2891
	if (ndomain != domain)
		return -EBUSY;
2892 2893 2894 2895

	return 0;
}

2896
static bool device_has_rmrr(struct device *dev)
2897 2898
{
	struct dmar_rmrr_unit *rmrr;
2899
	struct device *tmp;
2900 2901
	int i;

2902
	rcu_read_lock();
2903
	for_each_rmrr_units(rmrr) {
2904 2905 2906 2907 2908 2909
		/*
		 * Return TRUE if this RMRR contains the device that
		 * is passed in.
		 */
		for_each_active_dev_scope(rmrr->devices,
					  rmrr->devices_cnt, i, tmp)
2910
			if (tmp == dev) {
2911
				rcu_read_unlock();
2912
				return true;
2913
			}
2914
	}
2915
	rcu_read_unlock();
2916 2917 2918
	return false;
}

2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935
/*
 * There are a couple cases where we need to restrict the functionality of
 * devices associated with RMRRs.  The first is when evaluating a device for
 * identity mapping because problems exist when devices are moved in and out
 * of domains and their respective RMRR information is lost.  This means that
 * a device with associated RMRRs will never be in a "passthrough" domain.
 * The second is use of the device through the IOMMU API.  This interface
 * expects to have full control of the IOVA space for the device.  We cannot
 * satisfy both the requirement that RMRR access is maintained and have an
 * unencumbered IOVA space.  We also have no ability to quiesce the device's
 * use of the RMRR space or even inform the IOMMU API user of the restriction.
 * We therefore prevent devices associated with an RMRR from participating in
 * the IOMMU API, which eliminates them from device assignment.
 *
 * In both cases we assume that PCI USB devices with RMRRs have them largely
 * for historical reasons and that the RMRR space is not actively used post
 * boot.  This exclusion may change if vendors begin to abuse it.
2936 2937 2938 2939
 *
 * The same exception is made for graphics devices, with the requirement that
 * any use of the RMRR regions will be torn down before assigning the device
 * to a guest.
2940 2941 2942 2943 2944 2945 2946 2947 2948
 */
static bool device_is_rmrr_locked(struct device *dev)
{
	if (!device_has_rmrr(dev))
		return false;

	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);

2949
		if (IS_USB_DEVICE(pdev) || IS_GFX_DEVICE(pdev))
2950 2951 2952 2953 2954 2955
			return false;
	}

	return true;
}

2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967
/*
 * Return the required default domain type for a specific device.
 *
 * @dev: the device in query
 * @startup: true if this is during early boot
 *
 * Returns:
 *  - IOMMU_DOMAIN_DMA: device requires a dynamic mapping domain
 *  - IOMMU_DOMAIN_IDENTITY: device requires an identical mapping domain
 *  - 0: both identity and dynamic domains work for this device
 */
static int device_def_domain_type(struct device *dev, int startup)
2968
{
2969 2970
	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);
2971

2972
		if (device_is_rmrr_locked(dev))
2973
			return IOMMU_DOMAIN_DMA;
2974

2975 2976 2977 2978 2979
		/*
		 * Prevent any device marked as untrusted from getting
		 * placed into the statically identity mapping domain.
		 */
		if (pdev->untrusted)
2980
			return IOMMU_DOMAIN_DMA;
2981

2982
		if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2983
			return IOMMU_DOMAIN_IDENTITY;
2984

2985
		if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2986
			return IOMMU_DOMAIN_IDENTITY;
2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006

		/*
		 * We want to start off with all devices in the 1:1 domain, and
		 * take them out later if we find they can't access all of memory.
		 *
		 * However, we can't do this for PCI devices behind bridges,
		 * because all PCI devices behind the same bridge will end up
		 * with the same source-id on their transactions.
		 *
		 * Practically speaking, we can't change things around for these
		 * devices at run-time, because we can't be sure there'll be no
		 * DMA transactions in flight for any of their siblings.
		 *
		 * So PCI devices (unless they're on the root bus) as well as
		 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
		 * the 1:1 domain, just in _case_ one of their siblings turns out
		 * not to be able to map all of memory.
		 */
		if (!pci_is_pcie(pdev)) {
			if (!pci_is_root_bus(pdev->bus))
3007
				return IOMMU_DOMAIN_DMA;
3008
			if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
3009
				return IOMMU_DOMAIN_DMA;
3010
		} else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
3011
			return IOMMU_DOMAIN_DMA;
3012 3013
	} else {
		if (device_has_rmrr(dev))
3014
			return IOMMU_DOMAIN_DMA;
3015
	}
3016

3017
	/*
3018
	 * At boot time, we don't yet know if devices will be 64-bit capable.
3019
	 * Assume that they will — if they turn out not to be, then we can
3020 3021
	 * take them out of the 1:1 domain later.
	 */
3022 3023 3024 3025 3026
	if (!startup) {
		/*
		 * If the device's dma_mask is less than the system's memory
		 * size then this is not a candidate for identity mapping.
		 */
3027
		u64 dma_mask = *dev->dma_mask;
3028

3029 3030 3031
		if (dev->coherent_dma_mask &&
		    dev->coherent_dma_mask < dma_mask)
			dma_mask = dev->coherent_dma_mask;
3032

3033
		return dma_mask >= dma_get_required_mask(dev);
3034
	}
3035

3036 3037 3038 3039 3040 3041 3042
	return (iommu_identity_mapping & IDENTMAP_ALL) ?
			IOMMU_DOMAIN_IDENTITY : 0;
}

static inline int iommu_should_identity_map(struct device *dev, int startup)
{
	return device_def_domain_type(dev, startup) == IOMMU_DOMAIN_IDENTITY;
3043 3044
}

3045 3046 3047 3048 3049 3050 3051
static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
{
	int ret;

	if (!iommu_should_identity_map(dev, 1))
		return 0;

3052
	ret = domain_add_dev_info(si_domain, dev);
3053
	if (!ret)
3054 3055
		dev_info(dev, "%s identity mapping\n",
			 hw ? "Hardware" : "Software");
3056 3057 3058 3059 3060 3061 3062 3063
	else if (ret == -ENODEV)
		/* device not associated with an iommu */
		ret = 0;

	return ret;
}


3064
static int __init iommu_prepare_static_identity_mapping(int hw)
3065 3066
{
	struct pci_dev *pdev = NULL;
3067 3068 3069 3070 3071
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	struct device *dev;
	int i;
	int ret = 0;
3072 3073

	for_each_pci_dev(pdev) {
3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085
		ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
		if (ret)
			return ret;
	}

	for_each_active_iommu(iommu, drhd)
		for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
			struct acpi_device_physical_node *pn;
			struct acpi_device *adev;

			if (dev->bus != &acpi_bus_type)
				continue;
3086

3087 3088 3089 3090 3091 3092
			adev= to_acpi_device(dev);
			mutex_lock(&adev->physical_node_lock);
			list_for_each_entry(pn, &adev->physical_node_list, node) {
				ret = dev_prepare_static_identity_mapping(pn->dev, hw);
				if (ret)
					break;
3093
			}
3094 3095 3096
			mutex_unlock(&adev->physical_node_lock);
			if (ret)
				return ret;
3097
		}
3098 3099 3100 3101

	return 0;
}

3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127
static void intel_iommu_init_qi(struct intel_iommu *iommu)
{
	/*
	 * Start from the sane iommu hardware state.
	 * If the queued invalidation is already initialized by us
	 * (for example, while enabling interrupt-remapping) then
	 * we got the things already rolling from a sane state.
	 */
	if (!iommu->qi) {
		/*
		 * Clear any previous faults.
		 */
		dmar_fault(-1, iommu);
		/*
		 * Disable queued invalidation if supported and already enabled
		 * before OS handover.
		 */
		dmar_disable_qi(iommu);
	}

	if (dmar_enable_qi(iommu)) {
		/*
		 * Queued Invalidate not enabled, use Register Based Invalidate
		 */
		iommu->flush.flush_context = __iommu_flush_context;
		iommu->flush.flush_iotlb = __iommu_flush_iotlb;
J
Joerg Roedel 已提交
3128
		pr_info("%s: Using Register based invalidation\n",
3129 3130 3131 3132
			iommu->name);
	} else {
		iommu->flush.flush_context = qi_flush_context;
		iommu->flush.flush_iotlb = qi_flush_iotlb;
J
Joerg Roedel 已提交
3133
		pr_info("%s: Using Queued invalidation\n", iommu->name);
3134 3135 3136
	}
}

3137
static int copy_context_table(struct intel_iommu *iommu,
3138
			      struct root_entry *old_re,
3139 3140 3141
			      struct context_entry **tbl,
			      int bus, bool ext)
{
3142
	int tbl_idx, pos = 0, idx, devfn, ret = 0, did;
3143
	struct context_entry *new_ce = NULL, ce;
3144
	struct context_entry *old_ce = NULL;
3145
	struct root_entry re;
3146 3147 3148
	phys_addr_t old_ce_phys;

	tbl_idx = ext ? bus * 2 : bus;
3149
	memcpy(&re, old_re, sizeof(re));
3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164

	for (devfn = 0; devfn < 256; devfn++) {
		/* First calculate the correct index */
		idx = (ext ? devfn * 2 : devfn) % 256;

		if (idx == 0) {
			/* First save what we may have and clean up */
			if (new_ce) {
				tbl[tbl_idx] = new_ce;
				__iommu_flush_cache(iommu, new_ce,
						    VTD_PAGE_SIZE);
				pos = 1;
			}

			if (old_ce)
3165
				memunmap(old_ce);
3166 3167 3168

			ret = 0;
			if (devfn < 0x80)
3169
				old_ce_phys = root_entry_lctp(&re);
3170
			else
3171
				old_ce_phys = root_entry_uctp(&re);
3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183

			if (!old_ce_phys) {
				if (ext && devfn == 0) {
					/* No LCTP, try UCTP */
					devfn = 0x7f;
					continue;
				} else {
					goto out;
				}
			}

			ret = -ENOMEM;
3184 3185
			old_ce = memremap(old_ce_phys, PAGE_SIZE,
					MEMREMAP_WB);
3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196
			if (!old_ce)
				goto out;

			new_ce = alloc_pgtable_page(iommu->node);
			if (!new_ce)
				goto out_unmap;

			ret = 0;
		}

		/* Now copy the context entry */
3197
		memcpy(&ce, old_ce + idx, sizeof(ce));
3198

3199
		if (!__context_present(&ce))
3200 3201
			continue;

3202 3203 3204 3205
		did = context_domain_id(&ce);
		if (did >= 0 && did < cap_ndoms(iommu->cap))
			set_bit(did, iommu->domain_ids);

3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224
		/*
		 * We need a marker for copied context entries. This
		 * marker needs to work for the old format as well as
		 * for extended context entries.
		 *
		 * Bit 67 of the context entry is used. In the old
		 * format this bit is available to software, in the
		 * extended format it is the PGE bit, but PGE is ignored
		 * by HW if PASIDs are disabled (and thus still
		 * available).
		 *
		 * So disable PASIDs first and then mark the entry
		 * copied. This means that we don't copy PASID
		 * translations from the old kernel, but this is fine as
		 * faults there are not fatal.
		 */
		context_clear_pasid_enable(&ce);
		context_set_copied(&ce);

3225 3226 3227 3228 3229 3230 3231 3232
		new_ce[idx] = ce;
	}

	tbl[tbl_idx + pos] = new_ce;

	__iommu_flush_cache(iommu, new_ce, VTD_PAGE_SIZE);

out_unmap:
3233
	memunmap(old_ce);
3234 3235 3236 3237 3238 3239 3240 3241

out:
	return ret;
}

static int copy_translation_tables(struct intel_iommu *iommu)
{
	struct context_entry **ctxt_tbls;
3242
	struct root_entry *old_rt;
3243 3244 3245 3246 3247
	phys_addr_t old_rt_phys;
	int ctxt_table_entries;
	unsigned long flags;
	u64 rtaddr_reg;
	int bus, ret;
3248
	bool new_ext, ext;
3249 3250 3251

	rtaddr_reg = dmar_readq(iommu->reg + DMAR_RTADDR_REG);
	ext        = !!(rtaddr_reg & DMA_RTADDR_RTT);
3252 3253 3254 3255 3256 3257 3258 3259 3260 3261
	new_ext    = !!ecap_ecs(iommu->ecap);

	/*
	 * The RTT bit can only be changed when translation is disabled,
	 * but disabling translation means to open a window for data
	 * corruption. So bail out and don't copy anything if we would
	 * have to change the bit.
	 */
	if (new_ext != ext)
		return -EINVAL;
3262 3263 3264 3265 3266

	old_rt_phys = rtaddr_reg & VTD_PAGE_MASK;
	if (!old_rt_phys)
		return -EINVAL;

3267
	old_rt = memremap(old_rt_phys, PAGE_SIZE, MEMREMAP_WB);
3268 3269 3270 3271 3272 3273
	if (!old_rt)
		return -ENOMEM;

	/* This is too big for the stack - allocate it from slab */
	ctxt_table_entries = ext ? 512 : 256;
	ret = -ENOMEM;
K
Kees Cook 已提交
3274
	ctxt_tbls = kcalloc(ctxt_table_entries, sizeof(void *), GFP_KERNEL);
3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315
	if (!ctxt_tbls)
		goto out_unmap;

	for (bus = 0; bus < 256; bus++) {
		ret = copy_context_table(iommu, &old_rt[bus],
					 ctxt_tbls, bus, ext);
		if (ret) {
			pr_err("%s: Failed to copy context table for bus %d\n",
				iommu->name, bus);
			continue;
		}
	}

	spin_lock_irqsave(&iommu->lock, flags);

	/* Context tables are copied, now write them to the root_entry table */
	for (bus = 0; bus < 256; bus++) {
		int idx = ext ? bus * 2 : bus;
		u64 val;

		if (ctxt_tbls[idx]) {
			val = virt_to_phys(ctxt_tbls[idx]) | 1;
			iommu->root_entry[bus].lo = val;
		}

		if (!ext || !ctxt_tbls[idx + 1])
			continue;

		val = virt_to_phys(ctxt_tbls[idx + 1]) | 1;
		iommu->root_entry[bus].hi = val;
	}

	spin_unlock_irqrestore(&iommu->lock, flags);

	kfree(ctxt_tbls);

	__iommu_flush_cache(iommu, iommu->root_entry, PAGE_SIZE);

	ret = 0;

out_unmap:
3316
	memunmap(old_rt);
3317 3318 3319 3320

	return ret;
}

3321
static int __init init_dmars(void)
3322 3323 3324
{
	struct dmar_drhd_unit *drhd;
	struct dmar_rmrr_unit *rmrr;
3325
	bool copied_tables = false;
3326
	struct device *dev;
3327
	struct intel_iommu *iommu;
3328
	int i, ret;
3329

3330 3331 3332 3333 3334 3335 3336
	/*
	 * for each drhd
	 *    allocate root
	 *    initialize and program root entry to not present
	 * endfor
	 */
	for_each_drhd_unit(drhd) {
M
mark gross 已提交
3337 3338 3339 3340 3341
		/*
		 * lock not needed as this is only incremented in the single
		 * threaded kernel __init code path all other access are read
		 * only
		 */
3342
		if (g_num_of_iommus < DMAR_UNITS_SUPPORTED) {
3343 3344 3345
			g_num_of_iommus++;
			continue;
		}
J
Joerg Roedel 已提交
3346
		pr_err_once("Exceeded %d IOMMUs\n", DMAR_UNITS_SUPPORTED);
M
mark gross 已提交
3347 3348
	}

3349 3350 3351 3352
	/* Preallocate enough resources for IOMMU hot-addition */
	if (g_num_of_iommus < DMAR_UNITS_SUPPORTED)
		g_num_of_iommus = DMAR_UNITS_SUPPORTED;

W
Weidong Han 已提交
3353 3354 3355
	g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
			GFP_KERNEL);
	if (!g_iommus) {
J
Joerg Roedel 已提交
3356
		pr_err("Allocating global iommu array failed\n");
W
Weidong Han 已提交
3357 3358 3359 3360
		ret = -ENOMEM;
		goto error;
	}

3361
	for_each_active_iommu(iommu, drhd) {
L
Lu Baolu 已提交
3362 3363 3364 3365 3366
		/*
		 * Find the max pasid size of all IOMMU's in the system.
		 * We need to ensure the system pasid table is no bigger
		 * than the smallest supported.
		 */
3367
		if (pasid_supported(iommu)) {
L
Lu Baolu 已提交
3368 3369 3370 3371 3372 3373
			u32 temp = 2 << ecap_pss(iommu->ecap);

			intel_pasid_max_id = min_t(u32, temp,
						   intel_pasid_max_id);
		}

W
Weidong Han 已提交
3374
		g_iommus[iommu->seq_id] = iommu;
3375

3376 3377
		intel_iommu_init_qi(iommu);

3378 3379
		ret = iommu_init_domains(iommu);
		if (ret)
3380
			goto free_iommu;
3381

3382 3383
		init_translation_status(iommu);

3384 3385 3386 3387 3388 3389
		if (translation_pre_enabled(iommu) && !is_kdump_kernel()) {
			iommu_disable_translation(iommu);
			clear_translation_pre_enabled(iommu);
			pr_warn("Translation was enabled for %s but we are not in kdump mode\n",
				iommu->name);
		}
3390

3391 3392 3393
		/*
		 * TBD:
		 * we could share the same root & context tables
L
Lucas De Marchi 已提交
3394
		 * among all IOMMU's. Need to Split it later.
3395 3396
		 */
		ret = iommu_alloc_root_entry(iommu);
3397
		if (ret)
3398
			goto free_iommu;
3399

3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420
		if (translation_pre_enabled(iommu)) {
			pr_info("Translation already enabled - trying to copy translation structures\n");

			ret = copy_translation_tables(iommu);
			if (ret) {
				/*
				 * We found the IOMMU with translation
				 * enabled - but failed to copy over the
				 * old root-entry table. Try to proceed
				 * by disabling translation now and
				 * allocating a clean root-entry table.
				 * This might cause DMAR faults, but
				 * probably the dump will still succeed.
				 */
				pr_err("Failed to copy translation tables from previous kernel for %s\n",
				       iommu->name);
				iommu_disable_translation(iommu);
				clear_translation_pre_enabled(iommu);
			} else {
				pr_info("Copied translation tables from previous kernel for %s\n",
					iommu->name);
3421
				copied_tables = true;
3422 3423 3424
			}
		}

F
Fenghua Yu 已提交
3425
		if (!ecap_pass_through(iommu->ecap))
3426
			hw_pass_through = 0;
3427
#ifdef CONFIG_INTEL_IOMMU_SVM
3428
		if (pasid_supported(iommu))
3429
			intel_svm_init(iommu);
3430
#endif
3431 3432
	}

3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444
	/*
	 * Now that qi is enabled on all iommus, set the root entry and flush
	 * caches. This is required on some Intel X58 chipsets, otherwise the
	 * flush_context function will loop forever and the boot hangs.
	 */
	for_each_active_iommu(iommu, drhd) {
		iommu_flush_write_buffer(iommu);
		iommu_set_root_entry(iommu);
		iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
	}

3445
	if (iommu_pass_through)
3446 3447
		iommu_identity_mapping |= IDENTMAP_ALL;

3448
#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
3449
	dmar_map_gfx = 0;
3450
#endif
3451

3452 3453 3454
	if (!dmar_map_gfx)
		iommu_identity_mapping |= IDENTMAP_GFX;

3455 3456
	check_tylersburg_isoch();

3457 3458 3459
	ret = si_domain_init(hw_pass_through);
	if (ret)
		goto free_iommu;
3460

3461

3462 3463 3464 3465 3466 3467 3468 3469 3470
	/*
	 * If we copied translations from a previous kernel in the kdump
	 * case, we can not assign the devices to domains now, as that
	 * would eliminate the old mappings. So skip this part and defer
	 * the assignment to device driver initialization time.
	 */
	if (copied_tables)
		goto domains_done;

3471
	/*
3472 3473 3474
	 * If pass through is not set or not enabled, setup context entries for
	 * identity mappings for rmrr, gfx, and isa and may fall back to static
	 * identity mapping if iommu_identity_mapping is set.
3475
	 */
3476 3477
	if (iommu_identity_mapping) {
		ret = iommu_prepare_static_identity_mapping(hw_pass_through);
F
Fenghua Yu 已提交
3478
		if (ret) {
J
Joerg Roedel 已提交
3479
			pr_crit("Failed to setup IOMMU pass-through\n");
3480
			goto free_iommu;
3481 3482 3483
		}
	}
	/*
3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495
	 * For each rmrr
	 *   for each dev attached to rmrr
	 *   do
	 *     locate drhd for dev, alloc domain for dev
	 *     allocate free domain
	 *     allocate page table entries for rmrr
	 *     if context not allocated for bus
	 *           allocate and init context
	 *           set present in root table for this bus
	 *     init context with domain, translation etc
	 *    endfor
	 * endfor
3496
	 */
J
Joerg Roedel 已提交
3497
	pr_info("Setting RMRR:\n");
3498
	for_each_rmrr_units(rmrr) {
3499 3500
		/* some BIOS lists non-exist devices in DMAR table. */
		for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
3501
					  i, dev) {
3502
			ret = iommu_prepare_rmrr_dev(rmrr, dev);
3503
			if (ret)
J
Joerg Roedel 已提交
3504
				pr_err("Mapping reserved region failed\n");
3505
		}
F
Fenghua Yu 已提交
3506
	}
3507

3508 3509
	iommu_prepare_isa();

3510 3511
domains_done:

3512 3513 3514 3515 3516 3517 3518
	/*
	 * for each drhd
	 *   enable fault log
	 *   global invalidate context cache
	 *   global invalidate iotlb
	 *   enable translation
	 */
3519
	for_each_iommu(iommu, drhd) {
3520 3521 3522 3523 3524 3525
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
3526
				iommu_disable_protect_mem_regions(iommu);
3527
			continue;
3528
		}
3529 3530 3531

		iommu_flush_write_buffer(iommu);

3532
#ifdef CONFIG_INTEL_IOMMU_SVM
3533
		if (pasid_supported(iommu) && ecap_prs(iommu->ecap)) {
3534 3535 3536 3537 3538
			/*
			 * Call dmar_alloc_hwirq() with dmar_global_lock held,
			 * could cause possible lock race condition.
			 */
			up_write(&dmar_global_lock);
3539
			ret = intel_svm_enable_prq(iommu);
3540
			down_write(&dmar_global_lock);
3541 3542 3543 3544
			if (ret)
				goto free_iommu;
		}
#endif
3545 3546
		ret = dmar_set_interrupt(iommu);
		if (ret)
3547
			goto free_iommu;
3548 3549 3550
	}

	return 0;
3551 3552

free_iommu:
3553 3554
	for_each_active_iommu(iommu, drhd) {
		disable_dmar_iommu(iommu);
3555
		free_dmar_iommu(iommu);
3556
	}
3557

W
Weidong Han 已提交
3558
	kfree(g_iommus);
3559

3560
error:
3561 3562 3563
	return ret;
}

3564
/* This takes a number of _MM_ pages, not VTD pages */
3565
static unsigned long intel_alloc_iova(struct device *dev,
3566 3567
				     struct dmar_domain *domain,
				     unsigned long nrpages, uint64_t dma_mask)
3568
{
3569
	unsigned long iova_pfn;
3570

3571 3572
	/* Restrict dma_mask to the width that the iommu can handle */
	dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
3573 3574
	/* Ensure we reserve the whole size-aligned region */
	nrpages = __roundup_pow_of_two(nrpages);
3575 3576

	if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
3577 3578
		/*
		 * First try to allocate an io virtual address in
3579
		 * DMA_BIT_MASK(32) and if that fails then try allocating
J
Joe Perches 已提交
3580
		 * from higher range
3581
		 */
3582
		iova_pfn = alloc_iova_fast(&domain->iovad, nrpages,
3583
					   IOVA_PFN(DMA_BIT_MASK(32)), false);
3584 3585
		if (iova_pfn)
			return iova_pfn;
3586
	}
3587 3588
	iova_pfn = alloc_iova_fast(&domain->iovad, nrpages,
				   IOVA_PFN(dma_mask), true);
3589
	if (unlikely(!iova_pfn)) {
3590
		dev_err(dev, "Allocating %ld-page iova failed", nrpages);
3591
		return 0;
3592 3593
	}

3594
	return iova_pfn;
3595 3596
}

3597
struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
3598
{
3599
	struct dmar_domain *domain, *tmp;
3600 3601 3602
	struct dmar_rmrr_unit *rmrr;
	struct device *i_dev;
	int i, ret;
3603

3604 3605 3606 3607 3608 3609 3610
	domain = find_domain(dev);
	if (domain)
		goto out;

	domain = find_or_alloc_domain(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
	if (!domain)
		goto out;
3611

3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628
	/* We have a new domain - setup possible RMRRs for the device */
	rcu_read_lock();
	for_each_rmrr_units(rmrr) {
		for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
					  i, i_dev) {
			if (i_dev != dev)
				continue;

			ret = domain_prepare_identity_map(dev, domain,
							  rmrr->base_address,
							  rmrr->end_address);
			if (ret)
				dev_err(dev, "Mapping reserved region failed\n");
		}
	}
	rcu_read_unlock();

3629 3630 3631 3632 3633 3634 3635 3636 3637
	tmp = set_domain_for_dev(dev, domain);
	if (!tmp || domain != tmp) {
		domain_exit(domain);
		domain = tmp;
	}

out:

	if (!domain)
3638
		dev_err(dev, "Allocating domain failed\n");
3639 3640


3641 3642 3643
	return domain;
}

3644
/* Check if the dev needs to go through non-identity map and unmap process.*/
3645
static bool iommu_need_mapping(struct device *dev)
3646 3647 3648
{
	int found;

3649
	if (iommu_dummy(dev))
3650
		return false;
3651

3652
	found = identity_mapping(dev);
3653
	if (found) {
3654
		if (iommu_should_identity_map(dev, 0))
3655 3656 3657 3658 3659 3660 3661 3662
			return false;

		/*
		 * 32 bit DMA is removed from si_domain and fall back to
		 * non-identity mapping.
		 */
		dmar_remove_one_dev_info(dev);
		dev_info(dev, "32bit DMA uses non-identity mapping\n");
3663 3664 3665 3666 3667
	} else {
		/*
		 * In case of a detached 64 bit DMA device from vm, the device
		 * is put into si_domain for identity mapping.
		 */
3668 3669 3670 3671
		if (iommu_should_identity_map(dev, 0) &&
		    !domain_add_dev_info(si_domain, dev)) {
			dev_info(dev, "64bit DMA uses identity mapping\n");
			return false;
3672 3673 3674
		}
	}

3675
	return true;
3676 3677
}

3678 3679
static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
				     size_t size, int dir, u64 dma_mask)
3680 3681
{
	struct dmar_domain *domain;
F
Fenghua Yu 已提交
3682
	phys_addr_t start_paddr;
3683
	unsigned long iova_pfn;
3684
	int prot = 0;
I
Ingo Molnar 已提交
3685
	int ret;
3686
	struct intel_iommu *iommu;
3687
	unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
3688 3689

	BUG_ON(dir == DMA_NONE);
3690

3691
	domain = get_valid_domain_for_dev(dev);
3692
	if (!domain)
3693
		return DMA_MAPPING_ERROR;
3694

3695
	iommu = domain_get_iommu(domain);
3696
	size = aligned_nrpages(paddr, size);
3697

3698 3699
	iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
	if (!iova_pfn)
3700 3701
		goto error;

3702 3703 3704 3705 3706
	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3707
			!cap_zlr(iommu->cap))
3708 3709 3710 3711
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;
	/*
I
Ingo Molnar 已提交
3712
	 * paddr - (paddr + size) might be partial page, we should map the whole
3713
	 * page.  Note: if two part of one page are separately mapped, we
I
Ingo Molnar 已提交
3714
	 * might have two guest_addr mapping to the same host paddr, but this
3715 3716
	 * is not a big problem
	 */
3717
	ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova_pfn),
3718
				 mm_to_dma_pfn(paddr_pfn), size, prot);
3719 3720 3721
	if (ret)
		goto error;

3722
	start_paddr = (phys_addr_t)iova_pfn << PAGE_SHIFT;
3723 3724
	start_paddr += paddr & ~PAGE_MASK;
	return start_paddr;
3725 3726

error:
3727
	if (iova_pfn)
3728
		free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
3729 3730
	dev_err(dev, "Device request: %zx@%llx dir %d --- failed\n",
		size, (unsigned long long)paddr, dir);
3731
	return DMA_MAPPING_ERROR;
3732 3733
}

3734 3735 3736
static dma_addr_t intel_map_page(struct device *dev, struct page *page,
				 unsigned long offset, size_t size,
				 enum dma_data_direction dir,
3737
				 unsigned long attrs)
3738
{
3739 3740 3741 3742
	if (iommu_need_mapping(dev))
		return __intel_map_single(dev, page_to_phys(page) + offset,
				size, dir, *dev->dma_mask);
	return dma_direct_map_page(dev, page, offset, size, dir, attrs);
3743 3744 3745 3746 3747 3748
}

static dma_addr_t intel_map_resource(struct device *dev, phys_addr_t phys_addr,
				     size_t size, enum dma_data_direction dir,
				     unsigned long attrs)
{
3749 3750 3751 3752
	if (iommu_need_mapping(dev))
		return __intel_map_single(dev, phys_addr, size, dir,
				*dev->dma_mask);
	return dma_direct_map_resource(dev, phys_addr, size, dir, attrs);
3753 3754
}

3755
static void intel_unmap(struct device *dev, dma_addr_t dev_addr, size_t size)
3756
{
3757
	struct dmar_domain *domain;
3758
	unsigned long start_pfn, last_pfn;
3759
	unsigned long nrpages;
3760
	unsigned long iova_pfn;
3761
	struct intel_iommu *iommu;
3762
	struct page *freelist;
3763
	struct pci_dev *pdev = NULL;
3764

3765
	domain = find_domain(dev);
3766 3767
	BUG_ON(!domain);

3768 3769
	iommu = domain_get_iommu(domain);

3770
	iova_pfn = IOVA_PFN(dev_addr);
3771

3772
	nrpages = aligned_nrpages(dev_addr, size);
3773
	start_pfn = mm_to_dma_pfn(iova_pfn);
3774
	last_pfn = start_pfn + nrpages - 1;
3775

3776 3777 3778
	if (dev_is_pci(dev))
		pdev = to_pci_dev(dev);

3779
	dev_dbg(dev, "Device unmapping: pfn %lx-%lx\n", start_pfn, last_pfn);
3780

3781
	freelist = domain_unmap(domain, start_pfn, last_pfn);
3782

3783
	if (intel_iommu_strict || (pdev && pdev->untrusted)) {
3784
		iommu_flush_iotlb_psi(iommu, domain, start_pfn,
3785
				      nrpages, !freelist, 0);
M
mark gross 已提交
3786
		/* free iova */
3787
		free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(nrpages));
3788
		dma_free_pagelist(freelist);
M
mark gross 已提交
3789
	} else {
3790 3791
		queue_iova(&domain->iovad, iova_pfn, nrpages,
			   (unsigned long)freelist);
M
mark gross 已提交
3792 3793 3794 3795 3796
		/*
		 * queue up the release of the unmap to save the 1/6th of the
		 * cpu used up by the iotlb flush operation...
		 */
	}
3797 3798
}

3799 3800
static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
			     size_t size, enum dma_data_direction dir,
3801
			     unsigned long attrs)
3802
{
3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813
	if (iommu_need_mapping(dev))
		intel_unmap(dev, dev_addr, size);
	else
		dma_direct_unmap_page(dev, dev_addr, size, dir, attrs);
}

static void intel_unmap_resource(struct device *dev, dma_addr_t dev_addr,
		size_t size, enum dma_data_direction dir, unsigned long attrs)
{
	if (iommu_need_mapping(dev))
		intel_unmap(dev, dev_addr, size);
3814 3815
}

3816
static void *intel_alloc_coherent(struct device *dev, size_t size,
3817
				  dma_addr_t *dma_handle, gfp_t flags,
3818
				  unsigned long attrs)
3819
{
3820 3821
	struct page *page = NULL;
	int order;
3822

3823 3824 3825
	if (!iommu_need_mapping(dev))
		return dma_direct_alloc(dev, size, dma_handle, flags, attrs);

3826 3827 3828 3829 3830 3831
	size = PAGE_ALIGN(size);
	order = get_order(size);

	if (gfpflags_allow_blocking(flags)) {
		unsigned int count = size >> PAGE_SHIFT;

3832 3833
		page = dma_alloc_from_contiguous(dev, count, order,
						 flags & __GFP_NOWARN);
3834 3835 3836 3837 3838 3839 3840 3841
	}

	if (!page)
		page = alloc_pages(flags, order);
	if (!page)
		return NULL;
	memset(page_address(page), 0, size);

3842 3843 3844
	*dma_handle = __intel_map_single(dev, page_to_phys(page), size,
					 DMA_BIDIRECTIONAL,
					 dev->coherent_dma_mask);
3845
	if (*dma_handle != DMA_MAPPING_ERROR)
3846 3847 3848
		return page_address(page);
	if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
		__free_pages(page, order);
A
Akinobu Mita 已提交
3849

3850 3851 3852
	return NULL;
}

3853
static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
3854
				dma_addr_t dma_handle, unsigned long attrs)
3855
{
3856 3857 3858
	int order;
	struct page *page = virt_to_page(vaddr);

3859 3860 3861
	if (!iommu_need_mapping(dev))
		return dma_direct_free(dev, size, vaddr, dma_handle, attrs);

3862 3863 3864 3865 3866 3867
	size = PAGE_ALIGN(size);
	order = get_order(size);

	intel_unmap(dev, dma_handle, size);
	if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
		__free_pages(page, order);
3868 3869
}

3870
static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
3871
			   int nelems, enum dma_data_direction dir,
3872
			   unsigned long attrs)
3873
{
3874 3875 3876 3877 3878
	dma_addr_t startaddr = sg_dma_address(sglist) & PAGE_MASK;
	unsigned long nrpages = 0;
	struct scatterlist *sg;
	int i;

3879 3880 3881
	if (!iommu_need_mapping(dev))
		return dma_direct_unmap_sg(dev, sglist, nelems, dir, attrs);

3882 3883 3884 3885 3886
	for_each_sg(sglist, sg, nelems, i) {
		nrpages += aligned_nrpages(sg_dma_address(sg), sg_dma_len(sg));
	}

	intel_unmap(dev, startaddr, nrpages << VTD_PAGE_SHIFT);
3887 3888
}

3889
static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
3890
			enum dma_data_direction dir, unsigned long attrs)
3891 3892 3893
{
	int i;
	struct dmar_domain *domain;
3894 3895
	size_t size = 0;
	int prot = 0;
3896
	unsigned long iova_pfn;
3897
	int ret;
F
FUJITA Tomonori 已提交
3898
	struct scatterlist *sg;
3899
	unsigned long start_vpfn;
3900
	struct intel_iommu *iommu;
3901 3902

	BUG_ON(dir == DMA_NONE);
3903
	if (!iommu_need_mapping(dev))
3904
		return dma_direct_map_sg(dev, sglist, nelems, dir, attrs);
3905

3906
	domain = get_valid_domain_for_dev(dev);
3907 3908 3909
	if (!domain)
		return 0;

3910 3911
	iommu = domain_get_iommu(domain);

3912
	for_each_sg(sglist, sg, nelems, i)
3913
		size += aligned_nrpages(sg->offset, sg->length);
3914

3915
	iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
3916
				*dev->dma_mask);
3917
	if (!iova_pfn) {
F
FUJITA Tomonori 已提交
3918
		sglist->dma_length = 0;
3919 3920 3921 3922 3923 3924 3925 3926
		return 0;
	}

	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3927
			!cap_zlr(iommu->cap))
3928 3929 3930 3931
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;

3932
	start_vpfn = mm_to_dma_pfn(iova_pfn);
3933

3934
	ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
3935 3936
	if (unlikely(ret)) {
		dma_pte_free_pagetable(domain, start_vpfn,
3937 3938
				       start_vpfn + size - 1,
				       agaw_to_level(domain->agaw) + 1);
3939
		free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
3940
		return 0;
3941 3942 3943 3944 3945
	}

	return nelems;
}

3946
static const struct dma_map_ops intel_dma_ops = {
3947 3948
	.alloc = intel_alloc_coherent,
	.free = intel_free_coherent,
3949 3950
	.map_sg = intel_map_sg,
	.unmap_sg = intel_unmap_sg,
3951 3952
	.map_page = intel_map_page,
	.unmap_page = intel_unmap_page,
3953
	.map_resource = intel_map_resource,
3954
	.unmap_resource = intel_unmap_resource,
3955
	.dma_supported = dma_direct_supported,
3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968
};

static inline int iommu_domain_cache_init(void)
{
	int ret = 0;

	iommu_domain_cache = kmem_cache_create("iommu_domain",
					 sizeof(struct dmar_domain),
					 0,
					 SLAB_HWCACHE_ALIGN,

					 NULL);
	if (!iommu_domain_cache) {
J
Joerg Roedel 已提交
3969
		pr_err("Couldn't create iommu_domain cache\n");
3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_devinfo_cache_init(void)
{
	int ret = 0;

	iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
					 sizeof(struct device_domain_info),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_devinfo_cache) {
J
Joerg Roedel 已提交
3986
		pr_err("Couldn't create devinfo cache\n");
3987 3988 3989 3990 3991 3992 3993 3994 3995
		ret = -ENOMEM;
	}

	return ret;
}

static int __init iommu_init_mempool(void)
{
	int ret;
3996
	ret = iova_cache_get();
3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009
	if (ret)
		return ret;

	ret = iommu_domain_cache_init();
	if (ret)
		goto domain_error;

	ret = iommu_devinfo_cache_init();
	if (!ret)
		return ret;

	kmem_cache_destroy(iommu_domain_cache);
domain_error:
4010
	iova_cache_put();
4011 4012 4013 4014 4015 4016 4017 4018

	return -ENOMEM;
}

static void __init iommu_exit_mempool(void)
{
	kmem_cache_destroy(iommu_devinfo_cache);
	kmem_cache_destroy(iommu_domain_cache);
4019
	iova_cache_put();
4020 4021
}

4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049
static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
{
	struct dmar_drhd_unit *drhd;
	u32 vtbar;
	int rc;

	/* We know that this device on this chipset has its own IOMMU.
	 * If we find it under a different IOMMU, then the BIOS is lying
	 * to us. Hope that the IOMMU for this device is actually
	 * disabled, and it needs no translation...
	 */
	rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
	if (rc) {
		/* "can't" happen */
		dev_info(&pdev->dev, "failed to run vt-d quirk\n");
		return;
	}
	vtbar &= 0xffff0000;

	/* we know that the this iommu should be at offset 0xa000 from vtbar */
	drhd = dmar_find_matched_drhd_unit(pdev);
	if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
			    TAINT_FIRMWARE_WORKAROUND,
			    "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
		pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
}
DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);

4050 4051 4052
static void __init init_no_remapping_devices(void)
{
	struct dmar_drhd_unit *drhd;
4053
	struct device *dev;
4054
	int i;
4055 4056 4057

	for_each_drhd_unit(drhd) {
		if (!drhd->include_all) {
4058 4059 4060
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
				break;
4061
			/* ignore DMAR unit if no devices exist */
4062 4063 4064 4065 4066
			if (i == drhd->devices_cnt)
				drhd->ignored = 1;
		}
	}

4067 4068
	for_each_active_drhd_unit(drhd) {
		if (drhd->include_all)
4069 4070
			continue;

4071 4072
		for_each_active_dev_scope(drhd->devices,
					  drhd->devices_cnt, i, dev)
4073
			if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
4074 4075 4076 4077
				break;
		if (i < drhd->devices_cnt)
			continue;

4078 4079
		/* This IOMMU has *only* gfx devices. Either bypass it or
		   set the gfx_mapped flag, as appropriate */
4080
		if (!dmar_map_gfx) {
4081
			drhd->ignored = 1;
4082 4083
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
4084
				dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
4085 4086 4087 4088
		}
	}
}

4089 4090 4091 4092 4093 4094 4095 4096 4097 4098
#ifdef CONFIG_SUSPEND
static int init_iommu_hw(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;

	for_each_active_iommu(iommu, drhd)
		if (iommu->qi)
			dmar_reenable_qi(iommu);

4099 4100 4101 4102 4103 4104 4105 4106 4107 4108
	for_each_iommu(iommu, drhd) {
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
				iommu_disable_protect_mem_regions(iommu);
			continue;
		}
4109

4110 4111 4112 4113 4114
		iommu_flush_write_buffer(iommu);

		iommu_set_root_entry(iommu);

		iommu->flush.flush_context(iommu, 0, 0, 0,
4115
					   DMA_CCMD_GLOBAL_INVL);
4116 4117
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
		iommu_enable_translation(iommu);
4118
		iommu_disable_protect_mem_regions(iommu);
4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130
	}

	return 0;
}

static void iommu_flush_all(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;

	for_each_active_iommu(iommu, drhd) {
		iommu->flush.flush_context(iommu, 0, 0, 0,
4131
					   DMA_CCMD_GLOBAL_INVL);
4132
		iommu->flush.flush_iotlb(iommu, 0, 0, 0,
4133
					 DMA_TLB_GLOBAL_FLUSH);
4134 4135 4136
	}
}

4137
static int iommu_suspend(void)
4138 4139 4140 4141 4142 4143
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	for_each_active_iommu(iommu, drhd) {
K
Kees Cook 已提交
4144
		iommu->iommu_state = kcalloc(MAX_SR_DMAR_REGS, sizeof(u32),
4145 4146 4147 4148 4149 4150 4151 4152 4153 4154
						 GFP_ATOMIC);
		if (!iommu->iommu_state)
			goto nomem;
	}

	iommu_flush_all();

	for_each_active_iommu(iommu, drhd) {
		iommu_disable_translation(iommu);

4155
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
4156 4157 4158 4159 4160 4161 4162 4163 4164 4165

		iommu->iommu_state[SR_DMAR_FECTL_REG] =
			readl(iommu->reg + DMAR_FECTL_REG);
		iommu->iommu_state[SR_DMAR_FEDATA_REG] =
			readl(iommu->reg + DMAR_FEDATA_REG);
		iommu->iommu_state[SR_DMAR_FEADDR_REG] =
			readl(iommu->reg + DMAR_FEADDR_REG);
		iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
			readl(iommu->reg + DMAR_FEUADDR_REG);

4166
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
4167 4168 4169 4170 4171 4172 4173 4174 4175 4176
	}
	return 0;

nomem:
	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);

	return -ENOMEM;
}

4177
static void iommu_resume(void)
4178 4179 4180 4181 4182 4183
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	if (init_iommu_hw()) {
4184 4185 4186 4187
		if (force_on)
			panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
		else
			WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
4188
		return;
4189 4190 4191 4192
	}

	for_each_active_iommu(iommu, drhd) {

4193
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
4194 4195 4196 4197 4198 4199 4200 4201 4202 4203

		writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
			iommu->reg + DMAR_FECTL_REG);
		writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
			iommu->reg + DMAR_FEDATA_REG);
		writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
			iommu->reg + DMAR_FEADDR_REG);
		writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
			iommu->reg + DMAR_FEUADDR_REG);

4204
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
4205 4206 4207 4208 4209 4210
	}

	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);
}

4211
static struct syscore_ops iommu_syscore_ops = {
4212 4213 4214 4215
	.resume		= iommu_resume,
	.suspend	= iommu_suspend,
};

4216
static void __init init_iommu_pm_ops(void)
4217
{
4218
	register_syscore_ops(&iommu_syscore_ops);
4219 4220 4221
}

#else
4222
static inline void init_iommu_pm_ops(void) {}
4223 4224
#endif	/* CONFIG_PM */

4225

4226
int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg)
4227 4228
{
	struct acpi_dmar_reserved_memory *rmrr;
4229
	int prot = DMA_PTE_READ|DMA_PTE_WRITE;
4230
	struct dmar_rmrr_unit *rmrru;
4231
	size_t length;
4232 4233 4234

	rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
	if (!rmrru)
4235
		goto out;
4236 4237 4238 4239 4240

	rmrru->hdr = header;
	rmrr = (struct acpi_dmar_reserved_memory *)header;
	rmrru->base_address = rmrr->base_address;
	rmrru->end_address = rmrr->end_address;
4241 4242 4243 4244 4245 4246 4247

	length = rmrr->end_address - rmrr->base_address + 1;
	rmrru->resv = iommu_alloc_resv_region(rmrr->base_address, length, prot,
					      IOMMU_RESV_DIRECT);
	if (!rmrru->resv)
		goto free_rmrru;

4248 4249 4250
	rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				&rmrru->devices_cnt);
4251 4252
	if (rmrru->devices_cnt && rmrru->devices == NULL)
		goto free_all;
4253

4254
	list_add(&rmrru->list, &dmar_rmrr_units);
4255

4256
	return 0;
4257 4258 4259 4260 4261 4262
free_all:
	kfree(rmrru->resv);
free_rmrru:
	kfree(rmrru);
out:
	return -ENOMEM;
4263 4264
}

4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283
static struct dmar_atsr_unit *dmar_find_atsr(struct acpi_dmar_atsr *atsr)
{
	struct dmar_atsr_unit *atsru;
	struct acpi_dmar_atsr *tmp;

	list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
		tmp = (struct acpi_dmar_atsr *)atsru->hdr;
		if (atsr->segment != tmp->segment)
			continue;
		if (atsr->header.length != tmp->header.length)
			continue;
		if (memcmp(atsr, tmp, atsr->header.length) == 0)
			return atsru;
	}

	return NULL;
}

int dmar_parse_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4284 4285 4286 4287
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

4288
	if (system_state >= SYSTEM_RUNNING && !intel_iommu_enabled)
4289 4290
		return 0;

4291
	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4292 4293 4294 4295 4296
	atsru = dmar_find_atsr(atsr);
	if (atsru)
		return 0;

	atsru = kzalloc(sizeof(*atsru) + hdr->length, GFP_KERNEL);
4297 4298 4299
	if (!atsru)
		return -ENOMEM;

4300 4301 4302 4303 4304 4305 4306
	/*
	 * If memory is allocated from slab by ACPI _DSM method, we need to
	 * copy the memory content because the memory buffer will be freed
	 * on return.
	 */
	atsru->hdr = (void *)(atsru + 1);
	memcpy(atsru->hdr, hdr, hdr->length);
4307
	atsru->include_all = atsr->flags & 0x1;
4308 4309 4310 4311 4312 4313 4314 4315 4316
	if (!atsru->include_all) {
		atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
				(void *)atsr + atsr->header.length,
				&atsru->devices_cnt);
		if (atsru->devices_cnt && atsru->devices == NULL) {
			kfree(atsru);
			return -ENOMEM;
		}
	}
4317

4318
	list_add_rcu(&atsru->list, &dmar_atsr_units);
4319 4320 4321 4322

	return 0;
}

4323 4324 4325 4326 4327 4328
static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
{
	dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
	kfree(atsru);
}

4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356
int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg)
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = dmar_find_atsr(atsr);
	if (atsru) {
		list_del_rcu(&atsru->list);
		synchronize_rcu();
		intel_iommu_free_atsr(atsru);
	}

	return 0;
}

int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg)
{
	int i;
	struct device *dev;
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = dmar_find_atsr(atsr);
	if (!atsru)
		return 0;

4357
	if (!atsru->include_all && atsru->devices && atsru->devices_cnt) {
4358 4359 4360
		for_each_active_dev_scope(atsru->devices, atsru->devices_cnt,
					  i, dev)
			return -EBUSY;
4361
	}
4362 4363 4364 4365

	return 0;
}

4366 4367
static int intel_iommu_add(struct dmar_drhd_unit *dmaru)
{
4368
	int sp, ret;
4369 4370 4371 4372 4373 4374
	struct intel_iommu *iommu = dmaru->iommu;

	if (g_iommus[iommu->seq_id])
		return 0;

	if (hw_pass_through && !ecap_pass_through(iommu->ecap)) {
J
Joerg Roedel 已提交
4375
		pr_warn("%s: Doesn't support hardware pass through.\n",
4376 4377 4378 4379 4380
			iommu->name);
		return -ENXIO;
	}
	if (!ecap_sc_support(iommu->ecap) &&
	    domain_update_iommu_snooping(iommu)) {
J
Joerg Roedel 已提交
4381
		pr_warn("%s: Doesn't support snooping.\n",
4382 4383 4384 4385 4386
			iommu->name);
		return -ENXIO;
	}
	sp = domain_update_iommu_superpage(iommu) - 1;
	if (sp >= 0 && !(cap_super_page_val(iommu->cap) & (1 << sp))) {
J
Joerg Roedel 已提交
4387
		pr_warn("%s: Doesn't support large page.\n",
4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404
			iommu->name);
		return -ENXIO;
	}

	/*
	 * Disable translation if already enabled prior to OS handover.
	 */
	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);

	g_iommus[iommu->seq_id] = iommu;
	ret = iommu_init_domains(iommu);
	if (ret == 0)
		ret = iommu_alloc_root_entry(iommu);
	if (ret)
		goto out;

4405
#ifdef CONFIG_INTEL_IOMMU_SVM
4406
	if (pasid_supported(iommu))
4407
		intel_svm_init(iommu);
4408 4409
#endif

4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420
	if (dmaru->ignored) {
		/*
		 * we always have to disable PMRs or DMA may fail on this device
		 */
		if (force_on)
			iommu_disable_protect_mem_regions(iommu);
		return 0;
	}

	intel_iommu_init_qi(iommu);
	iommu_flush_write_buffer(iommu);
4421 4422

#ifdef CONFIG_INTEL_IOMMU_SVM
4423
	if (pasid_supported(iommu) && ecap_prs(iommu->ecap)) {
4424 4425 4426 4427 4428
		ret = intel_svm_enable_prq(iommu);
		if (ret)
			goto disable_iommu;
	}
#endif
4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447
	ret = dmar_set_interrupt(iommu);
	if (ret)
		goto disable_iommu;

	iommu_set_root_entry(iommu);
	iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
	iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
	iommu_enable_translation(iommu);

	iommu_disable_protect_mem_regions(iommu);
	return 0;

disable_iommu:
	disable_dmar_iommu(iommu);
out:
	free_dmar_iommu(iommu);
	return ret;
}

4448 4449
int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
{
4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465
	int ret = 0;
	struct intel_iommu *iommu = dmaru->iommu;

	if (!intel_iommu_enabled)
		return 0;
	if (iommu == NULL)
		return -EINVAL;

	if (insert) {
		ret = intel_iommu_add(dmaru);
	} else {
		disable_dmar_iommu(iommu);
		free_dmar_iommu(iommu);
	}

	return ret;
4466 4467
}

4468 4469 4470 4471 4472 4473 4474 4475
static void intel_iommu_free_dmars(void)
{
	struct dmar_rmrr_unit *rmrru, *rmrr_n;
	struct dmar_atsr_unit *atsru, *atsr_n;

	list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
		list_del(&rmrru->list);
		dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
4476
		kfree(rmrru->resv);
4477
		kfree(rmrru);
4478 4479
	}

4480 4481 4482 4483
	list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
		list_del(&atsru->list);
		intel_iommu_free_atsr(atsru);
	}
4484 4485 4486 4487
}

int dmar_find_matched_atsr_unit(struct pci_dev *dev)
{
4488
	int i, ret = 1;
4489
	struct pci_bus *bus;
4490 4491
	struct pci_dev *bridge = NULL;
	struct device *tmp;
4492 4493 4494 4495 4496
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	dev = pci_physfn(dev);
	for (bus = dev->bus; bus; bus = bus->parent) {
4497
		bridge = bus->self;
4498 4499 4500 4501 4502
		/* If it's an integrated device, allow ATS */
		if (!bridge)
			return 1;
		/* Connected via non-PCIe: no ATS */
		if (!pci_is_pcie(bridge) ||
4503
		    pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
4504
			return 0;
4505
		/* If we found the root port, look it up in the ATSR */
4506
		if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
4507 4508 4509
			break;
	}

4510
	rcu_read_lock();
4511 4512 4513 4514 4515
	list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (atsr->segment != pci_domain_nr(dev->bus))
			continue;

4516
		for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
4517
			if (tmp == &bridge->dev)
4518
				goto out;
4519 4520

		if (atsru->include_all)
4521
			goto out;
4522
	}
4523 4524
	ret = 0;
out:
4525
	rcu_read_unlock();
4526

4527
	return ret;
4528 4529
}

4530 4531
int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
{
4532
	int ret;
4533 4534 4535 4536 4537
	struct dmar_rmrr_unit *rmrru;
	struct dmar_atsr_unit *atsru;
	struct acpi_dmar_atsr *atsr;
	struct acpi_dmar_reserved_memory *rmrr;

4538
	if (!intel_iommu_enabled && system_state >= SYSTEM_RUNNING)
4539 4540 4541 4542 4543 4544 4545 4546 4547 4548
		return 0;

	list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
		rmrr = container_of(rmrru->hdr,
				    struct acpi_dmar_reserved_memory, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				rmrr->segment, rmrru->devices,
				rmrru->devices_cnt);
4549
			if (ret < 0)
4550
				return ret;
4551
		} else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
4552 4553
			dmar_remove_dev_scope(info, rmrr->segment,
				rmrru->devices, rmrru->devices_cnt);
4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568
		}
	}

	list_for_each_entry(atsru, &dmar_atsr_units, list) {
		if (atsru->include_all)
			continue;

		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
					(void *)atsr + atsr->header.length,
					atsr->segment, atsru->devices,
					atsru->devices_cnt);
			if (ret > 0)
				break;
4569
			else if (ret < 0)
4570
				return ret;
4571
		} else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
4572 4573 4574 4575 4576 4577 4578 4579 4580
			if (dmar_remove_dev_scope(info, atsr->segment,
					atsru->devices, atsru->devices_cnt))
				break;
		}
	}

	return 0;
}

F
Fenghua Yu 已提交
4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592
/*
 * Here we only respond to action of unbound device from driver.
 *
 * Added device is not attached to its DMAR domain here yet. That will happen
 * when mapping the device to iova.
 */
static int device_notifier(struct notifier_block *nb,
				  unsigned long action, void *data)
{
	struct device *dev = data;
	struct dmar_domain *domain;

4593
	if (iommu_dummy(dev))
4594 4595
		return 0;

4596 4597 4598 4599
	if (action == BUS_NOTIFY_REMOVED_DEVICE) {
		domain = find_domain(dev);
		if (!domain)
			return 0;
F
Fenghua Yu 已提交
4600

4601 4602 4603 4604 4605 4606 4607 4608
		dmar_remove_one_dev_info(dev);
		if (!domain_type_is_vm_or_si(domain) &&
		    list_empty(&domain->devices))
			domain_exit(domain);
	} else if (action == BUS_NOTIFY_ADD_DEVICE) {
		if (iommu_should_identity_map(dev, 1))
			domain_add_dev_info(si_domain, dev);
	}
4609

F
Fenghua Yu 已提交
4610 4611 4612 4613 4614 4615 4616
	return 0;
}

static struct notifier_block device_nb = {
	.notifier_call = device_notifier,
};

4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628
static int intel_iommu_memory_notifier(struct notifier_block *nb,
				       unsigned long val, void *v)
{
	struct memory_notify *mhp = v;
	unsigned long long start, end;
	unsigned long start_vpfn, last_vpfn;

	switch (val) {
	case MEM_GOING_ONLINE:
		start = mhp->start_pfn << PAGE_SHIFT;
		end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
		if (iommu_domain_identity_map(si_domain, start, end)) {
J
Joerg Roedel 已提交
4629
			pr_warn("Failed to build identity map for [%llx-%llx]\n",
4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642
				start, end);
			return NOTIFY_BAD;
		}
		break;

	case MEM_OFFLINE:
	case MEM_CANCEL_ONLINE:
		start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
		last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
		while (start_vpfn <= last_vpfn) {
			struct iova *iova;
			struct dmar_drhd_unit *drhd;
			struct intel_iommu *iommu;
4643
			struct page *freelist;
4644 4645 4646

			iova = find_iova(&si_domain->iovad, start_vpfn);
			if (iova == NULL) {
J
Joerg Roedel 已提交
4647
				pr_debug("Failed get IOVA for PFN %lx\n",
4648 4649 4650 4651 4652 4653 4654
					 start_vpfn);
				break;
			}

			iova = split_and_remove_iova(&si_domain->iovad, iova,
						     start_vpfn, last_vpfn);
			if (iova == NULL) {
J
Joerg Roedel 已提交
4655
				pr_warn("Failed to split IOVA PFN [%lx-%lx]\n",
4656 4657 4658 4659
					start_vpfn, last_vpfn);
				return NOTIFY_BAD;
			}

4660 4661 4662
			freelist = domain_unmap(si_domain, iova->pfn_lo,
					       iova->pfn_hi);

4663 4664
			rcu_read_lock();
			for_each_active_iommu(iommu, drhd)
4665
				iommu_flush_iotlb_psi(iommu, si_domain,
4666
					iova->pfn_lo, iova_size(iova),
4667
					!freelist, 0);
4668
			rcu_read_unlock();
4669
			dma_free_pagelist(freelist);
4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684

			start_vpfn = iova->pfn_hi + 1;
			free_iova_mem(iova);
		}
		break;
	}

	return NOTIFY_OK;
}

static struct notifier_block intel_iommu_memory_nb = {
	.notifier_call = intel_iommu_memory_notifier,
	.priority = 0
};

4685 4686 4687 4688 4689 4690 4691
static void free_all_cpu_cached_iovas(unsigned int cpu)
{
	int i;

	for (i = 0; i < g_num_of_iommus; i++) {
		struct intel_iommu *iommu = g_iommus[i];
		struct dmar_domain *domain;
4692
		int did;
4693 4694 4695 4696

		if (!iommu)
			continue;

4697
		for (did = 0; did < cap_ndoms(iommu->cap); did++) {
4698
			domain = get_iommu_domain(iommu, (u16)did);
4699 4700 4701 4702 4703 4704 4705 4706

			if (!domain)
				continue;
			free_cpu_cached_iovas(cpu, &domain->iovad);
		}
	}
}

4707
static int intel_iommu_cpu_dead(unsigned int cpu)
4708
{
4709 4710
	free_all_cpu_cached_iovas(cpu);
	return 0;
4711 4712
}

4713 4714 4715 4716 4717 4718 4719 4720 4721
static void intel_disable_iommus(void)
{
	struct intel_iommu *iommu = NULL;
	struct dmar_drhd_unit *drhd;

	for_each_iommu(iommu, drhd)
		iommu_disable_translation(iommu);
}

4722 4723
static inline struct intel_iommu *dev_to_intel_iommu(struct device *dev)
{
4724 4725 4726
	struct iommu_device *iommu_dev = dev_to_iommu_device(dev);

	return container_of(iommu_dev, struct intel_iommu, iommu);
4727 4728
}

4729 4730 4731 4732
static ssize_t intel_iommu_show_version(struct device *dev,
					struct device_attribute *attr,
					char *buf)
{
4733
	struct intel_iommu *iommu = dev_to_intel_iommu(dev);
4734 4735 4736 4737 4738 4739 4740 4741 4742 4743
	u32 ver = readl(iommu->reg + DMAR_VER_REG);
	return sprintf(buf, "%d:%d\n",
		       DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
}
static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);

static ssize_t intel_iommu_show_address(struct device *dev,
					struct device_attribute *attr,
					char *buf)
{
4744
	struct intel_iommu *iommu = dev_to_intel_iommu(dev);
4745 4746 4747 4748 4749 4750 4751 4752
	return sprintf(buf, "%llx\n", iommu->reg_phys);
}
static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);

static ssize_t intel_iommu_show_cap(struct device *dev,
				    struct device_attribute *attr,
				    char *buf)
{
4753
	struct intel_iommu *iommu = dev_to_intel_iommu(dev);
4754 4755 4756 4757 4758 4759 4760 4761
	return sprintf(buf, "%llx\n", iommu->cap);
}
static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);

static ssize_t intel_iommu_show_ecap(struct device *dev,
				    struct device_attribute *attr,
				    char *buf)
{
4762
	struct intel_iommu *iommu = dev_to_intel_iommu(dev);
4763 4764 4765 4766
	return sprintf(buf, "%llx\n", iommu->ecap);
}
static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);

4767 4768 4769 4770
static ssize_t intel_iommu_show_ndoms(struct device *dev,
				      struct device_attribute *attr,
				      char *buf)
{
4771
	struct intel_iommu *iommu = dev_to_intel_iommu(dev);
4772 4773 4774 4775 4776 4777 4778 4779
	return sprintf(buf, "%ld\n", cap_ndoms(iommu->cap));
}
static DEVICE_ATTR(domains_supported, S_IRUGO, intel_iommu_show_ndoms, NULL);

static ssize_t intel_iommu_show_ndoms_used(struct device *dev,
					   struct device_attribute *attr,
					   char *buf)
{
4780
	struct intel_iommu *iommu = dev_to_intel_iommu(dev);
4781 4782 4783 4784 4785
	return sprintf(buf, "%d\n", bitmap_weight(iommu->domain_ids,
						  cap_ndoms(iommu->cap)));
}
static DEVICE_ATTR(domains_used, S_IRUGO, intel_iommu_show_ndoms_used, NULL);

4786 4787 4788 4789 4790
static struct attribute *intel_iommu_attrs[] = {
	&dev_attr_version.attr,
	&dev_attr_address.attr,
	&dev_attr_cap.attr,
	&dev_attr_ecap.attr,
4791 4792
	&dev_attr_domains_supported.attr,
	&dev_attr_domains_used.attr,
4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805
	NULL,
};

static struct attribute_group intel_iommu_group = {
	.name = "intel-iommu",
	.attrs = intel_iommu_attrs,
};

const struct attribute_group *intel_iommu_groups[] = {
	&intel_iommu_group,
	NULL,
};

4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842
static int __init platform_optin_force_iommu(void)
{
	struct pci_dev *pdev = NULL;
	bool has_untrusted_dev = false;

	if (!dmar_platform_optin() || no_platform_optin)
		return 0;

	for_each_pci_dev(pdev) {
		if (pdev->untrusted) {
			has_untrusted_dev = true;
			break;
		}
	}

	if (!has_untrusted_dev)
		return 0;

	if (no_iommu || dmar_disabled)
		pr_info("Intel-IOMMU force enabled due to platform opt in\n");

	/*
	 * If Intel-IOMMU is disabled by default, we will apply identity
	 * map for all devices except those marked as being untrusted.
	 */
	if (dmar_disabled)
		iommu_identity_mapping |= IDENTMAP_ALL;

	dmar_disabled = 0;
#if defined(CONFIG_X86) && defined(CONFIG_SWIOTLB)
	swiotlb = 0;
#endif
	no_iommu = 0;

	return 1;
}

4843 4844
int __init intel_iommu_init(void)
{
4845
	int ret = -ENODEV;
4846
	struct dmar_drhd_unit *drhd;
4847
	struct intel_iommu *iommu;
4848

4849 4850 4851 4852 4853
	/*
	 * Intel IOMMU is required for a TXT/tboot launch or platform
	 * opt in, so enforce that.
	 */
	force_on = tboot_force_iommu() || platform_optin_force_iommu();
4854

4855 4856 4857 4858 4859 4860 4861
	if (iommu_init_mempool()) {
		if (force_on)
			panic("tboot: Failed to initialize iommu memory\n");
		return -ENOMEM;
	}

	down_write(&dmar_global_lock);
4862 4863 4864
	if (dmar_table_init()) {
		if (force_on)
			panic("tboot: Failed to initialize DMAR table\n");
4865
		goto out_free_dmar;
4866
	}
4867

4868
	if (dmar_dev_scope_init() < 0) {
4869 4870
		if (force_on)
			panic("tboot: Failed to initialize DMAR device scope\n");
4871
		goto out_free_dmar;
4872
	}
4873

4874 4875 4876 4877 4878 4879 4880 4881 4882 4883
	up_write(&dmar_global_lock);

	/*
	 * The bus notifier takes the dmar_global_lock, so lockdep will
	 * complain later when we register it under the lock.
	 */
	dmar_register_bus_notifier();

	down_write(&dmar_global_lock);

4884
	if (no_iommu || dmar_disabled) {
4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897
		/*
		 * We exit the function here to ensure IOMMU's remapping and
		 * mempool aren't setup, which means that the IOMMU's PMRs
		 * won't be disabled via the call to init_dmars(). So disable
		 * it explicitly here. The PMRs were setup by tboot prior to
		 * calling SENTER, but the kernel is expected to reset/tear
		 * down the PMRs.
		 */
		if (intel_iommu_tboot_noforce) {
			for_each_iommu(iommu, drhd)
				iommu_disable_protect_mem_regions(iommu);
		}

4898 4899 4900 4901 4902 4903
		/*
		 * Make sure the IOMMUs are switched off, even when we
		 * boot into a kexec kernel and the previous kernel left
		 * them enabled
		 */
		intel_disable_iommus();
4904
		goto out_free_dmar;
4905
	}
4906

4907
	if (list_empty(&dmar_rmrr_units))
J
Joerg Roedel 已提交
4908
		pr_info("No RMRR found\n");
4909 4910

	if (list_empty(&dmar_atsr_units))
J
Joerg Roedel 已提交
4911
		pr_info("No ATSR found\n");
4912

4913 4914 4915
	if (dmar_init_reserved_ranges()) {
		if (force_on)
			panic("tboot: Failed to reserve iommu ranges\n");
4916
		goto out_free_reserved_range;
4917
	}
4918

4919 4920 4921
	if (dmar_map_gfx)
		intel_iommu_gfx_mapped = 1;

4922 4923
	init_no_remapping_devices();

4924
	ret = init_dmars();
4925
	if (ret) {
4926 4927
		if (force_on)
			panic("tboot: Failed to initialize DMARs\n");
J
Joerg Roedel 已提交
4928
		pr_err("Initialization failed\n");
4929
		goto out_free_reserved_range;
4930
	}
4931
	up_write(&dmar_global_lock);
4932

4933
#if defined(CONFIG_X86) && defined(CONFIG_SWIOTLB)
4934 4935
	swiotlb = 0;
#endif
4936
	dma_ops = &intel_dma_ops;
F
Fenghua Yu 已提交
4937

4938
	init_iommu_pm_ops();
4939

4940 4941 4942 4943 4944 4945 4946
	for_each_active_iommu(iommu, drhd) {
		iommu_device_sysfs_add(&iommu->iommu, NULL,
				       intel_iommu_groups,
				       "%s", iommu->name);
		iommu_device_set_ops(&iommu->iommu, &intel_iommu_ops);
		iommu_device_register(&iommu->iommu);
	}
4947

4948
	bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
F
Fenghua Yu 已提交
4949
	bus_register_notifier(&pci_bus_type, &device_nb);
4950 4951
	if (si_domain && !hw_pass_through)
		register_memory_notifier(&intel_iommu_memory_nb);
4952 4953
	cpuhp_setup_state(CPUHP_IOMMU_INTEL_DEAD, "iommu/intel:dead", NULL,
			  intel_iommu_cpu_dead);
4954 4955 4956 4957 4958 4959 4960 4961 4962 4963

	/* Finally, we enable the DMA remapping hardware. */
	for_each_iommu(iommu, drhd) {
		if (!translation_pre_enabled(iommu))
			iommu_enable_translation(iommu);

		iommu_disable_protect_mem_regions(iommu);
	}
	pr_info("Intel(R) Virtualization Technology for Directed I/O\n");

4964
	intel_iommu_enabled = 1;
4965
	intel_iommu_debugfs_init();
4966

4967
	return 0;
4968 4969 4970 4971 4972

out_free_reserved_range:
	put_iova_domain(&reserved_iova_list);
out_free_dmar:
	intel_iommu_free_dmars();
4973 4974
	up_write(&dmar_global_lock);
	iommu_exit_mempool();
4975
	return ret;
4976
}
4977

4978
static int domain_context_clear_one_cb(struct pci_dev *pdev, u16 alias, void *opaque)
4979 4980 4981
{
	struct intel_iommu *iommu = opaque;

4982
	domain_context_clear_one(iommu, PCI_BUS_NUM(alias), alias & 0xff);
4983 4984 4985 4986 4987 4988 4989 4990 4991
	return 0;
}

/*
 * NB - intel-iommu lacks any sort of reference counting for the users of
 * dependent devices.  If multiple endpoints have intersecting dependent
 * devices, unbinding the driver from any one of them will possibly leave
 * the others unable to operate.
 */
4992
static void domain_context_clear(struct intel_iommu *iommu, struct device *dev)
4993
{
4994
	if (!iommu || !dev || !dev_is_pci(dev))
4995 4996
		return;

4997
	pci_for_each_dma_alias(to_pci_dev(dev), &domain_context_clear_one_cb, iommu);
4998 4999
}

5000
static void __dmar_remove_one_dev_info(struct device_domain_info *info)
5001 5002 5003 5004
{
	struct intel_iommu *iommu;
	unsigned long flags;

5005 5006
	assert_spin_locked(&device_domain_lock);

5007
	if (WARN_ON(!info))
5008 5009
		return;

5010
	iommu = info->iommu;
5011

5012
	if (info->dev) {
5013 5014 5015 5016
		if (dev_is_pci(info->dev) && sm_supported(iommu))
			intel_pasid_tear_down_entry(iommu, info->dev,
					PASID_RID2PASID);

5017 5018
		iommu_disable_dev_iotlb(info);
		domain_context_clear(iommu, info->dev);
5019
		intel_pasid_free_table(info->dev);
5020
	}
5021

5022
	unlink_domain_info(info);
5023

5024
	spin_lock_irqsave(&iommu->lock, flags);
5025
	domain_detach_iommu(info->domain, iommu);
5026
	spin_unlock_irqrestore(&iommu->lock, flags);
5027

5028
	free_devinfo_mem(info);
5029 5030
}

5031
static void dmar_remove_one_dev_info(struct device *dev)
5032
{
5033
	struct device_domain_info *info;
5034
	unsigned long flags;
5035

5036
	spin_lock_irqsave(&device_domain_lock, flags);
5037 5038
	info = dev->archdata.iommu;
	__dmar_remove_one_dev_info(info);
5039
	spin_unlock_irqrestore(&device_domain_lock, flags);
5040 5041
}

5042
static int md_domain_init(struct dmar_domain *domain, int guest_width)
5043 5044 5045
{
	int adjust_width;

5046
	init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN);
5047 5048 5049 5050 5051 5052 5053 5054
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	domain->agaw = width_to_agaw(adjust_width);

	domain->iommu_coherency = 0;
5055
	domain->iommu_snooping = 0;
5056
	domain->iommu_superpage = 0;
5057
	domain->max_addr = 0;
5058 5059

	/* always allocate the top pgd */
5060
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
5061 5062 5063 5064 5065 5066
	if (!domain->pgd)
		return -ENOMEM;
	domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
	return 0;
}

5067
static struct iommu_domain *intel_iommu_domain_alloc(unsigned type)
K
Kay, Allen M 已提交
5068
{
5069
	struct dmar_domain *dmar_domain;
5070 5071
	struct iommu_domain *domain;

5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084
	switch (type) {
	case IOMMU_DOMAIN_UNMANAGED:
		dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
		if (!dmar_domain) {
			pr_err("Can't allocate dmar_domain\n");
			return NULL;
		}
		if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
			pr_err("Domain initialization failed\n");
			domain_exit(dmar_domain);
			return NULL;
		}
		domain_update_iommu_cap(dmar_domain);
K
Kay, Allen M 已提交
5085

5086 5087 5088 5089 5090 5091 5092 5093 5094 5095
		domain = &dmar_domain->domain;
		domain->geometry.aperture_start = 0;
		domain->geometry.aperture_end   =
				__DOMAIN_MAX_ADDR(dmar_domain->gaw);
		domain->geometry.force_aperture = true;

		return domain;
	case IOMMU_DOMAIN_IDENTITY:
		return &si_domain->domain;
	default:
5096
		return NULL;
K
Kay, Allen M 已提交
5097
	}
5098

5099
	return NULL;
K
Kay, Allen M 已提交
5100 5101
}

5102
static void intel_iommu_domain_free(struct iommu_domain *domain)
K
Kay, Allen M 已提交
5103
{
5104 5105
	if (domain != &si_domain->domain)
		domain_exit(to_dmar_domain(domain));
K
Kay, Allen M 已提交
5106 5107
}

5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120 5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232
/*
 * Check whether a @domain could be attached to the @dev through the
 * aux-domain attach/detach APIs.
 */
static inline bool
is_aux_domain(struct device *dev, struct iommu_domain *domain)
{
	struct device_domain_info *info = dev->archdata.iommu;

	return info && info->auxd_enabled &&
			domain->type == IOMMU_DOMAIN_UNMANAGED;
}

static void auxiliary_link_device(struct dmar_domain *domain,
				  struct device *dev)
{
	struct device_domain_info *info = dev->archdata.iommu;

	assert_spin_locked(&device_domain_lock);
	if (WARN_ON(!info))
		return;

	domain->auxd_refcnt++;
	list_add(&domain->auxd, &info->auxiliary_domains);
}

static void auxiliary_unlink_device(struct dmar_domain *domain,
				    struct device *dev)
{
	struct device_domain_info *info = dev->archdata.iommu;

	assert_spin_locked(&device_domain_lock);
	if (WARN_ON(!info))
		return;

	list_del(&domain->auxd);
	domain->auxd_refcnt--;

	if (!domain->auxd_refcnt && domain->default_pasid > 0)
		intel_pasid_free_id(domain->default_pasid);
}

static int aux_domain_add_dev(struct dmar_domain *domain,
			      struct device *dev)
{
	int ret;
	u8 bus, devfn;
	unsigned long flags;
	struct intel_iommu *iommu;

	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return -ENODEV;

	if (domain->default_pasid <= 0) {
		int pasid;

		pasid = intel_pasid_alloc_id(domain, PASID_MIN,
					     pci_max_pasids(to_pci_dev(dev)),
					     GFP_KERNEL);
		if (pasid <= 0) {
			pr_err("Can't allocate default pasid\n");
			return -ENODEV;
		}
		domain->default_pasid = pasid;
	}

	spin_lock_irqsave(&device_domain_lock, flags);
	/*
	 * iommu->lock must be held to attach domain to iommu and setup the
	 * pasid entry for second level translation.
	 */
	spin_lock(&iommu->lock);
	ret = domain_attach_iommu(domain, iommu);
	if (ret)
		goto attach_failed;

	/* Setup the PASID entry for mediated devices: */
	ret = intel_pasid_setup_second_level(iommu, domain, dev,
					     domain->default_pasid);
	if (ret)
		goto table_failed;
	spin_unlock(&iommu->lock);

	auxiliary_link_device(domain, dev);

	spin_unlock_irqrestore(&device_domain_lock, flags);

	return 0;

table_failed:
	domain_detach_iommu(domain, iommu);
attach_failed:
	spin_unlock(&iommu->lock);
	spin_unlock_irqrestore(&device_domain_lock, flags);
	if (!domain->auxd_refcnt && domain->default_pasid > 0)
		intel_pasid_free_id(domain->default_pasid);

	return ret;
}

static void aux_domain_remove_dev(struct dmar_domain *domain,
				  struct device *dev)
{
	struct device_domain_info *info;
	struct intel_iommu *iommu;
	unsigned long flags;

	if (!is_aux_domain(dev, &domain->domain))
		return;

	spin_lock_irqsave(&device_domain_lock, flags);
	info = dev->archdata.iommu;
	iommu = info->iommu;

	auxiliary_unlink_device(domain, dev);

	spin_lock(&iommu->lock);
	intel_pasid_tear_down_entry(iommu, dev, domain->default_pasid);
	domain_detach_iommu(domain, iommu);
	spin_unlock(&iommu->lock);

	spin_unlock_irqrestore(&device_domain_lock, flags);
}

5233 5234
static int prepare_domain_attach_device(struct iommu_domain *domain,
					struct device *dev)
K
Kay, Allen M 已提交
5235
{
5236
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
5237 5238
	struct intel_iommu *iommu;
	int addr_width;
5239
	u8 bus, devfn;
5240

5241
	iommu = device_to_iommu(dev, &bus, &devfn);
5242 5243 5244 5245 5246
	if (!iommu)
		return -ENODEV;

	/* check if this iommu agaw is sufficient for max mapped address */
	addr_width = agaw_to_width(iommu->agaw);
5247 5248 5249 5250
	if (addr_width > cap_mgaw(iommu->cap))
		addr_width = cap_mgaw(iommu->cap);

	if (dmar_domain->max_addr > (1LL << addr_width)) {
5251 5252 5253
		dev_err(dev, "%s: iommu width (%d) is not "
		        "sufficient for the mapped address (%llx)\n",
		        __func__, addr_width, dmar_domain->max_addr);
5254 5255
		return -EFAULT;
	}
5256 5257 5258 5259 5260 5261 5262 5263 5264 5265
	dmar_domain->gaw = addr_width;

	/*
	 * Knock out extra levels of page tables if necessary
	 */
	while (iommu->agaw < dmar_domain->agaw) {
		struct dma_pte *pte;

		pte = dmar_domain->pgd;
		if (dma_pte_present(pte)) {
5266 5267
			dmar_domain->pgd = (struct dma_pte *)
				phys_to_virt(dma_pte_addr(pte));
5268
			free_pgtable_page(pte);
5269 5270 5271
		}
		dmar_domain->agaw--;
	}
5272

5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283 5284 5285
	return 0;
}

static int intel_iommu_attach_device(struct iommu_domain *domain,
				     struct device *dev)
{
	int ret;

	if (device_is_rmrr_locked(dev)) {
		dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement.  Contact your platform vendor.\n");
		return -EPERM;
	}

5286 5287 5288
	if (is_aux_domain(dev, domain))
		return -EPERM;

5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305 5306 5307
	/* normally dev is not mapped */
	if (unlikely(domain_context_mapped(dev))) {
		struct dmar_domain *old_domain;

		old_domain = find_domain(dev);
		if (old_domain) {
			dmar_remove_one_dev_info(dev);

			if (!domain_type_is_vm_or_si(old_domain) &&
			    list_empty(&old_domain->devices))
				domain_exit(old_domain);
		}
	}

	ret = prepare_domain_attach_device(domain, dev);
	if (ret)
		return ret;

	return domain_add_dev_info(to_dmar_domain(domain), dev);
K
Kay, Allen M 已提交
5308 5309
}

5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324
static int intel_iommu_aux_attach_device(struct iommu_domain *domain,
					 struct device *dev)
{
	int ret;

	if (!is_aux_domain(dev, domain))
		return -EPERM;

	ret = prepare_domain_attach_device(domain, dev);
	if (ret)
		return ret;

	return aux_domain_add_dev(to_dmar_domain(domain), dev);
}

5325 5326
static void intel_iommu_detach_device(struct iommu_domain *domain,
				      struct device *dev)
K
Kay, Allen M 已提交
5327
{
5328
	dmar_remove_one_dev_info(dev);
5329
}
5330

5331 5332 5333 5334 5335 5336
static void intel_iommu_aux_detach_device(struct iommu_domain *domain,
					  struct device *dev)
{
	aux_domain_remove_dev(to_dmar_domain(domain), dev);
}

5337 5338
static int intel_iommu_map(struct iommu_domain *domain,
			   unsigned long iova, phys_addr_t hpa,
5339
			   size_t size, int iommu_prot)
5340
{
5341
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
5342
	u64 max_addr;
5343
	int prot = 0;
5344
	int ret;
5345

5346 5347 5348 5349
	if (iommu_prot & IOMMU_READ)
		prot |= DMA_PTE_READ;
	if (iommu_prot & IOMMU_WRITE)
		prot |= DMA_PTE_WRITE;
5350 5351
	if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
		prot |= DMA_PTE_SNP;
5352

5353
	max_addr = iova + size;
5354
	if (dmar_domain->max_addr < max_addr) {
5355 5356 5357
		u64 end;

		/* check if minimum agaw is sufficient for mapped address */
5358
		end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
5359
		if (end < max_addr) {
J
Joerg Roedel 已提交
5360
			pr_err("%s: iommu width (%d) is not "
5361
			       "sufficient for the mapped address (%llx)\n",
5362
			       __func__, dmar_domain->gaw, max_addr);
5363 5364
			return -EFAULT;
		}
5365
		dmar_domain->max_addr = max_addr;
5366
	}
5367 5368
	/* Round up size to next multiple of PAGE_SIZE, if it and
	   the low bits of hpa would take us onto the next page */
5369
	size = aligned_nrpages(hpa, size);
5370 5371
	ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
				 hpa >> VTD_PAGE_SHIFT, size, prot);
5372
	return ret;
K
Kay, Allen M 已提交
5373 5374
}

5375
static size_t intel_iommu_unmap(struct iommu_domain *domain,
5376
				unsigned long iova, size_t size)
K
Kay, Allen M 已提交
5377
{
5378
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
5379 5380 5381
	struct page *freelist = NULL;
	unsigned long start_pfn, last_pfn;
	unsigned int npages;
5382
	int iommu_id, level = 0;
5383 5384 5385

	/* Cope with horrid API which requires us to unmap more than the
	   size argument if it happens to be a large-page mapping. */
5386
	BUG_ON(!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level));
5387 5388 5389

	if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
		size = VTD_PAGE_SIZE << level_to_offset_bits(level);
5390

5391 5392 5393 5394 5395 5396 5397
	start_pfn = iova >> VTD_PAGE_SHIFT;
	last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;

	freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);

	npages = last_pfn - start_pfn + 1;

5398
	for_each_domain_iommu(iommu_id, dmar_domain)
5399 5400
		iommu_flush_iotlb_psi(g_iommus[iommu_id], dmar_domain,
				      start_pfn, npages, !freelist, 0);
5401 5402

	dma_free_pagelist(freelist);
5403

5404 5405
	if (dmar_domain->max_addr == iova + size)
		dmar_domain->max_addr = iova;
5406

5407
	return size;
K
Kay, Allen M 已提交
5408 5409
}

5410
static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
5411
					    dma_addr_t iova)
K
Kay, Allen M 已提交
5412
{
5413
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
K
Kay, Allen M 已提交
5414
	struct dma_pte *pte;
5415
	int level = 0;
5416
	u64 phys = 0;
K
Kay, Allen M 已提交
5417

5418
	pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
K
Kay, Allen M 已提交
5419
	if (pte)
5420
		phys = dma_pte_addr(pte);
K
Kay, Allen M 已提交
5421

5422
	return phys;
K
Kay, Allen M 已提交
5423
}
5424

5425 5426 5427 5428 5429 5430 5431 5432 5433 5434 5435 5436 5437 5438 5439 5440 5441 5442 5443 5444 5445 5446 5447 5448 5449 5450 5451 5452 5453 5454 5455 5456 5457 5458 5459 5460
static inline bool scalable_mode_support(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	bool ret = true;

	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (!sm_supported(iommu)) {
			ret = false;
			break;
		}
	}
	rcu_read_unlock();

	return ret;
}

static inline bool iommu_pasid_support(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	bool ret = true;

	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (!pasid_supported(iommu)) {
			ret = false;
			break;
		}
	}
	rcu_read_unlock();

	return ret;
}

5461
static bool intel_iommu_capable(enum iommu_cap cap)
S
Sheng Yang 已提交
5462 5463
{
	if (cap == IOMMU_CAP_CACHE_COHERENCY)
5464
		return domain_update_iommu_snooping(NULL) == 1;
5465
	if (cap == IOMMU_CAP_INTR_REMAP)
5466
		return irq_remapping_enabled == 1;
S
Sheng Yang 已提交
5467

5468
	return false;
S
Sheng Yang 已提交
5469 5470
}

5471 5472
static int intel_iommu_add_device(struct device *dev)
{
5473
	struct intel_iommu *iommu;
5474
	struct iommu_group *group;
5475
	u8 bus, devfn;
5476

5477 5478
	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
5479 5480
		return -ENODEV;

5481
	iommu_device_link(&iommu->iommu, dev);
5482

5483
	group = iommu_group_get_for_dev(dev);
5484

5485 5486
	if (IS_ERR(group))
		return PTR_ERR(group);
5487

5488
	iommu_group_put(group);
5489
	return 0;
5490
}
5491

5492 5493
static void intel_iommu_remove_device(struct device *dev)
{
5494 5495 5496 5497 5498 5499 5500
	struct intel_iommu *iommu;
	u8 bus, devfn;

	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return;

5501
	iommu_group_remove_device(dev);
5502

5503
	iommu_device_unlink(&iommu->iommu, dev);
5504 5505
}

5506 5507 5508 5509 5510 5511 5512 5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524 5525
static void intel_iommu_get_resv_regions(struct device *device,
					 struct list_head *head)
{
	struct iommu_resv_region *reg;
	struct dmar_rmrr_unit *rmrr;
	struct device *i_dev;
	int i;

	rcu_read_lock();
	for_each_rmrr_units(rmrr) {
		for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
					  i, i_dev) {
			if (i_dev != device)
				continue;

			list_add_tail(&rmrr->resv->list, head);
		}
	}
	rcu_read_unlock();

5526 5527 5528 5529 5530 5531 5532 5533 5534 5535 5536 5537 5538
#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
	if (dev_is_pci(device)) {
		struct pci_dev *pdev = to_pci_dev(device);

		if ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA) {
			reg = iommu_alloc_resv_region(0, 1UL << 24, 0,
						      IOMMU_RESV_DIRECT);
			if (reg)
				list_add_tail(&reg->list, head);
		}
	}
#endif /* CONFIG_INTEL_IOMMU_FLOPPY_WA */

5539 5540
	reg = iommu_alloc_resv_region(IOAPIC_RANGE_START,
				      IOAPIC_RANGE_END - IOAPIC_RANGE_START + 1,
5541
				      0, IOMMU_RESV_MSI);
5542 5543 5544 5545 5546 5547 5548 5549 5550 5551 5552
	if (!reg)
		return;
	list_add_tail(&reg->list, head);
}

static void intel_iommu_put_resv_regions(struct device *dev,
					 struct list_head *head)
{
	struct iommu_resv_region *entry, *next;

	list_for_each_entry_safe(entry, next, head, list) {
5553
		if (entry->type == IOMMU_RESV_MSI)
5554 5555
			kfree(entry);
	}
5556 5557
}

5558
int intel_iommu_enable_pasid(struct intel_iommu *iommu, struct device *dev)
5559 5560 5561 5562 5563 5564 5565 5566
{
	struct device_domain_info *info;
	struct context_entry *context;
	struct dmar_domain *domain;
	unsigned long flags;
	u64 ctx_lo;
	int ret;

5567
	domain = get_valid_domain_for_dev(dev);
5568 5569 5570 5571 5572 5573 5574
	if (!domain)
		return -EINVAL;

	spin_lock_irqsave(&device_domain_lock, flags);
	spin_lock(&iommu->lock);

	ret = -EINVAL;
5575
	info = dev->archdata.iommu;
5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588
	if (!info || !info->pasid_supported)
		goto out;

	context = iommu_context_addr(iommu, info->bus, info->devfn, 0);
	if (WARN_ON(!context))
		goto out;

	ctx_lo = context[0].lo;

	if (!(ctx_lo & CONTEXT_PASIDE)) {
		ctx_lo |= CONTEXT_PASIDE;
		context[0].lo = ctx_lo;
		wmb();
5589 5590 5591
		iommu->flush.flush_context(iommu,
					   domain->iommu_did[iommu->seq_id],
					   PCI_DEVID(info->bus, info->devfn),
5592 5593 5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605 5606 5607 5608
					   DMA_CCMD_MASK_NOBIT,
					   DMA_CCMD_DEVICE_INVL);
	}

	/* Enable PASID support in the device, if it wasn't already */
	if (!info->pasid_enabled)
		iommu_enable_dev_iotlb(info);

	ret = 0;

 out:
	spin_unlock(&iommu->lock);
	spin_unlock_irqrestore(&device_domain_lock, flags);

	return ret;
}

5609 5610 5611 5612 5613 5614 5615 5616 5617 5618 5619 5620 5621
static void intel_iommu_apply_resv_region(struct device *dev,
					  struct iommu_domain *domain,
					  struct iommu_resv_region *region)
{
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
	unsigned long start, end;

	start = IOVA_PFN(region->start);
	end   = IOVA_PFN(region->start + region->length - 1);

	WARN_ON_ONCE(!reserve_iova(&dmar_domain->iovad, start, end));
}

5622
#ifdef CONFIG_INTEL_IOMMU_SVM
5623 5624 5625 5626 5627 5628 5629 5630 5631 5632 5633 5634 5635
struct intel_iommu *intel_svm_device_to_iommu(struct device *dev)
{
	struct intel_iommu *iommu;
	u8 bus, devfn;

	if (iommu_dummy(dev)) {
		dev_warn(dev,
			 "No IOMMU translation for device; cannot enable SVM\n");
		return NULL;
	}

	iommu = device_to_iommu(dev, &bus, &devfn);
	if ((!iommu)) {
5636
		dev_err(dev, "No IOMMU for device; cannot enable SVM\n");
5637 5638 5639 5640 5641 5642 5643
		return NULL;
	}

	return iommu;
}
#endif /* CONFIG_INTEL_IOMMU_SVM */

5644 5645 5646 5647 5648 5649 5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661 5662 5663 5664 5665 5666 5667 5668 5669 5670 5671 5672 5673 5674 5675 5676 5677 5678 5679 5680 5681 5682 5683 5684 5685 5686 5687 5688 5689 5690 5691 5692 5693 5694 5695 5696 5697 5698 5699 5700 5701 5702 5703 5704 5705 5706 5707 5708 5709 5710 5711 5712 5713 5714 5715 5716 5717 5718 5719 5720 5721 5722 5723 5724 5725 5726 5727 5728 5729 5730 5731 5732 5733 5734 5735 5736 5737 5738 5739 5740 5741 5742 5743 5744 5745 5746 5747 5748 5749 5750 5751 5752 5753 5754 5755 5756 5757 5758 5759 5760 5761
static int intel_iommu_enable_auxd(struct device *dev)
{
	struct device_domain_info *info;
	struct intel_iommu *iommu;
	unsigned long flags;
	u8 bus, devfn;
	int ret;

	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu || dmar_disabled)
		return -EINVAL;

	if (!sm_supported(iommu) || !pasid_supported(iommu))
		return -EINVAL;

	ret = intel_iommu_enable_pasid(iommu, dev);
	if (ret)
		return -ENODEV;

	spin_lock_irqsave(&device_domain_lock, flags);
	info = dev->archdata.iommu;
	info->auxd_enabled = 1;
	spin_unlock_irqrestore(&device_domain_lock, flags);

	return 0;
}

static int intel_iommu_disable_auxd(struct device *dev)
{
	struct device_domain_info *info;
	unsigned long flags;

	spin_lock_irqsave(&device_domain_lock, flags);
	info = dev->archdata.iommu;
	if (!WARN_ON(!info))
		info->auxd_enabled = 0;
	spin_unlock_irqrestore(&device_domain_lock, flags);

	return 0;
}

/*
 * A PCI express designated vendor specific extended capability is defined
 * in the section 3.7 of Intel scalable I/O virtualization technical spec
 * for system software and tools to detect endpoint devices supporting the
 * Intel scalable IO virtualization without host driver dependency.
 *
 * Returns the address of the matching extended capability structure within
 * the device's PCI configuration space or 0 if the device does not support
 * it.
 */
static int siov_find_pci_dvsec(struct pci_dev *pdev)
{
	int pos;
	u16 vendor, id;

	pos = pci_find_next_ext_capability(pdev, 0, 0x23);
	while (pos) {
		pci_read_config_word(pdev, pos + 4, &vendor);
		pci_read_config_word(pdev, pos + 8, &id);
		if (vendor == PCI_VENDOR_ID_INTEL && id == 5)
			return pos;

		pos = pci_find_next_ext_capability(pdev, pos, 0x23);
	}

	return 0;
}

static bool
intel_iommu_dev_has_feat(struct device *dev, enum iommu_dev_features feat)
{
	if (feat == IOMMU_DEV_FEAT_AUX) {
		int ret;

		if (!dev_is_pci(dev) || dmar_disabled ||
		    !scalable_mode_support() || !iommu_pasid_support())
			return false;

		ret = pci_pasid_features(to_pci_dev(dev));
		if (ret < 0)
			return false;

		return !!siov_find_pci_dvsec(to_pci_dev(dev));
	}

	return false;
}

static int
intel_iommu_dev_enable_feat(struct device *dev, enum iommu_dev_features feat)
{
	if (feat == IOMMU_DEV_FEAT_AUX)
		return intel_iommu_enable_auxd(dev);

	return -ENODEV;
}

static int
intel_iommu_dev_disable_feat(struct device *dev, enum iommu_dev_features feat)
{
	if (feat == IOMMU_DEV_FEAT_AUX)
		return intel_iommu_disable_auxd(dev);

	return -ENODEV;
}

static bool
intel_iommu_dev_feat_enabled(struct device *dev, enum iommu_dev_features feat)
{
	struct device_domain_info *info = dev->archdata.iommu;

	if (feat == IOMMU_DEV_FEAT_AUX)
		return scalable_mode_support() && info && info->auxd_enabled;

	return false;
}

5762 5763 5764 5765 5766 5767 5768 5769 5770
static int
intel_iommu_aux_get_pasid(struct iommu_domain *domain, struct device *dev)
{
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);

	return dmar_domain->default_pasid > 0 ?
			dmar_domain->default_pasid : -EINVAL;
}

5771
const struct iommu_ops intel_iommu_ops = {
5772 5773 5774 5775 5776
	.capable		= intel_iommu_capable,
	.domain_alloc		= intel_iommu_domain_alloc,
	.domain_free		= intel_iommu_domain_free,
	.attach_dev		= intel_iommu_attach_device,
	.detach_dev		= intel_iommu_detach_device,
5777 5778
	.aux_attach_dev		= intel_iommu_aux_attach_device,
	.aux_detach_dev		= intel_iommu_aux_detach_device,
5779
	.aux_get_pasid		= intel_iommu_aux_get_pasid,
5780 5781 5782 5783 5784 5785 5786
	.map			= intel_iommu_map,
	.unmap			= intel_iommu_unmap,
	.iova_to_phys		= intel_iommu_iova_to_phys,
	.add_device		= intel_iommu_add_device,
	.remove_device		= intel_iommu_remove_device,
	.get_resv_regions	= intel_iommu_get_resv_regions,
	.put_resv_regions	= intel_iommu_put_resv_regions,
5787
	.apply_resv_region	= intel_iommu_apply_resv_region,
5788
	.device_group		= pci_device_group,
5789 5790 5791 5792
	.dev_has_feat		= intel_iommu_dev_has_feat,
	.dev_feat_enabled	= intel_iommu_dev_feat_enabled,
	.dev_enable_feat	= intel_iommu_dev_enable_feat,
	.dev_disable_feat	= intel_iommu_dev_disable_feat,
5793
	.pgsize_bitmap		= INTEL_IOMMU_PGSIZES,
5794
};
5795

5796 5797 5798
static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
{
	/* G4x/GM45 integrated gfx dmar support is totally busted. */
5799
	pci_info(dev, "Disabling IOMMU for graphics on this chipset\n");
5800 5801 5802 5803 5804 5805 5806 5807 5808 5809 5810
	dmar_map_gfx = 0;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);

5811
static void quirk_iommu_rwbf(struct pci_dev *dev)
5812 5813 5814
{
	/*
	 * Mobile 4 Series Chipset neglects to set RWBF capability,
5815
	 * but needs it. Same seems to hold for the desktop versions.
5816
	 */
5817
	pci_info(dev, "Forcing write-buffer flush capability\n");
5818 5819 5820 5821
	rwbf_quirk = 1;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
5822 5823 5824 5825 5826 5827
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
5828

5829 5830 5831 5832 5833 5834 5835 5836 5837 5838
#define GGC 0x52
#define GGC_MEMORY_SIZE_MASK	(0xf << 8)
#define GGC_MEMORY_SIZE_NONE	(0x0 << 8)
#define GGC_MEMORY_SIZE_1M	(0x1 << 8)
#define GGC_MEMORY_SIZE_2M	(0x3 << 8)
#define GGC_MEMORY_VT_ENABLED	(0x8 << 8)
#define GGC_MEMORY_SIZE_2M_VT	(0x9 << 8)
#define GGC_MEMORY_SIZE_3M_VT	(0xa << 8)
#define GGC_MEMORY_SIZE_4M_VT	(0xb << 8)

5839
static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
5840 5841 5842
{
	unsigned short ggc;

5843
	if (pci_read_config_word(dev, GGC, &ggc))
5844 5845
		return;

5846
	if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
5847
		pci_info(dev, "BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
5848
		dmar_map_gfx = 0;
5849 5850
	} else if (dmar_map_gfx) {
		/* we have to ensure the gfx device is idle before we flush */
5851
		pci_info(dev, "Disabling batched IOTLB flush on Ironlake\n");
5852 5853
		intel_iommu_strict = 1;
       }
5854 5855 5856 5857 5858 5859
}
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);

5860 5861 5862 5863 5864 5865 5866 5867 5868 5869 5870 5871 5872 5873 5874 5875 5876 5877 5878 5879 5880 5881 5882 5883 5884 5885 5886 5887 5888 5889 5890 5891 5892 5893 5894 5895 5896 5897 5898 5899 5900 5901 5902 5903 5904 5905 5906 5907 5908 5909 5910 5911 5912
/* On Tylersburg chipsets, some BIOSes have been known to enable the
   ISOCH DMAR unit for the Azalia sound device, but not give it any
   TLB entries, which causes it to deadlock. Check for that.  We do
   this in a function called from init_dmars(), instead of in a PCI
   quirk, because we don't want to print the obnoxious "BIOS broken"
   message if VT-d is actually disabled.
*/
static void __init check_tylersburg_isoch(void)
{
	struct pci_dev *pdev;
	uint32_t vtisochctrl;

	/* If there's no Azalia in the system anyway, forget it. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
	if (!pdev)
		return;
	pci_dev_put(pdev);

	/* System Management Registers. Might be hidden, in which case
	   we can't do the sanity check. But that's OK, because the
	   known-broken BIOSes _don't_ actually hide it, so far. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
	if (!pdev)
		return;

	if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
		pci_dev_put(pdev);
		return;
	}

	pci_dev_put(pdev);

	/* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
	if (vtisochctrl & 1)
		return;

	/* Drop all bits other than the number of TLB entries */
	vtisochctrl &= 0x1c;

	/* If we have the recommended number of TLB entries (16), fine. */
	if (vtisochctrl == 0x10)
		return;

	/* Zero TLB entries? You get to ride the short bus to school. */
	if (!vtisochctrl) {
		WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		iommu_identity_mapping |= IDENTMAP_AZALIA;
		return;
	}
J
Joerg Roedel 已提交
5913 5914

	pr_warn("Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
5915 5916
	       vtisochctrl);
}