intel-iommu.c 118.8 KB
Newer Older
1
/*
2
 * Copyright © 2006-2014 Intel Corporation.
3 4 5 6 7 8 9 10 11 12
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
13 14 15 16 17
 * Authors: David Woodhouse <dwmw2@infradead.org>,
 *          Ashok Raj <ashok.raj@intel.com>,
 *          Shaohua Li <shaohua.li@intel.com>,
 *          Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
 *          Fenghua Yu <fenghua.yu@intel.com>
18 19 20 21
 */

#include <linux/init.h>
#include <linux/bitmap.h>
M
mark gross 已提交
22
#include <linux/debugfs.h>
23
#include <linux/export.h>
24 25 26 27 28 29 30 31
#include <linux/slab.h>
#include <linux/irq.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
#include <linux/pci.h>
#include <linux/dmar.h>
#include <linux/dma-mapping.h>
#include <linux/mempool.h>
32
#include <linux/memory.h>
M
mark gross 已提交
33
#include <linux/timer.h>
K
Kay, Allen M 已提交
34
#include <linux/iova.h>
35
#include <linux/iommu.h>
K
Kay, Allen M 已提交
36
#include <linux/intel-iommu.h>
37
#include <linux/syscore_ops.h>
38
#include <linux/tboot.h>
39
#include <linux/dmi.h>
40
#include <linux/pci-ats.h>
T
Tejun Heo 已提交
41
#include <linux/memblock.h>
A
Akinobu Mita 已提交
42
#include <linux/dma-contiguous.h>
43
#include <asm/irq_remapping.h>
44
#include <asm/cacheflush.h>
45
#include <asm/iommu.h>
46

47 48
#include "irq_remapping.h"

F
Fenghua Yu 已提交
49 50 51
#define ROOT_SIZE		VTD_PAGE_SIZE
#define CONTEXT_SIZE		VTD_PAGE_SIZE

52
#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
53
#define IS_USB_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
54
#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
55
#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
56 57 58 59 60 61 62

#define IOAPIC_RANGE_START	(0xfee00000)
#define IOAPIC_RANGE_END	(0xfeefffff)
#define IOVA_START_ADDR		(0x1000)

#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48

F
Fenghua Yu 已提交
63
#define MAX_AGAW_WIDTH 64
64
#define MAX_AGAW_PFN_WIDTH	(MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
F
Fenghua Yu 已提交
65

66 67 68 69 70 71 72 73
#define __DOMAIN_MAX_PFN(gaw)  ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)

/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
   to match. That way, we can use 'unsigned long' for PFNs with impunity. */
#define DOMAIN_MAX_PFN(gaw)	((unsigned long) min_t(uint64_t, \
				__DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
#define DOMAIN_MAX_ADDR(gaw)	(((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
74

75 76 77
/* IO virtual address start page frame number */
#define IOVA_START_PFN		(1)

78
#define IOVA_PFN(addr)		((addr) >> PAGE_SHIFT)
79
#define DMA_32BIT_PFN		IOVA_PFN(DMA_BIT_MASK(32))
80
#define DMA_64BIT_PFN		IOVA_PFN(DMA_BIT_MASK(64))
M
mark gross 已提交
81

82 83 84 85
/* page table handling */
#define LEVEL_STRIDE		(9)
#define LEVEL_MASK		(((u64)1 << LEVEL_STRIDE) - 1)

86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103
/*
 * This bitmap is used to advertise the page sizes our hardware support
 * to the IOMMU core, which will then use this information to split
 * physically contiguous memory regions it is mapping into page sizes
 * that we support.
 *
 * Traditionally the IOMMU core just handed us the mappings directly,
 * after making sure the size is an order of a 4KiB page and that the
 * mapping has natural alignment.
 *
 * To retain this behavior, we currently advertise that we support
 * all page sizes that are an order of 4KiB.
 *
 * If at some point we'd like to utilize the IOMMU core's new behavior,
 * we could change this to advertise the real page sizes we support.
 */
#define INTEL_IOMMU_PGSIZES	(~0xFFFUL)

104 105 106 107 108 109 110
static inline int agaw_to_level(int agaw)
{
	return agaw + 2;
}

static inline int agaw_to_width(int agaw)
{
111
	return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
112 113 114 115
}

static inline int width_to_agaw(int width)
{
116
	return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
}

static inline unsigned int level_to_offset_bits(int level)
{
	return (level - 1) * LEVEL_STRIDE;
}

static inline int pfn_level_offset(unsigned long pfn, int level)
{
	return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
}

static inline unsigned long level_mask(int level)
{
	return -1UL << level_to_offset_bits(level);
}

static inline unsigned long level_size(int level)
{
	return 1UL << level_to_offset_bits(level);
}

static inline unsigned long align_to_level(unsigned long pfn, int level)
{
	return (pfn + level_size(level) - 1) & level_mask(level);
}
143

144 145
static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
{
146
	return  1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
147 148
}

149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
   are never going to work. */
static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
{
	return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
}

static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
{
	return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
}
static inline unsigned long page_to_dma_pfn(struct page *pg)
{
	return mm_to_dma_pfn(page_to_pfn(pg));
}
static inline unsigned long virt_to_dma_pfn(void *p)
{
	return page_to_dma_pfn(virt_to_page(p));
}

W
Weidong Han 已提交
169 170 171
/* global iommu list, set NULL for ignored DMAR units */
static struct intel_iommu **g_iommus;

172
static void __init check_tylersburg_isoch(void);
173 174
static int rwbf_quirk;

175 176 177 178 179 180
/*
 * set to 1 to panic kernel if can't successfully enable VT-d
 * (used when kernel is launched w/ TXT)
 */
static int force_on = 0;

181 182 183 184 185 186 187
/*
 * 0: Present
 * 1-11: Reserved
 * 12-63: Context Ptr (12 - (haw-1))
 * 64-127: Reserved
 */
struct root_entry {
188 189
	u64	lo;
	u64	hi;
190 191 192 193
};
#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))


194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
/*
 * low 64 bits:
 * 0: present
 * 1: fault processing disable
 * 2-3: translation type
 * 12-63: address space root
 * high 64 bits:
 * 0-2: address width
 * 3-6: aval
 * 8-23: domain id
 */
struct context_entry {
	u64 lo;
	u64 hi;
};
209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233

static inline bool context_present(struct context_entry *context)
{
	return (context->lo & 1);
}
static inline void context_set_present(struct context_entry *context)
{
	context->lo |= 1;
}

static inline void context_set_fault_enable(struct context_entry *context)
{
	context->lo &= (((u64)-1) << 2) | 1;
}

static inline void context_set_translation_type(struct context_entry *context,
						unsigned long value)
{
	context->lo &= (((u64)-1) << 4) | 3;
	context->lo |= (value & 3) << 2;
}

static inline void context_set_address_root(struct context_entry *context,
					    unsigned long value)
{
234
	context->lo &= ~VTD_PAGE_MASK;
235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254
	context->lo |= value & VTD_PAGE_MASK;
}

static inline void context_set_address_width(struct context_entry *context,
					     unsigned long value)
{
	context->hi |= value & 7;
}

static inline void context_set_domain_id(struct context_entry *context,
					 unsigned long value)
{
	context->hi |= (value & ((1 << 16) - 1)) << 8;
}

static inline void context_clear_entry(struct context_entry *context)
{
	context->lo = 0;
	context->hi = 0;
}
255

256 257 258 259 260
/*
 * 0: readable
 * 1: writable
 * 2-6: reserved
 * 7: super page
261 262
 * 8-10: available
 * 11: snoop behavior
263 264 265 266 267 268
 * 12-63: Host physcial address
 */
struct dma_pte {
	u64 val;
};

269 270 271 272 273 274 275
static inline void dma_clear_pte(struct dma_pte *pte)
{
	pte->val = 0;
}

static inline u64 dma_pte_addr(struct dma_pte *pte)
{
276 277 278 279
#ifdef CONFIG_64BIT
	return pte->val & VTD_PAGE_MASK;
#else
	/* Must have a full atomic 64-bit read */
280
	return  __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
281
#endif
282 283 284 285 286 287
}

static inline bool dma_pte_present(struct dma_pte *pte)
{
	return (pte->val & 3) != 0;
}
288

289 290
static inline bool dma_pte_superpage(struct dma_pte *pte)
{
291
	return (pte->val & DMA_PTE_LARGE_PAGE);
292 293
}

294 295 296 297 298
static inline int first_pte_in_page(struct dma_pte *pte)
{
	return !((unsigned long)pte & ~VTD_PAGE_MASK);
}

299 300 301 302 303 304
/*
 * This domain is a statically identity mapping domain.
 *	1. This domain creats a static 1:1 mapping to all usable memory.
 * 	2. It maps to each iommu if successful.
 *	3. Each iommu mapps to this domain if successful.
 */
305 306
static struct dmar_domain *si_domain;
static int hw_pass_through = 1;
307

308 309 310
/* domain represents a virtual machine, more than one devices
 * across iommus may be owned in one domain, e.g. kvm guest.
 */
311
#define DOMAIN_FLAG_VIRTUAL_MACHINE	(1 << 0)
312

313
/* si_domain contains mulitple devices */
314
#define DOMAIN_FLAG_STATIC_IDENTITY	(1 << 1)
315

316 317
struct dmar_domain {
	int	id;			/* domain id */
318
	int	nid;			/* node id */
319
	DECLARE_BITMAP(iommu_bmp, DMAR_UNITS_SUPPORTED);
320
					/* bitmap of iommus this domain uses*/
321

322
	struct list_head devices;	/* all devices' list */
323 324 325 326 327 328 329 330
	struct iova_domain iovad;	/* iova's that belong to this domain */

	struct dma_pte	*pgd;		/* virtual address */
	int		gaw;		/* max guest address width */

	/* adjusted guest address width, 0 is level 2 30-bit */
	int		agaw;

W
Weidong Han 已提交
331
	int		flags;		/* flags to find out type of domain */
W
Weidong Han 已提交
332 333

	int		iommu_coherency;/* indicate coherency of iommu access */
334
	int		iommu_snooping; /* indicate snooping control feature*/
335
	int		iommu_count;	/* reference count of iommu */
336 337 338
	int		iommu_superpage;/* Level of superpages supported:
					   0 == 4KiB (no superpages), 1 == 2MiB,
					   2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
339
	spinlock_t	iommu_lock;	/* protect iommu set in domain */
340
	u64		max_addr;	/* maximum mapped address */
341 342 343

	struct iommu_domain domain;	/* generic domain data structure for
					   iommu core */
344 345
};

346 347 348 349
/* PCI domain-device relationship */
struct device_domain_info {
	struct list_head link;	/* link to domain siblings */
	struct list_head global; /* link to global list */
350
	u8 bus;			/* PCI bus number */
351
	u8 devfn;		/* PCI devfn number */
352
	struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Y
Yu Zhao 已提交
353
	struct intel_iommu *iommu; /* IOMMU used by this device */
354 355 356
	struct dmar_domain *domain; /* pointer to domain */
};

357 358 359 360 361
struct dmar_rmrr_unit {
	struct list_head list;		/* list of rmrr units	*/
	struct acpi_dmar_header *hdr;	/* ACPI header		*/
	u64	base_address;		/* reserved base address*/
	u64	end_address;		/* reserved end address */
362
	struct dmar_dev_scope *devices;	/* target devices */
363 364 365 366 367 368
	int	devices_cnt;		/* target device count */
};

struct dmar_atsr_unit {
	struct list_head list;		/* list of ATSR units */
	struct acpi_dmar_header *hdr;	/* ACPI header */
369
	struct dmar_dev_scope *devices;	/* target devices */
370 371 372 373 374 375 376 377 378 379
	int devices_cnt;		/* target device count */
	u8 include_all:1;		/* include all ports */
};

static LIST_HEAD(dmar_atsr_units);
static LIST_HEAD(dmar_rmrr_units);

#define for_each_rmrr_units(rmrr) \
	list_for_each_entry(rmrr, &dmar_rmrr_units, list)

M
mark gross 已提交
380 381
static void flush_unmaps_timeout(unsigned long data);

382
static DEFINE_TIMER(unmap_timer,  flush_unmaps_timeout, 0, 0);
M
mark gross 已提交
383

384 385 386 387 388
#define HIGH_WATER_MARK 250
struct deferred_flush_tables {
	int next;
	struct iova *iova[HIGH_WATER_MARK];
	struct dmar_domain *domain[HIGH_WATER_MARK];
389
	struct page *freelist[HIGH_WATER_MARK];
390 391 392 393
};

static struct deferred_flush_tables *deferred_flush;

M
mark gross 已提交
394 395 396 397 398 399 400 401 402
/* bitmap for indexing intel_iommus */
static int g_num_of_iommus;

static DEFINE_SPINLOCK(async_umap_flush_lock);
static LIST_HEAD(unmaps_to_do);

static int timer_on;
static long list_size;

403
static void domain_exit(struct dmar_domain *domain);
404
static void domain_remove_dev_info(struct dmar_domain *domain);
405
static void domain_remove_one_dev_info(struct dmar_domain *domain,
406
				       struct device *dev);
407
static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
408
					   struct device *dev);
409 410
static int domain_detach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu);
411

412
#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
413 414 415
int dmar_disabled = 0;
#else
int dmar_disabled = 1;
416
#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
417

418 419 420
int intel_iommu_enabled = 0;
EXPORT_SYMBOL_GPL(intel_iommu_enabled);

421
static int dmar_map_gfx = 1;
422
static int dmar_forcedac;
M
mark gross 已提交
423
static int intel_iommu_strict;
424
static int intel_iommu_superpage = 1;
425

426 427 428
int intel_iommu_gfx_mapped;
EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);

429 430 431 432
#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
static DEFINE_SPINLOCK(device_domain_lock);
static LIST_HEAD(device_domain_list);

433
static const struct iommu_ops intel_iommu_ops;
434

435 436 437 438 439 440
/* Convert generic 'struct iommu_domain to private struct dmar_domain */
static struct dmar_domain *to_dmar_domain(struct iommu_domain *dom)
{
	return container_of(dom, struct dmar_domain, domain);
}

441 442 443 444 445
static int __init intel_iommu_setup(char *str)
{
	if (!str)
		return -EINVAL;
	while (*str) {
446 447 448 449
		if (!strncmp(str, "on", 2)) {
			dmar_disabled = 0;
			printk(KERN_INFO "Intel-IOMMU: enabled\n");
		} else if (!strncmp(str, "off", 3)) {
450
			dmar_disabled = 1;
451
			printk(KERN_INFO "Intel-IOMMU: disabled\n");
452 453 454 455
		} else if (!strncmp(str, "igfx_off", 8)) {
			dmar_map_gfx = 0;
			printk(KERN_INFO
				"Intel-IOMMU: disable GFX device mapping\n");
456
		} else if (!strncmp(str, "forcedac", 8)) {
M
mark gross 已提交
457
			printk(KERN_INFO
458 459
				"Intel-IOMMU: Forcing DAC for PCI devices\n");
			dmar_forcedac = 1;
M
mark gross 已提交
460 461 462 463
		} else if (!strncmp(str, "strict", 6)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable batched IOTLB flush\n");
			intel_iommu_strict = 1;
464 465 466 467
		} else if (!strncmp(str, "sp_off", 6)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable supported super page\n");
			intel_iommu_superpage = 0;
468 469 470 471 472 473 474 475 476 477 478 479 480
		}

		str += strcspn(str, ",");
		while (*str == ',')
			str++;
	}
	return 0;
}
__setup("intel_iommu=", intel_iommu_setup);

static struct kmem_cache *iommu_domain_cache;
static struct kmem_cache *iommu_devinfo_cache;

481
static inline void *alloc_pgtable_page(int node)
482
{
483 484
	struct page *page;
	void *vaddr = NULL;
485

486 487 488
	page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
	if (page)
		vaddr = page_address(page);
489
	return vaddr;
490 491 492 493 494 495 496 497 498
}

static inline void free_pgtable_page(void *vaddr)
{
	free_page((unsigned long)vaddr);
}

static inline void *alloc_domain_mem(void)
{
499
	return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
500 501
}

K
Kay, Allen M 已提交
502
static void free_domain_mem(void *vaddr)
503 504 505 506 507 508
{
	kmem_cache_free(iommu_domain_cache, vaddr);
}

static inline void * alloc_devinfo_mem(void)
{
509
	return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
510 511 512 513 514 515 516
}

static inline void free_devinfo_mem(void *vaddr)
{
	kmem_cache_free(iommu_devinfo_cache, vaddr);
}

517 518 519 520 521 522 523 524 525 526
static inline int domain_type_is_vm(struct dmar_domain *domain)
{
	return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
}

static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
{
	return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
				DOMAIN_FLAG_STATIC_IDENTITY);
}
W
Weidong Han 已提交
527

528 529 530 531 532 533 534 535
static inline int domain_pfn_supported(struct dmar_domain *domain,
				       unsigned long pfn)
{
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;

	return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
}

F
Fenghua Yu 已提交
536
static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
W
Weidong Han 已提交
537 538 539 540 541
{
	unsigned long sagaw;
	int agaw = -1;

	sagaw = cap_sagaw(iommu->cap);
F
Fenghua Yu 已提交
542
	for (agaw = width_to_agaw(max_gaw);
W
Weidong Han 已提交
543 544 545 546 547 548 549 550
	     agaw >= 0; agaw--) {
		if (test_bit(agaw, &sagaw))
			break;
	}

	return agaw;
}

F
Fenghua Yu 已提交
551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568
/*
 * Calculate max SAGAW for each iommu.
 */
int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
}

/*
 * calculate agaw for each iommu.
 * "SAGAW" may be different across iommus, use a default agaw, and
 * get a supported less agaw for iommus that don't support the default agaw.
 */
int iommu_calculate_agaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
}

569
/* This functionin only returns single iommu in a domain */
570 571 572 573
static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
{
	int iommu_id;

574
	/* si_domain and vm domain should not get here. */
575
	BUG_ON(domain_type_is_vm_or_si(domain));
576
	iommu_id = find_first_bit(domain->iommu_bmp, g_num_of_iommus);
577 578 579 580 581 582
	if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
		return NULL;

	return g_iommus[iommu_id];
}

W
Weidong Han 已提交
583 584
static void domain_update_iommu_coherency(struct dmar_domain *domain)
{
585 586
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
587 588
	bool found = false;
	int i;
589

590
	domain->iommu_coherency = 1;
W
Weidong Han 已提交
591

592
	for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
593
		found = true;
W
Weidong Han 已提交
594 595 596 597 598
		if (!ecap_coherent(g_iommus[i]->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
599 600 601 602 603 604 605 606 607 608 609 610
	if (found)
		return;

	/* No hardware attached; use lowest common denominator */
	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (!ecap_coherent(iommu->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
	rcu_read_unlock();
W
Weidong Han 已提交
611 612
}

613
static int domain_update_iommu_snooping(struct intel_iommu *skip)
614
{
615 616 617
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	int ret = 1;
618

619 620 621 622 623 624 625
	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (iommu != skip) {
			if (!ecap_sc_support(iommu->ecap)) {
				ret = 0;
				break;
			}
626 627
		}
	}
628 629 630
	rcu_read_unlock();

	return ret;
631 632
}

633
static int domain_update_iommu_superpage(struct intel_iommu *skip)
634
{
635
	struct dmar_drhd_unit *drhd;
636
	struct intel_iommu *iommu;
637
	int mask = 0xf;
638 639

	if (!intel_iommu_superpage) {
640
		return 0;
641 642
	}

643
	/* set iommu_superpage to the smallest common denominator */
644
	rcu_read_lock();
645
	for_each_active_iommu(iommu, drhd) {
646 647 648 649
		if (iommu != skip) {
			mask &= cap_super_page_val(iommu->cap);
			if (!mask)
				break;
650 651
		}
	}
652 653
	rcu_read_unlock();

654
	return fls(mask);
655 656
}

657 658 659 660
/* Some capabilities may be different across iommus */
static void domain_update_iommu_cap(struct dmar_domain *domain)
{
	domain_update_iommu_coherency(domain);
661 662
	domain->iommu_snooping = domain_update_iommu_snooping(NULL);
	domain->iommu_superpage = domain_update_iommu_superpage(NULL);
663 664
}

665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698
static inline struct context_entry *iommu_context_addr(struct intel_iommu *iommu,
						       u8 bus, u8 devfn, int alloc)
{
	struct root_entry *root = &iommu->root_entry[bus];
	struct context_entry *context;
	u64 *entry;

	if (ecap_ecs(iommu->ecap)) {
		if (devfn >= 0x80) {
			devfn -= 0x80;
			entry = &root->hi;
		}
		devfn *= 2;
	}
	entry = &root->lo;
	if (*entry & 1)
		context = phys_to_virt(*entry & VTD_PAGE_MASK);
	else {
		unsigned long phy_addr;
		if (!alloc)
			return NULL;

		context = alloc_pgtable_page(iommu->node);
		if (!context)
			return NULL;

		__iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
		phy_addr = virt_to_phys((void *)context);
		*entry = phy_addr | 1;
		__iommu_flush_cache(iommu, entry, sizeof(*entry));
	}
	return &context[devfn];
}

699
static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
700 701
{
	struct dmar_drhd_unit *drhd = NULL;
702
	struct intel_iommu *iommu;
703 704
	struct device *tmp;
	struct pci_dev *ptmp, *pdev = NULL;
705
	u16 segment = 0;
706 707
	int i;

708 709 710
	if (dev_is_pci(dev)) {
		pdev = to_pci_dev(dev);
		segment = pci_domain_nr(pdev->bus);
711
	} else if (has_acpi_companion(dev))
712 713
		dev = &ACPI_COMPANION(dev)->dev;

714
	rcu_read_lock();
715
	for_each_active_iommu(iommu, drhd) {
716
		if (pdev && segment != drhd->segment)
717
			continue;
718

719
		for_each_active_dev_scope(drhd->devices,
720 721 722 723
					  drhd->devices_cnt, i, tmp) {
			if (tmp == dev) {
				*bus = drhd->devices[i].bus;
				*devfn = drhd->devices[i].devfn;
724
				goto out;
725 726 727 728 729 730 731 732 733 734
			}

			if (!pdev || !dev_is_pci(tmp))
				continue;

			ptmp = to_pci_dev(tmp);
			if (ptmp->subordinate &&
			    ptmp->subordinate->number <= pdev->bus->number &&
			    ptmp->subordinate->busn_res.end >= pdev->bus->number)
				goto got_pdev;
735
		}
736

737 738 739 740
		if (pdev && drhd->include_all) {
		got_pdev:
			*bus = pdev->bus->number;
			*devfn = pdev->devfn;
741
			goto out;
742
		}
743
	}
744
	iommu = NULL;
745
 out:
746
	rcu_read_unlock();
747

748
	return iommu;
749 750
}

W
Weidong Han 已提交
751 752 753 754 755 756 757
static void domain_flush_cache(struct dmar_domain *domain,
			       void *addr, int size)
{
	if (!domain->iommu_coherency)
		clflush_cache_range(addr, size);
}

758 759 760
static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct context_entry *context;
761
	int ret = 0;
762 763 764
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
765 766 767
	context = iommu_context_addr(iommu, bus, devfn, 0);
	if (context)
		ret = context_present(context);
768 769 770 771 772 773 774 775 776 777
	spin_unlock_irqrestore(&iommu->lock, flags);
	return ret;
}

static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct context_entry *context;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
778
	context = iommu_context_addr(iommu, bus, devfn, 0);
779
	if (context) {
780 781
		context_clear_entry(context);
		__iommu_flush_cache(iommu, context, sizeof(*context));
782 783 784 785 786 787 788 789 790 791 792 793 794 795 796
	}
	spin_unlock_irqrestore(&iommu->lock, flags);
}

static void free_context_table(struct intel_iommu *iommu)
{
	int i;
	unsigned long flags;
	struct context_entry *context;

	spin_lock_irqsave(&iommu->lock, flags);
	if (!iommu->root_entry) {
		goto out;
	}
	for (i = 0; i < ROOT_ENTRY_NR; i++) {
797
		context = iommu_context_addr(iommu, i, 0, 0);
798 799
		if (context)
			free_pgtable_page(context);
800 801 802 803 804 805 806 807

		if (!ecap_ecs(iommu->ecap))
			continue;

		context = iommu_context_addr(iommu, i, 0x80, 0);
		if (context)
			free_pgtable_page(context);

808 809 810 811 812 813 814
	}
	free_pgtable_page(iommu->root_entry);
	iommu->root_entry = NULL;
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
}

815
static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
816
				      unsigned long pfn, int *target_level)
817 818 819
{
	struct dma_pte *parent, *pte = NULL;
	int level = agaw_to_level(domain->agaw);
820
	int offset;
821 822

	BUG_ON(!domain->pgd);
823

824
	if (!domain_pfn_supported(domain, pfn))
825 826 827
		/* Address beyond IOMMU's addressing capabilities. */
		return NULL;

828 829
	parent = domain->pgd;

830
	while (1) {
831 832
		void *tmp_page;

833
		offset = pfn_level_offset(pfn, level);
834
		pte = &parent[offset];
835
		if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
836
			break;
837
		if (level == *target_level)
838 839
			break;

840
		if (!dma_pte_present(pte)) {
841 842
			uint64_t pteval;

843
			tmp_page = alloc_pgtable_page(domain->nid);
844

845
			if (!tmp_page)
846
				return NULL;
847

848
			domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
849
			pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
850
			if (cmpxchg64(&pte->val, 0ULL, pteval))
851 852
				/* Someone else set it while we were thinking; use theirs. */
				free_pgtable_page(tmp_page);
853
			else
854
				domain_flush_cache(domain, pte, sizeof(*pte));
855
		}
856 857 858
		if (level == 1)
			break;

859
		parent = phys_to_virt(dma_pte_addr(pte));
860 861 862
		level--;
	}

863 864 865
	if (!*target_level)
		*target_level = level;

866 867 868
	return pte;
}

869

870
/* return address's pte at specific level */
871 872
static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
					 unsigned long pfn,
873
					 int level, int *large_page)
874 875 876 877 878 879 880
{
	struct dma_pte *parent, *pte = NULL;
	int total = agaw_to_level(domain->agaw);
	int offset;

	parent = domain->pgd;
	while (level <= total) {
881
		offset = pfn_level_offset(pfn, total);
882 883 884 885
		pte = &parent[offset];
		if (level == total)
			return pte;

886 887
		if (!dma_pte_present(pte)) {
			*large_page = total;
888
			break;
889 890
		}

891
		if (dma_pte_superpage(pte)) {
892 893 894 895
			*large_page = total;
			return pte;
		}

896
		parent = phys_to_virt(dma_pte_addr(pte));
897 898 899 900 901 902
		total--;
	}
	return NULL;
}

/* clear last level pte, a tlb flush should be followed */
903
static void dma_pte_clear_range(struct dmar_domain *domain,
904 905
				unsigned long start_pfn,
				unsigned long last_pfn)
906
{
907
	unsigned int large_page = 1;
908
	struct dma_pte *first_pte, *pte;
909

910 911
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
912
	BUG_ON(start_pfn > last_pfn);
913

914
	/* we don't need lock here; nobody else touches the iova range */
915
	do {
916 917
		large_page = 1;
		first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
918
		if (!pte) {
919
			start_pfn = align_to_level(start_pfn + 1, large_page + 1);
920 921
			continue;
		}
922
		do {
923
			dma_clear_pte(pte);
924
			start_pfn += lvl_to_nr_pages(large_page);
925
			pte++;
926 927
		} while (start_pfn <= last_pfn && !first_pte_in_page(pte));

928 929
		domain_flush_cache(domain, first_pte,
				   (void *)pte - (void *)first_pte);
930 931

	} while (start_pfn && start_pfn <= last_pfn);
932 933
}

934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956
static void dma_pte_free_level(struct dmar_domain *domain, int level,
			       struct dma_pte *pte, unsigned long pfn,
			       unsigned long start_pfn, unsigned long last_pfn)
{
	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;
		struct dma_pte *level_pte;

		if (!dma_pte_present(pte) || dma_pte_superpage(pte))
			goto next;

		level_pfn = pfn & level_mask(level - 1);
		level_pte = phys_to_virt(dma_pte_addr(pte));

		if (level > 2)
			dma_pte_free_level(domain, level - 1, level_pte,
					   level_pfn, start_pfn, last_pfn);

		/* If range covers entire pagetable, free it */
		if (!(start_pfn > level_pfn ||
957
		      last_pfn < level_pfn + level_size(level) - 1)) {
958 959 960 961 962 963 964 965 966
			dma_clear_pte(pte);
			domain_flush_cache(domain, pte, sizeof(*pte));
			free_pgtable_page(level_pte);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);
}

967 968
/* free page table pages. last level pte should already be cleared */
static void dma_pte_free_pagetable(struct dmar_domain *domain,
969 970
				   unsigned long start_pfn,
				   unsigned long last_pfn)
971
{
972 973
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
974
	BUG_ON(start_pfn > last_pfn);
975

976 977
	dma_pte_clear_range(domain, start_pfn, last_pfn);

978
	/* We don't need lock here; nobody else touches the iova range */
979 980
	dma_pte_free_level(domain, agaw_to_level(domain->agaw),
			   domain->pgd, 0, start_pfn, last_pfn);
981

982
	/* free pgd */
983
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
984 985 986 987 988
		free_pgtable_page(domain->pgd);
		domain->pgd = NULL;
	}
}

989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007
/* When a page at a given level is being unlinked from its parent, we don't
   need to *modify* it at all. All we need to do is make a list of all the
   pages which can be freed just as soon as we've flushed the IOTLB and we
   know the hardware page-walk will no longer touch them.
   The 'pte' argument is the *parent* PTE, pointing to the page that is to
   be freed. */
static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
					    int level, struct dma_pte *pte,
					    struct page *freelist)
{
	struct page *pg;

	pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
	pg->freelist = freelist;
	freelist = pg;

	if (level == 1)
		return freelist;

1008 1009
	pte = page_address(pg);
	do {
1010 1011 1012
		if (dma_pte_present(pte) && !dma_pte_superpage(pte))
			freelist = dma_pte_list_pagetables(domain, level - 1,
							   pte, freelist);
1013 1014
		pte++;
	} while (!first_pte_in_page(pte));
1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076

	return freelist;
}

static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
					struct dma_pte *pte, unsigned long pfn,
					unsigned long start_pfn,
					unsigned long last_pfn,
					struct page *freelist)
{
	struct dma_pte *first_pte = NULL, *last_pte = NULL;

	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;

		if (!dma_pte_present(pte))
			goto next;

		level_pfn = pfn & level_mask(level);

		/* If range covers entire pagetable, free it */
		if (start_pfn <= level_pfn &&
		    last_pfn >= level_pfn + level_size(level) - 1) {
			/* These suborbinate page tables are going away entirely. Don't
			   bother to clear them; we're just going to *free* them. */
			if (level > 1 && !dma_pte_superpage(pte))
				freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);

			dma_clear_pte(pte);
			if (!first_pte)
				first_pte = pte;
			last_pte = pte;
		} else if (level > 1) {
			/* Recurse down into a level that isn't *entirely* obsolete */
			freelist = dma_pte_clear_level(domain, level - 1,
						       phys_to_virt(dma_pte_addr(pte)),
						       level_pfn, start_pfn, last_pfn,
						       freelist);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);

	if (first_pte)
		domain_flush_cache(domain, first_pte,
				   (void *)++last_pte - (void *)first_pte);

	return freelist;
}

/* We can't just free the pages because the IOMMU may still be walking
   the page tables, and may have cached the intermediate levels. The
   pages can only be freed after the IOTLB flush has been done. */
struct page *domain_unmap(struct dmar_domain *domain,
			  unsigned long start_pfn,
			  unsigned long last_pfn)
{
	struct page *freelist = NULL;

1077 1078
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106
	BUG_ON(start_pfn > last_pfn);

	/* we don't need lock here; nobody else touches the iova range */
	freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
				       domain->pgd, 0, start_pfn, last_pfn, NULL);

	/* free pgd */
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
		struct page *pgd_page = virt_to_page(domain->pgd);
		pgd_page->freelist = freelist;
		freelist = pgd_page;

		domain->pgd = NULL;
	}

	return freelist;
}

void dma_free_pagelist(struct page *freelist)
{
	struct page *pg;

	while ((pg = freelist)) {
		freelist = pg->freelist;
		free_pgtable_page(page_address(pg));
	}
}

1107 1108 1109 1110 1111 1112
/* iommu handling */
static int iommu_alloc_root_entry(struct intel_iommu *iommu)
{
	struct root_entry *root;
	unsigned long flags;

1113
	root = (struct root_entry *)alloc_pgtable_page(iommu->node);
1114 1115 1116
	if (!root) {
		pr_err("IOMMU: allocating root entry for %s failed\n",
			iommu->name);
1117
		return -ENOMEM;
1118
	}
1119

F
Fenghua Yu 已提交
1120
	__iommu_flush_cache(iommu, root, ROOT_SIZE);
1121 1122 1123 1124 1125 1126 1127 1128 1129 1130

	spin_lock_irqsave(&iommu->lock, flags);
	iommu->root_entry = root;
	spin_unlock_irqrestore(&iommu->lock, flags);

	return 0;
}

static void iommu_set_root_entry(struct intel_iommu *iommu)
{
1131
	u64 addr;
1132
	u32 sts;
1133 1134
	unsigned long flag;

1135 1136 1137
	addr = virt_to_phys(iommu->root_entry);
	if (ecap_ecs(iommu->ecap))
		addr |= DMA_RTADDR_RTT;
1138

1139
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1140
	dmar_writeq(iommu->reg + DMAR_RTADDR_REG, addr);
1141

1142
	writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
1143 1144 1145

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1146
		      readl, (sts & DMA_GSTS_RTPS), sts);
1147

1148
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1149 1150 1151 1152 1153 1154 1155
}

static void iommu_flush_write_buffer(struct intel_iommu *iommu)
{
	u32 val;
	unsigned long flag;

1156
	if (!rwbf_quirk && !cap_rwbf(iommu->cap))
1157 1158
		return;

1159
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1160
	writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
1161 1162 1163

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1164
		      readl, (!(val & DMA_GSTS_WBFS)), val);
1165

1166
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1167 1168 1169
}

/* return value determine if we need a write buffer flush */
1170 1171 1172
static void __iommu_flush_context(struct intel_iommu *iommu,
				  u16 did, u16 source_id, u8 function_mask,
				  u64 type)
1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192
{
	u64 val = 0;
	unsigned long flag;

	switch (type) {
	case DMA_CCMD_GLOBAL_INVL:
		val = DMA_CCMD_GLOBAL_INVL;
		break;
	case DMA_CCMD_DOMAIN_INVL:
		val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
		break;
	case DMA_CCMD_DEVICE_INVL:
		val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
			| DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
		break;
	default:
		BUG();
	}
	val |= DMA_CCMD_ICC;

1193
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1194 1195 1196 1197 1198 1199
	dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
		dmar_readq, (!(val & DMA_CCMD_ICC)), val);

1200
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1201 1202 1203
}

/* return value determine if we need a write buffer flush */
1204 1205
static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
				u64 addr, unsigned int size_order, u64 type)
1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220
{
	int tlb_offset = ecap_iotlb_offset(iommu->ecap);
	u64 val = 0, val_iva = 0;
	unsigned long flag;

	switch (type) {
	case DMA_TLB_GLOBAL_FLUSH:
		/* global flush doesn't need set IVA_REG */
		val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
		break;
	case DMA_TLB_DSI_FLUSH:
		val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
		break;
	case DMA_TLB_PSI_FLUSH:
		val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1221
		/* IH bit is passed in as part of address */
1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238
		val_iva = size_order | addr;
		break;
	default:
		BUG();
	}
	/* Note: set drain read/write */
#if 0
	/*
	 * This is probably to be super secure.. Looks like we can
	 * ignore it without any impact.
	 */
	if (cap_read_drain(iommu->cap))
		val |= DMA_TLB_READ_DRAIN;
#endif
	if (cap_write_drain(iommu->cap))
		val |= DMA_TLB_WRITE_DRAIN;

1239
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1240 1241 1242 1243 1244 1245 1246 1247 1248
	/* Note: Only uses first TLB reg currently */
	if (val_iva)
		dmar_writeq(iommu->reg + tlb_offset, val_iva);
	dmar_writeq(iommu->reg + tlb_offset + 8, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, tlb_offset + 8,
		dmar_readq, (!(val & DMA_TLB_IVT)), val);

1249
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1250 1251 1252 1253 1254 1255

	/* check IOTLB invalidation granularity */
	if (DMA_TLB_IAIG(val) == 0)
		printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
	if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
		pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
F
Fenghua Yu 已提交
1256 1257
			(unsigned long long)DMA_TLB_IIRG(type),
			(unsigned long long)DMA_TLB_IAIG(val));
1258 1259
}

1260 1261 1262
static struct device_domain_info *
iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
			 u8 bus, u8 devfn)
Y
Yu Zhao 已提交
1263
{
1264
	bool found = false;
Y
Yu Zhao 已提交
1265 1266
	unsigned long flags;
	struct device_domain_info *info;
1267
	struct pci_dev *pdev;
Y
Yu Zhao 已提交
1268 1269 1270 1271 1272 1273 1274 1275 1276

	if (!ecap_dev_iotlb_support(iommu->ecap))
		return NULL;

	if (!iommu->qi)
		return NULL;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link)
1277 1278
		if (info->iommu == iommu && info->bus == bus &&
		    info->devfn == devfn) {
1279
			found = true;
Y
Yu Zhao 已提交
1280 1281 1282 1283
			break;
		}
	spin_unlock_irqrestore(&device_domain_lock, flags);

1284
	if (!found || !info->dev || !dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1285 1286
		return NULL;

1287 1288 1289
	pdev = to_pci_dev(info->dev);

	if (!pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS))
Y
Yu Zhao 已提交
1290 1291
		return NULL;

1292
	if (!dmar_find_matched_atsr_unit(pdev))
Y
Yu Zhao 已提交
1293 1294 1295 1296 1297 1298
		return NULL;

	return info;
}

static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1299
{
1300
	if (!info || !dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1301 1302
		return;

1303
	pci_enable_ats(to_pci_dev(info->dev), VTD_PAGE_SHIFT);
Y
Yu Zhao 已提交
1304 1305 1306 1307
}

static void iommu_disable_dev_iotlb(struct device_domain_info *info)
{
1308 1309
	if (!info->dev || !dev_is_pci(info->dev) ||
	    !pci_ats_enabled(to_pci_dev(info->dev)))
Y
Yu Zhao 已提交
1310 1311
		return;

1312
	pci_disable_ats(to_pci_dev(info->dev));
Y
Yu Zhao 已提交
1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323
}

static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
				  u64 addr, unsigned mask)
{
	u16 sid, qdep;
	unsigned long flags;
	struct device_domain_info *info;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link) {
1324 1325 1326 1327 1328 1329
		struct pci_dev *pdev;
		if (!info->dev || !dev_is_pci(info->dev))
			continue;

		pdev = to_pci_dev(info->dev);
		if (!pci_ats_enabled(pdev))
Y
Yu Zhao 已提交
1330 1331 1332
			continue;

		sid = info->bus << 8 | info->devfn;
1333
		qdep = pci_ats_queue_depth(pdev);
Y
Yu Zhao 已提交
1334 1335 1336 1337 1338
		qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

1339
static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
1340
				  unsigned long pfn, unsigned int pages, int ih, int map)
1341
{
1342
	unsigned int mask = ilog2(__roundup_pow_of_two(pages));
1343
	uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
1344 1345 1346

	BUG_ON(pages == 0);

1347 1348
	if (ih)
		ih = 1 << 6;
1349
	/*
1350 1351
	 * Fallback to domain selective flush if no PSI support or the size is
	 * too big.
1352 1353 1354
	 * PSI requires page size to be 2 ^ x, and the base address is naturally
	 * aligned to the size
	 */
1355 1356
	if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
		iommu->flush.flush_iotlb(iommu, did, 0, 0,
1357
						DMA_TLB_DSI_FLUSH);
1358
	else
1359
		iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
1360
						DMA_TLB_PSI_FLUSH);
1361 1362

	/*
1363 1364
	 * In caching mode, changes of pages from non-present to present require
	 * flush. However, device IOTLB doesn't need to be flushed in this case.
1365
	 */
1366
	if (!cap_caching_mode(iommu->cap) || !map)
Y
Yu Zhao 已提交
1367
		iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
1368 1369
}

M
mark gross 已提交
1370 1371 1372 1373 1374
static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
{
	u32 pmen;
	unsigned long flags;

1375
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
M
mark gross 已提交
1376 1377 1378 1379 1380 1381 1382 1383
	pmen = readl(iommu->reg + DMAR_PMEN_REG);
	pmen &= ~DMA_PMEN_EPM;
	writel(pmen, iommu->reg + DMAR_PMEN_REG);

	/* wait for the protected region status bit to clear */
	IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
		readl, !(pmen & DMA_PMEN_PRS), pmen);

1384
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
M
mark gross 已提交
1385 1386
}

1387
static void iommu_enable_translation(struct intel_iommu *iommu)
1388 1389 1390 1391
{
	u32 sts;
	unsigned long flags;

1392
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
1393 1394
	iommu->gcmd |= DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1395 1396 1397

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1398
		      readl, (sts & DMA_GSTS_TES), sts);
1399

1400
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
1401 1402
}

1403
static void iommu_disable_translation(struct intel_iommu *iommu)
1404 1405 1406 1407
{
	u32 sts;
	unsigned long flag;

1408
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1409 1410 1411 1412 1413
	iommu->gcmd &= ~DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1414
		      readl, (!(sts & DMA_GSTS_TES)), sts);
1415

1416
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1417 1418
}

1419

1420 1421 1422 1423 1424 1425
static int iommu_init_domains(struct intel_iommu *iommu)
{
	unsigned long ndomains;
	unsigned long nlongs;

	ndomains = cap_ndoms(iommu->cap);
1426 1427
	pr_debug("IOMMU%d: Number of Domains supported <%ld>\n",
		 iommu->seq_id, ndomains);
1428 1429
	nlongs = BITS_TO_LONGS(ndomains);

1430 1431
	spin_lock_init(&iommu->lock);

1432 1433 1434 1435 1436
	/* TBD: there might be 64K domains,
	 * consider other allocation for future chip
	 */
	iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
	if (!iommu->domain_ids) {
1437 1438
		pr_err("IOMMU%d: allocating domain id array failed\n",
		       iommu->seq_id);
1439 1440 1441 1442 1443
		return -ENOMEM;
	}
	iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
			GFP_KERNEL);
	if (!iommu->domains) {
1444 1445 1446 1447
		pr_err("IOMMU%d: allocating domain array failed\n",
		       iommu->seq_id);
		kfree(iommu->domain_ids);
		iommu->domain_ids = NULL;
1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459
		return -ENOMEM;
	}

	/*
	 * if Caching mode is set, then invalid translations are tagged
	 * with domainid 0. Hence we need to pre-allocate it.
	 */
	if (cap_caching_mode(iommu->cap))
		set_bit(0, iommu->domain_ids);
	return 0;
}

1460
static void disable_dmar_iommu(struct intel_iommu *iommu)
1461 1462
{
	struct dmar_domain *domain;
1463
	int i;
1464

1465
	if ((iommu->domains) && (iommu->domain_ids)) {
1466
		for_each_set_bit(i, iommu->domain_ids, cap_ndoms(iommu->cap)) {
1467 1468 1469 1470 1471 1472 1473
			/*
			 * Domain id 0 is reserved for invalid translation
			 * if hardware supports caching mode.
			 */
			if (cap_caching_mode(iommu->cap) && i == 0)
				continue;

1474 1475
			domain = iommu->domains[i];
			clear_bit(i, iommu->domain_ids);
1476 1477
			if (domain_detach_iommu(domain, iommu) == 0 &&
			    !domain_type_is_vm(domain))
1478
				domain_exit(domain);
1479
		}
1480 1481 1482 1483
	}

	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);
1484
}
1485

1486 1487 1488 1489 1490 1491 1492 1493
static void free_dmar_iommu(struct intel_iommu *iommu)
{
	if ((iommu->domains) && (iommu->domain_ids)) {
		kfree(iommu->domains);
		kfree(iommu->domain_ids);
		iommu->domains = NULL;
		iommu->domain_ids = NULL;
	}
1494

W
Weidong Han 已提交
1495 1496
	g_iommus[iommu->seq_id] = NULL;

1497 1498 1499 1500
	/* free context mapping */
	free_context_table(iommu);
}

1501
static struct dmar_domain *alloc_domain(int flags)
1502
{
1503 1504
	/* domain id for virtual machine, it won't be set in context */
	static atomic_t vm_domid = ATOMIC_INIT(0);
1505 1506 1507 1508 1509 1510
	struct dmar_domain *domain;

	domain = alloc_domain_mem();
	if (!domain)
		return NULL;

1511
	memset(domain, 0, sizeof(*domain));
1512
	domain->nid = -1;
1513
	domain->flags = flags;
1514 1515
	spin_lock_init(&domain->iommu_lock);
	INIT_LIST_HEAD(&domain->devices);
1516
	if (flags & DOMAIN_FLAG_VIRTUAL_MACHINE)
1517
		domain->id = atomic_inc_return(&vm_domid);
1518 1519 1520 1521

	return domain;
}

1522 1523
static int __iommu_attach_domain(struct dmar_domain *domain,
				 struct intel_iommu *iommu)
1524 1525 1526 1527
{
	int num;
	unsigned long ndomains;

1528 1529
	ndomains = cap_ndoms(iommu->cap);
	num = find_first_zero_bit(iommu->domain_ids, ndomains);
1530 1531 1532 1533 1534
	if (num < ndomains) {
		set_bit(num, iommu->domain_ids);
		iommu->domains[num] = domain;
	} else {
		num = -ENOSPC;
1535 1536
	}

1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547
	return num;
}

static int iommu_attach_domain(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
	int num;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	num = __iommu_attach_domain(domain, iommu);
1548
	spin_unlock_irqrestore(&iommu->lock, flags);
1549 1550
	if (num < 0)
		pr_err("IOMMU: no free domain ids\n");
1551

1552
	return num;
1553 1554
}

1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568
static int iommu_attach_vm_domain(struct dmar_domain *domain,
				  struct intel_iommu *iommu)
{
	int num;
	unsigned long ndomains;

	ndomains = cap_ndoms(iommu->cap);
	for_each_set_bit(num, iommu->domain_ids, ndomains)
		if (iommu->domains[num] == domain)
			return num;

	return __iommu_attach_domain(domain, iommu);
}

1569 1570
static void iommu_detach_domain(struct dmar_domain *domain,
				struct intel_iommu *iommu)
1571 1572
{
	unsigned long flags;
1573
	int num, ndomains;
1574

1575
	spin_lock_irqsave(&iommu->lock, flags);
1576 1577 1578 1579 1580 1581 1582 1583
	if (domain_type_is_vm_or_si(domain)) {
		ndomains = cap_ndoms(iommu->cap);
		for_each_set_bit(num, iommu->domain_ids, ndomains) {
			if (iommu->domains[num] == domain) {
				clear_bit(num, iommu->domain_ids);
				iommu->domains[num] = NULL;
				break;
			}
1584
		}
1585 1586 1587
	} else {
		clear_bit(domain->id, iommu->domain_ids);
		iommu->domains[domain->id] = NULL;
1588
	}
1589
	spin_unlock_irqrestore(&iommu->lock, flags);
1590 1591
}

1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
static void domain_attach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
	unsigned long flags;

	spin_lock_irqsave(&domain->iommu_lock, flags);
	if (!test_and_set_bit(iommu->seq_id, domain->iommu_bmp)) {
		domain->iommu_count++;
		if (domain->iommu_count == 1)
			domain->nid = iommu->node;
		domain_update_iommu_cap(domain);
	}
	spin_unlock_irqrestore(&domain->iommu_lock, flags);
}

static int domain_detach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
	unsigned long flags;
	int count = INT_MAX;

	spin_lock_irqsave(&domain->iommu_lock, flags);
	if (test_and_clear_bit(iommu->seq_id, domain->iommu_bmp)) {
		count = --domain->iommu_count;
		domain_update_iommu_cap(domain);
	}
	spin_unlock_irqrestore(&domain->iommu_lock, flags);

	return count;
}

1623
static struct iova_domain reserved_iova_list;
M
Mark Gross 已提交
1624
static struct lock_class_key reserved_rbtree_key;
1625

1626
static int dmar_init_reserved_ranges(void)
1627 1628 1629 1630 1631
{
	struct pci_dev *pdev = NULL;
	struct iova *iova;
	int i;

1632 1633
	init_iova_domain(&reserved_iova_list, VTD_PAGE_SIZE, IOVA_START_PFN,
			DMA_32BIT_PFN);
1634

M
Mark Gross 已提交
1635 1636 1637
	lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
		&reserved_rbtree_key);

1638 1639 1640
	/* IOAPIC ranges shouldn't be accessed by DMA */
	iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
		IOVA_PFN(IOAPIC_RANGE_END));
1641
	if (!iova) {
1642
		printk(KERN_ERR "Reserve IOAPIC range failed\n");
1643 1644
		return -ENODEV;
	}
1645 1646 1647 1648 1649 1650 1651 1652 1653

	/* Reserve all PCI MMIO to avoid peer-to-peer access */
	for_each_pci_dev(pdev) {
		struct resource *r;

		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
			r = &pdev->resource[i];
			if (!r->flags || !(r->flags & IORESOURCE_MEM))
				continue;
1654 1655 1656
			iova = reserve_iova(&reserved_iova_list,
					    IOVA_PFN(r->start),
					    IOVA_PFN(r->end));
1657
			if (!iova) {
1658
				printk(KERN_ERR "Reserve iova failed\n");
1659 1660
				return -ENODEV;
			}
1661 1662
		}
	}
1663
	return 0;
1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690
}

static void domain_reserve_special_ranges(struct dmar_domain *domain)
{
	copy_reserved_iova(&reserved_iova_list, &domain->iovad);
}

static inline int guestwidth_to_adjustwidth(int gaw)
{
	int agaw;
	int r = (gaw - 12) % 9;

	if (r == 0)
		agaw = gaw;
	else
		agaw = gaw + 9 - r;
	if (agaw > 64)
		agaw = 64;
	return agaw;
}

static int domain_init(struct dmar_domain *domain, int guest_width)
{
	struct intel_iommu *iommu;
	int adjust_width, agaw;
	unsigned long sagaw;

1691 1692
	init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
			DMA_32BIT_PFN);
1693 1694 1695
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
1696
	iommu = domain_get_iommu(domain);
1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711
	if (guest_width > cap_mgaw(iommu->cap))
		guest_width = cap_mgaw(iommu->cap);
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	agaw = width_to_agaw(adjust_width);
	sagaw = cap_sagaw(iommu->cap);
	if (!test_bit(agaw, &sagaw)) {
		/* hardware doesn't support it, choose a bigger one */
		pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
		agaw = find_next_bit(&sagaw, 5, agaw);
		if (agaw >= 5)
			return -ENODEV;
	}
	domain->agaw = agaw;

W
Weidong Han 已提交
1712 1713 1714 1715 1716
	if (ecap_coherent(iommu->ecap))
		domain->iommu_coherency = 1;
	else
		domain->iommu_coherency = 0;

1717 1718 1719 1720 1721
	if (ecap_sc_support(iommu->ecap))
		domain->iommu_snooping = 1;
	else
		domain->iommu_snooping = 0;

1722 1723 1724 1725 1726
	if (intel_iommu_superpage)
		domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
	else
		domain->iommu_superpage = 0;

1727
	domain->nid = iommu->node;
1728

1729
	/* always allocate the top pgd */
1730
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
1731 1732
	if (!domain->pgd)
		return -ENOMEM;
F
Fenghua Yu 已提交
1733
	__iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
1734 1735 1736 1737 1738
	return 0;
}

static void domain_exit(struct dmar_domain *domain)
{
1739
	struct page *freelist = NULL;
1740
	int i;
1741 1742 1743 1744 1745

	/* Domain 0 is reserved, so dont process it */
	if (!domain)
		return;

1746 1747 1748 1749
	/* Flush any lazy unmaps that may reference this domain */
	if (!intel_iommu_strict)
		flush_unmaps_timeout(0);

1750
	/* remove associated devices */
1751
	domain_remove_dev_info(domain);
1752

1753 1754 1755
	/* destroy iovas */
	put_iova_domain(&domain->iovad);

1756
	freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
1757

1758
	/* clear attached or cached domains */
1759
	rcu_read_lock();
1760 1761
	for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus)
		iommu_detach_domain(domain, g_iommus[i]);
1762
	rcu_read_unlock();
1763

1764 1765
	dma_free_pagelist(freelist);

1766 1767 1768
	free_domain_mem(domain);
}

1769 1770 1771
static int domain_context_mapping_one(struct dmar_domain *domain,
				      struct intel_iommu *iommu,
				      u8 bus, u8 devfn, int translation)
1772 1773 1774
{
	struct context_entry *context;
	unsigned long flags;
1775 1776 1777
	struct dma_pte *pgd;
	int id;
	int agaw;
Y
Yu Zhao 已提交
1778
	struct device_domain_info *info = NULL;
1779 1780 1781

	pr_debug("Set context mapping for %02x:%02x.%d\n",
		bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
F
Fenghua Yu 已提交
1782

1783
	BUG_ON(!domain->pgd);
F
Fenghua Yu 已提交
1784 1785
	BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
	       translation != CONTEXT_TT_MULTI_LEVEL);
W
Weidong Han 已提交
1786

1787 1788 1789
	spin_lock_irqsave(&iommu->lock, flags);
	context = iommu_context_addr(iommu, bus, devfn, 1);
	spin_unlock_irqrestore(&iommu->lock, flags);
1790 1791 1792
	if (!context)
		return -ENOMEM;
	spin_lock_irqsave(&iommu->lock, flags);
1793
	if (context_present(context)) {
1794 1795 1796 1797
		spin_unlock_irqrestore(&iommu->lock, flags);
		return 0;
	}

1798 1799 1800
	id = domain->id;
	pgd = domain->pgd;

1801
	if (domain_type_is_vm_or_si(domain)) {
1802 1803
		if (domain_type_is_vm(domain)) {
			id = iommu_attach_vm_domain(domain, iommu);
1804
			if (id < 0) {
1805
				spin_unlock_irqrestore(&iommu->lock, flags);
1806
				pr_err("IOMMU: no free domain ids\n");
1807 1808 1809 1810 1811 1812
				return -EFAULT;
			}
		}

		/* Skip top levels of page tables for
		 * iommu which has less agaw than default.
1813
		 * Unnecessary for PT mode.
1814
		 */
1815 1816 1817 1818 1819 1820 1821
		if (translation != CONTEXT_TT_PASS_THROUGH) {
			for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
				pgd = phys_to_virt(dma_pte_addr(pgd));
				if (!dma_pte_present(pgd)) {
					spin_unlock_irqrestore(&iommu->lock, flags);
					return -ENOMEM;
				}
1822 1823 1824 1825 1826
			}
		}
	}

	context_set_domain_id(context, id);
F
Fenghua Yu 已提交
1827

Y
Yu Zhao 已提交
1828
	if (translation != CONTEXT_TT_PASS_THROUGH) {
1829
		info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
Y
Yu Zhao 已提交
1830 1831 1832
		translation = info ? CONTEXT_TT_DEV_IOTLB :
				     CONTEXT_TT_MULTI_LEVEL;
	}
F
Fenghua Yu 已提交
1833 1834 1835 1836
	/*
	 * In pass through mode, AW must be programmed to indicate the largest
	 * AGAW value supported by hardware. And ASR is ignored by hardware.
	 */
Y
Yu Zhao 已提交
1837
	if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
F
Fenghua Yu 已提交
1838
		context_set_address_width(context, iommu->msagaw);
Y
Yu Zhao 已提交
1839 1840 1841 1842
	else {
		context_set_address_root(context, virt_to_phys(pgd));
		context_set_address_width(context, iommu->agaw);
	}
F
Fenghua Yu 已提交
1843 1844

	context_set_translation_type(context, translation);
1845 1846
	context_set_fault_enable(context);
	context_set_present(context);
W
Weidong Han 已提交
1847
	domain_flush_cache(domain, context, sizeof(*context));
1848

1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859
	/*
	 * It's a non-present to present mapping. If hardware doesn't cache
	 * non-present entry we only need to flush the write-buffer. If the
	 * _does_ cache non-present entries, then it does so in the special
	 * domain #0, which we have to flush:
	 */
	if (cap_caching_mode(iommu->cap)) {
		iommu->flush.flush_context(iommu, 0,
					   (((u16)bus) << 8) | devfn,
					   DMA_CCMD_MASK_NOBIT,
					   DMA_CCMD_DEVICE_INVL);
1860
		iommu->flush.flush_iotlb(iommu, id, 0, 0, DMA_TLB_DSI_FLUSH);
1861
	} else {
1862
		iommu_flush_write_buffer(iommu);
1863
	}
Y
Yu Zhao 已提交
1864
	iommu_enable_dev_iotlb(info);
1865
	spin_unlock_irqrestore(&iommu->lock, flags);
1866

1867 1868
	domain_attach_iommu(domain, iommu);

1869 1870 1871
	return 0;
}

1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887
struct domain_context_mapping_data {
	struct dmar_domain *domain;
	struct intel_iommu *iommu;
	int translation;
};

static int domain_context_mapping_cb(struct pci_dev *pdev,
				     u16 alias, void *opaque)
{
	struct domain_context_mapping_data *data = opaque;

	return domain_context_mapping_one(data->domain, data->iommu,
					  PCI_BUS_NUM(alias), alias & 0xff,
					  data->translation);
}

1888
static int
1889 1890
domain_context_mapping(struct dmar_domain *domain, struct device *dev,
		       int translation)
1891
{
1892
	struct intel_iommu *iommu;
1893
	u8 bus, devfn;
1894
	struct domain_context_mapping_data data;
1895

1896
	iommu = device_to_iommu(dev, &bus, &devfn);
1897 1898
	if (!iommu)
		return -ENODEV;
1899

1900 1901
	if (!dev_is_pci(dev))
		return domain_context_mapping_one(domain, iommu, bus, devfn,
F
Fenghua Yu 已提交
1902
						  translation);
1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917

	data.domain = domain;
	data.iommu = iommu;
	data.translation = translation;

	return pci_for_each_dma_alias(to_pci_dev(dev),
				      &domain_context_mapping_cb, &data);
}

static int domain_context_mapped_cb(struct pci_dev *pdev,
				    u16 alias, void *opaque)
{
	struct intel_iommu *iommu = opaque;

	return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
1918 1919
}

1920
static int domain_context_mapped(struct device *dev)
1921
{
W
Weidong Han 已提交
1922
	struct intel_iommu *iommu;
1923
	u8 bus, devfn;
W
Weidong Han 已提交
1924

1925
	iommu = device_to_iommu(dev, &bus, &devfn);
W
Weidong Han 已提交
1926 1927
	if (!iommu)
		return -ENODEV;
1928

1929 1930
	if (!dev_is_pci(dev))
		return device_context_mapped(iommu, bus, devfn);
1931

1932 1933
	return !pci_for_each_dma_alias(to_pci_dev(dev),
				       domain_context_mapped_cb, iommu);
1934 1935
}

1936 1937 1938 1939 1940 1941 1942 1943
/* Returns a number of VTD pages, but aligned to MM page size */
static inline unsigned long aligned_nrpages(unsigned long host_addr,
					    size_t size)
{
	host_addr &= ~PAGE_MASK;
	return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
}

1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971
/* Return largest possible superpage level for a given mapping */
static inline int hardware_largepage_caps(struct dmar_domain *domain,
					  unsigned long iov_pfn,
					  unsigned long phy_pfn,
					  unsigned long pages)
{
	int support, level = 1;
	unsigned long pfnmerge;

	support = domain->iommu_superpage;

	/* To use a large page, the virtual *and* physical addresses
	   must be aligned to 2MiB/1GiB/etc. Lower bits set in either
	   of them will mean we have to use smaller pages. So just
	   merge them and check both at once. */
	pfnmerge = iov_pfn | phy_pfn;

	while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
		pages >>= VTD_STRIDE_SHIFT;
		if (!pages)
			break;
		pfnmerge >>= VTD_STRIDE_SHIFT;
		level++;
		support--;
	}
	return level;
}

1972 1973 1974
static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
			    struct scatterlist *sg, unsigned long phys_pfn,
			    unsigned long nr_pages, int prot)
1975 1976
{
	struct dma_pte *first_pte = NULL, *pte = NULL;
1977
	phys_addr_t uninitialized_var(pteval);
1978
	unsigned long sg_res = 0;
1979 1980
	unsigned int largepage_lvl = 0;
	unsigned long lvl_pages = 0;
1981

1982
	BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
1983 1984 1985 1986 1987 1988

	if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
		return -EINVAL;

	prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;

1989 1990
	if (!sg) {
		sg_res = nr_pages;
1991 1992 1993
		pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
	}

1994
	while (nr_pages > 0) {
1995 1996
		uint64_t tmp;

1997
		if (!sg_res) {
1998
			sg_res = aligned_nrpages(sg->offset, sg->length);
1999 2000 2001
			sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
			sg->dma_length = sg->length;
			pteval = page_to_phys(sg_page(sg)) | prot;
2002
			phys_pfn = pteval >> VTD_PAGE_SHIFT;
2003
		}
2004

2005
		if (!pte) {
2006 2007
			largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);

2008
			first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
2009 2010
			if (!pte)
				return -ENOMEM;
2011
			/* It is large page*/
2012
			if (largepage_lvl > 1) {
2013
				pteval |= DMA_PTE_LARGE_PAGE;
2014 2015 2016 2017 2018 2019
				lvl_pages = lvl_to_nr_pages(largepage_lvl);
				/*
				 * Ensure that old small page tables are
				 * removed to make room for superpage,
				 * if they exist.
				 */
2020
				dma_pte_free_pagetable(domain, iov_pfn,
2021
						       iov_pfn + lvl_pages - 1);
2022
			} else {
2023
				pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
2024
			}
2025

2026 2027 2028 2029
		}
		/* We don't need lock here, nobody else
		 * touches the iova range
		 */
2030
		tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
2031
		if (tmp) {
2032
			static int dumps = 5;
2033 2034
			printk(KERN_CRIT "ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
			       iov_pfn, tmp, (unsigned long long)pteval);
2035 2036 2037 2038 2039 2040
			if (dumps) {
				dumps--;
				debug_dma_dump_mappings(NULL);
			}
			WARN_ON(1);
		}
2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063

		lvl_pages = lvl_to_nr_pages(largepage_lvl);

		BUG_ON(nr_pages < lvl_pages);
		BUG_ON(sg_res < lvl_pages);

		nr_pages -= lvl_pages;
		iov_pfn += lvl_pages;
		phys_pfn += lvl_pages;
		pteval += lvl_pages * VTD_PAGE_SIZE;
		sg_res -= lvl_pages;

		/* If the next PTE would be the first in a new page, then we
		   need to flush the cache on the entries we've just written.
		   And then we'll need to recalculate 'pte', so clear it and
		   let it get set again in the if (!pte) block above.

		   If we're done (!nr_pages) we need to flush the cache too.

		   Also if we've been setting superpages, we may need to
		   recalculate 'pte' and switch back to smaller pages for the
		   end of the mapping, if the trailing size is not enough to
		   use another superpage (i.e. sg_res < lvl_pages). */
2064
		pte++;
2065 2066
		if (!nr_pages || first_pte_in_page(pte) ||
		    (largepage_lvl > 1 && sg_res < lvl_pages)) {
2067 2068 2069 2070
			domain_flush_cache(domain, first_pte,
					   (void *)pte - (void *)first_pte);
			pte = NULL;
		}
2071 2072

		if (!sg_res && nr_pages)
2073 2074 2075 2076 2077
			sg = sg_next(sg);
	}
	return 0;
}

2078 2079 2080
static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				    struct scatterlist *sg, unsigned long nr_pages,
				    int prot)
2081
{
2082 2083
	return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
}
2084

2085 2086 2087 2088 2089
static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				     unsigned long phys_pfn, unsigned long nr_pages,
				     int prot)
{
	return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
2090 2091
}

2092
static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
2093
{
2094 2095
	if (!iommu)
		return;
2096 2097 2098

	clear_context_table(iommu, bus, devfn);
	iommu->flush.flush_context(iommu, 0, 0, 0,
2099
					   DMA_CCMD_GLOBAL_INVL);
2100
	iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
2101 2102
}

2103 2104 2105 2106 2107 2108
static inline void unlink_domain_info(struct device_domain_info *info)
{
	assert_spin_locked(&device_domain_lock);
	list_del(&info->link);
	list_del(&info->global);
	if (info->dev)
2109
		info->dev->archdata.iommu = NULL;
2110 2111
}

2112 2113
static void domain_remove_dev_info(struct dmar_domain *domain)
{
2114
	struct device_domain_info *info, *tmp;
2115
	unsigned long flags;
2116 2117

	spin_lock_irqsave(&device_domain_lock, flags);
2118
	list_for_each_entry_safe(info, tmp, &domain->devices, link) {
2119
		unlink_domain_info(info);
2120 2121
		spin_unlock_irqrestore(&device_domain_lock, flags);

Y
Yu Zhao 已提交
2122
		iommu_disable_dev_iotlb(info);
2123
		iommu_detach_dev(info->iommu, info->bus, info->devfn);
2124

2125
		if (domain_type_is_vm(domain)) {
2126
			iommu_detach_dependent_devices(info->iommu, info->dev);
2127
			domain_detach_iommu(domain, info->iommu);
2128 2129 2130
		}

		free_devinfo_mem(info);
2131 2132 2133 2134 2135 2136 2137
		spin_lock_irqsave(&device_domain_lock, flags);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

/*
 * find_domain
2138
 * Note: we use struct device->archdata.iommu stores the info
2139
 */
2140
static struct dmar_domain *find_domain(struct device *dev)
2141 2142 2143 2144
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
2145
	info = dev->archdata.iommu;
2146 2147 2148 2149 2150
	if (info)
		return info->domain;
	return NULL;
}

2151
static inline struct device_domain_info *
2152 2153 2154 2155 2156
dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
{
	struct device_domain_info *info;

	list_for_each_entry(info, &device_domain_list, global)
2157
		if (info->iommu->segment == segment && info->bus == bus &&
2158
		    info->devfn == devfn)
2159
			return info;
2160 2161 2162 2163

	return NULL;
}

2164
static struct dmar_domain *dmar_insert_dev_info(struct intel_iommu *iommu,
2165
						int bus, int devfn,
2166 2167
						struct device *dev,
						struct dmar_domain *domain)
2168
{
2169
	struct dmar_domain *found = NULL;
2170 2171 2172 2173 2174
	struct device_domain_info *info;
	unsigned long flags;

	info = alloc_devinfo_mem();
	if (!info)
2175
		return NULL;
2176 2177 2178 2179 2180

	info->bus = bus;
	info->devfn = devfn;
	info->dev = dev;
	info->domain = domain;
2181
	info->iommu = iommu;
2182 2183 2184

	spin_lock_irqsave(&device_domain_lock, flags);
	if (dev)
2185
		found = find_domain(dev);
2186 2187
	else {
		struct device_domain_info *info2;
2188
		info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
2189 2190 2191
		if (info2)
			found = info2->domain;
	}
2192 2193 2194
	if (found) {
		spin_unlock_irqrestore(&device_domain_lock, flags);
		free_devinfo_mem(info);
2195 2196
		/* Caller must free the original domain */
		return found;
2197 2198
	}

2199 2200 2201 2202 2203 2204 2205
	list_add(&info->link, &domain->devices);
	list_add(&info->global, &device_domain_list);
	if (dev)
		dev->archdata.iommu = info;
	spin_unlock_irqrestore(&device_domain_lock, flags);

	return domain;
2206 2207
}

2208 2209 2210 2211 2212 2213
static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
{
	*(u16 *)opaque = alias;
	return 0;
}

2214
/* domain is initialized */
2215
static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
2216
{
2217 2218
	struct dmar_domain *domain, *tmp;
	struct intel_iommu *iommu;
2219
	struct device_domain_info *info;
2220
	u16 dma_alias;
2221
	unsigned long flags;
2222
	u8 bus, devfn;
2223

2224
	domain = find_domain(dev);
2225 2226 2227
	if (domain)
		return domain;

2228 2229 2230 2231
	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return NULL;

2232 2233
	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);
2234

2235 2236 2237 2238 2239 2240 2241 2242 2243
		pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);

		spin_lock_irqsave(&device_domain_lock, flags);
		info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
						      PCI_BUS_NUM(dma_alias),
						      dma_alias & 0xff);
		if (info) {
			iommu = info->iommu;
			domain = info->domain;
2244
		}
2245
		spin_unlock_irqrestore(&device_domain_lock, flags);
2246

2247 2248 2249 2250
		/* DMA alias already has a domain, uses it */
		if (info)
			goto found_domain;
	}
2251

2252
	/* Allocate and initialize new domain for the device */
2253
	domain = alloc_domain(0);
2254
	if (!domain)
2255
		return NULL;
2256 2257
	domain->id = iommu_attach_domain(domain, iommu);
	if (domain->id < 0) {
2258
		free_domain_mem(domain);
2259
		return NULL;
2260
	}
2261
	domain_attach_iommu(domain, iommu);
2262 2263 2264
	if (domain_init(domain, gaw)) {
		domain_exit(domain);
		return NULL;
2265
	}
2266

2267 2268 2269 2270 2271 2272 2273 2274 2275 2276
	/* register PCI DMA alias device */
	if (dev_is_pci(dev)) {
		tmp = dmar_insert_dev_info(iommu, PCI_BUS_NUM(dma_alias),
					   dma_alias & 0xff, NULL, domain);

		if (!tmp || tmp != domain) {
			domain_exit(domain);
			domain = tmp;
		}

2277
		if (!domain)
2278
			return NULL;
2279 2280 2281
	}

found_domain:
2282 2283 2284 2285 2286 2287
	tmp = dmar_insert_dev_info(iommu, bus, devfn, dev, domain);

	if (!tmp || tmp != domain) {
		domain_exit(domain);
		domain = tmp;
	}
2288 2289

	return domain;
2290 2291
}

2292
static int iommu_identity_mapping;
2293 2294 2295
#define IDENTMAP_ALL		1
#define IDENTMAP_GFX		2
#define IDENTMAP_AZALIA		4
2296

2297 2298 2299
static int iommu_domain_identity_map(struct dmar_domain *domain,
				     unsigned long long start,
				     unsigned long long end)
2300
{
2301 2302 2303 2304 2305
	unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
	unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;

	if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
			  dma_to_mm_pfn(last_vpfn))) {
2306
		printk(KERN_ERR "IOMMU: reserve iova failed\n");
2307
		return -ENOMEM;
2308 2309
	}

2310 2311
	pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
		 start, end, domain->id);
2312 2313 2314 2315
	/*
	 * RMRR range might have overlap with physical memory range,
	 * clear it first
	 */
2316
	dma_pte_clear_range(domain, first_vpfn, last_vpfn);
2317

2318 2319
	return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
				  last_vpfn - first_vpfn + 1,
2320
				  DMA_PTE_READ|DMA_PTE_WRITE);
2321 2322
}

2323
static int iommu_prepare_identity_map(struct device *dev,
2324 2325 2326 2327 2328 2329
				      unsigned long long start,
				      unsigned long long end)
{
	struct dmar_domain *domain;
	int ret;

2330
	domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2331 2332 2333
	if (!domain)
		return -ENOMEM;

2334 2335 2336 2337 2338 2339
	/* For _hardware_ passthrough, don't bother. But for software
	   passthrough, we do it anyway -- it may indicate a memory
	   range which is reserved in E820, so which didn't get set
	   up to start with in si_domain */
	if (domain == si_domain && hw_pass_through) {
		printk("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2340
		       dev_name(dev), start, end);
2341 2342 2343 2344 2345
		return 0;
	}

	printk(KERN_INFO
	       "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2346
	       dev_name(dev), start, end);
2347
	
2348 2349 2350 2351 2352 2353 2354 2355 2356 2357
	if (end < start) {
		WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
			"BIOS vendor: %s; Ver: %s; Product Version: %s\n",
			dmi_get_system_info(DMI_BIOS_VENDOR),
			dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		ret = -EIO;
		goto error;
	}

2358 2359 2360 2361 2362 2363 2364 2365 2366 2367
	if (end >> agaw_to_width(domain->agaw)) {
		WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     agaw_to_width(domain->agaw),
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		ret = -EIO;
		goto error;
	}
2368

2369
	ret = iommu_domain_identity_map(domain, start, end);
2370 2371 2372 2373
	if (ret)
		goto error;

	/* context entry init */
2374
	ret = domain_context_mapping(domain, dev, CONTEXT_TT_MULTI_LEVEL);
2375 2376 2377 2378 2379 2380
	if (ret)
		goto error;

	return 0;

 error:
2381 2382 2383 2384 2385
	domain_exit(domain);
	return ret;
}

static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
2386
					 struct device *dev)
2387
{
2388
	if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
2389
		return 0;
2390 2391
	return iommu_prepare_identity_map(dev, rmrr->base_address,
					  rmrr->end_address);
2392 2393
}

2394
#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
2395 2396 2397 2398 2399 2400 2401 2402 2403
static inline void iommu_prepare_isa(void)
{
	struct pci_dev *pdev;
	int ret;

	pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
	if (!pdev)
		return;

2404
	printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
2405
	ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
2406 2407

	if (ret)
2408 2409
		printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
		       "floppy might not work\n");
2410

2411
	pci_dev_put(pdev);
2412 2413 2414 2415 2416 2417
}
#else
static inline void iommu_prepare_isa(void)
{
	return;
}
2418
#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
2419

2420
static int md_domain_init(struct dmar_domain *domain, int guest_width);
2421

2422
static int __init si_domain_init(int hw)
2423 2424 2425
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
2426
	int nid, ret = 0;
2427
	bool first = true;
2428

2429
	si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
2430 2431 2432 2433 2434
	if (!si_domain)
		return -EFAULT;

	for_each_active_iommu(iommu, drhd) {
		ret = iommu_attach_domain(si_domain, iommu);
2435
		if (ret < 0) {
2436 2437
			domain_exit(si_domain);
			return -EFAULT;
2438 2439 2440 2441 2442 2443
		} else if (first) {
			si_domain->id = ret;
			first = false;
		} else if (si_domain->id != ret) {
			domain_exit(si_domain);
			return -EFAULT;
2444
		}
2445
		domain_attach_iommu(si_domain, iommu);
2446 2447 2448 2449 2450 2451 2452
	}

	if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
		domain_exit(si_domain);
		return -EFAULT;
	}

2453 2454
	pr_debug("IOMMU: identity mapping domain is domain %d\n",
		 si_domain->id);
2455

2456 2457 2458
	if (hw)
		return 0;

2459
	for_each_online_node(nid) {
2460 2461 2462 2463 2464 2465 2466 2467 2468
		unsigned long start_pfn, end_pfn;
		int i;

		for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
			ret = iommu_domain_identity_map(si_domain,
					PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
			if (ret)
				return ret;
		}
2469 2470
	}

2471 2472 2473
	return 0;
}

2474
static int identity_mapping(struct device *dev)
2475 2476 2477 2478 2479 2480
{
	struct device_domain_info *info;

	if (likely(!iommu_identity_mapping))
		return 0;

2481
	info = dev->archdata.iommu;
2482 2483
	if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
		return (info->domain == si_domain);
2484 2485 2486 2487 2488

	return 0;
}

static int domain_add_dev_info(struct dmar_domain *domain,
2489
			       struct device *dev, int translation)
2490
{
2491
	struct dmar_domain *ndomain;
2492
	struct intel_iommu *iommu;
2493
	u8 bus, devfn;
2494
	int ret;
2495

2496
	iommu = device_to_iommu(dev, &bus, &devfn);
2497 2498 2499
	if (!iommu)
		return -ENODEV;

2500
	ndomain = dmar_insert_dev_info(iommu, bus, devfn, dev, domain);
2501 2502
	if (ndomain != domain)
		return -EBUSY;
2503

2504
	ret = domain_context_mapping(domain, dev, translation);
2505
	if (ret) {
2506
		domain_remove_one_dev_info(domain, dev);
2507 2508 2509
		return ret;
	}

2510 2511 2512
	return 0;
}

2513
static bool device_has_rmrr(struct device *dev)
2514 2515
{
	struct dmar_rmrr_unit *rmrr;
2516
	struct device *tmp;
2517 2518
	int i;

2519
	rcu_read_lock();
2520
	for_each_rmrr_units(rmrr) {
2521 2522 2523 2524 2525 2526
		/*
		 * Return TRUE if this RMRR contains the device that
		 * is passed in.
		 */
		for_each_active_dev_scope(rmrr->devices,
					  rmrr->devices_cnt, i, tmp)
2527
			if (tmp == dev) {
2528
				rcu_read_unlock();
2529
				return true;
2530
			}
2531
	}
2532
	rcu_read_unlock();
2533 2534 2535
	return false;
}

2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552
/*
 * There are a couple cases where we need to restrict the functionality of
 * devices associated with RMRRs.  The first is when evaluating a device for
 * identity mapping because problems exist when devices are moved in and out
 * of domains and their respective RMRR information is lost.  This means that
 * a device with associated RMRRs will never be in a "passthrough" domain.
 * The second is use of the device through the IOMMU API.  This interface
 * expects to have full control of the IOVA space for the device.  We cannot
 * satisfy both the requirement that RMRR access is maintained and have an
 * unencumbered IOVA space.  We also have no ability to quiesce the device's
 * use of the RMRR space or even inform the IOMMU API user of the restriction.
 * We therefore prevent devices associated with an RMRR from participating in
 * the IOMMU API, which eliminates them from device assignment.
 *
 * In both cases we assume that PCI USB devices with RMRRs have them largely
 * for historical reasons and that the RMRR space is not actively used post
 * boot.  This exclusion may change if vendors begin to abuse it.
2553 2554 2555 2556
 *
 * The same exception is made for graphics devices, with the requirement that
 * any use of the RMRR regions will be torn down before assigning the device
 * to a guest.
2557 2558 2559 2560 2561 2562 2563 2564 2565
 */
static bool device_is_rmrr_locked(struct device *dev)
{
	if (!device_has_rmrr(dev))
		return false;

	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);

2566
		if (IS_USB_DEVICE(pdev) || IS_GFX_DEVICE(pdev))
2567 2568 2569 2570 2571 2572
			return false;
	}

	return true;
}

2573
static int iommu_should_identity_map(struct device *dev, int startup)
2574
{
2575

2576 2577
	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);
2578

2579
		if (device_is_rmrr_locked(dev))
2580
			return 0;
2581

2582 2583
		if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
			return 1;
2584

2585 2586
		if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
			return 1;
2587

2588
		if (!(iommu_identity_mapping & IDENTMAP_ALL))
2589
			return 0;
2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613

		/*
		 * We want to start off with all devices in the 1:1 domain, and
		 * take them out later if we find they can't access all of memory.
		 *
		 * However, we can't do this for PCI devices behind bridges,
		 * because all PCI devices behind the same bridge will end up
		 * with the same source-id on their transactions.
		 *
		 * Practically speaking, we can't change things around for these
		 * devices at run-time, because we can't be sure there'll be no
		 * DMA transactions in flight for any of their siblings.
		 *
		 * So PCI devices (unless they're on the root bus) as well as
		 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
		 * the 1:1 domain, just in _case_ one of their siblings turns out
		 * not to be able to map all of memory.
		 */
		if (!pci_is_pcie(pdev)) {
			if (!pci_is_root_bus(pdev->bus))
				return 0;
			if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
				return 0;
		} else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2614
			return 0;
2615 2616 2617 2618
	} else {
		if (device_has_rmrr(dev))
			return 0;
	}
2619

2620
	/*
2621
	 * At boot time, we don't yet know if devices will be 64-bit capable.
2622
	 * Assume that they will — if they turn out not to be, then we can
2623 2624
	 * take them out of the 1:1 domain later.
	 */
2625 2626 2627 2628 2629
	if (!startup) {
		/*
		 * If the device's dma_mask is less than the system's memory
		 * size then this is not a candidate for identity mapping.
		 */
2630
		u64 dma_mask = *dev->dma_mask;
2631

2632 2633 2634
		if (dev->coherent_dma_mask &&
		    dev->coherent_dma_mask < dma_mask)
			dma_mask = dev->coherent_dma_mask;
2635

2636
		return dma_mask >= dma_get_required_mask(dev);
2637
	}
2638 2639 2640 2641

	return 1;
}

2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662
static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
{
	int ret;

	if (!iommu_should_identity_map(dev, 1))
		return 0;

	ret = domain_add_dev_info(si_domain, dev,
				  hw ? CONTEXT_TT_PASS_THROUGH :
				       CONTEXT_TT_MULTI_LEVEL);
	if (!ret)
		pr_info("IOMMU: %s identity mapping for device %s\n",
			hw ? "hardware" : "software", dev_name(dev));
	else if (ret == -ENODEV)
		/* device not associated with an iommu */
		ret = 0;

	return ret;
}


2663
static int __init iommu_prepare_static_identity_mapping(int hw)
2664 2665
{
	struct pci_dev *pdev = NULL;
2666 2667 2668 2669 2670
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	struct device *dev;
	int i;
	int ret = 0;
2671

2672
	ret = si_domain_init(hw);
2673 2674 2675 2676
	if (ret)
		return -EFAULT;

	for_each_pci_dev(pdev) {
2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695
		ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
		if (ret)
			return ret;
	}

	for_each_active_iommu(iommu, drhd)
		for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
			struct acpi_device_physical_node *pn;
			struct acpi_device *adev;

			if (dev->bus != &acpi_bus_type)
				continue;
				
			adev= to_acpi_device(dev);
			mutex_lock(&adev->physical_node_lock);
			list_for_each_entry(pn, &adev->physical_node_list, node) {
				ret = dev_prepare_static_identity_mapping(pn->dev, hw);
				if (ret)
					break;
2696
			}
2697 2698 2699
			mutex_unlock(&adev->physical_node_lock);
			if (ret)
				return ret;
2700
		}
2701 2702 2703 2704

	return 0;
}

2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739
static void intel_iommu_init_qi(struct intel_iommu *iommu)
{
	/*
	 * Start from the sane iommu hardware state.
	 * If the queued invalidation is already initialized by us
	 * (for example, while enabling interrupt-remapping) then
	 * we got the things already rolling from a sane state.
	 */
	if (!iommu->qi) {
		/*
		 * Clear any previous faults.
		 */
		dmar_fault(-1, iommu);
		/*
		 * Disable queued invalidation if supported and already enabled
		 * before OS handover.
		 */
		dmar_disable_qi(iommu);
	}

	if (dmar_enable_qi(iommu)) {
		/*
		 * Queued Invalidate not enabled, use Register Based Invalidate
		 */
		iommu->flush.flush_context = __iommu_flush_context;
		iommu->flush.flush_iotlb = __iommu_flush_iotlb;
		pr_info("IOMMU: %s using Register based invalidation\n",
			iommu->name);
	} else {
		iommu->flush.flush_context = qi_flush_context;
		iommu->flush.flush_iotlb = qi_flush_iotlb;
		pr_info("IOMMU: %s using Queued invalidation\n", iommu->name);
	}
}

2740
static int __init init_dmars(void)
2741 2742 2743
{
	struct dmar_drhd_unit *drhd;
	struct dmar_rmrr_unit *rmrr;
2744
	struct device *dev;
2745
	struct intel_iommu *iommu;
2746
	int i, ret;
2747

2748 2749 2750 2751 2752 2753 2754
	/*
	 * for each drhd
	 *    allocate root
	 *    initialize and program root entry to not present
	 * endfor
	 */
	for_each_drhd_unit(drhd) {
M
mark gross 已提交
2755 2756 2757 2758 2759
		/*
		 * lock not needed as this is only incremented in the single
		 * threaded kernel __init code path all other access are read
		 * only
		 */
2760
		if (g_num_of_iommus < DMAR_UNITS_SUPPORTED) {
2761 2762 2763 2764
			g_num_of_iommus++;
			continue;
		}
		printk_once(KERN_ERR "intel-iommu: exceeded %d IOMMUs\n",
2765
			  DMAR_UNITS_SUPPORTED);
M
mark gross 已提交
2766 2767
	}

2768 2769 2770 2771
	/* Preallocate enough resources for IOMMU hot-addition */
	if (g_num_of_iommus < DMAR_UNITS_SUPPORTED)
		g_num_of_iommus = DMAR_UNITS_SUPPORTED;

W
Weidong Han 已提交
2772 2773 2774 2775 2776 2777 2778 2779
	g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
			GFP_KERNEL);
	if (!g_iommus) {
		printk(KERN_ERR "Allocating global iommu array failed\n");
		ret = -ENOMEM;
		goto error;
	}

2780 2781 2782
	deferred_flush = kzalloc(g_num_of_iommus *
		sizeof(struct deferred_flush_tables), GFP_KERNEL);
	if (!deferred_flush) {
M
mark gross 已提交
2783
		ret = -ENOMEM;
2784
		goto free_g_iommus;
M
mark gross 已提交
2785 2786
	}

2787
	for_each_active_iommu(iommu, drhd) {
W
Weidong Han 已提交
2788
		g_iommus[iommu->seq_id] = iommu;
2789

2790 2791
		ret = iommu_init_domains(iommu);
		if (ret)
2792
			goto free_iommu;
2793

2794 2795 2796
		/*
		 * TBD:
		 * we could share the same root & context tables
L
Lucas De Marchi 已提交
2797
		 * among all IOMMU's. Need to Split it later.
2798 2799
		 */
		ret = iommu_alloc_root_entry(iommu);
2800
		if (ret)
2801
			goto free_iommu;
F
Fenghua Yu 已提交
2802
		if (!ecap_pass_through(iommu->ecap))
2803
			hw_pass_through = 0;
2804 2805
	}

2806 2807
	for_each_active_iommu(iommu, drhd)
		intel_iommu_init_qi(iommu);
2808

2809
	if (iommu_pass_through)
2810 2811
		iommu_identity_mapping |= IDENTMAP_ALL;

2812
#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
2813
	iommu_identity_mapping |= IDENTMAP_GFX;
2814
#endif
2815 2816 2817

	check_tylersburg_isoch();

2818
	/*
2819 2820 2821
	 * If pass through is not set or not enabled, setup context entries for
	 * identity mappings for rmrr, gfx, and isa and may fall back to static
	 * identity mapping if iommu_identity_mapping is set.
2822
	 */
2823 2824
	if (iommu_identity_mapping) {
		ret = iommu_prepare_static_identity_mapping(hw_pass_through);
F
Fenghua Yu 已提交
2825
		if (ret) {
2826
			printk(KERN_CRIT "Failed to setup IOMMU pass-through\n");
2827
			goto free_iommu;
2828 2829 2830
		}
	}
	/*
2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842
	 * For each rmrr
	 *   for each dev attached to rmrr
	 *   do
	 *     locate drhd for dev, alloc domain for dev
	 *     allocate free domain
	 *     allocate page table entries for rmrr
	 *     if context not allocated for bus
	 *           allocate and init context
	 *           set present in root table for this bus
	 *     init context with domain, translation etc
	 *    endfor
	 * endfor
2843
	 */
2844 2845
	printk(KERN_INFO "IOMMU: Setting RMRR:\n");
	for_each_rmrr_units(rmrr) {
2846 2847
		/* some BIOS lists non-exist devices in DMAR table. */
		for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
2848
					  i, dev) {
2849
			ret = iommu_prepare_rmrr_dev(rmrr, dev);
2850 2851 2852
			if (ret)
				printk(KERN_ERR
				       "IOMMU: mapping reserved region failed\n");
2853
		}
F
Fenghua Yu 已提交
2854
	}
2855

2856 2857
	iommu_prepare_isa();

2858 2859 2860 2861 2862 2863 2864
	/*
	 * for each drhd
	 *   enable fault log
	 *   global invalidate context cache
	 *   global invalidate iotlb
	 *   enable translation
	 */
2865
	for_each_iommu(iommu, drhd) {
2866 2867 2868 2869 2870 2871
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
2872
				iommu_disable_protect_mem_regions(iommu);
2873
			continue;
2874
		}
2875 2876 2877

		iommu_flush_write_buffer(iommu);

2878 2879
		ret = dmar_set_interrupt(iommu);
		if (ret)
2880
			goto free_iommu;
2881

2882 2883
		iommu_set_root_entry(iommu);

2884
		iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
2885
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
2886
		iommu_enable_translation(iommu);
2887
		iommu_disable_protect_mem_regions(iommu);
2888 2889 2890
	}

	return 0;
2891 2892

free_iommu:
2893 2894
	for_each_active_iommu(iommu, drhd) {
		disable_dmar_iommu(iommu);
2895
		free_dmar_iommu(iommu);
2896
	}
2897
	kfree(deferred_flush);
2898
free_g_iommus:
W
Weidong Han 已提交
2899
	kfree(g_iommus);
2900
error:
2901 2902 2903
	return ret;
}

2904
/* This takes a number of _MM_ pages, not VTD pages */
2905 2906 2907
static struct iova *intel_alloc_iova(struct device *dev,
				     struct dmar_domain *domain,
				     unsigned long nrpages, uint64_t dma_mask)
2908 2909 2910
{
	struct iova *iova = NULL;

2911 2912 2913 2914
	/* Restrict dma_mask to the width that the iommu can handle */
	dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);

	if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
2915 2916
		/*
		 * First try to allocate an io virtual address in
2917
		 * DMA_BIT_MASK(32) and if that fails then try allocating
J
Joe Perches 已提交
2918
		 * from higher range
2919
		 */
2920 2921 2922 2923 2924 2925 2926 2927
		iova = alloc_iova(&domain->iovad, nrpages,
				  IOVA_PFN(DMA_BIT_MASK(32)), 1);
		if (iova)
			return iova;
	}
	iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
	if (unlikely(!iova)) {
		printk(KERN_ERR "Allocating %ld-page iova for %s failed",
2928
		       nrpages, dev_name(dev));
2929 2930 2931 2932 2933 2934
		return NULL;
	}

	return iova;
}

2935
static struct dmar_domain *__get_valid_domain_for_dev(struct device *dev)
2936 2937 2938 2939
{
	struct dmar_domain *domain;
	int ret;

2940
	domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2941
	if (!domain) {
2942 2943
		printk(KERN_ERR "Allocating domain for %s failed",
		       dev_name(dev));
A
Al Viro 已提交
2944
		return NULL;
2945 2946 2947
	}

	/* make sure context mapping is ok */
2948 2949
	if (unlikely(!domain_context_mapped(dev))) {
		ret = domain_context_mapping(domain, dev, CONTEXT_TT_MULTI_LEVEL);
2950
		if (ret) {
2951 2952
			printk(KERN_ERR "Domain context map for %s failed",
			       dev_name(dev));
A
Al Viro 已提交
2953
			return NULL;
2954
		}
2955 2956
	}

2957 2958 2959
	return domain;
}

2960
static inline struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
2961 2962 2963 2964
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
2965
	info = dev->archdata.iommu;
2966 2967 2968 2969 2970 2971
	if (likely(info))
		return info->domain;

	return __get_valid_domain_for_dev(dev);
}

2972
static int iommu_dummy(struct device *dev)
2973
{
2974
	return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
2975 2976
}

2977
/* Check if the dev needs to go through non-identity map and unmap process.*/
2978
static int iommu_no_mapping(struct device *dev)
2979 2980 2981
{
	int found;

2982
	if (iommu_dummy(dev))
2983 2984
		return 1;

2985
	if (!iommu_identity_mapping)
2986
		return 0;
2987

2988
	found = identity_mapping(dev);
2989
	if (found) {
2990
		if (iommu_should_identity_map(dev, 0))
2991 2992 2993 2994 2995 2996
			return 1;
		else {
			/*
			 * 32 bit DMA is removed from si_domain and fall back
			 * to non-identity mapping.
			 */
2997
			domain_remove_one_dev_info(si_domain, dev);
2998
			printk(KERN_INFO "32bit %s uses non-identity mapping\n",
2999
			       dev_name(dev));
3000 3001 3002 3003 3004 3005 3006
			return 0;
		}
	} else {
		/*
		 * In case of a detached 64 bit DMA device from vm, the device
		 * is put into si_domain for identity mapping.
		 */
3007
		if (iommu_should_identity_map(dev, 0)) {
3008
			int ret;
3009
			ret = domain_add_dev_info(si_domain, dev,
3010 3011 3012
						  hw_pass_through ?
						  CONTEXT_TT_PASS_THROUGH :
						  CONTEXT_TT_MULTI_LEVEL);
3013 3014
			if (!ret) {
				printk(KERN_INFO "64bit %s uses identity mapping\n",
3015
				       dev_name(dev));
3016 3017 3018 3019 3020
				return 1;
			}
		}
	}

3021
	return 0;
3022 3023
}

3024
static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
3025
				     size_t size, int dir, u64 dma_mask)
3026 3027
{
	struct dmar_domain *domain;
F
Fenghua Yu 已提交
3028
	phys_addr_t start_paddr;
3029 3030
	struct iova *iova;
	int prot = 0;
I
Ingo Molnar 已提交
3031
	int ret;
3032
	struct intel_iommu *iommu;
3033
	unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
3034 3035

	BUG_ON(dir == DMA_NONE);
3036

3037
	if (iommu_no_mapping(dev))
I
Ingo Molnar 已提交
3038
		return paddr;
3039

3040
	domain = get_valid_domain_for_dev(dev);
3041 3042 3043
	if (!domain)
		return 0;

3044
	iommu = domain_get_iommu(domain);
3045
	size = aligned_nrpages(paddr, size);
3046

3047
	iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
3048 3049 3050
	if (!iova)
		goto error;

3051 3052 3053 3054 3055
	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3056
			!cap_zlr(iommu->cap))
3057 3058 3059 3060
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;
	/*
I
Ingo Molnar 已提交
3061
	 * paddr - (paddr + size) might be partial page, we should map the whole
3062
	 * page.  Note: if two part of one page are separately mapped, we
I
Ingo Molnar 已提交
3063
	 * might have two guest_addr mapping to the same host paddr, but this
3064 3065
	 * is not a big problem
	 */
3066
	ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
3067
				 mm_to_dma_pfn(paddr_pfn), size, prot);
3068 3069 3070
	if (ret)
		goto error;

3071 3072
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
3073
		iommu_flush_iotlb_psi(iommu, domain->id, mm_to_dma_pfn(iova->pfn_lo), size, 0, 1);
3074
	else
3075
		iommu_flush_write_buffer(iommu);
3076

3077 3078 3079
	start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
	start_paddr += paddr & ~PAGE_MASK;
	return start_paddr;
3080 3081

error:
3082 3083
	if (iova)
		__free_iova(&domain->iovad, iova);
3084
	printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
3085
		dev_name(dev), size, (unsigned long long)paddr, dir);
3086 3087 3088
	return 0;
}

3089 3090 3091 3092
static dma_addr_t intel_map_page(struct device *dev, struct page *page,
				 unsigned long offset, size_t size,
				 enum dma_data_direction dir,
				 struct dma_attrs *attrs)
3093
{
3094
	return __intel_map_single(dev, page_to_phys(page) + offset, size,
3095
				  dir, *dev->dma_mask);
3096 3097
}

M
mark gross 已提交
3098 3099
static void flush_unmaps(void)
{
3100
	int i, j;
M
mark gross 已提交
3101 3102 3103 3104 3105

	timer_on = 0;

	/* just flush them all */
	for (i = 0; i < g_num_of_iommus; i++) {
3106 3107 3108
		struct intel_iommu *iommu = g_iommus[i];
		if (!iommu)
			continue;
3109

3110 3111 3112
		if (!deferred_flush[i].next)
			continue;

3113 3114 3115
		/* In caching mode, global flushes turn emulation expensive */
		if (!cap_caching_mode(iommu->cap))
			iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Y
Yu Zhao 已提交
3116
					 DMA_TLB_GLOBAL_FLUSH);
3117
		for (j = 0; j < deferred_flush[i].next; j++) {
Y
Yu Zhao 已提交
3118 3119
			unsigned long mask;
			struct iova *iova = deferred_flush[i].iova[j];
3120 3121 3122 3123 3124
			struct dmar_domain *domain = deferred_flush[i].domain[j];

			/* On real hardware multiple invalidations are expensive */
			if (cap_caching_mode(iommu->cap))
				iommu_flush_iotlb_psi(iommu, domain->id,
3125
					iova->pfn_lo, iova_size(iova),
3126
					!deferred_flush[i].freelist[j], 0);
3127
			else {
3128
				mask = ilog2(mm_to_dma_pfn(iova_size(iova)));
3129 3130 3131
				iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
						(uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
			}
Y
Yu Zhao 已提交
3132
			__free_iova(&deferred_flush[i].domain[j]->iovad, iova);
3133 3134
			if (deferred_flush[i].freelist[j])
				dma_free_pagelist(deferred_flush[i].freelist[j]);
3135
		}
3136
		deferred_flush[i].next = 0;
M
mark gross 已提交
3137 3138 3139 3140 3141 3142 3143
	}

	list_size = 0;
}

static void flush_unmaps_timeout(unsigned long data)
{
3144 3145 3146
	unsigned long flags;

	spin_lock_irqsave(&async_umap_flush_lock, flags);
M
mark gross 已提交
3147
	flush_unmaps();
3148
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
M
mark gross 已提交
3149 3150
}

3151
static void add_unmap(struct dmar_domain *dom, struct iova *iova, struct page *freelist)
M
mark gross 已提交
3152 3153
{
	unsigned long flags;
3154
	int next, iommu_id;
3155
	struct intel_iommu *iommu;
M
mark gross 已提交
3156 3157

	spin_lock_irqsave(&async_umap_flush_lock, flags);
3158 3159 3160
	if (list_size == HIGH_WATER_MARK)
		flush_unmaps();

3161 3162
	iommu = domain_get_iommu(dom);
	iommu_id = iommu->seq_id;
3163

3164 3165 3166
	next = deferred_flush[iommu_id].next;
	deferred_flush[iommu_id].domain[next] = dom;
	deferred_flush[iommu_id].iova[next] = iova;
3167
	deferred_flush[iommu_id].freelist[next] = freelist;
3168
	deferred_flush[iommu_id].next++;
M
mark gross 已提交
3169 3170 3171 3172 3173 3174 3175 3176 3177

	if (!timer_on) {
		mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
		timer_on = 1;
	}
	list_size++;
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
}

3178
static void intel_unmap(struct device *dev, dma_addr_t dev_addr)
3179
{
3180
	struct dmar_domain *domain;
3181
	unsigned long start_pfn, last_pfn;
3182
	struct iova *iova;
3183
	struct intel_iommu *iommu;
3184
	struct page *freelist;
3185

3186
	if (iommu_no_mapping(dev))
3187
		return;
3188

3189
	domain = find_domain(dev);
3190 3191
	BUG_ON(!domain);

3192 3193
	iommu = domain_get_iommu(domain);

3194
	iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
3195 3196
	if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
		      (unsigned long long)dev_addr))
3197 3198
		return;

3199 3200
	start_pfn = mm_to_dma_pfn(iova->pfn_lo);
	last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
3201

3202
	pr_debug("Device %s unmapping: pfn %lx-%lx\n",
3203
		 dev_name(dev), start_pfn, last_pfn);
3204

3205
	freelist = domain_unmap(domain, start_pfn, last_pfn);
3206

M
mark gross 已提交
3207
	if (intel_iommu_strict) {
3208
		iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
3209
				      last_pfn - start_pfn + 1, !freelist, 0);
M
mark gross 已提交
3210 3211
		/* free iova */
		__free_iova(&domain->iovad, iova);
3212
		dma_free_pagelist(freelist);
M
mark gross 已提交
3213
	} else {
3214
		add_unmap(domain, iova, freelist);
M
mark gross 已提交
3215 3216 3217 3218 3219
		/*
		 * queue up the release of the unmap to save the 1/6th of the
		 * cpu used up by the iotlb flush operation...
		 */
	}
3220 3221
}

3222 3223 3224 3225 3226 3227 3228
static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
			     size_t size, enum dma_data_direction dir,
			     struct dma_attrs *attrs)
{
	intel_unmap(dev, dev_addr);
}

3229
static void *intel_alloc_coherent(struct device *dev, size_t size,
3230 3231
				  dma_addr_t *dma_handle, gfp_t flags,
				  struct dma_attrs *attrs)
3232
{
A
Akinobu Mita 已提交
3233
	struct page *page = NULL;
3234 3235
	int order;

F
Fenghua Yu 已提交
3236
	size = PAGE_ALIGN(size);
3237
	order = get_order(size);
3238

3239
	if (!iommu_no_mapping(dev))
3240
		flags &= ~(GFP_DMA | GFP_DMA32);
3241 3242
	else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
		if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
3243 3244 3245 3246
			flags |= GFP_DMA;
		else
			flags |= GFP_DMA32;
	}
3247

A
Akinobu Mita 已提交
3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261
	if (flags & __GFP_WAIT) {
		unsigned int count = size >> PAGE_SHIFT;

		page = dma_alloc_from_contiguous(dev, count, order);
		if (page && iommu_no_mapping(dev) &&
		    page_to_phys(page) + size > dev->coherent_dma_mask) {
			dma_release_from_contiguous(dev, page, count);
			page = NULL;
		}
	}

	if (!page)
		page = alloc_pages(flags, order);
	if (!page)
3262
		return NULL;
A
Akinobu Mita 已提交
3263
	memset(page_address(page), 0, size);
3264

A
Akinobu Mita 已提交
3265
	*dma_handle = __intel_map_single(dev, page_to_phys(page), size,
3266
					 DMA_BIDIRECTIONAL,
3267
					 dev->coherent_dma_mask);
3268
	if (*dma_handle)
A
Akinobu Mita 已提交
3269 3270 3271 3272
		return page_address(page);
	if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
		__free_pages(page, order);

3273 3274 3275
	return NULL;
}

3276
static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
3277
				dma_addr_t dma_handle, struct dma_attrs *attrs)
3278 3279
{
	int order;
A
Akinobu Mita 已提交
3280
	struct page *page = virt_to_page(vaddr);
3281

F
Fenghua Yu 已提交
3282
	size = PAGE_ALIGN(size);
3283 3284
	order = get_order(size);

3285
	intel_unmap(dev, dma_handle);
A
Akinobu Mita 已提交
3286 3287
	if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
		__free_pages(page, order);
3288 3289
}

3290
static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
3291 3292
			   int nelems, enum dma_data_direction dir,
			   struct dma_attrs *attrs)
3293
{
3294
	intel_unmap(dev, sglist[0].dma_address);
3295 3296 3297
}

static int intel_nontranslate_map_sg(struct device *hddev,
F
FUJITA Tomonori 已提交
3298
	struct scatterlist *sglist, int nelems, int dir)
3299 3300
{
	int i;
F
FUJITA Tomonori 已提交
3301
	struct scatterlist *sg;
3302

F
FUJITA Tomonori 已提交
3303
	for_each_sg(sglist, sg, nelems, i) {
F
FUJITA Tomonori 已提交
3304
		BUG_ON(!sg_page(sg));
3305
		sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
F
FUJITA Tomonori 已提交
3306
		sg->dma_length = sg->length;
3307 3308 3309 3310
	}
	return nelems;
}

3311
static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
3312
			enum dma_data_direction dir, struct dma_attrs *attrs)
3313 3314 3315
{
	int i;
	struct dmar_domain *domain;
3316 3317 3318 3319
	size_t size = 0;
	int prot = 0;
	struct iova *iova = NULL;
	int ret;
F
FUJITA Tomonori 已提交
3320
	struct scatterlist *sg;
3321
	unsigned long start_vpfn;
3322
	struct intel_iommu *iommu;
3323 3324

	BUG_ON(dir == DMA_NONE);
3325 3326
	if (iommu_no_mapping(dev))
		return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
3327

3328
	domain = get_valid_domain_for_dev(dev);
3329 3330 3331
	if (!domain)
		return 0;

3332 3333
	iommu = domain_get_iommu(domain);

3334
	for_each_sg(sglist, sg, nelems, i)
3335
		size += aligned_nrpages(sg->offset, sg->length);
3336

3337 3338
	iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
				*dev->dma_mask);
3339
	if (!iova) {
F
FUJITA Tomonori 已提交
3340
		sglist->dma_length = 0;
3341 3342 3343 3344 3345 3346 3347 3348
		return 0;
	}

	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3349
			!cap_zlr(iommu->cap))
3350 3351 3352 3353
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;

3354
	start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
3355

3356
	ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
3357 3358 3359 3360 3361
	if (unlikely(ret)) {
		dma_pte_free_pagetable(domain, start_vpfn,
				       start_vpfn + size - 1);
		__free_iova(&domain->iovad, iova);
		return 0;
3362 3363
	}

3364 3365
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
3366
		iommu_flush_iotlb_psi(iommu, domain->id, start_vpfn, size, 0, 1);
3367
	else
3368
		iommu_flush_write_buffer(iommu);
3369

3370 3371 3372
	return nelems;
}

3373 3374 3375 3376 3377
static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
{
	return !dma_addr;
}

3378
struct dma_map_ops intel_dma_ops = {
3379 3380
	.alloc = intel_alloc_coherent,
	.free = intel_free_coherent,
3381 3382
	.map_sg = intel_map_sg,
	.unmap_sg = intel_unmap_sg,
3383 3384
	.map_page = intel_map_page,
	.unmap_page = intel_unmap_page,
3385
	.mapping_error = intel_mapping_error,
3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439
};

static inline int iommu_domain_cache_init(void)
{
	int ret = 0;

	iommu_domain_cache = kmem_cache_create("iommu_domain",
					 sizeof(struct dmar_domain),
					 0,
					 SLAB_HWCACHE_ALIGN,

					 NULL);
	if (!iommu_domain_cache) {
		printk(KERN_ERR "Couldn't create iommu_domain cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_devinfo_cache_init(void)
{
	int ret = 0;

	iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
					 sizeof(struct device_domain_info),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_devinfo_cache) {
		printk(KERN_ERR "Couldn't create devinfo cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static int __init iommu_init_mempool(void)
{
	int ret;
	ret = iommu_iova_cache_init();
	if (ret)
		return ret;

	ret = iommu_domain_cache_init();
	if (ret)
		goto domain_error;

	ret = iommu_devinfo_cache_init();
	if (!ret)
		return ret;

	kmem_cache_destroy(iommu_domain_cache);
domain_error:
3440
	iommu_iova_cache_destroy();
3441 3442 3443 3444 3445 3446 3447 3448

	return -ENOMEM;
}

static void __init iommu_exit_mempool(void)
{
	kmem_cache_destroy(iommu_devinfo_cache);
	kmem_cache_destroy(iommu_domain_cache);
3449
	iommu_iova_cache_destroy();
3450 3451
}

3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479
static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
{
	struct dmar_drhd_unit *drhd;
	u32 vtbar;
	int rc;

	/* We know that this device on this chipset has its own IOMMU.
	 * If we find it under a different IOMMU, then the BIOS is lying
	 * to us. Hope that the IOMMU for this device is actually
	 * disabled, and it needs no translation...
	 */
	rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
	if (rc) {
		/* "can't" happen */
		dev_info(&pdev->dev, "failed to run vt-d quirk\n");
		return;
	}
	vtbar &= 0xffff0000;

	/* we know that the this iommu should be at offset 0xa000 from vtbar */
	drhd = dmar_find_matched_drhd_unit(pdev);
	if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
			    TAINT_FIRMWARE_WORKAROUND,
			    "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
		pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
}
DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);

3480 3481 3482
static void __init init_no_remapping_devices(void)
{
	struct dmar_drhd_unit *drhd;
3483
	struct device *dev;
3484
	int i;
3485 3486 3487

	for_each_drhd_unit(drhd) {
		if (!drhd->include_all) {
3488 3489 3490
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
				break;
3491
			/* ignore DMAR unit if no devices exist */
3492 3493 3494 3495 3496
			if (i == drhd->devices_cnt)
				drhd->ignored = 1;
		}
	}

3497 3498
	for_each_active_drhd_unit(drhd) {
		if (drhd->include_all)
3499 3500
			continue;

3501 3502
		for_each_active_dev_scope(drhd->devices,
					  drhd->devices_cnt, i, dev)
3503
			if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
3504 3505 3506 3507
				break;
		if (i < drhd->devices_cnt)
			continue;

3508 3509 3510 3511 3512 3513
		/* This IOMMU has *only* gfx devices. Either bypass it or
		   set the gfx_mapped flag, as appropriate */
		if (dmar_map_gfx) {
			intel_iommu_gfx_mapped = 1;
		} else {
			drhd->ignored = 1;
3514 3515
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
3516
				dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3517 3518 3519 3520
		}
	}
}

3521 3522 3523 3524 3525 3526 3527 3528 3529 3530
#ifdef CONFIG_SUSPEND
static int init_iommu_hw(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;

	for_each_active_iommu(iommu, drhd)
		if (iommu->qi)
			dmar_reenable_qi(iommu);

3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541
	for_each_iommu(iommu, drhd) {
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
				iommu_disable_protect_mem_regions(iommu);
			continue;
		}
	
3542 3543 3544 3545 3546
		iommu_flush_write_buffer(iommu);

		iommu_set_root_entry(iommu);

		iommu->flush.flush_context(iommu, 0, 0, 0,
3547
					   DMA_CCMD_GLOBAL_INVL);
3548 3549
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
		iommu_enable_translation(iommu);
3550
		iommu_disable_protect_mem_regions(iommu);
3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562
	}

	return 0;
}

static void iommu_flush_all(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;

	for_each_active_iommu(iommu, drhd) {
		iommu->flush.flush_context(iommu, 0, 0, 0,
3563
					   DMA_CCMD_GLOBAL_INVL);
3564
		iommu->flush.flush_iotlb(iommu, 0, 0, 0,
3565
					 DMA_TLB_GLOBAL_FLUSH);
3566 3567 3568
	}
}

3569
static int iommu_suspend(void)
3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	for_each_active_iommu(iommu, drhd) {
		iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
						 GFP_ATOMIC);
		if (!iommu->iommu_state)
			goto nomem;
	}

	iommu_flush_all();

	for_each_active_iommu(iommu, drhd) {
		iommu_disable_translation(iommu);

3587
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
3588 3589 3590 3591 3592 3593 3594 3595 3596 3597

		iommu->iommu_state[SR_DMAR_FECTL_REG] =
			readl(iommu->reg + DMAR_FECTL_REG);
		iommu->iommu_state[SR_DMAR_FEDATA_REG] =
			readl(iommu->reg + DMAR_FEDATA_REG);
		iommu->iommu_state[SR_DMAR_FEADDR_REG] =
			readl(iommu->reg + DMAR_FEADDR_REG);
		iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
			readl(iommu->reg + DMAR_FEUADDR_REG);

3598
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
3599 3600 3601 3602 3603 3604 3605 3606 3607 3608
	}
	return 0;

nomem:
	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);

	return -ENOMEM;
}

3609
static void iommu_resume(void)
3610 3611 3612 3613 3614 3615
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	if (init_iommu_hw()) {
3616 3617 3618 3619
		if (force_on)
			panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
		else
			WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
3620
		return;
3621 3622 3623 3624
	}

	for_each_active_iommu(iommu, drhd) {

3625
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
3626 3627 3628 3629 3630 3631 3632 3633 3634 3635

		writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
			iommu->reg + DMAR_FECTL_REG);
		writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
			iommu->reg + DMAR_FEDATA_REG);
		writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
			iommu->reg + DMAR_FEADDR_REG);
		writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
			iommu->reg + DMAR_FEUADDR_REG);

3636
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
3637 3638 3639 3640 3641 3642
	}

	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);
}

3643
static struct syscore_ops iommu_syscore_ops = {
3644 3645 3646 3647
	.resume		= iommu_resume,
	.suspend	= iommu_suspend,
};

3648
static void __init init_iommu_pm_ops(void)
3649
{
3650
	register_syscore_ops(&iommu_syscore_ops);
3651 3652 3653
}

#else
3654
static inline void init_iommu_pm_ops(void) {}
3655 3656
#endif	/* CONFIG_PM */

3657

3658
int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg)
3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670
{
	struct acpi_dmar_reserved_memory *rmrr;
	struct dmar_rmrr_unit *rmrru;

	rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
	if (!rmrru)
		return -ENOMEM;

	rmrru->hdr = header;
	rmrr = (struct acpi_dmar_reserved_memory *)header;
	rmrru->base_address = rmrr->base_address;
	rmrru->end_address = rmrr->end_address;
3671 3672 3673 3674 3675 3676 3677
	rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				&rmrru->devices_cnt);
	if (rmrru->devices_cnt && rmrru->devices == NULL) {
		kfree(rmrru);
		return -ENOMEM;
	}
3678

3679
	list_add(&rmrru->list, &dmar_rmrr_units);
3680

3681
	return 0;
3682 3683
}

3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702
static struct dmar_atsr_unit *dmar_find_atsr(struct acpi_dmar_atsr *atsr)
{
	struct dmar_atsr_unit *atsru;
	struct acpi_dmar_atsr *tmp;

	list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
		tmp = (struct acpi_dmar_atsr *)atsru->hdr;
		if (atsr->segment != tmp->segment)
			continue;
		if (atsr->header.length != tmp->header.length)
			continue;
		if (memcmp(atsr, tmp, atsr->header.length) == 0)
			return atsru;
	}

	return NULL;
}

int dmar_parse_one_atsr(struct acpi_dmar_header *hdr, void *arg)
3703 3704 3705 3706
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

3707 3708 3709
	if (system_state != SYSTEM_BOOTING && !intel_iommu_enabled)
		return 0;

3710
	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
3711 3712 3713 3714 3715
	atsru = dmar_find_atsr(atsr);
	if (atsru)
		return 0;

	atsru = kzalloc(sizeof(*atsru) + hdr->length, GFP_KERNEL);
3716 3717 3718
	if (!atsru)
		return -ENOMEM;

3719 3720 3721 3722 3723 3724 3725
	/*
	 * If memory is allocated from slab by ACPI _DSM method, we need to
	 * copy the memory content because the memory buffer will be freed
	 * on return.
	 */
	atsru->hdr = (void *)(atsru + 1);
	memcpy(atsru->hdr, hdr, hdr->length);
3726
	atsru->include_all = atsr->flags & 0x1;
3727 3728 3729 3730 3731 3732 3733 3734 3735
	if (!atsru->include_all) {
		atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
				(void *)atsr + atsr->header.length,
				&atsru->devices_cnt);
		if (atsru->devices_cnt && atsru->devices == NULL) {
			kfree(atsru);
			return -ENOMEM;
		}
	}
3736

3737
	list_add_rcu(&atsru->list, &dmar_atsr_units);
3738 3739 3740 3741

	return 0;
}

3742 3743 3744 3745 3746 3747
static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
{
	dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
	kfree(atsru);
}

3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783
int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg)
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = dmar_find_atsr(atsr);
	if (atsru) {
		list_del_rcu(&atsru->list);
		synchronize_rcu();
		intel_iommu_free_atsr(atsru);
	}

	return 0;
}

int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg)
{
	int i;
	struct device *dev;
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = dmar_find_atsr(atsr);
	if (!atsru)
		return 0;

	if (!atsru->include_all && atsru->devices && atsru->devices_cnt)
		for_each_active_dev_scope(atsru->devices, atsru->devices_cnt,
					  i, dev)
			return -EBUSY;

	return 0;
}

3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859
static int intel_iommu_add(struct dmar_drhd_unit *dmaru)
{
	int sp, ret = 0;
	struct intel_iommu *iommu = dmaru->iommu;

	if (g_iommus[iommu->seq_id])
		return 0;

	if (hw_pass_through && !ecap_pass_through(iommu->ecap)) {
		pr_warn("IOMMU: %s doesn't support hardware pass through.\n",
			iommu->name);
		return -ENXIO;
	}
	if (!ecap_sc_support(iommu->ecap) &&
	    domain_update_iommu_snooping(iommu)) {
		pr_warn("IOMMU: %s doesn't support snooping.\n",
			iommu->name);
		return -ENXIO;
	}
	sp = domain_update_iommu_superpage(iommu) - 1;
	if (sp >= 0 && !(cap_super_page_val(iommu->cap) & (1 << sp))) {
		pr_warn("IOMMU: %s doesn't support large page.\n",
			iommu->name);
		return -ENXIO;
	}

	/*
	 * Disable translation if already enabled prior to OS handover.
	 */
	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);

	g_iommus[iommu->seq_id] = iommu;
	ret = iommu_init_domains(iommu);
	if (ret == 0)
		ret = iommu_alloc_root_entry(iommu);
	if (ret)
		goto out;

	if (dmaru->ignored) {
		/*
		 * we always have to disable PMRs or DMA may fail on this device
		 */
		if (force_on)
			iommu_disable_protect_mem_regions(iommu);
		return 0;
	}

	intel_iommu_init_qi(iommu);
	iommu_flush_write_buffer(iommu);
	ret = dmar_set_interrupt(iommu);
	if (ret)
		goto disable_iommu;

	iommu_set_root_entry(iommu);
	iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
	iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
	iommu_enable_translation(iommu);

	if (si_domain) {
		ret = iommu_attach_domain(si_domain, iommu);
		if (ret < 0 || si_domain->id != ret)
			goto disable_iommu;
		domain_attach_iommu(si_domain, iommu);
	}

	iommu_disable_protect_mem_regions(iommu);
	return 0;

disable_iommu:
	disable_dmar_iommu(iommu);
out:
	free_dmar_iommu(iommu);
	return ret;
}

3860 3861
int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
{
3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877
	int ret = 0;
	struct intel_iommu *iommu = dmaru->iommu;

	if (!intel_iommu_enabled)
		return 0;
	if (iommu == NULL)
		return -EINVAL;

	if (insert) {
		ret = intel_iommu_add(dmaru);
	} else {
		disable_dmar_iommu(iommu);
		free_dmar_iommu(iommu);
	}

	return ret;
3878 3879
}

3880 3881 3882 3883 3884 3885 3886 3887 3888
static void intel_iommu_free_dmars(void)
{
	struct dmar_rmrr_unit *rmrru, *rmrr_n;
	struct dmar_atsr_unit *atsru, *atsr_n;

	list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
		list_del(&rmrru->list);
		dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
		kfree(rmrru);
3889 3890
	}

3891 3892 3893 3894
	list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
		list_del(&atsru->list);
		intel_iommu_free_atsr(atsru);
	}
3895 3896 3897 3898
}

int dmar_find_matched_atsr_unit(struct pci_dev *dev)
{
3899
	int i, ret = 1;
3900
	struct pci_bus *bus;
3901 3902
	struct pci_dev *bridge = NULL;
	struct device *tmp;
3903 3904 3905 3906 3907
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	dev = pci_physfn(dev);
	for (bus = dev->bus; bus; bus = bus->parent) {
3908
		bridge = bus->self;
3909
		if (!bridge || !pci_is_pcie(bridge) ||
3910
		    pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
3911
			return 0;
3912
		if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
3913 3914
			break;
	}
3915 3916
	if (!bridge)
		return 0;
3917

3918
	rcu_read_lock();
3919 3920 3921 3922 3923
	list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (atsr->segment != pci_domain_nr(dev->bus))
			continue;

3924
		for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
3925
			if (tmp == &bridge->dev)
3926
				goto out;
3927 3928

		if (atsru->include_all)
3929
			goto out;
3930
	}
3931 3932
	ret = 0;
out:
3933
	rcu_read_unlock();
3934

3935
	return ret;
3936 3937
}

3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956
int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
{
	int ret = 0;
	struct dmar_rmrr_unit *rmrru;
	struct dmar_atsr_unit *atsru;
	struct acpi_dmar_atsr *atsr;
	struct acpi_dmar_reserved_memory *rmrr;

	if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
		return 0;

	list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
		rmrr = container_of(rmrru->hdr,
				    struct acpi_dmar_reserved_memory, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				rmrr->segment, rmrru->devices,
				rmrru->devices_cnt);
3957
			if(ret < 0)
3958 3959
				return ret;
		} else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
3960 3961
			dmar_remove_dev_scope(info, rmrr->segment,
				rmrru->devices, rmrru->devices_cnt);
3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988
		}
	}

	list_for_each_entry(atsru, &dmar_atsr_units, list) {
		if (atsru->include_all)
			continue;

		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
					(void *)atsr + atsr->header.length,
					atsr->segment, atsru->devices,
					atsru->devices_cnt);
			if (ret > 0)
				break;
			else if(ret < 0)
				return ret;
		} else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
			if (dmar_remove_dev_scope(info, atsr->segment,
					atsru->devices, atsru->devices_cnt))
				break;
		}
	}

	return 0;
}

F
Fenghua Yu 已提交
3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000
/*
 * Here we only respond to action of unbound device from driver.
 *
 * Added device is not attached to its DMAR domain here yet. That will happen
 * when mapping the device to iova.
 */
static int device_notifier(struct notifier_block *nb,
				  unsigned long action, void *data)
{
	struct device *dev = data;
	struct dmar_domain *domain;

4001
	if (iommu_dummy(dev))
4002 4003
		return 0;

4004
	if (action != BUS_NOTIFY_REMOVED_DEVICE)
4005 4006
		return 0;

4007
	domain = find_domain(dev);
F
Fenghua Yu 已提交
4008 4009 4010
	if (!domain)
		return 0;

4011
	down_read(&dmar_global_lock);
4012
	domain_remove_one_dev_info(domain, dev);
4013
	if (!domain_type_is_vm_or_si(domain) && list_empty(&domain->devices))
4014
		domain_exit(domain);
4015
	up_read(&dmar_global_lock);
4016

F
Fenghua Yu 已提交
4017 4018 4019 4020 4021 4022 4023
	return 0;
}

static struct notifier_block device_nb = {
	.notifier_call = device_notifier,
};

4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049
static int intel_iommu_memory_notifier(struct notifier_block *nb,
				       unsigned long val, void *v)
{
	struct memory_notify *mhp = v;
	unsigned long long start, end;
	unsigned long start_vpfn, last_vpfn;

	switch (val) {
	case MEM_GOING_ONLINE:
		start = mhp->start_pfn << PAGE_SHIFT;
		end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
		if (iommu_domain_identity_map(si_domain, start, end)) {
			pr_warn("dmar: failed to build identity map for [%llx-%llx]\n",
				start, end);
			return NOTIFY_BAD;
		}
		break;

	case MEM_OFFLINE:
	case MEM_CANCEL_ONLINE:
		start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
		last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
		while (start_vpfn <= last_vpfn) {
			struct iova *iova;
			struct dmar_drhd_unit *drhd;
			struct intel_iommu *iommu;
4050
			struct page *freelist;
4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066

			iova = find_iova(&si_domain->iovad, start_vpfn);
			if (iova == NULL) {
				pr_debug("dmar: failed get IOVA for PFN %lx\n",
					 start_vpfn);
				break;
			}

			iova = split_and_remove_iova(&si_domain->iovad, iova,
						     start_vpfn, last_vpfn);
			if (iova == NULL) {
				pr_warn("dmar: failed to split IOVA PFN [%lx-%lx]\n",
					start_vpfn, last_vpfn);
				return NOTIFY_BAD;
			}

4067 4068 4069
			freelist = domain_unmap(si_domain, iova->pfn_lo,
					       iova->pfn_hi);

4070 4071 4072
			rcu_read_lock();
			for_each_active_iommu(iommu, drhd)
				iommu_flush_iotlb_psi(iommu, si_domain->id,
4073
					iova->pfn_lo, iova_size(iova),
4074
					!freelist, 0);
4075
			rcu_read_unlock();
4076
			dma_free_pagelist(freelist);
4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091

			start_vpfn = iova->pfn_hi + 1;
			free_iova_mem(iova);
		}
		break;
	}

	return NOTIFY_OK;
}

static struct notifier_block intel_iommu_memory_nb = {
	.notifier_call = intel_iommu_memory_notifier,
	.priority = 0
};

4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148

static ssize_t intel_iommu_show_version(struct device *dev,
					struct device_attribute *attr,
					char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	u32 ver = readl(iommu->reg + DMAR_VER_REG);
	return sprintf(buf, "%d:%d\n",
		       DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
}
static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);

static ssize_t intel_iommu_show_address(struct device *dev,
					struct device_attribute *attr,
					char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%llx\n", iommu->reg_phys);
}
static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);

static ssize_t intel_iommu_show_cap(struct device *dev,
				    struct device_attribute *attr,
				    char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%llx\n", iommu->cap);
}
static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);

static ssize_t intel_iommu_show_ecap(struct device *dev,
				    struct device_attribute *attr,
				    char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%llx\n", iommu->ecap);
}
static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);

static struct attribute *intel_iommu_attrs[] = {
	&dev_attr_version.attr,
	&dev_attr_address.attr,
	&dev_attr_cap.attr,
	&dev_attr_ecap.attr,
	NULL,
};

static struct attribute_group intel_iommu_group = {
	.name = "intel-iommu",
	.attrs = intel_iommu_attrs,
};

const struct attribute_group *intel_iommu_groups[] = {
	&intel_iommu_group,
	NULL,
};

4149 4150
int __init intel_iommu_init(void)
{
4151
	int ret = -ENODEV;
4152
	struct dmar_drhd_unit *drhd;
4153
	struct intel_iommu *iommu;
4154

4155 4156 4157
	/* VT-d is required for a TXT/tboot launch, so enforce that */
	force_on = tboot_force_iommu();

4158 4159 4160 4161 4162 4163 4164
	if (iommu_init_mempool()) {
		if (force_on)
			panic("tboot: Failed to initialize iommu memory\n");
		return -ENOMEM;
	}

	down_write(&dmar_global_lock);
4165 4166 4167
	if (dmar_table_init()) {
		if (force_on)
			panic("tboot: Failed to initialize DMAR table\n");
4168
		goto out_free_dmar;
4169
	}
4170

4171 4172 4173
	/*
	 * Disable translation if already enabled prior to OS handover.
	 */
4174
	for_each_active_iommu(iommu, drhd)
4175 4176 4177
		if (iommu->gcmd & DMA_GCMD_TE)
			iommu_disable_translation(iommu);

4178
	if (dmar_dev_scope_init() < 0) {
4179 4180
		if (force_on)
			panic("tboot: Failed to initialize DMAR device scope\n");
4181
		goto out_free_dmar;
4182
	}
4183

4184
	if (no_iommu || dmar_disabled)
4185
		goto out_free_dmar;
4186

4187 4188 4189 4190 4191 4192
	if (list_empty(&dmar_rmrr_units))
		printk(KERN_INFO "DMAR: No RMRR found\n");

	if (list_empty(&dmar_atsr_units))
		printk(KERN_INFO "DMAR: No ATSR found\n");

4193 4194 4195
	if (dmar_init_reserved_ranges()) {
		if (force_on)
			panic("tboot: Failed to reserve iommu ranges\n");
4196
		goto out_free_reserved_range;
4197
	}
4198 4199 4200

	init_no_remapping_devices();

4201
	ret = init_dmars();
4202
	if (ret) {
4203 4204
		if (force_on)
			panic("tboot: Failed to initialize DMARs\n");
4205
		printk(KERN_ERR "IOMMU: dmar init failed\n");
4206
		goto out_free_reserved_range;
4207
	}
4208
	up_write(&dmar_global_lock);
4209 4210 4211
	printk(KERN_INFO
	"PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");

M
mark gross 已提交
4212
	init_timer(&unmap_timer);
4213 4214 4215
#ifdef CONFIG_SWIOTLB
	swiotlb = 0;
#endif
4216
	dma_ops = &intel_dma_ops;
F
Fenghua Yu 已提交
4217

4218
	init_iommu_pm_ops();
4219

4220 4221 4222 4223 4224
	for_each_active_iommu(iommu, drhd)
		iommu->iommu_dev = iommu_device_create(NULL, iommu,
						       intel_iommu_groups,
						       iommu->name);

4225
	bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
F
Fenghua Yu 已提交
4226
	bus_register_notifier(&pci_bus_type, &device_nb);
4227 4228
	if (si_domain && !hw_pass_through)
		register_memory_notifier(&intel_iommu_memory_nb);
F
Fenghua Yu 已提交
4229

4230 4231
	intel_iommu_enabled = 1;

4232
	return 0;
4233 4234 4235 4236 4237

out_free_reserved_range:
	put_iova_domain(&reserved_iova_list);
out_free_dmar:
	intel_iommu_free_dmars();
4238 4239
	up_write(&dmar_global_lock);
	iommu_exit_mempool();
4240
	return ret;
4241
}
4242

4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256
static int iommu_detach_dev_cb(struct pci_dev *pdev, u16 alias, void *opaque)
{
	struct intel_iommu *iommu = opaque;

	iommu_detach_dev(iommu, PCI_BUS_NUM(alias), alias & 0xff);
	return 0;
}

/*
 * NB - intel-iommu lacks any sort of reference counting for the users of
 * dependent devices.  If multiple endpoints have intersecting dependent
 * devices, unbinding the driver from any one of them will possibly leave
 * the others unable to operate.
 */
4257
static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
4258
					   struct device *dev)
4259
{
4260
	if (!iommu || !dev || !dev_is_pci(dev))
4261 4262
		return;

4263
	pci_for_each_dma_alias(to_pci_dev(dev), &iommu_detach_dev_cb, iommu);
4264 4265
}

4266
static void domain_remove_one_dev_info(struct dmar_domain *domain,
4267
				       struct device *dev)
4268
{
4269
	struct device_domain_info *info, *tmp;
4270 4271
	struct intel_iommu *iommu;
	unsigned long flags;
4272
	bool found = false;
4273
	u8 bus, devfn;
4274

4275
	iommu = device_to_iommu(dev, &bus, &devfn);
4276 4277 4278 4279
	if (!iommu)
		return;

	spin_lock_irqsave(&device_domain_lock, flags);
4280
	list_for_each_entry_safe(info, tmp, &domain->devices, link) {
4281 4282
		if (info->iommu == iommu && info->bus == bus &&
		    info->devfn == devfn) {
4283
			unlink_domain_info(info);
4284 4285
			spin_unlock_irqrestore(&device_domain_lock, flags);

Y
Yu Zhao 已提交
4286
			iommu_disable_dev_iotlb(info);
4287
			iommu_detach_dev(iommu, info->bus, info->devfn);
4288
			iommu_detach_dependent_devices(iommu, dev);
4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302
			free_devinfo_mem(info);

			spin_lock_irqsave(&device_domain_lock, flags);

			if (found)
				break;
			else
				continue;
		}

		/* if there is no other devices under the same iommu
		 * owned by this domain, clear this iommu in iommu_bmp
		 * update iommu count and coherency
		 */
4303
		if (info->iommu == iommu)
4304
			found = true;
4305 4306
	}

4307 4308
	spin_unlock_irqrestore(&device_domain_lock, flags);

4309
	if (found == 0) {
4310 4311 4312
		domain_detach_iommu(domain, iommu);
		if (!domain_type_is_vm_or_si(domain))
			iommu_detach_domain(domain, iommu);
4313 4314 4315
	}
}

4316
static int md_domain_init(struct dmar_domain *domain, int guest_width)
4317 4318 4319
{
	int adjust_width;

4320 4321
	init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
			DMA_32BIT_PFN);
4322 4323 4324 4325 4326 4327 4328 4329
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	domain->agaw = width_to_agaw(adjust_width);

	domain->iommu_coherency = 0;
4330
	domain->iommu_snooping = 0;
4331
	domain->iommu_superpage = 0;
4332
	domain->max_addr = 0;
4333 4334

	/* always allocate the top pgd */
4335
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
4336 4337 4338 4339 4340 4341
	if (!domain->pgd)
		return -ENOMEM;
	domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
	return 0;
}

4342
static struct iommu_domain *intel_iommu_domain_alloc(unsigned type)
K
Kay, Allen M 已提交
4343
{
4344
	struct dmar_domain *dmar_domain;
4345 4346 4347 4348
	struct iommu_domain *domain;

	if (type != IOMMU_DOMAIN_UNMANAGED)
		return NULL;
K
Kay, Allen M 已提交
4349

4350
	dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
4351
	if (!dmar_domain) {
K
Kay, Allen M 已提交
4352
		printk(KERN_ERR
4353
			"intel_iommu_domain_init: dmar_domain == NULL\n");
4354
		return NULL;
K
Kay, Allen M 已提交
4355
	}
4356
	if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
K
Kay, Allen M 已提交
4357
		printk(KERN_ERR
4358
			"intel_iommu_domain_init() failed\n");
4359
		domain_exit(dmar_domain);
4360
		return NULL;
K
Kay, Allen M 已提交
4361
	}
4362
	domain_update_iommu_cap(dmar_domain);
4363

4364
	domain = &dmar_domain->domain;
4365 4366 4367 4368
	domain->geometry.aperture_start = 0;
	domain->geometry.aperture_end   = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
	domain->geometry.force_aperture = true;

4369
	return domain;
K
Kay, Allen M 已提交
4370 4371
}

4372
static void intel_iommu_domain_free(struct iommu_domain *domain)
K
Kay, Allen M 已提交
4373
{
4374
	domain_exit(to_dmar_domain(domain));
K
Kay, Allen M 已提交
4375 4376
}

4377 4378
static int intel_iommu_attach_device(struct iommu_domain *domain,
				     struct device *dev)
K
Kay, Allen M 已提交
4379
{
4380
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
4381 4382
	struct intel_iommu *iommu;
	int addr_width;
4383
	u8 bus, devfn;
4384

4385 4386 4387 4388 4389
	if (device_is_rmrr_locked(dev)) {
		dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement.  Contact your platform vendor.\n");
		return -EPERM;
	}

4390 4391
	/* normally dev is not mapped */
	if (unlikely(domain_context_mapped(dev))) {
4392 4393
		struct dmar_domain *old_domain;

4394
		old_domain = find_domain(dev);
4395
		if (old_domain) {
4396
			if (domain_type_is_vm_or_si(dmar_domain))
4397
				domain_remove_one_dev_info(old_domain, dev);
4398 4399
			else
				domain_remove_dev_info(old_domain);
4400 4401 4402 4403

			if (!domain_type_is_vm_or_si(old_domain) &&
			     list_empty(&old_domain->devices))
				domain_exit(old_domain);
4404 4405 4406
		}
	}

4407
	iommu = device_to_iommu(dev, &bus, &devfn);
4408 4409 4410 4411 4412
	if (!iommu)
		return -ENODEV;

	/* check if this iommu agaw is sufficient for max mapped address */
	addr_width = agaw_to_width(iommu->agaw);
4413 4414 4415 4416 4417
	if (addr_width > cap_mgaw(iommu->cap))
		addr_width = cap_mgaw(iommu->cap);

	if (dmar_domain->max_addr > (1LL << addr_width)) {
		printk(KERN_ERR "%s: iommu width (%d) is not "
4418
		       "sufficient for the mapped address (%llx)\n",
4419
		       __func__, addr_width, dmar_domain->max_addr);
4420 4421
		return -EFAULT;
	}
4422 4423 4424 4425 4426 4427 4428 4429 4430 4431
	dmar_domain->gaw = addr_width;

	/*
	 * Knock out extra levels of page tables if necessary
	 */
	while (iommu->agaw < dmar_domain->agaw) {
		struct dma_pte *pte;

		pte = dmar_domain->pgd;
		if (dma_pte_present(pte)) {
4432 4433
			dmar_domain->pgd = (struct dma_pte *)
				phys_to_virt(dma_pte_addr(pte));
4434
			free_pgtable_page(pte);
4435 4436 4437
		}
		dmar_domain->agaw--;
	}
4438

4439
	return domain_add_dev_info(dmar_domain, dev, CONTEXT_TT_MULTI_LEVEL);
K
Kay, Allen M 已提交
4440 4441
}

4442 4443
static void intel_iommu_detach_device(struct iommu_domain *domain,
				      struct device *dev)
K
Kay, Allen M 已提交
4444
{
4445
	domain_remove_one_dev_info(to_dmar_domain(domain), dev);
4446
}
4447

4448 4449
static int intel_iommu_map(struct iommu_domain *domain,
			   unsigned long iova, phys_addr_t hpa,
4450
			   size_t size, int iommu_prot)
4451
{
4452
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
4453
	u64 max_addr;
4454
	int prot = 0;
4455
	int ret;
4456

4457 4458 4459 4460
	if (iommu_prot & IOMMU_READ)
		prot |= DMA_PTE_READ;
	if (iommu_prot & IOMMU_WRITE)
		prot |= DMA_PTE_WRITE;
4461 4462
	if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
		prot |= DMA_PTE_SNP;
4463

4464
	max_addr = iova + size;
4465
	if (dmar_domain->max_addr < max_addr) {
4466 4467 4468
		u64 end;

		/* check if minimum agaw is sufficient for mapped address */
4469
		end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
4470
		if (end < max_addr) {
4471
			printk(KERN_ERR "%s: iommu width (%d) is not "
4472
			       "sufficient for the mapped address (%llx)\n",
4473
			       __func__, dmar_domain->gaw, max_addr);
4474 4475
			return -EFAULT;
		}
4476
		dmar_domain->max_addr = max_addr;
4477
	}
4478 4479
	/* Round up size to next multiple of PAGE_SIZE, if it and
	   the low bits of hpa would take us onto the next page */
4480
	size = aligned_nrpages(hpa, size);
4481 4482
	ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
				 hpa >> VTD_PAGE_SHIFT, size, prot);
4483
	return ret;
K
Kay, Allen M 已提交
4484 4485
}

4486
static size_t intel_iommu_unmap(struct iommu_domain *domain,
4487
				unsigned long iova, size_t size)
K
Kay, Allen M 已提交
4488
{
4489
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
4490 4491 4492 4493 4494
	struct page *freelist = NULL;
	struct intel_iommu *iommu;
	unsigned long start_pfn, last_pfn;
	unsigned int npages;
	int iommu_id, num, ndomains, level = 0;
4495 4496 4497 4498 4499 4500 4501 4502

	/* Cope with horrid API which requires us to unmap more than the
	   size argument if it happens to be a large-page mapping. */
	if (!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level))
		BUG();

	if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
		size = VTD_PAGE_SIZE << level_to_offset_bits(level);
4503

4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526
	start_pfn = iova >> VTD_PAGE_SHIFT;
	last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;

	freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);

	npages = last_pfn - start_pfn + 1;

	for_each_set_bit(iommu_id, dmar_domain->iommu_bmp, g_num_of_iommus) {
               iommu = g_iommus[iommu_id];

               /*
                * find bit position of dmar_domain
                */
               ndomains = cap_ndoms(iommu->cap);
               for_each_set_bit(num, iommu->domain_ids, ndomains) {
                       if (iommu->domains[num] == dmar_domain)
                               iommu_flush_iotlb_psi(iommu, num, start_pfn,
						     npages, !freelist, 0);
	       }

	}

	dma_free_pagelist(freelist);
4527

4528 4529
	if (dmar_domain->max_addr == iova + size)
		dmar_domain->max_addr = iova;
4530

4531
	return size;
K
Kay, Allen M 已提交
4532 4533
}

4534
static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
4535
					    dma_addr_t iova)
K
Kay, Allen M 已提交
4536
{
4537
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
K
Kay, Allen M 已提交
4538
	struct dma_pte *pte;
4539
	int level = 0;
4540
	u64 phys = 0;
K
Kay, Allen M 已提交
4541

4542
	pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
K
Kay, Allen M 已提交
4543
	if (pte)
4544
		phys = dma_pte_addr(pte);
K
Kay, Allen M 已提交
4545

4546
	return phys;
K
Kay, Allen M 已提交
4547
}
4548

4549
static bool intel_iommu_capable(enum iommu_cap cap)
S
Sheng Yang 已提交
4550 4551
{
	if (cap == IOMMU_CAP_CACHE_COHERENCY)
4552
		return domain_update_iommu_snooping(NULL) == 1;
4553
	if (cap == IOMMU_CAP_INTR_REMAP)
4554
		return irq_remapping_enabled == 1;
S
Sheng Yang 已提交
4555

4556
	return false;
S
Sheng Yang 已提交
4557 4558
}

4559 4560
static int intel_iommu_add_device(struct device *dev)
{
4561
	struct intel_iommu *iommu;
4562
	struct iommu_group *group;
4563
	u8 bus, devfn;
4564

4565 4566
	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
4567 4568
		return -ENODEV;

4569
	iommu_device_link(iommu->iommu_dev, dev);
4570

4571
	group = iommu_group_get_for_dev(dev);
4572

4573 4574
	if (IS_ERR(group))
		return PTR_ERR(group);
4575

4576
	iommu_group_put(group);
4577
	return 0;
4578
}
4579

4580 4581
static void intel_iommu_remove_device(struct device *dev)
{
4582 4583 4584 4585 4586 4587 4588
	struct intel_iommu *iommu;
	u8 bus, devfn;

	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return;

4589
	iommu_group_remove_device(dev);
4590 4591

	iommu_device_unlink(iommu->iommu_dev, dev);
4592 4593
}

4594
static const struct iommu_ops intel_iommu_ops = {
4595
	.capable	= intel_iommu_capable,
4596 4597
	.domain_alloc	= intel_iommu_domain_alloc,
	.domain_free	= intel_iommu_domain_free,
4598 4599
	.attach_dev	= intel_iommu_attach_device,
	.detach_dev	= intel_iommu_detach_device,
4600 4601
	.map		= intel_iommu_map,
	.unmap		= intel_iommu_unmap,
O
Olav Haugan 已提交
4602
	.map_sg		= default_iommu_map_sg,
4603
	.iova_to_phys	= intel_iommu_iova_to_phys,
4604 4605
	.add_device	= intel_iommu_add_device,
	.remove_device	= intel_iommu_remove_device,
4606
	.pgsize_bitmap	= INTEL_IOMMU_PGSIZES,
4607
};
4608

4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623
static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
{
	/* G4x/GM45 integrated gfx dmar support is totally busted. */
	printk(KERN_INFO "DMAR: Disabling IOMMU for graphics on this chipset\n");
	dmar_map_gfx = 0;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);

4624
static void quirk_iommu_rwbf(struct pci_dev *dev)
4625 4626 4627
{
	/*
	 * Mobile 4 Series Chipset neglects to set RWBF capability,
4628
	 * but needs it. Same seems to hold for the desktop versions.
4629 4630 4631 4632 4633 4634
	 */
	printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
	rwbf_quirk = 1;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
4635 4636 4637 4638 4639 4640
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
4641

4642 4643 4644 4645 4646 4647 4648 4649 4650 4651
#define GGC 0x52
#define GGC_MEMORY_SIZE_MASK	(0xf << 8)
#define GGC_MEMORY_SIZE_NONE	(0x0 << 8)
#define GGC_MEMORY_SIZE_1M	(0x1 << 8)
#define GGC_MEMORY_SIZE_2M	(0x3 << 8)
#define GGC_MEMORY_VT_ENABLED	(0x8 << 8)
#define GGC_MEMORY_SIZE_2M_VT	(0x9 << 8)
#define GGC_MEMORY_SIZE_3M_VT	(0xa << 8)
#define GGC_MEMORY_SIZE_4M_VT	(0xb << 8)

4652
static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
4653 4654 4655
{
	unsigned short ggc;

4656
	if (pci_read_config_word(dev, GGC, &ggc))
4657 4658
		return;

4659
	if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
4660 4661
		printk(KERN_INFO "DMAR: BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
		dmar_map_gfx = 0;
4662 4663 4664 4665 4666
	} else if (dmar_map_gfx) {
		/* we have to ensure the gfx device is idle before we flush */
		printk(KERN_INFO "DMAR: Disabling batched IOTLB flush on Ironlake\n");
		intel_iommu_strict = 1;
       }
4667 4668 4669 4670 4671 4672
}
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);

4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729
/* On Tylersburg chipsets, some BIOSes have been known to enable the
   ISOCH DMAR unit for the Azalia sound device, but not give it any
   TLB entries, which causes it to deadlock. Check for that.  We do
   this in a function called from init_dmars(), instead of in a PCI
   quirk, because we don't want to print the obnoxious "BIOS broken"
   message if VT-d is actually disabled.
*/
static void __init check_tylersburg_isoch(void)
{
	struct pci_dev *pdev;
	uint32_t vtisochctrl;

	/* If there's no Azalia in the system anyway, forget it. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
	if (!pdev)
		return;
	pci_dev_put(pdev);

	/* System Management Registers. Might be hidden, in which case
	   we can't do the sanity check. But that's OK, because the
	   known-broken BIOSes _don't_ actually hide it, so far. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
	if (!pdev)
		return;

	if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
		pci_dev_put(pdev);
		return;
	}

	pci_dev_put(pdev);

	/* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
	if (vtisochctrl & 1)
		return;

	/* Drop all bits other than the number of TLB entries */
	vtisochctrl &= 0x1c;

	/* If we have the recommended number of TLB entries (16), fine. */
	if (vtisochctrl == 0x10)
		return;

	/* Zero TLB entries? You get to ride the short bus to school. */
	if (!vtisochctrl) {
		WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		iommu_identity_mapping |= IDENTMAP_AZALIA;
		return;
	}
	
	printk(KERN_WARNING "DMAR: Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
	       vtisochctrl);
}