intel-iommu.c 137.1 KB
Newer Older
1
/*
2
 * Copyright © 2006-2014 Intel Corporation.
3 4 5 6 7 8 9 10 11 12
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
13 14 15 16 17
 * Authors: David Woodhouse <dwmw2@infradead.org>,
 *          Ashok Raj <ashok.raj@intel.com>,
 *          Shaohua Li <shaohua.li@intel.com>,
 *          Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
 *          Fenghua Yu <fenghua.yu@intel.com>
J
Joerg Roedel 已提交
18
 *          Joerg Roedel <jroedel@suse.de>
19 20
 */

J
Joerg Roedel 已提交
21
#define pr_fmt(fmt)     "DMAR: " fmt
22
#define dev_fmt(fmt)    pr_fmt(fmt)
J
Joerg Roedel 已提交
23

24 25
#include <linux/init.h>
#include <linux/bitmap.h>
M
mark gross 已提交
26
#include <linux/debugfs.h>
27
#include <linux/export.h>
28 29 30 31 32 33 34 35
#include <linux/slab.h>
#include <linux/irq.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
#include <linux/pci.h>
#include <linux/dmar.h>
#include <linux/dma-mapping.h>
#include <linux/mempool.h>
36
#include <linux/memory.h>
37
#include <linux/cpu.h>
M
mark gross 已提交
38
#include <linux/timer.h>
39
#include <linux/io.h>
K
Kay, Allen M 已提交
40
#include <linux/iova.h>
41
#include <linux/iommu.h>
K
Kay, Allen M 已提交
42
#include <linux/intel-iommu.h>
43
#include <linux/syscore_ops.h>
44
#include <linux/tboot.h>
45
#include <linux/dmi.h>
46
#include <linux/pci-ats.h>
T
Tejun Heo 已提交
47
#include <linux/memblock.h>
A
Akinobu Mita 已提交
48
#include <linux/dma-contiguous.h>
49
#include <linux/dma-direct.h>
50
#include <linux/crash_dump.h>
51
#include <asm/irq_remapping.h>
52
#include <asm/cacheflush.h>
53
#include <asm/iommu.h>
54

55
#include "irq_remapping.h"
L
Lu Baolu 已提交
56
#include "intel-pasid.h"
57

F
Fenghua Yu 已提交
58 59 60
#define ROOT_SIZE		VTD_PAGE_SIZE
#define CONTEXT_SIZE		VTD_PAGE_SIZE

61
#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
62
#define IS_USB_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
63
#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
64
#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
65 66 67 68 69

#define IOAPIC_RANGE_START	(0xfee00000)
#define IOAPIC_RANGE_END	(0xfeefffff)
#define IOVA_START_ADDR		(0x1000)

70
#define DEFAULT_DOMAIN_ADDRESS_WIDTH 57
71

F
Fenghua Yu 已提交
72
#define MAX_AGAW_WIDTH 64
73
#define MAX_AGAW_PFN_WIDTH	(MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
F
Fenghua Yu 已提交
74

75 76 77 78 79 80 81 82
#define __DOMAIN_MAX_PFN(gaw)  ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)

/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
   to match. That way, we can use 'unsigned long' for PFNs with impunity. */
#define DOMAIN_MAX_PFN(gaw)	((unsigned long) min_t(uint64_t, \
				__DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
#define DOMAIN_MAX_ADDR(gaw)	(((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
83

84 85 86
/* IO virtual address start page frame number */
#define IOVA_START_PFN		(1)

87
#define IOVA_PFN(addr)		((addr) >> PAGE_SHIFT)
M
mark gross 已提交
88

89 90 91 92
/* page table handling */
#define LEVEL_STRIDE		(9)
#define LEVEL_MASK		(((u64)1 << LEVEL_STRIDE) - 1)

93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110
/*
 * This bitmap is used to advertise the page sizes our hardware support
 * to the IOMMU core, which will then use this information to split
 * physically contiguous memory regions it is mapping into page sizes
 * that we support.
 *
 * Traditionally the IOMMU core just handed us the mappings directly,
 * after making sure the size is an order of a 4KiB page and that the
 * mapping has natural alignment.
 *
 * To retain this behavior, we currently advertise that we support
 * all page sizes that are an order of 4KiB.
 *
 * If at some point we'd like to utilize the IOMMU core's new behavior,
 * we could change this to advertise the real page sizes we support.
 */
#define INTEL_IOMMU_PGSIZES	(~0xFFFUL)

111 112 113 114 115 116 117
static inline int agaw_to_level(int agaw)
{
	return agaw + 2;
}

static inline int agaw_to_width(int agaw)
{
118
	return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
119 120 121 122
}

static inline int width_to_agaw(int width)
{
123
	return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149
}

static inline unsigned int level_to_offset_bits(int level)
{
	return (level - 1) * LEVEL_STRIDE;
}

static inline int pfn_level_offset(unsigned long pfn, int level)
{
	return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
}

static inline unsigned long level_mask(int level)
{
	return -1UL << level_to_offset_bits(level);
}

static inline unsigned long level_size(int level)
{
	return 1UL << level_to_offset_bits(level);
}

static inline unsigned long align_to_level(unsigned long pfn, int level)
{
	return (pfn + level_size(level) - 1) & level_mask(level);
}
150

151 152
static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
{
153
	return  1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
154 155
}

156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175
/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
   are never going to work. */
static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
{
	return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
}

static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
{
	return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
}
static inline unsigned long page_to_dma_pfn(struct page *pg)
{
	return mm_to_dma_pfn(page_to_pfn(pg));
}
static inline unsigned long virt_to_dma_pfn(void *p)
{
	return page_to_dma_pfn(virt_to_page(p));
}

W
Weidong Han 已提交
176 177 178
/* global iommu list, set NULL for ignored DMAR units */
static struct intel_iommu **g_iommus;

179
static void __init check_tylersburg_isoch(void);
180 181
static int rwbf_quirk;

182 183 184 185 186
/*
 * set to 1 to panic kernel if can't successfully enable VT-d
 * (used when kernel is launched w/ TXT)
 */
static int force_on = 0;
187
int intel_iommu_tboot_noforce;
188
static int no_platform_optin;
189

190 191
#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))

192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
/*
 * Take a root_entry and return the Lower Context Table Pointer (LCTP)
 * if marked present.
 */
static phys_addr_t root_entry_lctp(struct root_entry *re)
{
	if (!(re->lo & 1))
		return 0;

	return re->lo & VTD_PAGE_MASK;
}

/*
 * Take a root_entry and return the Upper Context Table Pointer (UCTP)
 * if marked present.
 */
static phys_addr_t root_entry_uctp(struct root_entry *re)
{
	if (!(re->hi & 1))
		return 0;
212

213 214
	return re->hi & VTD_PAGE_MASK;
}
215

216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236
static inline void context_clear_pasid_enable(struct context_entry *context)
{
	context->lo &= ~(1ULL << 11);
}

static inline bool context_pasid_enabled(struct context_entry *context)
{
	return !!(context->lo & (1ULL << 11));
}

static inline void context_set_copied(struct context_entry *context)
{
	context->hi |= (1ull << 3);
}

static inline bool context_copied(struct context_entry *context)
{
	return !!(context->hi & (1ULL << 3));
}

static inline bool __context_present(struct context_entry *context)
237 238 239
{
	return (context->lo & 1);
}
240

241
bool context_present(struct context_entry *context)
242 243 244 245 246 247
{
	return context_pasid_enabled(context) ?
	     __context_present(context) :
	     __context_present(context) && !context_copied(context);
}

248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267
static inline void context_set_present(struct context_entry *context)
{
	context->lo |= 1;
}

static inline void context_set_fault_enable(struct context_entry *context)
{
	context->lo &= (((u64)-1) << 2) | 1;
}

static inline void context_set_translation_type(struct context_entry *context,
						unsigned long value)
{
	context->lo &= (((u64)-1) << 4) | 3;
	context->lo |= (value & 3) << 2;
}

static inline void context_set_address_root(struct context_entry *context,
					    unsigned long value)
{
268
	context->lo &= ~VTD_PAGE_MASK;
269 270 271 272 273 274 275 276 277 278 279 280 281 282 283
	context->lo |= value & VTD_PAGE_MASK;
}

static inline void context_set_address_width(struct context_entry *context,
					     unsigned long value)
{
	context->hi |= value & 7;
}

static inline void context_set_domain_id(struct context_entry *context,
					 unsigned long value)
{
	context->hi |= (value & ((1 << 16) - 1)) << 8;
}

284 285 286 287 288
static inline int context_domain_id(struct context_entry *c)
{
	return((c->hi >> 8) & 0xffff);
}

289 290 291 292 293
static inline void context_clear_entry(struct context_entry *context)
{
	context->lo = 0;
	context->hi = 0;
}
294

295 296 297 298 299 300
/*
 * This domain is a statically identity mapping domain.
 *	1. This domain creats a static 1:1 mapping to all usable memory.
 * 	2. It maps to each iommu if successful.
 *	3. Each iommu mapps to this domain if successful.
 */
301 302
static struct dmar_domain *si_domain;
static int hw_pass_through = 1;
303

304 305
/*
 * Domain represents a virtual machine, more than one devices
306 307
 * across iommus may be owned in one domain, e.g. kvm guest.
 */
308
#define DOMAIN_FLAG_VIRTUAL_MACHINE	(1 << 0)
309

310
/* si_domain contains mulitple devices */
311
#define DOMAIN_FLAG_STATIC_IDENTITY	(1 << 1)
312

313 314 315 316
#define for_each_domain_iommu(idx, domain)			\
	for (idx = 0; idx < g_num_of_iommus; idx++)		\
		if (domain->iommu_refcnt[idx])

317 318 319 320 321
struct dmar_rmrr_unit {
	struct list_head list;		/* list of rmrr units	*/
	struct acpi_dmar_header *hdr;	/* ACPI header		*/
	u64	base_address;		/* reserved base address*/
	u64	end_address;		/* reserved end address */
322
	struct dmar_dev_scope *devices;	/* target devices */
323
	int	devices_cnt;		/* target device count */
324
	struct iommu_resv_region *resv; /* reserved region handle */
325 326 327 328 329
};

struct dmar_atsr_unit {
	struct list_head list;		/* list of ATSR units */
	struct acpi_dmar_header *hdr;	/* ACPI header */
330
	struct dmar_dev_scope *devices;	/* target devices */
331 332 333 334 335 336 337 338 339 340
	int devices_cnt;		/* target device count */
	u8 include_all:1;		/* include all ports */
};

static LIST_HEAD(dmar_atsr_units);
static LIST_HEAD(dmar_rmrr_units);

#define for_each_rmrr_units(rmrr) \
	list_for_each_entry(rmrr, &dmar_rmrr_units, list)

M
mark gross 已提交
341 342 343
/* bitmap for indexing intel_iommus */
static int g_num_of_iommus;

344
static void domain_exit(struct dmar_domain *domain);
345
static void domain_remove_dev_info(struct dmar_domain *domain);
346
static void dmar_remove_one_dev_info(struct device *dev);
347
static void __dmar_remove_one_dev_info(struct device_domain_info *info);
348 349
static void domain_context_clear(struct intel_iommu *iommu,
				 struct device *dev);
350 351
static int domain_detach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu);
352

353
#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
354 355 356
int dmar_disabled = 0;
#else
int dmar_disabled = 1;
357
#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
358

359 360 361
int intel_iommu_enabled = 0;
EXPORT_SYMBOL_GPL(intel_iommu_enabled);

362
static int dmar_map_gfx = 1;
363
static int dmar_forcedac;
M
mark gross 已提交
364
static int intel_iommu_strict;
365
static int intel_iommu_superpage = 1;
366
static int intel_iommu_sm = 1;
367
static int iommu_identity_mapping;
368

369 370 371
#define IDENTMAP_ALL		1
#define IDENTMAP_GFX		2
#define IDENTMAP_AZALIA		4
372

373 374 375
#define sm_supported(iommu)	(intel_iommu_sm && ecap_smts((iommu)->ecap))
#define pasid_supported(iommu)	(sm_supported(iommu) &&			\
				 ecap_pasid((iommu)->ecap))
376

377 378 379
int intel_iommu_gfx_mapped;
EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);

380 381 382 383
#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
static DEFINE_SPINLOCK(device_domain_lock);
static LIST_HEAD(device_domain_list);

384 385
/*
 * Iterate over elements in device_domain_list and call the specified
386
 * callback @fn against each element.
387 388 389 390 391
 */
int for_each_device_domain(int (*fn)(struct device_domain_info *info,
				     void *data), void *data)
{
	int ret = 0;
392
	unsigned long flags;
393 394
	struct device_domain_info *info;

395
	spin_lock_irqsave(&device_domain_lock, flags);
396 397
	list_for_each_entry(info, &device_domain_list, global) {
		ret = fn(info, data);
398 399
		if (ret) {
			spin_unlock_irqrestore(&device_domain_lock, flags);
400
			return ret;
401
		}
402
	}
403
	spin_unlock_irqrestore(&device_domain_lock, flags);
404 405 406 407

	return 0;
}

408
const struct iommu_ops intel_iommu_ops;
409

410 411 412 413 414
static bool translation_pre_enabled(struct intel_iommu *iommu)
{
	return (iommu->flags & VTD_FLAG_TRANS_PRE_ENABLED);
}

415 416 417 418 419
static void clear_translation_pre_enabled(struct intel_iommu *iommu)
{
	iommu->flags &= ~VTD_FLAG_TRANS_PRE_ENABLED;
}

420 421 422 423 424 425 426 427 428
static void init_translation_status(struct intel_iommu *iommu)
{
	u32 gsts;

	gsts = readl(iommu->reg + DMAR_GSTS_REG);
	if (gsts & DMA_GSTS_TES)
		iommu->flags |= VTD_FLAG_TRANS_PRE_ENABLED;
}

429 430 431 432 433 434
/* Convert generic 'struct iommu_domain to private struct dmar_domain */
static struct dmar_domain *to_dmar_domain(struct iommu_domain *dom)
{
	return container_of(dom, struct dmar_domain, domain);
}

435 436 437 438 439
static int __init intel_iommu_setup(char *str)
{
	if (!str)
		return -EINVAL;
	while (*str) {
440 441
		if (!strncmp(str, "on", 2)) {
			dmar_disabled = 0;
J
Joerg Roedel 已提交
442
			pr_info("IOMMU enabled\n");
443
		} else if (!strncmp(str, "off", 3)) {
444
			dmar_disabled = 1;
445
			no_platform_optin = 1;
J
Joerg Roedel 已提交
446
			pr_info("IOMMU disabled\n");
447 448
		} else if (!strncmp(str, "igfx_off", 8)) {
			dmar_map_gfx = 0;
J
Joerg Roedel 已提交
449
			pr_info("Disable GFX device mapping\n");
450
		} else if (!strncmp(str, "forcedac", 8)) {
J
Joerg Roedel 已提交
451
			pr_info("Forcing DAC for PCI devices\n");
452
			dmar_forcedac = 1;
M
mark gross 已提交
453
		} else if (!strncmp(str, "strict", 6)) {
J
Joerg Roedel 已提交
454
			pr_info("Disable batched IOTLB flush\n");
M
mark gross 已提交
455
			intel_iommu_strict = 1;
456
		} else if (!strncmp(str, "sp_off", 6)) {
J
Joerg Roedel 已提交
457
			pr_info("Disable supported super page\n");
458
			intel_iommu_superpage = 0;
459 460 461
		} else if (!strncmp(str, "sm_off", 6)) {
			pr_info("Intel-IOMMU: disable scalable mode support\n");
			intel_iommu_sm = 0;
462 463 464 465
		} else if (!strncmp(str, "tboot_noforce", 13)) {
			printk(KERN_INFO
				"Intel-IOMMU: not forcing on after tboot. This could expose security risk for tboot\n");
			intel_iommu_tboot_noforce = 1;
466 467 468 469 470 471 472 473 474 475 476 477 478
		}

		str += strcspn(str, ",");
		while (*str == ',')
			str++;
	}
	return 0;
}
__setup("intel_iommu=", intel_iommu_setup);

static struct kmem_cache *iommu_domain_cache;
static struct kmem_cache *iommu_devinfo_cache;

479 480
static struct dmar_domain* get_iommu_domain(struct intel_iommu *iommu, u16 did)
{
481 482 483 484 485 486 487 488
	struct dmar_domain **domains;
	int idx = did >> 8;

	domains = iommu->domains[idx];
	if (!domains)
		return NULL;

	return domains[did & 0xff];
489 490 491 492 493
}

static void set_iommu_domain(struct intel_iommu *iommu, u16 did,
			     struct dmar_domain *domain)
{
494 495 496 497 498 499 500 501 502 503 504 505 506
	struct dmar_domain **domains;
	int idx = did >> 8;

	if (!iommu->domains[idx]) {
		size_t size = 256 * sizeof(struct dmar_domain *);
		iommu->domains[idx] = kzalloc(size, GFP_ATOMIC);
	}

	domains = iommu->domains[idx];
	if (WARN_ON(!domains))
		return;
	else
		domains[did & 0xff] = domain;
507 508
}

509
void *alloc_pgtable_page(int node)
510
{
511 512
	struct page *page;
	void *vaddr = NULL;
513

514 515 516
	page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
	if (page)
		vaddr = page_address(page);
517
	return vaddr;
518 519
}

520
void free_pgtable_page(void *vaddr)
521 522 523 524 525 526
{
	free_page((unsigned long)vaddr);
}

static inline void *alloc_domain_mem(void)
{
527
	return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
528 529
}

K
Kay, Allen M 已提交
530
static void free_domain_mem(void *vaddr)
531 532 533 534 535 536
{
	kmem_cache_free(iommu_domain_cache, vaddr);
}

static inline void * alloc_devinfo_mem(void)
{
537
	return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
538 539 540 541 542 543 544
}

static inline void free_devinfo_mem(void *vaddr)
{
	kmem_cache_free(iommu_devinfo_cache, vaddr);
}

545 546 547 548 549
static inline int domain_type_is_vm(struct dmar_domain *domain)
{
	return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
}

550 551 552 553 554
static inline int domain_type_is_si(struct dmar_domain *domain)
{
	return domain->flags & DOMAIN_FLAG_STATIC_IDENTITY;
}

555 556 557 558 559
static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
{
	return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
				DOMAIN_FLAG_STATIC_IDENTITY);
}
W
Weidong Han 已提交
560

561 562 563 564 565 566 567 568
static inline int domain_pfn_supported(struct dmar_domain *domain,
				       unsigned long pfn)
{
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;

	return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
}

F
Fenghua Yu 已提交
569
static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
W
Weidong Han 已提交
570 571 572 573 574
{
	unsigned long sagaw;
	int agaw = -1;

	sagaw = cap_sagaw(iommu->cap);
F
Fenghua Yu 已提交
575
	for (agaw = width_to_agaw(max_gaw);
W
Weidong Han 已提交
576 577 578 579 580 581 582 583
	     agaw >= 0; agaw--) {
		if (test_bit(agaw, &sagaw))
			break;
	}

	return agaw;
}

F
Fenghua Yu 已提交
584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601
/*
 * Calculate max SAGAW for each iommu.
 */
int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
}

/*
 * calculate agaw for each iommu.
 * "SAGAW" may be different across iommus, use a default agaw, and
 * get a supported less agaw for iommus that don't support the default agaw.
 */
int iommu_calculate_agaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
}

602
/* This functionin only returns single iommu in a domain */
603
struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
604 605 606
{
	int iommu_id;

607
	/* si_domain and vm domain should not get here. */
608
	BUG_ON(domain_type_is_vm_or_si(domain));
609 610 611
	for_each_domain_iommu(iommu_id, domain)
		break;

612 613 614 615 616 617
	if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
		return NULL;

	return g_iommus[iommu_id];
}

W
Weidong Han 已提交
618 619
static void domain_update_iommu_coherency(struct dmar_domain *domain)
{
620 621
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
622 623
	bool found = false;
	int i;
624

625
	domain->iommu_coherency = 1;
W
Weidong Han 已提交
626

627
	for_each_domain_iommu(i, domain) {
628
		found = true;
W
Weidong Han 已提交
629 630 631 632 633
		if (!ecap_coherent(g_iommus[i]->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
634 635 636 637 638 639 640 641 642 643 644 645
	if (found)
		return;

	/* No hardware attached; use lowest common denominator */
	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (!ecap_coherent(iommu->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
	rcu_read_unlock();
W
Weidong Han 已提交
646 647
}

648
static int domain_update_iommu_snooping(struct intel_iommu *skip)
649
{
650 651 652
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	int ret = 1;
653

654 655 656 657 658 659 660
	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (iommu != skip) {
			if (!ecap_sc_support(iommu->ecap)) {
				ret = 0;
				break;
			}
661 662
		}
	}
663 664 665
	rcu_read_unlock();

	return ret;
666 667
}

668
static int domain_update_iommu_superpage(struct intel_iommu *skip)
669
{
670
	struct dmar_drhd_unit *drhd;
671
	struct intel_iommu *iommu;
672
	int mask = 0xf;
673 674

	if (!intel_iommu_superpage) {
675
		return 0;
676 677
	}

678
	/* set iommu_superpage to the smallest common denominator */
679
	rcu_read_lock();
680
	for_each_active_iommu(iommu, drhd) {
681 682 683 684
		if (iommu != skip) {
			mask &= cap_super_page_val(iommu->cap);
			if (!mask)
				break;
685 686
		}
	}
687 688
	rcu_read_unlock();

689
	return fls(mask);
690 691
}

692 693 694 695
/* Some capabilities may be different across iommus */
static void domain_update_iommu_cap(struct dmar_domain *domain)
{
	domain_update_iommu_coherency(domain);
696 697
	domain->iommu_snooping = domain_update_iommu_snooping(NULL);
	domain->iommu_superpage = domain_update_iommu_superpage(NULL);
698 699
}

700 701
struct context_entry *iommu_context_addr(struct intel_iommu *iommu, u8 bus,
					 u8 devfn, int alloc)
702 703 704 705 706
{
	struct root_entry *root = &iommu->root_entry[bus];
	struct context_entry *context;
	u64 *entry;

707
	entry = &root->lo;
708
	if (sm_supported(iommu)) {
709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733
		if (devfn >= 0x80) {
			devfn -= 0x80;
			entry = &root->hi;
		}
		devfn *= 2;
	}
	if (*entry & 1)
		context = phys_to_virt(*entry & VTD_PAGE_MASK);
	else {
		unsigned long phy_addr;
		if (!alloc)
			return NULL;

		context = alloc_pgtable_page(iommu->node);
		if (!context)
			return NULL;

		__iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
		phy_addr = virt_to_phys((void *)context);
		*entry = phy_addr | 1;
		__iommu_flush_cache(iommu, entry, sizeof(*entry));
	}
	return &context[devfn];
}

734 735 736 737 738
static int iommu_dummy(struct device *dev)
{
	return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
}

739
static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
740 741
{
	struct dmar_drhd_unit *drhd = NULL;
742
	struct intel_iommu *iommu;
743 744
	struct device *tmp;
	struct pci_dev *ptmp, *pdev = NULL;
745
	u16 segment = 0;
746 747
	int i;

748 749 750
	if (iommu_dummy(dev))
		return NULL;

751
	if (dev_is_pci(dev)) {
752 753
		struct pci_dev *pf_pdev;

754
		pdev = to_pci_dev(dev);
755 756 757 758 759 760 761

#ifdef CONFIG_X86
		/* VMD child devices currently cannot be handled individually */
		if (is_vmd(pdev->bus))
			return NULL;
#endif

762 763 764 765
		/* VFs aren't listed in scope tables; we need to look up
		 * the PF instead to find the IOMMU. */
		pf_pdev = pci_physfn(pdev);
		dev = &pf_pdev->dev;
766
		segment = pci_domain_nr(pdev->bus);
767
	} else if (has_acpi_companion(dev))
768 769
		dev = &ACPI_COMPANION(dev)->dev;

770
	rcu_read_lock();
771
	for_each_active_iommu(iommu, drhd) {
772
		if (pdev && segment != drhd->segment)
773
			continue;
774

775
		for_each_active_dev_scope(drhd->devices,
776 777
					  drhd->devices_cnt, i, tmp) {
			if (tmp == dev) {
778 779 780 781
				/* For a VF use its original BDF# not that of the PF
				 * which we used for the IOMMU lookup. Strictly speaking
				 * we could do this for all PCI devices; we only need to
				 * get the BDF# from the scope table for ACPI matches. */
782
				if (pdev && pdev->is_virtfn)
783 784
					goto got_pdev;

785 786
				*bus = drhd->devices[i].bus;
				*devfn = drhd->devices[i].devfn;
787
				goto out;
788 789 790 791 792 793 794 795 796 797
			}

			if (!pdev || !dev_is_pci(tmp))
				continue;

			ptmp = to_pci_dev(tmp);
			if (ptmp->subordinate &&
			    ptmp->subordinate->number <= pdev->bus->number &&
			    ptmp->subordinate->busn_res.end >= pdev->bus->number)
				goto got_pdev;
798
		}
799

800 801 802 803
		if (pdev && drhd->include_all) {
		got_pdev:
			*bus = pdev->bus->number;
			*devfn = pdev->devfn;
804
			goto out;
805
		}
806
	}
807
	iommu = NULL;
808
 out:
809
	rcu_read_unlock();
810

811
	return iommu;
812 813
}

W
Weidong Han 已提交
814 815 816 817 818 819 820
static void domain_flush_cache(struct dmar_domain *domain,
			       void *addr, int size)
{
	if (!domain->iommu_coherency)
		clflush_cache_range(addr, size);
}

821 822 823
static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct context_entry *context;
824
	int ret = 0;
825 826 827
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
828 829 830
	context = iommu_context_addr(iommu, bus, devfn, 0);
	if (context)
		ret = context_present(context);
831 832 833 834 835 836 837 838 839 840 841 842 843 844 845
	spin_unlock_irqrestore(&iommu->lock, flags);
	return ret;
}

static void free_context_table(struct intel_iommu *iommu)
{
	int i;
	unsigned long flags;
	struct context_entry *context;

	spin_lock_irqsave(&iommu->lock, flags);
	if (!iommu->root_entry) {
		goto out;
	}
	for (i = 0; i < ROOT_ENTRY_NR; i++) {
846
		context = iommu_context_addr(iommu, i, 0, 0);
847 848
		if (context)
			free_pgtable_page(context);
849

850
		if (!sm_supported(iommu))
851 852 853 854 855 856
			continue;

		context = iommu_context_addr(iommu, i, 0x80, 0);
		if (context)
			free_pgtable_page(context);

857 858 859 860 861 862 863
	}
	free_pgtable_page(iommu->root_entry);
	iommu->root_entry = NULL;
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
}

864
static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
865
				      unsigned long pfn, int *target_level)
866
{
867
	struct dma_pte *parent, *pte;
868
	int level = agaw_to_level(domain->agaw);
869
	int offset;
870 871

	BUG_ON(!domain->pgd);
872

873
	if (!domain_pfn_supported(domain, pfn))
874 875 876
		/* Address beyond IOMMU's addressing capabilities. */
		return NULL;

877 878
	parent = domain->pgd;

879
	while (1) {
880 881
		void *tmp_page;

882
		offset = pfn_level_offset(pfn, level);
883
		pte = &parent[offset];
884
		if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
885
			break;
886
		if (level == *target_level)
887 888
			break;

889
		if (!dma_pte_present(pte)) {
890 891
			uint64_t pteval;

892
			tmp_page = alloc_pgtable_page(domain->nid);
893

894
			if (!tmp_page)
895
				return NULL;
896

897
			domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
898
			pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
899
			if (cmpxchg64(&pte->val, 0ULL, pteval))
900 901
				/* Someone else set it while we were thinking; use theirs. */
				free_pgtable_page(tmp_page);
902
			else
903
				domain_flush_cache(domain, pte, sizeof(*pte));
904
		}
905 906 907
		if (level == 1)
			break;

908
		parent = phys_to_virt(dma_pte_addr(pte));
909 910 911
		level--;
	}

912 913 914
	if (!*target_level)
		*target_level = level;

915 916 917
	return pte;
}

918

919
/* return address's pte at specific level */
920 921
static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
					 unsigned long pfn,
922
					 int level, int *large_page)
923
{
924
	struct dma_pte *parent, *pte;
925 926 927 928 929
	int total = agaw_to_level(domain->agaw);
	int offset;

	parent = domain->pgd;
	while (level <= total) {
930
		offset = pfn_level_offset(pfn, total);
931 932 933 934
		pte = &parent[offset];
		if (level == total)
			return pte;

935 936
		if (!dma_pte_present(pte)) {
			*large_page = total;
937
			break;
938 939
		}

940
		if (dma_pte_superpage(pte)) {
941 942 943 944
			*large_page = total;
			return pte;
		}

945
		parent = phys_to_virt(dma_pte_addr(pte));
946 947 948 949 950 951
		total--;
	}
	return NULL;
}

/* clear last level pte, a tlb flush should be followed */
952
static void dma_pte_clear_range(struct dmar_domain *domain,
953 954
				unsigned long start_pfn,
				unsigned long last_pfn)
955
{
956
	unsigned int large_page;
957
	struct dma_pte *first_pte, *pte;
958

959 960
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
961
	BUG_ON(start_pfn > last_pfn);
962

963
	/* we don't need lock here; nobody else touches the iova range */
964
	do {
965 966
		large_page = 1;
		first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
967
		if (!pte) {
968
			start_pfn = align_to_level(start_pfn + 1, large_page + 1);
969 970
			continue;
		}
971
		do {
972
			dma_clear_pte(pte);
973
			start_pfn += lvl_to_nr_pages(large_page);
974
			pte++;
975 976
		} while (start_pfn <= last_pfn && !first_pte_in_page(pte));

977 978
		domain_flush_cache(domain, first_pte,
				   (void *)pte - (void *)first_pte);
979 980

	} while (start_pfn && start_pfn <= last_pfn);
981 982
}

983
static void dma_pte_free_level(struct dmar_domain *domain, int level,
984 985 986
			       int retain_level, struct dma_pte *pte,
			       unsigned long pfn, unsigned long start_pfn,
			       unsigned long last_pfn)
987 988 989 990 991 992 993 994 995 996 997
{
	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;
		struct dma_pte *level_pte;

		if (!dma_pte_present(pte) || dma_pte_superpage(pte))
			goto next;

998
		level_pfn = pfn & level_mask(level);
999 1000
		level_pte = phys_to_virt(dma_pte_addr(pte));

1001 1002 1003 1004 1005
		if (level > 2) {
			dma_pte_free_level(domain, level - 1, retain_level,
					   level_pte, level_pfn, start_pfn,
					   last_pfn);
		}
1006

1007 1008 1009 1010 1011
		/*
		 * Free the page table if we're below the level we want to
		 * retain and the range covers the entire table.
		 */
		if (level < retain_level && !(start_pfn > level_pfn ||
1012
		      last_pfn < level_pfn + level_size(level) - 1)) {
1013 1014 1015 1016 1017 1018 1019 1020 1021
			dma_clear_pte(pte);
			domain_flush_cache(domain, pte, sizeof(*pte));
			free_pgtable_page(level_pte);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);
}

1022 1023 1024 1025
/*
 * clear last level (leaf) ptes and free page table pages below the
 * level we wish to keep intact.
 */
1026
static void dma_pte_free_pagetable(struct dmar_domain *domain,
1027
				   unsigned long start_pfn,
1028 1029
				   unsigned long last_pfn,
				   int retain_level)
1030
{
1031 1032
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
1033
	BUG_ON(start_pfn > last_pfn);
1034

1035 1036
	dma_pte_clear_range(domain, start_pfn, last_pfn);

1037
	/* We don't need lock here; nobody else touches the iova range */
1038
	dma_pte_free_level(domain, agaw_to_level(domain->agaw), retain_level,
1039
			   domain->pgd, 0, start_pfn, last_pfn);
1040

1041
	/* free pgd */
1042
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1043 1044 1045 1046 1047
		free_pgtable_page(domain->pgd);
		domain->pgd = NULL;
	}
}

1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066
/* When a page at a given level is being unlinked from its parent, we don't
   need to *modify* it at all. All we need to do is make a list of all the
   pages which can be freed just as soon as we've flushed the IOTLB and we
   know the hardware page-walk will no longer touch them.
   The 'pte' argument is the *parent* PTE, pointing to the page that is to
   be freed. */
static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
					    int level, struct dma_pte *pte,
					    struct page *freelist)
{
	struct page *pg;

	pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
	pg->freelist = freelist;
	freelist = pg;

	if (level == 1)
		return freelist;

1067 1068
	pte = page_address(pg);
	do {
1069 1070 1071
		if (dma_pte_present(pte) && !dma_pte_superpage(pte))
			freelist = dma_pte_list_pagetables(domain, level - 1,
							   pte, freelist);
1072 1073
		pte++;
	} while (!first_pte_in_page(pte));
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129

	return freelist;
}

static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
					struct dma_pte *pte, unsigned long pfn,
					unsigned long start_pfn,
					unsigned long last_pfn,
					struct page *freelist)
{
	struct dma_pte *first_pte = NULL, *last_pte = NULL;

	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;

		if (!dma_pte_present(pte))
			goto next;

		level_pfn = pfn & level_mask(level);

		/* If range covers entire pagetable, free it */
		if (start_pfn <= level_pfn &&
		    last_pfn >= level_pfn + level_size(level) - 1) {
			/* These suborbinate page tables are going away entirely. Don't
			   bother to clear them; we're just going to *free* them. */
			if (level > 1 && !dma_pte_superpage(pte))
				freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);

			dma_clear_pte(pte);
			if (!first_pte)
				first_pte = pte;
			last_pte = pte;
		} else if (level > 1) {
			/* Recurse down into a level that isn't *entirely* obsolete */
			freelist = dma_pte_clear_level(domain, level - 1,
						       phys_to_virt(dma_pte_addr(pte)),
						       level_pfn, start_pfn, last_pfn,
						       freelist);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);

	if (first_pte)
		domain_flush_cache(domain, first_pte,
				   (void *)++last_pte - (void *)first_pte);

	return freelist;
}

/* We can't just free the pages because the IOMMU may still be walking
   the page tables, and may have cached the intermediate levels. The
   pages can only be freed after the IOTLB flush has been done. */
1130 1131 1132
static struct page *domain_unmap(struct dmar_domain *domain,
				 unsigned long start_pfn,
				 unsigned long last_pfn)
1133
{
1134
	struct page *freelist;
1135

1136 1137
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
	BUG_ON(start_pfn > last_pfn);

	/* we don't need lock here; nobody else touches the iova range */
	freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
				       domain->pgd, 0, start_pfn, last_pfn, NULL);

	/* free pgd */
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
		struct page *pgd_page = virt_to_page(domain->pgd);
		pgd_page->freelist = freelist;
		freelist = pgd_page;

		domain->pgd = NULL;
	}

	return freelist;
}

1156
static void dma_free_pagelist(struct page *freelist)
1157 1158 1159 1160 1161 1162 1163 1164 1165
{
	struct page *pg;

	while ((pg = freelist)) {
		freelist = pg->freelist;
		free_pgtable_page(page_address(pg));
	}
}

1166 1167 1168 1169 1170 1171 1172
static void iova_entry_free(unsigned long data)
{
	struct page *freelist = (struct page *)data;

	dma_free_pagelist(freelist);
}

1173 1174 1175 1176 1177 1178
/* iommu handling */
static int iommu_alloc_root_entry(struct intel_iommu *iommu)
{
	struct root_entry *root;
	unsigned long flags;

1179
	root = (struct root_entry *)alloc_pgtable_page(iommu->node);
1180
	if (!root) {
J
Joerg Roedel 已提交
1181
		pr_err("Allocating root entry for %s failed\n",
1182
			iommu->name);
1183
		return -ENOMEM;
1184
	}
1185

F
Fenghua Yu 已提交
1186
	__iommu_flush_cache(iommu, root, ROOT_SIZE);
1187 1188 1189 1190 1191 1192 1193 1194 1195 1196

	spin_lock_irqsave(&iommu->lock, flags);
	iommu->root_entry = root;
	spin_unlock_irqrestore(&iommu->lock, flags);

	return 0;
}

static void iommu_set_root_entry(struct intel_iommu *iommu)
{
1197
	u64 addr;
1198
	u32 sts;
1199 1200
	unsigned long flag;

1201
	addr = virt_to_phys(iommu->root_entry);
1202 1203
	if (sm_supported(iommu))
		addr |= DMA_RTADDR_SMT;
1204

1205
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1206
	dmar_writeq(iommu->reg + DMAR_RTADDR_REG, addr);
1207

1208
	writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
1209 1210 1211

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1212
		      readl, (sts & DMA_GSTS_RTPS), sts);
1213

1214
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1215 1216
}

1217
void iommu_flush_write_buffer(struct intel_iommu *iommu)
1218 1219 1220 1221
{
	u32 val;
	unsigned long flag;

1222
	if (!rwbf_quirk && !cap_rwbf(iommu->cap))
1223 1224
		return;

1225
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1226
	writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
1227 1228 1229

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1230
		      readl, (!(val & DMA_GSTS_WBFS)), val);
1231

1232
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1233 1234 1235
}

/* return value determine if we need a write buffer flush */
1236 1237 1238
static void __iommu_flush_context(struct intel_iommu *iommu,
				  u16 did, u16 source_id, u8 function_mask,
				  u64 type)
1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258
{
	u64 val = 0;
	unsigned long flag;

	switch (type) {
	case DMA_CCMD_GLOBAL_INVL:
		val = DMA_CCMD_GLOBAL_INVL;
		break;
	case DMA_CCMD_DOMAIN_INVL:
		val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
		break;
	case DMA_CCMD_DEVICE_INVL:
		val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
			| DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
		break;
	default:
		BUG();
	}
	val |= DMA_CCMD_ICC;

1259
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1260 1261 1262 1263 1264 1265
	dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
		dmar_readq, (!(val & DMA_CCMD_ICC)), val);

1266
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1267 1268 1269
}

/* return value determine if we need a write buffer flush */
1270 1271
static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
				u64 addr, unsigned int size_order, u64 type)
1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286
{
	int tlb_offset = ecap_iotlb_offset(iommu->ecap);
	u64 val = 0, val_iva = 0;
	unsigned long flag;

	switch (type) {
	case DMA_TLB_GLOBAL_FLUSH:
		/* global flush doesn't need set IVA_REG */
		val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
		break;
	case DMA_TLB_DSI_FLUSH:
		val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
		break;
	case DMA_TLB_PSI_FLUSH:
		val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1287
		/* IH bit is passed in as part of address */
1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304
		val_iva = size_order | addr;
		break;
	default:
		BUG();
	}
	/* Note: set drain read/write */
#if 0
	/*
	 * This is probably to be super secure.. Looks like we can
	 * ignore it without any impact.
	 */
	if (cap_read_drain(iommu->cap))
		val |= DMA_TLB_READ_DRAIN;
#endif
	if (cap_write_drain(iommu->cap))
		val |= DMA_TLB_WRITE_DRAIN;

1305
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1306 1307 1308 1309 1310 1311 1312 1313 1314
	/* Note: Only uses first TLB reg currently */
	if (val_iva)
		dmar_writeq(iommu->reg + tlb_offset, val_iva);
	dmar_writeq(iommu->reg + tlb_offset + 8, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, tlb_offset + 8,
		dmar_readq, (!(val & DMA_TLB_IVT)), val);

1315
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1316 1317 1318

	/* check IOTLB invalidation granularity */
	if (DMA_TLB_IAIG(val) == 0)
J
Joerg Roedel 已提交
1319
		pr_err("Flush IOTLB failed\n");
1320
	if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
J
Joerg Roedel 已提交
1321
		pr_debug("TLB flush request %Lx, actual %Lx\n",
F
Fenghua Yu 已提交
1322 1323
			(unsigned long long)DMA_TLB_IIRG(type),
			(unsigned long long)DMA_TLB_IAIG(val));
1324 1325
}

1326 1327 1328
static struct device_domain_info *
iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
			 u8 bus, u8 devfn)
Y
Yu Zhao 已提交
1329 1330 1331
{
	struct device_domain_info *info;

1332 1333
	assert_spin_locked(&device_domain_lock);

Y
Yu Zhao 已提交
1334 1335 1336 1337
	if (!iommu->qi)
		return NULL;

	list_for_each_entry(info, &domain->devices, link)
1338 1339
		if (info->iommu == iommu && info->bus == bus &&
		    info->devfn == devfn) {
1340 1341
			if (info->ats_supported && info->dev)
				return info;
Y
Yu Zhao 已提交
1342 1343 1344
			break;
		}

1345
	return NULL;
Y
Yu Zhao 已提交
1346 1347
}

1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370
static void domain_update_iotlb(struct dmar_domain *domain)
{
	struct device_domain_info *info;
	bool has_iotlb_device = false;

	assert_spin_locked(&device_domain_lock);

	list_for_each_entry(info, &domain->devices, link) {
		struct pci_dev *pdev;

		if (!info->dev || !dev_is_pci(info->dev))
			continue;

		pdev = to_pci_dev(info->dev);
		if (pdev->ats_enabled) {
			has_iotlb_device = true;
			break;
		}
	}

	domain->has_iotlb_device = has_iotlb_device;
}

Y
Yu Zhao 已提交
1371
static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1372
{
1373 1374
	struct pci_dev *pdev;

1375 1376
	assert_spin_locked(&device_domain_lock);

1377
	if (!info || !dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1378 1379
		return;

1380
	pdev = to_pci_dev(info->dev);
J
Jacob Pan 已提交
1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394
	/* For IOMMU that supports device IOTLB throttling (DIT), we assign
	 * PFSID to the invalidation desc of a VF such that IOMMU HW can gauge
	 * queue depth at PF level. If DIT is not set, PFSID will be treated as
	 * reserved, which should be set to 0.
	 */
	if (!ecap_dit(info->iommu->ecap))
		info->pfsid = 0;
	else {
		struct pci_dev *pf_pdev;

		/* pdev will be returned if device is not a vf */
		pf_pdev = pci_physfn(pdev);
		info->pfsid = PCI_DEVID(pf_pdev->bus->number, pf_pdev->devfn);
	}
1395

1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407
#ifdef CONFIG_INTEL_IOMMU_SVM
	/* The PCIe spec, in its wisdom, declares that the behaviour of
	   the device if you enable PASID support after ATS support is
	   undefined. So always enable PASID support on devices which
	   have it, even if we can't yet know if we're ever going to
	   use it. */
	if (info->pasid_supported && !pci_enable_pasid(pdev, info->pasid_supported & ~1))
		info->pasid_enabled = 1;

	if (info->pri_supported && !pci_reset_pri(pdev) && !pci_enable_pri(pdev, 32))
		info->pri_enabled = 1;
#endif
1408 1409
	if (!pdev->untrusted && info->ats_supported &&
	    !pci_enable_ats(pdev, VTD_PAGE_SHIFT)) {
1410
		info->ats_enabled = 1;
1411
		domain_update_iotlb(info->domain);
1412 1413
		info->ats_qdep = pci_ats_queue_depth(pdev);
	}
Y
Yu Zhao 已提交
1414 1415 1416 1417
}

static void iommu_disable_dev_iotlb(struct device_domain_info *info)
{
1418 1419
	struct pci_dev *pdev;

1420 1421
	assert_spin_locked(&device_domain_lock);

1422
	if (!dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1423 1424
		return;

1425 1426 1427 1428 1429
	pdev = to_pci_dev(info->dev);

	if (info->ats_enabled) {
		pci_disable_ats(pdev);
		info->ats_enabled = 0;
1430
		domain_update_iotlb(info->domain);
1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441
	}
#ifdef CONFIG_INTEL_IOMMU_SVM
	if (info->pri_enabled) {
		pci_disable_pri(pdev);
		info->pri_enabled = 0;
	}
	if (info->pasid_enabled) {
		pci_disable_pasid(pdev);
		info->pasid_enabled = 0;
	}
#endif
Y
Yu Zhao 已提交
1442 1443 1444 1445 1446 1447 1448 1449 1450
}

static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
				  u64 addr, unsigned mask)
{
	u16 sid, qdep;
	unsigned long flags;
	struct device_domain_info *info;

1451 1452 1453
	if (!domain->has_iotlb_device)
		return;

Y
Yu Zhao 已提交
1454 1455
	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link) {
1456
		if (!info->ats_enabled)
Y
Yu Zhao 已提交
1457 1458 1459
			continue;

		sid = info->bus << 8 | info->devfn;
1460
		qdep = info->ats_qdep;
J
Jacob Pan 已提交
1461 1462
		qi_flush_dev_iotlb(info->iommu, sid, info->pfsid,
				qdep, addr, mask);
Y
Yu Zhao 已提交
1463 1464 1465 1466
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

1467 1468 1469 1470
static void iommu_flush_iotlb_psi(struct intel_iommu *iommu,
				  struct dmar_domain *domain,
				  unsigned long pfn, unsigned int pages,
				  int ih, int map)
1471
{
1472
	unsigned int mask = ilog2(__roundup_pow_of_two(pages));
1473
	uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
1474
	u16 did = domain->iommu_did[iommu->seq_id];
1475 1476 1477

	BUG_ON(pages == 0);

1478 1479
	if (ih)
		ih = 1 << 6;
1480
	/*
1481 1482
	 * Fallback to domain selective flush if no PSI support or the size is
	 * too big.
1483 1484 1485
	 * PSI requires page size to be 2 ^ x, and the base address is naturally
	 * aligned to the size
	 */
1486 1487
	if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
		iommu->flush.flush_iotlb(iommu, did, 0, 0,
1488
						DMA_TLB_DSI_FLUSH);
1489
	else
1490
		iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
1491
						DMA_TLB_PSI_FLUSH);
1492 1493

	/*
1494 1495
	 * In caching mode, changes of pages from non-present to present require
	 * flush. However, device IOTLB doesn't need to be flushed in this case.
1496
	 */
1497
	if (!cap_caching_mode(iommu->cap) || !map)
1498
		iommu_flush_dev_iotlb(domain, addr, mask);
1499 1500
}

1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
/* Notification for newly created mappings */
static inline void __mapping_notify_one(struct intel_iommu *iommu,
					struct dmar_domain *domain,
					unsigned long pfn, unsigned int pages)
{
	/* It's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
		iommu_flush_iotlb_psi(iommu, domain, pfn, pages, 0, 1);
	else
		iommu_flush_write_buffer(iommu);
}

1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531
static void iommu_flush_iova(struct iova_domain *iovad)
{
	struct dmar_domain *domain;
	int idx;

	domain = container_of(iovad, struct dmar_domain, iovad);

	for_each_domain_iommu(idx, domain) {
		struct intel_iommu *iommu = g_iommus[idx];
		u16 did = domain->iommu_did[iommu->seq_id];

		iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);

		if (!cap_caching_mode(iommu->cap))
			iommu_flush_dev_iotlb(get_iommu_domain(iommu, did),
					      0, MAX_AGAW_PFN_WIDTH);
	}
}

M
mark gross 已提交
1532 1533 1534 1535 1536
static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
{
	u32 pmen;
	unsigned long flags;

1537
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
M
mark gross 已提交
1538 1539 1540 1541 1542 1543 1544 1545
	pmen = readl(iommu->reg + DMAR_PMEN_REG);
	pmen &= ~DMA_PMEN_EPM;
	writel(pmen, iommu->reg + DMAR_PMEN_REG);

	/* wait for the protected region status bit to clear */
	IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
		readl, !(pmen & DMA_PMEN_PRS), pmen);

1546
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
M
mark gross 已提交
1547 1548
}

1549
static void iommu_enable_translation(struct intel_iommu *iommu)
1550 1551 1552 1553
{
	u32 sts;
	unsigned long flags;

1554
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
1555 1556
	iommu->gcmd |= DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1557 1558 1559

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1560
		      readl, (sts & DMA_GSTS_TES), sts);
1561

1562
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
1563 1564
}

1565
static void iommu_disable_translation(struct intel_iommu *iommu)
1566 1567 1568 1569
{
	u32 sts;
	unsigned long flag;

1570
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1571 1572 1573 1574 1575
	iommu->gcmd &= ~DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1576
		      readl, (!(sts & DMA_GSTS_TES)), sts);
1577

1578
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1579 1580
}

1581

1582 1583
static int iommu_init_domains(struct intel_iommu *iommu)
{
1584 1585
	u32 ndomains, nlongs;
	size_t size;
1586 1587

	ndomains = cap_ndoms(iommu->cap);
1588
	pr_debug("%s: Number of Domains supported <%d>\n",
J
Joerg Roedel 已提交
1589
		 iommu->name, ndomains);
1590 1591
	nlongs = BITS_TO_LONGS(ndomains);

1592 1593
	spin_lock_init(&iommu->lock);

1594 1595
	iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
	if (!iommu->domain_ids) {
J
Joerg Roedel 已提交
1596 1597
		pr_err("%s: Allocating domain id array failed\n",
		       iommu->name);
1598 1599
		return -ENOMEM;
	}
1600

1601
	size = (ALIGN(ndomains, 256) >> 8) * sizeof(struct dmar_domain **);
1602 1603 1604 1605 1606 1607 1608 1609
	iommu->domains = kzalloc(size, GFP_KERNEL);

	if (iommu->domains) {
		size = 256 * sizeof(struct dmar_domain *);
		iommu->domains[0] = kzalloc(size, GFP_KERNEL);
	}

	if (!iommu->domains || !iommu->domains[0]) {
J
Joerg Roedel 已提交
1610 1611
		pr_err("%s: Allocating domain array failed\n",
		       iommu->name);
1612
		kfree(iommu->domain_ids);
1613
		kfree(iommu->domains);
1614
		iommu->domain_ids = NULL;
1615
		iommu->domains    = NULL;
1616 1617 1618
		return -ENOMEM;
	}

1619 1620


1621
	/*
1622 1623 1624 1625
	 * If Caching mode is set, then invalid translations are tagged
	 * with domain-id 0, hence we need to pre-allocate it. We also
	 * use domain-id 0 as a marker for non-allocated domain-id, so
	 * make sure it is not used for a real domain.
1626
	 */
1627 1628
	set_bit(0, iommu->domain_ids);

1629 1630 1631 1632 1633 1634 1635 1636 1637 1638
	/*
	 * Vt-d spec rev3.0 (section 6.2.3.1) requires that each pasid
	 * entry for first-level or pass-through translation modes should
	 * be programmed with a domain id different from those used for
	 * second-level or nested translation. We reserve a domain id for
	 * this purpose.
	 */
	if (sm_supported(iommu))
		set_bit(FLPT_DEFAULT_DID, iommu->domain_ids);

1639 1640 1641
	return 0;
}

1642
static void disable_dmar_iommu(struct intel_iommu *iommu)
1643
{
1644
	struct device_domain_info *info, *tmp;
1645
	unsigned long flags;
1646

1647 1648
	if (!iommu->domains || !iommu->domain_ids)
		return;
1649

1650
again:
1651
	spin_lock_irqsave(&device_domain_lock, flags);
1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662
	list_for_each_entry_safe(info, tmp, &device_domain_list, global) {
		struct dmar_domain *domain;

		if (info->iommu != iommu)
			continue;

		if (!info->dev || !info->domain)
			continue;

		domain = info->domain;

1663
		__dmar_remove_one_dev_info(info);
1664

1665 1666 1667 1668 1669 1670 1671 1672
		if (!domain_type_is_vm_or_si(domain)) {
			/*
			 * The domain_exit() function  can't be called under
			 * device_domain_lock, as it takes this lock itself.
			 * So release the lock here and re-run the loop
			 * afterwards.
			 */
			spin_unlock_irqrestore(&device_domain_lock, flags);
1673
			domain_exit(domain);
1674 1675
			goto again;
		}
1676
	}
1677
	spin_unlock_irqrestore(&device_domain_lock, flags);
1678 1679 1680

	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);
1681
}
1682

1683 1684 1685
static void free_dmar_iommu(struct intel_iommu *iommu)
{
	if ((iommu->domains) && (iommu->domain_ids)) {
1686
		int elems = ALIGN(cap_ndoms(iommu->cap), 256) >> 8;
1687 1688 1689 1690
		int i;

		for (i = 0; i < elems; i++)
			kfree(iommu->domains[i]);
1691 1692 1693 1694 1695
		kfree(iommu->domains);
		kfree(iommu->domain_ids);
		iommu->domains = NULL;
		iommu->domain_ids = NULL;
	}
1696

W
Weidong Han 已提交
1697 1698
	g_iommus[iommu->seq_id] = NULL;

1699 1700
	/* free context mapping */
	free_context_table(iommu);
1701 1702

#ifdef CONFIG_INTEL_IOMMU_SVM
1703
	if (pasid_supported(iommu)) {
1704 1705 1706
		if (ecap_prs(iommu->ecap))
			intel_svm_finish_prq(iommu);
	}
1707
#endif
1708 1709
}

1710
static struct dmar_domain *alloc_domain(int flags)
1711 1712 1713 1714 1715 1716 1717
{
	struct dmar_domain *domain;

	domain = alloc_domain_mem();
	if (!domain)
		return NULL;

1718
	memset(domain, 0, sizeof(*domain));
1719
	domain->nid = -1;
1720
	domain->flags = flags;
1721
	domain->has_iotlb_device = false;
1722
	INIT_LIST_HEAD(&domain->devices);
1723 1724 1725 1726

	return domain;
}

1727 1728
/* Must be called with iommu->lock */
static int domain_attach_iommu(struct dmar_domain *domain,
1729 1730
			       struct intel_iommu *iommu)
{
1731
	unsigned long ndomains;
1732
	int num;
1733

1734
	assert_spin_locked(&device_domain_lock);
1735
	assert_spin_locked(&iommu->lock);
1736

1737 1738 1739
	domain->iommu_refcnt[iommu->seq_id] += 1;
	domain->iommu_count += 1;
	if (domain->iommu_refcnt[iommu->seq_id] == 1) {
1740
		ndomains = cap_ndoms(iommu->cap);
1741 1742 1743 1744 1745 1746
		num      = find_first_zero_bit(iommu->domain_ids, ndomains);

		if (num >= ndomains) {
			pr_err("%s: No free domain ids\n", iommu->name);
			domain->iommu_refcnt[iommu->seq_id] -= 1;
			domain->iommu_count -= 1;
1747
			return -ENOSPC;
1748
		}
1749

1750 1751 1752 1753 1754
		set_bit(num, iommu->domain_ids);
		set_iommu_domain(iommu, num, domain);

		domain->iommu_did[iommu->seq_id] = num;
		domain->nid			 = iommu->node;
1755 1756 1757

		domain_update_iommu_cap(domain);
	}
1758

1759
	return 0;
1760 1761 1762 1763 1764
}

static int domain_detach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
1765
	int num, count;
1766

1767
	assert_spin_locked(&device_domain_lock);
1768
	assert_spin_locked(&iommu->lock);
1769

1770 1771 1772
	domain->iommu_refcnt[iommu->seq_id] -= 1;
	count = --domain->iommu_count;
	if (domain->iommu_refcnt[iommu->seq_id] == 0) {
1773 1774 1775
		num = domain->iommu_did[iommu->seq_id];
		clear_bit(num, iommu->domain_ids);
		set_iommu_domain(iommu, num, NULL);
1776 1777

		domain_update_iommu_cap(domain);
1778
		domain->iommu_did[iommu->seq_id] = 0;
1779 1780 1781 1782 1783
	}

	return count;
}

1784
static struct iova_domain reserved_iova_list;
M
Mark Gross 已提交
1785
static struct lock_class_key reserved_rbtree_key;
1786

1787
static int dmar_init_reserved_ranges(void)
1788 1789 1790 1791 1792
{
	struct pci_dev *pdev = NULL;
	struct iova *iova;
	int i;

1793
	init_iova_domain(&reserved_iova_list, VTD_PAGE_SIZE, IOVA_START_PFN);
1794

M
Mark Gross 已提交
1795 1796 1797
	lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
		&reserved_rbtree_key);

1798 1799 1800
	/* IOAPIC ranges shouldn't be accessed by DMA */
	iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
		IOVA_PFN(IOAPIC_RANGE_END));
1801
	if (!iova) {
J
Joerg Roedel 已提交
1802
		pr_err("Reserve IOAPIC range failed\n");
1803 1804
		return -ENODEV;
	}
1805 1806 1807 1808 1809 1810 1811 1812 1813

	/* Reserve all PCI MMIO to avoid peer-to-peer access */
	for_each_pci_dev(pdev) {
		struct resource *r;

		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
			r = &pdev->resource[i];
			if (!r->flags || !(r->flags & IORESOURCE_MEM))
				continue;
1814 1815 1816
			iova = reserve_iova(&reserved_iova_list,
					    IOVA_PFN(r->start),
					    IOVA_PFN(r->end));
1817
			if (!iova) {
1818
				pci_err(pdev, "Reserve iova for %pR failed\n", r);
1819 1820
				return -ENODEV;
			}
1821 1822
		}
	}
1823
	return 0;
1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844
}

static void domain_reserve_special_ranges(struct dmar_domain *domain)
{
	copy_reserved_iova(&reserved_iova_list, &domain->iovad);
}

static inline int guestwidth_to_adjustwidth(int gaw)
{
	int agaw;
	int r = (gaw - 12) % 9;

	if (r == 0)
		agaw = gaw;
	else
		agaw = gaw + 9 - r;
	if (agaw > 64)
		agaw = 64;
	return agaw;
}

1845 1846
static int domain_init(struct dmar_domain *domain, struct intel_iommu *iommu,
		       int guest_width)
1847 1848 1849
{
	int adjust_width, agaw;
	unsigned long sagaw;
1850
	int err;
1851

1852
	init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN);
1853 1854 1855 1856 1857 1858

	err = init_iova_flush_queue(&domain->iovad,
				    iommu_flush_iova, iova_entry_free);
	if (err)
		return err;

1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
	if (guest_width > cap_mgaw(iommu->cap))
		guest_width = cap_mgaw(iommu->cap);
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	agaw = width_to_agaw(adjust_width);
	sagaw = cap_sagaw(iommu->cap);
	if (!test_bit(agaw, &sagaw)) {
		/* hardware doesn't support it, choose a bigger one */
J
Joerg Roedel 已提交
1870
		pr_debug("Hardware doesn't support agaw %d\n", agaw);
1871 1872 1873 1874 1875 1876
		agaw = find_next_bit(&sagaw, 5, agaw);
		if (agaw >= 5)
			return -ENODEV;
	}
	domain->agaw = agaw;

W
Weidong Han 已提交
1877 1878 1879 1880 1881
	if (ecap_coherent(iommu->ecap))
		domain->iommu_coherency = 1;
	else
		domain->iommu_coherency = 0;

1882 1883 1884 1885 1886
	if (ecap_sc_support(iommu->ecap))
		domain->iommu_snooping = 1;
	else
		domain->iommu_snooping = 0;

1887 1888 1889 1890 1891
	if (intel_iommu_superpage)
		domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
	else
		domain->iommu_superpage = 0;

1892
	domain->nid = iommu->node;
1893

1894
	/* always allocate the top pgd */
1895
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
1896 1897
	if (!domain->pgd)
		return -ENOMEM;
F
Fenghua Yu 已提交
1898
	__iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
1899 1900 1901 1902 1903
	return 0;
}

static void domain_exit(struct dmar_domain *domain)
{
1904
	struct page *freelist;
1905

1906 1907
	/* Remove associated devices and clear attached or cached domains */
	rcu_read_lock();
1908
	domain_remove_dev_info(domain);
1909
	rcu_read_unlock();
1910

1911 1912 1913
	/* destroy iovas */
	put_iova_domain(&domain->iovad);

1914
	freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
1915

1916 1917
	dma_free_pagelist(freelist);

1918 1919 1920
	free_domain_mem(domain);
}

1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970
/*
 * Get the PASID directory size for scalable mode context entry.
 * Value of X in the PDTS field of a scalable mode context entry
 * indicates PASID directory with 2^(X + 7) entries.
 */
static inline unsigned long context_get_sm_pds(struct pasid_table *table)
{
	int pds, max_pde;

	max_pde = table->max_pasid >> PASID_PDE_SHIFT;
	pds = find_first_bit((unsigned long *)&max_pde, MAX_NR_PASID_BITS);
	if (pds < 7)
		return 0;

	return pds - 7;
}

/*
 * Set the RID_PASID field of a scalable mode context entry. The
 * IOMMU hardware will use the PASID value set in this field for
 * DMA translations of DMA requests without PASID.
 */
static inline void
context_set_sm_rid2pasid(struct context_entry *context, unsigned long pasid)
{
	context->hi |= pasid & ((1 << 20) - 1);
	context->hi |= (1 << 20);
}

/*
 * Set the DTE(Device-TLB Enable) field of a scalable mode context
 * entry.
 */
static inline void context_set_sm_dte(struct context_entry *context)
{
	context->lo |= (1 << 2);
}

/*
 * Set the PRE(Page Request Enable) field of a scalable mode context
 * entry.
 */
static inline void context_set_sm_pre(struct context_entry *context)
{
	context->lo |= (1 << 4);
}

/* Convert value to context PASID directory size field coding. */
#define context_pdts(pds)	(((pds) & 0x7) << 9)

1971 1972
static int domain_context_mapping_one(struct dmar_domain *domain,
				      struct intel_iommu *iommu,
1973
				      struct pasid_table *table,
1974
				      u8 bus, u8 devfn)
1975
{
1976
	u16 did = domain->iommu_did[iommu->seq_id];
1977 1978
	int translation = CONTEXT_TT_MULTI_LEVEL;
	struct device_domain_info *info = NULL;
1979 1980
	struct context_entry *context;
	unsigned long flags;
1981
	int ret;
1982

1983 1984
	WARN_ON(did == 0);

1985 1986
	if (hw_pass_through && domain_type_is_si(domain))
		translation = CONTEXT_TT_PASS_THROUGH;
1987 1988 1989

	pr_debug("Set context mapping for %02x:%02x.%d\n",
		bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
F
Fenghua Yu 已提交
1990

1991
	BUG_ON(!domain->pgd);
W
Weidong Han 已提交
1992

1993 1994 1995 1996
	spin_lock_irqsave(&device_domain_lock, flags);
	spin_lock(&iommu->lock);

	ret = -ENOMEM;
1997
	context = iommu_context_addr(iommu, bus, devfn, 1);
1998
	if (!context)
1999
		goto out_unlock;
2000

2001 2002 2003
	ret = 0;
	if (context_present(context))
		goto out_unlock;
2004

2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016
	/*
	 * For kdump cases, old valid entries may be cached due to the
	 * in-flight DMA and copied pgtable, but there is no unmapping
	 * behaviour for them, thus we need an explicit cache flush for
	 * the newly-mapped device. For kdump, at this point, the device
	 * is supposed to finish reset at its driver probe stage, so no
	 * in-flight DMA will exist, and we don't need to worry anymore
	 * hereafter.
	 */
	if (context_copied(context)) {
		u16 did_old = context_domain_id(context);

2017
		if (did_old < cap_ndoms(iommu->cap)) {
2018 2019 2020 2021
			iommu->flush.flush_context(iommu, did_old,
						   (((u16)bus) << 8) | devfn,
						   DMA_CCMD_MASK_NOBIT,
						   DMA_CCMD_DEVICE_INVL);
2022 2023 2024
			iommu->flush.flush_iotlb(iommu, did_old, 0, 0,
						 DMA_TLB_DSI_FLUSH);
		}
2025 2026
	}

2027
	context_clear_entry(context);
2028

2029 2030
	if (sm_supported(iommu)) {
		unsigned long pds;
F
Fenghua Yu 已提交
2031

2032 2033 2034 2035 2036 2037 2038 2039 2040
		WARN_ON(!table);

		/* Setup the PASID DIR pointer: */
		pds = context_get_sm_pds(table);
		context->lo = (u64)virt_to_phys(table->table) |
				context_pdts(pds);

		/* Setup the RID_PASID field: */
		context_set_sm_rid2pasid(context, PASID_RID2PASID);
2041 2042

		/*
2043 2044
		 * Setup the Device-TLB enable bit and Page request
		 * Enable bit:
2045
		 */
2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085
		info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
		if (info && info->ats_supported)
			context_set_sm_dte(context);
		if (info && info->pri_supported)
			context_set_sm_pre(context);
	} else {
		struct dma_pte *pgd = domain->pgd;
		int agaw;

		context_set_domain_id(context, did);
		context_set_translation_type(context, translation);

		if (translation != CONTEXT_TT_PASS_THROUGH) {
			/*
			 * Skip top levels of page tables for iommu which has
			 * less agaw than default. Unnecessary for PT mode.
			 */
			for (agaw = domain->agaw; agaw > iommu->agaw; agaw--) {
				ret = -ENOMEM;
				pgd = phys_to_virt(dma_pte_addr(pgd));
				if (!dma_pte_present(pgd))
					goto out_unlock;
			}

			info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
			if (info && info->ats_supported)
				translation = CONTEXT_TT_DEV_IOTLB;
			else
				translation = CONTEXT_TT_MULTI_LEVEL;

			context_set_address_root(context, virt_to_phys(pgd));
			context_set_address_width(context, agaw);
		} else {
			/*
			 * In pass through mode, AW must be programmed to
			 * indicate the largest AGAW value supported by
			 * hardware. And ASR is ignored by hardware.
			 */
			context_set_address_width(context, iommu->msagaw);
		}
Y
Yu Zhao 已提交
2086
	}
F
Fenghua Yu 已提交
2087

2088 2089
	context_set_fault_enable(context);
	context_set_present(context);
W
Weidong Han 已提交
2090
	domain_flush_cache(domain, context, sizeof(*context));
2091

2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102
	/*
	 * It's a non-present to present mapping. If hardware doesn't cache
	 * non-present entry we only need to flush the write-buffer. If the
	 * _does_ cache non-present entries, then it does so in the special
	 * domain #0, which we have to flush:
	 */
	if (cap_caching_mode(iommu->cap)) {
		iommu->flush.flush_context(iommu, 0,
					   (((u16)bus) << 8) | devfn,
					   DMA_CCMD_MASK_NOBIT,
					   DMA_CCMD_DEVICE_INVL);
2103
		iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);
2104
	} else {
2105
		iommu_flush_write_buffer(iommu);
2106
	}
Y
Yu Zhao 已提交
2107
	iommu_enable_dev_iotlb(info);
2108

2109 2110 2111 2112 2113
	ret = 0;

out_unlock:
	spin_unlock(&iommu->lock);
	spin_unlock_irqrestore(&device_domain_lock, flags);
2114

2115
	return ret;
2116 2117
}

2118 2119 2120
struct domain_context_mapping_data {
	struct dmar_domain *domain;
	struct intel_iommu *iommu;
2121
	struct pasid_table *table;
2122 2123 2124 2125 2126 2127 2128 2129
};

static int domain_context_mapping_cb(struct pci_dev *pdev,
				     u16 alias, void *opaque)
{
	struct domain_context_mapping_data *data = opaque;

	return domain_context_mapping_one(data->domain, data->iommu,
2130 2131
					  data->table, PCI_BUS_NUM(alias),
					  alias & 0xff);
2132 2133
}

2134
static int
2135
domain_context_mapping(struct dmar_domain *domain, struct device *dev)
2136
{
2137 2138
	struct domain_context_mapping_data data;
	struct pasid_table *table;
2139
	struct intel_iommu *iommu;
2140
	u8 bus, devfn;
2141

2142
	iommu = device_to_iommu(dev, &bus, &devfn);
2143 2144
	if (!iommu)
		return -ENODEV;
2145

2146 2147
	table = intel_pasid_get_table(dev);

2148
	if (!dev_is_pci(dev))
2149 2150
		return domain_context_mapping_one(domain, iommu, table,
						  bus, devfn);
2151 2152 2153

	data.domain = domain;
	data.iommu = iommu;
2154
	data.table = table;
2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165

	return pci_for_each_dma_alias(to_pci_dev(dev),
				      &domain_context_mapping_cb, &data);
}

static int domain_context_mapped_cb(struct pci_dev *pdev,
				    u16 alias, void *opaque)
{
	struct intel_iommu *iommu = opaque;

	return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
2166 2167
}

2168
static int domain_context_mapped(struct device *dev)
2169
{
W
Weidong Han 已提交
2170
	struct intel_iommu *iommu;
2171
	u8 bus, devfn;
W
Weidong Han 已提交
2172

2173
	iommu = device_to_iommu(dev, &bus, &devfn);
W
Weidong Han 已提交
2174 2175
	if (!iommu)
		return -ENODEV;
2176

2177 2178
	if (!dev_is_pci(dev))
		return device_context_mapped(iommu, bus, devfn);
2179

2180 2181
	return !pci_for_each_dma_alias(to_pci_dev(dev),
				       domain_context_mapped_cb, iommu);
2182 2183
}

2184 2185 2186 2187 2188 2189 2190 2191
/* Returns a number of VTD pages, but aligned to MM page size */
static inline unsigned long aligned_nrpages(unsigned long host_addr,
					    size_t size)
{
	host_addr &= ~PAGE_MASK;
	return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
}

2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219
/* Return largest possible superpage level for a given mapping */
static inline int hardware_largepage_caps(struct dmar_domain *domain,
					  unsigned long iov_pfn,
					  unsigned long phy_pfn,
					  unsigned long pages)
{
	int support, level = 1;
	unsigned long pfnmerge;

	support = domain->iommu_superpage;

	/* To use a large page, the virtual *and* physical addresses
	   must be aligned to 2MiB/1GiB/etc. Lower bits set in either
	   of them will mean we have to use smaller pages. So just
	   merge them and check both at once. */
	pfnmerge = iov_pfn | phy_pfn;

	while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
		pages >>= VTD_STRIDE_SHIFT;
		if (!pages)
			break;
		pfnmerge >>= VTD_STRIDE_SHIFT;
		level++;
		support--;
	}
	return level;
}

2220 2221 2222
static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
			    struct scatterlist *sg, unsigned long phys_pfn,
			    unsigned long nr_pages, int prot)
2223 2224
{
	struct dma_pte *first_pte = NULL, *pte = NULL;
2225
	phys_addr_t uninitialized_var(pteval);
2226
	unsigned long sg_res = 0;
2227 2228
	unsigned int largepage_lvl = 0;
	unsigned long lvl_pages = 0;
2229

2230
	BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
2231 2232 2233 2234 2235 2236

	if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
		return -EINVAL;

	prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;

2237 2238
	if (!sg) {
		sg_res = nr_pages;
2239 2240 2241
		pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
	}

2242
	while (nr_pages > 0) {
2243 2244
		uint64_t tmp;

2245
		if (!sg_res) {
2246 2247
			unsigned int pgoff = sg->offset & ~PAGE_MASK;

2248
			sg_res = aligned_nrpages(sg->offset, sg->length);
2249
			sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + pgoff;
2250
			sg->dma_length = sg->length;
2251
			pteval = (sg_phys(sg) - pgoff) | prot;
2252
			phys_pfn = pteval >> VTD_PAGE_SHIFT;
2253
		}
2254

2255
		if (!pte) {
2256 2257
			largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);

2258
			first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
2259 2260
			if (!pte)
				return -ENOMEM;
2261
			/* It is large page*/
2262
			if (largepage_lvl > 1) {
2263 2264
				unsigned long nr_superpages, end_pfn;

2265
				pteval |= DMA_PTE_LARGE_PAGE;
2266
				lvl_pages = lvl_to_nr_pages(largepage_lvl);
2267 2268 2269 2270

				nr_superpages = sg_res / lvl_pages;
				end_pfn = iov_pfn + nr_superpages * lvl_pages - 1;

2271 2272
				/*
				 * Ensure that old small page tables are
2273
				 * removed to make room for superpage(s).
2274 2275
				 * We're adding new large pages, so make sure
				 * we don't remove their parent tables.
2276
				 */
2277 2278
				dma_pte_free_pagetable(domain, iov_pfn, end_pfn,
						       largepage_lvl + 1);
2279
			} else {
2280
				pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
2281
			}
2282

2283 2284 2285 2286
		}
		/* We don't need lock here, nobody else
		 * touches the iova range
		 */
2287
		tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
2288
		if (tmp) {
2289
			static int dumps = 5;
J
Joerg Roedel 已提交
2290 2291
			pr_crit("ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
				iov_pfn, tmp, (unsigned long long)pteval);
2292 2293 2294 2295 2296 2297
			if (dumps) {
				dumps--;
				debug_dma_dump_mappings(NULL);
			}
			WARN_ON(1);
		}
2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320

		lvl_pages = lvl_to_nr_pages(largepage_lvl);

		BUG_ON(nr_pages < lvl_pages);
		BUG_ON(sg_res < lvl_pages);

		nr_pages -= lvl_pages;
		iov_pfn += lvl_pages;
		phys_pfn += lvl_pages;
		pteval += lvl_pages * VTD_PAGE_SIZE;
		sg_res -= lvl_pages;

		/* If the next PTE would be the first in a new page, then we
		   need to flush the cache on the entries we've just written.
		   And then we'll need to recalculate 'pte', so clear it and
		   let it get set again in the if (!pte) block above.

		   If we're done (!nr_pages) we need to flush the cache too.

		   Also if we've been setting superpages, we may need to
		   recalculate 'pte' and switch back to smaller pages for the
		   end of the mapping, if the trailing size is not enough to
		   use another superpage (i.e. sg_res < lvl_pages). */
2321
		pte++;
2322 2323
		if (!nr_pages || first_pte_in_page(pte) ||
		    (largepage_lvl > 1 && sg_res < lvl_pages)) {
2324 2325 2326 2327
			domain_flush_cache(domain, first_pte,
					   (void *)pte - (void *)first_pte);
			pte = NULL;
		}
2328 2329

		if (!sg_res && nr_pages)
2330 2331 2332 2333 2334
			sg = sg_next(sg);
	}
	return 0;
}

2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363
static int domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
                         struct scatterlist *sg, unsigned long phys_pfn,
                         unsigned long nr_pages, int prot)
{
       int ret;
       struct intel_iommu *iommu;

       /* Do the real mapping first */
       ret = __domain_mapping(domain, iov_pfn, sg, phys_pfn, nr_pages, prot);
       if (ret)
               return ret;

       /* Notify about the new mapping */
       if (domain_type_is_vm(domain)) {
	       /* VM typed domains can have more than one IOMMUs */
	       int iommu_id;
	       for_each_domain_iommu(iommu_id, domain) {
		       iommu = g_iommus[iommu_id];
		       __mapping_notify_one(iommu, domain, iov_pfn, nr_pages);
	       }
       } else {
	       /* General domains only have one IOMMU */
	       iommu = domain_get_iommu(domain);
	       __mapping_notify_one(iommu, domain, iov_pfn, nr_pages);
       }

       return 0;
}

2364 2365 2366
static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				    struct scatterlist *sg, unsigned long nr_pages,
				    int prot)
2367
{
2368
	return domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
2369
}
2370

2371 2372 2373 2374
static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				     unsigned long phys_pfn, unsigned long nr_pages,
				     int prot)
{
2375
	return domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
2376 2377
}

2378
static void domain_context_clear_one(struct intel_iommu *iommu, u8 bus, u8 devfn)
2379
{
2380 2381 2382 2383
	unsigned long flags;
	struct context_entry *context;
	u16 did_old;

2384 2385
	if (!iommu)
		return;
2386

2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406
	spin_lock_irqsave(&iommu->lock, flags);
	context = iommu_context_addr(iommu, bus, devfn, 0);
	if (!context) {
		spin_unlock_irqrestore(&iommu->lock, flags);
		return;
	}
	did_old = context_domain_id(context);
	context_clear_entry(context);
	__iommu_flush_cache(iommu, context, sizeof(*context));
	spin_unlock_irqrestore(&iommu->lock, flags);
	iommu->flush.flush_context(iommu,
				   did_old,
				   (((u16)bus) << 8) | devfn,
				   DMA_CCMD_MASK_NOBIT,
				   DMA_CCMD_DEVICE_INVL);
	iommu->flush.flush_iotlb(iommu,
				 did_old,
				 0,
				 0,
				 DMA_TLB_DSI_FLUSH);
2407 2408
}

2409 2410 2411 2412 2413 2414
static inline void unlink_domain_info(struct device_domain_info *info)
{
	assert_spin_locked(&device_domain_lock);
	list_del(&info->link);
	list_del(&info->global);
	if (info->dev)
2415
		info->dev->archdata.iommu = NULL;
2416 2417
}

2418 2419
static void domain_remove_dev_info(struct dmar_domain *domain)
{
2420
	struct device_domain_info *info, *tmp;
2421
	unsigned long flags;
2422 2423

	spin_lock_irqsave(&device_domain_lock, flags);
2424
	list_for_each_entry_safe(info, tmp, &domain->devices, link)
2425
		__dmar_remove_one_dev_info(info);
2426 2427 2428 2429 2430
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

/*
 * find_domain
2431
 * Note: we use struct device->archdata.iommu stores the info
2432
 */
2433
static struct dmar_domain *find_domain(struct device *dev)
2434 2435 2436 2437
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
2438
	info = dev->archdata.iommu;
2439
	if (likely(info))
2440 2441 2442 2443
		return info->domain;
	return NULL;
}

2444
static inline struct device_domain_info *
2445 2446 2447 2448 2449
dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
{
	struct device_domain_info *info;

	list_for_each_entry(info, &device_domain_list, global)
2450
		if (info->iommu->segment == segment && info->bus == bus &&
2451
		    info->devfn == devfn)
2452
			return info;
2453 2454 2455 2456

	return NULL;
}

2457 2458 2459 2460
static struct dmar_domain *dmar_insert_one_dev_info(struct intel_iommu *iommu,
						    int bus, int devfn,
						    struct device *dev,
						    struct dmar_domain *domain)
2461
{
2462
	struct dmar_domain *found = NULL;
2463 2464
	struct device_domain_info *info;
	unsigned long flags;
2465
	int ret;
2466 2467 2468

	info = alloc_devinfo_mem();
	if (!info)
2469
		return NULL;
2470 2471 2472

	info->bus = bus;
	info->devfn = devfn;
2473 2474 2475
	info->ats_supported = info->pasid_supported = info->pri_supported = 0;
	info->ats_enabled = info->pasid_enabled = info->pri_enabled = 0;
	info->ats_qdep = 0;
2476 2477
	info->dev = dev;
	info->domain = domain;
2478
	info->iommu = iommu;
2479
	info->pasid_table = NULL;
2480

2481 2482 2483
	if (dev && dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(info->dev);

G
Gil Kupfer 已提交
2484 2485
		if (!pci_ats_disabled() &&
		    ecap_dev_iotlb_support(iommu->ecap) &&
2486 2487 2488 2489
		    pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS) &&
		    dmar_find_matched_atsr_unit(pdev))
			info->ats_supported = 1;

2490 2491
		if (sm_supported(iommu)) {
			if (pasid_supported(iommu)) {
2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502
				int features = pci_pasid_features(pdev);
				if (features >= 0)
					info->pasid_supported = features | 1;
			}

			if (info->ats_supported && ecap_prs(iommu->ecap) &&
			    pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI))
				info->pri_supported = 1;
		}
	}

2503 2504
	spin_lock_irqsave(&device_domain_lock, flags);
	if (dev)
2505
		found = find_domain(dev);
2506 2507

	if (!found) {
2508
		struct device_domain_info *info2;
2509
		info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
2510 2511 2512 2513
		if (info2) {
			found      = info2->domain;
			info2->dev = dev;
		}
2514
	}
2515

2516 2517 2518
	if (found) {
		spin_unlock_irqrestore(&device_domain_lock, flags);
		free_devinfo_mem(info);
2519 2520
		/* Caller must free the original domain */
		return found;
2521 2522
	}

2523 2524 2525 2526 2527
	spin_lock(&iommu->lock);
	ret = domain_attach_iommu(domain, iommu);
	spin_unlock(&iommu->lock);

	if (ret) {
2528
		spin_unlock_irqrestore(&device_domain_lock, flags);
2529
		free_devinfo_mem(info);
2530 2531 2532
		return NULL;
	}

2533 2534 2535 2536
	list_add(&info->link, &domain->devices);
	list_add(&info->global, &device_domain_list);
	if (dev)
		dev->archdata.iommu = info;
2537
	spin_unlock_irqrestore(&device_domain_lock, flags);
2538

2539 2540
	/* PASID table is mandatory for a PCI device in scalable mode. */
	if (dev && dev_is_pci(dev) && sm_supported(iommu)) {
2541 2542
		ret = intel_pasid_alloc_table(dev);
		if (ret) {
2543
			dev_err(dev, "PASID table allocation failed\n");
2544
			dmar_remove_one_dev_info(dev);
2545
			return NULL;
2546
		}
2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557

		/* Setup the PASID entry for requests without PASID: */
		spin_lock(&iommu->lock);
		if (hw_pass_through && domain_type_is_si(domain))
			ret = intel_pasid_setup_pass_through(iommu, domain,
					dev, PASID_RID2PASID);
		else
			ret = intel_pasid_setup_second_level(iommu, domain,
					dev, PASID_RID2PASID);
		spin_unlock(&iommu->lock);
		if (ret) {
2558
			dev_err(dev, "Setup RID2PASID failed\n");
2559
			dmar_remove_one_dev_info(dev);
2560
			return NULL;
2561 2562
		}
	}
2563

2564
	if (dev && domain_context_mapping(domain, dev)) {
2565
		dev_err(dev, "Domain context map failed\n");
2566
		dmar_remove_one_dev_info(dev);
2567 2568 2569
		return NULL;
	}

2570
	return domain;
2571 2572
}

2573 2574 2575 2576 2577 2578
static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
{
	*(u16 *)opaque = alias;
	return 0;
}

2579
static struct dmar_domain *find_or_alloc_domain(struct device *dev, int gaw)
2580
{
2581
	struct device_domain_info *info;
2582
	struct dmar_domain *domain = NULL;
2583
	struct intel_iommu *iommu;
2584
	u16 dma_alias;
2585
	unsigned long flags;
2586
	u8 bus, devfn;
2587

2588 2589 2590 2591
	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return NULL;

2592 2593
	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);
2594

2595 2596 2597 2598 2599 2600 2601 2602 2603
		pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);

		spin_lock_irqsave(&device_domain_lock, flags);
		info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
						      PCI_BUS_NUM(dma_alias),
						      dma_alias & 0xff);
		if (info) {
			iommu = info->iommu;
			domain = info->domain;
2604
		}
2605
		spin_unlock_irqrestore(&device_domain_lock, flags);
2606

2607
		/* DMA alias already has a domain, use it */
2608
		if (info)
2609
			goto out;
2610
	}
2611

2612
	/* Allocate and initialize new domain for the device */
2613
	domain = alloc_domain(0);
2614
	if (!domain)
2615
		return NULL;
2616
	if (domain_init(domain, iommu, gaw)) {
2617 2618
		domain_exit(domain);
		return NULL;
2619
	}
2620

2621
out:
2622

2623 2624
	return domain;
}
2625

2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652
static struct dmar_domain *set_domain_for_dev(struct device *dev,
					      struct dmar_domain *domain)
{
	struct intel_iommu *iommu;
	struct dmar_domain *tmp;
	u16 req_id, dma_alias;
	u8 bus, devfn;

	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return NULL;

	req_id = ((u16)bus << 8) | devfn;

	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);

		pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);

		/* register PCI DMA alias device */
		if (req_id != dma_alias) {
			tmp = dmar_insert_one_dev_info(iommu, PCI_BUS_NUM(dma_alias),
					dma_alias & 0xff, NULL, domain);

			if (!tmp || tmp != domain)
				return tmp;
		}
2653 2654
	}

2655
	tmp = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
2656 2657 2658 2659 2660
	if (!tmp || tmp != domain)
		return tmp;

	return domain;
}
2661

2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675
static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
{
	struct dmar_domain *domain, *tmp;

	domain = find_domain(dev);
	if (domain)
		goto out;

	domain = find_or_alloc_domain(dev, gaw);
	if (!domain)
		goto out;

	tmp = set_domain_for_dev(dev, domain);
	if (!tmp || domain != tmp) {
2676 2677 2678
		domain_exit(domain);
		domain = tmp;
	}
2679

2680 2681
out:

2682
	return domain;
2683 2684
}

2685 2686 2687
static int iommu_domain_identity_map(struct dmar_domain *domain,
				     unsigned long long start,
				     unsigned long long end)
2688
{
2689 2690 2691 2692 2693
	unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
	unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;

	if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
			  dma_to_mm_pfn(last_vpfn))) {
J
Joerg Roedel 已提交
2694
		pr_err("Reserving iova failed\n");
2695
		return -ENOMEM;
2696 2697
	}

J
Joerg Roedel 已提交
2698
	pr_debug("Mapping reserved region %llx-%llx\n", start, end);
2699 2700 2701 2702
	/*
	 * RMRR range might have overlap with physical memory range,
	 * clear it first
	 */
2703
	dma_pte_clear_range(domain, first_vpfn, last_vpfn);
2704

2705 2706 2707
	return __domain_mapping(domain, first_vpfn, NULL,
				first_vpfn, last_vpfn - first_vpfn + 1,
				DMA_PTE_READ|DMA_PTE_WRITE);
2708 2709
}

2710 2711 2712 2713
static int domain_prepare_identity_map(struct device *dev,
				       struct dmar_domain *domain,
				       unsigned long long start,
				       unsigned long long end)
2714
{
2715 2716 2717 2718 2719
	/* For _hardware_ passthrough, don't bother. But for software
	   passthrough, we do it anyway -- it may indicate a memory
	   range which is reserved in E820, so which didn't get set
	   up to start with in si_domain */
	if (domain == si_domain && hw_pass_through) {
2720 2721
		dev_warn(dev, "Ignoring identity map for HW passthrough [0x%Lx - 0x%Lx]\n",
			 start, end);
2722 2723 2724
		return 0;
	}

2725
	dev_info(dev, "Setting identity map [0x%Lx - 0x%Lx]\n", start, end);
J
Joerg Roedel 已提交
2726

2727 2728 2729 2730 2731 2732
	if (end < start) {
		WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
			"BIOS vendor: %s; Ver: %s; Product Version: %s\n",
			dmi_get_system_info(DMI_BIOS_VENDOR),
			dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
2733
		return -EIO;
2734 2735
	}

2736 2737 2738 2739 2740 2741 2742
	if (end >> agaw_to_width(domain->agaw)) {
		WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     agaw_to_width(domain->agaw),
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
2743
		return -EIO;
2744
	}
2745

2746 2747
	return iommu_domain_identity_map(domain, start, end);
}
2748

2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762
static int iommu_prepare_identity_map(struct device *dev,
				      unsigned long long start,
				      unsigned long long end)
{
	struct dmar_domain *domain;
	int ret;

	domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
	if (!domain)
		return -ENOMEM;

	ret = domain_prepare_identity_map(dev, domain, start, end);
	if (ret)
		domain_exit(domain);
2763

2764 2765 2766 2767
	return ret;
}

static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
2768
					 struct device *dev)
2769
{
2770
	if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
2771
		return 0;
2772 2773
	return iommu_prepare_identity_map(dev, rmrr->base_address,
					  rmrr->end_address);
2774 2775
}

2776
#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
2777 2778 2779 2780 2781 2782 2783 2784 2785
static inline void iommu_prepare_isa(void)
{
	struct pci_dev *pdev;
	int ret;

	pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
	if (!pdev)
		return;

J
Joerg Roedel 已提交
2786
	pr_info("Prepare 0-16MiB unity mapping for LPC\n");
2787
	ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
2788 2789

	if (ret)
J
Joerg Roedel 已提交
2790
		pr_err("Failed to create 0-16MiB identity map - floppy might not work\n");
2791

2792
	pci_dev_put(pdev);
2793 2794 2795 2796 2797 2798
}
#else
static inline void iommu_prepare_isa(void)
{
	return;
}
2799
#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
2800

2801
static int md_domain_init(struct dmar_domain *domain, int guest_width);
2802

2803
static int __init si_domain_init(int hw)
2804
{
2805
	int nid, ret;
2806

2807
	si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
2808 2809 2810 2811 2812 2813 2814 2815
	if (!si_domain)
		return -EFAULT;

	if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
		domain_exit(si_domain);
		return -EFAULT;
	}

2816
	pr_debug("Identity mapping domain allocated\n");
2817

2818 2819 2820
	if (hw)
		return 0;

2821
	for_each_online_node(nid) {
2822 2823 2824 2825 2826 2827 2828 2829 2830
		unsigned long start_pfn, end_pfn;
		int i;

		for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
			ret = iommu_domain_identity_map(si_domain,
					PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
			if (ret)
				return ret;
		}
2831 2832
	}

2833 2834 2835
	return 0;
}

2836
static int identity_mapping(struct device *dev)
2837 2838 2839 2840 2841 2842
{
	struct device_domain_info *info;

	if (likely(!iommu_identity_mapping))
		return 0;

2843
	info = dev->archdata.iommu;
2844 2845
	if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
		return (info->domain == si_domain);
2846 2847 2848 2849

	return 0;
}

2850
static int domain_add_dev_info(struct dmar_domain *domain, struct device *dev)
2851
{
2852
	struct dmar_domain *ndomain;
2853
	struct intel_iommu *iommu;
2854
	u8 bus, devfn;
2855

2856
	iommu = device_to_iommu(dev, &bus, &devfn);
2857 2858 2859
	if (!iommu)
		return -ENODEV;

2860
	ndomain = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
2861 2862
	if (ndomain != domain)
		return -EBUSY;
2863 2864 2865 2866

	return 0;
}

2867
static bool device_has_rmrr(struct device *dev)
2868 2869
{
	struct dmar_rmrr_unit *rmrr;
2870
	struct device *tmp;
2871 2872
	int i;

2873
	rcu_read_lock();
2874
	for_each_rmrr_units(rmrr) {
2875 2876 2877 2878 2879 2880
		/*
		 * Return TRUE if this RMRR contains the device that
		 * is passed in.
		 */
		for_each_active_dev_scope(rmrr->devices,
					  rmrr->devices_cnt, i, tmp)
2881
			if (tmp == dev) {
2882
				rcu_read_unlock();
2883
				return true;
2884
			}
2885
	}
2886
	rcu_read_unlock();
2887 2888 2889
	return false;
}

2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906
/*
 * There are a couple cases where we need to restrict the functionality of
 * devices associated with RMRRs.  The first is when evaluating a device for
 * identity mapping because problems exist when devices are moved in and out
 * of domains and their respective RMRR information is lost.  This means that
 * a device with associated RMRRs will never be in a "passthrough" domain.
 * The second is use of the device through the IOMMU API.  This interface
 * expects to have full control of the IOVA space for the device.  We cannot
 * satisfy both the requirement that RMRR access is maintained and have an
 * unencumbered IOVA space.  We also have no ability to quiesce the device's
 * use of the RMRR space or even inform the IOMMU API user of the restriction.
 * We therefore prevent devices associated with an RMRR from participating in
 * the IOMMU API, which eliminates them from device assignment.
 *
 * In both cases we assume that PCI USB devices with RMRRs have them largely
 * for historical reasons and that the RMRR space is not actively used post
 * boot.  This exclusion may change if vendors begin to abuse it.
2907 2908 2909 2910
 *
 * The same exception is made for graphics devices, with the requirement that
 * any use of the RMRR regions will be torn down before assigning the device
 * to a guest.
2911 2912 2913 2914 2915 2916 2917 2918 2919
 */
static bool device_is_rmrr_locked(struct device *dev)
{
	if (!device_has_rmrr(dev))
		return false;

	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);

2920
		if (IS_USB_DEVICE(pdev) || IS_GFX_DEVICE(pdev))
2921 2922 2923 2924 2925 2926
			return false;
	}

	return true;
}

2927
static int iommu_should_identity_map(struct device *dev, int startup)
2928
{
2929 2930
	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);
2931

2932
		if (device_is_rmrr_locked(dev))
2933
			return 0;
2934

2935 2936 2937 2938 2939 2940 2941
		/*
		 * Prevent any device marked as untrusted from getting
		 * placed into the statically identity mapping domain.
		 */
		if (pdev->untrusted)
			return 0;

2942 2943
		if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
			return 1;
2944

2945 2946
		if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
			return 1;
2947

2948
		if (!(iommu_identity_mapping & IDENTMAP_ALL))
2949
			return 0;
2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973

		/*
		 * We want to start off with all devices in the 1:1 domain, and
		 * take them out later if we find they can't access all of memory.
		 *
		 * However, we can't do this for PCI devices behind bridges,
		 * because all PCI devices behind the same bridge will end up
		 * with the same source-id on their transactions.
		 *
		 * Practically speaking, we can't change things around for these
		 * devices at run-time, because we can't be sure there'll be no
		 * DMA transactions in flight for any of their siblings.
		 *
		 * So PCI devices (unless they're on the root bus) as well as
		 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
		 * the 1:1 domain, just in _case_ one of their siblings turns out
		 * not to be able to map all of memory.
		 */
		if (!pci_is_pcie(pdev)) {
			if (!pci_is_root_bus(pdev->bus))
				return 0;
			if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
				return 0;
		} else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2974
			return 0;
2975 2976 2977 2978
	} else {
		if (device_has_rmrr(dev))
			return 0;
	}
2979

2980
	/*
2981
	 * At boot time, we don't yet know if devices will be 64-bit capable.
2982
	 * Assume that they will — if they turn out not to be, then we can
2983 2984
	 * take them out of the 1:1 domain later.
	 */
2985 2986 2987 2988 2989
	if (!startup) {
		/*
		 * If the device's dma_mask is less than the system's memory
		 * size then this is not a candidate for identity mapping.
		 */
2990
		u64 dma_mask = *dev->dma_mask;
2991

2992 2993 2994
		if (dev->coherent_dma_mask &&
		    dev->coherent_dma_mask < dma_mask)
			dma_mask = dev->coherent_dma_mask;
2995

2996
		return dma_mask >= dma_get_required_mask(dev);
2997
	}
2998 2999 3000 3001

	return 1;
}

3002 3003 3004 3005 3006 3007 3008
static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
{
	int ret;

	if (!iommu_should_identity_map(dev, 1))
		return 0;

3009
	ret = domain_add_dev_info(si_domain, dev);
3010
	if (!ret)
3011 3012
		dev_info(dev, "%s identity mapping\n",
			 hw ? "Hardware" : "Software");
3013 3014 3015 3016 3017 3018 3019 3020
	else if (ret == -ENODEV)
		/* device not associated with an iommu */
		ret = 0;

	return ret;
}


3021
static int __init iommu_prepare_static_identity_mapping(int hw)
3022 3023
{
	struct pci_dev *pdev = NULL;
3024 3025 3026 3027 3028
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	struct device *dev;
	int i;
	int ret = 0;
3029 3030

	for_each_pci_dev(pdev) {
3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042
		ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
		if (ret)
			return ret;
	}

	for_each_active_iommu(iommu, drhd)
		for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
			struct acpi_device_physical_node *pn;
			struct acpi_device *adev;

			if (dev->bus != &acpi_bus_type)
				continue;
3043

3044 3045 3046 3047 3048 3049
			adev= to_acpi_device(dev);
			mutex_lock(&adev->physical_node_lock);
			list_for_each_entry(pn, &adev->physical_node_list, node) {
				ret = dev_prepare_static_identity_mapping(pn->dev, hw);
				if (ret)
					break;
3050
			}
3051 3052 3053
			mutex_unlock(&adev->physical_node_lock);
			if (ret)
				return ret;
3054
		}
3055 3056 3057 3058

	return 0;
}

3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084
static void intel_iommu_init_qi(struct intel_iommu *iommu)
{
	/*
	 * Start from the sane iommu hardware state.
	 * If the queued invalidation is already initialized by us
	 * (for example, while enabling interrupt-remapping) then
	 * we got the things already rolling from a sane state.
	 */
	if (!iommu->qi) {
		/*
		 * Clear any previous faults.
		 */
		dmar_fault(-1, iommu);
		/*
		 * Disable queued invalidation if supported and already enabled
		 * before OS handover.
		 */
		dmar_disable_qi(iommu);
	}

	if (dmar_enable_qi(iommu)) {
		/*
		 * Queued Invalidate not enabled, use Register Based Invalidate
		 */
		iommu->flush.flush_context = __iommu_flush_context;
		iommu->flush.flush_iotlb = __iommu_flush_iotlb;
J
Joerg Roedel 已提交
3085
		pr_info("%s: Using Register based invalidation\n",
3086 3087 3088 3089
			iommu->name);
	} else {
		iommu->flush.flush_context = qi_flush_context;
		iommu->flush.flush_iotlb = qi_flush_iotlb;
J
Joerg Roedel 已提交
3090
		pr_info("%s: Using Queued invalidation\n", iommu->name);
3091 3092 3093
	}
}

3094
static int copy_context_table(struct intel_iommu *iommu,
3095
			      struct root_entry *old_re,
3096 3097 3098
			      struct context_entry **tbl,
			      int bus, bool ext)
{
3099
	int tbl_idx, pos = 0, idx, devfn, ret = 0, did;
3100
	struct context_entry *new_ce = NULL, ce;
3101
	struct context_entry *old_ce = NULL;
3102
	struct root_entry re;
3103 3104 3105
	phys_addr_t old_ce_phys;

	tbl_idx = ext ? bus * 2 : bus;
3106
	memcpy(&re, old_re, sizeof(re));
3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121

	for (devfn = 0; devfn < 256; devfn++) {
		/* First calculate the correct index */
		idx = (ext ? devfn * 2 : devfn) % 256;

		if (idx == 0) {
			/* First save what we may have and clean up */
			if (new_ce) {
				tbl[tbl_idx] = new_ce;
				__iommu_flush_cache(iommu, new_ce,
						    VTD_PAGE_SIZE);
				pos = 1;
			}

			if (old_ce)
3122
				memunmap(old_ce);
3123 3124 3125

			ret = 0;
			if (devfn < 0x80)
3126
				old_ce_phys = root_entry_lctp(&re);
3127
			else
3128
				old_ce_phys = root_entry_uctp(&re);
3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140

			if (!old_ce_phys) {
				if (ext && devfn == 0) {
					/* No LCTP, try UCTP */
					devfn = 0x7f;
					continue;
				} else {
					goto out;
				}
			}

			ret = -ENOMEM;
3141 3142
			old_ce = memremap(old_ce_phys, PAGE_SIZE,
					MEMREMAP_WB);
3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153
			if (!old_ce)
				goto out;

			new_ce = alloc_pgtable_page(iommu->node);
			if (!new_ce)
				goto out_unmap;

			ret = 0;
		}

		/* Now copy the context entry */
3154
		memcpy(&ce, old_ce + idx, sizeof(ce));
3155

3156
		if (!__context_present(&ce))
3157 3158
			continue;

3159 3160 3161 3162
		did = context_domain_id(&ce);
		if (did >= 0 && did < cap_ndoms(iommu->cap))
			set_bit(did, iommu->domain_ids);

3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181
		/*
		 * We need a marker for copied context entries. This
		 * marker needs to work for the old format as well as
		 * for extended context entries.
		 *
		 * Bit 67 of the context entry is used. In the old
		 * format this bit is available to software, in the
		 * extended format it is the PGE bit, but PGE is ignored
		 * by HW if PASIDs are disabled (and thus still
		 * available).
		 *
		 * So disable PASIDs first and then mark the entry
		 * copied. This means that we don't copy PASID
		 * translations from the old kernel, but this is fine as
		 * faults there are not fatal.
		 */
		context_clear_pasid_enable(&ce);
		context_set_copied(&ce);

3182 3183 3184 3185 3186 3187 3188 3189
		new_ce[idx] = ce;
	}

	tbl[tbl_idx + pos] = new_ce;

	__iommu_flush_cache(iommu, new_ce, VTD_PAGE_SIZE);

out_unmap:
3190
	memunmap(old_ce);
3191 3192 3193 3194 3195 3196 3197 3198

out:
	return ret;
}

static int copy_translation_tables(struct intel_iommu *iommu)
{
	struct context_entry **ctxt_tbls;
3199
	struct root_entry *old_rt;
3200 3201 3202 3203 3204
	phys_addr_t old_rt_phys;
	int ctxt_table_entries;
	unsigned long flags;
	u64 rtaddr_reg;
	int bus, ret;
3205
	bool new_ext, ext;
3206 3207 3208

	rtaddr_reg = dmar_readq(iommu->reg + DMAR_RTADDR_REG);
	ext        = !!(rtaddr_reg & DMA_RTADDR_RTT);
3209 3210 3211 3212 3213 3214 3215 3216 3217 3218
	new_ext    = !!ecap_ecs(iommu->ecap);

	/*
	 * The RTT bit can only be changed when translation is disabled,
	 * but disabling translation means to open a window for data
	 * corruption. So bail out and don't copy anything if we would
	 * have to change the bit.
	 */
	if (new_ext != ext)
		return -EINVAL;
3219 3220 3221 3222 3223

	old_rt_phys = rtaddr_reg & VTD_PAGE_MASK;
	if (!old_rt_phys)
		return -EINVAL;

3224
	old_rt = memremap(old_rt_phys, PAGE_SIZE, MEMREMAP_WB);
3225 3226 3227 3228 3229 3230
	if (!old_rt)
		return -ENOMEM;

	/* This is too big for the stack - allocate it from slab */
	ctxt_table_entries = ext ? 512 : 256;
	ret = -ENOMEM;
K
Kees Cook 已提交
3231
	ctxt_tbls = kcalloc(ctxt_table_entries, sizeof(void *), GFP_KERNEL);
3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272
	if (!ctxt_tbls)
		goto out_unmap;

	for (bus = 0; bus < 256; bus++) {
		ret = copy_context_table(iommu, &old_rt[bus],
					 ctxt_tbls, bus, ext);
		if (ret) {
			pr_err("%s: Failed to copy context table for bus %d\n",
				iommu->name, bus);
			continue;
		}
	}

	spin_lock_irqsave(&iommu->lock, flags);

	/* Context tables are copied, now write them to the root_entry table */
	for (bus = 0; bus < 256; bus++) {
		int idx = ext ? bus * 2 : bus;
		u64 val;

		if (ctxt_tbls[idx]) {
			val = virt_to_phys(ctxt_tbls[idx]) | 1;
			iommu->root_entry[bus].lo = val;
		}

		if (!ext || !ctxt_tbls[idx + 1])
			continue;

		val = virt_to_phys(ctxt_tbls[idx + 1]) | 1;
		iommu->root_entry[bus].hi = val;
	}

	spin_unlock_irqrestore(&iommu->lock, flags);

	kfree(ctxt_tbls);

	__iommu_flush_cache(iommu, iommu->root_entry, PAGE_SIZE);

	ret = 0;

out_unmap:
3273
	memunmap(old_rt);
3274 3275 3276 3277

	return ret;
}

3278
static int __init init_dmars(void)
3279 3280 3281
{
	struct dmar_drhd_unit *drhd;
	struct dmar_rmrr_unit *rmrr;
3282
	bool copied_tables = false;
3283
	struct device *dev;
3284
	struct intel_iommu *iommu;
3285
	int i, ret;
3286

3287 3288 3289 3290 3291 3292 3293
	/*
	 * for each drhd
	 *    allocate root
	 *    initialize and program root entry to not present
	 * endfor
	 */
	for_each_drhd_unit(drhd) {
M
mark gross 已提交
3294 3295 3296 3297 3298
		/*
		 * lock not needed as this is only incremented in the single
		 * threaded kernel __init code path all other access are read
		 * only
		 */
3299
		if (g_num_of_iommus < DMAR_UNITS_SUPPORTED) {
3300 3301 3302
			g_num_of_iommus++;
			continue;
		}
J
Joerg Roedel 已提交
3303
		pr_err_once("Exceeded %d IOMMUs\n", DMAR_UNITS_SUPPORTED);
M
mark gross 已提交
3304 3305
	}

3306 3307 3308 3309
	/* Preallocate enough resources for IOMMU hot-addition */
	if (g_num_of_iommus < DMAR_UNITS_SUPPORTED)
		g_num_of_iommus = DMAR_UNITS_SUPPORTED;

W
Weidong Han 已提交
3310 3311 3312
	g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
			GFP_KERNEL);
	if (!g_iommus) {
J
Joerg Roedel 已提交
3313
		pr_err("Allocating global iommu array failed\n");
W
Weidong Han 已提交
3314 3315 3316 3317
		ret = -ENOMEM;
		goto error;
	}

3318
	for_each_active_iommu(iommu, drhd) {
L
Lu Baolu 已提交
3319 3320 3321 3322 3323
		/*
		 * Find the max pasid size of all IOMMU's in the system.
		 * We need to ensure the system pasid table is no bigger
		 * than the smallest supported.
		 */
3324
		if (pasid_supported(iommu)) {
L
Lu Baolu 已提交
3325 3326 3327 3328 3329 3330
			u32 temp = 2 << ecap_pss(iommu->ecap);

			intel_pasid_max_id = min_t(u32, temp,
						   intel_pasid_max_id);
		}

W
Weidong Han 已提交
3331
		g_iommus[iommu->seq_id] = iommu;
3332

3333 3334
		intel_iommu_init_qi(iommu);

3335 3336
		ret = iommu_init_domains(iommu);
		if (ret)
3337
			goto free_iommu;
3338

3339 3340
		init_translation_status(iommu);

3341 3342 3343 3344 3345 3346
		if (translation_pre_enabled(iommu) && !is_kdump_kernel()) {
			iommu_disable_translation(iommu);
			clear_translation_pre_enabled(iommu);
			pr_warn("Translation was enabled for %s but we are not in kdump mode\n",
				iommu->name);
		}
3347

3348 3349 3350
		/*
		 * TBD:
		 * we could share the same root & context tables
L
Lucas De Marchi 已提交
3351
		 * among all IOMMU's. Need to Split it later.
3352 3353
		 */
		ret = iommu_alloc_root_entry(iommu);
3354
		if (ret)
3355
			goto free_iommu;
3356

3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377
		if (translation_pre_enabled(iommu)) {
			pr_info("Translation already enabled - trying to copy translation structures\n");

			ret = copy_translation_tables(iommu);
			if (ret) {
				/*
				 * We found the IOMMU with translation
				 * enabled - but failed to copy over the
				 * old root-entry table. Try to proceed
				 * by disabling translation now and
				 * allocating a clean root-entry table.
				 * This might cause DMAR faults, but
				 * probably the dump will still succeed.
				 */
				pr_err("Failed to copy translation tables from previous kernel for %s\n",
				       iommu->name);
				iommu_disable_translation(iommu);
				clear_translation_pre_enabled(iommu);
			} else {
				pr_info("Copied translation tables from previous kernel for %s\n",
					iommu->name);
3378
				copied_tables = true;
3379 3380 3381
			}
		}

F
Fenghua Yu 已提交
3382
		if (!ecap_pass_through(iommu->ecap))
3383
			hw_pass_through = 0;
3384
#ifdef CONFIG_INTEL_IOMMU_SVM
3385
		if (pasid_supported(iommu))
3386
			intel_svm_init(iommu);
3387
#endif
3388 3389
	}

3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401
	/*
	 * Now that qi is enabled on all iommus, set the root entry and flush
	 * caches. This is required on some Intel X58 chipsets, otherwise the
	 * flush_context function will loop forever and the boot hangs.
	 */
	for_each_active_iommu(iommu, drhd) {
		iommu_flush_write_buffer(iommu);
		iommu_set_root_entry(iommu);
		iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
	}

3402
	if (iommu_pass_through)
3403 3404
		iommu_identity_mapping |= IDENTMAP_ALL;

3405
#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
3406
	iommu_identity_mapping |= IDENTMAP_GFX;
3407
#endif
3408

3409 3410
	check_tylersburg_isoch();

3411 3412 3413 3414 3415 3416
	if (iommu_identity_mapping) {
		ret = si_domain_init(hw_pass_through);
		if (ret)
			goto free_iommu;
	}

3417

3418 3419 3420 3421 3422 3423 3424 3425 3426
	/*
	 * If we copied translations from a previous kernel in the kdump
	 * case, we can not assign the devices to domains now, as that
	 * would eliminate the old mappings. So skip this part and defer
	 * the assignment to device driver initialization time.
	 */
	if (copied_tables)
		goto domains_done;

3427
	/*
3428 3429 3430
	 * If pass through is not set or not enabled, setup context entries for
	 * identity mappings for rmrr, gfx, and isa and may fall back to static
	 * identity mapping if iommu_identity_mapping is set.
3431
	 */
3432 3433
	if (iommu_identity_mapping) {
		ret = iommu_prepare_static_identity_mapping(hw_pass_through);
F
Fenghua Yu 已提交
3434
		if (ret) {
J
Joerg Roedel 已提交
3435
			pr_crit("Failed to setup IOMMU pass-through\n");
3436
			goto free_iommu;
3437 3438 3439
		}
	}
	/*
3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451
	 * For each rmrr
	 *   for each dev attached to rmrr
	 *   do
	 *     locate drhd for dev, alloc domain for dev
	 *     allocate free domain
	 *     allocate page table entries for rmrr
	 *     if context not allocated for bus
	 *           allocate and init context
	 *           set present in root table for this bus
	 *     init context with domain, translation etc
	 *    endfor
	 * endfor
3452
	 */
J
Joerg Roedel 已提交
3453
	pr_info("Setting RMRR:\n");
3454
	for_each_rmrr_units(rmrr) {
3455 3456
		/* some BIOS lists non-exist devices in DMAR table. */
		for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
3457
					  i, dev) {
3458
			ret = iommu_prepare_rmrr_dev(rmrr, dev);
3459
			if (ret)
J
Joerg Roedel 已提交
3460
				pr_err("Mapping reserved region failed\n");
3461
		}
F
Fenghua Yu 已提交
3462
	}
3463

3464 3465
	iommu_prepare_isa();

3466 3467
domains_done:

3468 3469 3470 3471 3472 3473 3474
	/*
	 * for each drhd
	 *   enable fault log
	 *   global invalidate context cache
	 *   global invalidate iotlb
	 *   enable translation
	 */
3475
	for_each_iommu(iommu, drhd) {
3476 3477 3478 3479 3480 3481
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
3482
				iommu_disable_protect_mem_regions(iommu);
3483
			continue;
3484
		}
3485 3486 3487

		iommu_flush_write_buffer(iommu);

3488
#ifdef CONFIG_INTEL_IOMMU_SVM
3489
		if (pasid_supported(iommu) && ecap_prs(iommu->ecap)) {
3490 3491 3492 3493 3494
			ret = intel_svm_enable_prq(iommu);
			if (ret)
				goto free_iommu;
		}
#endif
3495 3496
		ret = dmar_set_interrupt(iommu);
		if (ret)
3497
			goto free_iommu;
3498

3499 3500 3501
		if (!translation_pre_enabled(iommu))
			iommu_enable_translation(iommu);

3502
		iommu_disable_protect_mem_regions(iommu);
3503 3504 3505
	}

	return 0;
3506 3507

free_iommu:
3508 3509
	for_each_active_iommu(iommu, drhd) {
		disable_dmar_iommu(iommu);
3510
		free_dmar_iommu(iommu);
3511
	}
3512

W
Weidong Han 已提交
3513
	kfree(g_iommus);
3514

3515
error:
3516 3517 3518
	return ret;
}

3519
/* This takes a number of _MM_ pages, not VTD pages */
3520
static unsigned long intel_alloc_iova(struct device *dev,
3521 3522
				     struct dmar_domain *domain,
				     unsigned long nrpages, uint64_t dma_mask)
3523
{
3524
	unsigned long iova_pfn;
3525

3526 3527
	/* Restrict dma_mask to the width that the iommu can handle */
	dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
3528 3529
	/* Ensure we reserve the whole size-aligned region */
	nrpages = __roundup_pow_of_two(nrpages);
3530 3531

	if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
3532 3533
		/*
		 * First try to allocate an io virtual address in
3534
		 * DMA_BIT_MASK(32) and if that fails then try allocating
J
Joe Perches 已提交
3535
		 * from higher range
3536
		 */
3537
		iova_pfn = alloc_iova_fast(&domain->iovad, nrpages,
3538
					   IOVA_PFN(DMA_BIT_MASK(32)), false);
3539 3540
		if (iova_pfn)
			return iova_pfn;
3541
	}
3542 3543
	iova_pfn = alloc_iova_fast(&domain->iovad, nrpages,
				   IOVA_PFN(dma_mask), true);
3544
	if (unlikely(!iova_pfn)) {
3545
		dev_err(dev, "Allocating %ld-page iova failed", nrpages);
3546
		return 0;
3547 3548
	}

3549
	return iova_pfn;
3550 3551
}

3552
struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
3553
{
3554
	struct dmar_domain *domain, *tmp;
3555 3556 3557
	struct dmar_rmrr_unit *rmrr;
	struct device *i_dev;
	int i, ret;
3558

3559 3560 3561 3562 3563 3564 3565
	domain = find_domain(dev);
	if (domain)
		goto out;

	domain = find_or_alloc_domain(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
	if (!domain)
		goto out;
3566

3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583
	/* We have a new domain - setup possible RMRRs for the device */
	rcu_read_lock();
	for_each_rmrr_units(rmrr) {
		for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
					  i, i_dev) {
			if (i_dev != dev)
				continue;

			ret = domain_prepare_identity_map(dev, domain,
							  rmrr->base_address,
							  rmrr->end_address);
			if (ret)
				dev_err(dev, "Mapping reserved region failed\n");
		}
	}
	rcu_read_unlock();

3584 3585 3586 3587 3588 3589 3590 3591 3592
	tmp = set_domain_for_dev(dev, domain);
	if (!tmp || domain != tmp) {
		domain_exit(domain);
		domain = tmp;
	}

out:

	if (!domain)
3593
		dev_err(dev, "Allocating domain failed\n");
3594 3595


3596 3597 3598
	return domain;
}

3599
/* Check if the dev needs to go through non-identity map and unmap process.*/
3600
static int iommu_no_mapping(struct device *dev)
3601 3602 3603
{
	int found;

3604
	if (iommu_dummy(dev))
3605 3606
		return 1;

3607
	if (!iommu_identity_mapping)
3608
		return 0;
3609

3610
	found = identity_mapping(dev);
3611
	if (found) {
3612
		if (iommu_should_identity_map(dev, 0))
3613 3614 3615 3616 3617 3618
			return 1;
		else {
			/*
			 * 32 bit DMA is removed from si_domain and fall back
			 * to non-identity mapping.
			 */
3619
			dmar_remove_one_dev_info(dev);
3620
			dev_info(dev, "32bit DMA uses non-identity mapping\n");
3621 3622 3623 3624 3625 3626 3627
			return 0;
		}
	} else {
		/*
		 * In case of a detached 64 bit DMA device from vm, the device
		 * is put into si_domain for identity mapping.
		 */
3628
		if (iommu_should_identity_map(dev, 0)) {
3629
			int ret;
3630
			ret = domain_add_dev_info(si_domain, dev);
3631
			if (!ret) {
3632
				dev_info(dev, "64bit DMA uses identity mapping\n");
3633 3634 3635 3636 3637
				return 1;
			}
		}
	}

3638
	return 0;
3639 3640
}

3641 3642
static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
				     size_t size, int dir, u64 dma_mask)
3643 3644
{
	struct dmar_domain *domain;
F
Fenghua Yu 已提交
3645
	phys_addr_t start_paddr;
3646
	unsigned long iova_pfn;
3647
	int prot = 0;
I
Ingo Molnar 已提交
3648
	int ret;
3649
	struct intel_iommu *iommu;
3650
	unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
3651 3652

	BUG_ON(dir == DMA_NONE);
3653

3654
	if (iommu_no_mapping(dev))
I
Ingo Molnar 已提交
3655
		return paddr;
3656

3657
	domain = get_valid_domain_for_dev(dev);
3658
	if (!domain)
3659
		return DMA_MAPPING_ERROR;
3660

3661
	iommu = domain_get_iommu(domain);
3662
	size = aligned_nrpages(paddr, size);
3663

3664 3665
	iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
	if (!iova_pfn)
3666 3667
		goto error;

3668 3669 3670 3671 3672
	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3673
			!cap_zlr(iommu->cap))
3674 3675 3676 3677
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;
	/*
I
Ingo Molnar 已提交
3678
	 * paddr - (paddr + size) might be partial page, we should map the whole
3679
	 * page.  Note: if two part of one page are separately mapped, we
I
Ingo Molnar 已提交
3680
	 * might have two guest_addr mapping to the same host paddr, but this
3681 3682
	 * is not a big problem
	 */
3683
	ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova_pfn),
3684
				 mm_to_dma_pfn(paddr_pfn), size, prot);
3685 3686 3687
	if (ret)
		goto error;

3688
	start_paddr = (phys_addr_t)iova_pfn << PAGE_SHIFT;
3689 3690
	start_paddr += paddr & ~PAGE_MASK;
	return start_paddr;
3691 3692

error:
3693
	if (iova_pfn)
3694
		free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
3695 3696
	dev_err(dev, "Device request: %zx@%llx dir %d --- failed\n",
		size, (unsigned long long)paddr, dir);
3697
	return DMA_MAPPING_ERROR;
3698 3699
}

3700 3701 3702
static dma_addr_t intel_map_page(struct device *dev, struct page *page,
				 unsigned long offset, size_t size,
				 enum dma_data_direction dir,
3703
				 unsigned long attrs)
3704
{
3705 3706 3707 3708 3709 3710 3711 3712 3713
	return __intel_map_single(dev, page_to_phys(page) + offset, size,
				  dir, *dev->dma_mask);
}

static dma_addr_t intel_map_resource(struct device *dev, phys_addr_t phys_addr,
				     size_t size, enum dma_data_direction dir,
				     unsigned long attrs)
{
	return __intel_map_single(dev, phys_addr, size, dir, *dev->dma_mask);
3714 3715
}

3716
static void intel_unmap(struct device *dev, dma_addr_t dev_addr, size_t size)
3717
{
3718
	struct dmar_domain *domain;
3719
	unsigned long start_pfn, last_pfn;
3720
	unsigned long nrpages;
3721
	unsigned long iova_pfn;
3722
	struct intel_iommu *iommu;
3723
	struct page *freelist;
3724

3725
	if (iommu_no_mapping(dev))
3726
		return;
3727

3728
	domain = find_domain(dev);
3729 3730
	BUG_ON(!domain);

3731 3732
	iommu = domain_get_iommu(domain);

3733
	iova_pfn = IOVA_PFN(dev_addr);
3734

3735
	nrpages = aligned_nrpages(dev_addr, size);
3736
	start_pfn = mm_to_dma_pfn(iova_pfn);
3737
	last_pfn = start_pfn + nrpages - 1;
3738

3739
	dev_dbg(dev, "Device unmapping: pfn %lx-%lx\n", start_pfn, last_pfn);
3740

3741
	freelist = domain_unmap(domain, start_pfn, last_pfn);
3742

M
mark gross 已提交
3743
	if (intel_iommu_strict) {
3744
		iommu_flush_iotlb_psi(iommu, domain, start_pfn,
3745
				      nrpages, !freelist, 0);
M
mark gross 已提交
3746
		/* free iova */
3747
		free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(nrpages));
3748
		dma_free_pagelist(freelist);
M
mark gross 已提交
3749
	} else {
3750 3751
		queue_iova(&domain->iovad, iova_pfn, nrpages,
			   (unsigned long)freelist);
M
mark gross 已提交
3752 3753 3754 3755 3756
		/*
		 * queue up the release of the unmap to save the 1/6th of the
		 * cpu used up by the iotlb flush operation...
		 */
	}
3757 3758
}

3759 3760
static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
			     size_t size, enum dma_data_direction dir,
3761
			     unsigned long attrs)
3762
{
3763
	intel_unmap(dev, dev_addr, size);
3764 3765
}

3766
static void *intel_alloc_coherent(struct device *dev, size_t size,
3767
				  dma_addr_t *dma_handle, gfp_t flags,
3768
				  unsigned long attrs)
3769
{
3770 3771
	struct page *page = NULL;
	int order;
3772

3773 3774
	size = PAGE_ALIGN(size);
	order = get_order(size);
A
Akinobu Mita 已提交
3775

3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787
	if (!iommu_no_mapping(dev))
		flags &= ~(GFP_DMA | GFP_DMA32);
	else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
		if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
			flags |= GFP_DMA;
		else
			flags |= GFP_DMA32;
	}

	if (gfpflags_allow_blocking(flags)) {
		unsigned int count = size >> PAGE_SHIFT;

3788 3789
		page = dma_alloc_from_contiguous(dev, count, order,
						 flags & __GFP_NOWARN);
3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802
		if (page && iommu_no_mapping(dev) &&
		    page_to_phys(page) + size > dev->coherent_dma_mask) {
			dma_release_from_contiguous(dev, page, count);
			page = NULL;
		}
	}

	if (!page)
		page = alloc_pages(flags, order);
	if (!page)
		return NULL;
	memset(page_address(page), 0, size);

3803 3804 3805
	*dma_handle = __intel_map_single(dev, page_to_phys(page), size,
					 DMA_BIDIRECTIONAL,
					 dev->coherent_dma_mask);
3806
	if (*dma_handle != DMA_MAPPING_ERROR)
3807 3808 3809
		return page_address(page);
	if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
		__free_pages(page, order);
A
Akinobu Mita 已提交
3810

3811 3812 3813
	return NULL;
}

3814
static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
3815
				dma_addr_t dma_handle, unsigned long attrs)
3816
{
3817 3818 3819 3820 3821 3822 3823 3824 3825
	int order;
	struct page *page = virt_to_page(vaddr);

	size = PAGE_ALIGN(size);
	order = get_order(size);

	intel_unmap(dev, dma_handle, size);
	if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
		__free_pages(page, order);
3826 3827
}

3828
static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
3829
			   int nelems, enum dma_data_direction dir,
3830
			   unsigned long attrs)
3831
{
3832 3833 3834 3835 3836 3837 3838 3839 3840 3841
	dma_addr_t startaddr = sg_dma_address(sglist) & PAGE_MASK;
	unsigned long nrpages = 0;
	struct scatterlist *sg;
	int i;

	for_each_sg(sglist, sg, nelems, i) {
		nrpages += aligned_nrpages(sg_dma_address(sg), sg_dma_len(sg));
	}

	intel_unmap(dev, startaddr, nrpages << VTD_PAGE_SHIFT);
3842 3843 3844
}

static int intel_nontranslate_map_sg(struct device *hddev,
F
FUJITA Tomonori 已提交
3845
	struct scatterlist *sglist, int nelems, int dir)
3846 3847
{
	int i;
F
FUJITA Tomonori 已提交
3848
	struct scatterlist *sg;
3849

F
FUJITA Tomonori 已提交
3850
	for_each_sg(sglist, sg, nelems, i) {
F
FUJITA Tomonori 已提交
3851
		BUG_ON(!sg_page(sg));
3852
		sg->dma_address = sg_phys(sg);
F
FUJITA Tomonori 已提交
3853
		sg->dma_length = sg->length;
3854 3855 3856 3857
	}
	return nelems;
}

3858
static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
3859
			enum dma_data_direction dir, unsigned long attrs)
3860 3861 3862
{
	int i;
	struct dmar_domain *domain;
3863 3864
	size_t size = 0;
	int prot = 0;
3865
	unsigned long iova_pfn;
3866
	int ret;
F
FUJITA Tomonori 已提交
3867
	struct scatterlist *sg;
3868
	unsigned long start_vpfn;
3869
	struct intel_iommu *iommu;
3870 3871

	BUG_ON(dir == DMA_NONE);
3872 3873
	if (iommu_no_mapping(dev))
		return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
3874

3875
	domain = get_valid_domain_for_dev(dev);
3876 3877 3878
	if (!domain)
		return 0;

3879 3880
	iommu = domain_get_iommu(domain);

3881
	for_each_sg(sglist, sg, nelems, i)
3882
		size += aligned_nrpages(sg->offset, sg->length);
3883

3884
	iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
3885
				*dev->dma_mask);
3886
	if (!iova_pfn) {
F
FUJITA Tomonori 已提交
3887
		sglist->dma_length = 0;
3888 3889 3890 3891 3892 3893 3894 3895
		return 0;
	}

	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3896
			!cap_zlr(iommu->cap))
3897 3898 3899 3900
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;

3901
	start_vpfn = mm_to_dma_pfn(iova_pfn);
3902

3903
	ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
3904 3905
	if (unlikely(ret)) {
		dma_pte_free_pagetable(domain, start_vpfn,
3906 3907
				       start_vpfn + size - 1,
				       agaw_to_level(domain->agaw) + 1);
3908
		free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
3909
		return 0;
3910 3911 3912 3913 3914
	}

	return nelems;
}

3915
static const struct dma_map_ops intel_dma_ops = {
3916 3917
	.alloc = intel_alloc_coherent,
	.free = intel_free_coherent,
3918 3919
	.map_sg = intel_map_sg,
	.unmap_sg = intel_unmap_sg,
3920 3921
	.map_page = intel_map_page,
	.unmap_page = intel_unmap_page,
3922 3923
	.map_resource = intel_map_resource,
	.unmap_resource = intel_unmap_page,
3924
	.dma_supported = dma_direct_supported,
3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937
};

static inline int iommu_domain_cache_init(void)
{
	int ret = 0;

	iommu_domain_cache = kmem_cache_create("iommu_domain",
					 sizeof(struct dmar_domain),
					 0,
					 SLAB_HWCACHE_ALIGN,

					 NULL);
	if (!iommu_domain_cache) {
J
Joerg Roedel 已提交
3938
		pr_err("Couldn't create iommu_domain cache\n");
3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_devinfo_cache_init(void)
{
	int ret = 0;

	iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
					 sizeof(struct device_domain_info),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_devinfo_cache) {
J
Joerg Roedel 已提交
3955
		pr_err("Couldn't create devinfo cache\n");
3956 3957 3958 3959 3960 3961 3962 3963 3964
		ret = -ENOMEM;
	}

	return ret;
}

static int __init iommu_init_mempool(void)
{
	int ret;
3965
	ret = iova_cache_get();
3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978
	if (ret)
		return ret;

	ret = iommu_domain_cache_init();
	if (ret)
		goto domain_error;

	ret = iommu_devinfo_cache_init();
	if (!ret)
		return ret;

	kmem_cache_destroy(iommu_domain_cache);
domain_error:
3979
	iova_cache_put();
3980 3981 3982 3983 3984 3985 3986 3987

	return -ENOMEM;
}

static void __init iommu_exit_mempool(void)
{
	kmem_cache_destroy(iommu_devinfo_cache);
	kmem_cache_destroy(iommu_domain_cache);
3988
	iova_cache_put();
3989 3990
}

3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018
static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
{
	struct dmar_drhd_unit *drhd;
	u32 vtbar;
	int rc;

	/* We know that this device on this chipset has its own IOMMU.
	 * If we find it under a different IOMMU, then the BIOS is lying
	 * to us. Hope that the IOMMU for this device is actually
	 * disabled, and it needs no translation...
	 */
	rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
	if (rc) {
		/* "can't" happen */
		dev_info(&pdev->dev, "failed to run vt-d quirk\n");
		return;
	}
	vtbar &= 0xffff0000;

	/* we know that the this iommu should be at offset 0xa000 from vtbar */
	drhd = dmar_find_matched_drhd_unit(pdev);
	if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
			    TAINT_FIRMWARE_WORKAROUND,
			    "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
		pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
}
DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);

4019 4020 4021
static void __init init_no_remapping_devices(void)
{
	struct dmar_drhd_unit *drhd;
4022
	struct device *dev;
4023
	int i;
4024 4025 4026

	for_each_drhd_unit(drhd) {
		if (!drhd->include_all) {
4027 4028 4029
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
				break;
4030
			/* ignore DMAR unit if no devices exist */
4031 4032 4033 4034 4035
			if (i == drhd->devices_cnt)
				drhd->ignored = 1;
		}
	}

4036 4037
	for_each_active_drhd_unit(drhd) {
		if (drhd->include_all)
4038 4039
			continue;

4040 4041
		for_each_active_dev_scope(drhd->devices,
					  drhd->devices_cnt, i, dev)
4042
			if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
4043 4044 4045 4046
				break;
		if (i < drhd->devices_cnt)
			continue;

4047 4048 4049 4050 4051 4052
		/* This IOMMU has *only* gfx devices. Either bypass it or
		   set the gfx_mapped flag, as appropriate */
		if (dmar_map_gfx) {
			intel_iommu_gfx_mapped = 1;
		} else {
			drhd->ignored = 1;
4053 4054
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
4055
				dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
4056 4057 4058 4059
		}
	}
}

4060 4061 4062 4063 4064 4065 4066 4067 4068 4069
#ifdef CONFIG_SUSPEND
static int init_iommu_hw(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;

	for_each_active_iommu(iommu, drhd)
		if (iommu->qi)
			dmar_reenable_qi(iommu);

4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080
	for_each_iommu(iommu, drhd) {
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
				iommu_disable_protect_mem_regions(iommu);
			continue;
		}
	
4081 4082 4083 4084 4085
		iommu_flush_write_buffer(iommu);

		iommu_set_root_entry(iommu);

		iommu->flush.flush_context(iommu, 0, 0, 0,
4086
					   DMA_CCMD_GLOBAL_INVL);
4087 4088
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
		iommu_enable_translation(iommu);
4089
		iommu_disable_protect_mem_regions(iommu);
4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101
	}

	return 0;
}

static void iommu_flush_all(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;

	for_each_active_iommu(iommu, drhd) {
		iommu->flush.flush_context(iommu, 0, 0, 0,
4102
					   DMA_CCMD_GLOBAL_INVL);
4103
		iommu->flush.flush_iotlb(iommu, 0, 0, 0,
4104
					 DMA_TLB_GLOBAL_FLUSH);
4105 4106 4107
	}
}

4108
static int iommu_suspend(void)
4109 4110 4111 4112 4113 4114
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	for_each_active_iommu(iommu, drhd) {
K
Kees Cook 已提交
4115
		iommu->iommu_state = kcalloc(MAX_SR_DMAR_REGS, sizeof(u32),
4116 4117 4118 4119 4120 4121 4122 4123 4124 4125
						 GFP_ATOMIC);
		if (!iommu->iommu_state)
			goto nomem;
	}

	iommu_flush_all();

	for_each_active_iommu(iommu, drhd) {
		iommu_disable_translation(iommu);

4126
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
4127 4128 4129 4130 4131 4132 4133 4134 4135 4136

		iommu->iommu_state[SR_DMAR_FECTL_REG] =
			readl(iommu->reg + DMAR_FECTL_REG);
		iommu->iommu_state[SR_DMAR_FEDATA_REG] =
			readl(iommu->reg + DMAR_FEDATA_REG);
		iommu->iommu_state[SR_DMAR_FEADDR_REG] =
			readl(iommu->reg + DMAR_FEADDR_REG);
		iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
			readl(iommu->reg + DMAR_FEUADDR_REG);

4137
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
4138 4139 4140 4141 4142 4143 4144 4145 4146 4147
	}
	return 0;

nomem:
	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);

	return -ENOMEM;
}

4148
static void iommu_resume(void)
4149 4150 4151 4152 4153 4154
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	if (init_iommu_hw()) {
4155 4156 4157 4158
		if (force_on)
			panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
		else
			WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
4159
		return;
4160 4161 4162 4163
	}

	for_each_active_iommu(iommu, drhd) {

4164
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
4165 4166 4167 4168 4169 4170 4171 4172 4173 4174

		writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
			iommu->reg + DMAR_FECTL_REG);
		writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
			iommu->reg + DMAR_FEDATA_REG);
		writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
			iommu->reg + DMAR_FEADDR_REG);
		writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
			iommu->reg + DMAR_FEUADDR_REG);

4175
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
4176 4177 4178 4179 4180 4181
	}

	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);
}

4182
static struct syscore_ops iommu_syscore_ops = {
4183 4184 4185 4186
	.resume		= iommu_resume,
	.suspend	= iommu_suspend,
};

4187
static void __init init_iommu_pm_ops(void)
4188
{
4189
	register_syscore_ops(&iommu_syscore_ops);
4190 4191 4192
}

#else
4193
static inline void init_iommu_pm_ops(void) {}
4194 4195
#endif	/* CONFIG_PM */

4196

4197
int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg)
4198 4199
{
	struct acpi_dmar_reserved_memory *rmrr;
4200
	int prot = DMA_PTE_READ|DMA_PTE_WRITE;
4201
	struct dmar_rmrr_unit *rmrru;
4202
	size_t length;
4203 4204 4205

	rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
	if (!rmrru)
4206
		goto out;
4207 4208 4209 4210 4211

	rmrru->hdr = header;
	rmrr = (struct acpi_dmar_reserved_memory *)header;
	rmrru->base_address = rmrr->base_address;
	rmrru->end_address = rmrr->end_address;
4212 4213 4214 4215 4216 4217 4218

	length = rmrr->end_address - rmrr->base_address + 1;
	rmrru->resv = iommu_alloc_resv_region(rmrr->base_address, length, prot,
					      IOMMU_RESV_DIRECT);
	if (!rmrru->resv)
		goto free_rmrru;

4219 4220 4221
	rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				&rmrru->devices_cnt);
4222 4223
	if (rmrru->devices_cnt && rmrru->devices == NULL)
		goto free_all;
4224

4225
	list_add(&rmrru->list, &dmar_rmrr_units);
4226

4227
	return 0;
4228 4229 4230 4231 4232 4233
free_all:
	kfree(rmrru->resv);
free_rmrru:
	kfree(rmrru);
out:
	return -ENOMEM;
4234 4235
}

4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254
static struct dmar_atsr_unit *dmar_find_atsr(struct acpi_dmar_atsr *atsr)
{
	struct dmar_atsr_unit *atsru;
	struct acpi_dmar_atsr *tmp;

	list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
		tmp = (struct acpi_dmar_atsr *)atsru->hdr;
		if (atsr->segment != tmp->segment)
			continue;
		if (atsr->header.length != tmp->header.length)
			continue;
		if (memcmp(atsr, tmp, atsr->header.length) == 0)
			return atsru;
	}

	return NULL;
}

int dmar_parse_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4255 4256 4257 4258
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

4259
	if (system_state >= SYSTEM_RUNNING && !intel_iommu_enabled)
4260 4261
		return 0;

4262
	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4263 4264 4265 4266 4267
	atsru = dmar_find_atsr(atsr);
	if (atsru)
		return 0;

	atsru = kzalloc(sizeof(*atsru) + hdr->length, GFP_KERNEL);
4268 4269 4270
	if (!atsru)
		return -ENOMEM;

4271 4272 4273 4274 4275 4276 4277
	/*
	 * If memory is allocated from slab by ACPI _DSM method, we need to
	 * copy the memory content because the memory buffer will be freed
	 * on return.
	 */
	atsru->hdr = (void *)(atsru + 1);
	memcpy(atsru->hdr, hdr, hdr->length);
4278
	atsru->include_all = atsr->flags & 0x1;
4279 4280 4281 4282 4283 4284 4285 4286 4287
	if (!atsru->include_all) {
		atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
				(void *)atsr + atsr->header.length,
				&atsru->devices_cnt);
		if (atsru->devices_cnt && atsru->devices == NULL) {
			kfree(atsru);
			return -ENOMEM;
		}
	}
4288

4289
	list_add_rcu(&atsru->list, &dmar_atsr_units);
4290 4291 4292 4293

	return 0;
}

4294 4295 4296 4297 4298 4299
static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
{
	dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
	kfree(atsru);
}

4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327
int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg)
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = dmar_find_atsr(atsr);
	if (atsru) {
		list_del_rcu(&atsru->list);
		synchronize_rcu();
		intel_iommu_free_atsr(atsru);
	}

	return 0;
}

int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg)
{
	int i;
	struct device *dev;
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = dmar_find_atsr(atsr);
	if (!atsru)
		return 0;

4328
	if (!atsru->include_all && atsru->devices && atsru->devices_cnt) {
4329 4330 4331
		for_each_active_dev_scope(atsru->devices, atsru->devices_cnt,
					  i, dev)
			return -EBUSY;
4332
	}
4333 4334 4335 4336

	return 0;
}

4337 4338
static int intel_iommu_add(struct dmar_drhd_unit *dmaru)
{
4339
	int sp, ret;
4340 4341 4342 4343 4344 4345
	struct intel_iommu *iommu = dmaru->iommu;

	if (g_iommus[iommu->seq_id])
		return 0;

	if (hw_pass_through && !ecap_pass_through(iommu->ecap)) {
J
Joerg Roedel 已提交
4346
		pr_warn("%s: Doesn't support hardware pass through.\n",
4347 4348 4349 4350 4351
			iommu->name);
		return -ENXIO;
	}
	if (!ecap_sc_support(iommu->ecap) &&
	    domain_update_iommu_snooping(iommu)) {
J
Joerg Roedel 已提交
4352
		pr_warn("%s: Doesn't support snooping.\n",
4353 4354 4355 4356 4357
			iommu->name);
		return -ENXIO;
	}
	sp = domain_update_iommu_superpage(iommu) - 1;
	if (sp >= 0 && !(cap_super_page_val(iommu->cap) & (1 << sp))) {
J
Joerg Roedel 已提交
4358
		pr_warn("%s: Doesn't support large page.\n",
4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375
			iommu->name);
		return -ENXIO;
	}

	/*
	 * Disable translation if already enabled prior to OS handover.
	 */
	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);

	g_iommus[iommu->seq_id] = iommu;
	ret = iommu_init_domains(iommu);
	if (ret == 0)
		ret = iommu_alloc_root_entry(iommu);
	if (ret)
		goto out;

4376
#ifdef CONFIG_INTEL_IOMMU_SVM
4377
	if (pasid_supported(iommu))
4378
		intel_svm_init(iommu);
4379 4380
#endif

4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391
	if (dmaru->ignored) {
		/*
		 * we always have to disable PMRs or DMA may fail on this device
		 */
		if (force_on)
			iommu_disable_protect_mem_regions(iommu);
		return 0;
	}

	intel_iommu_init_qi(iommu);
	iommu_flush_write_buffer(iommu);
4392 4393

#ifdef CONFIG_INTEL_IOMMU_SVM
4394
	if (pasid_supported(iommu) && ecap_prs(iommu->ecap)) {
4395 4396 4397 4398 4399
		ret = intel_svm_enable_prq(iommu);
		if (ret)
			goto disable_iommu;
	}
#endif
4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418
	ret = dmar_set_interrupt(iommu);
	if (ret)
		goto disable_iommu;

	iommu_set_root_entry(iommu);
	iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
	iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
	iommu_enable_translation(iommu);

	iommu_disable_protect_mem_regions(iommu);
	return 0;

disable_iommu:
	disable_dmar_iommu(iommu);
out:
	free_dmar_iommu(iommu);
	return ret;
}

4419 4420
int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
{
4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436
	int ret = 0;
	struct intel_iommu *iommu = dmaru->iommu;

	if (!intel_iommu_enabled)
		return 0;
	if (iommu == NULL)
		return -EINVAL;

	if (insert) {
		ret = intel_iommu_add(dmaru);
	} else {
		disable_dmar_iommu(iommu);
		free_dmar_iommu(iommu);
	}

	return ret;
4437 4438
}

4439 4440 4441 4442 4443 4444 4445 4446
static void intel_iommu_free_dmars(void)
{
	struct dmar_rmrr_unit *rmrru, *rmrr_n;
	struct dmar_atsr_unit *atsru, *atsr_n;

	list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
		list_del(&rmrru->list);
		dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
4447
		kfree(rmrru->resv);
4448
		kfree(rmrru);
4449 4450
	}

4451 4452 4453 4454
	list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
		list_del(&atsru->list);
		intel_iommu_free_atsr(atsru);
	}
4455 4456 4457 4458
}

int dmar_find_matched_atsr_unit(struct pci_dev *dev)
{
4459
	int i, ret = 1;
4460
	struct pci_bus *bus;
4461 4462
	struct pci_dev *bridge = NULL;
	struct device *tmp;
4463 4464 4465 4466 4467
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	dev = pci_physfn(dev);
	for (bus = dev->bus; bus; bus = bus->parent) {
4468
		bridge = bus->self;
4469 4470 4471 4472 4473
		/* If it's an integrated device, allow ATS */
		if (!bridge)
			return 1;
		/* Connected via non-PCIe: no ATS */
		if (!pci_is_pcie(bridge) ||
4474
		    pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
4475
			return 0;
4476
		/* If we found the root port, look it up in the ATSR */
4477
		if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
4478 4479 4480
			break;
	}

4481
	rcu_read_lock();
4482 4483 4484 4485 4486
	list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (atsr->segment != pci_domain_nr(dev->bus))
			continue;

4487
		for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
4488
			if (tmp == &bridge->dev)
4489
				goto out;
4490 4491

		if (atsru->include_all)
4492
			goto out;
4493
	}
4494 4495
	ret = 0;
out:
4496
	rcu_read_unlock();
4497

4498
	return ret;
4499 4500
}

4501 4502
int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
{
4503
	int ret;
4504 4505 4506 4507 4508
	struct dmar_rmrr_unit *rmrru;
	struct dmar_atsr_unit *atsru;
	struct acpi_dmar_atsr *atsr;
	struct acpi_dmar_reserved_memory *rmrr;

4509
	if (!intel_iommu_enabled && system_state >= SYSTEM_RUNNING)
4510 4511 4512 4513 4514 4515 4516 4517 4518 4519
		return 0;

	list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
		rmrr = container_of(rmrru->hdr,
				    struct acpi_dmar_reserved_memory, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				rmrr->segment, rmrru->devices,
				rmrru->devices_cnt);
4520
			if (ret < 0)
4521
				return ret;
4522
		} else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
4523 4524
			dmar_remove_dev_scope(info, rmrr->segment,
				rmrru->devices, rmrru->devices_cnt);
4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539
		}
	}

	list_for_each_entry(atsru, &dmar_atsr_units, list) {
		if (atsru->include_all)
			continue;

		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
					(void *)atsr + atsr->header.length,
					atsr->segment, atsru->devices,
					atsru->devices_cnt);
			if (ret > 0)
				break;
4540
			else if (ret < 0)
4541
				return ret;
4542
		} else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
4543 4544 4545 4546 4547 4548 4549 4550 4551
			if (dmar_remove_dev_scope(info, atsr->segment,
					atsru->devices, atsru->devices_cnt))
				break;
		}
	}

	return 0;
}

F
Fenghua Yu 已提交
4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563
/*
 * Here we only respond to action of unbound device from driver.
 *
 * Added device is not attached to its DMAR domain here yet. That will happen
 * when mapping the device to iova.
 */
static int device_notifier(struct notifier_block *nb,
				  unsigned long action, void *data)
{
	struct device *dev = data;
	struct dmar_domain *domain;

4564
	if (iommu_dummy(dev))
4565 4566
		return 0;

4567
	if (action != BUS_NOTIFY_REMOVED_DEVICE)
4568 4569
		return 0;

4570
	domain = find_domain(dev);
F
Fenghua Yu 已提交
4571 4572 4573
	if (!domain)
		return 0;

4574
	dmar_remove_one_dev_info(dev);
4575
	if (!domain_type_is_vm_or_si(domain) && list_empty(&domain->devices))
4576
		domain_exit(domain);
4577

F
Fenghua Yu 已提交
4578 4579 4580 4581 4582 4583 4584
	return 0;
}

static struct notifier_block device_nb = {
	.notifier_call = device_notifier,
};

4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596
static int intel_iommu_memory_notifier(struct notifier_block *nb,
				       unsigned long val, void *v)
{
	struct memory_notify *mhp = v;
	unsigned long long start, end;
	unsigned long start_vpfn, last_vpfn;

	switch (val) {
	case MEM_GOING_ONLINE:
		start = mhp->start_pfn << PAGE_SHIFT;
		end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
		if (iommu_domain_identity_map(si_domain, start, end)) {
J
Joerg Roedel 已提交
4597
			pr_warn("Failed to build identity map for [%llx-%llx]\n",
4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610
				start, end);
			return NOTIFY_BAD;
		}
		break;

	case MEM_OFFLINE:
	case MEM_CANCEL_ONLINE:
		start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
		last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
		while (start_vpfn <= last_vpfn) {
			struct iova *iova;
			struct dmar_drhd_unit *drhd;
			struct intel_iommu *iommu;
4611
			struct page *freelist;
4612 4613 4614

			iova = find_iova(&si_domain->iovad, start_vpfn);
			if (iova == NULL) {
J
Joerg Roedel 已提交
4615
				pr_debug("Failed get IOVA for PFN %lx\n",
4616 4617 4618 4619 4620 4621 4622
					 start_vpfn);
				break;
			}

			iova = split_and_remove_iova(&si_domain->iovad, iova,
						     start_vpfn, last_vpfn);
			if (iova == NULL) {
J
Joerg Roedel 已提交
4623
				pr_warn("Failed to split IOVA PFN [%lx-%lx]\n",
4624 4625 4626 4627
					start_vpfn, last_vpfn);
				return NOTIFY_BAD;
			}

4628 4629 4630
			freelist = domain_unmap(si_domain, iova->pfn_lo,
					       iova->pfn_hi);

4631 4632
			rcu_read_lock();
			for_each_active_iommu(iommu, drhd)
4633
				iommu_flush_iotlb_psi(iommu, si_domain,
4634
					iova->pfn_lo, iova_size(iova),
4635
					!freelist, 0);
4636
			rcu_read_unlock();
4637
			dma_free_pagelist(freelist);
4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652

			start_vpfn = iova->pfn_hi + 1;
			free_iova_mem(iova);
		}
		break;
	}

	return NOTIFY_OK;
}

static struct notifier_block intel_iommu_memory_nb = {
	.notifier_call = intel_iommu_memory_notifier,
	.priority = 0
};

4653 4654 4655 4656 4657 4658 4659
static void free_all_cpu_cached_iovas(unsigned int cpu)
{
	int i;

	for (i = 0; i < g_num_of_iommus; i++) {
		struct intel_iommu *iommu = g_iommus[i];
		struct dmar_domain *domain;
4660
		int did;
4661 4662 4663 4664

		if (!iommu)
			continue;

4665
		for (did = 0; did < cap_ndoms(iommu->cap); did++) {
4666
			domain = get_iommu_domain(iommu, (u16)did);
4667 4668 4669 4670 4671 4672 4673 4674

			if (!domain)
				continue;
			free_cpu_cached_iovas(cpu, &domain->iovad);
		}
	}
}

4675
static int intel_iommu_cpu_dead(unsigned int cpu)
4676
{
4677 4678
	free_all_cpu_cached_iovas(cpu);
	return 0;
4679 4680
}

4681 4682 4683 4684 4685 4686 4687 4688 4689
static void intel_disable_iommus(void)
{
	struct intel_iommu *iommu = NULL;
	struct dmar_drhd_unit *drhd;

	for_each_iommu(iommu, drhd)
		iommu_disable_translation(iommu);
}

4690 4691
static inline struct intel_iommu *dev_to_intel_iommu(struct device *dev)
{
4692 4693 4694
	struct iommu_device *iommu_dev = dev_to_iommu_device(dev);

	return container_of(iommu_dev, struct intel_iommu, iommu);
4695 4696
}

4697 4698 4699 4700
static ssize_t intel_iommu_show_version(struct device *dev,
					struct device_attribute *attr,
					char *buf)
{
4701
	struct intel_iommu *iommu = dev_to_intel_iommu(dev);
4702 4703 4704 4705 4706 4707 4708 4709 4710 4711
	u32 ver = readl(iommu->reg + DMAR_VER_REG);
	return sprintf(buf, "%d:%d\n",
		       DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
}
static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);

static ssize_t intel_iommu_show_address(struct device *dev,
					struct device_attribute *attr,
					char *buf)
{
4712
	struct intel_iommu *iommu = dev_to_intel_iommu(dev);
4713 4714 4715 4716 4717 4718 4719 4720
	return sprintf(buf, "%llx\n", iommu->reg_phys);
}
static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);

static ssize_t intel_iommu_show_cap(struct device *dev,
				    struct device_attribute *attr,
				    char *buf)
{
4721
	struct intel_iommu *iommu = dev_to_intel_iommu(dev);
4722 4723 4724 4725 4726 4727 4728 4729
	return sprintf(buf, "%llx\n", iommu->cap);
}
static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);

static ssize_t intel_iommu_show_ecap(struct device *dev,
				    struct device_attribute *attr,
				    char *buf)
{
4730
	struct intel_iommu *iommu = dev_to_intel_iommu(dev);
4731 4732 4733 4734
	return sprintf(buf, "%llx\n", iommu->ecap);
}
static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);

4735 4736 4737 4738
static ssize_t intel_iommu_show_ndoms(struct device *dev,
				      struct device_attribute *attr,
				      char *buf)
{
4739
	struct intel_iommu *iommu = dev_to_intel_iommu(dev);
4740 4741 4742 4743 4744 4745 4746 4747
	return sprintf(buf, "%ld\n", cap_ndoms(iommu->cap));
}
static DEVICE_ATTR(domains_supported, S_IRUGO, intel_iommu_show_ndoms, NULL);

static ssize_t intel_iommu_show_ndoms_used(struct device *dev,
					   struct device_attribute *attr,
					   char *buf)
{
4748
	struct intel_iommu *iommu = dev_to_intel_iommu(dev);
4749 4750 4751 4752 4753
	return sprintf(buf, "%d\n", bitmap_weight(iommu->domain_ids,
						  cap_ndoms(iommu->cap)));
}
static DEVICE_ATTR(domains_used, S_IRUGO, intel_iommu_show_ndoms_used, NULL);

4754 4755 4756 4757 4758
static struct attribute *intel_iommu_attrs[] = {
	&dev_attr_version.attr,
	&dev_attr_address.attr,
	&dev_attr_cap.attr,
	&dev_attr_ecap.attr,
4759 4760
	&dev_attr_domains_supported.attr,
	&dev_attr_domains_used.attr,
4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773
	NULL,
};

static struct attribute_group intel_iommu_group = {
	.name = "intel-iommu",
	.attrs = intel_iommu_attrs,
};

const struct attribute_group *intel_iommu_groups[] = {
	&intel_iommu_group,
	NULL,
};

4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810
static int __init platform_optin_force_iommu(void)
{
	struct pci_dev *pdev = NULL;
	bool has_untrusted_dev = false;

	if (!dmar_platform_optin() || no_platform_optin)
		return 0;

	for_each_pci_dev(pdev) {
		if (pdev->untrusted) {
			has_untrusted_dev = true;
			break;
		}
	}

	if (!has_untrusted_dev)
		return 0;

	if (no_iommu || dmar_disabled)
		pr_info("Intel-IOMMU force enabled due to platform opt in\n");

	/*
	 * If Intel-IOMMU is disabled by default, we will apply identity
	 * map for all devices except those marked as being untrusted.
	 */
	if (dmar_disabled)
		iommu_identity_mapping |= IDENTMAP_ALL;

	dmar_disabled = 0;
#if defined(CONFIG_X86) && defined(CONFIG_SWIOTLB)
	swiotlb = 0;
#endif
	no_iommu = 0;

	return 1;
}

4811 4812
int __init intel_iommu_init(void)
{
4813
	int ret = -ENODEV;
4814
	struct dmar_drhd_unit *drhd;
4815
	struct intel_iommu *iommu;
4816

4817 4818 4819 4820 4821
	/*
	 * Intel IOMMU is required for a TXT/tboot launch or platform
	 * opt in, so enforce that.
	 */
	force_on = tboot_force_iommu() || platform_optin_force_iommu();
4822

4823 4824 4825 4826 4827 4828 4829
	if (iommu_init_mempool()) {
		if (force_on)
			panic("tboot: Failed to initialize iommu memory\n");
		return -ENOMEM;
	}

	down_write(&dmar_global_lock);
4830 4831 4832
	if (dmar_table_init()) {
		if (force_on)
			panic("tboot: Failed to initialize DMAR table\n");
4833
		goto out_free_dmar;
4834
	}
4835

4836
	if (dmar_dev_scope_init() < 0) {
4837 4838
		if (force_on)
			panic("tboot: Failed to initialize DMAR device scope\n");
4839
		goto out_free_dmar;
4840
	}
4841

4842 4843 4844 4845 4846 4847 4848 4849 4850 4851
	up_write(&dmar_global_lock);

	/*
	 * The bus notifier takes the dmar_global_lock, so lockdep will
	 * complain later when we register it under the lock.
	 */
	dmar_register_bus_notifier();

	down_write(&dmar_global_lock);

4852
	if (no_iommu || dmar_disabled) {
4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865
		/*
		 * We exit the function here to ensure IOMMU's remapping and
		 * mempool aren't setup, which means that the IOMMU's PMRs
		 * won't be disabled via the call to init_dmars(). So disable
		 * it explicitly here. The PMRs were setup by tboot prior to
		 * calling SENTER, but the kernel is expected to reset/tear
		 * down the PMRs.
		 */
		if (intel_iommu_tboot_noforce) {
			for_each_iommu(iommu, drhd)
				iommu_disable_protect_mem_regions(iommu);
		}

4866 4867 4868 4869 4870 4871
		/*
		 * Make sure the IOMMUs are switched off, even when we
		 * boot into a kexec kernel and the previous kernel left
		 * them enabled
		 */
		intel_disable_iommus();
4872
		goto out_free_dmar;
4873
	}
4874

4875
	if (list_empty(&dmar_rmrr_units))
J
Joerg Roedel 已提交
4876
		pr_info("No RMRR found\n");
4877 4878

	if (list_empty(&dmar_atsr_units))
J
Joerg Roedel 已提交
4879
		pr_info("No ATSR found\n");
4880

4881 4882 4883
	if (dmar_init_reserved_ranges()) {
		if (force_on)
			panic("tboot: Failed to reserve iommu ranges\n");
4884
		goto out_free_reserved_range;
4885
	}
4886 4887 4888

	init_no_remapping_devices();

4889
	ret = init_dmars();
4890
	if (ret) {
4891 4892
		if (force_on)
			panic("tboot: Failed to initialize DMARs\n");
J
Joerg Roedel 已提交
4893
		pr_err("Initialization failed\n");
4894
		goto out_free_reserved_range;
4895
	}
4896
	up_write(&dmar_global_lock);
J
Joerg Roedel 已提交
4897
	pr_info("Intel(R) Virtualization Technology for Directed I/O\n");
4898

4899
#if defined(CONFIG_X86) && defined(CONFIG_SWIOTLB)
4900 4901
	swiotlb = 0;
#endif
4902
	dma_ops = &intel_dma_ops;
F
Fenghua Yu 已提交
4903

4904
	init_iommu_pm_ops();
4905

4906 4907 4908 4909 4910 4911 4912
	for_each_active_iommu(iommu, drhd) {
		iommu_device_sysfs_add(&iommu->iommu, NULL,
				       intel_iommu_groups,
				       "%s", iommu->name);
		iommu_device_set_ops(&iommu->iommu, &intel_iommu_ops);
		iommu_device_register(&iommu->iommu);
	}
4913

4914
	bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
F
Fenghua Yu 已提交
4915
	bus_register_notifier(&pci_bus_type, &device_nb);
4916 4917
	if (si_domain && !hw_pass_through)
		register_memory_notifier(&intel_iommu_memory_nb);
4918 4919
	cpuhp_setup_state(CPUHP_IOMMU_INTEL_DEAD, "iommu/intel:dead", NULL,
			  intel_iommu_cpu_dead);
4920
	intel_iommu_enabled = 1;
4921
	intel_iommu_debugfs_init();
4922

4923
	return 0;
4924 4925 4926 4927 4928

out_free_reserved_range:
	put_iova_domain(&reserved_iova_list);
out_free_dmar:
	intel_iommu_free_dmars();
4929 4930
	up_write(&dmar_global_lock);
	iommu_exit_mempool();
4931
	return ret;
4932
}
4933

4934
static int domain_context_clear_one_cb(struct pci_dev *pdev, u16 alias, void *opaque)
4935 4936 4937
{
	struct intel_iommu *iommu = opaque;

4938
	domain_context_clear_one(iommu, PCI_BUS_NUM(alias), alias & 0xff);
4939 4940 4941 4942 4943 4944 4945 4946 4947
	return 0;
}

/*
 * NB - intel-iommu lacks any sort of reference counting for the users of
 * dependent devices.  If multiple endpoints have intersecting dependent
 * devices, unbinding the driver from any one of them will possibly leave
 * the others unable to operate.
 */
4948
static void domain_context_clear(struct intel_iommu *iommu, struct device *dev)
4949
{
4950
	if (!iommu || !dev || !dev_is_pci(dev))
4951 4952
		return;

4953
	pci_for_each_dma_alias(to_pci_dev(dev), &domain_context_clear_one_cb, iommu);
4954 4955
}

4956
static void __dmar_remove_one_dev_info(struct device_domain_info *info)
4957 4958 4959 4960
{
	struct intel_iommu *iommu;
	unsigned long flags;

4961 4962
	assert_spin_locked(&device_domain_lock);

4963
	if (WARN_ON(!info))
4964 4965
		return;

4966
	iommu = info->iommu;
4967

4968
	if (info->dev) {
4969 4970 4971 4972
		if (dev_is_pci(info->dev) && sm_supported(iommu))
			intel_pasid_tear_down_entry(iommu, info->dev,
					PASID_RID2PASID);

4973 4974
		iommu_disable_dev_iotlb(info);
		domain_context_clear(iommu, info->dev);
4975
		intel_pasid_free_table(info->dev);
4976
	}
4977

4978
	unlink_domain_info(info);
4979

4980
	spin_lock_irqsave(&iommu->lock, flags);
4981
	domain_detach_iommu(info->domain, iommu);
4982
	spin_unlock_irqrestore(&iommu->lock, flags);
4983

4984
	free_devinfo_mem(info);
4985 4986
}

4987
static void dmar_remove_one_dev_info(struct device *dev)
4988
{
4989
	struct device_domain_info *info;
4990
	unsigned long flags;
4991

4992
	spin_lock_irqsave(&device_domain_lock, flags);
4993 4994
	info = dev->archdata.iommu;
	__dmar_remove_one_dev_info(info);
4995
	spin_unlock_irqrestore(&device_domain_lock, flags);
4996 4997
}

4998
static int md_domain_init(struct dmar_domain *domain, int guest_width)
4999 5000 5001
{
	int adjust_width;

5002
	init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN);
5003 5004 5005 5006 5007 5008 5009 5010
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	domain->agaw = width_to_agaw(adjust_width);

	domain->iommu_coherency = 0;
5011
	domain->iommu_snooping = 0;
5012
	domain->iommu_superpage = 0;
5013
	domain->max_addr = 0;
5014 5015

	/* always allocate the top pgd */
5016
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
5017 5018 5019 5020 5021 5022
	if (!domain->pgd)
		return -ENOMEM;
	domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
	return 0;
}

5023
static struct iommu_domain *intel_iommu_domain_alloc(unsigned type)
K
Kay, Allen M 已提交
5024
{
5025
	struct dmar_domain *dmar_domain;
5026 5027 5028 5029
	struct iommu_domain *domain;

	if (type != IOMMU_DOMAIN_UNMANAGED)
		return NULL;
K
Kay, Allen M 已提交
5030

5031
	dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
5032
	if (!dmar_domain) {
J
Joerg Roedel 已提交
5033
		pr_err("Can't allocate dmar_domain\n");
5034
		return NULL;
K
Kay, Allen M 已提交
5035
	}
5036
	if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
J
Joerg Roedel 已提交
5037
		pr_err("Domain initialization failed\n");
5038
		domain_exit(dmar_domain);
5039
		return NULL;
K
Kay, Allen M 已提交
5040
	}
5041
	domain_update_iommu_cap(dmar_domain);
5042

5043
	domain = &dmar_domain->domain;
5044 5045 5046 5047
	domain->geometry.aperture_start = 0;
	domain->geometry.aperture_end   = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
	domain->geometry.force_aperture = true;

5048
	return domain;
K
Kay, Allen M 已提交
5049 5050
}

5051
static void intel_iommu_domain_free(struct iommu_domain *domain)
K
Kay, Allen M 已提交
5052
{
5053
	domain_exit(to_dmar_domain(domain));
K
Kay, Allen M 已提交
5054 5055
}

5056 5057
static int intel_iommu_attach_device(struct iommu_domain *domain,
				     struct device *dev)
K
Kay, Allen M 已提交
5058
{
5059
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
5060 5061
	struct intel_iommu *iommu;
	int addr_width;
5062
	u8 bus, devfn;
5063

5064 5065 5066 5067 5068
	if (device_is_rmrr_locked(dev)) {
		dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement.  Contact your platform vendor.\n");
		return -EPERM;
	}

5069 5070
	/* normally dev is not mapped */
	if (unlikely(domain_context_mapped(dev))) {
5071 5072
		struct dmar_domain *old_domain;

5073
		old_domain = find_domain(dev);
5074
		if (old_domain) {
5075
			rcu_read_lock();
5076
			dmar_remove_one_dev_info(dev);
5077
			rcu_read_unlock();
5078 5079 5080 5081

			if (!domain_type_is_vm_or_si(old_domain) &&
			     list_empty(&old_domain->devices))
				domain_exit(old_domain);
5082 5083 5084
		}
	}

5085
	iommu = device_to_iommu(dev, &bus, &devfn);
5086 5087 5088 5089 5090
	if (!iommu)
		return -ENODEV;

	/* check if this iommu agaw is sufficient for max mapped address */
	addr_width = agaw_to_width(iommu->agaw);
5091 5092 5093 5094
	if (addr_width > cap_mgaw(iommu->cap))
		addr_width = cap_mgaw(iommu->cap);

	if (dmar_domain->max_addr > (1LL << addr_width)) {
5095 5096 5097
		dev_err(dev, "%s: iommu width (%d) is not "
		        "sufficient for the mapped address (%llx)\n",
		        __func__, addr_width, dmar_domain->max_addr);
5098 5099
		return -EFAULT;
	}
5100 5101 5102 5103 5104 5105 5106 5107 5108 5109
	dmar_domain->gaw = addr_width;

	/*
	 * Knock out extra levels of page tables if necessary
	 */
	while (iommu->agaw < dmar_domain->agaw) {
		struct dma_pte *pte;

		pte = dmar_domain->pgd;
		if (dma_pte_present(pte)) {
5110 5111
			dmar_domain->pgd = (struct dma_pte *)
				phys_to_virt(dma_pte_addr(pte));
5112
			free_pgtable_page(pte);
5113 5114 5115
		}
		dmar_domain->agaw--;
	}
5116

5117
	return domain_add_dev_info(dmar_domain, dev);
K
Kay, Allen M 已提交
5118 5119
}

5120 5121
static void intel_iommu_detach_device(struct iommu_domain *domain,
				      struct device *dev)
K
Kay, Allen M 已提交
5122
{
5123
	dmar_remove_one_dev_info(dev);
5124
}
5125

5126 5127
static int intel_iommu_map(struct iommu_domain *domain,
			   unsigned long iova, phys_addr_t hpa,
5128
			   size_t size, int iommu_prot)
5129
{
5130
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
5131
	u64 max_addr;
5132
	int prot = 0;
5133
	int ret;
5134

5135 5136 5137 5138
	if (iommu_prot & IOMMU_READ)
		prot |= DMA_PTE_READ;
	if (iommu_prot & IOMMU_WRITE)
		prot |= DMA_PTE_WRITE;
5139 5140
	if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
		prot |= DMA_PTE_SNP;
5141

5142
	max_addr = iova + size;
5143
	if (dmar_domain->max_addr < max_addr) {
5144 5145 5146
		u64 end;

		/* check if minimum agaw is sufficient for mapped address */
5147
		end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
5148
		if (end < max_addr) {
J
Joerg Roedel 已提交
5149
			pr_err("%s: iommu width (%d) is not "
5150
			       "sufficient for the mapped address (%llx)\n",
5151
			       __func__, dmar_domain->gaw, max_addr);
5152 5153
			return -EFAULT;
		}
5154
		dmar_domain->max_addr = max_addr;
5155
	}
5156 5157
	/* Round up size to next multiple of PAGE_SIZE, if it and
	   the low bits of hpa would take us onto the next page */
5158
	size = aligned_nrpages(hpa, size);
5159 5160
	ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
				 hpa >> VTD_PAGE_SHIFT, size, prot);
5161
	return ret;
K
Kay, Allen M 已提交
5162 5163
}

5164
static size_t intel_iommu_unmap(struct iommu_domain *domain,
5165
				unsigned long iova, size_t size)
K
Kay, Allen M 已提交
5166
{
5167
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
5168 5169 5170
	struct page *freelist = NULL;
	unsigned long start_pfn, last_pfn;
	unsigned int npages;
5171
	int iommu_id, level = 0;
5172 5173 5174

	/* Cope with horrid API which requires us to unmap more than the
	   size argument if it happens to be a large-page mapping. */
5175
	BUG_ON(!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level));
5176 5177 5178

	if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
		size = VTD_PAGE_SIZE << level_to_offset_bits(level);
5179

5180 5181 5182 5183 5184 5185 5186
	start_pfn = iova >> VTD_PAGE_SHIFT;
	last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;

	freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);

	npages = last_pfn - start_pfn + 1;

5187
	for_each_domain_iommu(iommu_id, dmar_domain)
5188 5189
		iommu_flush_iotlb_psi(g_iommus[iommu_id], dmar_domain,
				      start_pfn, npages, !freelist, 0);
5190 5191

	dma_free_pagelist(freelist);
5192

5193 5194
	if (dmar_domain->max_addr == iova + size)
		dmar_domain->max_addr = iova;
5195

5196
	return size;
K
Kay, Allen M 已提交
5197 5198
}

5199
static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
5200
					    dma_addr_t iova)
K
Kay, Allen M 已提交
5201
{
5202
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
K
Kay, Allen M 已提交
5203
	struct dma_pte *pte;
5204
	int level = 0;
5205
	u64 phys = 0;
K
Kay, Allen M 已提交
5206

5207
	pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
K
Kay, Allen M 已提交
5208
	if (pte)
5209
		phys = dma_pte_addr(pte);
K
Kay, Allen M 已提交
5210

5211
	return phys;
K
Kay, Allen M 已提交
5212
}
5213

5214
static bool intel_iommu_capable(enum iommu_cap cap)
S
Sheng Yang 已提交
5215 5216
{
	if (cap == IOMMU_CAP_CACHE_COHERENCY)
5217
		return domain_update_iommu_snooping(NULL) == 1;
5218
	if (cap == IOMMU_CAP_INTR_REMAP)
5219
		return irq_remapping_enabled == 1;
S
Sheng Yang 已提交
5220

5221
	return false;
S
Sheng Yang 已提交
5222 5223
}

5224 5225
static int intel_iommu_add_device(struct device *dev)
{
5226
	struct intel_iommu *iommu;
5227
	struct iommu_group *group;
5228
	u8 bus, devfn;
5229

5230 5231
	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
5232 5233
		return -ENODEV;

5234
	iommu_device_link(&iommu->iommu, dev);
5235

5236
	group = iommu_group_get_for_dev(dev);
5237

5238 5239
	if (IS_ERR(group))
		return PTR_ERR(group);
5240

5241
	iommu_group_put(group);
5242
	return 0;
5243
}
5244

5245 5246
static void intel_iommu_remove_device(struct device *dev)
{
5247 5248 5249 5250 5251 5252 5253
	struct intel_iommu *iommu;
	u8 bus, devfn;

	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return;

5254
	iommu_group_remove_device(dev);
5255

5256
	iommu_device_unlink(&iommu->iommu, dev);
5257 5258
}

5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280
static void intel_iommu_get_resv_regions(struct device *device,
					 struct list_head *head)
{
	struct iommu_resv_region *reg;
	struct dmar_rmrr_unit *rmrr;
	struct device *i_dev;
	int i;

	rcu_read_lock();
	for_each_rmrr_units(rmrr) {
		for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
					  i, i_dev) {
			if (i_dev != device)
				continue;

			list_add_tail(&rmrr->resv->list, head);
		}
	}
	rcu_read_unlock();

	reg = iommu_alloc_resv_region(IOAPIC_RANGE_START,
				      IOAPIC_RANGE_END - IOAPIC_RANGE_START + 1,
5281
				      0, IOMMU_RESV_MSI);
5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295
	if (!reg)
		return;
	list_add_tail(&reg->list, head);
}

static void intel_iommu_put_resv_regions(struct device *dev,
					 struct list_head *head)
{
	struct iommu_resv_region *entry, *next;

	list_for_each_entry_safe(entry, next, head, list) {
		if (entry->type == IOMMU_RESV_RESERVED)
			kfree(entry);
	}
5296 5297
}

5298 5299 5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357 5358 5359 5360 5361 5362 5363 5364 5365 5366 5367 5368 5369
#ifdef CONFIG_INTEL_IOMMU_SVM
int intel_iommu_enable_pasid(struct intel_iommu *iommu, struct intel_svm_dev *sdev)
{
	struct device_domain_info *info;
	struct context_entry *context;
	struct dmar_domain *domain;
	unsigned long flags;
	u64 ctx_lo;
	int ret;

	domain = get_valid_domain_for_dev(sdev->dev);
	if (!domain)
		return -EINVAL;

	spin_lock_irqsave(&device_domain_lock, flags);
	spin_lock(&iommu->lock);

	ret = -EINVAL;
	info = sdev->dev->archdata.iommu;
	if (!info || !info->pasid_supported)
		goto out;

	context = iommu_context_addr(iommu, info->bus, info->devfn, 0);
	if (WARN_ON(!context))
		goto out;

	ctx_lo = context[0].lo;

	sdev->did = domain->iommu_did[iommu->seq_id];
	sdev->sid = PCI_DEVID(info->bus, info->devfn);

	if (!(ctx_lo & CONTEXT_PASIDE)) {
		ctx_lo |= CONTEXT_PASIDE;
		context[0].lo = ctx_lo;
		wmb();
		iommu->flush.flush_context(iommu, sdev->did, sdev->sid,
					   DMA_CCMD_MASK_NOBIT,
					   DMA_CCMD_DEVICE_INVL);
	}

	/* Enable PASID support in the device, if it wasn't already */
	if (!info->pasid_enabled)
		iommu_enable_dev_iotlb(info);

	if (info->ats_enabled) {
		sdev->dev_iotlb = 1;
		sdev->qdep = info->ats_qdep;
		if (sdev->qdep >= QI_DEV_EIOTLB_MAX_INVS)
			sdev->qdep = 0;
	}
	ret = 0;

 out:
	spin_unlock(&iommu->lock);
	spin_unlock_irqrestore(&device_domain_lock, flags);

	return ret;
}

struct intel_iommu *intel_svm_device_to_iommu(struct device *dev)
{
	struct intel_iommu *iommu;
	u8 bus, devfn;

	if (iommu_dummy(dev)) {
		dev_warn(dev,
			 "No IOMMU translation for device; cannot enable SVM\n");
		return NULL;
	}

	iommu = device_to_iommu(dev, &bus, &devfn);
	if ((!iommu)) {
5370
		dev_err(dev, "No IOMMU for device; cannot enable SVM\n");
5371 5372 5373 5374 5375 5376 5377
		return NULL;
	}

	return iommu;
}
#endif /* CONFIG_INTEL_IOMMU_SVM */

5378
const struct iommu_ops intel_iommu_ops = {
5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389 5390 5391 5392
	.capable		= intel_iommu_capable,
	.domain_alloc		= intel_iommu_domain_alloc,
	.domain_free		= intel_iommu_domain_free,
	.attach_dev		= intel_iommu_attach_device,
	.detach_dev		= intel_iommu_detach_device,
	.map			= intel_iommu_map,
	.unmap			= intel_iommu_unmap,
	.iova_to_phys		= intel_iommu_iova_to_phys,
	.add_device		= intel_iommu_add_device,
	.remove_device		= intel_iommu_remove_device,
	.get_resv_regions	= intel_iommu_get_resv_regions,
	.put_resv_regions	= intel_iommu_put_resv_regions,
	.device_group		= pci_device_group,
	.pgsize_bitmap		= INTEL_IOMMU_PGSIZES,
5393
};
5394

5395 5396 5397
static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
{
	/* G4x/GM45 integrated gfx dmar support is totally busted. */
5398
	pci_info(dev, "Disabling IOMMU for graphics on this chipset\n");
5399 5400 5401 5402 5403 5404 5405 5406 5407 5408 5409
	dmar_map_gfx = 0;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);

5410
static void quirk_iommu_rwbf(struct pci_dev *dev)
5411 5412 5413
{
	/*
	 * Mobile 4 Series Chipset neglects to set RWBF capability,
5414
	 * but needs it. Same seems to hold for the desktop versions.
5415
	 */
5416
	pci_info(dev, "Forcing write-buffer flush capability\n");
5417 5418 5419 5420
	rwbf_quirk = 1;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
5421 5422 5423 5424 5425 5426
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
5427

5428 5429 5430 5431 5432 5433 5434 5435 5436 5437
#define GGC 0x52
#define GGC_MEMORY_SIZE_MASK	(0xf << 8)
#define GGC_MEMORY_SIZE_NONE	(0x0 << 8)
#define GGC_MEMORY_SIZE_1M	(0x1 << 8)
#define GGC_MEMORY_SIZE_2M	(0x3 << 8)
#define GGC_MEMORY_VT_ENABLED	(0x8 << 8)
#define GGC_MEMORY_SIZE_2M_VT	(0x9 << 8)
#define GGC_MEMORY_SIZE_3M_VT	(0xa << 8)
#define GGC_MEMORY_SIZE_4M_VT	(0xb << 8)

5438
static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
5439 5440 5441
{
	unsigned short ggc;

5442
	if (pci_read_config_word(dev, GGC, &ggc))
5443 5444
		return;

5445
	if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
5446
		pci_info(dev, "BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
5447
		dmar_map_gfx = 0;
5448 5449
	} else if (dmar_map_gfx) {
		/* we have to ensure the gfx device is idle before we flush */
5450
		pci_info(dev, "Disabling batched IOTLB flush on Ironlake\n");
5451 5452
		intel_iommu_strict = 1;
       }
5453 5454 5455 5456 5457 5458
}
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);

5459 5460 5461 5462 5463 5464 5465 5466 5467 5468 5469 5470 5471 5472 5473 5474 5475 5476 5477 5478 5479 5480 5481 5482 5483 5484 5485 5486 5487 5488 5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500 5501 5502 5503 5504 5505 5506 5507 5508 5509 5510 5511
/* On Tylersburg chipsets, some BIOSes have been known to enable the
   ISOCH DMAR unit for the Azalia sound device, but not give it any
   TLB entries, which causes it to deadlock. Check for that.  We do
   this in a function called from init_dmars(), instead of in a PCI
   quirk, because we don't want to print the obnoxious "BIOS broken"
   message if VT-d is actually disabled.
*/
static void __init check_tylersburg_isoch(void)
{
	struct pci_dev *pdev;
	uint32_t vtisochctrl;

	/* If there's no Azalia in the system anyway, forget it. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
	if (!pdev)
		return;
	pci_dev_put(pdev);

	/* System Management Registers. Might be hidden, in which case
	   we can't do the sanity check. But that's OK, because the
	   known-broken BIOSes _don't_ actually hide it, so far. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
	if (!pdev)
		return;

	if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
		pci_dev_put(pdev);
		return;
	}

	pci_dev_put(pdev);

	/* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
	if (vtisochctrl & 1)
		return;

	/* Drop all bits other than the number of TLB entries */
	vtisochctrl &= 0x1c;

	/* If we have the recommended number of TLB entries (16), fine. */
	if (vtisochctrl == 0x10)
		return;

	/* Zero TLB entries? You get to ride the short bus to school. */
	if (!vtisochctrl) {
		WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		iommu_identity_mapping |= IDENTMAP_AZALIA;
		return;
	}
J
Joerg Roedel 已提交
5512 5513

	pr_warn("Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
5514 5515
	       vtisochctrl);
}