intel-iommu.c 119.3 KB
Newer Older
1
/*
2
 * Copyright © 2006-2014 Intel Corporation.
3 4 5 6 7 8 9 10 11 12
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
13 14 15 16 17
 * Authors: David Woodhouse <dwmw2@infradead.org>,
 *          Ashok Raj <ashok.raj@intel.com>,
 *          Shaohua Li <shaohua.li@intel.com>,
 *          Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
 *          Fenghua Yu <fenghua.yu@intel.com>
18 19 20 21
 */

#include <linux/init.h>
#include <linux/bitmap.h>
M
mark gross 已提交
22
#include <linux/debugfs.h>
23
#include <linux/export.h>
24 25 26 27 28 29 30 31
#include <linux/slab.h>
#include <linux/irq.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
#include <linux/pci.h>
#include <linux/dmar.h>
#include <linux/dma-mapping.h>
#include <linux/mempool.h>
32
#include <linux/memory.h>
M
mark gross 已提交
33
#include <linux/timer.h>
K
Kay, Allen M 已提交
34
#include <linux/iova.h>
35
#include <linux/iommu.h>
K
Kay, Allen M 已提交
36
#include <linux/intel-iommu.h>
37
#include <linux/syscore_ops.h>
38
#include <linux/tboot.h>
39
#include <linux/dmi.h>
40
#include <linux/pci-ats.h>
T
Tejun Heo 已提交
41
#include <linux/memblock.h>
A
Akinobu Mita 已提交
42
#include <linux/dma-contiguous.h>
43
#include <asm/irq_remapping.h>
44
#include <asm/cacheflush.h>
45
#include <asm/iommu.h>
46

47 48
#include "irq_remapping.h"

F
Fenghua Yu 已提交
49 50 51
#define ROOT_SIZE		VTD_PAGE_SIZE
#define CONTEXT_SIZE		VTD_PAGE_SIZE

52 53
#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
54
#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
55 56 57 58 59 60 61

#define IOAPIC_RANGE_START	(0xfee00000)
#define IOAPIC_RANGE_END	(0xfeefffff)
#define IOVA_START_ADDR		(0x1000)

#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48

F
Fenghua Yu 已提交
62
#define MAX_AGAW_WIDTH 64
63
#define MAX_AGAW_PFN_WIDTH	(MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
F
Fenghua Yu 已提交
64

65 66 67 68 69 70 71 72
#define __DOMAIN_MAX_PFN(gaw)  ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)

/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
   to match. That way, we can use 'unsigned long' for PFNs with impunity. */
#define DOMAIN_MAX_PFN(gaw)	((unsigned long) min_t(uint64_t, \
				__DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
#define DOMAIN_MAX_ADDR(gaw)	(((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
73

74
#define IOVA_PFN(addr)		((addr) >> PAGE_SHIFT)
75
#define DMA_32BIT_PFN		IOVA_PFN(DMA_BIT_MASK(32))
76
#define DMA_64BIT_PFN		IOVA_PFN(DMA_BIT_MASK(64))
M
mark gross 已提交
77

78 79 80 81
/* page table handling */
#define LEVEL_STRIDE		(9)
#define LEVEL_MASK		(((u64)1 << LEVEL_STRIDE) - 1)

82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99
/*
 * This bitmap is used to advertise the page sizes our hardware support
 * to the IOMMU core, which will then use this information to split
 * physically contiguous memory regions it is mapping into page sizes
 * that we support.
 *
 * Traditionally the IOMMU core just handed us the mappings directly,
 * after making sure the size is an order of a 4KiB page and that the
 * mapping has natural alignment.
 *
 * To retain this behavior, we currently advertise that we support
 * all page sizes that are an order of 4KiB.
 *
 * If at some point we'd like to utilize the IOMMU core's new behavior,
 * we could change this to advertise the real page sizes we support.
 */
#define INTEL_IOMMU_PGSIZES	(~0xFFFUL)

100 101 102 103 104 105 106
static inline int agaw_to_level(int agaw)
{
	return agaw + 2;
}

static inline int agaw_to_width(int agaw)
{
107
	return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
108 109 110 111
}

static inline int width_to_agaw(int width)
{
112
	return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138
}

static inline unsigned int level_to_offset_bits(int level)
{
	return (level - 1) * LEVEL_STRIDE;
}

static inline int pfn_level_offset(unsigned long pfn, int level)
{
	return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
}

static inline unsigned long level_mask(int level)
{
	return -1UL << level_to_offset_bits(level);
}

static inline unsigned long level_size(int level)
{
	return 1UL << level_to_offset_bits(level);
}

static inline unsigned long align_to_level(unsigned long pfn, int level)
{
	return (pfn + level_size(level) - 1) & level_mask(level);
}
139

140 141
static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
{
142
	return  1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
143 144
}

145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
   are never going to work. */
static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
{
	return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
}

static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
{
	return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
}
static inline unsigned long page_to_dma_pfn(struct page *pg)
{
	return mm_to_dma_pfn(page_to_pfn(pg));
}
static inline unsigned long virt_to_dma_pfn(void *p)
{
	return page_to_dma_pfn(virt_to_page(p));
}

W
Weidong Han 已提交
165 166 167
/* global iommu list, set NULL for ignored DMAR units */
static struct intel_iommu **g_iommus;

168
static void __init check_tylersburg_isoch(void);
169 170
static int rwbf_quirk;

171 172 173 174 175 176
/*
 * set to 1 to panic kernel if can't successfully enable VT-d
 * (used when kernel is launched w/ TXT)
 */
static int force_on = 0;

177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197
/*
 * 0: Present
 * 1-11: Reserved
 * 12-63: Context Ptr (12 - (haw-1))
 * 64-127: Reserved
 */
struct root_entry {
	u64	val;
	u64	rsvd1;
};
#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
static inline bool root_present(struct root_entry *root)
{
	return (root->val & 1);
}
static inline void set_root_present(struct root_entry *root)
{
	root->val |= 1;
}
static inline void set_root_value(struct root_entry *root, unsigned long value)
{
198
	root->val &= ~VTD_PAGE_MASK;
199 200 201 202 203 204 205 206 207 208 209 210
	root->val |= value & VTD_PAGE_MASK;
}

static inline struct context_entry *
get_context_addr_from_root(struct root_entry *root)
{
	return (struct context_entry *)
		(root_present(root)?phys_to_virt(
		root->val & VTD_PAGE_MASK) :
		NULL);
}

211 212 213 214 215 216 217 218 219 220 221 222 223 224 225
/*
 * low 64 bits:
 * 0: present
 * 1: fault processing disable
 * 2-3: translation type
 * 12-63: address space root
 * high 64 bits:
 * 0-2: address width
 * 3-6: aval
 * 8-23: domain id
 */
struct context_entry {
	u64 lo;
	u64 hi;
};
226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250

static inline bool context_present(struct context_entry *context)
{
	return (context->lo & 1);
}
static inline void context_set_present(struct context_entry *context)
{
	context->lo |= 1;
}

static inline void context_set_fault_enable(struct context_entry *context)
{
	context->lo &= (((u64)-1) << 2) | 1;
}

static inline void context_set_translation_type(struct context_entry *context,
						unsigned long value)
{
	context->lo &= (((u64)-1) << 4) | 3;
	context->lo |= (value & 3) << 2;
}

static inline void context_set_address_root(struct context_entry *context,
					    unsigned long value)
{
251
	context->lo &= ~VTD_PAGE_MASK;
252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271
	context->lo |= value & VTD_PAGE_MASK;
}

static inline void context_set_address_width(struct context_entry *context,
					     unsigned long value)
{
	context->hi |= value & 7;
}

static inline void context_set_domain_id(struct context_entry *context,
					 unsigned long value)
{
	context->hi |= (value & ((1 << 16) - 1)) << 8;
}

static inline void context_clear_entry(struct context_entry *context)
{
	context->lo = 0;
	context->hi = 0;
}
272

273 274 275 276 277
/*
 * 0: readable
 * 1: writable
 * 2-6: reserved
 * 7: super page
278 279
 * 8-10: available
 * 11: snoop behavior
280 281 282 283 284 285
 * 12-63: Host physcial address
 */
struct dma_pte {
	u64 val;
};

286 287 288 289 290 291 292
static inline void dma_clear_pte(struct dma_pte *pte)
{
	pte->val = 0;
}

static inline u64 dma_pte_addr(struct dma_pte *pte)
{
293 294 295 296
#ifdef CONFIG_64BIT
	return pte->val & VTD_PAGE_MASK;
#else
	/* Must have a full atomic 64-bit read */
297
	return  __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
298
#endif
299 300 301 302 303 304
}

static inline bool dma_pte_present(struct dma_pte *pte)
{
	return (pte->val & 3) != 0;
}
305

306 307
static inline bool dma_pte_superpage(struct dma_pte *pte)
{
308
	return (pte->val & DMA_PTE_LARGE_PAGE);
309 310
}

311 312 313 314 315
static inline int first_pte_in_page(struct dma_pte *pte)
{
	return !((unsigned long)pte & ~VTD_PAGE_MASK);
}

316 317 318 319 320 321
/*
 * This domain is a statically identity mapping domain.
 *	1. This domain creats a static 1:1 mapping to all usable memory.
 * 	2. It maps to each iommu if successful.
 *	3. Each iommu mapps to this domain if successful.
 */
322 323
static struct dmar_domain *si_domain;
static int hw_pass_through = 1;
324

325 326 327
/* domain represents a virtual machine, more than one devices
 * across iommus may be owned in one domain, e.g. kvm guest.
 */
328
#define DOMAIN_FLAG_VIRTUAL_MACHINE	(1 << 0)
329

330
/* si_domain contains mulitple devices */
331
#define DOMAIN_FLAG_STATIC_IDENTITY	(1 << 1)
332

333 334
struct dmar_domain {
	int	id;			/* domain id */
335
	int	nid;			/* node id */
336
	DECLARE_BITMAP(iommu_bmp, DMAR_UNITS_SUPPORTED);
337
					/* bitmap of iommus this domain uses*/
338 339 340 341 342 343 344 345 346 347

	struct list_head devices; 	/* all devices' list */
	struct iova_domain iovad;	/* iova's that belong to this domain */

	struct dma_pte	*pgd;		/* virtual address */
	int		gaw;		/* max guest address width */

	/* adjusted guest address width, 0 is level 2 30-bit */
	int		agaw;

W
Weidong Han 已提交
348
	int		flags;		/* flags to find out type of domain */
W
Weidong Han 已提交
349 350

	int		iommu_coherency;/* indicate coherency of iommu access */
351
	int		iommu_snooping; /* indicate snooping control feature*/
352
	int		iommu_count;	/* reference count of iommu */
353 354 355
	int		iommu_superpage;/* Level of superpages supported:
					   0 == 4KiB (no superpages), 1 == 2MiB,
					   2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
356
	spinlock_t	iommu_lock;	/* protect iommu set in domain */
357
	u64		max_addr;	/* maximum mapped address */
358 359
};

360 361 362 363
/* PCI domain-device relationship */
struct device_domain_info {
	struct list_head link;	/* link to domain siblings */
	struct list_head global; /* link to global list */
364
	u8 bus;			/* PCI bus number */
365
	u8 devfn;		/* PCI devfn number */
366
	struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Y
Yu Zhao 已提交
367
	struct intel_iommu *iommu; /* IOMMU used by this device */
368 369 370
	struct dmar_domain *domain; /* pointer to domain */
};

371 372 373 374 375
struct dmar_rmrr_unit {
	struct list_head list;		/* list of rmrr units	*/
	struct acpi_dmar_header *hdr;	/* ACPI header		*/
	u64	base_address;		/* reserved base address*/
	u64	end_address;		/* reserved end address */
376
	struct dmar_dev_scope *devices;	/* target devices */
377 378 379 380 381 382
	int	devices_cnt;		/* target device count */
};

struct dmar_atsr_unit {
	struct list_head list;		/* list of ATSR units */
	struct acpi_dmar_header *hdr;	/* ACPI header */
383
	struct dmar_dev_scope *devices;	/* target devices */
384 385 386 387 388 389 390 391 392 393
	int devices_cnt;		/* target device count */
	u8 include_all:1;		/* include all ports */
};

static LIST_HEAD(dmar_atsr_units);
static LIST_HEAD(dmar_rmrr_units);

#define for_each_rmrr_units(rmrr) \
	list_for_each_entry(rmrr, &dmar_rmrr_units, list)

M
mark gross 已提交
394 395
static void flush_unmaps_timeout(unsigned long data);

396
static DEFINE_TIMER(unmap_timer,  flush_unmaps_timeout, 0, 0);
M
mark gross 已提交
397

398 399 400 401 402
#define HIGH_WATER_MARK 250
struct deferred_flush_tables {
	int next;
	struct iova *iova[HIGH_WATER_MARK];
	struct dmar_domain *domain[HIGH_WATER_MARK];
403
	struct page *freelist[HIGH_WATER_MARK];
404 405 406 407
};

static struct deferred_flush_tables *deferred_flush;

M
mark gross 已提交
408 409 410 411 412 413 414 415 416
/* bitmap for indexing intel_iommus */
static int g_num_of_iommus;

static DEFINE_SPINLOCK(async_umap_flush_lock);
static LIST_HEAD(unmaps_to_do);

static int timer_on;
static long list_size;

417
static void domain_exit(struct dmar_domain *domain);
418
static void domain_remove_dev_info(struct dmar_domain *domain);
419
static void domain_remove_one_dev_info(struct dmar_domain *domain,
420
				       struct device *dev);
421
static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
422
					   struct device *dev);
423 424
static int domain_detach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu);
425

426
#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
427 428 429
int dmar_disabled = 0;
#else
int dmar_disabled = 1;
430
#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
431

432 433 434
int intel_iommu_enabled = 0;
EXPORT_SYMBOL_GPL(intel_iommu_enabled);

435
static int dmar_map_gfx = 1;
436
static int dmar_forcedac;
M
mark gross 已提交
437
static int intel_iommu_strict;
438
static int intel_iommu_superpage = 1;
439

440 441 442
int intel_iommu_gfx_mapped;
EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);

443 444 445 446
#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
static DEFINE_SPINLOCK(device_domain_lock);
static LIST_HEAD(device_domain_list);

447
static const struct iommu_ops intel_iommu_ops;
448

449 450 451 452 453
static int __init intel_iommu_setup(char *str)
{
	if (!str)
		return -EINVAL;
	while (*str) {
454 455 456 457
		if (!strncmp(str, "on", 2)) {
			dmar_disabled = 0;
			printk(KERN_INFO "Intel-IOMMU: enabled\n");
		} else if (!strncmp(str, "off", 3)) {
458
			dmar_disabled = 1;
459
			printk(KERN_INFO "Intel-IOMMU: disabled\n");
460 461 462 463
		} else if (!strncmp(str, "igfx_off", 8)) {
			dmar_map_gfx = 0;
			printk(KERN_INFO
				"Intel-IOMMU: disable GFX device mapping\n");
464
		} else if (!strncmp(str, "forcedac", 8)) {
M
mark gross 已提交
465
			printk(KERN_INFO
466 467
				"Intel-IOMMU: Forcing DAC for PCI devices\n");
			dmar_forcedac = 1;
M
mark gross 已提交
468 469 470 471
		} else if (!strncmp(str, "strict", 6)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable batched IOTLB flush\n");
			intel_iommu_strict = 1;
472 473 474 475
		} else if (!strncmp(str, "sp_off", 6)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable supported super page\n");
			intel_iommu_superpage = 0;
476 477 478 479 480 481 482 483 484 485 486 487 488 489
		}

		str += strcspn(str, ",");
		while (*str == ',')
			str++;
	}
	return 0;
}
__setup("intel_iommu=", intel_iommu_setup);

static struct kmem_cache *iommu_domain_cache;
static struct kmem_cache *iommu_devinfo_cache;
static struct kmem_cache *iommu_iova_cache;

490
static inline void *alloc_pgtable_page(int node)
491
{
492 493
	struct page *page;
	void *vaddr = NULL;
494

495 496 497
	page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
	if (page)
		vaddr = page_address(page);
498
	return vaddr;
499 500 501 502 503 504 505 506 507
}

static inline void free_pgtable_page(void *vaddr)
{
	free_page((unsigned long)vaddr);
}

static inline void *alloc_domain_mem(void)
{
508
	return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
509 510
}

K
Kay, Allen M 已提交
511
static void free_domain_mem(void *vaddr)
512 513 514 515 516 517
{
	kmem_cache_free(iommu_domain_cache, vaddr);
}

static inline void * alloc_devinfo_mem(void)
{
518
	return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
519 520 521 522 523 524 525 526 527
}

static inline void free_devinfo_mem(void *vaddr)
{
	kmem_cache_free(iommu_devinfo_cache, vaddr);
}

struct iova *alloc_iova_mem(void)
{
528
	return kmem_cache_alloc(iommu_iova_cache, GFP_ATOMIC);
529 530 531 532 533 534 535
}

void free_iova_mem(struct iova *iova)
{
	kmem_cache_free(iommu_iova_cache, iova);
}

536 537 538 539 540 541 542 543 544 545
static inline int domain_type_is_vm(struct dmar_domain *domain)
{
	return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
}

static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
{
	return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
				DOMAIN_FLAG_STATIC_IDENTITY);
}
W
Weidong Han 已提交
546

547 548 549 550 551 552 553 554
static inline int domain_pfn_supported(struct dmar_domain *domain,
				       unsigned long pfn)
{
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;

	return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
}

F
Fenghua Yu 已提交
555
static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
W
Weidong Han 已提交
556 557 558 559 560
{
	unsigned long sagaw;
	int agaw = -1;

	sagaw = cap_sagaw(iommu->cap);
F
Fenghua Yu 已提交
561
	for (agaw = width_to_agaw(max_gaw);
W
Weidong Han 已提交
562 563 564 565 566 567 568 569
	     agaw >= 0; agaw--) {
		if (test_bit(agaw, &sagaw))
			break;
	}

	return agaw;
}

F
Fenghua Yu 已提交
570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587
/*
 * Calculate max SAGAW for each iommu.
 */
int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
}

/*
 * calculate agaw for each iommu.
 * "SAGAW" may be different across iommus, use a default agaw, and
 * get a supported less agaw for iommus that don't support the default agaw.
 */
int iommu_calculate_agaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
}

588
/* This functionin only returns single iommu in a domain */
589 590 591 592
static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
{
	int iommu_id;

593
	/* si_domain and vm domain should not get here. */
594
	BUG_ON(domain_type_is_vm_or_si(domain));
595
	iommu_id = find_first_bit(domain->iommu_bmp, g_num_of_iommus);
596 597 598 599 600 601
	if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
		return NULL;

	return g_iommus[iommu_id];
}

W
Weidong Han 已提交
602 603
static void domain_update_iommu_coherency(struct dmar_domain *domain)
{
604 605 606
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	int i, found = 0;
607

608
	domain->iommu_coherency = 1;
W
Weidong Han 已提交
609

610
	for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
611
		found = 1;
W
Weidong Han 已提交
612 613 614 615 616
		if (!ecap_coherent(g_iommus[i]->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
617 618 619 620 621 622 623 624 625 626 627 628
	if (found)
		return;

	/* No hardware attached; use lowest common denominator */
	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (!ecap_coherent(iommu->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
	rcu_read_unlock();
W
Weidong Han 已提交
629 630
}

631
static int domain_update_iommu_snooping(struct intel_iommu *skip)
632
{
633 634 635
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	int ret = 1;
636

637 638 639 640 641 642 643
	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (iommu != skip) {
			if (!ecap_sc_support(iommu->ecap)) {
				ret = 0;
				break;
			}
644 645
		}
	}
646 647 648
	rcu_read_unlock();

	return ret;
649 650
}

651
static int domain_update_iommu_superpage(struct intel_iommu *skip)
652
{
653
	struct dmar_drhd_unit *drhd;
654
	struct intel_iommu *iommu;
655
	int mask = 0xf;
656 657

	if (!intel_iommu_superpage) {
658
		return 0;
659 660
	}

661
	/* set iommu_superpage to the smallest common denominator */
662
	rcu_read_lock();
663
	for_each_active_iommu(iommu, drhd) {
664 665 666 667
		if (iommu != skip) {
			mask &= cap_super_page_val(iommu->cap);
			if (!mask)
				break;
668 669
		}
	}
670 671
	rcu_read_unlock();

672
	return fls(mask);
673 674
}

675 676 677 678
/* Some capabilities may be different across iommus */
static void domain_update_iommu_cap(struct dmar_domain *domain)
{
	domain_update_iommu_coherency(domain);
679 680
	domain->iommu_snooping = domain_update_iommu_snooping(NULL);
	domain->iommu_superpage = domain_update_iommu_superpage(NULL);
681 682
}

683
static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
684 685
{
	struct dmar_drhd_unit *drhd = NULL;
686
	struct intel_iommu *iommu;
687 688
	struct device *tmp;
	struct pci_dev *ptmp, *pdev = NULL;
689
	u16 segment = 0;
690 691
	int i;

692 693 694 695 696 697
	if (dev_is_pci(dev)) {
		pdev = to_pci_dev(dev);
		segment = pci_domain_nr(pdev->bus);
	} else if (ACPI_COMPANION(dev))
		dev = &ACPI_COMPANION(dev)->dev;

698
	rcu_read_lock();
699
	for_each_active_iommu(iommu, drhd) {
700
		if (pdev && segment != drhd->segment)
701
			continue;
702

703
		for_each_active_dev_scope(drhd->devices,
704 705 706 707
					  drhd->devices_cnt, i, tmp) {
			if (tmp == dev) {
				*bus = drhd->devices[i].bus;
				*devfn = drhd->devices[i].devfn;
708
				goto out;
709 710 711 712 713 714 715 716 717 718
			}

			if (!pdev || !dev_is_pci(tmp))
				continue;

			ptmp = to_pci_dev(tmp);
			if (ptmp->subordinate &&
			    ptmp->subordinate->number <= pdev->bus->number &&
			    ptmp->subordinate->busn_res.end >= pdev->bus->number)
				goto got_pdev;
719
		}
720

721 722 723 724
		if (pdev && drhd->include_all) {
		got_pdev:
			*bus = pdev->bus->number;
			*devfn = pdev->devfn;
725
			goto out;
726
		}
727
	}
728
	iommu = NULL;
729
 out:
730
	rcu_read_unlock();
731

732
	return iommu;
733 734
}

W
Weidong Han 已提交
735 736 737 738 739 740 741
static void domain_flush_cache(struct dmar_domain *domain,
			       void *addr, int size)
{
	if (!domain->iommu_coherency)
		clflush_cache_range(addr, size);
}

742 743 744 745 746 747 748 749 750 751 752 753 754
/* Gets context entry for a given bus and devfn */
static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
		u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	unsigned long phy_addr;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (!context) {
755 756
		context = (struct context_entry *)
				alloc_pgtable_page(iommu->node);
757 758 759 760
		if (!context) {
			spin_unlock_irqrestore(&iommu->lock, flags);
			return NULL;
		}
F
Fenghua Yu 已提交
761
		__iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784
		phy_addr = virt_to_phys((void *)context);
		set_root_value(root, phy_addr);
		set_root_present(root);
		__iommu_flush_cache(iommu, root, sizeof(*root));
	}
	spin_unlock_irqrestore(&iommu->lock, flags);
	return &context[devfn];
}

static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	int ret;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (!context) {
		ret = 0;
		goto out;
	}
785
	ret = context_present(&context[devfn]);
786 787 788 789 790 791 792 793 794 795 796 797 798 799 800
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
	return ret;
}

static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (context) {
801
		context_clear_entry(&context[devfn]);
802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830
		__iommu_flush_cache(iommu, &context[devfn], \
			sizeof(*context));
	}
	spin_unlock_irqrestore(&iommu->lock, flags);
}

static void free_context_table(struct intel_iommu *iommu)
{
	struct root_entry *root;
	int i;
	unsigned long flags;
	struct context_entry *context;

	spin_lock_irqsave(&iommu->lock, flags);
	if (!iommu->root_entry) {
		goto out;
	}
	for (i = 0; i < ROOT_ENTRY_NR; i++) {
		root = &iommu->root_entry[i];
		context = get_context_addr_from_root(root);
		if (context)
			free_pgtable_page(context);
	}
	free_pgtable_page(iommu->root_entry);
	iommu->root_entry = NULL;
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
}

831
static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
832
				      unsigned long pfn, int *target_level)
833 834 835
{
	struct dma_pte *parent, *pte = NULL;
	int level = agaw_to_level(domain->agaw);
836
	int offset;
837 838

	BUG_ON(!domain->pgd);
839

840
	if (!domain_pfn_supported(domain, pfn))
841 842 843
		/* Address beyond IOMMU's addressing capabilities. */
		return NULL;

844 845
	parent = domain->pgd;

846
	while (1) {
847 848
		void *tmp_page;

849
		offset = pfn_level_offset(pfn, level);
850
		pte = &parent[offset];
851
		if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
852
			break;
853
		if (level == *target_level)
854 855
			break;

856
		if (!dma_pte_present(pte)) {
857 858
			uint64_t pteval;

859
			tmp_page = alloc_pgtable_page(domain->nid);
860

861
			if (!tmp_page)
862
				return NULL;
863

864
			domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
865
			pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
866
			if (cmpxchg64(&pte->val, 0ULL, pteval))
867 868
				/* Someone else set it while we were thinking; use theirs. */
				free_pgtable_page(tmp_page);
869
			else
870
				domain_flush_cache(domain, pte, sizeof(*pte));
871
		}
872 873 874
		if (level == 1)
			break;

875
		parent = phys_to_virt(dma_pte_addr(pte));
876 877 878
		level--;
	}

879 880 881
	if (!*target_level)
		*target_level = level;

882 883 884
	return pte;
}

885

886
/* return address's pte at specific level */
887 888
static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
					 unsigned long pfn,
889
					 int level, int *large_page)
890 891 892 893 894 895 896
{
	struct dma_pte *parent, *pte = NULL;
	int total = agaw_to_level(domain->agaw);
	int offset;

	parent = domain->pgd;
	while (level <= total) {
897
		offset = pfn_level_offset(pfn, total);
898 899 900 901
		pte = &parent[offset];
		if (level == total)
			return pte;

902 903
		if (!dma_pte_present(pte)) {
			*large_page = total;
904
			break;
905 906
		}

907
		if (dma_pte_superpage(pte)) {
908 909 910 911
			*large_page = total;
			return pte;
		}

912
		parent = phys_to_virt(dma_pte_addr(pte));
913 914 915 916 917 918
		total--;
	}
	return NULL;
}

/* clear last level pte, a tlb flush should be followed */
919
static void dma_pte_clear_range(struct dmar_domain *domain,
920 921
				unsigned long start_pfn,
				unsigned long last_pfn)
922
{
923
	unsigned int large_page = 1;
924
	struct dma_pte *first_pte, *pte;
925

926 927
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
928
	BUG_ON(start_pfn > last_pfn);
929

930
	/* we don't need lock here; nobody else touches the iova range */
931
	do {
932 933
		large_page = 1;
		first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
934
		if (!pte) {
935
			start_pfn = align_to_level(start_pfn + 1, large_page + 1);
936 937
			continue;
		}
938
		do {
939
			dma_clear_pte(pte);
940
			start_pfn += lvl_to_nr_pages(large_page);
941
			pte++;
942 943
		} while (start_pfn <= last_pfn && !first_pte_in_page(pte));

944 945
		domain_flush_cache(domain, first_pte,
				   (void *)pte - (void *)first_pte);
946 947

	} while (start_pfn && start_pfn <= last_pfn);
948 949
}

950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972
static void dma_pte_free_level(struct dmar_domain *domain, int level,
			       struct dma_pte *pte, unsigned long pfn,
			       unsigned long start_pfn, unsigned long last_pfn)
{
	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;
		struct dma_pte *level_pte;

		if (!dma_pte_present(pte) || dma_pte_superpage(pte))
			goto next;

		level_pfn = pfn & level_mask(level - 1);
		level_pte = phys_to_virt(dma_pte_addr(pte));

		if (level > 2)
			dma_pte_free_level(domain, level - 1, level_pte,
					   level_pfn, start_pfn, last_pfn);

		/* If range covers entire pagetable, free it */
		if (!(start_pfn > level_pfn ||
973
		      last_pfn < level_pfn + level_size(level) - 1)) {
974 975 976 977 978 979 980 981 982
			dma_clear_pte(pte);
			domain_flush_cache(domain, pte, sizeof(*pte));
			free_pgtable_page(level_pte);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);
}

983 984
/* free page table pages. last level pte should already be cleared */
static void dma_pte_free_pagetable(struct dmar_domain *domain,
985 986
				   unsigned long start_pfn,
				   unsigned long last_pfn)
987
{
988 989
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
990
	BUG_ON(start_pfn > last_pfn);
991

992 993
	dma_pte_clear_range(domain, start_pfn, last_pfn);

994
	/* We don't need lock here; nobody else touches the iova range */
995 996
	dma_pte_free_level(domain, agaw_to_level(domain->agaw),
			   domain->pgd, 0, start_pfn, last_pfn);
997

998
	/* free pgd */
999
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1000 1001 1002 1003 1004
		free_pgtable_page(domain->pgd);
		domain->pgd = NULL;
	}
}

1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
/* When a page at a given level is being unlinked from its parent, we don't
   need to *modify* it at all. All we need to do is make a list of all the
   pages which can be freed just as soon as we've flushed the IOTLB and we
   know the hardware page-walk will no longer touch them.
   The 'pte' argument is the *parent* PTE, pointing to the page that is to
   be freed. */
static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
					    int level, struct dma_pte *pte,
					    struct page *freelist)
{
	struct page *pg;

	pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
	pg->freelist = freelist;
	freelist = pg;

	if (level == 1)
		return freelist;

1024 1025
	pte = page_address(pg);
	do {
1026 1027 1028
		if (dma_pte_present(pte) && !dma_pte_superpage(pte))
			freelist = dma_pte_list_pagetables(domain, level - 1,
							   pte, freelist);
1029 1030
		pte++;
	} while (!first_pte_in_page(pte));
1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092

	return freelist;
}

static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
					struct dma_pte *pte, unsigned long pfn,
					unsigned long start_pfn,
					unsigned long last_pfn,
					struct page *freelist)
{
	struct dma_pte *first_pte = NULL, *last_pte = NULL;

	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;

		if (!dma_pte_present(pte))
			goto next;

		level_pfn = pfn & level_mask(level);

		/* If range covers entire pagetable, free it */
		if (start_pfn <= level_pfn &&
		    last_pfn >= level_pfn + level_size(level) - 1) {
			/* These suborbinate page tables are going away entirely. Don't
			   bother to clear them; we're just going to *free* them. */
			if (level > 1 && !dma_pte_superpage(pte))
				freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);

			dma_clear_pte(pte);
			if (!first_pte)
				first_pte = pte;
			last_pte = pte;
		} else if (level > 1) {
			/* Recurse down into a level that isn't *entirely* obsolete */
			freelist = dma_pte_clear_level(domain, level - 1,
						       phys_to_virt(dma_pte_addr(pte)),
						       level_pfn, start_pfn, last_pfn,
						       freelist);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);

	if (first_pte)
		domain_flush_cache(domain, first_pte,
				   (void *)++last_pte - (void *)first_pte);

	return freelist;
}

/* We can't just free the pages because the IOMMU may still be walking
   the page tables, and may have cached the intermediate levels. The
   pages can only be freed after the IOTLB flush has been done. */
struct page *domain_unmap(struct dmar_domain *domain,
			  unsigned long start_pfn,
			  unsigned long last_pfn)
{
	struct page *freelist = NULL;

1093 1094
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122
	BUG_ON(start_pfn > last_pfn);

	/* we don't need lock here; nobody else touches the iova range */
	freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
				       domain->pgd, 0, start_pfn, last_pfn, NULL);

	/* free pgd */
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
		struct page *pgd_page = virt_to_page(domain->pgd);
		pgd_page->freelist = freelist;
		freelist = pgd_page;

		domain->pgd = NULL;
	}

	return freelist;
}

void dma_free_pagelist(struct page *freelist)
{
	struct page *pg;

	while ((pg = freelist)) {
		freelist = pg->freelist;
		free_pgtable_page(page_address(pg));
	}
}

1123 1124 1125 1126 1127 1128
/* iommu handling */
static int iommu_alloc_root_entry(struct intel_iommu *iommu)
{
	struct root_entry *root;
	unsigned long flags;

1129
	root = (struct root_entry *)alloc_pgtable_page(iommu->node);
1130 1131 1132
	if (!root) {
		pr_err("IOMMU: allocating root entry for %s failed\n",
			iommu->name);
1133
		return -ENOMEM;
1134
	}
1135

F
Fenghua Yu 已提交
1136
	__iommu_flush_cache(iommu, root, ROOT_SIZE);
1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147

	spin_lock_irqsave(&iommu->lock, flags);
	iommu->root_entry = root;
	spin_unlock_irqrestore(&iommu->lock, flags);

	return 0;
}

static void iommu_set_root_entry(struct intel_iommu *iommu)
{
	void *addr;
1148
	u32 sts;
1149 1150 1151 1152
	unsigned long flag;

	addr = iommu->root_entry;

1153
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1154 1155
	dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));

1156
	writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
1157 1158 1159

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1160
		      readl, (sts & DMA_GSTS_RTPS), sts);
1161

1162
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1163 1164 1165 1166 1167 1168 1169
}

static void iommu_flush_write_buffer(struct intel_iommu *iommu)
{
	u32 val;
	unsigned long flag;

1170
	if (!rwbf_quirk && !cap_rwbf(iommu->cap))
1171 1172
		return;

1173
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1174
	writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
1175 1176 1177

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1178
		      readl, (!(val & DMA_GSTS_WBFS)), val);
1179

1180
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1181 1182 1183
}

/* return value determine if we need a write buffer flush */
1184 1185 1186
static void __iommu_flush_context(struct intel_iommu *iommu,
				  u16 did, u16 source_id, u8 function_mask,
				  u64 type)
1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206
{
	u64 val = 0;
	unsigned long flag;

	switch (type) {
	case DMA_CCMD_GLOBAL_INVL:
		val = DMA_CCMD_GLOBAL_INVL;
		break;
	case DMA_CCMD_DOMAIN_INVL:
		val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
		break;
	case DMA_CCMD_DEVICE_INVL:
		val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
			| DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
		break;
	default:
		BUG();
	}
	val |= DMA_CCMD_ICC;

1207
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1208 1209 1210 1211 1212 1213
	dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
		dmar_readq, (!(val & DMA_CCMD_ICC)), val);

1214
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1215 1216 1217
}

/* return value determine if we need a write buffer flush */
1218 1219
static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
				u64 addr, unsigned int size_order, u64 type)
1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
{
	int tlb_offset = ecap_iotlb_offset(iommu->ecap);
	u64 val = 0, val_iva = 0;
	unsigned long flag;

	switch (type) {
	case DMA_TLB_GLOBAL_FLUSH:
		/* global flush doesn't need set IVA_REG */
		val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
		break;
	case DMA_TLB_DSI_FLUSH:
		val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
		break;
	case DMA_TLB_PSI_FLUSH:
		val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1235
		/* IH bit is passed in as part of address */
1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252
		val_iva = size_order | addr;
		break;
	default:
		BUG();
	}
	/* Note: set drain read/write */
#if 0
	/*
	 * This is probably to be super secure.. Looks like we can
	 * ignore it without any impact.
	 */
	if (cap_read_drain(iommu->cap))
		val |= DMA_TLB_READ_DRAIN;
#endif
	if (cap_write_drain(iommu->cap))
		val |= DMA_TLB_WRITE_DRAIN;

1253
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1254 1255 1256 1257 1258 1259 1260 1261 1262
	/* Note: Only uses first TLB reg currently */
	if (val_iva)
		dmar_writeq(iommu->reg + tlb_offset, val_iva);
	dmar_writeq(iommu->reg + tlb_offset + 8, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, tlb_offset + 8,
		dmar_readq, (!(val & DMA_TLB_IVT)), val);

1263
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1264 1265 1266 1267 1268 1269

	/* check IOTLB invalidation granularity */
	if (DMA_TLB_IAIG(val) == 0)
		printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
	if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
		pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
F
Fenghua Yu 已提交
1270 1271
			(unsigned long long)DMA_TLB_IIRG(type),
			(unsigned long long)DMA_TLB_IAIG(val));
1272 1273
}

1274 1275 1276
static struct device_domain_info *
iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
			 u8 bus, u8 devfn)
Y
Yu Zhao 已提交
1277 1278 1279 1280
{
	int found = 0;
	unsigned long flags;
	struct device_domain_info *info;
1281
	struct pci_dev *pdev;
Y
Yu Zhao 已提交
1282 1283 1284 1285 1286 1287 1288 1289 1290

	if (!ecap_dev_iotlb_support(iommu->ecap))
		return NULL;

	if (!iommu->qi)
		return NULL;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link)
1291 1292
		if (info->iommu == iommu && info->bus == bus &&
		    info->devfn == devfn) {
Y
Yu Zhao 已提交
1293 1294 1295 1296 1297
			found = 1;
			break;
		}
	spin_unlock_irqrestore(&device_domain_lock, flags);

1298
	if (!found || !info->dev || !dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1299 1300
		return NULL;

1301 1302 1303
	pdev = to_pci_dev(info->dev);

	if (!pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS))
Y
Yu Zhao 已提交
1304 1305
		return NULL;

1306
	if (!dmar_find_matched_atsr_unit(pdev))
Y
Yu Zhao 已提交
1307 1308 1309 1310 1311 1312
		return NULL;

	return info;
}

static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1313
{
1314
	if (!info || !dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1315 1316
		return;

1317
	pci_enable_ats(to_pci_dev(info->dev), VTD_PAGE_SHIFT);
Y
Yu Zhao 已提交
1318 1319 1320 1321
}

static void iommu_disable_dev_iotlb(struct device_domain_info *info)
{
1322 1323
	if (!info->dev || !dev_is_pci(info->dev) ||
	    !pci_ats_enabled(to_pci_dev(info->dev)))
Y
Yu Zhao 已提交
1324 1325
		return;

1326
	pci_disable_ats(to_pci_dev(info->dev));
Y
Yu Zhao 已提交
1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337
}

static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
				  u64 addr, unsigned mask)
{
	u16 sid, qdep;
	unsigned long flags;
	struct device_domain_info *info;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link) {
1338 1339 1340 1341 1342 1343
		struct pci_dev *pdev;
		if (!info->dev || !dev_is_pci(info->dev))
			continue;

		pdev = to_pci_dev(info->dev);
		if (!pci_ats_enabled(pdev))
Y
Yu Zhao 已提交
1344 1345 1346
			continue;

		sid = info->bus << 8 | info->devfn;
1347
		qdep = pci_ats_queue_depth(pdev);
Y
Yu Zhao 已提交
1348 1349 1350 1351 1352
		qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

1353
static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
1354
				  unsigned long pfn, unsigned int pages, int ih, int map)
1355
{
1356
	unsigned int mask = ilog2(__roundup_pow_of_two(pages));
1357
	uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
1358 1359 1360

	BUG_ON(pages == 0);

1361 1362
	if (ih)
		ih = 1 << 6;
1363
	/*
1364 1365
	 * Fallback to domain selective flush if no PSI support or the size is
	 * too big.
1366 1367 1368
	 * PSI requires page size to be 2 ^ x, and the base address is naturally
	 * aligned to the size
	 */
1369 1370
	if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
		iommu->flush.flush_iotlb(iommu, did, 0, 0,
1371
						DMA_TLB_DSI_FLUSH);
1372
	else
1373
		iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
1374
						DMA_TLB_PSI_FLUSH);
1375 1376

	/*
1377 1378
	 * In caching mode, changes of pages from non-present to present require
	 * flush. However, device IOTLB doesn't need to be flushed in this case.
1379
	 */
1380
	if (!cap_caching_mode(iommu->cap) || !map)
Y
Yu Zhao 已提交
1381
		iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
1382 1383
}

M
mark gross 已提交
1384 1385 1386 1387 1388
static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
{
	u32 pmen;
	unsigned long flags;

1389
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
M
mark gross 已提交
1390 1391 1392 1393 1394 1395 1396 1397
	pmen = readl(iommu->reg + DMAR_PMEN_REG);
	pmen &= ~DMA_PMEN_EPM;
	writel(pmen, iommu->reg + DMAR_PMEN_REG);

	/* wait for the protected region status bit to clear */
	IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
		readl, !(pmen & DMA_PMEN_PRS), pmen);

1398
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
M
mark gross 已提交
1399 1400
}

1401
static void iommu_enable_translation(struct intel_iommu *iommu)
1402 1403 1404 1405
{
	u32 sts;
	unsigned long flags;

1406
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
1407 1408
	iommu->gcmd |= DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1409 1410 1411

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1412
		      readl, (sts & DMA_GSTS_TES), sts);
1413

1414
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
1415 1416
}

1417
static void iommu_disable_translation(struct intel_iommu *iommu)
1418 1419 1420 1421
{
	u32 sts;
	unsigned long flag;

1422
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1423 1424 1425 1426 1427
	iommu->gcmd &= ~DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1428
		      readl, (!(sts & DMA_GSTS_TES)), sts);
1429

1430
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1431 1432
}

1433

1434 1435 1436 1437 1438 1439
static int iommu_init_domains(struct intel_iommu *iommu)
{
	unsigned long ndomains;
	unsigned long nlongs;

	ndomains = cap_ndoms(iommu->cap);
1440 1441
	pr_debug("IOMMU%d: Number of Domains supported <%ld>\n",
		 iommu->seq_id, ndomains);
1442 1443
	nlongs = BITS_TO_LONGS(ndomains);

1444 1445
	spin_lock_init(&iommu->lock);

1446 1447 1448 1449 1450
	/* TBD: there might be 64K domains,
	 * consider other allocation for future chip
	 */
	iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
	if (!iommu->domain_ids) {
1451 1452
		pr_err("IOMMU%d: allocating domain id array failed\n",
		       iommu->seq_id);
1453 1454 1455 1456 1457
		return -ENOMEM;
	}
	iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
			GFP_KERNEL);
	if (!iommu->domains) {
1458 1459 1460 1461
		pr_err("IOMMU%d: allocating domain array failed\n",
		       iommu->seq_id);
		kfree(iommu->domain_ids);
		iommu->domain_ids = NULL;
1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473
		return -ENOMEM;
	}

	/*
	 * if Caching mode is set, then invalid translations are tagged
	 * with domainid 0. Hence we need to pre-allocate it.
	 */
	if (cap_caching_mode(iommu->cap))
		set_bit(0, iommu->domain_ids);
	return 0;
}

1474
static void disable_dmar_iommu(struct intel_iommu *iommu)
1475 1476
{
	struct dmar_domain *domain;
1477
	int i;
1478

1479
	if ((iommu->domains) && (iommu->domain_ids)) {
1480
		for_each_set_bit(i, iommu->domain_ids, cap_ndoms(iommu->cap)) {
1481 1482 1483 1484 1485 1486 1487
			/*
			 * Domain id 0 is reserved for invalid translation
			 * if hardware supports caching mode.
			 */
			if (cap_caching_mode(iommu->cap) && i == 0)
				continue;

1488 1489
			domain = iommu->domains[i];
			clear_bit(i, iommu->domain_ids);
1490 1491
			if (domain_detach_iommu(domain, iommu) == 0 &&
			    !domain_type_is_vm(domain))
1492
				domain_exit(domain);
1493
		}
1494 1495 1496 1497
	}

	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);
1498
}
1499

1500 1501 1502 1503 1504 1505 1506 1507
static void free_dmar_iommu(struct intel_iommu *iommu)
{
	if ((iommu->domains) && (iommu->domain_ids)) {
		kfree(iommu->domains);
		kfree(iommu->domain_ids);
		iommu->domains = NULL;
		iommu->domain_ids = NULL;
	}
1508

W
Weidong Han 已提交
1509 1510
	g_iommus[iommu->seq_id] = NULL;

1511 1512 1513 1514
	/* free context mapping */
	free_context_table(iommu);
}

1515
static struct dmar_domain *alloc_domain(int flags)
1516
{
1517 1518
	/* domain id for virtual machine, it won't be set in context */
	static atomic_t vm_domid = ATOMIC_INIT(0);
1519 1520 1521 1522 1523 1524
	struct dmar_domain *domain;

	domain = alloc_domain_mem();
	if (!domain)
		return NULL;

1525
	memset(domain, 0, sizeof(*domain));
1526
	domain->nid = -1;
1527
	domain->flags = flags;
1528 1529
	spin_lock_init(&domain->iommu_lock);
	INIT_LIST_HEAD(&domain->devices);
1530
	if (flags & DOMAIN_FLAG_VIRTUAL_MACHINE)
1531
		domain->id = atomic_inc_return(&vm_domid);
1532 1533 1534 1535

	return domain;
}

1536 1537
static int __iommu_attach_domain(struct dmar_domain *domain,
				 struct intel_iommu *iommu)
1538 1539 1540 1541
{
	int num;
	unsigned long ndomains;

1542 1543
	ndomains = cap_ndoms(iommu->cap);
	num = find_first_zero_bit(iommu->domain_ids, ndomains);
1544 1545 1546 1547 1548
	if (num < ndomains) {
		set_bit(num, iommu->domain_ids);
		iommu->domains[num] = domain;
	} else {
		num = -ENOSPC;
1549 1550
	}

1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561
	return num;
}

static int iommu_attach_domain(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
	int num;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	num = __iommu_attach_domain(domain, iommu);
1562
	spin_unlock_irqrestore(&iommu->lock, flags);
1563 1564
	if (num < 0)
		pr_err("IOMMU: no free domain ids\n");
1565

1566
	return num;
1567 1568
}

1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582
static int iommu_attach_vm_domain(struct dmar_domain *domain,
				  struct intel_iommu *iommu)
{
	int num;
	unsigned long ndomains;

	ndomains = cap_ndoms(iommu->cap);
	for_each_set_bit(num, iommu->domain_ids, ndomains)
		if (iommu->domains[num] == domain)
			return num;

	return __iommu_attach_domain(domain, iommu);
}

1583 1584
static void iommu_detach_domain(struct dmar_domain *domain,
				struct intel_iommu *iommu)
1585 1586
{
	unsigned long flags;
1587
	int num, ndomains;
1588

1589
	spin_lock_irqsave(&iommu->lock, flags);
1590 1591 1592 1593 1594 1595 1596 1597
	if (domain_type_is_vm_or_si(domain)) {
		ndomains = cap_ndoms(iommu->cap);
		for_each_set_bit(num, iommu->domain_ids, ndomains) {
			if (iommu->domains[num] == domain) {
				clear_bit(num, iommu->domain_ids);
				iommu->domains[num] = NULL;
				break;
			}
1598
		}
1599 1600 1601
	} else {
		clear_bit(domain->id, iommu->domain_ids);
		iommu->domains[domain->id] = NULL;
1602
	}
1603
	spin_unlock_irqrestore(&iommu->lock, flags);
1604 1605
}

1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636
static void domain_attach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
	unsigned long flags;

	spin_lock_irqsave(&domain->iommu_lock, flags);
	if (!test_and_set_bit(iommu->seq_id, domain->iommu_bmp)) {
		domain->iommu_count++;
		if (domain->iommu_count == 1)
			domain->nid = iommu->node;
		domain_update_iommu_cap(domain);
	}
	spin_unlock_irqrestore(&domain->iommu_lock, flags);
}

static int domain_detach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
	unsigned long flags;
	int count = INT_MAX;

	spin_lock_irqsave(&domain->iommu_lock, flags);
	if (test_and_clear_bit(iommu->seq_id, domain->iommu_bmp)) {
		count = --domain->iommu_count;
		domain_update_iommu_cap(domain);
	}
	spin_unlock_irqrestore(&domain->iommu_lock, flags);

	return count;
}

1637
static struct iova_domain reserved_iova_list;
M
Mark Gross 已提交
1638
static struct lock_class_key reserved_rbtree_key;
1639

1640
static int dmar_init_reserved_ranges(void)
1641 1642 1643 1644 1645
{
	struct pci_dev *pdev = NULL;
	struct iova *iova;
	int i;

D
David Miller 已提交
1646
	init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
1647

M
Mark Gross 已提交
1648 1649 1650
	lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
		&reserved_rbtree_key);

1651 1652 1653
	/* IOAPIC ranges shouldn't be accessed by DMA */
	iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
		IOVA_PFN(IOAPIC_RANGE_END));
1654
	if (!iova) {
1655
		printk(KERN_ERR "Reserve IOAPIC range failed\n");
1656 1657
		return -ENODEV;
	}
1658 1659 1660 1661 1662 1663 1664 1665 1666

	/* Reserve all PCI MMIO to avoid peer-to-peer access */
	for_each_pci_dev(pdev) {
		struct resource *r;

		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
			r = &pdev->resource[i];
			if (!r->flags || !(r->flags & IORESOURCE_MEM))
				continue;
1667 1668 1669
			iova = reserve_iova(&reserved_iova_list,
					    IOVA_PFN(r->start),
					    IOVA_PFN(r->end));
1670
			if (!iova) {
1671
				printk(KERN_ERR "Reserve iova failed\n");
1672 1673
				return -ENODEV;
			}
1674 1675
		}
	}
1676
	return 0;
1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703
}

static void domain_reserve_special_ranges(struct dmar_domain *domain)
{
	copy_reserved_iova(&reserved_iova_list, &domain->iovad);
}

static inline int guestwidth_to_adjustwidth(int gaw)
{
	int agaw;
	int r = (gaw - 12) % 9;

	if (r == 0)
		agaw = gaw;
	else
		agaw = gaw + 9 - r;
	if (agaw > 64)
		agaw = 64;
	return agaw;
}

static int domain_init(struct dmar_domain *domain, int guest_width)
{
	struct intel_iommu *iommu;
	int adjust_width, agaw;
	unsigned long sagaw;

D
David Miller 已提交
1704
	init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
1705 1706 1707
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
1708
	iommu = domain_get_iommu(domain);
1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723
	if (guest_width > cap_mgaw(iommu->cap))
		guest_width = cap_mgaw(iommu->cap);
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	agaw = width_to_agaw(adjust_width);
	sagaw = cap_sagaw(iommu->cap);
	if (!test_bit(agaw, &sagaw)) {
		/* hardware doesn't support it, choose a bigger one */
		pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
		agaw = find_next_bit(&sagaw, 5, agaw);
		if (agaw >= 5)
			return -ENODEV;
	}
	domain->agaw = agaw;

W
Weidong Han 已提交
1724 1725 1726 1727 1728
	if (ecap_coherent(iommu->ecap))
		domain->iommu_coherency = 1;
	else
		domain->iommu_coherency = 0;

1729 1730 1731 1732 1733
	if (ecap_sc_support(iommu->ecap))
		domain->iommu_snooping = 1;
	else
		domain->iommu_snooping = 0;

1734 1735 1736 1737 1738
	if (intel_iommu_superpage)
		domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
	else
		domain->iommu_superpage = 0;

1739
	domain->nid = iommu->node;
1740

1741
	/* always allocate the top pgd */
1742
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
1743 1744
	if (!domain->pgd)
		return -ENOMEM;
F
Fenghua Yu 已提交
1745
	__iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
1746 1747 1748 1749 1750
	return 0;
}

static void domain_exit(struct dmar_domain *domain)
{
1751 1752
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
1753
	struct page *freelist = NULL;
1754 1755 1756 1757 1758

	/* Domain 0 is reserved, so dont process it */
	if (!domain)
		return;

1759 1760 1761 1762
	/* Flush any lazy unmaps that may reference this domain */
	if (!intel_iommu_strict)
		flush_unmaps_timeout(0);

1763
	/* remove associated devices */
1764
	domain_remove_dev_info(domain);
1765

1766 1767 1768
	/* destroy iovas */
	put_iova_domain(&domain->iovad);

1769
	freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
1770

1771
	/* clear attached or cached domains */
1772
	rcu_read_lock();
1773
	for_each_active_iommu(iommu, drhd)
1774
		iommu_detach_domain(domain, iommu);
1775
	rcu_read_unlock();
1776

1777 1778
	dma_free_pagelist(freelist);

1779 1780 1781
	free_domain_mem(domain);
}

1782 1783 1784
static int domain_context_mapping_one(struct dmar_domain *domain,
				      struct intel_iommu *iommu,
				      u8 bus, u8 devfn, int translation)
1785 1786 1787
{
	struct context_entry *context;
	unsigned long flags;
1788 1789 1790
	struct dma_pte *pgd;
	int id;
	int agaw;
Y
Yu Zhao 已提交
1791
	struct device_domain_info *info = NULL;
1792 1793 1794

	pr_debug("Set context mapping for %02x:%02x.%d\n",
		bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
F
Fenghua Yu 已提交
1795

1796
	BUG_ON(!domain->pgd);
F
Fenghua Yu 已提交
1797 1798
	BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
	       translation != CONTEXT_TT_MULTI_LEVEL);
W
Weidong Han 已提交
1799

1800 1801 1802 1803
	context = device_to_context_entry(iommu, bus, devfn);
	if (!context)
		return -ENOMEM;
	spin_lock_irqsave(&iommu->lock, flags);
1804
	if (context_present(context)) {
1805 1806 1807 1808
		spin_unlock_irqrestore(&iommu->lock, flags);
		return 0;
	}

1809 1810 1811
	id = domain->id;
	pgd = domain->pgd;

1812
	if (domain_type_is_vm_or_si(domain)) {
1813 1814
		if (domain_type_is_vm(domain)) {
			id = iommu_attach_vm_domain(domain, iommu);
1815
			if (id < 0) {
1816
				spin_unlock_irqrestore(&iommu->lock, flags);
1817
				pr_err("IOMMU: no free domain ids\n");
1818 1819 1820 1821 1822 1823
				return -EFAULT;
			}
		}

		/* Skip top levels of page tables for
		 * iommu which has less agaw than default.
1824
		 * Unnecessary for PT mode.
1825
		 */
1826 1827 1828 1829 1830 1831 1832
		if (translation != CONTEXT_TT_PASS_THROUGH) {
			for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
				pgd = phys_to_virt(dma_pte_addr(pgd));
				if (!dma_pte_present(pgd)) {
					spin_unlock_irqrestore(&iommu->lock, flags);
					return -ENOMEM;
				}
1833 1834 1835 1836 1837
			}
		}
	}

	context_set_domain_id(context, id);
F
Fenghua Yu 已提交
1838

Y
Yu Zhao 已提交
1839
	if (translation != CONTEXT_TT_PASS_THROUGH) {
1840
		info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
Y
Yu Zhao 已提交
1841 1842 1843
		translation = info ? CONTEXT_TT_DEV_IOTLB :
				     CONTEXT_TT_MULTI_LEVEL;
	}
F
Fenghua Yu 已提交
1844 1845 1846 1847
	/*
	 * In pass through mode, AW must be programmed to indicate the largest
	 * AGAW value supported by hardware. And ASR is ignored by hardware.
	 */
Y
Yu Zhao 已提交
1848
	if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
F
Fenghua Yu 已提交
1849
		context_set_address_width(context, iommu->msagaw);
Y
Yu Zhao 已提交
1850 1851 1852 1853
	else {
		context_set_address_root(context, virt_to_phys(pgd));
		context_set_address_width(context, iommu->agaw);
	}
F
Fenghua Yu 已提交
1854 1855

	context_set_translation_type(context, translation);
1856 1857
	context_set_fault_enable(context);
	context_set_present(context);
W
Weidong Han 已提交
1858
	domain_flush_cache(domain, context, sizeof(*context));
1859

1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870
	/*
	 * It's a non-present to present mapping. If hardware doesn't cache
	 * non-present entry we only need to flush the write-buffer. If the
	 * _does_ cache non-present entries, then it does so in the special
	 * domain #0, which we have to flush:
	 */
	if (cap_caching_mode(iommu->cap)) {
		iommu->flush.flush_context(iommu, 0,
					   (((u16)bus) << 8) | devfn,
					   DMA_CCMD_MASK_NOBIT,
					   DMA_CCMD_DEVICE_INVL);
1871
		iommu->flush.flush_iotlb(iommu, id, 0, 0, DMA_TLB_DSI_FLUSH);
1872
	} else {
1873
		iommu_flush_write_buffer(iommu);
1874
	}
Y
Yu Zhao 已提交
1875
	iommu_enable_dev_iotlb(info);
1876
	spin_unlock_irqrestore(&iommu->lock, flags);
1877

1878 1879
	domain_attach_iommu(domain, iommu);

1880 1881 1882
	return 0;
}

1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898
struct domain_context_mapping_data {
	struct dmar_domain *domain;
	struct intel_iommu *iommu;
	int translation;
};

static int domain_context_mapping_cb(struct pci_dev *pdev,
				     u16 alias, void *opaque)
{
	struct domain_context_mapping_data *data = opaque;

	return domain_context_mapping_one(data->domain, data->iommu,
					  PCI_BUS_NUM(alias), alias & 0xff,
					  data->translation);
}

1899
static int
1900 1901
domain_context_mapping(struct dmar_domain *domain, struct device *dev,
		       int translation)
1902
{
1903
	struct intel_iommu *iommu;
1904
	u8 bus, devfn;
1905
	struct domain_context_mapping_data data;
1906

1907
	iommu = device_to_iommu(dev, &bus, &devfn);
1908 1909
	if (!iommu)
		return -ENODEV;
1910

1911 1912
	if (!dev_is_pci(dev))
		return domain_context_mapping_one(domain, iommu, bus, devfn,
F
Fenghua Yu 已提交
1913
						  translation);
1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928

	data.domain = domain;
	data.iommu = iommu;
	data.translation = translation;

	return pci_for_each_dma_alias(to_pci_dev(dev),
				      &domain_context_mapping_cb, &data);
}

static int domain_context_mapped_cb(struct pci_dev *pdev,
				    u16 alias, void *opaque)
{
	struct intel_iommu *iommu = opaque;

	return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
1929 1930
}

1931
static int domain_context_mapped(struct device *dev)
1932
{
W
Weidong Han 已提交
1933
	struct intel_iommu *iommu;
1934
	u8 bus, devfn;
W
Weidong Han 已提交
1935

1936
	iommu = device_to_iommu(dev, &bus, &devfn);
W
Weidong Han 已提交
1937 1938
	if (!iommu)
		return -ENODEV;
1939

1940 1941
	if (!dev_is_pci(dev))
		return device_context_mapped(iommu, bus, devfn);
1942

1943 1944
	return !pci_for_each_dma_alias(to_pci_dev(dev),
				       domain_context_mapped_cb, iommu);
1945 1946
}

1947 1948 1949 1950 1951 1952 1953 1954
/* Returns a number of VTD pages, but aligned to MM page size */
static inline unsigned long aligned_nrpages(unsigned long host_addr,
					    size_t size)
{
	host_addr &= ~PAGE_MASK;
	return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
}

1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982
/* Return largest possible superpage level for a given mapping */
static inline int hardware_largepage_caps(struct dmar_domain *domain,
					  unsigned long iov_pfn,
					  unsigned long phy_pfn,
					  unsigned long pages)
{
	int support, level = 1;
	unsigned long pfnmerge;

	support = domain->iommu_superpage;

	/* To use a large page, the virtual *and* physical addresses
	   must be aligned to 2MiB/1GiB/etc. Lower bits set in either
	   of them will mean we have to use smaller pages. So just
	   merge them and check both at once. */
	pfnmerge = iov_pfn | phy_pfn;

	while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
		pages >>= VTD_STRIDE_SHIFT;
		if (!pages)
			break;
		pfnmerge >>= VTD_STRIDE_SHIFT;
		level++;
		support--;
	}
	return level;
}

1983 1984 1985
static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
			    struct scatterlist *sg, unsigned long phys_pfn,
			    unsigned long nr_pages, int prot)
1986 1987
{
	struct dma_pte *first_pte = NULL, *pte = NULL;
1988 1989
	phys_addr_t uninitialized_var(pteval);
	unsigned long sg_res;
1990 1991
	unsigned int largepage_lvl = 0;
	unsigned long lvl_pages = 0;
1992

1993
	BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
1994 1995 1996 1997 1998 1999

	if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
		return -EINVAL;

	prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;

2000 2001 2002 2003 2004 2005 2006
	if (sg)
		sg_res = 0;
	else {
		sg_res = nr_pages + 1;
		pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
	}

2007
	while (nr_pages > 0) {
2008 2009
		uint64_t tmp;

2010
		if (!sg_res) {
2011
			sg_res = aligned_nrpages(sg->offset, sg->length);
2012 2013 2014
			sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
			sg->dma_length = sg->length;
			pteval = page_to_phys(sg_page(sg)) | prot;
2015
			phys_pfn = pteval >> VTD_PAGE_SHIFT;
2016
		}
2017

2018
		if (!pte) {
2019 2020
			largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);

2021
			first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
2022 2023
			if (!pte)
				return -ENOMEM;
2024
			/* It is large page*/
2025
			if (largepage_lvl > 1) {
2026
				pteval |= DMA_PTE_LARGE_PAGE;
2027 2028 2029 2030 2031 2032
				lvl_pages = lvl_to_nr_pages(largepage_lvl);
				/*
				 * Ensure that old small page tables are
				 * removed to make room for superpage,
				 * if they exist.
				 */
2033
				dma_pte_free_pagetable(domain, iov_pfn,
2034
						       iov_pfn + lvl_pages - 1);
2035
			} else {
2036
				pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
2037
			}
2038

2039 2040 2041 2042
		}
		/* We don't need lock here, nobody else
		 * touches the iova range
		 */
2043
		tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
2044
		if (tmp) {
2045
			static int dumps = 5;
2046 2047
			printk(KERN_CRIT "ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
			       iov_pfn, tmp, (unsigned long long)pteval);
2048 2049 2050 2051 2052 2053
			if (dumps) {
				dumps--;
				debug_dma_dump_mappings(NULL);
			}
			WARN_ON(1);
		}
2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076

		lvl_pages = lvl_to_nr_pages(largepage_lvl);

		BUG_ON(nr_pages < lvl_pages);
		BUG_ON(sg_res < lvl_pages);

		nr_pages -= lvl_pages;
		iov_pfn += lvl_pages;
		phys_pfn += lvl_pages;
		pteval += lvl_pages * VTD_PAGE_SIZE;
		sg_res -= lvl_pages;

		/* If the next PTE would be the first in a new page, then we
		   need to flush the cache on the entries we've just written.
		   And then we'll need to recalculate 'pte', so clear it and
		   let it get set again in the if (!pte) block above.

		   If we're done (!nr_pages) we need to flush the cache too.

		   Also if we've been setting superpages, we may need to
		   recalculate 'pte' and switch back to smaller pages for the
		   end of the mapping, if the trailing size is not enough to
		   use another superpage (i.e. sg_res < lvl_pages). */
2077
		pte++;
2078 2079
		if (!nr_pages || first_pte_in_page(pte) ||
		    (largepage_lvl > 1 && sg_res < lvl_pages)) {
2080 2081 2082 2083
			domain_flush_cache(domain, first_pte,
					   (void *)pte - (void *)first_pte);
			pte = NULL;
		}
2084 2085

		if (!sg_res && nr_pages)
2086 2087 2088 2089 2090
			sg = sg_next(sg);
	}
	return 0;
}

2091 2092 2093
static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				    struct scatterlist *sg, unsigned long nr_pages,
				    int prot)
2094
{
2095 2096
	return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
}
2097

2098 2099 2100 2101 2102
static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				     unsigned long phys_pfn, unsigned long nr_pages,
				     int prot)
{
	return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
2103 2104
}

2105
static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
2106
{
2107 2108
	if (!iommu)
		return;
2109 2110 2111

	clear_context_table(iommu, bus, devfn);
	iommu->flush.flush_context(iommu, 0, 0, 0,
2112
					   DMA_CCMD_GLOBAL_INVL);
2113
	iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
2114 2115
}

2116 2117 2118 2119 2120 2121
static inline void unlink_domain_info(struct device_domain_info *info)
{
	assert_spin_locked(&device_domain_lock);
	list_del(&info->link);
	list_del(&info->global);
	if (info->dev)
2122
		info->dev->archdata.iommu = NULL;
2123 2124
}

2125 2126
static void domain_remove_dev_info(struct dmar_domain *domain)
{
2127
	struct device_domain_info *info, *tmp;
2128
	unsigned long flags;
2129 2130

	spin_lock_irqsave(&device_domain_lock, flags);
2131
	list_for_each_entry_safe(info, tmp, &domain->devices, link) {
2132
		unlink_domain_info(info);
2133 2134
		spin_unlock_irqrestore(&device_domain_lock, flags);

Y
Yu Zhao 已提交
2135
		iommu_disable_dev_iotlb(info);
2136
		iommu_detach_dev(info->iommu, info->bus, info->devfn);
2137

2138
		if (domain_type_is_vm(domain)) {
2139
			iommu_detach_dependent_devices(info->iommu, info->dev);
2140
			domain_detach_iommu(domain, info->iommu);
2141 2142 2143
		}

		free_devinfo_mem(info);
2144 2145 2146 2147 2148 2149 2150
		spin_lock_irqsave(&device_domain_lock, flags);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

/*
 * find_domain
2151
 * Note: we use struct device->archdata.iommu stores the info
2152
 */
2153
static struct dmar_domain *find_domain(struct device *dev)
2154 2155 2156 2157
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
2158
	info = dev->archdata.iommu;
2159 2160 2161 2162 2163
	if (info)
		return info->domain;
	return NULL;
}

2164
static inline struct device_domain_info *
2165 2166 2167 2168 2169
dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
{
	struct device_domain_info *info;

	list_for_each_entry(info, &device_domain_list, global)
2170
		if (info->iommu->segment == segment && info->bus == bus &&
2171
		    info->devfn == devfn)
2172
			return info;
2173 2174 2175 2176

	return NULL;
}

2177
static struct dmar_domain *dmar_insert_dev_info(struct intel_iommu *iommu,
2178
						int bus, int devfn,
2179 2180
						struct device *dev,
						struct dmar_domain *domain)
2181
{
2182
	struct dmar_domain *found = NULL;
2183 2184 2185 2186 2187
	struct device_domain_info *info;
	unsigned long flags;

	info = alloc_devinfo_mem();
	if (!info)
2188
		return NULL;
2189 2190 2191 2192 2193

	info->bus = bus;
	info->devfn = devfn;
	info->dev = dev;
	info->domain = domain;
2194
	info->iommu = iommu;
2195 2196 2197

	spin_lock_irqsave(&device_domain_lock, flags);
	if (dev)
2198
		found = find_domain(dev);
2199 2200
	else {
		struct device_domain_info *info2;
2201
		info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
2202 2203 2204
		if (info2)
			found = info2->domain;
	}
2205 2206 2207
	if (found) {
		spin_unlock_irqrestore(&device_domain_lock, flags);
		free_devinfo_mem(info);
2208 2209
		/* Caller must free the original domain */
		return found;
2210 2211
	}

2212 2213 2214 2215 2216 2217 2218
	list_add(&info->link, &domain->devices);
	list_add(&info->global, &device_domain_list);
	if (dev)
		dev->archdata.iommu = info;
	spin_unlock_irqrestore(&device_domain_lock, flags);

	return domain;
2219 2220
}

2221 2222 2223 2224 2225 2226
static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
{
	*(u16 *)opaque = alias;
	return 0;
}

2227
/* domain is initialized */
2228
static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
2229
{
2230 2231
	struct dmar_domain *domain, *tmp;
	struct intel_iommu *iommu;
2232
	struct device_domain_info *info;
2233
	u16 dma_alias;
2234
	unsigned long flags;
2235
	u8 bus, devfn;
2236

2237
	domain = find_domain(dev);
2238 2239 2240
	if (domain)
		return domain;

2241 2242 2243 2244
	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return NULL;

2245 2246
	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);
2247

2248 2249 2250 2251 2252 2253 2254 2255 2256
		pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);

		spin_lock_irqsave(&device_domain_lock, flags);
		info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
						      PCI_BUS_NUM(dma_alias),
						      dma_alias & 0xff);
		if (info) {
			iommu = info->iommu;
			domain = info->domain;
2257
		}
2258
		spin_unlock_irqrestore(&device_domain_lock, flags);
2259

2260 2261 2262 2263
		/* DMA alias already has a domain, uses it */
		if (info)
			goto found_domain;
	}
2264

2265
	/* Allocate and initialize new domain for the device */
2266
	domain = alloc_domain(0);
2267
	if (!domain)
2268
		return NULL;
2269 2270
	domain->id = iommu_attach_domain(domain, iommu);
	if (domain->id < 0) {
2271
		free_domain_mem(domain);
2272
		return NULL;
2273
	}
2274
	domain_attach_iommu(domain, iommu);
2275 2276 2277
	if (domain_init(domain, gaw)) {
		domain_exit(domain);
		return NULL;
2278
	}
2279

2280 2281 2282 2283 2284 2285 2286 2287 2288 2289
	/* register PCI DMA alias device */
	if (dev_is_pci(dev)) {
		tmp = dmar_insert_dev_info(iommu, PCI_BUS_NUM(dma_alias),
					   dma_alias & 0xff, NULL, domain);

		if (!tmp || tmp != domain) {
			domain_exit(domain);
			domain = tmp;
		}

2290
		if (!domain)
2291
			return NULL;
2292 2293 2294
	}

found_domain:
2295 2296 2297 2298 2299 2300
	tmp = dmar_insert_dev_info(iommu, bus, devfn, dev, domain);

	if (!tmp || tmp != domain) {
		domain_exit(domain);
		domain = tmp;
	}
2301 2302

	return domain;
2303 2304
}

2305
static int iommu_identity_mapping;
2306 2307 2308
#define IDENTMAP_ALL		1
#define IDENTMAP_GFX		2
#define IDENTMAP_AZALIA		4
2309

2310 2311 2312
static int iommu_domain_identity_map(struct dmar_domain *domain,
				     unsigned long long start,
				     unsigned long long end)
2313
{
2314 2315 2316 2317 2318
	unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
	unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;

	if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
			  dma_to_mm_pfn(last_vpfn))) {
2319
		printk(KERN_ERR "IOMMU: reserve iova failed\n");
2320
		return -ENOMEM;
2321 2322
	}

2323 2324
	pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
		 start, end, domain->id);
2325 2326 2327 2328
	/*
	 * RMRR range might have overlap with physical memory range,
	 * clear it first
	 */
2329
	dma_pte_clear_range(domain, first_vpfn, last_vpfn);
2330

2331 2332
	return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
				  last_vpfn - first_vpfn + 1,
2333
				  DMA_PTE_READ|DMA_PTE_WRITE);
2334 2335
}

2336
static int iommu_prepare_identity_map(struct device *dev,
2337 2338 2339 2340 2341 2342
				      unsigned long long start,
				      unsigned long long end)
{
	struct dmar_domain *domain;
	int ret;

2343
	domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2344 2345 2346
	if (!domain)
		return -ENOMEM;

2347 2348 2349 2350 2351 2352
	/* For _hardware_ passthrough, don't bother. But for software
	   passthrough, we do it anyway -- it may indicate a memory
	   range which is reserved in E820, so which didn't get set
	   up to start with in si_domain */
	if (domain == si_domain && hw_pass_through) {
		printk("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2353
		       dev_name(dev), start, end);
2354 2355 2356 2357 2358
		return 0;
	}

	printk(KERN_INFO
	       "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2359
	       dev_name(dev), start, end);
2360
	
2361 2362 2363 2364 2365 2366 2367 2368 2369 2370
	if (end < start) {
		WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
			"BIOS vendor: %s; Ver: %s; Product Version: %s\n",
			dmi_get_system_info(DMI_BIOS_VENDOR),
			dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		ret = -EIO;
		goto error;
	}

2371 2372 2373 2374 2375 2376 2377 2378 2379 2380
	if (end >> agaw_to_width(domain->agaw)) {
		WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     agaw_to_width(domain->agaw),
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		ret = -EIO;
		goto error;
	}
2381

2382
	ret = iommu_domain_identity_map(domain, start, end);
2383 2384 2385 2386
	if (ret)
		goto error;

	/* context entry init */
2387
	ret = domain_context_mapping(domain, dev, CONTEXT_TT_MULTI_LEVEL);
2388 2389 2390 2391 2392 2393
	if (ret)
		goto error;

	return 0;

 error:
2394 2395 2396 2397 2398
	domain_exit(domain);
	return ret;
}

static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
2399
					 struct device *dev)
2400
{
2401
	if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
2402
		return 0;
2403 2404
	return iommu_prepare_identity_map(dev, rmrr->base_address,
					  rmrr->end_address);
2405 2406
}

2407
#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
2408 2409 2410 2411 2412 2413 2414 2415 2416
static inline void iommu_prepare_isa(void)
{
	struct pci_dev *pdev;
	int ret;

	pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
	if (!pdev)
		return;

2417
	printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
2418
	ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
2419 2420

	if (ret)
2421 2422
		printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
		       "floppy might not work\n");
2423

2424
	pci_dev_put(pdev);
2425 2426 2427 2428 2429 2430
}
#else
static inline void iommu_prepare_isa(void)
{
	return;
}
2431
#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
2432

2433
static int md_domain_init(struct dmar_domain *domain, int guest_width);
2434

2435
static int __init si_domain_init(int hw)
2436 2437 2438
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
2439
	int nid, ret = 0;
2440
	bool first = true;
2441

2442
	si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
2443 2444 2445 2446 2447
	if (!si_domain)
		return -EFAULT;

	for_each_active_iommu(iommu, drhd) {
		ret = iommu_attach_domain(si_domain, iommu);
2448
		if (ret < 0) {
2449 2450
			domain_exit(si_domain);
			return -EFAULT;
2451 2452 2453 2454 2455 2456
		} else if (first) {
			si_domain->id = ret;
			first = false;
		} else if (si_domain->id != ret) {
			domain_exit(si_domain);
			return -EFAULT;
2457
		}
2458
		domain_attach_iommu(si_domain, iommu);
2459 2460 2461 2462 2463 2464 2465
	}

	if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
		domain_exit(si_domain);
		return -EFAULT;
	}

2466 2467
	pr_debug("IOMMU: identity mapping domain is domain %d\n",
		 si_domain->id);
2468

2469 2470 2471
	if (hw)
		return 0;

2472
	for_each_online_node(nid) {
2473 2474 2475 2476 2477 2478 2479 2480 2481
		unsigned long start_pfn, end_pfn;
		int i;

		for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
			ret = iommu_domain_identity_map(si_domain,
					PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
			if (ret)
				return ret;
		}
2482 2483
	}

2484 2485 2486
	return 0;
}

2487
static int identity_mapping(struct device *dev)
2488 2489 2490 2491 2492 2493
{
	struct device_domain_info *info;

	if (likely(!iommu_identity_mapping))
		return 0;

2494
	info = dev->archdata.iommu;
2495 2496
	if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
		return (info->domain == si_domain);
2497 2498 2499 2500 2501

	return 0;
}

static int domain_add_dev_info(struct dmar_domain *domain,
2502
			       struct device *dev, int translation)
2503
{
2504
	struct dmar_domain *ndomain;
2505
	struct intel_iommu *iommu;
2506
	u8 bus, devfn;
2507
	int ret;
2508

2509
	iommu = device_to_iommu(dev, &bus, &devfn);
2510 2511 2512
	if (!iommu)
		return -ENODEV;

2513
	ndomain = dmar_insert_dev_info(iommu, bus, devfn, dev, domain);
2514 2515
	if (ndomain != domain)
		return -EBUSY;
2516

2517
	ret = domain_context_mapping(domain, dev, translation);
2518
	if (ret) {
2519
		domain_remove_one_dev_info(domain, dev);
2520 2521 2522
		return ret;
	}

2523 2524 2525
	return 0;
}

2526
static bool device_has_rmrr(struct device *dev)
2527 2528
{
	struct dmar_rmrr_unit *rmrr;
2529
	struct device *tmp;
2530 2531
	int i;

2532
	rcu_read_lock();
2533
	for_each_rmrr_units(rmrr) {
2534 2535 2536 2537 2538 2539
		/*
		 * Return TRUE if this RMRR contains the device that
		 * is passed in.
		 */
		for_each_active_dev_scope(rmrr->devices,
					  rmrr->devices_cnt, i, tmp)
2540
			if (tmp == dev) {
2541
				rcu_read_unlock();
2542
				return true;
2543
			}
2544
	}
2545
	rcu_read_unlock();
2546 2547 2548
	return false;
}

2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581
/*
 * There are a couple cases where we need to restrict the functionality of
 * devices associated with RMRRs.  The first is when evaluating a device for
 * identity mapping because problems exist when devices are moved in and out
 * of domains and their respective RMRR information is lost.  This means that
 * a device with associated RMRRs will never be in a "passthrough" domain.
 * The second is use of the device through the IOMMU API.  This interface
 * expects to have full control of the IOVA space for the device.  We cannot
 * satisfy both the requirement that RMRR access is maintained and have an
 * unencumbered IOVA space.  We also have no ability to quiesce the device's
 * use of the RMRR space or even inform the IOMMU API user of the restriction.
 * We therefore prevent devices associated with an RMRR from participating in
 * the IOMMU API, which eliminates them from device assignment.
 *
 * In both cases we assume that PCI USB devices with RMRRs have them largely
 * for historical reasons and that the RMRR space is not actively used post
 * boot.  This exclusion may change if vendors begin to abuse it.
 */
static bool device_is_rmrr_locked(struct device *dev)
{
	if (!device_has_rmrr(dev))
		return false;

	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);

		if ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
			return false;
	}

	return true;
}

2582
static int iommu_should_identity_map(struct device *dev, int startup)
2583
{
2584

2585 2586
	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);
2587

2588
		if (device_is_rmrr_locked(dev))
2589
			return 0;
2590

2591 2592
		if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
			return 1;
2593

2594 2595
		if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
			return 1;
2596

2597
		if (!(iommu_identity_mapping & IDENTMAP_ALL))
2598
			return 0;
2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622

		/*
		 * We want to start off with all devices in the 1:1 domain, and
		 * take them out later if we find they can't access all of memory.
		 *
		 * However, we can't do this for PCI devices behind bridges,
		 * because all PCI devices behind the same bridge will end up
		 * with the same source-id on their transactions.
		 *
		 * Practically speaking, we can't change things around for these
		 * devices at run-time, because we can't be sure there'll be no
		 * DMA transactions in flight for any of their siblings.
		 *
		 * So PCI devices (unless they're on the root bus) as well as
		 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
		 * the 1:1 domain, just in _case_ one of their siblings turns out
		 * not to be able to map all of memory.
		 */
		if (!pci_is_pcie(pdev)) {
			if (!pci_is_root_bus(pdev->bus))
				return 0;
			if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
				return 0;
		} else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2623
			return 0;
2624 2625 2626 2627
	} else {
		if (device_has_rmrr(dev))
			return 0;
	}
2628

2629
	/*
2630
	 * At boot time, we don't yet know if devices will be 64-bit capable.
2631
	 * Assume that they will — if they turn out not to be, then we can
2632 2633
	 * take them out of the 1:1 domain later.
	 */
2634 2635 2636 2637 2638
	if (!startup) {
		/*
		 * If the device's dma_mask is less than the system's memory
		 * size then this is not a candidate for identity mapping.
		 */
2639
		u64 dma_mask = *dev->dma_mask;
2640

2641 2642 2643
		if (dev->coherent_dma_mask &&
		    dev->coherent_dma_mask < dma_mask)
			dma_mask = dev->coherent_dma_mask;
2644

2645
		return dma_mask >= dma_get_required_mask(dev);
2646
	}
2647 2648 2649 2650

	return 1;
}

2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671
static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
{
	int ret;

	if (!iommu_should_identity_map(dev, 1))
		return 0;

	ret = domain_add_dev_info(si_domain, dev,
				  hw ? CONTEXT_TT_PASS_THROUGH :
				       CONTEXT_TT_MULTI_LEVEL);
	if (!ret)
		pr_info("IOMMU: %s identity mapping for device %s\n",
			hw ? "hardware" : "software", dev_name(dev));
	else if (ret == -ENODEV)
		/* device not associated with an iommu */
		ret = 0;

	return ret;
}


2672
static int __init iommu_prepare_static_identity_mapping(int hw)
2673 2674
{
	struct pci_dev *pdev = NULL;
2675 2676 2677 2678 2679
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	struct device *dev;
	int i;
	int ret = 0;
2680

2681
	ret = si_domain_init(hw);
2682 2683 2684 2685
	if (ret)
		return -EFAULT;

	for_each_pci_dev(pdev) {
2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704
		ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
		if (ret)
			return ret;
	}

	for_each_active_iommu(iommu, drhd)
		for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
			struct acpi_device_physical_node *pn;
			struct acpi_device *adev;

			if (dev->bus != &acpi_bus_type)
				continue;
				
			adev= to_acpi_device(dev);
			mutex_lock(&adev->physical_node_lock);
			list_for_each_entry(pn, &adev->physical_node_list, node) {
				ret = dev_prepare_static_identity_mapping(pn->dev, hw);
				if (ret)
					break;
2705
			}
2706 2707 2708
			mutex_unlock(&adev->physical_node_lock);
			if (ret)
				return ret;
2709
		}
2710 2711 2712 2713

	return 0;
}

2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748
static void intel_iommu_init_qi(struct intel_iommu *iommu)
{
	/*
	 * Start from the sane iommu hardware state.
	 * If the queued invalidation is already initialized by us
	 * (for example, while enabling interrupt-remapping) then
	 * we got the things already rolling from a sane state.
	 */
	if (!iommu->qi) {
		/*
		 * Clear any previous faults.
		 */
		dmar_fault(-1, iommu);
		/*
		 * Disable queued invalidation if supported and already enabled
		 * before OS handover.
		 */
		dmar_disable_qi(iommu);
	}

	if (dmar_enable_qi(iommu)) {
		/*
		 * Queued Invalidate not enabled, use Register Based Invalidate
		 */
		iommu->flush.flush_context = __iommu_flush_context;
		iommu->flush.flush_iotlb = __iommu_flush_iotlb;
		pr_info("IOMMU: %s using Register based invalidation\n",
			iommu->name);
	} else {
		iommu->flush.flush_context = qi_flush_context;
		iommu->flush.flush_iotlb = qi_flush_iotlb;
		pr_info("IOMMU: %s using Queued invalidation\n", iommu->name);
	}
}

2749
static int __init init_dmars(void)
2750 2751 2752
{
	struct dmar_drhd_unit *drhd;
	struct dmar_rmrr_unit *rmrr;
2753
	struct device *dev;
2754
	struct intel_iommu *iommu;
2755
	int i, ret;
2756

2757 2758 2759 2760 2761 2762 2763
	/*
	 * for each drhd
	 *    allocate root
	 *    initialize and program root entry to not present
	 * endfor
	 */
	for_each_drhd_unit(drhd) {
M
mark gross 已提交
2764 2765 2766 2767 2768
		/*
		 * lock not needed as this is only incremented in the single
		 * threaded kernel __init code path all other access are read
		 * only
		 */
2769
		if (g_num_of_iommus < DMAR_UNITS_SUPPORTED) {
2770 2771 2772 2773
			g_num_of_iommus++;
			continue;
		}
		printk_once(KERN_ERR "intel-iommu: exceeded %d IOMMUs\n",
2774
			  DMAR_UNITS_SUPPORTED);
M
mark gross 已提交
2775 2776
	}

2777 2778 2779 2780
	/* Preallocate enough resources for IOMMU hot-addition */
	if (g_num_of_iommus < DMAR_UNITS_SUPPORTED)
		g_num_of_iommus = DMAR_UNITS_SUPPORTED;

W
Weidong Han 已提交
2781 2782 2783 2784 2785 2786 2787 2788
	g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
			GFP_KERNEL);
	if (!g_iommus) {
		printk(KERN_ERR "Allocating global iommu array failed\n");
		ret = -ENOMEM;
		goto error;
	}

2789 2790 2791
	deferred_flush = kzalloc(g_num_of_iommus *
		sizeof(struct deferred_flush_tables), GFP_KERNEL);
	if (!deferred_flush) {
M
mark gross 已提交
2792
		ret = -ENOMEM;
2793
		goto free_g_iommus;
M
mark gross 已提交
2794 2795
	}

2796
	for_each_active_iommu(iommu, drhd) {
W
Weidong Han 已提交
2797
		g_iommus[iommu->seq_id] = iommu;
2798

2799 2800
		ret = iommu_init_domains(iommu);
		if (ret)
2801
			goto free_iommu;
2802

2803 2804 2805
		/*
		 * TBD:
		 * we could share the same root & context tables
L
Lucas De Marchi 已提交
2806
		 * among all IOMMU's. Need to Split it later.
2807 2808
		 */
		ret = iommu_alloc_root_entry(iommu);
2809
		if (ret)
2810
			goto free_iommu;
F
Fenghua Yu 已提交
2811
		if (!ecap_pass_through(iommu->ecap))
2812
			hw_pass_through = 0;
2813 2814
	}

2815 2816
	for_each_active_iommu(iommu, drhd)
		intel_iommu_init_qi(iommu);
2817

2818
	if (iommu_pass_through)
2819 2820
		iommu_identity_mapping |= IDENTMAP_ALL;

2821
#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
2822
	iommu_identity_mapping |= IDENTMAP_GFX;
2823
#endif
2824 2825 2826

	check_tylersburg_isoch();

2827
	/*
2828 2829 2830
	 * If pass through is not set or not enabled, setup context entries for
	 * identity mappings for rmrr, gfx, and isa and may fall back to static
	 * identity mapping if iommu_identity_mapping is set.
2831
	 */
2832 2833
	if (iommu_identity_mapping) {
		ret = iommu_prepare_static_identity_mapping(hw_pass_through);
F
Fenghua Yu 已提交
2834
		if (ret) {
2835
			printk(KERN_CRIT "Failed to setup IOMMU pass-through\n");
2836
			goto free_iommu;
2837 2838 2839
		}
	}
	/*
2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851
	 * For each rmrr
	 *   for each dev attached to rmrr
	 *   do
	 *     locate drhd for dev, alloc domain for dev
	 *     allocate free domain
	 *     allocate page table entries for rmrr
	 *     if context not allocated for bus
	 *           allocate and init context
	 *           set present in root table for this bus
	 *     init context with domain, translation etc
	 *    endfor
	 * endfor
2852
	 */
2853 2854
	printk(KERN_INFO "IOMMU: Setting RMRR:\n");
	for_each_rmrr_units(rmrr) {
2855 2856
		/* some BIOS lists non-exist devices in DMAR table. */
		for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
2857
					  i, dev) {
2858
			ret = iommu_prepare_rmrr_dev(rmrr, dev);
2859 2860 2861
			if (ret)
				printk(KERN_ERR
				       "IOMMU: mapping reserved region failed\n");
2862
		}
F
Fenghua Yu 已提交
2863
	}
2864

2865 2866
	iommu_prepare_isa();

2867 2868 2869 2870 2871 2872 2873
	/*
	 * for each drhd
	 *   enable fault log
	 *   global invalidate context cache
	 *   global invalidate iotlb
	 *   enable translation
	 */
2874
	for_each_iommu(iommu, drhd) {
2875 2876 2877 2878 2879 2880
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
2881
				iommu_disable_protect_mem_regions(iommu);
2882
			continue;
2883
		}
2884 2885 2886

		iommu_flush_write_buffer(iommu);

2887 2888
		ret = dmar_set_interrupt(iommu);
		if (ret)
2889
			goto free_iommu;
2890

2891 2892
		iommu_set_root_entry(iommu);

2893
		iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
2894
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
2895
		iommu_enable_translation(iommu);
2896
		iommu_disable_protect_mem_regions(iommu);
2897 2898 2899
	}

	return 0;
2900 2901

free_iommu:
2902 2903
	for_each_active_iommu(iommu, drhd) {
		disable_dmar_iommu(iommu);
2904
		free_dmar_iommu(iommu);
2905
	}
2906
	kfree(deferred_flush);
2907
free_g_iommus:
W
Weidong Han 已提交
2908
	kfree(g_iommus);
2909
error:
2910 2911 2912
	return ret;
}

2913
/* This takes a number of _MM_ pages, not VTD pages */
2914 2915 2916
static struct iova *intel_alloc_iova(struct device *dev,
				     struct dmar_domain *domain,
				     unsigned long nrpages, uint64_t dma_mask)
2917 2918 2919
{
	struct iova *iova = NULL;

2920 2921 2922 2923
	/* Restrict dma_mask to the width that the iommu can handle */
	dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);

	if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
2924 2925
		/*
		 * First try to allocate an io virtual address in
2926
		 * DMA_BIT_MASK(32) and if that fails then try allocating
J
Joe Perches 已提交
2927
		 * from higher range
2928
		 */
2929 2930 2931 2932 2933 2934 2935 2936
		iova = alloc_iova(&domain->iovad, nrpages,
				  IOVA_PFN(DMA_BIT_MASK(32)), 1);
		if (iova)
			return iova;
	}
	iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
	if (unlikely(!iova)) {
		printk(KERN_ERR "Allocating %ld-page iova for %s failed",
2937
		       nrpages, dev_name(dev));
2938 2939 2940 2941 2942 2943
		return NULL;
	}

	return iova;
}

2944
static struct dmar_domain *__get_valid_domain_for_dev(struct device *dev)
2945 2946 2947 2948
{
	struct dmar_domain *domain;
	int ret;

2949
	domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2950
	if (!domain) {
2951 2952
		printk(KERN_ERR "Allocating domain for %s failed",
		       dev_name(dev));
A
Al Viro 已提交
2953
		return NULL;
2954 2955 2956
	}

	/* make sure context mapping is ok */
2957 2958
	if (unlikely(!domain_context_mapped(dev))) {
		ret = domain_context_mapping(domain, dev, CONTEXT_TT_MULTI_LEVEL);
2959
		if (ret) {
2960 2961
			printk(KERN_ERR "Domain context map for %s failed",
			       dev_name(dev));
A
Al Viro 已提交
2962
			return NULL;
2963
		}
2964 2965
	}

2966 2967 2968
	return domain;
}

2969
static inline struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
2970 2971 2972 2973
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
2974
	info = dev->archdata.iommu;
2975 2976 2977 2978 2979 2980
	if (likely(info))
		return info->domain;

	return __get_valid_domain_for_dev(dev);
}

2981
static int iommu_dummy(struct device *dev)
2982
{
2983
	return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
2984 2985
}

2986
/* Check if the dev needs to go through non-identity map and unmap process.*/
2987
static int iommu_no_mapping(struct device *dev)
2988 2989 2990
{
	int found;

2991
	if (iommu_dummy(dev))
2992 2993
		return 1;

2994
	if (!iommu_identity_mapping)
2995
		return 0;
2996

2997
	found = identity_mapping(dev);
2998
	if (found) {
2999
		if (iommu_should_identity_map(dev, 0))
3000 3001 3002 3003 3004 3005
			return 1;
		else {
			/*
			 * 32 bit DMA is removed from si_domain and fall back
			 * to non-identity mapping.
			 */
3006
			domain_remove_one_dev_info(si_domain, dev);
3007
			printk(KERN_INFO "32bit %s uses non-identity mapping\n",
3008
			       dev_name(dev));
3009 3010 3011 3012 3013 3014 3015
			return 0;
		}
	} else {
		/*
		 * In case of a detached 64 bit DMA device from vm, the device
		 * is put into si_domain for identity mapping.
		 */
3016
		if (iommu_should_identity_map(dev, 0)) {
3017
			int ret;
3018
			ret = domain_add_dev_info(si_domain, dev,
3019 3020 3021
						  hw_pass_through ?
						  CONTEXT_TT_PASS_THROUGH :
						  CONTEXT_TT_MULTI_LEVEL);
3022 3023
			if (!ret) {
				printk(KERN_INFO "64bit %s uses identity mapping\n",
3024
				       dev_name(dev));
3025 3026 3027 3028 3029
				return 1;
			}
		}
	}

3030
	return 0;
3031 3032
}

3033
static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
3034
				     size_t size, int dir, u64 dma_mask)
3035 3036
{
	struct dmar_domain *domain;
F
Fenghua Yu 已提交
3037
	phys_addr_t start_paddr;
3038 3039
	struct iova *iova;
	int prot = 0;
I
Ingo Molnar 已提交
3040
	int ret;
3041
	struct intel_iommu *iommu;
3042
	unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
3043 3044

	BUG_ON(dir == DMA_NONE);
3045

3046
	if (iommu_no_mapping(dev))
I
Ingo Molnar 已提交
3047
		return paddr;
3048

3049
	domain = get_valid_domain_for_dev(dev);
3050 3051 3052
	if (!domain)
		return 0;

3053
	iommu = domain_get_iommu(domain);
3054
	size = aligned_nrpages(paddr, size);
3055

3056
	iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
3057 3058 3059
	if (!iova)
		goto error;

3060 3061 3062 3063 3064
	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3065
			!cap_zlr(iommu->cap))
3066 3067 3068 3069
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;
	/*
I
Ingo Molnar 已提交
3070
	 * paddr - (paddr + size) might be partial page, we should map the whole
3071
	 * page.  Note: if two part of one page are separately mapped, we
I
Ingo Molnar 已提交
3072
	 * might have two guest_addr mapping to the same host paddr, but this
3073 3074
	 * is not a big problem
	 */
3075
	ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
3076
				 mm_to_dma_pfn(paddr_pfn), size, prot);
3077 3078 3079
	if (ret)
		goto error;

3080 3081
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
3082
		iommu_flush_iotlb_psi(iommu, domain->id, mm_to_dma_pfn(iova->pfn_lo), size, 0, 1);
3083
	else
3084
		iommu_flush_write_buffer(iommu);
3085

3086 3087 3088
	start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
	start_paddr += paddr & ~PAGE_MASK;
	return start_paddr;
3089 3090

error:
3091 3092
	if (iova)
		__free_iova(&domain->iovad, iova);
3093
	printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
3094
		dev_name(dev), size, (unsigned long long)paddr, dir);
3095 3096 3097
	return 0;
}

3098 3099 3100 3101
static dma_addr_t intel_map_page(struct device *dev, struct page *page,
				 unsigned long offset, size_t size,
				 enum dma_data_direction dir,
				 struct dma_attrs *attrs)
3102
{
3103
	return __intel_map_single(dev, page_to_phys(page) + offset, size,
3104
				  dir, *dev->dma_mask);
3105 3106
}

M
mark gross 已提交
3107 3108
static void flush_unmaps(void)
{
3109
	int i, j;
M
mark gross 已提交
3110 3111 3112 3113 3114

	timer_on = 0;

	/* just flush them all */
	for (i = 0; i < g_num_of_iommus; i++) {
3115 3116 3117
		struct intel_iommu *iommu = g_iommus[i];
		if (!iommu)
			continue;
3118

3119 3120 3121
		if (!deferred_flush[i].next)
			continue;

3122 3123 3124
		/* In caching mode, global flushes turn emulation expensive */
		if (!cap_caching_mode(iommu->cap))
			iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Y
Yu Zhao 已提交
3125
					 DMA_TLB_GLOBAL_FLUSH);
3126
		for (j = 0; j < deferred_flush[i].next; j++) {
Y
Yu Zhao 已提交
3127 3128
			unsigned long mask;
			struct iova *iova = deferred_flush[i].iova[j];
3129 3130 3131 3132 3133
			struct dmar_domain *domain = deferred_flush[i].domain[j];

			/* On real hardware multiple invalidations are expensive */
			if (cap_caching_mode(iommu->cap))
				iommu_flush_iotlb_psi(iommu, domain->id,
3134
					iova->pfn_lo, iova_size(iova),
3135
					!deferred_flush[i].freelist[j], 0);
3136
			else {
3137
				mask = ilog2(mm_to_dma_pfn(iova_size(iova)));
3138 3139 3140
				iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
						(uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
			}
Y
Yu Zhao 已提交
3141
			__free_iova(&deferred_flush[i].domain[j]->iovad, iova);
3142 3143
			if (deferred_flush[i].freelist[j])
				dma_free_pagelist(deferred_flush[i].freelist[j]);
3144
		}
3145
		deferred_flush[i].next = 0;
M
mark gross 已提交
3146 3147 3148 3149 3150 3151 3152
	}

	list_size = 0;
}

static void flush_unmaps_timeout(unsigned long data)
{
3153 3154 3155
	unsigned long flags;

	spin_lock_irqsave(&async_umap_flush_lock, flags);
M
mark gross 已提交
3156
	flush_unmaps();
3157
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
M
mark gross 已提交
3158 3159
}

3160
static void add_unmap(struct dmar_domain *dom, struct iova *iova, struct page *freelist)
M
mark gross 已提交
3161 3162
{
	unsigned long flags;
3163
	int next, iommu_id;
3164
	struct intel_iommu *iommu;
M
mark gross 已提交
3165 3166

	spin_lock_irqsave(&async_umap_flush_lock, flags);
3167 3168 3169
	if (list_size == HIGH_WATER_MARK)
		flush_unmaps();

3170 3171
	iommu = domain_get_iommu(dom);
	iommu_id = iommu->seq_id;
3172

3173 3174 3175
	next = deferred_flush[iommu_id].next;
	deferred_flush[iommu_id].domain[next] = dom;
	deferred_flush[iommu_id].iova[next] = iova;
3176
	deferred_flush[iommu_id].freelist[next] = freelist;
3177
	deferred_flush[iommu_id].next++;
M
mark gross 已提交
3178 3179 3180 3181 3182 3183 3184 3185 3186

	if (!timer_on) {
		mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
		timer_on = 1;
	}
	list_size++;
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
}

3187
static void intel_unmap(struct device *dev, dma_addr_t dev_addr)
3188
{
3189
	struct dmar_domain *domain;
3190
	unsigned long start_pfn, last_pfn;
3191
	struct iova *iova;
3192
	struct intel_iommu *iommu;
3193
	struct page *freelist;
3194

3195
	if (iommu_no_mapping(dev))
3196
		return;
3197

3198
	domain = find_domain(dev);
3199 3200
	BUG_ON(!domain);

3201 3202
	iommu = domain_get_iommu(domain);

3203
	iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
3204 3205
	if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
		      (unsigned long long)dev_addr))
3206 3207
		return;

3208 3209
	start_pfn = mm_to_dma_pfn(iova->pfn_lo);
	last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
3210

3211
	pr_debug("Device %s unmapping: pfn %lx-%lx\n",
3212
		 dev_name(dev), start_pfn, last_pfn);
3213

3214
	freelist = domain_unmap(domain, start_pfn, last_pfn);
3215

M
mark gross 已提交
3216
	if (intel_iommu_strict) {
3217
		iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
3218
				      last_pfn - start_pfn + 1, !freelist, 0);
M
mark gross 已提交
3219 3220
		/* free iova */
		__free_iova(&domain->iovad, iova);
3221
		dma_free_pagelist(freelist);
M
mark gross 已提交
3222
	} else {
3223
		add_unmap(domain, iova, freelist);
M
mark gross 已提交
3224 3225 3226 3227 3228
		/*
		 * queue up the release of the unmap to save the 1/6th of the
		 * cpu used up by the iotlb flush operation...
		 */
	}
3229 3230
}

3231 3232 3233 3234 3235 3236 3237
static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
			     size_t size, enum dma_data_direction dir,
			     struct dma_attrs *attrs)
{
	intel_unmap(dev, dev_addr);
}

3238
static void *intel_alloc_coherent(struct device *dev, size_t size,
3239 3240
				  dma_addr_t *dma_handle, gfp_t flags,
				  struct dma_attrs *attrs)
3241
{
A
Akinobu Mita 已提交
3242
	struct page *page = NULL;
3243 3244
	int order;

F
Fenghua Yu 已提交
3245
	size = PAGE_ALIGN(size);
3246
	order = get_order(size);
3247

3248
	if (!iommu_no_mapping(dev))
3249
		flags &= ~(GFP_DMA | GFP_DMA32);
3250 3251
	else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
		if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
3252 3253 3254 3255
			flags |= GFP_DMA;
		else
			flags |= GFP_DMA32;
	}
3256

A
Akinobu Mita 已提交
3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270
	if (flags & __GFP_WAIT) {
		unsigned int count = size >> PAGE_SHIFT;

		page = dma_alloc_from_contiguous(dev, count, order);
		if (page && iommu_no_mapping(dev) &&
		    page_to_phys(page) + size > dev->coherent_dma_mask) {
			dma_release_from_contiguous(dev, page, count);
			page = NULL;
		}
	}

	if (!page)
		page = alloc_pages(flags, order);
	if (!page)
3271
		return NULL;
A
Akinobu Mita 已提交
3272
	memset(page_address(page), 0, size);
3273

A
Akinobu Mita 已提交
3274
	*dma_handle = __intel_map_single(dev, page_to_phys(page), size,
3275
					 DMA_BIDIRECTIONAL,
3276
					 dev->coherent_dma_mask);
3277
	if (*dma_handle)
A
Akinobu Mita 已提交
3278 3279 3280 3281
		return page_address(page);
	if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
		__free_pages(page, order);

3282 3283 3284
	return NULL;
}

3285
static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
3286
				dma_addr_t dma_handle, struct dma_attrs *attrs)
3287 3288
{
	int order;
A
Akinobu Mita 已提交
3289
	struct page *page = virt_to_page(vaddr);
3290

F
Fenghua Yu 已提交
3291
	size = PAGE_ALIGN(size);
3292 3293
	order = get_order(size);

3294
	intel_unmap(dev, dma_handle);
A
Akinobu Mita 已提交
3295 3296
	if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
		__free_pages(page, order);
3297 3298
}

3299
static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
3300 3301
			   int nelems, enum dma_data_direction dir,
			   struct dma_attrs *attrs)
3302
{
3303
	intel_unmap(dev, sglist[0].dma_address);
3304 3305 3306
}

static int intel_nontranslate_map_sg(struct device *hddev,
F
FUJITA Tomonori 已提交
3307
	struct scatterlist *sglist, int nelems, int dir)
3308 3309
{
	int i;
F
FUJITA Tomonori 已提交
3310
	struct scatterlist *sg;
3311

F
FUJITA Tomonori 已提交
3312
	for_each_sg(sglist, sg, nelems, i) {
F
FUJITA Tomonori 已提交
3313
		BUG_ON(!sg_page(sg));
3314
		sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
F
FUJITA Tomonori 已提交
3315
		sg->dma_length = sg->length;
3316 3317 3318 3319
	}
	return nelems;
}

3320
static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
3321
			enum dma_data_direction dir, struct dma_attrs *attrs)
3322 3323 3324
{
	int i;
	struct dmar_domain *domain;
3325 3326 3327 3328
	size_t size = 0;
	int prot = 0;
	struct iova *iova = NULL;
	int ret;
F
FUJITA Tomonori 已提交
3329
	struct scatterlist *sg;
3330
	unsigned long start_vpfn;
3331
	struct intel_iommu *iommu;
3332 3333

	BUG_ON(dir == DMA_NONE);
3334 3335
	if (iommu_no_mapping(dev))
		return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
3336

3337
	domain = get_valid_domain_for_dev(dev);
3338 3339 3340
	if (!domain)
		return 0;

3341 3342
	iommu = domain_get_iommu(domain);

3343
	for_each_sg(sglist, sg, nelems, i)
3344
		size += aligned_nrpages(sg->offset, sg->length);
3345

3346 3347
	iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
				*dev->dma_mask);
3348
	if (!iova) {
F
FUJITA Tomonori 已提交
3349
		sglist->dma_length = 0;
3350 3351 3352 3353 3354 3355 3356 3357
		return 0;
	}

	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3358
			!cap_zlr(iommu->cap))
3359 3360 3361 3362
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;

3363
	start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
3364

3365
	ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
3366 3367 3368 3369 3370
	if (unlikely(ret)) {
		dma_pte_free_pagetable(domain, start_vpfn,
				       start_vpfn + size - 1);
		__free_iova(&domain->iovad, iova);
		return 0;
3371 3372
	}

3373 3374
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
3375
		iommu_flush_iotlb_psi(iommu, domain->id, start_vpfn, size, 0, 1);
3376
	else
3377
		iommu_flush_write_buffer(iommu);
3378

3379 3380 3381
	return nelems;
}

3382 3383 3384 3385 3386
static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
{
	return !dma_addr;
}

3387
struct dma_map_ops intel_dma_ops = {
3388 3389
	.alloc = intel_alloc_coherent,
	.free = intel_free_coherent,
3390 3391
	.map_sg = intel_map_sg,
	.unmap_sg = intel_unmap_sg,
3392 3393
	.map_page = intel_map_page,
	.unmap_page = intel_unmap_page,
3394
	.mapping_error = intel_mapping_error,
3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478
};

static inline int iommu_domain_cache_init(void)
{
	int ret = 0;

	iommu_domain_cache = kmem_cache_create("iommu_domain",
					 sizeof(struct dmar_domain),
					 0,
					 SLAB_HWCACHE_ALIGN,

					 NULL);
	if (!iommu_domain_cache) {
		printk(KERN_ERR "Couldn't create iommu_domain cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_devinfo_cache_init(void)
{
	int ret = 0;

	iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
					 sizeof(struct device_domain_info),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_devinfo_cache) {
		printk(KERN_ERR "Couldn't create devinfo cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_iova_cache_init(void)
{
	int ret = 0;

	iommu_iova_cache = kmem_cache_create("iommu_iova",
					 sizeof(struct iova),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_iova_cache) {
		printk(KERN_ERR "Couldn't create iova cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static int __init iommu_init_mempool(void)
{
	int ret;
	ret = iommu_iova_cache_init();
	if (ret)
		return ret;

	ret = iommu_domain_cache_init();
	if (ret)
		goto domain_error;

	ret = iommu_devinfo_cache_init();
	if (!ret)
		return ret;

	kmem_cache_destroy(iommu_domain_cache);
domain_error:
	kmem_cache_destroy(iommu_iova_cache);

	return -ENOMEM;
}

static void __init iommu_exit_mempool(void)
{
	kmem_cache_destroy(iommu_devinfo_cache);
	kmem_cache_destroy(iommu_domain_cache);
	kmem_cache_destroy(iommu_iova_cache);

}

3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506
static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
{
	struct dmar_drhd_unit *drhd;
	u32 vtbar;
	int rc;

	/* We know that this device on this chipset has its own IOMMU.
	 * If we find it under a different IOMMU, then the BIOS is lying
	 * to us. Hope that the IOMMU for this device is actually
	 * disabled, and it needs no translation...
	 */
	rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
	if (rc) {
		/* "can't" happen */
		dev_info(&pdev->dev, "failed to run vt-d quirk\n");
		return;
	}
	vtbar &= 0xffff0000;

	/* we know that the this iommu should be at offset 0xa000 from vtbar */
	drhd = dmar_find_matched_drhd_unit(pdev);
	if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
			    TAINT_FIRMWARE_WORKAROUND,
			    "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
		pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
}
DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);

3507 3508 3509
static void __init init_no_remapping_devices(void)
{
	struct dmar_drhd_unit *drhd;
3510
	struct device *dev;
3511
	int i;
3512 3513 3514

	for_each_drhd_unit(drhd) {
		if (!drhd->include_all) {
3515 3516 3517
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
				break;
3518
			/* ignore DMAR unit if no devices exist */
3519 3520 3521 3522 3523
			if (i == drhd->devices_cnt)
				drhd->ignored = 1;
		}
	}

3524 3525
	for_each_active_drhd_unit(drhd) {
		if (drhd->include_all)
3526 3527
			continue;

3528 3529
		for_each_active_dev_scope(drhd->devices,
					  drhd->devices_cnt, i, dev)
3530
			if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
3531 3532 3533 3534
				break;
		if (i < drhd->devices_cnt)
			continue;

3535 3536 3537 3538 3539 3540
		/* This IOMMU has *only* gfx devices. Either bypass it or
		   set the gfx_mapped flag, as appropriate */
		if (dmar_map_gfx) {
			intel_iommu_gfx_mapped = 1;
		} else {
			drhd->ignored = 1;
3541 3542
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
3543
				dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3544 3545 3546 3547
		}
	}
}

3548 3549 3550 3551 3552 3553 3554 3555 3556 3557
#ifdef CONFIG_SUSPEND
static int init_iommu_hw(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;

	for_each_active_iommu(iommu, drhd)
		if (iommu->qi)
			dmar_reenable_qi(iommu);

3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568
	for_each_iommu(iommu, drhd) {
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
				iommu_disable_protect_mem_regions(iommu);
			continue;
		}
	
3569 3570 3571 3572 3573
		iommu_flush_write_buffer(iommu);

		iommu_set_root_entry(iommu);

		iommu->flush.flush_context(iommu, 0, 0, 0,
3574
					   DMA_CCMD_GLOBAL_INVL);
3575 3576
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
		iommu_enable_translation(iommu);
3577
		iommu_disable_protect_mem_regions(iommu);
3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589
	}

	return 0;
}

static void iommu_flush_all(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;

	for_each_active_iommu(iommu, drhd) {
		iommu->flush.flush_context(iommu, 0, 0, 0,
3590
					   DMA_CCMD_GLOBAL_INVL);
3591
		iommu->flush.flush_iotlb(iommu, 0, 0, 0,
3592
					 DMA_TLB_GLOBAL_FLUSH);
3593 3594 3595
	}
}

3596
static int iommu_suspend(void)
3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	for_each_active_iommu(iommu, drhd) {
		iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
						 GFP_ATOMIC);
		if (!iommu->iommu_state)
			goto nomem;
	}

	iommu_flush_all();

	for_each_active_iommu(iommu, drhd) {
		iommu_disable_translation(iommu);

3614
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
3615 3616 3617 3618 3619 3620 3621 3622 3623 3624

		iommu->iommu_state[SR_DMAR_FECTL_REG] =
			readl(iommu->reg + DMAR_FECTL_REG);
		iommu->iommu_state[SR_DMAR_FEDATA_REG] =
			readl(iommu->reg + DMAR_FEDATA_REG);
		iommu->iommu_state[SR_DMAR_FEADDR_REG] =
			readl(iommu->reg + DMAR_FEADDR_REG);
		iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
			readl(iommu->reg + DMAR_FEUADDR_REG);

3625
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
3626 3627 3628 3629 3630 3631 3632 3633 3634 3635
	}
	return 0;

nomem:
	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);

	return -ENOMEM;
}

3636
static void iommu_resume(void)
3637 3638 3639 3640 3641 3642
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	if (init_iommu_hw()) {
3643 3644 3645 3646
		if (force_on)
			panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
		else
			WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
3647
		return;
3648 3649 3650 3651
	}

	for_each_active_iommu(iommu, drhd) {

3652
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
3653 3654 3655 3656 3657 3658 3659 3660 3661 3662

		writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
			iommu->reg + DMAR_FECTL_REG);
		writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
			iommu->reg + DMAR_FEDATA_REG);
		writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
			iommu->reg + DMAR_FEADDR_REG);
		writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
			iommu->reg + DMAR_FEUADDR_REG);

3663
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
3664 3665 3666 3667 3668 3669
	}

	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);
}

3670
static struct syscore_ops iommu_syscore_ops = {
3671 3672 3673 3674
	.resume		= iommu_resume,
	.suspend	= iommu_suspend,
};

3675
static void __init init_iommu_pm_ops(void)
3676
{
3677
	register_syscore_ops(&iommu_syscore_ops);
3678 3679 3680
}

#else
3681
static inline void init_iommu_pm_ops(void) {}
3682 3683
#endif	/* CONFIG_PM */

3684

3685
int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg)
3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697
{
	struct acpi_dmar_reserved_memory *rmrr;
	struct dmar_rmrr_unit *rmrru;

	rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
	if (!rmrru)
		return -ENOMEM;

	rmrru->hdr = header;
	rmrr = (struct acpi_dmar_reserved_memory *)header;
	rmrru->base_address = rmrr->base_address;
	rmrru->end_address = rmrr->end_address;
3698 3699 3700 3701 3702 3703 3704
	rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				&rmrru->devices_cnt);
	if (rmrru->devices_cnt && rmrru->devices == NULL) {
		kfree(rmrru);
		return -ENOMEM;
	}
3705

3706
	list_add(&rmrru->list, &dmar_rmrr_units);
3707

3708
	return 0;
3709 3710
}

3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729
static struct dmar_atsr_unit *dmar_find_atsr(struct acpi_dmar_atsr *atsr)
{
	struct dmar_atsr_unit *atsru;
	struct acpi_dmar_atsr *tmp;

	list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
		tmp = (struct acpi_dmar_atsr *)atsru->hdr;
		if (atsr->segment != tmp->segment)
			continue;
		if (atsr->header.length != tmp->header.length)
			continue;
		if (memcmp(atsr, tmp, atsr->header.length) == 0)
			return atsru;
	}

	return NULL;
}

int dmar_parse_one_atsr(struct acpi_dmar_header *hdr, void *arg)
3730 3731 3732 3733
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

3734 3735 3736
	if (system_state != SYSTEM_BOOTING && !intel_iommu_enabled)
		return 0;

3737
	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
3738 3739 3740 3741 3742
	atsru = dmar_find_atsr(atsr);
	if (atsru)
		return 0;

	atsru = kzalloc(sizeof(*atsru) + hdr->length, GFP_KERNEL);
3743 3744 3745
	if (!atsru)
		return -ENOMEM;

3746 3747 3748 3749 3750 3751 3752
	/*
	 * If memory is allocated from slab by ACPI _DSM method, we need to
	 * copy the memory content because the memory buffer will be freed
	 * on return.
	 */
	atsru->hdr = (void *)(atsru + 1);
	memcpy(atsru->hdr, hdr, hdr->length);
3753
	atsru->include_all = atsr->flags & 0x1;
3754 3755 3756 3757 3758 3759 3760 3761 3762
	if (!atsru->include_all) {
		atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
				(void *)atsr + atsr->header.length,
				&atsru->devices_cnt);
		if (atsru->devices_cnt && atsru->devices == NULL) {
			kfree(atsru);
			return -ENOMEM;
		}
	}
3763

3764
	list_add_rcu(&atsru->list, &dmar_atsr_units);
3765 3766 3767 3768

	return 0;
}

3769 3770 3771 3772 3773 3774
static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
{
	dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
	kfree(atsru);
}

3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810
int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg)
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = dmar_find_atsr(atsr);
	if (atsru) {
		list_del_rcu(&atsru->list);
		synchronize_rcu();
		intel_iommu_free_atsr(atsru);
	}

	return 0;
}

int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg)
{
	int i;
	struct device *dev;
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = dmar_find_atsr(atsr);
	if (!atsru)
		return 0;

	if (!atsru->include_all && atsru->devices && atsru->devices_cnt)
		for_each_active_dev_scope(atsru->devices, atsru->devices_cnt,
					  i, dev)
			return -EBUSY;

	return 0;
}

3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886
static int intel_iommu_add(struct dmar_drhd_unit *dmaru)
{
	int sp, ret = 0;
	struct intel_iommu *iommu = dmaru->iommu;

	if (g_iommus[iommu->seq_id])
		return 0;

	if (hw_pass_through && !ecap_pass_through(iommu->ecap)) {
		pr_warn("IOMMU: %s doesn't support hardware pass through.\n",
			iommu->name);
		return -ENXIO;
	}
	if (!ecap_sc_support(iommu->ecap) &&
	    domain_update_iommu_snooping(iommu)) {
		pr_warn("IOMMU: %s doesn't support snooping.\n",
			iommu->name);
		return -ENXIO;
	}
	sp = domain_update_iommu_superpage(iommu) - 1;
	if (sp >= 0 && !(cap_super_page_val(iommu->cap) & (1 << sp))) {
		pr_warn("IOMMU: %s doesn't support large page.\n",
			iommu->name);
		return -ENXIO;
	}

	/*
	 * Disable translation if already enabled prior to OS handover.
	 */
	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);

	g_iommus[iommu->seq_id] = iommu;
	ret = iommu_init_domains(iommu);
	if (ret == 0)
		ret = iommu_alloc_root_entry(iommu);
	if (ret)
		goto out;

	if (dmaru->ignored) {
		/*
		 * we always have to disable PMRs or DMA may fail on this device
		 */
		if (force_on)
			iommu_disable_protect_mem_regions(iommu);
		return 0;
	}

	intel_iommu_init_qi(iommu);
	iommu_flush_write_buffer(iommu);
	ret = dmar_set_interrupt(iommu);
	if (ret)
		goto disable_iommu;

	iommu_set_root_entry(iommu);
	iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
	iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
	iommu_enable_translation(iommu);

	if (si_domain) {
		ret = iommu_attach_domain(si_domain, iommu);
		if (ret < 0 || si_domain->id != ret)
			goto disable_iommu;
		domain_attach_iommu(si_domain, iommu);
	}

	iommu_disable_protect_mem_regions(iommu);
	return 0;

disable_iommu:
	disable_dmar_iommu(iommu);
out:
	free_dmar_iommu(iommu);
	return ret;
}

3887 3888
int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
{
3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904
	int ret = 0;
	struct intel_iommu *iommu = dmaru->iommu;

	if (!intel_iommu_enabled)
		return 0;
	if (iommu == NULL)
		return -EINVAL;

	if (insert) {
		ret = intel_iommu_add(dmaru);
	} else {
		disable_dmar_iommu(iommu);
		free_dmar_iommu(iommu);
	}

	return ret;
3905 3906
}

3907 3908 3909 3910 3911 3912 3913 3914 3915
static void intel_iommu_free_dmars(void)
{
	struct dmar_rmrr_unit *rmrru, *rmrr_n;
	struct dmar_atsr_unit *atsru, *atsr_n;

	list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
		list_del(&rmrru->list);
		dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
		kfree(rmrru);
3916 3917
	}

3918 3919 3920 3921
	list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
		list_del(&atsru->list);
		intel_iommu_free_atsr(atsru);
	}
3922 3923 3924 3925
}

int dmar_find_matched_atsr_unit(struct pci_dev *dev)
{
3926
	int i, ret = 1;
3927
	struct pci_bus *bus;
3928 3929
	struct pci_dev *bridge = NULL;
	struct device *tmp;
3930 3931 3932 3933 3934
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	dev = pci_physfn(dev);
	for (bus = dev->bus; bus; bus = bus->parent) {
3935
		bridge = bus->self;
3936
		if (!bridge || !pci_is_pcie(bridge) ||
3937
		    pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
3938
			return 0;
3939
		if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
3940 3941
			break;
	}
3942 3943
	if (!bridge)
		return 0;
3944

3945
	rcu_read_lock();
3946 3947 3948 3949 3950
	list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (atsr->segment != pci_domain_nr(dev->bus))
			continue;

3951
		for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
3952
			if (tmp == &bridge->dev)
3953
				goto out;
3954 3955

		if (atsru->include_all)
3956
			goto out;
3957
	}
3958 3959
	ret = 0;
out:
3960
	rcu_read_unlock();
3961

3962
	return ret;
3963 3964
}

3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983
int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
{
	int ret = 0;
	struct dmar_rmrr_unit *rmrru;
	struct dmar_atsr_unit *atsru;
	struct acpi_dmar_atsr *atsr;
	struct acpi_dmar_reserved_memory *rmrr;

	if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
		return 0;

	list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
		rmrr = container_of(rmrru->hdr,
				    struct acpi_dmar_reserved_memory, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				rmrr->segment, rmrru->devices,
				rmrru->devices_cnt);
3984
			if(ret < 0)
3985 3986
				return ret;
		} else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
3987 3988
			dmar_remove_dev_scope(info, rmrr->segment,
				rmrru->devices, rmrru->devices_cnt);
3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015
		}
	}

	list_for_each_entry(atsru, &dmar_atsr_units, list) {
		if (atsru->include_all)
			continue;

		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
					(void *)atsr + atsr->header.length,
					atsr->segment, atsru->devices,
					atsru->devices_cnt);
			if (ret > 0)
				break;
			else if(ret < 0)
				return ret;
		} else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
			if (dmar_remove_dev_scope(info, atsr->segment,
					atsru->devices, atsru->devices_cnt))
				break;
		}
	}

	return 0;
}

F
Fenghua Yu 已提交
4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027
/*
 * Here we only respond to action of unbound device from driver.
 *
 * Added device is not attached to its DMAR domain here yet. That will happen
 * when mapping the device to iova.
 */
static int device_notifier(struct notifier_block *nb,
				  unsigned long action, void *data)
{
	struct device *dev = data;
	struct dmar_domain *domain;

4028
	if (iommu_dummy(dev))
4029 4030
		return 0;

4031
	if (action != BUS_NOTIFY_REMOVED_DEVICE)
4032 4033
		return 0;

4034 4035 4036 4037 4038 4039 4040 4041
	/*
	 * If the device is still attached to a device driver we can't
	 * tear down the domain yet as DMA mappings may still be in use.
	 * Wait for the BUS_NOTIFY_UNBOUND_DRIVER event to do that.
	 */
	if (action == BUS_NOTIFY_DEL_DEVICE && dev->driver != NULL)
		return 0;

4042
	domain = find_domain(dev);
F
Fenghua Yu 已提交
4043 4044 4045
	if (!domain)
		return 0;

4046
	down_read(&dmar_global_lock);
4047
	domain_remove_one_dev_info(domain, dev);
4048
	if (!domain_type_is_vm_or_si(domain) && list_empty(&domain->devices))
4049
		domain_exit(domain);
4050
	up_read(&dmar_global_lock);
4051

F
Fenghua Yu 已提交
4052 4053 4054 4055 4056 4057 4058
	return 0;
}

static struct notifier_block device_nb = {
	.notifier_call = device_notifier,
};

4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084
static int intel_iommu_memory_notifier(struct notifier_block *nb,
				       unsigned long val, void *v)
{
	struct memory_notify *mhp = v;
	unsigned long long start, end;
	unsigned long start_vpfn, last_vpfn;

	switch (val) {
	case MEM_GOING_ONLINE:
		start = mhp->start_pfn << PAGE_SHIFT;
		end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
		if (iommu_domain_identity_map(si_domain, start, end)) {
			pr_warn("dmar: failed to build identity map for [%llx-%llx]\n",
				start, end);
			return NOTIFY_BAD;
		}
		break;

	case MEM_OFFLINE:
	case MEM_CANCEL_ONLINE:
		start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
		last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
		while (start_vpfn <= last_vpfn) {
			struct iova *iova;
			struct dmar_drhd_unit *drhd;
			struct intel_iommu *iommu;
4085
			struct page *freelist;
4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101

			iova = find_iova(&si_domain->iovad, start_vpfn);
			if (iova == NULL) {
				pr_debug("dmar: failed get IOVA for PFN %lx\n",
					 start_vpfn);
				break;
			}

			iova = split_and_remove_iova(&si_domain->iovad, iova,
						     start_vpfn, last_vpfn);
			if (iova == NULL) {
				pr_warn("dmar: failed to split IOVA PFN [%lx-%lx]\n",
					start_vpfn, last_vpfn);
				return NOTIFY_BAD;
			}

4102 4103 4104
			freelist = domain_unmap(si_domain, iova->pfn_lo,
					       iova->pfn_hi);

4105 4106 4107
			rcu_read_lock();
			for_each_active_iommu(iommu, drhd)
				iommu_flush_iotlb_psi(iommu, si_domain->id,
4108
					iova->pfn_lo, iova_size(iova),
4109
					!freelist, 0);
4110
			rcu_read_unlock();
4111
			dma_free_pagelist(freelist);
4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126

			start_vpfn = iova->pfn_hi + 1;
			free_iova_mem(iova);
		}
		break;
	}

	return NOTIFY_OK;
}

static struct notifier_block intel_iommu_memory_nb = {
	.notifier_call = intel_iommu_memory_notifier,
	.priority = 0
};

4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183

static ssize_t intel_iommu_show_version(struct device *dev,
					struct device_attribute *attr,
					char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	u32 ver = readl(iommu->reg + DMAR_VER_REG);
	return sprintf(buf, "%d:%d\n",
		       DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
}
static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);

static ssize_t intel_iommu_show_address(struct device *dev,
					struct device_attribute *attr,
					char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%llx\n", iommu->reg_phys);
}
static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);

static ssize_t intel_iommu_show_cap(struct device *dev,
				    struct device_attribute *attr,
				    char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%llx\n", iommu->cap);
}
static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);

static ssize_t intel_iommu_show_ecap(struct device *dev,
				    struct device_attribute *attr,
				    char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%llx\n", iommu->ecap);
}
static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);

static struct attribute *intel_iommu_attrs[] = {
	&dev_attr_version.attr,
	&dev_attr_address.attr,
	&dev_attr_cap.attr,
	&dev_attr_ecap.attr,
	NULL,
};

static struct attribute_group intel_iommu_group = {
	.name = "intel-iommu",
	.attrs = intel_iommu_attrs,
};

const struct attribute_group *intel_iommu_groups[] = {
	&intel_iommu_group,
	NULL,
};

4184 4185
int __init intel_iommu_init(void)
{
4186
	int ret = -ENODEV;
4187
	struct dmar_drhd_unit *drhd;
4188
	struct intel_iommu *iommu;
4189

4190 4191 4192
	/* VT-d is required for a TXT/tboot launch, so enforce that */
	force_on = tboot_force_iommu();

4193 4194 4195 4196 4197 4198 4199
	if (iommu_init_mempool()) {
		if (force_on)
			panic("tboot: Failed to initialize iommu memory\n");
		return -ENOMEM;
	}

	down_write(&dmar_global_lock);
4200 4201 4202
	if (dmar_table_init()) {
		if (force_on)
			panic("tboot: Failed to initialize DMAR table\n");
4203
		goto out_free_dmar;
4204
	}
4205

4206 4207 4208
	/*
	 * Disable translation if already enabled prior to OS handover.
	 */
4209
	for_each_active_iommu(iommu, drhd)
4210 4211 4212
		if (iommu->gcmd & DMA_GCMD_TE)
			iommu_disable_translation(iommu);

4213
	if (dmar_dev_scope_init() < 0) {
4214 4215
		if (force_on)
			panic("tboot: Failed to initialize DMAR device scope\n");
4216
		goto out_free_dmar;
4217
	}
4218

4219
	if (no_iommu || dmar_disabled)
4220
		goto out_free_dmar;
4221

4222 4223 4224 4225 4226 4227
	if (list_empty(&dmar_rmrr_units))
		printk(KERN_INFO "DMAR: No RMRR found\n");

	if (list_empty(&dmar_atsr_units))
		printk(KERN_INFO "DMAR: No ATSR found\n");

4228 4229 4230
	if (dmar_init_reserved_ranges()) {
		if (force_on)
			panic("tboot: Failed to reserve iommu ranges\n");
4231
		goto out_free_reserved_range;
4232
	}
4233 4234 4235

	init_no_remapping_devices();

4236
	ret = init_dmars();
4237
	if (ret) {
4238 4239
		if (force_on)
			panic("tboot: Failed to initialize DMARs\n");
4240
		printk(KERN_ERR "IOMMU: dmar init failed\n");
4241
		goto out_free_reserved_range;
4242
	}
4243
	up_write(&dmar_global_lock);
4244 4245 4246
	printk(KERN_INFO
	"PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");

M
mark gross 已提交
4247
	init_timer(&unmap_timer);
4248 4249 4250
#ifdef CONFIG_SWIOTLB
	swiotlb = 0;
#endif
4251
	dma_ops = &intel_dma_ops;
F
Fenghua Yu 已提交
4252

4253
	init_iommu_pm_ops();
4254

4255 4256 4257 4258 4259
	for_each_active_iommu(iommu, drhd)
		iommu->iommu_dev = iommu_device_create(NULL, iommu,
						       intel_iommu_groups,
						       iommu->name);

4260
	bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
F
Fenghua Yu 已提交
4261
	bus_register_notifier(&pci_bus_type, &device_nb);
4262 4263
	if (si_domain && !hw_pass_through)
		register_memory_notifier(&intel_iommu_memory_nb);
F
Fenghua Yu 已提交
4264

4265 4266
	intel_iommu_enabled = 1;

4267
	return 0;
4268 4269 4270 4271 4272

out_free_reserved_range:
	put_iova_domain(&reserved_iova_list);
out_free_dmar:
	intel_iommu_free_dmars();
4273 4274
	up_write(&dmar_global_lock);
	iommu_exit_mempool();
4275
	return ret;
4276
}
4277

4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291
static int iommu_detach_dev_cb(struct pci_dev *pdev, u16 alias, void *opaque)
{
	struct intel_iommu *iommu = opaque;

	iommu_detach_dev(iommu, PCI_BUS_NUM(alias), alias & 0xff);
	return 0;
}

/*
 * NB - intel-iommu lacks any sort of reference counting for the users of
 * dependent devices.  If multiple endpoints have intersecting dependent
 * devices, unbinding the driver from any one of them will possibly leave
 * the others unable to operate.
 */
4292
static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
4293
					   struct device *dev)
4294
{
4295
	if (!iommu || !dev || !dev_is_pci(dev))
4296 4297
		return;

4298
	pci_for_each_dma_alias(to_pci_dev(dev), &iommu_detach_dev_cb, iommu);
4299 4300
}

4301
static void domain_remove_one_dev_info(struct dmar_domain *domain,
4302
				       struct device *dev)
4303
{
4304
	struct device_domain_info *info, *tmp;
4305 4306 4307
	struct intel_iommu *iommu;
	unsigned long flags;
	int found = 0;
4308
	u8 bus, devfn;
4309

4310
	iommu = device_to_iommu(dev, &bus, &devfn);
4311 4312 4313 4314
	if (!iommu)
		return;

	spin_lock_irqsave(&device_domain_lock, flags);
4315
	list_for_each_entry_safe(info, tmp, &domain->devices, link) {
4316 4317
		if (info->iommu == iommu && info->bus == bus &&
		    info->devfn == devfn) {
4318
			unlink_domain_info(info);
4319 4320
			spin_unlock_irqrestore(&device_domain_lock, flags);

Y
Yu Zhao 已提交
4321
			iommu_disable_dev_iotlb(info);
4322
			iommu_detach_dev(iommu, info->bus, info->devfn);
4323
			iommu_detach_dependent_devices(iommu, dev);
4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337
			free_devinfo_mem(info);

			spin_lock_irqsave(&device_domain_lock, flags);

			if (found)
				break;
			else
				continue;
		}

		/* if there is no other devices under the same iommu
		 * owned by this domain, clear this iommu in iommu_bmp
		 * update iommu count and coherency
		 */
4338
		if (info->iommu == iommu)
4339 4340 4341
			found = 1;
	}

4342 4343
	spin_unlock_irqrestore(&device_domain_lock, flags);

4344
	if (found == 0) {
4345 4346 4347
		domain_detach_iommu(domain, iommu);
		if (!domain_type_is_vm_or_si(domain))
			iommu_detach_domain(domain, iommu);
4348 4349 4350
	}
}

4351
static int md_domain_init(struct dmar_domain *domain, int guest_width)
4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363
{
	int adjust_width;

	init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	domain->agaw = width_to_agaw(adjust_width);

	domain->iommu_coherency = 0;
4364
	domain->iommu_snooping = 0;
4365
	domain->iommu_superpage = 0;
4366
	domain->max_addr = 0;
4367 4368

	/* always allocate the top pgd */
4369
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
4370 4371 4372 4373 4374 4375
	if (!domain->pgd)
		return -ENOMEM;
	domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
	return 0;
}

4376
static int intel_iommu_domain_init(struct iommu_domain *domain)
K
Kay, Allen M 已提交
4377
{
4378
	struct dmar_domain *dmar_domain;
K
Kay, Allen M 已提交
4379

4380
	dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
4381
	if (!dmar_domain) {
K
Kay, Allen M 已提交
4382
		printk(KERN_ERR
4383 4384
			"intel_iommu_domain_init: dmar_domain == NULL\n");
		return -ENOMEM;
K
Kay, Allen M 已提交
4385
	}
4386
	if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
K
Kay, Allen M 已提交
4387
		printk(KERN_ERR
4388
			"intel_iommu_domain_init() failed\n");
4389
		domain_exit(dmar_domain);
4390
		return -ENOMEM;
K
Kay, Allen M 已提交
4391
	}
4392
	domain_update_iommu_cap(dmar_domain);
4393
	domain->priv = dmar_domain;
4394

4395 4396 4397 4398
	domain->geometry.aperture_start = 0;
	domain->geometry.aperture_end   = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
	domain->geometry.force_aperture = true;

4399
	return 0;
K
Kay, Allen M 已提交
4400 4401
}

4402
static void intel_iommu_domain_destroy(struct iommu_domain *domain)
K
Kay, Allen M 已提交
4403
{
4404 4405 4406
	struct dmar_domain *dmar_domain = domain->priv;

	domain->priv = NULL;
4407
	domain_exit(dmar_domain);
K
Kay, Allen M 已提交
4408 4409
}

4410 4411
static int intel_iommu_attach_device(struct iommu_domain *domain,
				     struct device *dev)
K
Kay, Allen M 已提交
4412
{
4413
	struct dmar_domain *dmar_domain = domain->priv;
4414 4415
	struct intel_iommu *iommu;
	int addr_width;
4416
	u8 bus, devfn;
4417

4418 4419 4420 4421 4422
	if (device_is_rmrr_locked(dev)) {
		dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement.  Contact your platform vendor.\n");
		return -EPERM;
	}

4423 4424
	/* normally dev is not mapped */
	if (unlikely(domain_context_mapped(dev))) {
4425 4426
		struct dmar_domain *old_domain;

4427
		old_domain = find_domain(dev);
4428
		if (old_domain) {
4429
			if (domain_type_is_vm_or_si(dmar_domain))
4430
				domain_remove_one_dev_info(old_domain, dev);
4431 4432 4433 4434 4435
			else
				domain_remove_dev_info(old_domain);
		}
	}

4436
	iommu = device_to_iommu(dev, &bus, &devfn);
4437 4438 4439 4440 4441
	if (!iommu)
		return -ENODEV;

	/* check if this iommu agaw is sufficient for max mapped address */
	addr_width = agaw_to_width(iommu->agaw);
4442 4443 4444 4445 4446
	if (addr_width > cap_mgaw(iommu->cap))
		addr_width = cap_mgaw(iommu->cap);

	if (dmar_domain->max_addr > (1LL << addr_width)) {
		printk(KERN_ERR "%s: iommu width (%d) is not "
4447
		       "sufficient for the mapped address (%llx)\n",
4448
		       __func__, addr_width, dmar_domain->max_addr);
4449 4450
		return -EFAULT;
	}
4451 4452 4453 4454 4455 4456 4457 4458 4459 4460
	dmar_domain->gaw = addr_width;

	/*
	 * Knock out extra levels of page tables if necessary
	 */
	while (iommu->agaw < dmar_domain->agaw) {
		struct dma_pte *pte;

		pte = dmar_domain->pgd;
		if (dma_pte_present(pte)) {
4461 4462
			dmar_domain->pgd = (struct dma_pte *)
				phys_to_virt(dma_pte_addr(pte));
4463
			free_pgtable_page(pte);
4464 4465 4466
		}
		dmar_domain->agaw--;
	}
4467

4468
	return domain_add_dev_info(dmar_domain, dev, CONTEXT_TT_MULTI_LEVEL);
K
Kay, Allen M 已提交
4469 4470
}

4471 4472
static void intel_iommu_detach_device(struct iommu_domain *domain,
				      struct device *dev)
K
Kay, Allen M 已提交
4473
{
4474 4475
	struct dmar_domain *dmar_domain = domain->priv;

4476
	domain_remove_one_dev_info(dmar_domain, dev);
4477
}
4478

4479 4480
static int intel_iommu_map(struct iommu_domain *domain,
			   unsigned long iova, phys_addr_t hpa,
4481
			   size_t size, int iommu_prot)
4482
{
4483
	struct dmar_domain *dmar_domain = domain->priv;
4484
	u64 max_addr;
4485
	int prot = 0;
4486
	int ret;
4487

4488 4489 4490 4491
	if (iommu_prot & IOMMU_READ)
		prot |= DMA_PTE_READ;
	if (iommu_prot & IOMMU_WRITE)
		prot |= DMA_PTE_WRITE;
4492 4493
	if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
		prot |= DMA_PTE_SNP;
4494

4495
	max_addr = iova + size;
4496
	if (dmar_domain->max_addr < max_addr) {
4497 4498 4499
		u64 end;

		/* check if minimum agaw is sufficient for mapped address */
4500
		end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
4501
		if (end < max_addr) {
4502
			printk(KERN_ERR "%s: iommu width (%d) is not "
4503
			       "sufficient for the mapped address (%llx)\n",
4504
			       __func__, dmar_domain->gaw, max_addr);
4505 4506
			return -EFAULT;
		}
4507
		dmar_domain->max_addr = max_addr;
4508
	}
4509 4510
	/* Round up size to next multiple of PAGE_SIZE, if it and
	   the low bits of hpa would take us onto the next page */
4511
	size = aligned_nrpages(hpa, size);
4512 4513
	ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
				 hpa >> VTD_PAGE_SHIFT, size, prot);
4514
	return ret;
K
Kay, Allen M 已提交
4515 4516
}

4517
static size_t intel_iommu_unmap(struct iommu_domain *domain,
4518
				unsigned long iova, size_t size)
K
Kay, Allen M 已提交
4519
{
4520
	struct dmar_domain *dmar_domain = domain->priv;
4521 4522 4523 4524 4525
	struct page *freelist = NULL;
	struct intel_iommu *iommu;
	unsigned long start_pfn, last_pfn;
	unsigned int npages;
	int iommu_id, num, ndomains, level = 0;
4526 4527 4528 4529 4530 4531 4532 4533

	/* Cope with horrid API which requires us to unmap more than the
	   size argument if it happens to be a large-page mapping. */
	if (!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level))
		BUG();

	if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
		size = VTD_PAGE_SIZE << level_to_offset_bits(level);
4534

4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557
	start_pfn = iova >> VTD_PAGE_SHIFT;
	last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;

	freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);

	npages = last_pfn - start_pfn + 1;

	for_each_set_bit(iommu_id, dmar_domain->iommu_bmp, g_num_of_iommus) {
               iommu = g_iommus[iommu_id];

               /*
                * find bit position of dmar_domain
                */
               ndomains = cap_ndoms(iommu->cap);
               for_each_set_bit(num, iommu->domain_ids, ndomains) {
                       if (iommu->domains[num] == dmar_domain)
                               iommu_flush_iotlb_psi(iommu, num, start_pfn,
						     npages, !freelist, 0);
	       }

	}

	dma_free_pagelist(freelist);
4558

4559 4560
	if (dmar_domain->max_addr == iova + size)
		dmar_domain->max_addr = iova;
4561

4562
	return size;
K
Kay, Allen M 已提交
4563 4564
}

4565
static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
4566
					    dma_addr_t iova)
K
Kay, Allen M 已提交
4567
{
4568
	struct dmar_domain *dmar_domain = domain->priv;
K
Kay, Allen M 已提交
4569
	struct dma_pte *pte;
4570
	int level = 0;
4571
	u64 phys = 0;
K
Kay, Allen M 已提交
4572

4573
	pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
K
Kay, Allen M 已提交
4574
	if (pte)
4575
		phys = dma_pte_addr(pte);
K
Kay, Allen M 已提交
4576

4577
	return phys;
K
Kay, Allen M 已提交
4578
}
4579

4580
static bool intel_iommu_capable(enum iommu_cap cap)
S
Sheng Yang 已提交
4581 4582
{
	if (cap == IOMMU_CAP_CACHE_COHERENCY)
4583
		return domain_update_iommu_snooping(NULL) == 1;
4584
	if (cap == IOMMU_CAP_INTR_REMAP)
4585
		return irq_remapping_enabled == 1;
S
Sheng Yang 已提交
4586

4587
	return false;
S
Sheng Yang 已提交
4588 4589
}

4590 4591
static int intel_iommu_add_device(struct device *dev)
{
4592
	struct intel_iommu *iommu;
4593
	struct iommu_group *group;
4594
	u8 bus, devfn;
4595

4596 4597
	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
4598 4599
		return -ENODEV;

4600
	iommu_device_link(iommu->iommu_dev, dev);
4601

4602
	group = iommu_group_get_for_dev(dev);
4603

4604 4605
	if (IS_ERR(group))
		return PTR_ERR(group);
4606

4607
	iommu_group_put(group);
4608
	return 0;
4609
}
4610

4611 4612
static void intel_iommu_remove_device(struct device *dev)
{
4613 4614 4615 4616 4617 4618 4619
	struct intel_iommu *iommu;
	u8 bus, devfn;

	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return;

4620
	iommu_group_remove_device(dev);
4621 4622

	iommu_device_unlink(iommu->iommu_dev, dev);
4623 4624
}

4625
static const struct iommu_ops intel_iommu_ops = {
4626
	.capable	= intel_iommu_capable,
4627 4628 4629 4630
	.domain_init	= intel_iommu_domain_init,
	.domain_destroy = intel_iommu_domain_destroy,
	.attach_dev	= intel_iommu_attach_device,
	.detach_dev	= intel_iommu_detach_device,
4631 4632
	.map		= intel_iommu_map,
	.unmap		= intel_iommu_unmap,
4633
	.iova_to_phys	= intel_iommu_iova_to_phys,
4634 4635
	.add_device	= intel_iommu_add_device,
	.remove_device	= intel_iommu_remove_device,
4636
	.pgsize_bitmap	= INTEL_IOMMU_PGSIZES,
4637
};
4638

4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653
static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
{
	/* G4x/GM45 integrated gfx dmar support is totally busted. */
	printk(KERN_INFO "DMAR: Disabling IOMMU for graphics on this chipset\n");
	dmar_map_gfx = 0;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);

4654
static void quirk_iommu_rwbf(struct pci_dev *dev)
4655 4656 4657
{
	/*
	 * Mobile 4 Series Chipset neglects to set RWBF capability,
4658
	 * but needs it. Same seems to hold for the desktop versions.
4659 4660 4661 4662 4663 4664
	 */
	printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
	rwbf_quirk = 1;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
4665 4666 4667 4668 4669 4670
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
4671

4672 4673 4674 4675 4676 4677 4678 4679 4680 4681
#define GGC 0x52
#define GGC_MEMORY_SIZE_MASK	(0xf << 8)
#define GGC_MEMORY_SIZE_NONE	(0x0 << 8)
#define GGC_MEMORY_SIZE_1M	(0x1 << 8)
#define GGC_MEMORY_SIZE_2M	(0x3 << 8)
#define GGC_MEMORY_VT_ENABLED	(0x8 << 8)
#define GGC_MEMORY_SIZE_2M_VT	(0x9 << 8)
#define GGC_MEMORY_SIZE_3M_VT	(0xa << 8)
#define GGC_MEMORY_SIZE_4M_VT	(0xb << 8)

4682
static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
4683 4684 4685
{
	unsigned short ggc;

4686
	if (pci_read_config_word(dev, GGC, &ggc))
4687 4688
		return;

4689
	if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
4690 4691
		printk(KERN_INFO "DMAR: BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
		dmar_map_gfx = 0;
4692 4693 4694 4695 4696
	} else if (dmar_map_gfx) {
		/* we have to ensure the gfx device is idle before we flush */
		printk(KERN_INFO "DMAR: Disabling batched IOTLB flush on Ironlake\n");
		intel_iommu_strict = 1;
       }
4697 4698 4699 4700 4701 4702
}
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);

4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759
/* On Tylersburg chipsets, some BIOSes have been known to enable the
   ISOCH DMAR unit for the Azalia sound device, but not give it any
   TLB entries, which causes it to deadlock. Check for that.  We do
   this in a function called from init_dmars(), instead of in a PCI
   quirk, because we don't want to print the obnoxious "BIOS broken"
   message if VT-d is actually disabled.
*/
static void __init check_tylersburg_isoch(void)
{
	struct pci_dev *pdev;
	uint32_t vtisochctrl;

	/* If there's no Azalia in the system anyway, forget it. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
	if (!pdev)
		return;
	pci_dev_put(pdev);

	/* System Management Registers. Might be hidden, in which case
	   we can't do the sanity check. But that's OK, because the
	   known-broken BIOSes _don't_ actually hide it, so far. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
	if (!pdev)
		return;

	if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
		pci_dev_put(pdev);
		return;
	}

	pci_dev_put(pdev);

	/* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
	if (vtisochctrl & 1)
		return;

	/* Drop all bits other than the number of TLB entries */
	vtisochctrl &= 0x1c;

	/* If we have the recommended number of TLB entries (16), fine. */
	if (vtisochctrl == 0x10)
		return;

	/* Zero TLB entries? You get to ride the short bus to school. */
	if (!vtisochctrl) {
		WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		iommu_identity_mapping |= IDENTMAP_AZALIA;
		return;
	}
	
	printk(KERN_WARNING "DMAR: Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
	       vtisochctrl);
}