intel-iommu.c 115.6 KB
Newer Older
1
/*
2
 * Copyright © 2006-2014 Intel Corporation.
3 4 5 6 7 8 9 10 11 12
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
13 14 15 16 17
 * Authors: David Woodhouse <dwmw2@infradead.org>,
 *          Ashok Raj <ashok.raj@intel.com>,
 *          Shaohua Li <shaohua.li@intel.com>,
 *          Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
 *          Fenghua Yu <fenghua.yu@intel.com>
18 19 20 21
 */

#include <linux/init.h>
#include <linux/bitmap.h>
M
mark gross 已提交
22
#include <linux/debugfs.h>
23
#include <linux/export.h>
24 25 26 27 28 29 30 31
#include <linux/slab.h>
#include <linux/irq.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
#include <linux/pci.h>
#include <linux/dmar.h>
#include <linux/dma-mapping.h>
#include <linux/mempool.h>
32
#include <linux/memory.h>
M
mark gross 已提交
33
#include <linux/timer.h>
K
Kay, Allen M 已提交
34
#include <linux/iova.h>
35
#include <linux/iommu.h>
K
Kay, Allen M 已提交
36
#include <linux/intel-iommu.h>
37
#include <linux/syscore_ops.h>
38
#include <linux/tboot.h>
39
#include <linux/dmi.h>
40
#include <linux/pci-ats.h>
T
Tejun Heo 已提交
41
#include <linux/memblock.h>
A
Akinobu Mita 已提交
42
#include <linux/dma-contiguous.h>
43
#include <asm/irq_remapping.h>
44
#include <asm/cacheflush.h>
45
#include <asm/iommu.h>
46

47 48
#include "irq_remapping.h"

F
Fenghua Yu 已提交
49 50 51
#define ROOT_SIZE		VTD_PAGE_SIZE
#define CONTEXT_SIZE		VTD_PAGE_SIZE

52 53
#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
54
#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
55 56 57 58 59 60 61

#define IOAPIC_RANGE_START	(0xfee00000)
#define IOAPIC_RANGE_END	(0xfeefffff)
#define IOVA_START_ADDR		(0x1000)

#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48

F
Fenghua Yu 已提交
62
#define MAX_AGAW_WIDTH 64
63
#define MAX_AGAW_PFN_WIDTH	(MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
F
Fenghua Yu 已提交
64

65 66 67 68 69 70 71 72
#define __DOMAIN_MAX_PFN(gaw)  ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)

/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
   to match. That way, we can use 'unsigned long' for PFNs with impunity. */
#define DOMAIN_MAX_PFN(gaw)	((unsigned long) min_t(uint64_t, \
				__DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
#define DOMAIN_MAX_ADDR(gaw)	(((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
73

74
#define IOVA_PFN(addr)		((addr) >> PAGE_SHIFT)
75
#define DMA_32BIT_PFN		IOVA_PFN(DMA_BIT_MASK(32))
76
#define DMA_64BIT_PFN		IOVA_PFN(DMA_BIT_MASK(64))
M
mark gross 已提交
77

78 79 80 81
/* page table handling */
#define LEVEL_STRIDE		(9)
#define LEVEL_MASK		(((u64)1 << LEVEL_STRIDE) - 1)

82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99
/*
 * This bitmap is used to advertise the page sizes our hardware support
 * to the IOMMU core, which will then use this information to split
 * physically contiguous memory regions it is mapping into page sizes
 * that we support.
 *
 * Traditionally the IOMMU core just handed us the mappings directly,
 * after making sure the size is an order of a 4KiB page and that the
 * mapping has natural alignment.
 *
 * To retain this behavior, we currently advertise that we support
 * all page sizes that are an order of 4KiB.
 *
 * If at some point we'd like to utilize the IOMMU core's new behavior,
 * we could change this to advertise the real page sizes we support.
 */
#define INTEL_IOMMU_PGSIZES	(~0xFFFUL)

100 101 102 103 104 105 106
static inline int agaw_to_level(int agaw)
{
	return agaw + 2;
}

static inline int agaw_to_width(int agaw)
{
107
	return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
108 109 110 111
}

static inline int width_to_agaw(int width)
{
112
	return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138
}

static inline unsigned int level_to_offset_bits(int level)
{
	return (level - 1) * LEVEL_STRIDE;
}

static inline int pfn_level_offset(unsigned long pfn, int level)
{
	return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
}

static inline unsigned long level_mask(int level)
{
	return -1UL << level_to_offset_bits(level);
}

static inline unsigned long level_size(int level)
{
	return 1UL << level_to_offset_bits(level);
}

static inline unsigned long align_to_level(unsigned long pfn, int level)
{
	return (pfn + level_size(level) - 1) & level_mask(level);
}
139

140 141
static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
{
142
	return  1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
143 144
}

145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
   are never going to work. */
static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
{
	return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
}

static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
{
	return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
}
static inline unsigned long page_to_dma_pfn(struct page *pg)
{
	return mm_to_dma_pfn(page_to_pfn(pg));
}
static inline unsigned long virt_to_dma_pfn(void *p)
{
	return page_to_dma_pfn(virt_to_page(p));
}

W
Weidong Han 已提交
165 166 167
/* global iommu list, set NULL for ignored DMAR units */
static struct intel_iommu **g_iommus;

168
static void __init check_tylersburg_isoch(void);
169 170
static int rwbf_quirk;

171 172 173 174 175 176
/*
 * set to 1 to panic kernel if can't successfully enable VT-d
 * (used when kernel is launched w/ TXT)
 */
static int force_on = 0;

177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197
/*
 * 0: Present
 * 1-11: Reserved
 * 12-63: Context Ptr (12 - (haw-1))
 * 64-127: Reserved
 */
struct root_entry {
	u64	val;
	u64	rsvd1;
};
#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
static inline bool root_present(struct root_entry *root)
{
	return (root->val & 1);
}
static inline void set_root_present(struct root_entry *root)
{
	root->val |= 1;
}
static inline void set_root_value(struct root_entry *root, unsigned long value)
{
198
	root->val &= ~VTD_PAGE_MASK;
199 200 201 202 203 204 205 206 207 208 209 210
	root->val |= value & VTD_PAGE_MASK;
}

static inline struct context_entry *
get_context_addr_from_root(struct root_entry *root)
{
	return (struct context_entry *)
		(root_present(root)?phys_to_virt(
		root->val & VTD_PAGE_MASK) :
		NULL);
}

211 212 213 214 215 216 217 218 219 220 221 222 223 224 225
/*
 * low 64 bits:
 * 0: present
 * 1: fault processing disable
 * 2-3: translation type
 * 12-63: address space root
 * high 64 bits:
 * 0-2: address width
 * 3-6: aval
 * 8-23: domain id
 */
struct context_entry {
	u64 lo;
	u64 hi;
};
226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250

static inline bool context_present(struct context_entry *context)
{
	return (context->lo & 1);
}
static inline void context_set_present(struct context_entry *context)
{
	context->lo |= 1;
}

static inline void context_set_fault_enable(struct context_entry *context)
{
	context->lo &= (((u64)-1) << 2) | 1;
}

static inline void context_set_translation_type(struct context_entry *context,
						unsigned long value)
{
	context->lo &= (((u64)-1) << 4) | 3;
	context->lo |= (value & 3) << 2;
}

static inline void context_set_address_root(struct context_entry *context,
					    unsigned long value)
{
251
	context->lo &= ~VTD_PAGE_MASK;
252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271
	context->lo |= value & VTD_PAGE_MASK;
}

static inline void context_set_address_width(struct context_entry *context,
					     unsigned long value)
{
	context->hi |= value & 7;
}

static inline void context_set_domain_id(struct context_entry *context,
					 unsigned long value)
{
	context->hi |= (value & ((1 << 16) - 1)) << 8;
}

static inline void context_clear_entry(struct context_entry *context)
{
	context->lo = 0;
	context->hi = 0;
}
272

273 274 275 276 277
/*
 * 0: readable
 * 1: writable
 * 2-6: reserved
 * 7: super page
278 279
 * 8-10: available
 * 11: snoop behavior
280 281 282 283 284 285
 * 12-63: Host physcial address
 */
struct dma_pte {
	u64 val;
};

286 287 288 289 290 291 292
static inline void dma_clear_pte(struct dma_pte *pte)
{
	pte->val = 0;
}

static inline u64 dma_pte_addr(struct dma_pte *pte)
{
293 294 295 296
#ifdef CONFIG_64BIT
	return pte->val & VTD_PAGE_MASK;
#else
	/* Must have a full atomic 64-bit read */
297
	return  __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
298
#endif
299 300 301 302 303 304
}

static inline bool dma_pte_present(struct dma_pte *pte)
{
	return (pte->val & 3) != 0;
}
305

306 307
static inline bool dma_pte_superpage(struct dma_pte *pte)
{
308
	return (pte->val & DMA_PTE_LARGE_PAGE);
309 310
}

311 312 313 314 315
static inline int first_pte_in_page(struct dma_pte *pte)
{
	return !((unsigned long)pte & ~VTD_PAGE_MASK);
}

316 317 318 319 320 321
/*
 * This domain is a statically identity mapping domain.
 *	1. This domain creats a static 1:1 mapping to all usable memory.
 * 	2. It maps to each iommu if successful.
 *	3. Each iommu mapps to this domain if successful.
 */
322 323
static struct dmar_domain *si_domain;
static int hw_pass_through = 1;
324

325 326 327
/* domain represents a virtual machine, more than one devices
 * across iommus may be owned in one domain, e.g. kvm guest.
 */
328
#define DOMAIN_FLAG_VIRTUAL_MACHINE	(1 << 0)
329

330
/* si_domain contains mulitple devices */
331
#define DOMAIN_FLAG_STATIC_IDENTITY	(1 << 1)
332

333 334 335 336 337 338 339
/* define the limit of IOMMUs supported in each domain */
#ifdef	CONFIG_X86
# define	IOMMU_UNITS_SUPPORTED	MAX_IO_APICS
#else
# define	IOMMU_UNITS_SUPPORTED	64
#endif

340 341
struct dmar_domain {
	int	id;			/* domain id */
342
	int	nid;			/* node id */
343 344
	DECLARE_BITMAP(iommu_bmp, IOMMU_UNITS_SUPPORTED);
					/* bitmap of iommus this domain uses*/
345 346 347 348 349 350 351 352 353 354

	struct list_head devices; 	/* all devices' list */
	struct iova_domain iovad;	/* iova's that belong to this domain */

	struct dma_pte	*pgd;		/* virtual address */
	int		gaw;		/* max guest address width */

	/* adjusted guest address width, 0 is level 2 30-bit */
	int		agaw;

W
Weidong Han 已提交
355
	int		flags;		/* flags to find out type of domain */
W
Weidong Han 已提交
356 357

	int		iommu_coherency;/* indicate coherency of iommu access */
358
	int		iommu_snooping; /* indicate snooping control feature*/
359
	int		iommu_count;	/* reference count of iommu */
360 361 362
	int		iommu_superpage;/* Level of superpages supported:
					   0 == 4KiB (no superpages), 1 == 2MiB,
					   2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
363
	spinlock_t	iommu_lock;	/* protect iommu set in domain */
364
	u64		max_addr;	/* maximum mapped address */
365 366
};

367 368 369 370
/* PCI domain-device relationship */
struct device_domain_info {
	struct list_head link;	/* link to domain siblings */
	struct list_head global; /* link to global list */
371
	u8 bus;			/* PCI bus number */
372
	u8 devfn;		/* PCI devfn number */
373
	struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Y
Yu Zhao 已提交
374
	struct intel_iommu *iommu; /* IOMMU used by this device */
375 376 377
	struct dmar_domain *domain; /* pointer to domain */
};

378 379 380 381 382
struct dmar_rmrr_unit {
	struct list_head list;		/* list of rmrr units	*/
	struct acpi_dmar_header *hdr;	/* ACPI header		*/
	u64	base_address;		/* reserved base address*/
	u64	end_address;		/* reserved end address */
383
	struct dmar_dev_scope *devices;	/* target devices */
384 385 386 387 388 389
	int	devices_cnt;		/* target device count */
};

struct dmar_atsr_unit {
	struct list_head list;		/* list of ATSR units */
	struct acpi_dmar_header *hdr;	/* ACPI header */
390
	struct dmar_dev_scope *devices;	/* target devices */
391 392 393 394 395 396 397 398 399 400
	int devices_cnt;		/* target device count */
	u8 include_all:1;		/* include all ports */
};

static LIST_HEAD(dmar_atsr_units);
static LIST_HEAD(dmar_rmrr_units);

#define for_each_rmrr_units(rmrr) \
	list_for_each_entry(rmrr, &dmar_rmrr_units, list)

M
mark gross 已提交
401 402
static void flush_unmaps_timeout(unsigned long data);

403
static DEFINE_TIMER(unmap_timer,  flush_unmaps_timeout, 0, 0);
M
mark gross 已提交
404

405 406 407 408 409
#define HIGH_WATER_MARK 250
struct deferred_flush_tables {
	int next;
	struct iova *iova[HIGH_WATER_MARK];
	struct dmar_domain *domain[HIGH_WATER_MARK];
410
	struct page *freelist[HIGH_WATER_MARK];
411 412 413 414
};

static struct deferred_flush_tables *deferred_flush;

M
mark gross 已提交
415 416 417 418 419 420 421 422 423
/* bitmap for indexing intel_iommus */
static int g_num_of_iommus;

static DEFINE_SPINLOCK(async_umap_flush_lock);
static LIST_HEAD(unmaps_to_do);

static int timer_on;
static long list_size;

424
static void domain_exit(struct dmar_domain *domain);
425
static void domain_remove_dev_info(struct dmar_domain *domain);
426
static void domain_remove_one_dev_info(struct dmar_domain *domain,
427
				       struct device *dev);
428
static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
429
					   struct device *dev);
430 431
static int domain_detach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu);
432

433
#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
434 435 436
int dmar_disabled = 0;
#else
int dmar_disabled = 1;
437
#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
438

439 440 441
int intel_iommu_enabled = 0;
EXPORT_SYMBOL_GPL(intel_iommu_enabled);

442
static int dmar_map_gfx = 1;
443
static int dmar_forcedac;
M
mark gross 已提交
444
static int intel_iommu_strict;
445
static int intel_iommu_superpage = 1;
446

447 448 449
int intel_iommu_gfx_mapped;
EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);

450 451 452 453
#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
static DEFINE_SPINLOCK(device_domain_lock);
static LIST_HEAD(device_domain_list);

454
static const struct iommu_ops intel_iommu_ops;
455

456 457 458 459 460
static int __init intel_iommu_setup(char *str)
{
	if (!str)
		return -EINVAL;
	while (*str) {
461 462 463 464
		if (!strncmp(str, "on", 2)) {
			dmar_disabled = 0;
			printk(KERN_INFO "Intel-IOMMU: enabled\n");
		} else if (!strncmp(str, "off", 3)) {
465
			dmar_disabled = 1;
466
			printk(KERN_INFO "Intel-IOMMU: disabled\n");
467 468 469 470
		} else if (!strncmp(str, "igfx_off", 8)) {
			dmar_map_gfx = 0;
			printk(KERN_INFO
				"Intel-IOMMU: disable GFX device mapping\n");
471
		} else if (!strncmp(str, "forcedac", 8)) {
M
mark gross 已提交
472
			printk(KERN_INFO
473 474
				"Intel-IOMMU: Forcing DAC for PCI devices\n");
			dmar_forcedac = 1;
M
mark gross 已提交
475 476 477 478
		} else if (!strncmp(str, "strict", 6)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable batched IOTLB flush\n");
			intel_iommu_strict = 1;
479 480 481 482
		} else if (!strncmp(str, "sp_off", 6)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable supported super page\n");
			intel_iommu_superpage = 0;
483 484 485 486 487 488 489 490 491 492 493 494 495 496
		}

		str += strcspn(str, ",");
		while (*str == ',')
			str++;
	}
	return 0;
}
__setup("intel_iommu=", intel_iommu_setup);

static struct kmem_cache *iommu_domain_cache;
static struct kmem_cache *iommu_devinfo_cache;
static struct kmem_cache *iommu_iova_cache;

497
static inline void *alloc_pgtable_page(int node)
498
{
499 500
	struct page *page;
	void *vaddr = NULL;
501

502 503 504
	page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
	if (page)
		vaddr = page_address(page);
505
	return vaddr;
506 507 508 509 510 511 512 513 514
}

static inline void free_pgtable_page(void *vaddr)
{
	free_page((unsigned long)vaddr);
}

static inline void *alloc_domain_mem(void)
{
515
	return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
516 517
}

K
Kay, Allen M 已提交
518
static void free_domain_mem(void *vaddr)
519 520 521 522 523 524
{
	kmem_cache_free(iommu_domain_cache, vaddr);
}

static inline void * alloc_devinfo_mem(void)
{
525
	return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
526 527 528 529 530 531 532 533 534
}

static inline void free_devinfo_mem(void *vaddr)
{
	kmem_cache_free(iommu_devinfo_cache, vaddr);
}

struct iova *alloc_iova_mem(void)
{
535
	return kmem_cache_alloc(iommu_iova_cache, GFP_ATOMIC);
536 537 538 539 540 541 542
}

void free_iova_mem(struct iova *iova)
{
	kmem_cache_free(iommu_iova_cache, iova);
}

543 544 545 546 547 548 549 550 551 552
static inline int domain_type_is_vm(struct dmar_domain *domain)
{
	return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
}

static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
{
	return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
				DOMAIN_FLAG_STATIC_IDENTITY);
}
W
Weidong Han 已提交
553

554 555 556 557 558 559 560 561
static inline int domain_pfn_supported(struct dmar_domain *domain,
				       unsigned long pfn)
{
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;

	return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
}

F
Fenghua Yu 已提交
562
static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
W
Weidong Han 已提交
563 564 565 566 567
{
	unsigned long sagaw;
	int agaw = -1;

	sagaw = cap_sagaw(iommu->cap);
F
Fenghua Yu 已提交
568
	for (agaw = width_to_agaw(max_gaw);
W
Weidong Han 已提交
569 570 571 572 573 574 575 576
	     agaw >= 0; agaw--) {
		if (test_bit(agaw, &sagaw))
			break;
	}

	return agaw;
}

F
Fenghua Yu 已提交
577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594
/*
 * Calculate max SAGAW for each iommu.
 */
int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
}

/*
 * calculate agaw for each iommu.
 * "SAGAW" may be different across iommus, use a default agaw, and
 * get a supported less agaw for iommus that don't support the default agaw.
 */
int iommu_calculate_agaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
}

595
/* This functionin only returns single iommu in a domain */
596 597 598 599
static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
{
	int iommu_id;

600
	/* si_domain and vm domain should not get here. */
601
	BUG_ON(domain_type_is_vm_or_si(domain));
602
	iommu_id = find_first_bit(domain->iommu_bmp, g_num_of_iommus);
603 604 605 606 607 608
	if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
		return NULL;

	return g_iommus[iommu_id];
}

W
Weidong Han 已提交
609 610
static void domain_update_iommu_coherency(struct dmar_domain *domain)
{
611 612 613
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	int i, found = 0;
614

615
	domain->iommu_coherency = 1;
W
Weidong Han 已提交
616

617
	for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
618
		found = 1;
W
Weidong Han 已提交
619 620 621 622 623
		if (!ecap_coherent(g_iommus[i]->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
624 625 626 627 628 629 630 631 632 633 634 635
	if (found)
		return;

	/* No hardware attached; use lowest common denominator */
	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (!ecap_coherent(iommu->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
	rcu_read_unlock();
W
Weidong Han 已提交
636 637
}

638
static int domain_update_iommu_snooping(struct intel_iommu *skip)
639
{
640 641 642
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	int ret = 1;
643

644 645 646 647 648 649 650
	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (iommu != skip) {
			if (!ecap_sc_support(iommu->ecap)) {
				ret = 0;
				break;
			}
651 652
		}
	}
653 654 655
	rcu_read_unlock();

	return ret;
656 657
}

658
static int domain_update_iommu_superpage(struct intel_iommu *skip)
659
{
660
	struct dmar_drhd_unit *drhd;
661
	struct intel_iommu *iommu;
662
	int mask = 0xf;
663 664

	if (!intel_iommu_superpage) {
665
		return 0;
666 667
	}

668
	/* set iommu_superpage to the smallest common denominator */
669
	rcu_read_lock();
670
	for_each_active_iommu(iommu, drhd) {
671 672 673 674
		if (iommu != skip) {
			mask &= cap_super_page_val(iommu->cap);
			if (!mask)
				break;
675 676
		}
	}
677 678
	rcu_read_unlock();

679
	return fls(mask);
680 681
}

682 683 684 685
/* Some capabilities may be different across iommus */
static void domain_update_iommu_cap(struct dmar_domain *domain)
{
	domain_update_iommu_coherency(domain);
686 687
	domain->iommu_snooping = domain_update_iommu_snooping(NULL);
	domain->iommu_superpage = domain_update_iommu_superpage(NULL);
688 689
}

690
static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
691 692
{
	struct dmar_drhd_unit *drhd = NULL;
693
	struct intel_iommu *iommu;
694 695
	struct device *tmp;
	struct pci_dev *ptmp, *pdev = NULL;
696
	u16 segment = 0;
697 698
	int i;

699 700 701 702 703 704
	if (dev_is_pci(dev)) {
		pdev = to_pci_dev(dev);
		segment = pci_domain_nr(pdev->bus);
	} else if (ACPI_COMPANION(dev))
		dev = &ACPI_COMPANION(dev)->dev;

705
	rcu_read_lock();
706
	for_each_active_iommu(iommu, drhd) {
707
		if (pdev && segment != drhd->segment)
708
			continue;
709

710
		for_each_active_dev_scope(drhd->devices,
711 712 713 714
					  drhd->devices_cnt, i, tmp) {
			if (tmp == dev) {
				*bus = drhd->devices[i].bus;
				*devfn = drhd->devices[i].devfn;
715
				goto out;
716 717 718 719 720 721 722 723 724 725
			}

			if (!pdev || !dev_is_pci(tmp))
				continue;

			ptmp = to_pci_dev(tmp);
			if (ptmp->subordinate &&
			    ptmp->subordinate->number <= pdev->bus->number &&
			    ptmp->subordinate->busn_res.end >= pdev->bus->number)
				goto got_pdev;
726
		}
727

728 729 730 731
		if (pdev && drhd->include_all) {
		got_pdev:
			*bus = pdev->bus->number;
			*devfn = pdev->devfn;
732
			goto out;
733
		}
734
	}
735
	iommu = NULL;
736
 out:
737
	rcu_read_unlock();
738

739
	return iommu;
740 741
}

W
Weidong Han 已提交
742 743 744 745 746 747 748
static void domain_flush_cache(struct dmar_domain *domain,
			       void *addr, int size)
{
	if (!domain->iommu_coherency)
		clflush_cache_range(addr, size);
}

749 750 751 752 753 754 755 756 757 758 759 760 761
/* Gets context entry for a given bus and devfn */
static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
		u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	unsigned long phy_addr;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (!context) {
762 763
		context = (struct context_entry *)
				alloc_pgtable_page(iommu->node);
764 765 766 767
		if (!context) {
			spin_unlock_irqrestore(&iommu->lock, flags);
			return NULL;
		}
F
Fenghua Yu 已提交
768
		__iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791
		phy_addr = virt_to_phys((void *)context);
		set_root_value(root, phy_addr);
		set_root_present(root);
		__iommu_flush_cache(iommu, root, sizeof(*root));
	}
	spin_unlock_irqrestore(&iommu->lock, flags);
	return &context[devfn];
}

static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	int ret;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (!context) {
		ret = 0;
		goto out;
	}
792
	ret = context_present(&context[devfn]);
793 794 795 796 797 798 799 800 801 802 803 804 805 806 807
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
	return ret;
}

static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (context) {
808
		context_clear_entry(&context[devfn]);
809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837
		__iommu_flush_cache(iommu, &context[devfn], \
			sizeof(*context));
	}
	spin_unlock_irqrestore(&iommu->lock, flags);
}

static void free_context_table(struct intel_iommu *iommu)
{
	struct root_entry *root;
	int i;
	unsigned long flags;
	struct context_entry *context;

	spin_lock_irqsave(&iommu->lock, flags);
	if (!iommu->root_entry) {
		goto out;
	}
	for (i = 0; i < ROOT_ENTRY_NR; i++) {
		root = &iommu->root_entry[i];
		context = get_context_addr_from_root(root);
		if (context)
			free_pgtable_page(context);
	}
	free_pgtable_page(iommu->root_entry);
	iommu->root_entry = NULL;
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
}

838
static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
839
				      unsigned long pfn, int *target_level)
840 841 842
{
	struct dma_pte *parent, *pte = NULL;
	int level = agaw_to_level(domain->agaw);
843
	int offset;
844 845

	BUG_ON(!domain->pgd);
846

847
	if (!domain_pfn_supported(domain, pfn))
848 849 850
		/* Address beyond IOMMU's addressing capabilities. */
		return NULL;

851 852
	parent = domain->pgd;

853
	while (1) {
854 855
		void *tmp_page;

856
		offset = pfn_level_offset(pfn, level);
857
		pte = &parent[offset];
858
		if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
859
			break;
860
		if (level == *target_level)
861 862
			break;

863
		if (!dma_pte_present(pte)) {
864 865
			uint64_t pteval;

866
			tmp_page = alloc_pgtable_page(domain->nid);
867

868
			if (!tmp_page)
869
				return NULL;
870

871
			domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
872
			pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
873
			if (cmpxchg64(&pte->val, 0ULL, pteval))
874 875
				/* Someone else set it while we were thinking; use theirs. */
				free_pgtable_page(tmp_page);
876
			else
877
				domain_flush_cache(domain, pte, sizeof(*pte));
878
		}
879 880 881
		if (level == 1)
			break;

882
		parent = phys_to_virt(dma_pte_addr(pte));
883 884 885
		level--;
	}

886 887 888
	if (!*target_level)
		*target_level = level;

889 890 891
	return pte;
}

892

893
/* return address's pte at specific level */
894 895
static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
					 unsigned long pfn,
896
					 int level, int *large_page)
897 898 899 900 901 902 903
{
	struct dma_pte *parent, *pte = NULL;
	int total = agaw_to_level(domain->agaw);
	int offset;

	parent = domain->pgd;
	while (level <= total) {
904
		offset = pfn_level_offset(pfn, total);
905 906 907 908
		pte = &parent[offset];
		if (level == total)
			return pte;

909 910
		if (!dma_pte_present(pte)) {
			*large_page = total;
911
			break;
912 913
		}

914
		if (dma_pte_superpage(pte)) {
915 916 917 918
			*large_page = total;
			return pte;
		}

919
		parent = phys_to_virt(dma_pte_addr(pte));
920 921 922 923 924 925
		total--;
	}
	return NULL;
}

/* clear last level pte, a tlb flush should be followed */
926
static void dma_pte_clear_range(struct dmar_domain *domain,
927 928
				unsigned long start_pfn,
				unsigned long last_pfn)
929
{
930
	unsigned int large_page = 1;
931
	struct dma_pte *first_pte, *pte;
932

933 934
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
935
	BUG_ON(start_pfn > last_pfn);
936

937
	/* we don't need lock here; nobody else touches the iova range */
938
	do {
939 940
		large_page = 1;
		first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
941
		if (!pte) {
942
			start_pfn = align_to_level(start_pfn + 1, large_page + 1);
943 944
			continue;
		}
945
		do {
946
			dma_clear_pte(pte);
947
			start_pfn += lvl_to_nr_pages(large_page);
948
			pte++;
949 950
		} while (start_pfn <= last_pfn && !first_pte_in_page(pte));

951 952
		domain_flush_cache(domain, first_pte,
				   (void *)pte - (void *)first_pte);
953 954

	} while (start_pfn && start_pfn <= last_pfn);
955 956
}

957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979
static void dma_pte_free_level(struct dmar_domain *domain, int level,
			       struct dma_pte *pte, unsigned long pfn,
			       unsigned long start_pfn, unsigned long last_pfn)
{
	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;
		struct dma_pte *level_pte;

		if (!dma_pte_present(pte) || dma_pte_superpage(pte))
			goto next;

		level_pfn = pfn & level_mask(level - 1);
		level_pte = phys_to_virt(dma_pte_addr(pte));

		if (level > 2)
			dma_pte_free_level(domain, level - 1, level_pte,
					   level_pfn, start_pfn, last_pfn);

		/* If range covers entire pagetable, free it */
		if (!(start_pfn > level_pfn ||
980
		      last_pfn < level_pfn + level_size(level) - 1)) {
981 982 983 984 985 986 987 988 989
			dma_clear_pte(pte);
			domain_flush_cache(domain, pte, sizeof(*pte));
			free_pgtable_page(level_pte);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);
}

990 991
/* free page table pages. last level pte should already be cleared */
static void dma_pte_free_pagetable(struct dmar_domain *domain,
992 993
				   unsigned long start_pfn,
				   unsigned long last_pfn)
994
{
995 996
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
997
	BUG_ON(start_pfn > last_pfn);
998

999 1000
	dma_pte_clear_range(domain, start_pfn, last_pfn);

1001
	/* We don't need lock here; nobody else touches the iova range */
1002 1003
	dma_pte_free_level(domain, agaw_to_level(domain->agaw),
			   domain->pgd, 0, start_pfn, last_pfn);
1004

1005
	/* free pgd */
1006
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1007 1008 1009 1010 1011
		free_pgtable_page(domain->pgd);
		domain->pgd = NULL;
	}
}

1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030
/* When a page at a given level is being unlinked from its parent, we don't
   need to *modify* it at all. All we need to do is make a list of all the
   pages which can be freed just as soon as we've flushed the IOTLB and we
   know the hardware page-walk will no longer touch them.
   The 'pte' argument is the *parent* PTE, pointing to the page that is to
   be freed. */
static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
					    int level, struct dma_pte *pte,
					    struct page *freelist)
{
	struct page *pg;

	pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
	pg->freelist = freelist;
	freelist = pg;

	if (level == 1)
		return freelist;

1031 1032
	pte = page_address(pg);
	do {
1033 1034 1035
		if (dma_pte_present(pte) && !dma_pte_superpage(pte))
			freelist = dma_pte_list_pagetables(domain, level - 1,
							   pte, freelist);
1036 1037
		pte++;
	} while (!first_pte_in_page(pte));
1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099

	return freelist;
}

static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
					struct dma_pte *pte, unsigned long pfn,
					unsigned long start_pfn,
					unsigned long last_pfn,
					struct page *freelist)
{
	struct dma_pte *first_pte = NULL, *last_pte = NULL;

	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;

		if (!dma_pte_present(pte))
			goto next;

		level_pfn = pfn & level_mask(level);

		/* If range covers entire pagetable, free it */
		if (start_pfn <= level_pfn &&
		    last_pfn >= level_pfn + level_size(level) - 1) {
			/* These suborbinate page tables are going away entirely. Don't
			   bother to clear them; we're just going to *free* them. */
			if (level > 1 && !dma_pte_superpage(pte))
				freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);

			dma_clear_pte(pte);
			if (!first_pte)
				first_pte = pte;
			last_pte = pte;
		} else if (level > 1) {
			/* Recurse down into a level that isn't *entirely* obsolete */
			freelist = dma_pte_clear_level(domain, level - 1,
						       phys_to_virt(dma_pte_addr(pte)),
						       level_pfn, start_pfn, last_pfn,
						       freelist);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);

	if (first_pte)
		domain_flush_cache(domain, first_pte,
				   (void *)++last_pte - (void *)first_pte);

	return freelist;
}

/* We can't just free the pages because the IOMMU may still be walking
   the page tables, and may have cached the intermediate levels. The
   pages can only be freed after the IOTLB flush has been done. */
struct page *domain_unmap(struct dmar_domain *domain,
			  unsigned long start_pfn,
			  unsigned long last_pfn)
{
	struct page *freelist = NULL;

1100 1101
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129
	BUG_ON(start_pfn > last_pfn);

	/* we don't need lock here; nobody else touches the iova range */
	freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
				       domain->pgd, 0, start_pfn, last_pfn, NULL);

	/* free pgd */
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
		struct page *pgd_page = virt_to_page(domain->pgd);
		pgd_page->freelist = freelist;
		freelist = pgd_page;

		domain->pgd = NULL;
	}

	return freelist;
}

void dma_free_pagelist(struct page *freelist)
{
	struct page *pg;

	while ((pg = freelist)) {
		freelist = pg->freelist;
		free_pgtable_page(page_address(pg));
	}
}

1130 1131 1132 1133 1134 1135
/* iommu handling */
static int iommu_alloc_root_entry(struct intel_iommu *iommu)
{
	struct root_entry *root;
	unsigned long flags;

1136
	root = (struct root_entry *)alloc_pgtable_page(iommu->node);
1137 1138 1139
	if (!root)
		return -ENOMEM;

F
Fenghua Yu 已提交
1140
	__iommu_flush_cache(iommu, root, ROOT_SIZE);
1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151

	spin_lock_irqsave(&iommu->lock, flags);
	iommu->root_entry = root;
	spin_unlock_irqrestore(&iommu->lock, flags);

	return 0;
}

static void iommu_set_root_entry(struct intel_iommu *iommu)
{
	void *addr;
1152
	u32 sts;
1153 1154 1155 1156
	unsigned long flag;

	addr = iommu->root_entry;

1157
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1158 1159
	dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));

1160
	writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
1161 1162 1163

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1164
		      readl, (sts & DMA_GSTS_RTPS), sts);
1165

1166
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1167 1168 1169 1170 1171 1172 1173
}

static void iommu_flush_write_buffer(struct intel_iommu *iommu)
{
	u32 val;
	unsigned long flag;

1174
	if (!rwbf_quirk && !cap_rwbf(iommu->cap))
1175 1176
		return;

1177
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1178
	writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
1179 1180 1181

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1182
		      readl, (!(val & DMA_GSTS_WBFS)), val);
1183

1184
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1185 1186 1187
}

/* return value determine if we need a write buffer flush */
1188 1189 1190
static void __iommu_flush_context(struct intel_iommu *iommu,
				  u16 did, u16 source_id, u8 function_mask,
				  u64 type)
1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210
{
	u64 val = 0;
	unsigned long flag;

	switch (type) {
	case DMA_CCMD_GLOBAL_INVL:
		val = DMA_CCMD_GLOBAL_INVL;
		break;
	case DMA_CCMD_DOMAIN_INVL:
		val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
		break;
	case DMA_CCMD_DEVICE_INVL:
		val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
			| DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
		break;
	default:
		BUG();
	}
	val |= DMA_CCMD_ICC;

1211
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1212 1213 1214 1215 1216 1217
	dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
		dmar_readq, (!(val & DMA_CCMD_ICC)), val);

1218
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1219 1220 1221
}

/* return value determine if we need a write buffer flush */
1222 1223
static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
				u64 addr, unsigned int size_order, u64 type)
1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238
{
	int tlb_offset = ecap_iotlb_offset(iommu->ecap);
	u64 val = 0, val_iva = 0;
	unsigned long flag;

	switch (type) {
	case DMA_TLB_GLOBAL_FLUSH:
		/* global flush doesn't need set IVA_REG */
		val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
		break;
	case DMA_TLB_DSI_FLUSH:
		val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
		break;
	case DMA_TLB_PSI_FLUSH:
		val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1239
		/* IH bit is passed in as part of address */
1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256
		val_iva = size_order | addr;
		break;
	default:
		BUG();
	}
	/* Note: set drain read/write */
#if 0
	/*
	 * This is probably to be super secure.. Looks like we can
	 * ignore it without any impact.
	 */
	if (cap_read_drain(iommu->cap))
		val |= DMA_TLB_READ_DRAIN;
#endif
	if (cap_write_drain(iommu->cap))
		val |= DMA_TLB_WRITE_DRAIN;

1257
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1258 1259 1260 1261 1262 1263 1264 1265 1266
	/* Note: Only uses first TLB reg currently */
	if (val_iva)
		dmar_writeq(iommu->reg + tlb_offset, val_iva);
	dmar_writeq(iommu->reg + tlb_offset + 8, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, tlb_offset + 8,
		dmar_readq, (!(val & DMA_TLB_IVT)), val);

1267
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1268 1269 1270 1271 1272 1273

	/* check IOTLB invalidation granularity */
	if (DMA_TLB_IAIG(val) == 0)
		printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
	if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
		pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
F
Fenghua Yu 已提交
1274 1275
			(unsigned long long)DMA_TLB_IIRG(type),
			(unsigned long long)DMA_TLB_IAIG(val));
1276 1277
}

1278 1279 1280
static struct device_domain_info *
iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
			 u8 bus, u8 devfn)
Y
Yu Zhao 已提交
1281 1282 1283 1284
{
	int found = 0;
	unsigned long flags;
	struct device_domain_info *info;
1285
	struct pci_dev *pdev;
Y
Yu Zhao 已提交
1286 1287 1288 1289 1290 1291 1292 1293 1294

	if (!ecap_dev_iotlb_support(iommu->ecap))
		return NULL;

	if (!iommu->qi)
		return NULL;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link)
1295 1296
		if (info->iommu == iommu && info->bus == bus &&
		    info->devfn == devfn) {
Y
Yu Zhao 已提交
1297 1298 1299 1300 1301
			found = 1;
			break;
		}
	spin_unlock_irqrestore(&device_domain_lock, flags);

1302
	if (!found || !info->dev || !dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1303 1304
		return NULL;

1305 1306 1307
	pdev = to_pci_dev(info->dev);

	if (!pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS))
Y
Yu Zhao 已提交
1308 1309
		return NULL;

1310
	if (!dmar_find_matched_atsr_unit(pdev))
Y
Yu Zhao 已提交
1311 1312 1313 1314 1315 1316
		return NULL;

	return info;
}

static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1317
{
1318
	if (!info || !dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1319 1320
		return;

1321
	pci_enable_ats(to_pci_dev(info->dev), VTD_PAGE_SHIFT);
Y
Yu Zhao 已提交
1322 1323 1324 1325
}

static void iommu_disable_dev_iotlb(struct device_domain_info *info)
{
1326 1327
	if (!info->dev || !dev_is_pci(info->dev) ||
	    !pci_ats_enabled(to_pci_dev(info->dev)))
Y
Yu Zhao 已提交
1328 1329
		return;

1330
	pci_disable_ats(to_pci_dev(info->dev));
Y
Yu Zhao 已提交
1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
}

static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
				  u64 addr, unsigned mask)
{
	u16 sid, qdep;
	unsigned long flags;
	struct device_domain_info *info;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link) {
1342 1343 1344 1345 1346 1347
		struct pci_dev *pdev;
		if (!info->dev || !dev_is_pci(info->dev))
			continue;

		pdev = to_pci_dev(info->dev);
		if (!pci_ats_enabled(pdev))
Y
Yu Zhao 已提交
1348 1349 1350
			continue;

		sid = info->bus << 8 | info->devfn;
1351
		qdep = pci_ats_queue_depth(pdev);
Y
Yu Zhao 已提交
1352 1353 1354 1355 1356
		qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

1357
static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
1358
				  unsigned long pfn, unsigned int pages, int ih, int map)
1359
{
1360
	unsigned int mask = ilog2(__roundup_pow_of_two(pages));
1361
	uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
1362 1363 1364

	BUG_ON(pages == 0);

1365 1366
	if (ih)
		ih = 1 << 6;
1367
	/*
1368 1369
	 * Fallback to domain selective flush if no PSI support or the size is
	 * too big.
1370 1371 1372
	 * PSI requires page size to be 2 ^ x, and the base address is naturally
	 * aligned to the size
	 */
1373 1374
	if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
		iommu->flush.flush_iotlb(iommu, did, 0, 0,
1375
						DMA_TLB_DSI_FLUSH);
1376
	else
1377
		iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
1378
						DMA_TLB_PSI_FLUSH);
1379 1380

	/*
1381 1382
	 * In caching mode, changes of pages from non-present to present require
	 * flush. However, device IOTLB doesn't need to be flushed in this case.
1383
	 */
1384
	if (!cap_caching_mode(iommu->cap) || !map)
Y
Yu Zhao 已提交
1385
		iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
1386 1387
}

M
mark gross 已提交
1388 1389 1390 1391 1392
static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
{
	u32 pmen;
	unsigned long flags;

1393
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
M
mark gross 已提交
1394 1395 1396 1397 1398 1399 1400 1401
	pmen = readl(iommu->reg + DMAR_PMEN_REG);
	pmen &= ~DMA_PMEN_EPM;
	writel(pmen, iommu->reg + DMAR_PMEN_REG);

	/* wait for the protected region status bit to clear */
	IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
		readl, !(pmen & DMA_PMEN_PRS), pmen);

1402
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
M
mark gross 已提交
1403 1404
}

1405
static void iommu_enable_translation(struct intel_iommu *iommu)
1406 1407 1408 1409
{
	u32 sts;
	unsigned long flags;

1410
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
1411 1412
	iommu->gcmd |= DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1413 1414 1415

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1416
		      readl, (sts & DMA_GSTS_TES), sts);
1417

1418
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
1419 1420
}

1421
static void iommu_disable_translation(struct intel_iommu *iommu)
1422 1423 1424 1425
{
	u32 sts;
	unsigned long flag;

1426
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1427 1428 1429 1430 1431
	iommu->gcmd &= ~DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1432
		      readl, (!(sts & DMA_GSTS_TES)), sts);
1433

1434
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1435 1436
}

1437

1438 1439 1440 1441 1442 1443
static int iommu_init_domains(struct intel_iommu *iommu)
{
	unsigned long ndomains;
	unsigned long nlongs;

	ndomains = cap_ndoms(iommu->cap);
1444 1445
	pr_debug("IOMMU%d: Number of Domains supported <%ld>\n",
		 iommu->seq_id, ndomains);
1446 1447
	nlongs = BITS_TO_LONGS(ndomains);

1448 1449
	spin_lock_init(&iommu->lock);

1450 1451 1452 1453 1454
	/* TBD: there might be 64K domains,
	 * consider other allocation for future chip
	 */
	iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
	if (!iommu->domain_ids) {
1455 1456
		pr_err("IOMMU%d: allocating domain id array failed\n",
		       iommu->seq_id);
1457 1458 1459 1460 1461
		return -ENOMEM;
	}
	iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
			GFP_KERNEL);
	if (!iommu->domains) {
1462 1463 1464 1465
		pr_err("IOMMU%d: allocating domain array failed\n",
		       iommu->seq_id);
		kfree(iommu->domain_ids);
		iommu->domain_ids = NULL;
1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477
		return -ENOMEM;
	}

	/*
	 * if Caching mode is set, then invalid translations are tagged
	 * with domainid 0. Hence we need to pre-allocate it.
	 */
	if (cap_caching_mode(iommu->cap))
		set_bit(0, iommu->domain_ids);
	return 0;
}

1478
static void free_dmar_iommu(struct intel_iommu *iommu)
1479 1480
{
	struct dmar_domain *domain;
1481
	int i;
1482

1483
	if ((iommu->domains) && (iommu->domain_ids)) {
1484
		for_each_set_bit(i, iommu->domain_ids, cap_ndoms(iommu->cap)) {
1485 1486 1487 1488 1489 1490 1491
			/*
			 * Domain id 0 is reserved for invalid translation
			 * if hardware supports caching mode.
			 */
			if (cap_caching_mode(iommu->cap) && i == 0)
				continue;

1492 1493
			domain = iommu->domains[i];
			clear_bit(i, iommu->domain_ids);
1494 1495
			if (domain_detach_iommu(domain, iommu) == 0 &&
			    !domain_type_is_vm(domain))
1496
				domain_exit(domain);
1497
		}
1498 1499 1500 1501 1502 1503 1504
	}

	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);

	kfree(iommu->domains);
	kfree(iommu->domain_ids);
1505 1506
	iommu->domains = NULL;
	iommu->domain_ids = NULL;
1507

W
Weidong Han 已提交
1508 1509
	g_iommus[iommu->seq_id] = NULL;

1510 1511 1512 1513
	/* free context mapping */
	free_context_table(iommu);
}

1514
static struct dmar_domain *alloc_domain(int flags)
1515
{
1516 1517
	/* domain id for virtual machine, it won't be set in context */
	static atomic_t vm_domid = ATOMIC_INIT(0);
1518 1519 1520 1521 1522 1523
	struct dmar_domain *domain;

	domain = alloc_domain_mem();
	if (!domain)
		return NULL;

1524
	memset(domain, 0, sizeof(*domain));
1525
	domain->nid = -1;
1526
	domain->flags = flags;
1527 1528
	spin_lock_init(&domain->iommu_lock);
	INIT_LIST_HEAD(&domain->devices);
1529
	if (flags & DOMAIN_FLAG_VIRTUAL_MACHINE)
1530
		domain->id = atomic_inc_return(&vm_domid);
1531 1532 1533 1534

	return domain;
}

1535 1536
static int __iommu_attach_domain(struct dmar_domain *domain,
				 struct intel_iommu *iommu)
1537 1538 1539 1540
{
	int num;
	unsigned long ndomains;

1541 1542
	ndomains = cap_ndoms(iommu->cap);
	num = find_first_zero_bit(iommu->domain_ids, ndomains);
1543 1544 1545 1546 1547
	if (num < ndomains) {
		set_bit(num, iommu->domain_ids);
		iommu->domains[num] = domain;
	} else {
		num = -ENOSPC;
1548 1549
	}

1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560
	return num;
}

static int iommu_attach_domain(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
	int num;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	num = __iommu_attach_domain(domain, iommu);
1561
	spin_unlock_irqrestore(&iommu->lock, flags);
1562 1563
	if (num < 0)
		pr_err("IOMMU: no free domain ids\n");
1564

1565
	return num;
1566 1567
}

1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581
static int iommu_attach_vm_domain(struct dmar_domain *domain,
				  struct intel_iommu *iommu)
{
	int num;
	unsigned long ndomains;

	ndomains = cap_ndoms(iommu->cap);
	for_each_set_bit(num, iommu->domain_ids, ndomains)
		if (iommu->domains[num] == domain)
			return num;

	return __iommu_attach_domain(domain, iommu);
}

1582 1583
static void iommu_detach_domain(struct dmar_domain *domain,
				struct intel_iommu *iommu)
1584 1585
{
	unsigned long flags;
1586
	int num, ndomains;
1587

1588
	spin_lock_irqsave(&iommu->lock, flags);
1589 1590 1591 1592 1593 1594 1595 1596
	if (domain_type_is_vm_or_si(domain)) {
		ndomains = cap_ndoms(iommu->cap);
		for_each_set_bit(num, iommu->domain_ids, ndomains) {
			if (iommu->domains[num] == domain) {
				clear_bit(num, iommu->domain_ids);
				iommu->domains[num] = NULL;
				break;
			}
1597
		}
1598 1599 1600
	} else {
		clear_bit(domain->id, iommu->domain_ids);
		iommu->domains[domain->id] = NULL;
1601
	}
1602
	spin_unlock_irqrestore(&iommu->lock, flags);
1603 1604
}

1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635
static void domain_attach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
	unsigned long flags;

	spin_lock_irqsave(&domain->iommu_lock, flags);
	if (!test_and_set_bit(iommu->seq_id, domain->iommu_bmp)) {
		domain->iommu_count++;
		if (domain->iommu_count == 1)
			domain->nid = iommu->node;
		domain_update_iommu_cap(domain);
	}
	spin_unlock_irqrestore(&domain->iommu_lock, flags);
}

static int domain_detach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
	unsigned long flags;
	int count = INT_MAX;

	spin_lock_irqsave(&domain->iommu_lock, flags);
	if (test_and_clear_bit(iommu->seq_id, domain->iommu_bmp)) {
		count = --domain->iommu_count;
		domain_update_iommu_cap(domain);
	}
	spin_unlock_irqrestore(&domain->iommu_lock, flags);

	return count;
}

1636
static struct iova_domain reserved_iova_list;
M
Mark Gross 已提交
1637
static struct lock_class_key reserved_rbtree_key;
1638

1639
static int dmar_init_reserved_ranges(void)
1640 1641 1642 1643 1644
{
	struct pci_dev *pdev = NULL;
	struct iova *iova;
	int i;

D
David Miller 已提交
1645
	init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
1646

M
Mark Gross 已提交
1647 1648 1649
	lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
		&reserved_rbtree_key);

1650 1651 1652
	/* IOAPIC ranges shouldn't be accessed by DMA */
	iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
		IOVA_PFN(IOAPIC_RANGE_END));
1653
	if (!iova) {
1654
		printk(KERN_ERR "Reserve IOAPIC range failed\n");
1655 1656
		return -ENODEV;
	}
1657 1658 1659 1660 1661 1662 1663 1664 1665

	/* Reserve all PCI MMIO to avoid peer-to-peer access */
	for_each_pci_dev(pdev) {
		struct resource *r;

		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
			r = &pdev->resource[i];
			if (!r->flags || !(r->flags & IORESOURCE_MEM))
				continue;
1666 1667 1668
			iova = reserve_iova(&reserved_iova_list,
					    IOVA_PFN(r->start),
					    IOVA_PFN(r->end));
1669
			if (!iova) {
1670
				printk(KERN_ERR "Reserve iova failed\n");
1671 1672
				return -ENODEV;
			}
1673 1674
		}
	}
1675
	return 0;
1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702
}

static void domain_reserve_special_ranges(struct dmar_domain *domain)
{
	copy_reserved_iova(&reserved_iova_list, &domain->iovad);
}

static inline int guestwidth_to_adjustwidth(int gaw)
{
	int agaw;
	int r = (gaw - 12) % 9;

	if (r == 0)
		agaw = gaw;
	else
		agaw = gaw + 9 - r;
	if (agaw > 64)
		agaw = 64;
	return agaw;
}

static int domain_init(struct dmar_domain *domain, int guest_width)
{
	struct intel_iommu *iommu;
	int adjust_width, agaw;
	unsigned long sagaw;

D
David Miller 已提交
1703
	init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
1704 1705 1706
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
1707
	iommu = domain_get_iommu(domain);
1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722
	if (guest_width > cap_mgaw(iommu->cap))
		guest_width = cap_mgaw(iommu->cap);
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	agaw = width_to_agaw(adjust_width);
	sagaw = cap_sagaw(iommu->cap);
	if (!test_bit(agaw, &sagaw)) {
		/* hardware doesn't support it, choose a bigger one */
		pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
		agaw = find_next_bit(&sagaw, 5, agaw);
		if (agaw >= 5)
			return -ENODEV;
	}
	domain->agaw = agaw;

W
Weidong Han 已提交
1723 1724 1725 1726 1727
	if (ecap_coherent(iommu->ecap))
		domain->iommu_coherency = 1;
	else
		domain->iommu_coherency = 0;

1728 1729 1730 1731 1732
	if (ecap_sc_support(iommu->ecap))
		domain->iommu_snooping = 1;
	else
		domain->iommu_snooping = 0;

1733 1734 1735 1736 1737
	if (intel_iommu_superpage)
		domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
	else
		domain->iommu_superpage = 0;

1738
	domain->nid = iommu->node;
1739

1740
	/* always allocate the top pgd */
1741
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
1742 1743
	if (!domain->pgd)
		return -ENOMEM;
F
Fenghua Yu 已提交
1744
	__iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
1745 1746 1747 1748 1749
	return 0;
}

static void domain_exit(struct dmar_domain *domain)
{
1750 1751
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
1752
	struct page *freelist = NULL;
1753 1754 1755 1756 1757

	/* Domain 0 is reserved, so dont process it */
	if (!domain)
		return;

1758 1759 1760 1761
	/* Flush any lazy unmaps that may reference this domain */
	if (!intel_iommu_strict)
		flush_unmaps_timeout(0);

1762
	/* remove associated devices */
1763
	domain_remove_dev_info(domain);
1764

1765 1766 1767
	/* destroy iovas */
	put_iova_domain(&domain->iovad);

1768
	freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
1769

1770
	/* clear attached or cached domains */
1771
	rcu_read_lock();
1772
	for_each_active_iommu(iommu, drhd)
1773
		iommu_detach_domain(domain, iommu);
1774
	rcu_read_unlock();
1775

1776 1777
	dma_free_pagelist(freelist);

1778 1779 1780
	free_domain_mem(domain);
}

1781 1782 1783
static int domain_context_mapping_one(struct dmar_domain *domain,
				      struct intel_iommu *iommu,
				      u8 bus, u8 devfn, int translation)
1784 1785 1786
{
	struct context_entry *context;
	unsigned long flags;
1787 1788 1789
	struct dma_pte *pgd;
	int id;
	int agaw;
Y
Yu Zhao 已提交
1790
	struct device_domain_info *info = NULL;
1791 1792 1793

	pr_debug("Set context mapping for %02x:%02x.%d\n",
		bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
F
Fenghua Yu 已提交
1794

1795
	BUG_ON(!domain->pgd);
F
Fenghua Yu 已提交
1796 1797
	BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
	       translation != CONTEXT_TT_MULTI_LEVEL);
W
Weidong Han 已提交
1798

1799 1800 1801 1802
	context = device_to_context_entry(iommu, bus, devfn);
	if (!context)
		return -ENOMEM;
	spin_lock_irqsave(&iommu->lock, flags);
1803
	if (context_present(context)) {
1804 1805 1806 1807
		spin_unlock_irqrestore(&iommu->lock, flags);
		return 0;
	}

1808 1809 1810
	id = domain->id;
	pgd = domain->pgd;

1811
	if (domain_type_is_vm_or_si(domain)) {
1812 1813
		if (domain_type_is_vm(domain)) {
			id = iommu_attach_vm_domain(domain, iommu);
1814
			if (id < 0) {
1815
				spin_unlock_irqrestore(&iommu->lock, flags);
1816
				pr_err("IOMMU: no free domain ids\n");
1817 1818 1819 1820 1821 1822
				return -EFAULT;
			}
		}

		/* Skip top levels of page tables for
		 * iommu which has less agaw than default.
1823
		 * Unnecessary for PT mode.
1824
		 */
1825 1826 1827 1828 1829 1830 1831
		if (translation != CONTEXT_TT_PASS_THROUGH) {
			for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
				pgd = phys_to_virt(dma_pte_addr(pgd));
				if (!dma_pte_present(pgd)) {
					spin_unlock_irqrestore(&iommu->lock, flags);
					return -ENOMEM;
				}
1832 1833 1834 1835 1836
			}
		}
	}

	context_set_domain_id(context, id);
F
Fenghua Yu 已提交
1837

Y
Yu Zhao 已提交
1838
	if (translation != CONTEXT_TT_PASS_THROUGH) {
1839
		info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
Y
Yu Zhao 已提交
1840 1841 1842
		translation = info ? CONTEXT_TT_DEV_IOTLB :
				     CONTEXT_TT_MULTI_LEVEL;
	}
F
Fenghua Yu 已提交
1843 1844 1845 1846
	/*
	 * In pass through mode, AW must be programmed to indicate the largest
	 * AGAW value supported by hardware. And ASR is ignored by hardware.
	 */
Y
Yu Zhao 已提交
1847
	if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
F
Fenghua Yu 已提交
1848
		context_set_address_width(context, iommu->msagaw);
Y
Yu Zhao 已提交
1849 1850 1851 1852
	else {
		context_set_address_root(context, virt_to_phys(pgd));
		context_set_address_width(context, iommu->agaw);
	}
F
Fenghua Yu 已提交
1853 1854

	context_set_translation_type(context, translation);
1855 1856
	context_set_fault_enable(context);
	context_set_present(context);
W
Weidong Han 已提交
1857
	domain_flush_cache(domain, context, sizeof(*context));
1858

1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869
	/*
	 * It's a non-present to present mapping. If hardware doesn't cache
	 * non-present entry we only need to flush the write-buffer. If the
	 * _does_ cache non-present entries, then it does so in the special
	 * domain #0, which we have to flush:
	 */
	if (cap_caching_mode(iommu->cap)) {
		iommu->flush.flush_context(iommu, 0,
					   (((u16)bus) << 8) | devfn,
					   DMA_CCMD_MASK_NOBIT,
					   DMA_CCMD_DEVICE_INVL);
1870
		iommu->flush.flush_iotlb(iommu, id, 0, 0, DMA_TLB_DSI_FLUSH);
1871
	} else {
1872
		iommu_flush_write_buffer(iommu);
1873
	}
Y
Yu Zhao 已提交
1874
	iommu_enable_dev_iotlb(info);
1875
	spin_unlock_irqrestore(&iommu->lock, flags);
1876

1877 1878
	domain_attach_iommu(domain, iommu);

1879 1880 1881
	return 0;
}

1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897
struct domain_context_mapping_data {
	struct dmar_domain *domain;
	struct intel_iommu *iommu;
	int translation;
};

static int domain_context_mapping_cb(struct pci_dev *pdev,
				     u16 alias, void *opaque)
{
	struct domain_context_mapping_data *data = opaque;

	return domain_context_mapping_one(data->domain, data->iommu,
					  PCI_BUS_NUM(alias), alias & 0xff,
					  data->translation);
}

1898
static int
1899 1900
domain_context_mapping(struct dmar_domain *domain, struct device *dev,
		       int translation)
1901
{
1902
	struct intel_iommu *iommu;
1903
	u8 bus, devfn;
1904
	struct domain_context_mapping_data data;
1905

1906
	iommu = device_to_iommu(dev, &bus, &devfn);
1907 1908
	if (!iommu)
		return -ENODEV;
1909

1910 1911
	if (!dev_is_pci(dev))
		return domain_context_mapping_one(domain, iommu, bus, devfn,
F
Fenghua Yu 已提交
1912
						  translation);
1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927

	data.domain = domain;
	data.iommu = iommu;
	data.translation = translation;

	return pci_for_each_dma_alias(to_pci_dev(dev),
				      &domain_context_mapping_cb, &data);
}

static int domain_context_mapped_cb(struct pci_dev *pdev,
				    u16 alias, void *opaque)
{
	struct intel_iommu *iommu = opaque;

	return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
1928 1929
}

1930
static int domain_context_mapped(struct device *dev)
1931
{
W
Weidong Han 已提交
1932
	struct intel_iommu *iommu;
1933
	u8 bus, devfn;
W
Weidong Han 已提交
1934

1935
	iommu = device_to_iommu(dev, &bus, &devfn);
W
Weidong Han 已提交
1936 1937
	if (!iommu)
		return -ENODEV;
1938

1939 1940
	if (!dev_is_pci(dev))
		return device_context_mapped(iommu, bus, devfn);
1941

1942 1943
	return !pci_for_each_dma_alias(to_pci_dev(dev),
				       domain_context_mapped_cb, iommu);
1944 1945
}

1946 1947 1948 1949 1950 1951 1952 1953
/* Returns a number of VTD pages, but aligned to MM page size */
static inline unsigned long aligned_nrpages(unsigned long host_addr,
					    size_t size)
{
	host_addr &= ~PAGE_MASK;
	return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
}

1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981
/* Return largest possible superpage level for a given mapping */
static inline int hardware_largepage_caps(struct dmar_domain *domain,
					  unsigned long iov_pfn,
					  unsigned long phy_pfn,
					  unsigned long pages)
{
	int support, level = 1;
	unsigned long pfnmerge;

	support = domain->iommu_superpage;

	/* To use a large page, the virtual *and* physical addresses
	   must be aligned to 2MiB/1GiB/etc. Lower bits set in either
	   of them will mean we have to use smaller pages. So just
	   merge them and check both at once. */
	pfnmerge = iov_pfn | phy_pfn;

	while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
		pages >>= VTD_STRIDE_SHIFT;
		if (!pages)
			break;
		pfnmerge >>= VTD_STRIDE_SHIFT;
		level++;
		support--;
	}
	return level;
}

1982 1983 1984
static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
			    struct scatterlist *sg, unsigned long phys_pfn,
			    unsigned long nr_pages, int prot)
1985 1986
{
	struct dma_pte *first_pte = NULL, *pte = NULL;
1987 1988
	phys_addr_t uninitialized_var(pteval);
	unsigned long sg_res;
1989 1990
	unsigned int largepage_lvl = 0;
	unsigned long lvl_pages = 0;
1991

1992
	BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
1993 1994 1995 1996 1997 1998

	if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
		return -EINVAL;

	prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;

1999 2000 2001 2002 2003 2004 2005
	if (sg)
		sg_res = 0;
	else {
		sg_res = nr_pages + 1;
		pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
	}

2006
	while (nr_pages > 0) {
2007 2008
		uint64_t tmp;

2009
		if (!sg_res) {
2010
			sg_res = aligned_nrpages(sg->offset, sg->length);
2011 2012 2013
			sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
			sg->dma_length = sg->length;
			pteval = page_to_phys(sg_page(sg)) | prot;
2014
			phys_pfn = pteval >> VTD_PAGE_SHIFT;
2015
		}
2016

2017
		if (!pte) {
2018 2019
			largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);

2020
			first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
2021 2022
			if (!pte)
				return -ENOMEM;
2023
			/* It is large page*/
2024
			if (largepage_lvl > 1) {
2025
				pteval |= DMA_PTE_LARGE_PAGE;
2026 2027 2028 2029 2030 2031
				lvl_pages = lvl_to_nr_pages(largepage_lvl);
				/*
				 * Ensure that old small page tables are
				 * removed to make room for superpage,
				 * if they exist.
				 */
2032
				dma_pte_free_pagetable(domain, iov_pfn,
2033
						       iov_pfn + lvl_pages - 1);
2034
			} else {
2035
				pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
2036
			}
2037

2038 2039 2040 2041
		}
		/* We don't need lock here, nobody else
		 * touches the iova range
		 */
2042
		tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
2043
		if (tmp) {
2044
			static int dumps = 5;
2045 2046
			printk(KERN_CRIT "ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
			       iov_pfn, tmp, (unsigned long long)pteval);
2047 2048 2049 2050 2051 2052
			if (dumps) {
				dumps--;
				debug_dma_dump_mappings(NULL);
			}
			WARN_ON(1);
		}
2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075

		lvl_pages = lvl_to_nr_pages(largepage_lvl);

		BUG_ON(nr_pages < lvl_pages);
		BUG_ON(sg_res < lvl_pages);

		nr_pages -= lvl_pages;
		iov_pfn += lvl_pages;
		phys_pfn += lvl_pages;
		pteval += lvl_pages * VTD_PAGE_SIZE;
		sg_res -= lvl_pages;

		/* If the next PTE would be the first in a new page, then we
		   need to flush the cache on the entries we've just written.
		   And then we'll need to recalculate 'pte', so clear it and
		   let it get set again in the if (!pte) block above.

		   If we're done (!nr_pages) we need to flush the cache too.

		   Also if we've been setting superpages, we may need to
		   recalculate 'pte' and switch back to smaller pages for the
		   end of the mapping, if the trailing size is not enough to
		   use another superpage (i.e. sg_res < lvl_pages). */
2076
		pte++;
2077 2078
		if (!nr_pages || first_pte_in_page(pte) ||
		    (largepage_lvl > 1 && sg_res < lvl_pages)) {
2079 2080 2081 2082
			domain_flush_cache(domain, first_pte,
					   (void *)pte - (void *)first_pte);
			pte = NULL;
		}
2083 2084

		if (!sg_res && nr_pages)
2085 2086 2087 2088 2089
			sg = sg_next(sg);
	}
	return 0;
}

2090 2091 2092
static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				    struct scatterlist *sg, unsigned long nr_pages,
				    int prot)
2093
{
2094 2095
	return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
}
2096

2097 2098 2099 2100 2101
static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				     unsigned long phys_pfn, unsigned long nr_pages,
				     int prot)
{
	return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
2102 2103
}

2104
static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
2105
{
2106 2107
	if (!iommu)
		return;
2108 2109 2110

	clear_context_table(iommu, bus, devfn);
	iommu->flush.flush_context(iommu, 0, 0, 0,
2111
					   DMA_CCMD_GLOBAL_INVL);
2112
	iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
2113 2114
}

2115 2116 2117 2118 2119 2120
static inline void unlink_domain_info(struct device_domain_info *info)
{
	assert_spin_locked(&device_domain_lock);
	list_del(&info->link);
	list_del(&info->global);
	if (info->dev)
2121
		info->dev->archdata.iommu = NULL;
2122 2123
}

2124 2125
static void domain_remove_dev_info(struct dmar_domain *domain)
{
2126
	struct device_domain_info *info, *tmp;
2127
	unsigned long flags;
2128 2129

	spin_lock_irqsave(&device_domain_lock, flags);
2130
	list_for_each_entry_safe(info, tmp, &domain->devices, link) {
2131
		unlink_domain_info(info);
2132 2133
		spin_unlock_irqrestore(&device_domain_lock, flags);

Y
Yu Zhao 已提交
2134
		iommu_disable_dev_iotlb(info);
2135
		iommu_detach_dev(info->iommu, info->bus, info->devfn);
2136

2137
		if (domain_type_is_vm(domain)) {
2138
			iommu_detach_dependent_devices(info->iommu, info->dev);
2139
			domain_detach_iommu(domain, info->iommu);
2140 2141 2142
		}

		free_devinfo_mem(info);
2143 2144 2145 2146 2147 2148 2149
		spin_lock_irqsave(&device_domain_lock, flags);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

/*
 * find_domain
2150
 * Note: we use struct device->archdata.iommu stores the info
2151
 */
2152
static struct dmar_domain *find_domain(struct device *dev)
2153 2154 2155 2156
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
2157
	info = dev->archdata.iommu;
2158 2159 2160 2161 2162
	if (info)
		return info->domain;
	return NULL;
}

2163
static inline struct device_domain_info *
2164 2165 2166 2167 2168
dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
{
	struct device_domain_info *info;

	list_for_each_entry(info, &device_domain_list, global)
2169
		if (info->iommu->segment == segment && info->bus == bus &&
2170
		    info->devfn == devfn)
2171
			return info;
2172 2173 2174 2175

	return NULL;
}

2176
static struct dmar_domain *dmar_insert_dev_info(struct intel_iommu *iommu,
2177
						int bus, int devfn,
2178 2179
						struct device *dev,
						struct dmar_domain *domain)
2180
{
2181
	struct dmar_domain *found = NULL;
2182 2183 2184 2185 2186
	struct device_domain_info *info;
	unsigned long flags;

	info = alloc_devinfo_mem();
	if (!info)
2187
		return NULL;
2188 2189 2190 2191 2192

	info->bus = bus;
	info->devfn = devfn;
	info->dev = dev;
	info->domain = domain;
2193
	info->iommu = iommu;
2194 2195 2196

	spin_lock_irqsave(&device_domain_lock, flags);
	if (dev)
2197
		found = find_domain(dev);
2198 2199
	else {
		struct device_domain_info *info2;
2200
		info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
2201 2202 2203
		if (info2)
			found = info2->domain;
	}
2204 2205 2206
	if (found) {
		spin_unlock_irqrestore(&device_domain_lock, flags);
		free_devinfo_mem(info);
2207 2208
		/* Caller must free the original domain */
		return found;
2209 2210
	}

2211 2212 2213 2214 2215 2216 2217
	list_add(&info->link, &domain->devices);
	list_add(&info->global, &device_domain_list);
	if (dev)
		dev->archdata.iommu = info;
	spin_unlock_irqrestore(&device_domain_lock, flags);

	return domain;
2218 2219
}

2220 2221 2222 2223 2224 2225
static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
{
	*(u16 *)opaque = alias;
	return 0;
}

2226
/* domain is initialized */
2227
static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
2228
{
2229 2230
	struct dmar_domain *domain, *tmp;
	struct intel_iommu *iommu;
2231
	struct device_domain_info *info;
2232
	u16 dma_alias;
2233
	unsigned long flags;
2234
	u8 bus, devfn;
2235

2236
	domain = find_domain(dev);
2237 2238 2239
	if (domain)
		return domain;

2240 2241 2242 2243
	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return NULL;

2244 2245
	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);
2246

2247 2248 2249 2250 2251 2252 2253 2254 2255
		pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);

		spin_lock_irqsave(&device_domain_lock, flags);
		info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
						      PCI_BUS_NUM(dma_alias),
						      dma_alias & 0xff);
		if (info) {
			iommu = info->iommu;
			domain = info->domain;
2256
		}
2257
		spin_unlock_irqrestore(&device_domain_lock, flags);
2258

2259 2260 2261 2262
		/* DMA alias already has a domain, uses it */
		if (info)
			goto found_domain;
	}
2263

2264
	/* Allocate and initialize new domain for the device */
2265
	domain = alloc_domain(0);
2266
	if (!domain)
2267
		return NULL;
2268 2269
	domain->id = iommu_attach_domain(domain, iommu);
	if (domain->id < 0) {
2270
		free_domain_mem(domain);
2271
		return NULL;
2272
	}
2273
	domain_attach_iommu(domain, iommu);
2274 2275 2276
	if (domain_init(domain, gaw)) {
		domain_exit(domain);
		return NULL;
2277
	}
2278

2279 2280 2281 2282 2283 2284 2285 2286 2287 2288
	/* register PCI DMA alias device */
	if (dev_is_pci(dev)) {
		tmp = dmar_insert_dev_info(iommu, PCI_BUS_NUM(dma_alias),
					   dma_alias & 0xff, NULL, domain);

		if (!tmp || tmp != domain) {
			domain_exit(domain);
			domain = tmp;
		}

2289
		if (!domain)
2290
			return NULL;
2291 2292 2293
	}

found_domain:
2294 2295 2296 2297 2298 2299
	tmp = dmar_insert_dev_info(iommu, bus, devfn, dev, domain);

	if (!tmp || tmp != domain) {
		domain_exit(domain);
		domain = tmp;
	}
2300 2301

	return domain;
2302 2303
}

2304
static int iommu_identity_mapping;
2305 2306 2307
#define IDENTMAP_ALL		1
#define IDENTMAP_GFX		2
#define IDENTMAP_AZALIA		4
2308

2309 2310 2311
static int iommu_domain_identity_map(struct dmar_domain *domain,
				     unsigned long long start,
				     unsigned long long end)
2312
{
2313 2314 2315 2316 2317
	unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
	unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;

	if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
			  dma_to_mm_pfn(last_vpfn))) {
2318
		printk(KERN_ERR "IOMMU: reserve iova failed\n");
2319
		return -ENOMEM;
2320 2321
	}

2322 2323
	pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
		 start, end, domain->id);
2324 2325 2326 2327
	/*
	 * RMRR range might have overlap with physical memory range,
	 * clear it first
	 */
2328
	dma_pte_clear_range(domain, first_vpfn, last_vpfn);
2329

2330 2331
	return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
				  last_vpfn - first_vpfn + 1,
2332
				  DMA_PTE_READ|DMA_PTE_WRITE);
2333 2334
}

2335
static int iommu_prepare_identity_map(struct device *dev,
2336 2337 2338 2339 2340 2341
				      unsigned long long start,
				      unsigned long long end)
{
	struct dmar_domain *domain;
	int ret;

2342
	domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2343 2344 2345
	if (!domain)
		return -ENOMEM;

2346 2347 2348 2349 2350 2351
	/* For _hardware_ passthrough, don't bother. But for software
	   passthrough, we do it anyway -- it may indicate a memory
	   range which is reserved in E820, so which didn't get set
	   up to start with in si_domain */
	if (domain == si_domain && hw_pass_through) {
		printk("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2352
		       dev_name(dev), start, end);
2353 2354 2355 2356 2357
		return 0;
	}

	printk(KERN_INFO
	       "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2358
	       dev_name(dev), start, end);
2359
	
2360 2361 2362 2363 2364 2365 2366 2367 2368 2369
	if (end < start) {
		WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
			"BIOS vendor: %s; Ver: %s; Product Version: %s\n",
			dmi_get_system_info(DMI_BIOS_VENDOR),
			dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		ret = -EIO;
		goto error;
	}

2370 2371 2372 2373 2374 2375 2376 2377 2378 2379
	if (end >> agaw_to_width(domain->agaw)) {
		WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     agaw_to_width(domain->agaw),
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		ret = -EIO;
		goto error;
	}
2380

2381
	ret = iommu_domain_identity_map(domain, start, end);
2382 2383 2384 2385
	if (ret)
		goto error;

	/* context entry init */
2386
	ret = domain_context_mapping(domain, dev, CONTEXT_TT_MULTI_LEVEL);
2387 2388 2389 2390 2391 2392
	if (ret)
		goto error;

	return 0;

 error:
2393 2394 2395 2396 2397
	domain_exit(domain);
	return ret;
}

static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
2398
					 struct device *dev)
2399
{
2400
	if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
2401
		return 0;
2402 2403
	return iommu_prepare_identity_map(dev, rmrr->base_address,
					  rmrr->end_address);
2404 2405
}

2406
#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
2407 2408 2409 2410 2411 2412 2413 2414 2415
static inline void iommu_prepare_isa(void)
{
	struct pci_dev *pdev;
	int ret;

	pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
	if (!pdev)
		return;

2416
	printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
2417
	ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
2418 2419

	if (ret)
2420 2421
		printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
		       "floppy might not work\n");
2422

2423
	pci_dev_put(pdev);
2424 2425 2426 2427 2428 2429
}
#else
static inline void iommu_prepare_isa(void)
{
	return;
}
2430
#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
2431

2432
static int md_domain_init(struct dmar_domain *domain, int guest_width);
2433

2434
static int __init si_domain_init(int hw)
2435 2436 2437
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
2438
	int nid, ret = 0;
2439
	bool first = true;
2440

2441
	si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
2442 2443 2444 2445 2446
	if (!si_domain)
		return -EFAULT;

	for_each_active_iommu(iommu, drhd) {
		ret = iommu_attach_domain(si_domain, iommu);
2447
		if (ret < 0) {
2448 2449
			domain_exit(si_domain);
			return -EFAULT;
2450 2451 2452 2453 2454 2455
		} else if (first) {
			si_domain->id = ret;
			first = false;
		} else if (si_domain->id != ret) {
			domain_exit(si_domain);
			return -EFAULT;
2456
		}
2457
		domain_attach_iommu(si_domain, iommu);
2458 2459 2460 2461 2462 2463 2464
	}

	if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
		domain_exit(si_domain);
		return -EFAULT;
	}

2465 2466
	pr_debug("IOMMU: identity mapping domain is domain %d\n",
		 si_domain->id);
2467

2468 2469 2470
	if (hw)
		return 0;

2471
	for_each_online_node(nid) {
2472 2473 2474 2475 2476 2477 2478 2479 2480
		unsigned long start_pfn, end_pfn;
		int i;

		for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
			ret = iommu_domain_identity_map(si_domain,
					PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
			if (ret)
				return ret;
		}
2481 2482
	}

2483 2484 2485
	return 0;
}

2486
static int identity_mapping(struct device *dev)
2487 2488 2489 2490 2491 2492
{
	struct device_domain_info *info;

	if (likely(!iommu_identity_mapping))
		return 0;

2493
	info = dev->archdata.iommu;
2494 2495
	if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
		return (info->domain == si_domain);
2496 2497 2498 2499 2500

	return 0;
}

static int domain_add_dev_info(struct dmar_domain *domain,
2501
			       struct device *dev, int translation)
2502
{
2503
	struct dmar_domain *ndomain;
2504
	struct intel_iommu *iommu;
2505
	u8 bus, devfn;
2506
	int ret;
2507

2508
	iommu = device_to_iommu(dev, &bus, &devfn);
2509 2510 2511
	if (!iommu)
		return -ENODEV;

2512
	ndomain = dmar_insert_dev_info(iommu, bus, devfn, dev, domain);
2513 2514
	if (ndomain != domain)
		return -EBUSY;
2515

2516
	ret = domain_context_mapping(domain, dev, translation);
2517
	if (ret) {
2518
		domain_remove_one_dev_info(domain, dev);
2519 2520 2521
		return ret;
	}

2522 2523 2524
	return 0;
}

2525
static bool device_has_rmrr(struct device *dev)
2526 2527
{
	struct dmar_rmrr_unit *rmrr;
2528
	struct device *tmp;
2529 2530
	int i;

2531
	rcu_read_lock();
2532
	for_each_rmrr_units(rmrr) {
2533 2534 2535 2536 2537 2538
		/*
		 * Return TRUE if this RMRR contains the device that
		 * is passed in.
		 */
		for_each_active_dev_scope(rmrr->devices,
					  rmrr->devices_cnt, i, tmp)
2539
			if (tmp == dev) {
2540
				rcu_read_unlock();
2541
				return true;
2542
			}
2543
	}
2544
	rcu_read_unlock();
2545 2546 2547
	return false;
}

2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580
/*
 * There are a couple cases where we need to restrict the functionality of
 * devices associated with RMRRs.  The first is when evaluating a device for
 * identity mapping because problems exist when devices are moved in and out
 * of domains and their respective RMRR information is lost.  This means that
 * a device with associated RMRRs will never be in a "passthrough" domain.
 * The second is use of the device through the IOMMU API.  This interface
 * expects to have full control of the IOVA space for the device.  We cannot
 * satisfy both the requirement that RMRR access is maintained and have an
 * unencumbered IOVA space.  We also have no ability to quiesce the device's
 * use of the RMRR space or even inform the IOMMU API user of the restriction.
 * We therefore prevent devices associated with an RMRR from participating in
 * the IOMMU API, which eliminates them from device assignment.
 *
 * In both cases we assume that PCI USB devices with RMRRs have them largely
 * for historical reasons and that the RMRR space is not actively used post
 * boot.  This exclusion may change if vendors begin to abuse it.
 */
static bool device_is_rmrr_locked(struct device *dev)
{
	if (!device_has_rmrr(dev))
		return false;

	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);

		if ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
			return false;
	}

	return true;
}

2581
static int iommu_should_identity_map(struct device *dev, int startup)
2582
{
2583

2584 2585
	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);
2586

2587
		if (device_is_rmrr_locked(dev))
2588
			return 0;
2589

2590 2591
		if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
			return 1;
2592

2593 2594
		if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
			return 1;
2595

2596
		if (!(iommu_identity_mapping & IDENTMAP_ALL))
2597
			return 0;
2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621

		/*
		 * We want to start off with all devices in the 1:1 domain, and
		 * take them out later if we find they can't access all of memory.
		 *
		 * However, we can't do this for PCI devices behind bridges,
		 * because all PCI devices behind the same bridge will end up
		 * with the same source-id on their transactions.
		 *
		 * Practically speaking, we can't change things around for these
		 * devices at run-time, because we can't be sure there'll be no
		 * DMA transactions in flight for any of their siblings.
		 *
		 * So PCI devices (unless they're on the root bus) as well as
		 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
		 * the 1:1 domain, just in _case_ one of their siblings turns out
		 * not to be able to map all of memory.
		 */
		if (!pci_is_pcie(pdev)) {
			if (!pci_is_root_bus(pdev->bus))
				return 0;
			if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
				return 0;
		} else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2622
			return 0;
2623 2624 2625 2626
	} else {
		if (device_has_rmrr(dev))
			return 0;
	}
2627

2628
	/*
2629
	 * At boot time, we don't yet know if devices will be 64-bit capable.
2630
	 * Assume that they will — if they turn out not to be, then we can
2631 2632
	 * take them out of the 1:1 domain later.
	 */
2633 2634 2635 2636 2637
	if (!startup) {
		/*
		 * If the device's dma_mask is less than the system's memory
		 * size then this is not a candidate for identity mapping.
		 */
2638
		u64 dma_mask = *dev->dma_mask;
2639

2640 2641 2642
		if (dev->coherent_dma_mask &&
		    dev->coherent_dma_mask < dma_mask)
			dma_mask = dev->coherent_dma_mask;
2643

2644
		return dma_mask >= dma_get_required_mask(dev);
2645
	}
2646 2647 2648 2649

	return 1;
}

2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670
static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
{
	int ret;

	if (!iommu_should_identity_map(dev, 1))
		return 0;

	ret = domain_add_dev_info(si_domain, dev,
				  hw ? CONTEXT_TT_PASS_THROUGH :
				       CONTEXT_TT_MULTI_LEVEL);
	if (!ret)
		pr_info("IOMMU: %s identity mapping for device %s\n",
			hw ? "hardware" : "software", dev_name(dev));
	else if (ret == -ENODEV)
		/* device not associated with an iommu */
		ret = 0;

	return ret;
}


2671
static int __init iommu_prepare_static_identity_mapping(int hw)
2672 2673
{
	struct pci_dev *pdev = NULL;
2674 2675 2676 2677 2678
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	struct device *dev;
	int i;
	int ret = 0;
2679

2680
	ret = si_domain_init(hw);
2681 2682 2683 2684
	if (ret)
		return -EFAULT;

	for_each_pci_dev(pdev) {
2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703
		ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
		if (ret)
			return ret;
	}

	for_each_active_iommu(iommu, drhd)
		for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
			struct acpi_device_physical_node *pn;
			struct acpi_device *adev;

			if (dev->bus != &acpi_bus_type)
				continue;
				
			adev= to_acpi_device(dev);
			mutex_lock(&adev->physical_node_lock);
			list_for_each_entry(pn, &adev->physical_node_list, node) {
				ret = dev_prepare_static_identity_mapping(pn->dev, hw);
				if (ret)
					break;
2704
			}
2705 2706 2707
			mutex_unlock(&adev->physical_node_lock);
			if (ret)
				return ret;
2708
		}
2709 2710 2711 2712

	return 0;
}

2713
static int __init init_dmars(void)
2714 2715 2716
{
	struct dmar_drhd_unit *drhd;
	struct dmar_rmrr_unit *rmrr;
2717
	struct device *dev;
2718
	struct intel_iommu *iommu;
2719
	int i, ret;
2720

2721 2722 2723 2724 2725 2726 2727
	/*
	 * for each drhd
	 *    allocate root
	 *    initialize and program root entry to not present
	 * endfor
	 */
	for_each_drhd_unit(drhd) {
M
mark gross 已提交
2728 2729 2730 2731 2732
		/*
		 * lock not needed as this is only incremented in the single
		 * threaded kernel __init code path all other access are read
		 * only
		 */
2733 2734 2735 2736 2737 2738
		if (g_num_of_iommus < IOMMU_UNITS_SUPPORTED) {
			g_num_of_iommus++;
			continue;
		}
		printk_once(KERN_ERR "intel-iommu: exceeded %d IOMMUs\n",
			  IOMMU_UNITS_SUPPORTED);
M
mark gross 已提交
2739 2740
	}

W
Weidong Han 已提交
2741 2742 2743 2744 2745 2746 2747 2748
	g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
			GFP_KERNEL);
	if (!g_iommus) {
		printk(KERN_ERR "Allocating global iommu array failed\n");
		ret = -ENOMEM;
		goto error;
	}

2749 2750 2751
	deferred_flush = kzalloc(g_num_of_iommus *
		sizeof(struct deferred_flush_tables), GFP_KERNEL);
	if (!deferred_flush) {
M
mark gross 已提交
2752
		ret = -ENOMEM;
2753
		goto free_g_iommus;
M
mark gross 已提交
2754 2755
	}

2756
	for_each_active_iommu(iommu, drhd) {
W
Weidong Han 已提交
2757
		g_iommus[iommu->seq_id] = iommu;
2758

2759 2760
		ret = iommu_init_domains(iommu);
		if (ret)
2761
			goto free_iommu;
2762

2763 2764 2765
		/*
		 * TBD:
		 * we could share the same root & context tables
L
Lucas De Marchi 已提交
2766
		 * among all IOMMU's. Need to Split it later.
2767 2768 2769 2770
		 */
		ret = iommu_alloc_root_entry(iommu);
		if (ret) {
			printk(KERN_ERR "IOMMU: allocate root entry failed\n");
2771
			goto free_iommu;
2772
		}
F
Fenghua Yu 已提交
2773
		if (!ecap_pass_through(iommu->ecap))
2774
			hw_pass_through = 0;
2775 2776
	}

2777 2778 2779
	/*
	 * Start from the sane iommu hardware state.
	 */
2780
	for_each_active_iommu(iommu, drhd) {
2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799
		/*
		 * If the queued invalidation is already initialized by us
		 * (for example, while enabling interrupt-remapping) then
		 * we got the things already rolling from a sane state.
		 */
		if (iommu->qi)
			continue;

		/*
		 * Clear any previous faults.
		 */
		dmar_fault(-1, iommu);
		/*
		 * Disable queued invalidation if supported and already enabled
		 * before OS handover.
		 */
		dmar_disable_qi(iommu);
	}

2800
	for_each_active_iommu(iommu, drhd) {
2801 2802 2803 2804 2805 2806 2807
		if (dmar_enable_qi(iommu)) {
			/*
			 * Queued Invalidate not enabled, use Register Based
			 * Invalidate
			 */
			iommu->flush.flush_context = __iommu_flush_context;
			iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Y
Yinghai Lu 已提交
2808
			printk(KERN_INFO "IOMMU %d 0x%Lx: using Register based "
2809
			       "invalidation\n",
Y
Yinghai Lu 已提交
2810
				iommu->seq_id,
2811
			       (unsigned long long)drhd->reg_base_addr);
2812 2813 2814
		} else {
			iommu->flush.flush_context = qi_flush_context;
			iommu->flush.flush_iotlb = qi_flush_iotlb;
Y
Yinghai Lu 已提交
2815
			printk(KERN_INFO "IOMMU %d 0x%Lx: using Queued "
2816
			       "invalidation\n",
Y
Yinghai Lu 已提交
2817
				iommu->seq_id,
2818
			       (unsigned long long)drhd->reg_base_addr);
2819 2820 2821
		}
	}

2822
	if (iommu_pass_through)
2823 2824
		iommu_identity_mapping |= IDENTMAP_ALL;

2825
#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
2826
	iommu_identity_mapping |= IDENTMAP_GFX;
2827
#endif
2828 2829 2830

	check_tylersburg_isoch();

2831
	/*
2832 2833 2834
	 * If pass through is not set or not enabled, setup context entries for
	 * identity mappings for rmrr, gfx, and isa and may fall back to static
	 * identity mapping if iommu_identity_mapping is set.
2835
	 */
2836 2837
	if (iommu_identity_mapping) {
		ret = iommu_prepare_static_identity_mapping(hw_pass_through);
F
Fenghua Yu 已提交
2838
		if (ret) {
2839
			printk(KERN_CRIT "Failed to setup IOMMU pass-through\n");
2840
			goto free_iommu;
2841 2842 2843
		}
	}
	/*
2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855
	 * For each rmrr
	 *   for each dev attached to rmrr
	 *   do
	 *     locate drhd for dev, alloc domain for dev
	 *     allocate free domain
	 *     allocate page table entries for rmrr
	 *     if context not allocated for bus
	 *           allocate and init context
	 *           set present in root table for this bus
	 *     init context with domain, translation etc
	 *    endfor
	 * endfor
2856
	 */
2857 2858
	printk(KERN_INFO "IOMMU: Setting RMRR:\n");
	for_each_rmrr_units(rmrr) {
2859 2860
		/* some BIOS lists non-exist devices in DMAR table. */
		for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
2861
					  i, dev) {
2862
			ret = iommu_prepare_rmrr_dev(rmrr, dev);
2863 2864 2865
			if (ret)
				printk(KERN_ERR
				       "IOMMU: mapping reserved region failed\n");
2866
		}
F
Fenghua Yu 已提交
2867
	}
2868

2869 2870
	iommu_prepare_isa();

2871 2872 2873 2874 2875 2876 2877
	/*
	 * for each drhd
	 *   enable fault log
	 *   global invalidate context cache
	 *   global invalidate iotlb
	 *   enable translation
	 */
2878
	for_each_iommu(iommu, drhd) {
2879 2880 2881 2882 2883 2884
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
2885
				iommu_disable_protect_mem_regions(iommu);
2886
			continue;
2887
		}
2888 2889 2890

		iommu_flush_write_buffer(iommu);

2891 2892
		ret = dmar_set_interrupt(iommu);
		if (ret)
2893
			goto free_iommu;
2894

2895 2896
		iommu_set_root_entry(iommu);

2897
		iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
2898
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
2899
		iommu_enable_translation(iommu);
2900
		iommu_disable_protect_mem_regions(iommu);
2901 2902 2903
	}

	return 0;
2904 2905

free_iommu:
2906
	for_each_active_iommu(iommu, drhd)
2907
		free_dmar_iommu(iommu);
2908
	kfree(deferred_flush);
2909
free_g_iommus:
W
Weidong Han 已提交
2910
	kfree(g_iommus);
2911
error:
2912 2913 2914
	return ret;
}

2915
/* This takes a number of _MM_ pages, not VTD pages */
2916 2917 2918
static struct iova *intel_alloc_iova(struct device *dev,
				     struct dmar_domain *domain,
				     unsigned long nrpages, uint64_t dma_mask)
2919 2920 2921
{
	struct iova *iova = NULL;

2922 2923 2924 2925
	/* Restrict dma_mask to the width that the iommu can handle */
	dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);

	if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
2926 2927
		/*
		 * First try to allocate an io virtual address in
2928
		 * DMA_BIT_MASK(32) and if that fails then try allocating
J
Joe Perches 已提交
2929
		 * from higher range
2930
		 */
2931 2932 2933 2934 2935 2936 2937 2938
		iova = alloc_iova(&domain->iovad, nrpages,
				  IOVA_PFN(DMA_BIT_MASK(32)), 1);
		if (iova)
			return iova;
	}
	iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
	if (unlikely(!iova)) {
		printk(KERN_ERR "Allocating %ld-page iova for %s failed",
2939
		       nrpages, dev_name(dev));
2940 2941 2942 2943 2944 2945
		return NULL;
	}

	return iova;
}

2946
static struct dmar_domain *__get_valid_domain_for_dev(struct device *dev)
2947 2948 2949 2950
{
	struct dmar_domain *domain;
	int ret;

2951
	domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2952
	if (!domain) {
2953 2954
		printk(KERN_ERR "Allocating domain for %s failed",
		       dev_name(dev));
A
Al Viro 已提交
2955
		return NULL;
2956 2957 2958
	}

	/* make sure context mapping is ok */
2959 2960
	if (unlikely(!domain_context_mapped(dev))) {
		ret = domain_context_mapping(domain, dev, CONTEXT_TT_MULTI_LEVEL);
2961
		if (ret) {
2962 2963
			printk(KERN_ERR "Domain context map for %s failed",
			       dev_name(dev));
A
Al Viro 已提交
2964
			return NULL;
2965
		}
2966 2967
	}

2968 2969 2970
	return domain;
}

2971
static inline struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
2972 2973 2974 2975
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
2976
	info = dev->archdata.iommu;
2977 2978 2979 2980 2981 2982
	if (likely(info))
		return info->domain;

	return __get_valid_domain_for_dev(dev);
}

2983
static int iommu_dummy(struct device *dev)
2984
{
2985
	return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
2986 2987
}

2988
/* Check if the dev needs to go through non-identity map and unmap process.*/
2989
static int iommu_no_mapping(struct device *dev)
2990 2991 2992
{
	int found;

2993
	if (iommu_dummy(dev))
2994 2995
		return 1;

2996
	if (!iommu_identity_mapping)
2997
		return 0;
2998

2999
	found = identity_mapping(dev);
3000
	if (found) {
3001
		if (iommu_should_identity_map(dev, 0))
3002 3003 3004 3005 3006 3007
			return 1;
		else {
			/*
			 * 32 bit DMA is removed from si_domain and fall back
			 * to non-identity mapping.
			 */
3008
			domain_remove_one_dev_info(si_domain, dev);
3009
			printk(KERN_INFO "32bit %s uses non-identity mapping\n",
3010
			       dev_name(dev));
3011 3012 3013 3014 3015 3016 3017
			return 0;
		}
	} else {
		/*
		 * In case of a detached 64 bit DMA device from vm, the device
		 * is put into si_domain for identity mapping.
		 */
3018
		if (iommu_should_identity_map(dev, 0)) {
3019
			int ret;
3020
			ret = domain_add_dev_info(si_domain, dev,
3021 3022 3023
						  hw_pass_through ?
						  CONTEXT_TT_PASS_THROUGH :
						  CONTEXT_TT_MULTI_LEVEL);
3024 3025
			if (!ret) {
				printk(KERN_INFO "64bit %s uses identity mapping\n",
3026
				       dev_name(dev));
3027 3028 3029 3030 3031
				return 1;
			}
		}
	}

3032
	return 0;
3033 3034
}

3035
static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
3036
				     size_t size, int dir, u64 dma_mask)
3037 3038
{
	struct dmar_domain *domain;
F
Fenghua Yu 已提交
3039
	phys_addr_t start_paddr;
3040 3041
	struct iova *iova;
	int prot = 0;
I
Ingo Molnar 已提交
3042
	int ret;
3043
	struct intel_iommu *iommu;
3044
	unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
3045 3046

	BUG_ON(dir == DMA_NONE);
3047

3048
	if (iommu_no_mapping(dev))
I
Ingo Molnar 已提交
3049
		return paddr;
3050

3051
	domain = get_valid_domain_for_dev(dev);
3052 3053 3054
	if (!domain)
		return 0;

3055
	iommu = domain_get_iommu(domain);
3056
	size = aligned_nrpages(paddr, size);
3057

3058
	iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
3059 3060 3061
	if (!iova)
		goto error;

3062 3063 3064 3065 3066
	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3067
			!cap_zlr(iommu->cap))
3068 3069 3070 3071
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;
	/*
I
Ingo Molnar 已提交
3072
	 * paddr - (paddr + size) might be partial page, we should map the whole
3073
	 * page.  Note: if two part of one page are separately mapped, we
I
Ingo Molnar 已提交
3074
	 * might have two guest_addr mapping to the same host paddr, but this
3075 3076
	 * is not a big problem
	 */
3077
	ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
3078
				 mm_to_dma_pfn(paddr_pfn), size, prot);
3079 3080 3081
	if (ret)
		goto error;

3082 3083
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
3084
		iommu_flush_iotlb_psi(iommu, domain->id, mm_to_dma_pfn(iova->pfn_lo), size, 0, 1);
3085
	else
3086
		iommu_flush_write_buffer(iommu);
3087

3088 3089 3090
	start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
	start_paddr += paddr & ~PAGE_MASK;
	return start_paddr;
3091 3092

error:
3093 3094
	if (iova)
		__free_iova(&domain->iovad, iova);
3095
	printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
3096
		dev_name(dev), size, (unsigned long long)paddr, dir);
3097 3098 3099
	return 0;
}

3100 3101 3102 3103
static dma_addr_t intel_map_page(struct device *dev, struct page *page,
				 unsigned long offset, size_t size,
				 enum dma_data_direction dir,
				 struct dma_attrs *attrs)
3104
{
3105
	return __intel_map_single(dev, page_to_phys(page) + offset, size,
3106
				  dir, *dev->dma_mask);
3107 3108
}

M
mark gross 已提交
3109 3110
static void flush_unmaps(void)
{
3111
	int i, j;
M
mark gross 已提交
3112 3113 3114 3115 3116

	timer_on = 0;

	/* just flush them all */
	for (i = 0; i < g_num_of_iommus; i++) {
3117 3118 3119
		struct intel_iommu *iommu = g_iommus[i];
		if (!iommu)
			continue;
3120

3121 3122 3123
		if (!deferred_flush[i].next)
			continue;

3124 3125 3126
		/* In caching mode, global flushes turn emulation expensive */
		if (!cap_caching_mode(iommu->cap))
			iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Y
Yu Zhao 已提交
3127
					 DMA_TLB_GLOBAL_FLUSH);
3128
		for (j = 0; j < deferred_flush[i].next; j++) {
Y
Yu Zhao 已提交
3129 3130
			unsigned long mask;
			struct iova *iova = deferred_flush[i].iova[j];
3131 3132 3133 3134 3135
			struct dmar_domain *domain = deferred_flush[i].domain[j];

			/* On real hardware multiple invalidations are expensive */
			if (cap_caching_mode(iommu->cap))
				iommu_flush_iotlb_psi(iommu, domain->id,
3136
					iova->pfn_lo, iova_size(iova),
3137
					!deferred_flush[i].freelist[j], 0);
3138
			else {
3139
				mask = ilog2(mm_to_dma_pfn(iova_size(iova)));
3140 3141 3142
				iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
						(uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
			}
Y
Yu Zhao 已提交
3143
			__free_iova(&deferred_flush[i].domain[j]->iovad, iova);
3144 3145
			if (deferred_flush[i].freelist[j])
				dma_free_pagelist(deferred_flush[i].freelist[j]);
3146
		}
3147
		deferred_flush[i].next = 0;
M
mark gross 已提交
3148 3149 3150 3151 3152 3153 3154
	}

	list_size = 0;
}

static void flush_unmaps_timeout(unsigned long data)
{
3155 3156 3157
	unsigned long flags;

	spin_lock_irqsave(&async_umap_flush_lock, flags);
M
mark gross 已提交
3158
	flush_unmaps();
3159
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
M
mark gross 已提交
3160 3161
}

3162
static void add_unmap(struct dmar_domain *dom, struct iova *iova, struct page *freelist)
M
mark gross 已提交
3163 3164
{
	unsigned long flags;
3165
	int next, iommu_id;
3166
	struct intel_iommu *iommu;
M
mark gross 已提交
3167 3168

	spin_lock_irqsave(&async_umap_flush_lock, flags);
3169 3170 3171
	if (list_size == HIGH_WATER_MARK)
		flush_unmaps();

3172 3173
	iommu = domain_get_iommu(dom);
	iommu_id = iommu->seq_id;
3174

3175 3176 3177
	next = deferred_flush[iommu_id].next;
	deferred_flush[iommu_id].domain[next] = dom;
	deferred_flush[iommu_id].iova[next] = iova;
3178
	deferred_flush[iommu_id].freelist[next] = freelist;
3179
	deferred_flush[iommu_id].next++;
M
mark gross 已提交
3180 3181 3182 3183 3184 3185 3186 3187 3188

	if (!timer_on) {
		mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
		timer_on = 1;
	}
	list_size++;
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
}

3189
static void intel_unmap(struct device *dev, dma_addr_t dev_addr)
3190
{
3191
	struct dmar_domain *domain;
3192
	unsigned long start_pfn, last_pfn;
3193
	struct iova *iova;
3194
	struct intel_iommu *iommu;
3195
	struct page *freelist;
3196

3197
	if (iommu_no_mapping(dev))
3198
		return;
3199

3200
	domain = find_domain(dev);
3201 3202
	BUG_ON(!domain);

3203 3204
	iommu = domain_get_iommu(domain);

3205
	iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
3206 3207
	if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
		      (unsigned long long)dev_addr))
3208 3209
		return;

3210 3211
	start_pfn = mm_to_dma_pfn(iova->pfn_lo);
	last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
3212

3213
	pr_debug("Device %s unmapping: pfn %lx-%lx\n",
3214
		 dev_name(dev), start_pfn, last_pfn);
3215

3216
	freelist = domain_unmap(domain, start_pfn, last_pfn);
3217

M
mark gross 已提交
3218
	if (intel_iommu_strict) {
3219
		iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
3220
				      last_pfn - start_pfn + 1, !freelist, 0);
M
mark gross 已提交
3221 3222
		/* free iova */
		__free_iova(&domain->iovad, iova);
3223
		dma_free_pagelist(freelist);
M
mark gross 已提交
3224
	} else {
3225
		add_unmap(domain, iova, freelist);
M
mark gross 已提交
3226 3227 3228 3229 3230
		/*
		 * queue up the release of the unmap to save the 1/6th of the
		 * cpu used up by the iotlb flush operation...
		 */
	}
3231 3232
}

3233 3234 3235 3236 3237 3238 3239
static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
			     size_t size, enum dma_data_direction dir,
			     struct dma_attrs *attrs)
{
	intel_unmap(dev, dev_addr);
}

3240
static void *intel_alloc_coherent(struct device *dev, size_t size,
3241 3242
				  dma_addr_t *dma_handle, gfp_t flags,
				  struct dma_attrs *attrs)
3243
{
A
Akinobu Mita 已提交
3244
	struct page *page = NULL;
3245 3246
	int order;

F
Fenghua Yu 已提交
3247
	size = PAGE_ALIGN(size);
3248
	order = get_order(size);
3249

3250
	if (!iommu_no_mapping(dev))
3251
		flags &= ~(GFP_DMA | GFP_DMA32);
3252 3253
	else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
		if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
3254 3255 3256 3257
			flags |= GFP_DMA;
		else
			flags |= GFP_DMA32;
	}
3258

A
Akinobu Mita 已提交
3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272
	if (flags & __GFP_WAIT) {
		unsigned int count = size >> PAGE_SHIFT;

		page = dma_alloc_from_contiguous(dev, count, order);
		if (page && iommu_no_mapping(dev) &&
		    page_to_phys(page) + size > dev->coherent_dma_mask) {
			dma_release_from_contiguous(dev, page, count);
			page = NULL;
		}
	}

	if (!page)
		page = alloc_pages(flags, order);
	if (!page)
3273
		return NULL;
A
Akinobu Mita 已提交
3274
	memset(page_address(page), 0, size);
3275

A
Akinobu Mita 已提交
3276
	*dma_handle = __intel_map_single(dev, page_to_phys(page), size,
3277
					 DMA_BIDIRECTIONAL,
3278
					 dev->coherent_dma_mask);
3279
	if (*dma_handle)
A
Akinobu Mita 已提交
3280 3281 3282 3283
		return page_address(page);
	if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
		__free_pages(page, order);

3284 3285 3286
	return NULL;
}

3287
static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
3288
				dma_addr_t dma_handle, struct dma_attrs *attrs)
3289 3290
{
	int order;
A
Akinobu Mita 已提交
3291
	struct page *page = virt_to_page(vaddr);
3292

F
Fenghua Yu 已提交
3293
	size = PAGE_ALIGN(size);
3294 3295
	order = get_order(size);

3296
	intel_unmap(dev, dma_handle);
A
Akinobu Mita 已提交
3297 3298
	if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
		__free_pages(page, order);
3299 3300
}

3301
static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
3302 3303
			   int nelems, enum dma_data_direction dir,
			   struct dma_attrs *attrs)
3304
{
3305
	intel_unmap(dev, sglist[0].dma_address);
3306 3307 3308
}

static int intel_nontranslate_map_sg(struct device *hddev,
F
FUJITA Tomonori 已提交
3309
	struct scatterlist *sglist, int nelems, int dir)
3310 3311
{
	int i;
F
FUJITA Tomonori 已提交
3312
	struct scatterlist *sg;
3313

F
FUJITA Tomonori 已提交
3314
	for_each_sg(sglist, sg, nelems, i) {
F
FUJITA Tomonori 已提交
3315
		BUG_ON(!sg_page(sg));
3316
		sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
F
FUJITA Tomonori 已提交
3317
		sg->dma_length = sg->length;
3318 3319 3320 3321
	}
	return nelems;
}

3322
static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
3323
			enum dma_data_direction dir, struct dma_attrs *attrs)
3324 3325 3326
{
	int i;
	struct dmar_domain *domain;
3327 3328 3329 3330
	size_t size = 0;
	int prot = 0;
	struct iova *iova = NULL;
	int ret;
F
FUJITA Tomonori 已提交
3331
	struct scatterlist *sg;
3332
	unsigned long start_vpfn;
3333
	struct intel_iommu *iommu;
3334 3335

	BUG_ON(dir == DMA_NONE);
3336 3337
	if (iommu_no_mapping(dev))
		return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
3338

3339
	domain = get_valid_domain_for_dev(dev);
3340 3341 3342
	if (!domain)
		return 0;

3343 3344
	iommu = domain_get_iommu(domain);

3345
	for_each_sg(sglist, sg, nelems, i)
3346
		size += aligned_nrpages(sg->offset, sg->length);
3347

3348 3349
	iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
				*dev->dma_mask);
3350
	if (!iova) {
F
FUJITA Tomonori 已提交
3351
		sglist->dma_length = 0;
3352 3353 3354 3355 3356 3357 3358 3359
		return 0;
	}

	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3360
			!cap_zlr(iommu->cap))
3361 3362 3363 3364
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;

3365
	start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
3366

3367
	ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
3368 3369 3370 3371 3372
	if (unlikely(ret)) {
		dma_pte_free_pagetable(domain, start_vpfn,
				       start_vpfn + size - 1);
		__free_iova(&domain->iovad, iova);
		return 0;
3373 3374
	}

3375 3376
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
3377
		iommu_flush_iotlb_psi(iommu, domain->id, start_vpfn, size, 0, 1);
3378
	else
3379
		iommu_flush_write_buffer(iommu);
3380

3381 3382 3383
	return nelems;
}

3384 3385 3386 3387 3388
static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
{
	return !dma_addr;
}

3389
struct dma_map_ops intel_dma_ops = {
3390 3391
	.alloc = intel_alloc_coherent,
	.free = intel_free_coherent,
3392 3393
	.map_sg = intel_map_sg,
	.unmap_sg = intel_unmap_sg,
3394 3395
	.map_page = intel_map_page,
	.unmap_page = intel_unmap_page,
3396
	.mapping_error = intel_mapping_error,
3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480
};

static inline int iommu_domain_cache_init(void)
{
	int ret = 0;

	iommu_domain_cache = kmem_cache_create("iommu_domain",
					 sizeof(struct dmar_domain),
					 0,
					 SLAB_HWCACHE_ALIGN,

					 NULL);
	if (!iommu_domain_cache) {
		printk(KERN_ERR "Couldn't create iommu_domain cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_devinfo_cache_init(void)
{
	int ret = 0;

	iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
					 sizeof(struct device_domain_info),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_devinfo_cache) {
		printk(KERN_ERR "Couldn't create devinfo cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_iova_cache_init(void)
{
	int ret = 0;

	iommu_iova_cache = kmem_cache_create("iommu_iova",
					 sizeof(struct iova),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_iova_cache) {
		printk(KERN_ERR "Couldn't create iova cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static int __init iommu_init_mempool(void)
{
	int ret;
	ret = iommu_iova_cache_init();
	if (ret)
		return ret;

	ret = iommu_domain_cache_init();
	if (ret)
		goto domain_error;

	ret = iommu_devinfo_cache_init();
	if (!ret)
		return ret;

	kmem_cache_destroy(iommu_domain_cache);
domain_error:
	kmem_cache_destroy(iommu_iova_cache);

	return -ENOMEM;
}

static void __init iommu_exit_mempool(void)
{
	kmem_cache_destroy(iommu_devinfo_cache);
	kmem_cache_destroy(iommu_domain_cache);
	kmem_cache_destroy(iommu_iova_cache);

}

3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508
static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
{
	struct dmar_drhd_unit *drhd;
	u32 vtbar;
	int rc;

	/* We know that this device on this chipset has its own IOMMU.
	 * If we find it under a different IOMMU, then the BIOS is lying
	 * to us. Hope that the IOMMU for this device is actually
	 * disabled, and it needs no translation...
	 */
	rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
	if (rc) {
		/* "can't" happen */
		dev_info(&pdev->dev, "failed to run vt-d quirk\n");
		return;
	}
	vtbar &= 0xffff0000;

	/* we know that the this iommu should be at offset 0xa000 from vtbar */
	drhd = dmar_find_matched_drhd_unit(pdev);
	if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
			    TAINT_FIRMWARE_WORKAROUND,
			    "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
		pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
}
DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);

3509 3510 3511
static void __init init_no_remapping_devices(void)
{
	struct dmar_drhd_unit *drhd;
3512
	struct device *dev;
3513
	int i;
3514 3515 3516

	for_each_drhd_unit(drhd) {
		if (!drhd->include_all) {
3517 3518 3519
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
				break;
3520
			/* ignore DMAR unit if no devices exist */
3521 3522 3523 3524 3525
			if (i == drhd->devices_cnt)
				drhd->ignored = 1;
		}
	}

3526 3527
	for_each_active_drhd_unit(drhd) {
		if (drhd->include_all)
3528 3529
			continue;

3530 3531
		for_each_active_dev_scope(drhd->devices,
					  drhd->devices_cnt, i, dev)
3532
			if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
3533 3534 3535 3536
				break;
		if (i < drhd->devices_cnt)
			continue;

3537 3538 3539 3540 3541 3542
		/* This IOMMU has *only* gfx devices. Either bypass it or
		   set the gfx_mapped flag, as appropriate */
		if (dmar_map_gfx) {
			intel_iommu_gfx_mapped = 1;
		} else {
			drhd->ignored = 1;
3543 3544
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
3545
				dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3546 3547 3548 3549
		}
	}
}

3550 3551 3552 3553 3554 3555 3556 3557 3558 3559
#ifdef CONFIG_SUSPEND
static int init_iommu_hw(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;

	for_each_active_iommu(iommu, drhd)
		if (iommu->qi)
			dmar_reenable_qi(iommu);

3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570
	for_each_iommu(iommu, drhd) {
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
				iommu_disable_protect_mem_regions(iommu);
			continue;
		}
	
3571 3572 3573 3574 3575
		iommu_flush_write_buffer(iommu);

		iommu_set_root_entry(iommu);

		iommu->flush.flush_context(iommu, 0, 0, 0,
3576
					   DMA_CCMD_GLOBAL_INVL);
3577 3578
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
		iommu_enable_translation(iommu);
3579
		iommu_disable_protect_mem_regions(iommu);
3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591
	}

	return 0;
}

static void iommu_flush_all(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;

	for_each_active_iommu(iommu, drhd) {
		iommu->flush.flush_context(iommu, 0, 0, 0,
3592
					   DMA_CCMD_GLOBAL_INVL);
3593
		iommu->flush.flush_iotlb(iommu, 0, 0, 0,
3594
					 DMA_TLB_GLOBAL_FLUSH);
3595 3596 3597
	}
}

3598
static int iommu_suspend(void)
3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	for_each_active_iommu(iommu, drhd) {
		iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
						 GFP_ATOMIC);
		if (!iommu->iommu_state)
			goto nomem;
	}

	iommu_flush_all();

	for_each_active_iommu(iommu, drhd) {
		iommu_disable_translation(iommu);

3616
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
3617 3618 3619 3620 3621 3622 3623 3624 3625 3626

		iommu->iommu_state[SR_DMAR_FECTL_REG] =
			readl(iommu->reg + DMAR_FECTL_REG);
		iommu->iommu_state[SR_DMAR_FEDATA_REG] =
			readl(iommu->reg + DMAR_FEDATA_REG);
		iommu->iommu_state[SR_DMAR_FEADDR_REG] =
			readl(iommu->reg + DMAR_FEADDR_REG);
		iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
			readl(iommu->reg + DMAR_FEUADDR_REG);

3627
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
3628 3629 3630 3631 3632 3633 3634 3635 3636 3637
	}
	return 0;

nomem:
	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);

	return -ENOMEM;
}

3638
static void iommu_resume(void)
3639 3640 3641 3642 3643 3644
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	if (init_iommu_hw()) {
3645 3646 3647 3648
		if (force_on)
			panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
		else
			WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
3649
		return;
3650 3651 3652 3653
	}

	for_each_active_iommu(iommu, drhd) {

3654
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
3655 3656 3657 3658 3659 3660 3661 3662 3663 3664

		writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
			iommu->reg + DMAR_FECTL_REG);
		writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
			iommu->reg + DMAR_FEDATA_REG);
		writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
			iommu->reg + DMAR_FEADDR_REG);
		writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
			iommu->reg + DMAR_FEUADDR_REG);

3665
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
3666 3667 3668 3669 3670 3671
	}

	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);
}

3672
static struct syscore_ops iommu_syscore_ops = {
3673 3674 3675 3676
	.resume		= iommu_resume,
	.suspend	= iommu_suspend,
};

3677
static void __init init_iommu_pm_ops(void)
3678
{
3679
	register_syscore_ops(&iommu_syscore_ops);
3680 3681 3682
}

#else
3683
static inline void init_iommu_pm_ops(void) {}
3684 3685
#endif	/* CONFIG_PM */

3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699

int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header)
{
	struct acpi_dmar_reserved_memory *rmrr;
	struct dmar_rmrr_unit *rmrru;

	rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
	if (!rmrru)
		return -ENOMEM;

	rmrru->hdr = header;
	rmrr = (struct acpi_dmar_reserved_memory *)header;
	rmrru->base_address = rmrr->base_address;
	rmrru->end_address = rmrr->end_address;
3700 3701 3702 3703 3704 3705 3706
	rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				&rmrru->devices_cnt);
	if (rmrru->devices_cnt && rmrru->devices == NULL) {
		kfree(rmrru);
		return -ENOMEM;
	}
3707

3708
	list_add(&rmrru->list, &dmar_rmrr_units);
3709

3710
	return 0;
3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724
}

int __init dmar_parse_one_atsr(struct acpi_dmar_header *hdr)
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = kzalloc(sizeof(*atsru), GFP_KERNEL);
	if (!atsru)
		return -ENOMEM;

	atsru->hdr = hdr;
	atsru->include_all = atsr->flags & 0x1;
3725 3726 3727 3728 3729 3730 3731 3732 3733
	if (!atsru->include_all) {
		atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
				(void *)atsr + atsr->header.length,
				&atsru->devices_cnt);
		if (atsru->devices_cnt && atsru->devices == NULL) {
			kfree(atsru);
			return -ENOMEM;
		}
	}
3734

3735
	list_add_rcu(&atsru->list, &dmar_atsr_units);
3736 3737 3738 3739

	return 0;
}

3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754
static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
{
	dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
	kfree(atsru);
}

static void intel_iommu_free_dmars(void)
{
	struct dmar_rmrr_unit *rmrru, *rmrr_n;
	struct dmar_atsr_unit *atsru, *atsr_n;

	list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
		list_del(&rmrru->list);
		dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
		kfree(rmrru);
3755 3756
	}

3757 3758 3759 3760
	list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
		list_del(&atsru->list);
		intel_iommu_free_atsr(atsru);
	}
3761 3762 3763 3764
}

int dmar_find_matched_atsr_unit(struct pci_dev *dev)
{
3765
	int i, ret = 1;
3766
	struct pci_bus *bus;
3767 3768
	struct pci_dev *bridge = NULL;
	struct device *tmp;
3769 3770 3771 3772 3773
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	dev = pci_physfn(dev);
	for (bus = dev->bus; bus; bus = bus->parent) {
3774
		bridge = bus->self;
3775
		if (!bridge || !pci_is_pcie(bridge) ||
3776
		    pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
3777
			return 0;
3778
		if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
3779 3780
			break;
	}
3781 3782
	if (!bridge)
		return 0;
3783

3784
	rcu_read_lock();
3785 3786 3787 3788 3789
	list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (atsr->segment != pci_domain_nr(dev->bus))
			continue;

3790
		for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
3791
			if (tmp == &bridge->dev)
3792
				goto out;
3793 3794

		if (atsru->include_all)
3795
			goto out;
3796
	}
3797 3798
	ret = 0;
out:
3799
	rcu_read_unlock();
3800

3801
	return ret;
3802 3803
}

3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822
int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
{
	int ret = 0;
	struct dmar_rmrr_unit *rmrru;
	struct dmar_atsr_unit *atsru;
	struct acpi_dmar_atsr *atsr;
	struct acpi_dmar_reserved_memory *rmrr;

	if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
		return 0;

	list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
		rmrr = container_of(rmrru->hdr,
				    struct acpi_dmar_reserved_memory, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				rmrr->segment, rmrru->devices,
				rmrru->devices_cnt);
3823
			if(ret < 0)
3824 3825
				return ret;
		} else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
3826 3827
			dmar_remove_dev_scope(info, rmrr->segment,
				rmrru->devices, rmrru->devices_cnt);
3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854
		}
	}

	list_for_each_entry(atsru, &dmar_atsr_units, list) {
		if (atsru->include_all)
			continue;

		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
					(void *)atsr + atsr->header.length,
					atsr->segment, atsru->devices,
					atsru->devices_cnt);
			if (ret > 0)
				break;
			else if(ret < 0)
				return ret;
		} else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
			if (dmar_remove_dev_scope(info, atsr->segment,
					atsru->devices, atsru->devices_cnt))
				break;
		}
	}

	return 0;
}

F
Fenghua Yu 已提交
3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866
/*
 * Here we only respond to action of unbound device from driver.
 *
 * Added device is not attached to its DMAR domain here yet. That will happen
 * when mapping the device to iova.
 */
static int device_notifier(struct notifier_block *nb,
				  unsigned long action, void *data)
{
	struct device *dev = data;
	struct dmar_domain *domain;

3867
	if (iommu_dummy(dev))
3868 3869
		return 0;

3870
	if (action != BUS_NOTIFY_REMOVED_DEVICE)
3871 3872
		return 0;

3873 3874 3875 3876 3877 3878 3879 3880
	/*
	 * If the device is still attached to a device driver we can't
	 * tear down the domain yet as DMA mappings may still be in use.
	 * Wait for the BUS_NOTIFY_UNBOUND_DRIVER event to do that.
	 */
	if (action == BUS_NOTIFY_DEL_DEVICE && dev->driver != NULL)
		return 0;

3881
	domain = find_domain(dev);
F
Fenghua Yu 已提交
3882 3883 3884
	if (!domain)
		return 0;

3885
	down_read(&dmar_global_lock);
3886
	domain_remove_one_dev_info(domain, dev);
3887
	if (!domain_type_is_vm_or_si(domain) && list_empty(&domain->devices))
3888
		domain_exit(domain);
3889
	up_read(&dmar_global_lock);
3890

F
Fenghua Yu 已提交
3891 3892 3893 3894 3895 3896 3897
	return 0;
}

static struct notifier_block device_nb = {
	.notifier_call = device_notifier,
};

3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923
static int intel_iommu_memory_notifier(struct notifier_block *nb,
				       unsigned long val, void *v)
{
	struct memory_notify *mhp = v;
	unsigned long long start, end;
	unsigned long start_vpfn, last_vpfn;

	switch (val) {
	case MEM_GOING_ONLINE:
		start = mhp->start_pfn << PAGE_SHIFT;
		end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
		if (iommu_domain_identity_map(si_domain, start, end)) {
			pr_warn("dmar: failed to build identity map for [%llx-%llx]\n",
				start, end);
			return NOTIFY_BAD;
		}
		break;

	case MEM_OFFLINE:
	case MEM_CANCEL_ONLINE:
		start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
		last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
		while (start_vpfn <= last_vpfn) {
			struct iova *iova;
			struct dmar_drhd_unit *drhd;
			struct intel_iommu *iommu;
3924
			struct page *freelist;
3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940

			iova = find_iova(&si_domain->iovad, start_vpfn);
			if (iova == NULL) {
				pr_debug("dmar: failed get IOVA for PFN %lx\n",
					 start_vpfn);
				break;
			}

			iova = split_and_remove_iova(&si_domain->iovad, iova,
						     start_vpfn, last_vpfn);
			if (iova == NULL) {
				pr_warn("dmar: failed to split IOVA PFN [%lx-%lx]\n",
					start_vpfn, last_vpfn);
				return NOTIFY_BAD;
			}

3941 3942 3943
			freelist = domain_unmap(si_domain, iova->pfn_lo,
					       iova->pfn_hi);

3944 3945 3946
			rcu_read_lock();
			for_each_active_iommu(iommu, drhd)
				iommu_flush_iotlb_psi(iommu, si_domain->id,
3947
					iova->pfn_lo, iova_size(iova),
3948
					!freelist, 0);
3949
			rcu_read_unlock();
3950
			dma_free_pagelist(freelist);
3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965

			start_vpfn = iova->pfn_hi + 1;
			free_iova_mem(iova);
		}
		break;
	}

	return NOTIFY_OK;
}

static struct notifier_block intel_iommu_memory_nb = {
	.notifier_call = intel_iommu_memory_notifier,
	.priority = 0
};

3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022

static ssize_t intel_iommu_show_version(struct device *dev,
					struct device_attribute *attr,
					char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	u32 ver = readl(iommu->reg + DMAR_VER_REG);
	return sprintf(buf, "%d:%d\n",
		       DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
}
static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);

static ssize_t intel_iommu_show_address(struct device *dev,
					struct device_attribute *attr,
					char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%llx\n", iommu->reg_phys);
}
static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);

static ssize_t intel_iommu_show_cap(struct device *dev,
				    struct device_attribute *attr,
				    char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%llx\n", iommu->cap);
}
static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);

static ssize_t intel_iommu_show_ecap(struct device *dev,
				    struct device_attribute *attr,
				    char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%llx\n", iommu->ecap);
}
static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);

static struct attribute *intel_iommu_attrs[] = {
	&dev_attr_version.attr,
	&dev_attr_address.attr,
	&dev_attr_cap.attr,
	&dev_attr_ecap.attr,
	NULL,
};

static struct attribute_group intel_iommu_group = {
	.name = "intel-iommu",
	.attrs = intel_iommu_attrs,
};

const struct attribute_group *intel_iommu_groups[] = {
	&intel_iommu_group,
	NULL,
};

4023 4024
int __init intel_iommu_init(void)
{
4025
	int ret = -ENODEV;
4026
	struct dmar_drhd_unit *drhd;
4027
	struct intel_iommu *iommu;
4028

4029 4030 4031
	/* VT-d is required for a TXT/tboot launch, so enforce that */
	force_on = tboot_force_iommu();

4032 4033 4034 4035 4036 4037 4038
	if (iommu_init_mempool()) {
		if (force_on)
			panic("tboot: Failed to initialize iommu memory\n");
		return -ENOMEM;
	}

	down_write(&dmar_global_lock);
4039 4040 4041
	if (dmar_table_init()) {
		if (force_on)
			panic("tboot: Failed to initialize DMAR table\n");
4042
		goto out_free_dmar;
4043
	}
4044

4045 4046 4047
	/*
	 * Disable translation if already enabled prior to OS handover.
	 */
4048
	for_each_active_iommu(iommu, drhd)
4049 4050 4051
		if (iommu->gcmd & DMA_GCMD_TE)
			iommu_disable_translation(iommu);

4052
	if (dmar_dev_scope_init() < 0) {
4053 4054
		if (force_on)
			panic("tboot: Failed to initialize DMAR device scope\n");
4055
		goto out_free_dmar;
4056
	}
4057

4058
	if (no_iommu || dmar_disabled)
4059
		goto out_free_dmar;
4060

4061 4062 4063 4064 4065 4066
	if (list_empty(&dmar_rmrr_units))
		printk(KERN_INFO "DMAR: No RMRR found\n");

	if (list_empty(&dmar_atsr_units))
		printk(KERN_INFO "DMAR: No ATSR found\n");

4067 4068 4069
	if (dmar_init_reserved_ranges()) {
		if (force_on)
			panic("tboot: Failed to reserve iommu ranges\n");
4070
		goto out_free_reserved_range;
4071
	}
4072 4073 4074

	init_no_remapping_devices();

4075
	ret = init_dmars();
4076
	if (ret) {
4077 4078
		if (force_on)
			panic("tboot: Failed to initialize DMARs\n");
4079
		printk(KERN_ERR "IOMMU: dmar init failed\n");
4080
		goto out_free_reserved_range;
4081
	}
4082
	up_write(&dmar_global_lock);
4083 4084 4085
	printk(KERN_INFO
	"PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");

M
mark gross 已提交
4086
	init_timer(&unmap_timer);
4087 4088 4089
#ifdef CONFIG_SWIOTLB
	swiotlb = 0;
#endif
4090
	dma_ops = &intel_dma_ops;
F
Fenghua Yu 已提交
4091

4092
	init_iommu_pm_ops();
4093

4094 4095 4096 4097 4098
	for_each_active_iommu(iommu, drhd)
		iommu->iommu_dev = iommu_device_create(NULL, iommu,
						       intel_iommu_groups,
						       iommu->name);

4099
	bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
F
Fenghua Yu 已提交
4100
	bus_register_notifier(&pci_bus_type, &device_nb);
4101 4102
	if (si_domain && !hw_pass_through)
		register_memory_notifier(&intel_iommu_memory_nb);
F
Fenghua Yu 已提交
4103

4104 4105
	intel_iommu_enabled = 1;

4106
	return 0;
4107 4108 4109 4110 4111

out_free_reserved_range:
	put_iova_domain(&reserved_iova_list);
out_free_dmar:
	intel_iommu_free_dmars();
4112 4113
	up_write(&dmar_global_lock);
	iommu_exit_mempool();
4114
	return ret;
4115
}
4116

4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130
static int iommu_detach_dev_cb(struct pci_dev *pdev, u16 alias, void *opaque)
{
	struct intel_iommu *iommu = opaque;

	iommu_detach_dev(iommu, PCI_BUS_NUM(alias), alias & 0xff);
	return 0;
}

/*
 * NB - intel-iommu lacks any sort of reference counting for the users of
 * dependent devices.  If multiple endpoints have intersecting dependent
 * devices, unbinding the driver from any one of them will possibly leave
 * the others unable to operate.
 */
4131
static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
4132
					   struct device *dev)
4133
{
4134
	if (!iommu || !dev || !dev_is_pci(dev))
4135 4136
		return;

4137
	pci_for_each_dma_alias(to_pci_dev(dev), &iommu_detach_dev_cb, iommu);
4138 4139
}

4140
static void domain_remove_one_dev_info(struct dmar_domain *domain,
4141
				       struct device *dev)
4142
{
4143
	struct device_domain_info *info, *tmp;
4144 4145 4146
	struct intel_iommu *iommu;
	unsigned long flags;
	int found = 0;
4147
	u8 bus, devfn;
4148

4149
	iommu = device_to_iommu(dev, &bus, &devfn);
4150 4151 4152 4153
	if (!iommu)
		return;

	spin_lock_irqsave(&device_domain_lock, flags);
4154
	list_for_each_entry_safe(info, tmp, &domain->devices, link) {
4155 4156
		if (info->iommu == iommu && info->bus == bus &&
		    info->devfn == devfn) {
4157
			unlink_domain_info(info);
4158 4159
			spin_unlock_irqrestore(&device_domain_lock, flags);

Y
Yu Zhao 已提交
4160
			iommu_disable_dev_iotlb(info);
4161
			iommu_detach_dev(iommu, info->bus, info->devfn);
4162
			iommu_detach_dependent_devices(iommu, dev);
4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176
			free_devinfo_mem(info);

			spin_lock_irqsave(&device_domain_lock, flags);

			if (found)
				break;
			else
				continue;
		}

		/* if there is no other devices under the same iommu
		 * owned by this domain, clear this iommu in iommu_bmp
		 * update iommu count and coherency
		 */
4177
		if (info->iommu == iommu)
4178 4179 4180
			found = 1;
	}

4181 4182
	spin_unlock_irqrestore(&device_domain_lock, flags);

4183
	if (found == 0) {
4184 4185 4186
		domain_detach_iommu(domain, iommu);
		if (!domain_type_is_vm_or_si(domain))
			iommu_detach_domain(domain, iommu);
4187 4188 4189
	}
}

4190
static int md_domain_init(struct dmar_domain *domain, int guest_width)
4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202
{
	int adjust_width;

	init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	domain->agaw = width_to_agaw(adjust_width);

	domain->iommu_coherency = 0;
4203
	domain->iommu_snooping = 0;
4204
	domain->iommu_superpage = 0;
4205
	domain->max_addr = 0;
4206 4207

	/* always allocate the top pgd */
4208
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
4209 4210 4211 4212 4213 4214
	if (!domain->pgd)
		return -ENOMEM;
	domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
	return 0;
}

4215
static int intel_iommu_domain_init(struct iommu_domain *domain)
K
Kay, Allen M 已提交
4216
{
4217
	struct dmar_domain *dmar_domain;
K
Kay, Allen M 已提交
4218

4219
	dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
4220
	if (!dmar_domain) {
K
Kay, Allen M 已提交
4221
		printk(KERN_ERR
4222 4223
			"intel_iommu_domain_init: dmar_domain == NULL\n");
		return -ENOMEM;
K
Kay, Allen M 已提交
4224
	}
4225
	if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
K
Kay, Allen M 已提交
4226
		printk(KERN_ERR
4227
			"intel_iommu_domain_init() failed\n");
4228
		domain_exit(dmar_domain);
4229
		return -ENOMEM;
K
Kay, Allen M 已提交
4230
	}
4231
	domain_update_iommu_cap(dmar_domain);
4232
	domain->priv = dmar_domain;
4233

4234 4235 4236 4237
	domain->geometry.aperture_start = 0;
	domain->geometry.aperture_end   = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
	domain->geometry.force_aperture = true;

4238
	return 0;
K
Kay, Allen M 已提交
4239 4240
}

4241
static void intel_iommu_domain_destroy(struct iommu_domain *domain)
K
Kay, Allen M 已提交
4242
{
4243 4244 4245
	struct dmar_domain *dmar_domain = domain->priv;

	domain->priv = NULL;
4246
	domain_exit(dmar_domain);
K
Kay, Allen M 已提交
4247 4248
}

4249 4250
static int intel_iommu_attach_device(struct iommu_domain *domain,
				     struct device *dev)
K
Kay, Allen M 已提交
4251
{
4252
	struct dmar_domain *dmar_domain = domain->priv;
4253 4254
	struct intel_iommu *iommu;
	int addr_width;
4255
	u8 bus, devfn;
4256

4257 4258 4259 4260 4261
	if (device_is_rmrr_locked(dev)) {
		dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement.  Contact your platform vendor.\n");
		return -EPERM;
	}

4262 4263
	/* normally dev is not mapped */
	if (unlikely(domain_context_mapped(dev))) {
4264 4265
		struct dmar_domain *old_domain;

4266
		old_domain = find_domain(dev);
4267
		if (old_domain) {
4268
			if (domain_type_is_vm_or_si(dmar_domain))
4269
				domain_remove_one_dev_info(old_domain, dev);
4270 4271 4272 4273 4274
			else
				domain_remove_dev_info(old_domain);
		}
	}

4275
	iommu = device_to_iommu(dev, &bus, &devfn);
4276 4277 4278 4279 4280
	if (!iommu)
		return -ENODEV;

	/* check if this iommu agaw is sufficient for max mapped address */
	addr_width = agaw_to_width(iommu->agaw);
4281 4282 4283 4284 4285
	if (addr_width > cap_mgaw(iommu->cap))
		addr_width = cap_mgaw(iommu->cap);

	if (dmar_domain->max_addr > (1LL << addr_width)) {
		printk(KERN_ERR "%s: iommu width (%d) is not "
4286
		       "sufficient for the mapped address (%llx)\n",
4287
		       __func__, addr_width, dmar_domain->max_addr);
4288 4289
		return -EFAULT;
	}
4290 4291 4292 4293 4294 4295 4296 4297 4298 4299
	dmar_domain->gaw = addr_width;

	/*
	 * Knock out extra levels of page tables if necessary
	 */
	while (iommu->agaw < dmar_domain->agaw) {
		struct dma_pte *pte;

		pte = dmar_domain->pgd;
		if (dma_pte_present(pte)) {
4300 4301
			dmar_domain->pgd = (struct dma_pte *)
				phys_to_virt(dma_pte_addr(pte));
4302
			free_pgtable_page(pte);
4303 4304 4305
		}
		dmar_domain->agaw--;
	}
4306

4307
	return domain_add_dev_info(dmar_domain, dev, CONTEXT_TT_MULTI_LEVEL);
K
Kay, Allen M 已提交
4308 4309
}

4310 4311
static void intel_iommu_detach_device(struct iommu_domain *domain,
				      struct device *dev)
K
Kay, Allen M 已提交
4312
{
4313 4314
	struct dmar_domain *dmar_domain = domain->priv;

4315
	domain_remove_one_dev_info(dmar_domain, dev);
4316
}
4317

4318 4319
static int intel_iommu_map(struct iommu_domain *domain,
			   unsigned long iova, phys_addr_t hpa,
4320
			   size_t size, int iommu_prot)
4321
{
4322
	struct dmar_domain *dmar_domain = domain->priv;
4323
	u64 max_addr;
4324
	int prot = 0;
4325
	int ret;
4326

4327 4328 4329 4330
	if (iommu_prot & IOMMU_READ)
		prot |= DMA_PTE_READ;
	if (iommu_prot & IOMMU_WRITE)
		prot |= DMA_PTE_WRITE;
4331 4332
	if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
		prot |= DMA_PTE_SNP;
4333

4334
	max_addr = iova + size;
4335
	if (dmar_domain->max_addr < max_addr) {
4336 4337 4338
		u64 end;

		/* check if minimum agaw is sufficient for mapped address */
4339
		end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
4340
		if (end < max_addr) {
4341
			printk(KERN_ERR "%s: iommu width (%d) is not "
4342
			       "sufficient for the mapped address (%llx)\n",
4343
			       __func__, dmar_domain->gaw, max_addr);
4344 4345
			return -EFAULT;
		}
4346
		dmar_domain->max_addr = max_addr;
4347
	}
4348 4349
	/* Round up size to next multiple of PAGE_SIZE, if it and
	   the low bits of hpa would take us onto the next page */
4350
	size = aligned_nrpages(hpa, size);
4351 4352
	ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
				 hpa >> VTD_PAGE_SHIFT, size, prot);
4353
	return ret;
K
Kay, Allen M 已提交
4354 4355
}

4356
static size_t intel_iommu_unmap(struct iommu_domain *domain,
4357
				unsigned long iova, size_t size)
K
Kay, Allen M 已提交
4358
{
4359
	struct dmar_domain *dmar_domain = domain->priv;
4360 4361 4362 4363 4364
	struct page *freelist = NULL;
	struct intel_iommu *iommu;
	unsigned long start_pfn, last_pfn;
	unsigned int npages;
	int iommu_id, num, ndomains, level = 0;
4365 4366 4367 4368 4369 4370 4371 4372

	/* Cope with horrid API which requires us to unmap more than the
	   size argument if it happens to be a large-page mapping. */
	if (!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level))
		BUG();

	if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
		size = VTD_PAGE_SIZE << level_to_offset_bits(level);
4373

4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396
	start_pfn = iova >> VTD_PAGE_SHIFT;
	last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;

	freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);

	npages = last_pfn - start_pfn + 1;

	for_each_set_bit(iommu_id, dmar_domain->iommu_bmp, g_num_of_iommus) {
               iommu = g_iommus[iommu_id];

               /*
                * find bit position of dmar_domain
                */
               ndomains = cap_ndoms(iommu->cap);
               for_each_set_bit(num, iommu->domain_ids, ndomains) {
                       if (iommu->domains[num] == dmar_domain)
                               iommu_flush_iotlb_psi(iommu, num, start_pfn,
						     npages, !freelist, 0);
	       }

	}

	dma_free_pagelist(freelist);
4397

4398 4399
	if (dmar_domain->max_addr == iova + size)
		dmar_domain->max_addr = iova;
4400

4401
	return size;
K
Kay, Allen M 已提交
4402 4403
}

4404
static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
4405
					    dma_addr_t iova)
K
Kay, Allen M 已提交
4406
{
4407
	struct dmar_domain *dmar_domain = domain->priv;
K
Kay, Allen M 已提交
4408
	struct dma_pte *pte;
4409
	int level = 0;
4410
	u64 phys = 0;
K
Kay, Allen M 已提交
4411

4412
	pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
K
Kay, Allen M 已提交
4413
	if (pte)
4414
		phys = dma_pte_addr(pte);
K
Kay, Allen M 已提交
4415

4416
	return phys;
K
Kay, Allen M 已提交
4417
}
4418

4419
static bool intel_iommu_capable(enum iommu_cap cap)
S
Sheng Yang 已提交
4420 4421
{
	if (cap == IOMMU_CAP_CACHE_COHERENCY)
4422
		return domain_update_iommu_snooping(NULL) == 1;
4423
	if (cap == IOMMU_CAP_INTR_REMAP)
4424
		return irq_remapping_enabled == 1;
S
Sheng Yang 已提交
4425

4426
	return false;
S
Sheng Yang 已提交
4427 4428
}

4429 4430
static int intel_iommu_add_device(struct device *dev)
{
4431
	struct intel_iommu *iommu;
4432
	struct iommu_group *group;
4433
	u8 bus, devfn;
4434

4435 4436
	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
4437 4438
		return -ENODEV;

4439
	iommu_device_link(iommu->iommu_dev, dev);
4440

4441
	group = iommu_group_get_for_dev(dev);
4442

4443 4444
	if (IS_ERR(group))
		return PTR_ERR(group);
4445

4446
	iommu_group_put(group);
4447
	return 0;
4448
}
4449

4450 4451
static void intel_iommu_remove_device(struct device *dev)
{
4452 4453 4454 4455 4456 4457 4458
	struct intel_iommu *iommu;
	u8 bus, devfn;

	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return;

4459
	iommu_group_remove_device(dev);
4460 4461

	iommu_device_unlink(iommu->iommu_dev, dev);
4462 4463
}

4464
static const struct iommu_ops intel_iommu_ops = {
4465
	.capable	= intel_iommu_capable,
4466 4467 4468 4469
	.domain_init	= intel_iommu_domain_init,
	.domain_destroy = intel_iommu_domain_destroy,
	.attach_dev	= intel_iommu_attach_device,
	.detach_dev	= intel_iommu_detach_device,
4470 4471
	.map		= intel_iommu_map,
	.unmap		= intel_iommu_unmap,
4472
	.iova_to_phys	= intel_iommu_iova_to_phys,
4473 4474
	.add_device	= intel_iommu_add_device,
	.remove_device	= intel_iommu_remove_device,
4475
	.pgsize_bitmap	= INTEL_IOMMU_PGSIZES,
4476
};
4477

4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492
static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
{
	/* G4x/GM45 integrated gfx dmar support is totally busted. */
	printk(KERN_INFO "DMAR: Disabling IOMMU for graphics on this chipset\n");
	dmar_map_gfx = 0;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);

4493
static void quirk_iommu_rwbf(struct pci_dev *dev)
4494 4495 4496
{
	/*
	 * Mobile 4 Series Chipset neglects to set RWBF capability,
4497
	 * but needs it. Same seems to hold for the desktop versions.
4498 4499 4500 4501 4502 4503
	 */
	printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
	rwbf_quirk = 1;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
4504 4505 4506 4507 4508 4509
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
4510

4511 4512 4513 4514 4515 4516 4517 4518 4519 4520
#define GGC 0x52
#define GGC_MEMORY_SIZE_MASK	(0xf << 8)
#define GGC_MEMORY_SIZE_NONE	(0x0 << 8)
#define GGC_MEMORY_SIZE_1M	(0x1 << 8)
#define GGC_MEMORY_SIZE_2M	(0x3 << 8)
#define GGC_MEMORY_VT_ENABLED	(0x8 << 8)
#define GGC_MEMORY_SIZE_2M_VT	(0x9 << 8)
#define GGC_MEMORY_SIZE_3M_VT	(0xa << 8)
#define GGC_MEMORY_SIZE_4M_VT	(0xb << 8)

4521
static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
4522 4523 4524
{
	unsigned short ggc;

4525
	if (pci_read_config_word(dev, GGC, &ggc))
4526 4527
		return;

4528
	if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
4529 4530
		printk(KERN_INFO "DMAR: BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
		dmar_map_gfx = 0;
4531 4532 4533 4534 4535
	} else if (dmar_map_gfx) {
		/* we have to ensure the gfx device is idle before we flush */
		printk(KERN_INFO "DMAR: Disabling batched IOTLB flush on Ironlake\n");
		intel_iommu_strict = 1;
       }
4536 4537 4538 4539 4540 4541
}
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);

4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598
/* On Tylersburg chipsets, some BIOSes have been known to enable the
   ISOCH DMAR unit for the Azalia sound device, but not give it any
   TLB entries, which causes it to deadlock. Check for that.  We do
   this in a function called from init_dmars(), instead of in a PCI
   quirk, because we don't want to print the obnoxious "BIOS broken"
   message if VT-d is actually disabled.
*/
static void __init check_tylersburg_isoch(void)
{
	struct pci_dev *pdev;
	uint32_t vtisochctrl;

	/* If there's no Azalia in the system anyway, forget it. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
	if (!pdev)
		return;
	pci_dev_put(pdev);

	/* System Management Registers. Might be hidden, in which case
	   we can't do the sanity check. But that's OK, because the
	   known-broken BIOSes _don't_ actually hide it, so far. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
	if (!pdev)
		return;

	if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
		pci_dev_put(pdev);
		return;
	}

	pci_dev_put(pdev);

	/* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
	if (vtisochctrl & 1)
		return;

	/* Drop all bits other than the number of TLB entries */
	vtisochctrl &= 0x1c;

	/* If we have the recommended number of TLB entries (16), fine. */
	if (vtisochctrl == 0x10)
		return;

	/* Zero TLB entries? You get to ride the short bus to school. */
	if (!vtisochctrl) {
		WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		iommu_identity_mapping |= IDENTMAP_AZALIA;
		return;
	}
	
	printk(KERN_WARNING "DMAR: Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
	       vtisochctrl);
}