intel-iommu.c 115.4 KB
Newer Older
1
/*
2
 * Copyright © 2006-2014 Intel Corporation.
3 4 5 6 7 8 9 10 11 12
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
13 14 15 16 17
 * Authors: David Woodhouse <dwmw2@infradead.org>,
 *          Ashok Raj <ashok.raj@intel.com>,
 *          Shaohua Li <shaohua.li@intel.com>,
 *          Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
 *          Fenghua Yu <fenghua.yu@intel.com>
18 19 20 21
 */

#include <linux/init.h>
#include <linux/bitmap.h>
M
mark gross 已提交
22
#include <linux/debugfs.h>
23
#include <linux/export.h>
24 25 26 27 28 29 30 31
#include <linux/slab.h>
#include <linux/irq.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
#include <linux/pci.h>
#include <linux/dmar.h>
#include <linux/dma-mapping.h>
#include <linux/mempool.h>
32
#include <linux/memory.h>
M
mark gross 已提交
33
#include <linux/timer.h>
K
Kay, Allen M 已提交
34
#include <linux/iova.h>
35
#include <linux/iommu.h>
K
Kay, Allen M 已提交
36
#include <linux/intel-iommu.h>
37
#include <linux/syscore_ops.h>
38
#include <linux/tboot.h>
39
#include <linux/dmi.h>
40
#include <linux/pci-ats.h>
T
Tejun Heo 已提交
41
#include <linux/memblock.h>
42
#include <asm/irq_remapping.h>
43
#include <asm/cacheflush.h>
44
#include <asm/iommu.h>
45

46
#include "irq_remapping.h"
47
#include "pci.h"
48

F
Fenghua Yu 已提交
49 50 51
#define ROOT_SIZE		VTD_PAGE_SIZE
#define CONTEXT_SIZE		VTD_PAGE_SIZE

52 53
#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
54
#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
55 56 57 58 59 60 61

#define IOAPIC_RANGE_START	(0xfee00000)
#define IOAPIC_RANGE_END	(0xfeefffff)
#define IOVA_START_ADDR		(0x1000)

#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48

F
Fenghua Yu 已提交
62
#define MAX_AGAW_WIDTH 64
63
#define MAX_AGAW_PFN_WIDTH	(MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
F
Fenghua Yu 已提交
64

65 66 67 68 69 70 71 72
#define __DOMAIN_MAX_PFN(gaw)  ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)

/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
   to match. That way, we can use 'unsigned long' for PFNs with impunity. */
#define DOMAIN_MAX_PFN(gaw)	((unsigned long) min_t(uint64_t, \
				__DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
#define DOMAIN_MAX_ADDR(gaw)	(((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
73

74
#define IOVA_PFN(addr)		((addr) >> PAGE_SHIFT)
75
#define DMA_32BIT_PFN		IOVA_PFN(DMA_BIT_MASK(32))
76
#define DMA_64BIT_PFN		IOVA_PFN(DMA_BIT_MASK(64))
M
mark gross 已提交
77

78 79 80 81
/* page table handling */
#define LEVEL_STRIDE		(9)
#define LEVEL_MASK		(((u64)1 << LEVEL_STRIDE) - 1)

82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99
/*
 * This bitmap is used to advertise the page sizes our hardware support
 * to the IOMMU core, which will then use this information to split
 * physically contiguous memory regions it is mapping into page sizes
 * that we support.
 *
 * Traditionally the IOMMU core just handed us the mappings directly,
 * after making sure the size is an order of a 4KiB page and that the
 * mapping has natural alignment.
 *
 * To retain this behavior, we currently advertise that we support
 * all page sizes that are an order of 4KiB.
 *
 * If at some point we'd like to utilize the IOMMU core's new behavior,
 * we could change this to advertise the real page sizes we support.
 */
#define INTEL_IOMMU_PGSIZES	(~0xFFFUL)

100 101 102 103 104 105 106
static inline int agaw_to_level(int agaw)
{
	return agaw + 2;
}

static inline int agaw_to_width(int agaw)
{
107
	return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
108 109 110 111
}

static inline int width_to_agaw(int width)
{
112
	return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138
}

static inline unsigned int level_to_offset_bits(int level)
{
	return (level - 1) * LEVEL_STRIDE;
}

static inline int pfn_level_offset(unsigned long pfn, int level)
{
	return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
}

static inline unsigned long level_mask(int level)
{
	return -1UL << level_to_offset_bits(level);
}

static inline unsigned long level_size(int level)
{
	return 1UL << level_to_offset_bits(level);
}

static inline unsigned long align_to_level(unsigned long pfn, int level)
{
	return (pfn + level_size(level) - 1) & level_mask(level);
}
139

140 141
static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
{
142
	return  1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
143 144
}

145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
   are never going to work. */
static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
{
	return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
}

static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
{
	return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
}
static inline unsigned long page_to_dma_pfn(struct page *pg)
{
	return mm_to_dma_pfn(page_to_pfn(pg));
}
static inline unsigned long virt_to_dma_pfn(void *p)
{
	return page_to_dma_pfn(virt_to_page(p));
}

W
Weidong Han 已提交
165 166 167
/* global iommu list, set NULL for ignored DMAR units */
static struct intel_iommu **g_iommus;

168
static void __init check_tylersburg_isoch(void);
169 170
static int rwbf_quirk;

171 172 173 174 175 176
/*
 * set to 1 to panic kernel if can't successfully enable VT-d
 * (used when kernel is launched w/ TXT)
 */
static int force_on = 0;

177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209
/*
 * 0: Present
 * 1-11: Reserved
 * 12-63: Context Ptr (12 - (haw-1))
 * 64-127: Reserved
 */
struct root_entry {
	u64	val;
	u64	rsvd1;
};
#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
static inline bool root_present(struct root_entry *root)
{
	return (root->val & 1);
}
static inline void set_root_present(struct root_entry *root)
{
	root->val |= 1;
}
static inline void set_root_value(struct root_entry *root, unsigned long value)
{
	root->val |= value & VTD_PAGE_MASK;
}

static inline struct context_entry *
get_context_addr_from_root(struct root_entry *root)
{
	return (struct context_entry *)
		(root_present(root)?phys_to_virt(
		root->val & VTD_PAGE_MASK) :
		NULL);
}

210 211 212 213 214 215 216 217 218 219 220 221 222 223 224
/*
 * low 64 bits:
 * 0: present
 * 1: fault processing disable
 * 2-3: translation type
 * 12-63: address space root
 * high 64 bits:
 * 0-2: address width
 * 3-6: aval
 * 8-23: domain id
 */
struct context_entry {
	u64 lo;
	u64 hi;
};
225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269

static inline bool context_present(struct context_entry *context)
{
	return (context->lo & 1);
}
static inline void context_set_present(struct context_entry *context)
{
	context->lo |= 1;
}

static inline void context_set_fault_enable(struct context_entry *context)
{
	context->lo &= (((u64)-1) << 2) | 1;
}

static inline void context_set_translation_type(struct context_entry *context,
						unsigned long value)
{
	context->lo &= (((u64)-1) << 4) | 3;
	context->lo |= (value & 3) << 2;
}

static inline void context_set_address_root(struct context_entry *context,
					    unsigned long value)
{
	context->lo |= value & VTD_PAGE_MASK;
}

static inline void context_set_address_width(struct context_entry *context,
					     unsigned long value)
{
	context->hi |= value & 7;
}

static inline void context_set_domain_id(struct context_entry *context,
					 unsigned long value)
{
	context->hi |= (value & ((1 << 16) - 1)) << 8;
}

static inline void context_clear_entry(struct context_entry *context)
{
	context->lo = 0;
	context->hi = 0;
}
270

271 272 273 274 275
/*
 * 0: readable
 * 1: writable
 * 2-6: reserved
 * 7: super page
276 277
 * 8-10: available
 * 11: snoop behavior
278 279 280 281 282 283
 * 12-63: Host physcial address
 */
struct dma_pte {
	u64 val;
};

284 285 286 287 288 289 290
static inline void dma_clear_pte(struct dma_pte *pte)
{
	pte->val = 0;
}

static inline u64 dma_pte_addr(struct dma_pte *pte)
{
291 292 293 294
#ifdef CONFIG_64BIT
	return pte->val & VTD_PAGE_MASK;
#else
	/* Must have a full atomic 64-bit read */
295
	return  __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
296
#endif
297 298 299 300 301 302
}

static inline bool dma_pte_present(struct dma_pte *pte)
{
	return (pte->val & 3) != 0;
}
303

304 305 306 307 308
static inline bool dma_pte_superpage(struct dma_pte *pte)
{
	return (pte->val & (1 << 7));
}

309 310 311 312 313
static inline int first_pte_in_page(struct dma_pte *pte)
{
	return !((unsigned long)pte & ~VTD_PAGE_MASK);
}

314 315 316 317 318 319
/*
 * This domain is a statically identity mapping domain.
 *	1. This domain creats a static 1:1 mapping to all usable memory.
 * 	2. It maps to each iommu if successful.
 *	3. Each iommu mapps to this domain if successful.
 */
320 321
static struct dmar_domain *si_domain;
static int hw_pass_through = 1;
322

W
Weidong Han 已提交
323
/* devices under the same p2p bridge are owned in one domain */
324
#define DOMAIN_FLAG_P2P_MULTIPLE_DEVICES (1 << 0)
W
Weidong Han 已提交
325

326 327 328 329 330
/* domain represents a virtual machine, more than one devices
 * across iommus may be owned in one domain, e.g. kvm guest.
 */
#define DOMAIN_FLAG_VIRTUAL_MACHINE	(1 << 1)

331 332 333
/* si_domain contains mulitple devices */
#define DOMAIN_FLAG_STATIC_IDENTITY	(1 << 2)

334 335 336 337 338 339 340
/* define the limit of IOMMUs supported in each domain */
#ifdef	CONFIG_X86
# define	IOMMU_UNITS_SUPPORTED	MAX_IO_APICS
#else
# define	IOMMU_UNITS_SUPPORTED	64
#endif

341 342
struct dmar_domain {
	int	id;			/* domain id */
343
	int	nid;			/* node id */
344 345
	DECLARE_BITMAP(iommu_bmp, IOMMU_UNITS_SUPPORTED);
					/* bitmap of iommus this domain uses*/
346 347 348 349 350 351 352 353 354 355

	struct list_head devices; 	/* all devices' list */
	struct iova_domain iovad;	/* iova's that belong to this domain */

	struct dma_pte	*pgd;		/* virtual address */
	int		gaw;		/* max guest address width */

	/* adjusted guest address width, 0 is level 2 30-bit */
	int		agaw;

W
Weidong Han 已提交
356
	int		flags;		/* flags to find out type of domain */
W
Weidong Han 已提交
357 358

	int		iommu_coherency;/* indicate coherency of iommu access */
359
	int		iommu_snooping; /* indicate snooping control feature*/
360
	int		iommu_count;	/* reference count of iommu */
361 362 363
	int		iommu_superpage;/* Level of superpages supported:
					   0 == 4KiB (no superpages), 1 == 2MiB,
					   2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
364
	spinlock_t	iommu_lock;	/* protect iommu set in domain */
365
	u64		max_addr;	/* maximum mapped address */
366 367
};

368 369 370 371
/* PCI domain-device relationship */
struct device_domain_info {
	struct list_head link;	/* link to domain siblings */
	struct list_head global; /* link to global list */
372 373
	int segment;		/* PCI domain */
	u8 bus;			/* PCI bus number */
374
	u8 devfn;		/* PCI devfn number */
375
	struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Y
Yu Zhao 已提交
376
	struct intel_iommu *iommu; /* IOMMU used by this device */
377 378 379
	struct dmar_domain *domain; /* pointer to domain */
};

380 381 382 383 384
struct dmar_rmrr_unit {
	struct list_head list;		/* list of rmrr units	*/
	struct acpi_dmar_header *hdr;	/* ACPI header		*/
	u64	base_address;		/* reserved base address*/
	u64	end_address;		/* reserved end address */
385
	struct dmar_dev_scope *devices;	/* target devices */
386 387 388 389 390 391
	int	devices_cnt;		/* target device count */
};

struct dmar_atsr_unit {
	struct list_head list;		/* list of ATSR units */
	struct acpi_dmar_header *hdr;	/* ACPI header */
392
	struct dmar_dev_scope *devices;	/* target devices */
393 394 395 396 397 398 399 400 401 402
	int devices_cnt;		/* target device count */
	u8 include_all:1;		/* include all ports */
};

static LIST_HEAD(dmar_atsr_units);
static LIST_HEAD(dmar_rmrr_units);

#define for_each_rmrr_units(rmrr) \
	list_for_each_entry(rmrr, &dmar_rmrr_units, list)

M
mark gross 已提交
403 404
static void flush_unmaps_timeout(unsigned long data);

405
static DEFINE_TIMER(unmap_timer,  flush_unmaps_timeout, 0, 0);
M
mark gross 已提交
406

407 408 409 410 411
#define HIGH_WATER_MARK 250
struct deferred_flush_tables {
	int next;
	struct iova *iova[HIGH_WATER_MARK];
	struct dmar_domain *domain[HIGH_WATER_MARK];
412
	struct page *freelist[HIGH_WATER_MARK];
413 414 415 416
};

static struct deferred_flush_tables *deferred_flush;

M
mark gross 已提交
417 418 419 420 421 422 423 424 425
/* bitmap for indexing intel_iommus */
static int g_num_of_iommus;

static DEFINE_SPINLOCK(async_umap_flush_lock);
static LIST_HEAD(unmaps_to_do);

static int timer_on;
static long list_size;

426
static void domain_exit(struct dmar_domain *domain);
427
static void domain_remove_dev_info(struct dmar_domain *domain);
428 429
static void domain_remove_one_dev_info(struct dmar_domain *domain,
				       struct pci_dev *pdev);
430
static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
431
					   struct device *dev);
432

433
#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
434 435 436
int dmar_disabled = 0;
#else
int dmar_disabled = 1;
437
#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
438

439 440 441
int intel_iommu_enabled = 0;
EXPORT_SYMBOL_GPL(intel_iommu_enabled);

442
static int dmar_map_gfx = 1;
443
static int dmar_forcedac;
M
mark gross 已提交
444
static int intel_iommu_strict;
445
static int intel_iommu_superpage = 1;
446

447 448 449
int intel_iommu_gfx_mapped;
EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);

450 451 452 453
#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
static DEFINE_SPINLOCK(device_domain_lock);
static LIST_HEAD(device_domain_list);

454 455
static struct iommu_ops intel_iommu_ops;

456 457 458 459 460
static int __init intel_iommu_setup(char *str)
{
	if (!str)
		return -EINVAL;
	while (*str) {
461 462 463 464
		if (!strncmp(str, "on", 2)) {
			dmar_disabled = 0;
			printk(KERN_INFO "Intel-IOMMU: enabled\n");
		} else if (!strncmp(str, "off", 3)) {
465
			dmar_disabled = 1;
466
			printk(KERN_INFO "Intel-IOMMU: disabled\n");
467 468 469 470
		} else if (!strncmp(str, "igfx_off", 8)) {
			dmar_map_gfx = 0;
			printk(KERN_INFO
				"Intel-IOMMU: disable GFX device mapping\n");
471
		} else if (!strncmp(str, "forcedac", 8)) {
M
mark gross 已提交
472
			printk(KERN_INFO
473 474
				"Intel-IOMMU: Forcing DAC for PCI devices\n");
			dmar_forcedac = 1;
M
mark gross 已提交
475 476 477 478
		} else if (!strncmp(str, "strict", 6)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable batched IOTLB flush\n");
			intel_iommu_strict = 1;
479 480 481 482
		} else if (!strncmp(str, "sp_off", 6)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable supported super page\n");
			intel_iommu_superpage = 0;
483 484 485 486 487 488 489 490 491 492 493 494 495 496
		}

		str += strcspn(str, ",");
		while (*str == ',')
			str++;
	}
	return 0;
}
__setup("intel_iommu=", intel_iommu_setup);

static struct kmem_cache *iommu_domain_cache;
static struct kmem_cache *iommu_devinfo_cache;
static struct kmem_cache *iommu_iova_cache;

497
static inline void *alloc_pgtable_page(int node)
498
{
499 500
	struct page *page;
	void *vaddr = NULL;
501

502 503 504
	page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
	if (page)
		vaddr = page_address(page);
505
	return vaddr;
506 507 508 509 510 511 512 513 514
}

static inline void free_pgtable_page(void *vaddr)
{
	free_page((unsigned long)vaddr);
}

static inline void *alloc_domain_mem(void)
{
515
	return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
516 517
}

K
Kay, Allen M 已提交
518
static void free_domain_mem(void *vaddr)
519 520 521 522 523 524
{
	kmem_cache_free(iommu_domain_cache, vaddr);
}

static inline void * alloc_devinfo_mem(void)
{
525
	return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
526 527 528 529 530 531 532 533 534
}

static inline void free_devinfo_mem(void *vaddr)
{
	kmem_cache_free(iommu_devinfo_cache, vaddr);
}

struct iova *alloc_iova_mem(void)
{
535
	return kmem_cache_alloc(iommu_iova_cache, GFP_ATOMIC);
536 537 538 539 540 541 542
}

void free_iova_mem(struct iova *iova)
{
	kmem_cache_free(iommu_iova_cache, iova);
}

W
Weidong Han 已提交
543

F
Fenghua Yu 已提交
544
static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
W
Weidong Han 已提交
545 546 547 548 549
{
	unsigned long sagaw;
	int agaw = -1;

	sagaw = cap_sagaw(iommu->cap);
F
Fenghua Yu 已提交
550
	for (agaw = width_to_agaw(max_gaw);
W
Weidong Han 已提交
551 552 553 554 555 556 557 558
	     agaw >= 0; agaw--) {
		if (test_bit(agaw, &sagaw))
			break;
	}

	return agaw;
}

F
Fenghua Yu 已提交
559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576
/*
 * Calculate max SAGAW for each iommu.
 */
int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
}

/*
 * calculate agaw for each iommu.
 * "SAGAW" may be different across iommus, use a default agaw, and
 * get a supported less agaw for iommus that don't support the default agaw.
 */
int iommu_calculate_agaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
}

577
/* This functionin only returns single iommu in a domain */
578 579 580 581
static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
{
	int iommu_id;

582
	/* si_domain and vm domain should not get here. */
583
	BUG_ON(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE);
584
	BUG_ON(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY);
585

586
	iommu_id = find_first_bit(domain->iommu_bmp, g_num_of_iommus);
587 588 589 590 591 592
	if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
		return NULL;

	return g_iommus[iommu_id];
}

W
Weidong Han 已提交
593 594
static void domain_update_iommu_coherency(struct dmar_domain *domain)
{
595 596 597
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	int i, found = 0;
598

599
	domain->iommu_coherency = 1;
W
Weidong Han 已提交
600

601
	for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
602
		found = 1;
W
Weidong Han 已提交
603 604 605 606 607
		if (!ecap_coherent(g_iommus[i]->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
608 609 610 611 612 613 614 615 616 617 618 619
	if (found)
		return;

	/* No hardware attached; use lowest common denominator */
	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (!ecap_coherent(iommu->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
	rcu_read_unlock();
W
Weidong Han 已提交
620 621
}

622 623 624 625 626 627
static void domain_update_iommu_snooping(struct dmar_domain *domain)
{
	int i;

	domain->iommu_snooping = 1;

628
	for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
629 630 631 632 633 634 635
		if (!ecap_sc_support(g_iommus[i]->ecap)) {
			domain->iommu_snooping = 0;
			break;
		}
	}
}

636 637
static void domain_update_iommu_superpage(struct dmar_domain *domain)
{
638 639 640
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	int mask = 0xf;
641 642 643 644 645 646

	if (!intel_iommu_superpage) {
		domain->iommu_superpage = 0;
		return;
	}

647
	/* set iommu_superpage to the smallest common denominator */
648
	rcu_read_lock();
649 650
	for_each_active_iommu(iommu, drhd) {
		mask &= cap_super_page_val(iommu->cap);
651 652 653 654
		if (!mask) {
			break;
		}
	}
655 656
	rcu_read_unlock();

657 658 659
	domain->iommu_superpage = fls(mask);
}

660 661 662 663 664
/* Some capabilities may be different across iommus */
static void domain_update_iommu_cap(struct dmar_domain *domain)
{
	domain_update_iommu_coherency(domain);
	domain_update_iommu_snooping(domain);
665
	domain_update_iommu_superpage(domain);
666 667
}

668
static struct intel_iommu *device_to_iommu(int segment, u8 bus, u8 devfn)
669 670
{
	struct dmar_drhd_unit *drhd = NULL;
671
	struct intel_iommu *iommu;
672 673
	struct device *dev;
	struct pci_dev *pdev;
674 675
	int i;

676
	rcu_read_lock();
677
	for_each_active_iommu(iommu, drhd) {
678 679
		if (segment != drhd->segment)
			continue;
680

681 682
		for_each_active_dev_scope(drhd->devices,
					  drhd->devices_cnt, i, dev) {
683 684 685 686
			if (!dev_is_pci(dev))
				continue;
			pdev = to_pci_dev(dev);
			if (pdev->bus->number == bus && pdev->devfn == devfn)
687
				goto out;
688 689 690
			if (pdev->subordinate &&
			    pdev->subordinate->number <= bus &&
			    pdev->subordinate->busn_res.end >= bus)
691
				goto out;
692
		}
693 694

		if (drhd->include_all)
695
			goto out;
696
	}
697 698
	iommu = NULL;
out:
699
	rcu_read_unlock();
700

701
	return iommu;
702 703
}

W
Weidong Han 已提交
704 705 706 707 708 709 710
static void domain_flush_cache(struct dmar_domain *domain,
			       void *addr, int size)
{
	if (!domain->iommu_coherency)
		clflush_cache_range(addr, size);
}

711 712 713 714 715 716 717 718 719 720 721 722 723
/* Gets context entry for a given bus and devfn */
static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
		u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	unsigned long phy_addr;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (!context) {
724 725
		context = (struct context_entry *)
				alloc_pgtable_page(iommu->node);
726 727 728 729
		if (!context) {
			spin_unlock_irqrestore(&iommu->lock, flags);
			return NULL;
		}
F
Fenghua Yu 已提交
730
		__iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753
		phy_addr = virt_to_phys((void *)context);
		set_root_value(root, phy_addr);
		set_root_present(root);
		__iommu_flush_cache(iommu, root, sizeof(*root));
	}
	spin_unlock_irqrestore(&iommu->lock, flags);
	return &context[devfn];
}

static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	int ret;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (!context) {
		ret = 0;
		goto out;
	}
754
	ret = context_present(&context[devfn]);
755 756 757 758 759 760 761 762 763 764 765 766 767 768 769
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
	return ret;
}

static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (context) {
770
		context_clear_entry(&context[devfn]);
771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799
		__iommu_flush_cache(iommu, &context[devfn], \
			sizeof(*context));
	}
	spin_unlock_irqrestore(&iommu->lock, flags);
}

static void free_context_table(struct intel_iommu *iommu)
{
	struct root_entry *root;
	int i;
	unsigned long flags;
	struct context_entry *context;

	spin_lock_irqsave(&iommu->lock, flags);
	if (!iommu->root_entry) {
		goto out;
	}
	for (i = 0; i < ROOT_ENTRY_NR; i++) {
		root = &iommu->root_entry[i];
		context = get_context_addr_from_root(root);
		if (context)
			free_pgtable_page(context);
	}
	free_pgtable_page(iommu->root_entry);
	iommu->root_entry = NULL;
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
}

800
static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
801
				      unsigned long pfn, int *target_level)
802
{
803
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
804 805
	struct dma_pte *parent, *pte = NULL;
	int level = agaw_to_level(domain->agaw);
806
	int offset;
807 808

	BUG_ON(!domain->pgd);
809 810 811 812 813

	if (addr_width < BITS_PER_LONG && pfn >> addr_width)
		/* Address beyond IOMMU's addressing capabilities. */
		return NULL;

814 815
	parent = domain->pgd;

816
	while (1) {
817 818
		void *tmp_page;

819
		offset = pfn_level_offset(pfn, level);
820
		pte = &parent[offset];
821
		if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
822
			break;
823
		if (level == *target_level)
824 825
			break;

826
		if (!dma_pte_present(pte)) {
827 828
			uint64_t pteval;

829
			tmp_page = alloc_pgtable_page(domain->nid);
830

831
			if (!tmp_page)
832
				return NULL;
833

834
			domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
835
			pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
836 837 838 839 840 841 842
			if (cmpxchg64(&pte->val, 0ULL, pteval)) {
				/* Someone else set it while we were thinking; use theirs. */
				free_pgtable_page(tmp_page);
			} else {
				dma_pte_addr(pte);
				domain_flush_cache(domain, pte, sizeof(*pte));
			}
843
		}
844 845 846
		if (level == 1)
			break;

847
		parent = phys_to_virt(dma_pte_addr(pte));
848 849 850
		level--;
	}

851 852 853
	if (!*target_level)
		*target_level = level;

854 855 856
	return pte;
}

857

858
/* return address's pte at specific level */
859 860
static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
					 unsigned long pfn,
861
					 int level, int *large_page)
862 863 864 865 866 867 868
{
	struct dma_pte *parent, *pte = NULL;
	int total = agaw_to_level(domain->agaw);
	int offset;

	parent = domain->pgd;
	while (level <= total) {
869
		offset = pfn_level_offset(pfn, total);
870 871 872 873
		pte = &parent[offset];
		if (level == total)
			return pte;

874 875
		if (!dma_pte_present(pte)) {
			*large_page = total;
876
			break;
877 878 879 880 881 882 883
		}

		if (pte->val & DMA_PTE_LARGE_PAGE) {
			*large_page = total;
			return pte;
		}

884
		parent = phys_to_virt(dma_pte_addr(pte));
885 886 887 888 889 890
		total--;
	}
	return NULL;
}

/* clear last level pte, a tlb flush should be followed */
891
static void dma_pte_clear_range(struct dmar_domain *domain,
892 893
				unsigned long start_pfn,
				unsigned long last_pfn)
894
{
895
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
896
	unsigned int large_page = 1;
897
	struct dma_pte *first_pte, *pte;
898

899
	BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
900
	BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
901
	BUG_ON(start_pfn > last_pfn);
902

903
	/* we don't need lock here; nobody else touches the iova range */
904
	do {
905 906
		large_page = 1;
		first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
907
		if (!pte) {
908
			start_pfn = align_to_level(start_pfn + 1, large_page + 1);
909 910
			continue;
		}
911
		do {
912
			dma_clear_pte(pte);
913
			start_pfn += lvl_to_nr_pages(large_page);
914
			pte++;
915 916
		} while (start_pfn <= last_pfn && !first_pte_in_page(pte));

917 918
		domain_flush_cache(domain, first_pte,
				   (void *)pte - (void *)first_pte);
919 920

	} while (start_pfn && start_pfn <= last_pfn);
921 922
}

923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945
static void dma_pte_free_level(struct dmar_domain *domain, int level,
			       struct dma_pte *pte, unsigned long pfn,
			       unsigned long start_pfn, unsigned long last_pfn)
{
	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;
		struct dma_pte *level_pte;

		if (!dma_pte_present(pte) || dma_pte_superpage(pte))
			goto next;

		level_pfn = pfn & level_mask(level - 1);
		level_pte = phys_to_virt(dma_pte_addr(pte));

		if (level > 2)
			dma_pte_free_level(domain, level - 1, level_pte,
					   level_pfn, start_pfn, last_pfn);

		/* If range covers entire pagetable, free it */
		if (!(start_pfn > level_pfn ||
946
		      last_pfn < level_pfn + level_size(level) - 1)) {
947 948 949 950 951 952 953 954 955
			dma_clear_pte(pte);
			domain_flush_cache(domain, pte, sizeof(*pte));
			free_pgtable_page(level_pte);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);
}

956 957
/* free page table pages. last level pte should already be cleared */
static void dma_pte_free_pagetable(struct dmar_domain *domain,
958 959
				   unsigned long start_pfn,
				   unsigned long last_pfn)
960
{
961
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
962

963 964
	BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
	BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
965
	BUG_ON(start_pfn > last_pfn);
966

967
	/* We don't need lock here; nobody else touches the iova range */
968 969
	dma_pte_free_level(domain, agaw_to_level(domain->agaw),
			   domain->pgd, 0, start_pfn, last_pfn);
970

971
	/* free pgd */
972
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
973 974 975 976 977
		free_pgtable_page(domain->pgd);
		domain->pgd = NULL;
	}
}

978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
/* When a page at a given level is being unlinked from its parent, we don't
   need to *modify* it at all. All we need to do is make a list of all the
   pages which can be freed just as soon as we've flushed the IOTLB and we
   know the hardware page-walk will no longer touch them.
   The 'pte' argument is the *parent* PTE, pointing to the page that is to
   be freed. */
static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
					    int level, struct dma_pte *pte,
					    struct page *freelist)
{
	struct page *pg;

	pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
	pg->freelist = freelist;
	freelist = pg;

	if (level == 1)
		return freelist;

	for (pte = page_address(pg); !first_pte_in_page(pte); pte++) {
		if (dma_pte_present(pte) && !dma_pte_superpage(pte))
			freelist = dma_pte_list_pagetables(domain, level - 1,
							   pte, freelist);
	}

	return freelist;
}

static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
					struct dma_pte *pte, unsigned long pfn,
					unsigned long start_pfn,
					unsigned long last_pfn,
					struct page *freelist)
{
	struct dma_pte *first_pte = NULL, *last_pte = NULL;

	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;

		if (!dma_pte_present(pte))
			goto next;

		level_pfn = pfn & level_mask(level);

		/* If range covers entire pagetable, free it */
		if (start_pfn <= level_pfn &&
		    last_pfn >= level_pfn + level_size(level) - 1) {
			/* These suborbinate page tables are going away entirely. Don't
			   bother to clear them; we're just going to *free* them. */
			if (level > 1 && !dma_pte_superpage(pte))
				freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);

			dma_clear_pte(pte);
			if (!first_pte)
				first_pte = pte;
			last_pte = pte;
		} else if (level > 1) {
			/* Recurse down into a level that isn't *entirely* obsolete */
			freelist = dma_pte_clear_level(domain, level - 1,
						       phys_to_virt(dma_pte_addr(pte)),
						       level_pfn, start_pfn, last_pfn,
						       freelist);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);

	if (first_pte)
		domain_flush_cache(domain, first_pte,
				   (void *)++last_pte - (void *)first_pte);

	return freelist;
}

/* We can't just free the pages because the IOMMU may still be walking
   the page tables, and may have cached the intermediate levels. The
   pages can only be freed after the IOTLB flush has been done. */
struct page *domain_unmap(struct dmar_domain *domain,
			  unsigned long start_pfn,
			  unsigned long last_pfn)
{
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
	struct page *freelist = NULL;

	BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
	BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
	BUG_ON(start_pfn > last_pfn);

	/* we don't need lock here; nobody else touches the iova range */
	freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
				       domain->pgd, 0, start_pfn, last_pfn, NULL);

	/* free pgd */
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
		struct page *pgd_page = virt_to_page(domain->pgd);
		pgd_page->freelist = freelist;
		freelist = pgd_page;

		domain->pgd = NULL;
	}

	return freelist;
}

void dma_free_pagelist(struct page *freelist)
{
	struct page *pg;

	while ((pg = freelist)) {
		freelist = pg->freelist;
		free_pgtable_page(page_address(pg));
	}
}

1095 1096 1097 1098 1099 1100
/* iommu handling */
static int iommu_alloc_root_entry(struct intel_iommu *iommu)
{
	struct root_entry *root;
	unsigned long flags;

1101
	root = (struct root_entry *)alloc_pgtable_page(iommu->node);
1102 1103 1104
	if (!root)
		return -ENOMEM;

F
Fenghua Yu 已提交
1105
	__iommu_flush_cache(iommu, root, ROOT_SIZE);
1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116

	spin_lock_irqsave(&iommu->lock, flags);
	iommu->root_entry = root;
	spin_unlock_irqrestore(&iommu->lock, flags);

	return 0;
}

static void iommu_set_root_entry(struct intel_iommu *iommu)
{
	void *addr;
1117
	u32 sts;
1118 1119 1120 1121
	unsigned long flag;

	addr = iommu->root_entry;

1122
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1123 1124
	dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));

1125
	writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
1126 1127 1128

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1129
		      readl, (sts & DMA_GSTS_RTPS), sts);
1130

1131
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1132 1133 1134 1135 1136 1137 1138
}

static void iommu_flush_write_buffer(struct intel_iommu *iommu)
{
	u32 val;
	unsigned long flag;

1139
	if (!rwbf_quirk && !cap_rwbf(iommu->cap))
1140 1141
		return;

1142
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1143
	writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
1144 1145 1146

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1147
		      readl, (!(val & DMA_GSTS_WBFS)), val);
1148

1149
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1150 1151 1152
}

/* return value determine if we need a write buffer flush */
1153 1154 1155
static void __iommu_flush_context(struct intel_iommu *iommu,
				  u16 did, u16 source_id, u8 function_mask,
				  u64 type)
1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
{
	u64 val = 0;
	unsigned long flag;

	switch (type) {
	case DMA_CCMD_GLOBAL_INVL:
		val = DMA_CCMD_GLOBAL_INVL;
		break;
	case DMA_CCMD_DOMAIN_INVL:
		val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
		break;
	case DMA_CCMD_DEVICE_INVL:
		val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
			| DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
		break;
	default:
		BUG();
	}
	val |= DMA_CCMD_ICC;

1176
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1177 1178 1179 1180 1181 1182
	dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
		dmar_readq, (!(val & DMA_CCMD_ICC)), val);

1183
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1184 1185 1186
}

/* return value determine if we need a write buffer flush */
1187 1188
static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
				u64 addr, unsigned int size_order, u64 type)
1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
{
	int tlb_offset = ecap_iotlb_offset(iommu->ecap);
	u64 val = 0, val_iva = 0;
	unsigned long flag;

	switch (type) {
	case DMA_TLB_GLOBAL_FLUSH:
		/* global flush doesn't need set IVA_REG */
		val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
		break;
	case DMA_TLB_DSI_FLUSH:
		val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
		break;
	case DMA_TLB_PSI_FLUSH:
		val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1204
		/* IH bit is passed in as part of address */
1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221
		val_iva = size_order | addr;
		break;
	default:
		BUG();
	}
	/* Note: set drain read/write */
#if 0
	/*
	 * This is probably to be super secure.. Looks like we can
	 * ignore it without any impact.
	 */
	if (cap_read_drain(iommu->cap))
		val |= DMA_TLB_READ_DRAIN;
#endif
	if (cap_write_drain(iommu->cap))
		val |= DMA_TLB_WRITE_DRAIN;

1222
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1223 1224 1225 1226 1227 1228 1229 1230 1231
	/* Note: Only uses first TLB reg currently */
	if (val_iva)
		dmar_writeq(iommu->reg + tlb_offset, val_iva);
	dmar_writeq(iommu->reg + tlb_offset + 8, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, tlb_offset + 8,
		dmar_readq, (!(val & DMA_TLB_IVT)), val);

1232
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1233 1234 1235 1236 1237 1238

	/* check IOTLB invalidation granularity */
	if (DMA_TLB_IAIG(val) == 0)
		printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
	if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
		pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
F
Fenghua Yu 已提交
1239 1240
			(unsigned long long)DMA_TLB_IIRG(type),
			(unsigned long long)DMA_TLB_IAIG(val));
1241 1242
}

1243 1244 1245
static struct device_domain_info *
iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
			 u8 bus, u8 devfn)
Y
Yu Zhao 已提交
1246 1247 1248 1249
{
	int found = 0;
	unsigned long flags;
	struct device_domain_info *info;
1250
	struct pci_dev *pdev;
Y
Yu Zhao 已提交
1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265

	if (!ecap_dev_iotlb_support(iommu->ecap))
		return NULL;

	if (!iommu->qi)
		return NULL;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link)
		if (info->bus == bus && info->devfn == devfn) {
			found = 1;
			break;
		}
	spin_unlock_irqrestore(&device_domain_lock, flags);

1266
	if (!found || !info->dev || !dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1267 1268
		return NULL;

1269 1270 1271
	pdev = to_pci_dev(info->dev);

	if (!pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS))
Y
Yu Zhao 已提交
1272 1273
		return NULL;

1274
	if (!dmar_find_matched_atsr_unit(pdev))
Y
Yu Zhao 已提交
1275 1276 1277 1278 1279 1280 1281 1282
		return NULL;

	info->iommu = iommu;

	return info;
}

static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1283
{
1284
	if (!info || !dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1285 1286
		return;

1287
	pci_enable_ats(to_pci_dev(info->dev), VTD_PAGE_SHIFT);
Y
Yu Zhao 已提交
1288 1289 1290 1291
}

static void iommu_disable_dev_iotlb(struct device_domain_info *info)
{
1292 1293
	if (!info->dev || !dev_is_pci(info->dev) ||
	    !pci_ats_enabled(to_pci_dev(info->dev)))
Y
Yu Zhao 已提交
1294 1295
		return;

1296
	pci_disable_ats(to_pci_dev(info->dev));
Y
Yu Zhao 已提交
1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307
}

static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
				  u64 addr, unsigned mask)
{
	u16 sid, qdep;
	unsigned long flags;
	struct device_domain_info *info;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link) {
1308 1309 1310 1311 1312 1313
		struct pci_dev *pdev;
		if (!info->dev || !dev_is_pci(info->dev))
			continue;

		pdev = to_pci_dev(info->dev);
		if (!pci_ats_enabled(pdev))
Y
Yu Zhao 已提交
1314 1315 1316
			continue;

		sid = info->bus << 8 | info->devfn;
1317
		qdep = pci_ats_queue_depth(pdev);
Y
Yu Zhao 已提交
1318 1319 1320 1321 1322
		qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

1323
static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
1324
				  unsigned long pfn, unsigned int pages, int ih, int map)
1325
{
1326
	unsigned int mask = ilog2(__roundup_pow_of_two(pages));
1327
	uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
1328 1329 1330

	BUG_ON(pages == 0);

1331 1332
	if (ih)
		ih = 1 << 6;
1333
	/*
1334 1335
	 * Fallback to domain selective flush if no PSI support or the size is
	 * too big.
1336 1337 1338
	 * PSI requires page size to be 2 ^ x, and the base address is naturally
	 * aligned to the size
	 */
1339 1340
	if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
		iommu->flush.flush_iotlb(iommu, did, 0, 0,
1341
						DMA_TLB_DSI_FLUSH);
1342
	else
1343
		iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
1344
						DMA_TLB_PSI_FLUSH);
1345 1346

	/*
1347 1348
	 * In caching mode, changes of pages from non-present to present require
	 * flush. However, device IOTLB doesn't need to be flushed in this case.
1349
	 */
1350
	if (!cap_caching_mode(iommu->cap) || !map)
Y
Yu Zhao 已提交
1351
		iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
1352 1353
}

M
mark gross 已提交
1354 1355 1356 1357 1358
static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
{
	u32 pmen;
	unsigned long flags;

1359
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
M
mark gross 已提交
1360 1361 1362 1363 1364 1365 1366 1367
	pmen = readl(iommu->reg + DMAR_PMEN_REG);
	pmen &= ~DMA_PMEN_EPM;
	writel(pmen, iommu->reg + DMAR_PMEN_REG);

	/* wait for the protected region status bit to clear */
	IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
		readl, !(pmen & DMA_PMEN_PRS), pmen);

1368
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
M
mark gross 已提交
1369 1370
}

1371 1372 1373 1374 1375
static int iommu_enable_translation(struct intel_iommu *iommu)
{
	u32 sts;
	unsigned long flags;

1376
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
1377 1378
	iommu->gcmd |= DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1379 1380 1381

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1382
		      readl, (sts & DMA_GSTS_TES), sts);
1383

1384
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
1385 1386 1387 1388 1389 1390 1391 1392
	return 0;
}

static int iommu_disable_translation(struct intel_iommu *iommu)
{
	u32 sts;
	unsigned long flag;

1393
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1394 1395 1396 1397 1398
	iommu->gcmd &= ~DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1399
		      readl, (!(sts & DMA_GSTS_TES)), sts);
1400

1401
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1402 1403 1404
	return 0;
}

1405

1406 1407 1408 1409 1410 1411
static int iommu_init_domains(struct intel_iommu *iommu)
{
	unsigned long ndomains;
	unsigned long nlongs;

	ndomains = cap_ndoms(iommu->cap);
1412 1413
	pr_debug("IOMMU%d: Number of Domains supported <%ld>\n",
		 iommu->seq_id, ndomains);
1414 1415
	nlongs = BITS_TO_LONGS(ndomains);

1416 1417
	spin_lock_init(&iommu->lock);

1418 1419 1420 1421 1422
	/* TBD: there might be 64K domains,
	 * consider other allocation for future chip
	 */
	iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
	if (!iommu->domain_ids) {
1423 1424
		pr_err("IOMMU%d: allocating domain id array failed\n",
		       iommu->seq_id);
1425 1426 1427 1428 1429
		return -ENOMEM;
	}
	iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
			GFP_KERNEL);
	if (!iommu->domains) {
1430 1431 1432 1433
		pr_err("IOMMU%d: allocating domain array failed\n",
		       iommu->seq_id);
		kfree(iommu->domain_ids);
		iommu->domain_ids = NULL;
1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445
		return -ENOMEM;
	}

	/*
	 * if Caching mode is set, then invalid translations are tagged
	 * with domainid 0. Hence we need to pre-allocate it.
	 */
	if (cap_caching_mode(iommu->cap))
		set_bit(0, iommu->domain_ids);
	return 0;
}

1446
static void free_dmar_iommu(struct intel_iommu *iommu)
1447 1448
{
	struct dmar_domain *domain;
1449
	int i, count;
1450
	unsigned long flags;
1451

1452
	if ((iommu->domains) && (iommu->domain_ids)) {
1453
		for_each_set_bit(i, iommu->domain_ids, cap_ndoms(iommu->cap)) {
1454 1455 1456 1457 1458 1459 1460
			/*
			 * Domain id 0 is reserved for invalid translation
			 * if hardware supports caching mode.
			 */
			if (cap_caching_mode(iommu->cap) && i == 0)
				continue;

1461 1462 1463 1464
			domain = iommu->domains[i];
			clear_bit(i, iommu->domain_ids);

			spin_lock_irqsave(&domain->iommu_lock, flags);
1465 1466
			count = --domain->iommu_count;
			spin_unlock_irqrestore(&domain->iommu_lock, flags);
1467 1468
			if (count == 0)
				domain_exit(domain);
1469
		}
1470 1471 1472 1473 1474 1475 1476
	}

	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);

	kfree(iommu->domains);
	kfree(iommu->domain_ids);
1477 1478
	iommu->domains = NULL;
	iommu->domain_ids = NULL;
1479

W
Weidong Han 已提交
1480 1481
	g_iommus[iommu->seq_id] = NULL;

1482 1483 1484 1485
	/* free context mapping */
	free_context_table(iommu);
}

1486
static struct dmar_domain *alloc_domain(bool vm)
1487
{
1488 1489
	/* domain id for virtual machine, it won't be set in context */
	static atomic_t vm_domid = ATOMIC_INIT(0);
1490 1491 1492 1493 1494 1495
	struct dmar_domain *domain;

	domain = alloc_domain_mem();
	if (!domain)
		return NULL;

1496
	domain->nid = -1;
1497
	domain->iommu_count = 0;
1498
	memset(domain->iommu_bmp, 0, sizeof(domain->iommu_bmp));
1499
	domain->flags = 0;
1500 1501 1502 1503 1504 1505
	spin_lock_init(&domain->iommu_lock);
	INIT_LIST_HEAD(&domain->devices);
	if (vm) {
		domain->id = atomic_inc_return(&vm_domid);
		domain->flags = DOMAIN_FLAG_VIRTUAL_MACHINE;
	}
1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516

	return domain;
}

static int iommu_attach_domain(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
	int num;
	unsigned long ndomains;
	unsigned long flags;

1517 1518 1519
	ndomains = cap_ndoms(iommu->cap);

	spin_lock_irqsave(&iommu->lock, flags);
1520

1521 1522 1523 1524
	num = find_first_zero_bit(iommu->domain_ids, ndomains);
	if (num >= ndomains) {
		spin_unlock_irqrestore(&iommu->lock, flags);
		printk(KERN_ERR "IOMMU: no free domain ids\n");
1525
		return -ENOMEM;
1526 1527 1528
	}

	domain->id = num;
1529
	domain->iommu_count++;
1530
	set_bit(num, iommu->domain_ids);
1531
	set_bit(iommu->seq_id, domain->iommu_bmp);
1532 1533 1534
	iommu->domains[num] = domain;
	spin_unlock_irqrestore(&iommu->lock, flags);

1535
	return 0;
1536 1537
}

1538 1539
static void iommu_detach_domain(struct dmar_domain *domain,
				struct intel_iommu *iommu)
1540 1541
{
	unsigned long flags;
1542
	int num, ndomains;
1543

1544
	spin_lock_irqsave(&iommu->lock, flags);
1545
	ndomains = cap_ndoms(iommu->cap);
1546
	for_each_set_bit(num, iommu->domain_ids, ndomains) {
1547
		if (iommu->domains[num] == domain) {
1548 1549
			clear_bit(num, iommu->domain_ids);
			iommu->domains[num] = NULL;
1550 1551 1552
			break;
		}
	}
1553
	spin_unlock_irqrestore(&iommu->lock, flags);
1554 1555 1556
}

static struct iova_domain reserved_iova_list;
M
Mark Gross 已提交
1557
static struct lock_class_key reserved_rbtree_key;
1558

1559
static int dmar_init_reserved_ranges(void)
1560 1561 1562 1563 1564
{
	struct pci_dev *pdev = NULL;
	struct iova *iova;
	int i;

D
David Miller 已提交
1565
	init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
1566

M
Mark Gross 已提交
1567 1568 1569
	lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
		&reserved_rbtree_key);

1570 1571 1572
	/* IOAPIC ranges shouldn't be accessed by DMA */
	iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
		IOVA_PFN(IOAPIC_RANGE_END));
1573
	if (!iova) {
1574
		printk(KERN_ERR "Reserve IOAPIC range failed\n");
1575 1576
		return -ENODEV;
	}
1577 1578 1579 1580 1581 1582 1583 1584 1585

	/* Reserve all PCI MMIO to avoid peer-to-peer access */
	for_each_pci_dev(pdev) {
		struct resource *r;

		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
			r = &pdev->resource[i];
			if (!r->flags || !(r->flags & IORESOURCE_MEM))
				continue;
1586 1587 1588
			iova = reserve_iova(&reserved_iova_list,
					    IOVA_PFN(r->start),
					    IOVA_PFN(r->end));
1589
			if (!iova) {
1590
				printk(KERN_ERR "Reserve iova failed\n");
1591 1592
				return -ENODEV;
			}
1593 1594
		}
	}
1595
	return 0;
1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
}

static void domain_reserve_special_ranges(struct dmar_domain *domain)
{
	copy_reserved_iova(&reserved_iova_list, &domain->iovad);
}

static inline int guestwidth_to_adjustwidth(int gaw)
{
	int agaw;
	int r = (gaw - 12) % 9;

	if (r == 0)
		agaw = gaw;
	else
		agaw = gaw + 9 - r;
	if (agaw > 64)
		agaw = 64;
	return agaw;
}

static int domain_init(struct dmar_domain *domain, int guest_width)
{
	struct intel_iommu *iommu;
	int adjust_width, agaw;
	unsigned long sagaw;

D
David Miller 已提交
1623
	init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
1624 1625 1626
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
1627
	iommu = domain_get_iommu(domain);
1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642
	if (guest_width > cap_mgaw(iommu->cap))
		guest_width = cap_mgaw(iommu->cap);
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	agaw = width_to_agaw(adjust_width);
	sagaw = cap_sagaw(iommu->cap);
	if (!test_bit(agaw, &sagaw)) {
		/* hardware doesn't support it, choose a bigger one */
		pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
		agaw = find_next_bit(&sagaw, 5, agaw);
		if (agaw >= 5)
			return -ENODEV;
	}
	domain->agaw = agaw;

W
Weidong Han 已提交
1643 1644 1645 1646 1647
	if (ecap_coherent(iommu->ecap))
		domain->iommu_coherency = 1;
	else
		domain->iommu_coherency = 0;

1648 1649 1650 1651 1652
	if (ecap_sc_support(iommu->ecap))
		domain->iommu_snooping = 1;
	else
		domain->iommu_snooping = 0;

1653 1654 1655 1656 1657
	if (intel_iommu_superpage)
		domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
	else
		domain->iommu_superpage = 0;

1658
	domain->nid = iommu->node;
1659

1660
	/* always allocate the top pgd */
1661
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
1662 1663
	if (!domain->pgd)
		return -ENOMEM;
F
Fenghua Yu 已提交
1664
	__iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
1665 1666 1667 1668 1669
	return 0;
}

static void domain_exit(struct dmar_domain *domain)
{
1670 1671
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
1672
	struct page *freelist = NULL;
1673 1674 1675 1676 1677

	/* Domain 0 is reserved, so dont process it */
	if (!domain)
		return;

1678 1679 1680 1681
	/* Flush any lazy unmaps that may reference this domain */
	if (!intel_iommu_strict)
		flush_unmaps_timeout(0);

1682
	/* remove associated devices */
1683
	domain_remove_dev_info(domain);
1684

1685 1686 1687
	/* destroy iovas */
	put_iova_domain(&domain->iovad);

1688
	freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
1689

1690
	/* clear attached or cached domains */
1691
	rcu_read_lock();
1692
	for_each_active_iommu(iommu, drhd)
1693 1694
		if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
		    test_bit(iommu->seq_id, domain->iommu_bmp))
1695
			iommu_detach_domain(domain, iommu);
1696
	rcu_read_unlock();
1697

1698 1699
	dma_free_pagelist(freelist);

1700 1701 1702
	free_domain_mem(domain);
}

1703 1704 1705
static int domain_context_mapping_one(struct dmar_domain *domain,
				      struct intel_iommu *iommu,
				      u8 bus, u8 devfn, int translation)
1706 1707 1708
{
	struct context_entry *context;
	unsigned long flags;
1709 1710 1711 1712 1713
	struct dma_pte *pgd;
	unsigned long num;
	unsigned long ndomains;
	int id;
	int agaw;
Y
Yu Zhao 已提交
1714
	struct device_domain_info *info = NULL;
1715 1716 1717

	pr_debug("Set context mapping for %02x:%02x.%d\n",
		bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
F
Fenghua Yu 已提交
1718

1719
	BUG_ON(!domain->pgd);
F
Fenghua Yu 已提交
1720 1721
	BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
	       translation != CONTEXT_TT_MULTI_LEVEL);
W
Weidong Han 已提交
1722

1723 1724 1725 1726
	context = device_to_context_entry(iommu, bus, devfn);
	if (!context)
		return -ENOMEM;
	spin_lock_irqsave(&iommu->lock, flags);
1727
	if (context_present(context)) {
1728 1729 1730 1731
		spin_unlock_irqrestore(&iommu->lock, flags);
		return 0;
	}

1732 1733 1734
	id = domain->id;
	pgd = domain->pgd;

1735 1736
	if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
	    domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) {
1737 1738 1739 1740
		int found = 0;

		/* find an available domain id for this device in iommu */
		ndomains = cap_ndoms(iommu->cap);
1741
		for_each_set_bit(num, iommu->domain_ids, ndomains) {
1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763
			if (iommu->domains[num] == domain) {
				id = num;
				found = 1;
				break;
			}
		}

		if (found == 0) {
			num = find_first_zero_bit(iommu->domain_ids, ndomains);
			if (num >= ndomains) {
				spin_unlock_irqrestore(&iommu->lock, flags);
				printk(KERN_ERR "IOMMU: no free domain ids\n");
				return -EFAULT;
			}

			set_bit(num, iommu->domain_ids);
			iommu->domains[num] = domain;
			id = num;
		}

		/* Skip top levels of page tables for
		 * iommu which has less agaw than default.
1764
		 * Unnecessary for PT mode.
1765
		 */
1766 1767 1768 1769 1770 1771 1772
		if (translation != CONTEXT_TT_PASS_THROUGH) {
			for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
				pgd = phys_to_virt(dma_pte_addr(pgd));
				if (!dma_pte_present(pgd)) {
					spin_unlock_irqrestore(&iommu->lock, flags);
					return -ENOMEM;
				}
1773 1774 1775 1776 1777
			}
		}
	}

	context_set_domain_id(context, id);
F
Fenghua Yu 已提交
1778

Y
Yu Zhao 已提交
1779
	if (translation != CONTEXT_TT_PASS_THROUGH) {
1780
		info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
Y
Yu Zhao 已提交
1781 1782 1783
		translation = info ? CONTEXT_TT_DEV_IOTLB :
				     CONTEXT_TT_MULTI_LEVEL;
	}
F
Fenghua Yu 已提交
1784 1785 1786 1787
	/*
	 * In pass through mode, AW must be programmed to indicate the largest
	 * AGAW value supported by hardware. And ASR is ignored by hardware.
	 */
Y
Yu Zhao 已提交
1788
	if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
F
Fenghua Yu 已提交
1789
		context_set_address_width(context, iommu->msagaw);
Y
Yu Zhao 已提交
1790 1791 1792 1793
	else {
		context_set_address_root(context, virt_to_phys(pgd));
		context_set_address_width(context, iommu->agaw);
	}
F
Fenghua Yu 已提交
1794 1795

	context_set_translation_type(context, translation);
1796 1797
	context_set_fault_enable(context);
	context_set_present(context);
W
Weidong Han 已提交
1798
	domain_flush_cache(domain, context, sizeof(*context));
1799

1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810
	/*
	 * It's a non-present to present mapping. If hardware doesn't cache
	 * non-present entry we only need to flush the write-buffer. If the
	 * _does_ cache non-present entries, then it does so in the special
	 * domain #0, which we have to flush:
	 */
	if (cap_caching_mode(iommu->cap)) {
		iommu->flush.flush_context(iommu, 0,
					   (((u16)bus) << 8) | devfn,
					   DMA_CCMD_MASK_NOBIT,
					   DMA_CCMD_DEVICE_INVL);
1811
		iommu->flush.flush_iotlb(iommu, domain->id, 0, 0, DMA_TLB_DSI_FLUSH);
1812
	} else {
1813
		iommu_flush_write_buffer(iommu);
1814
	}
Y
Yu Zhao 已提交
1815
	iommu_enable_dev_iotlb(info);
1816
	spin_unlock_irqrestore(&iommu->lock, flags);
1817 1818

	spin_lock_irqsave(&domain->iommu_lock, flags);
1819
	if (!test_and_set_bit(iommu->seq_id, domain->iommu_bmp)) {
1820
		domain->iommu_count++;
1821 1822
		if (domain->iommu_count == 1)
			domain->nid = iommu->node;
1823
		domain_update_iommu_cap(domain);
1824 1825
	}
	spin_unlock_irqrestore(&domain->iommu_lock, flags);
1826 1827 1828 1829
	return 0;
}

static int
F
Fenghua Yu 已提交
1830 1831
domain_context_mapping(struct dmar_domain *domain, struct pci_dev *pdev,
			int translation)
1832 1833 1834
{
	int ret;
	struct pci_dev *tmp, *parent;
1835 1836 1837 1838 1839 1840
	struct intel_iommu *iommu;

	iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
				pdev->devfn);
	if (!iommu)
		return -ENODEV;
1841

1842
	ret = domain_context_mapping_one(domain, iommu,
F
Fenghua Yu 已提交
1843 1844
					 pdev->bus->number, pdev->devfn,
					 translation);
1845 1846 1847 1848 1849 1850 1851 1852 1853 1854
	if (ret)
		return ret;

	/* dependent device mapping */
	tmp = pci_find_upstream_pcie_bridge(pdev);
	if (!tmp)
		return 0;
	/* Secondary interface's bus number and devfn 0 */
	parent = pdev->bus->self;
	while (parent != tmp) {
1855
		ret = domain_context_mapping_one(domain, iommu,
1856
						 parent->bus->number,
F
Fenghua Yu 已提交
1857
						 parent->devfn, translation);
1858 1859 1860 1861
		if (ret)
			return ret;
		parent = parent->bus->self;
	}
1862
	if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
1863
		return domain_context_mapping_one(domain, iommu,
F
Fenghua Yu 已提交
1864 1865
					tmp->subordinate->number, 0,
					translation);
1866
	else /* this is a legacy PCI bridge */
1867
		return domain_context_mapping_one(domain, iommu,
1868
						  tmp->bus->number,
F
Fenghua Yu 已提交
1869 1870
						  tmp->devfn,
						  translation);
1871 1872
}

W
Weidong Han 已提交
1873
static int domain_context_mapped(struct pci_dev *pdev)
1874 1875 1876
{
	int ret;
	struct pci_dev *tmp, *parent;
W
Weidong Han 已提交
1877 1878
	struct intel_iommu *iommu;

1879 1880
	iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
				pdev->devfn);
W
Weidong Han 已提交
1881 1882
	if (!iommu)
		return -ENODEV;
1883

1884
	ret = device_context_mapped(iommu, pdev->bus->number, pdev->devfn);
1885 1886 1887 1888 1889 1890 1891 1892 1893
	if (!ret)
		return ret;
	/* dependent device mapping */
	tmp = pci_find_upstream_pcie_bridge(pdev);
	if (!tmp)
		return ret;
	/* Secondary interface's bus number and devfn 0 */
	parent = pdev->bus->self;
	while (parent != tmp) {
1894
		ret = device_context_mapped(iommu, parent->bus->number,
1895
					    parent->devfn);
1896 1897 1898 1899
		if (!ret)
			return ret;
		parent = parent->bus->self;
	}
1900
	if (pci_is_pcie(tmp))
1901 1902
		return device_context_mapped(iommu, tmp->subordinate->number,
					     0);
1903
	else
1904 1905
		return device_context_mapped(iommu, tmp->bus->number,
					     tmp->devfn);
1906 1907
}

1908 1909 1910 1911 1912 1913 1914 1915
/* Returns a number of VTD pages, but aligned to MM page size */
static inline unsigned long aligned_nrpages(unsigned long host_addr,
					    size_t size)
{
	host_addr &= ~PAGE_MASK;
	return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
}

1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943
/* Return largest possible superpage level for a given mapping */
static inline int hardware_largepage_caps(struct dmar_domain *domain,
					  unsigned long iov_pfn,
					  unsigned long phy_pfn,
					  unsigned long pages)
{
	int support, level = 1;
	unsigned long pfnmerge;

	support = domain->iommu_superpage;

	/* To use a large page, the virtual *and* physical addresses
	   must be aligned to 2MiB/1GiB/etc. Lower bits set in either
	   of them will mean we have to use smaller pages. So just
	   merge them and check both at once. */
	pfnmerge = iov_pfn | phy_pfn;

	while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
		pages >>= VTD_STRIDE_SHIFT;
		if (!pages)
			break;
		pfnmerge >>= VTD_STRIDE_SHIFT;
		level++;
		support--;
	}
	return level;
}

1944 1945 1946
static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
			    struct scatterlist *sg, unsigned long phys_pfn,
			    unsigned long nr_pages, int prot)
1947 1948
{
	struct dma_pte *first_pte = NULL, *pte = NULL;
1949
	phys_addr_t uninitialized_var(pteval);
1950
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
1951
	unsigned long sg_res;
1952 1953
	unsigned int largepage_lvl = 0;
	unsigned long lvl_pages = 0;
1954 1955 1956 1957 1958 1959 1960 1961

	BUG_ON(addr_width < BITS_PER_LONG && (iov_pfn + nr_pages - 1) >> addr_width);

	if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
		return -EINVAL;

	prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;

1962 1963 1964 1965 1966 1967 1968
	if (sg)
		sg_res = 0;
	else {
		sg_res = nr_pages + 1;
		pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
	}

1969
	while (nr_pages > 0) {
1970 1971
		uint64_t tmp;

1972
		if (!sg_res) {
1973
			sg_res = aligned_nrpages(sg->offset, sg->length);
1974 1975 1976
			sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
			sg->dma_length = sg->length;
			pteval = page_to_phys(sg_page(sg)) | prot;
1977
			phys_pfn = pteval >> VTD_PAGE_SHIFT;
1978
		}
1979

1980
		if (!pte) {
1981 1982
			largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);

1983
			first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
1984 1985
			if (!pte)
				return -ENOMEM;
1986
			/* It is large page*/
1987
			if (largepage_lvl > 1) {
1988
				pteval |= DMA_PTE_LARGE_PAGE;
1989 1990 1991 1992 1993 1994 1995
				/* Ensure that old small page tables are removed to make room
				   for superpage, if they exist. */
				dma_pte_clear_range(domain, iov_pfn,
						    iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
				dma_pte_free_pagetable(domain, iov_pfn,
						       iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
			} else {
1996
				pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
1997
			}
1998

1999 2000 2001 2002
		}
		/* We don't need lock here, nobody else
		 * touches the iova range
		 */
2003
		tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
2004
		if (tmp) {
2005
			static int dumps = 5;
2006 2007
			printk(KERN_CRIT "ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
			       iov_pfn, tmp, (unsigned long long)pteval);
2008 2009 2010 2011 2012 2013
			if (dumps) {
				dumps--;
				debug_dma_dump_mappings(NULL);
			}
			WARN_ON(1);
		}
2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036

		lvl_pages = lvl_to_nr_pages(largepage_lvl);

		BUG_ON(nr_pages < lvl_pages);
		BUG_ON(sg_res < lvl_pages);

		nr_pages -= lvl_pages;
		iov_pfn += lvl_pages;
		phys_pfn += lvl_pages;
		pteval += lvl_pages * VTD_PAGE_SIZE;
		sg_res -= lvl_pages;

		/* If the next PTE would be the first in a new page, then we
		   need to flush the cache on the entries we've just written.
		   And then we'll need to recalculate 'pte', so clear it and
		   let it get set again in the if (!pte) block above.

		   If we're done (!nr_pages) we need to flush the cache too.

		   Also if we've been setting superpages, we may need to
		   recalculate 'pte' and switch back to smaller pages for the
		   end of the mapping, if the trailing size is not enough to
		   use another superpage (i.e. sg_res < lvl_pages). */
2037
		pte++;
2038 2039
		if (!nr_pages || first_pte_in_page(pte) ||
		    (largepage_lvl > 1 && sg_res < lvl_pages)) {
2040 2041 2042 2043
			domain_flush_cache(domain, first_pte,
					   (void *)pte - (void *)first_pte);
			pte = NULL;
		}
2044 2045

		if (!sg_res && nr_pages)
2046 2047 2048 2049 2050
			sg = sg_next(sg);
	}
	return 0;
}

2051 2052 2053
static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				    struct scatterlist *sg, unsigned long nr_pages,
				    int prot)
2054
{
2055 2056
	return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
}
2057

2058 2059 2060 2061 2062
static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				     unsigned long phys_pfn, unsigned long nr_pages,
				     int prot)
{
	return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
2063 2064
}

2065
static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
2066
{
2067 2068
	if (!iommu)
		return;
2069 2070 2071

	clear_context_table(iommu, bus, devfn);
	iommu->flush.flush_context(iommu, 0, 0, 0,
2072
					   DMA_CCMD_GLOBAL_INVL);
2073
	iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
2074 2075
}

2076 2077 2078 2079 2080 2081
static inline void unlink_domain_info(struct device_domain_info *info)
{
	assert_spin_locked(&device_domain_lock);
	list_del(&info->link);
	list_del(&info->global);
	if (info->dev)
2082
		info->dev->archdata.iommu = NULL;
2083 2084
}

2085 2086 2087
static void domain_remove_dev_info(struct dmar_domain *domain)
{
	struct device_domain_info *info;
2088
	unsigned long flags, flags2;
2089
	struct intel_iommu *iommu;
2090 2091 2092 2093 2094

	spin_lock_irqsave(&device_domain_lock, flags);
	while (!list_empty(&domain->devices)) {
		info = list_entry(domain->devices.next,
			struct device_domain_info, link);
2095
		unlink_domain_info(info);
2096 2097
		spin_unlock_irqrestore(&device_domain_lock, flags);

Y
Yu Zhao 已提交
2098
		iommu_disable_dev_iotlb(info);
2099
		iommu = device_to_iommu(info->segment, info->bus, info->devfn);
2100
		iommu_detach_dev(iommu, info->bus, info->devfn);
2101

2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116
		if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) {
			iommu_detach_dependent_devices(iommu, info->dev);
			/* clear this iommu in iommu_bmp, update iommu count
			 * and capabilities
			 */
			spin_lock_irqsave(&domain->iommu_lock, flags2);
			if (test_and_clear_bit(iommu->seq_id,
					       domain->iommu_bmp)) {
				domain->iommu_count--;
				domain_update_iommu_cap(domain);
			}
			spin_unlock_irqrestore(&domain->iommu_lock, flags2);
		}

		free_devinfo_mem(info);
2117 2118 2119 2120 2121 2122 2123
		spin_lock_irqsave(&device_domain_lock, flags);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

/*
 * find_domain
2124
 * Note: we use struct device->archdata.iommu stores the info
2125
 */
2126
static struct dmar_domain *find_domain(struct device *dev)
2127 2128 2129 2130
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
2131
	info = dev->archdata.iommu;
2132 2133 2134 2135 2136
	if (info)
		return info->domain;
	return NULL;
}

2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149
static inline struct dmar_domain *
dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
{
	struct device_domain_info *info;

	list_for_each_entry(info, &device_domain_list, global)
		if (info->segment == segment && info->bus == bus &&
		    info->devfn == devfn)
			return info->domain;

	return NULL;
}

2150 2151 2152
static struct dmar_domain *dmar_insert_dev_info(int segment, int bus, int devfn,
						struct device *dev,
						struct dmar_domain *domain)
2153
{
2154
	struct dmar_domain *found;
2155 2156 2157 2158 2159
	struct device_domain_info *info;
	unsigned long flags;

	info = alloc_devinfo_mem();
	if (!info)
2160
		return NULL;
2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171

	info->segment = segment;
	info->bus = bus;
	info->devfn = devfn;
	info->dev = dev;
	info->domain = domain;
	if (!dev)
		domain->flags |= DOMAIN_FLAG_P2P_MULTIPLE_DEVICES;

	spin_lock_irqsave(&device_domain_lock, flags);
	if (dev)
2172
		found = find_domain(dev);
2173 2174 2175 2176 2177
	else
		found = dmar_search_domain_by_dev_info(segment, bus, devfn);
	if (found) {
		spin_unlock_irqrestore(&device_domain_lock, flags);
		free_devinfo_mem(info);
2178 2179
		/* Caller must free the original domain */
		return found;
2180 2181
	}

2182 2183 2184 2185 2186 2187 2188
	list_add(&info->link, &domain->devices);
	list_add(&info->global, &device_domain_list);
	if (dev)
		dev->archdata.iommu = info;
	spin_unlock_irqrestore(&device_domain_lock, flags);

	return domain;
2189 2190
}

2191 2192 2193
/* domain is initialized */
static struct dmar_domain *get_domain_for_dev(struct pci_dev *pdev, int gaw)
{
2194
	struct dmar_domain *domain, *free = NULL;
2195 2196 2197 2198 2199
	struct intel_iommu *iommu;
	struct dmar_drhd_unit *drhd;
	struct pci_dev *dev_tmp;
	unsigned long flags;
	int bus = 0, devfn = 0;
2200
	int segment;
2201

2202
	domain = find_domain(&pdev->dev);
2203 2204 2205
	if (domain)
		return domain;

2206 2207
	segment = pci_domain_nr(pdev->bus);

2208 2209
	dev_tmp = pci_find_upstream_pcie_bridge(pdev);
	if (dev_tmp) {
2210
		if (pci_is_pcie(dev_tmp)) {
2211 2212 2213 2214 2215 2216 2217
			bus = dev_tmp->subordinate->number;
			devfn = 0;
		} else {
			bus = dev_tmp->bus->number;
			devfn = dev_tmp->devfn;
		}
		spin_lock_irqsave(&device_domain_lock, flags);
2218
		domain = dmar_search_domain_by_dev_info(segment, bus, devfn);
2219 2220
		spin_unlock_irqrestore(&device_domain_lock, flags);
		/* pcie-pci bridge already has a domain, uses it */
2221
		if (domain)
2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232
			goto found_domain;
	}

	drhd = dmar_find_matched_drhd_unit(pdev);
	if (!drhd) {
		printk(KERN_ERR "IOMMU: can't find DMAR for device %s\n",
			pci_name(pdev));
		return NULL;
	}
	iommu = drhd->iommu;

2233
	/* Allocate and intialize new domain for the device */
2234
	domain = alloc_domain(false);
2235 2236 2237
	if (!domain)
		goto error;
	if (iommu_attach_domain(domain, iommu)) {
2238
		free_domain_mem(domain);
2239
		goto error;
2240
	}
2241 2242
	free = domain;
	if (domain_init(domain, gaw))
2243 2244 2245 2246
		goto error;

	/* register pcie-to-pci device */
	if (dev_tmp) {
2247 2248
		domain = dmar_insert_dev_info(segment, bus, devfn, NULL, domain);
		if (!domain)
2249 2250 2251 2252
			goto error;
	}

found_domain:
2253 2254
	domain = dmar_insert_dev_info(segment, pdev->bus->number, pdev->devfn,
				      &pdev->dev, domain);
2255
error:
2256
	if (free != domain)
2257
		domain_exit(free);
2258 2259

	return domain;
2260 2261
}

2262
static int iommu_identity_mapping;
2263 2264 2265
#define IDENTMAP_ALL		1
#define IDENTMAP_GFX		2
#define IDENTMAP_AZALIA		4
2266

2267 2268 2269
static int iommu_domain_identity_map(struct dmar_domain *domain,
				     unsigned long long start,
				     unsigned long long end)
2270
{
2271 2272 2273 2274 2275
	unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
	unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;

	if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
			  dma_to_mm_pfn(last_vpfn))) {
2276
		printk(KERN_ERR "IOMMU: reserve iova failed\n");
2277
		return -ENOMEM;
2278 2279
	}

2280 2281
	pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
		 start, end, domain->id);
2282 2283 2284 2285
	/*
	 * RMRR range might have overlap with physical memory range,
	 * clear it first
	 */
2286
	dma_pte_clear_range(domain, first_vpfn, last_vpfn);
2287

2288 2289
	return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
				  last_vpfn - first_vpfn + 1,
2290
				  DMA_PTE_READ|DMA_PTE_WRITE);
2291 2292 2293 2294 2295 2296 2297 2298 2299
}

static int iommu_prepare_identity_map(struct pci_dev *pdev,
				      unsigned long long start,
				      unsigned long long end)
{
	struct dmar_domain *domain;
	int ret;

2300
	domain = get_domain_for_dev(pdev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2301 2302 2303
	if (!domain)
		return -ENOMEM;

2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316
	/* For _hardware_ passthrough, don't bother. But for software
	   passthrough, we do it anyway -- it may indicate a memory
	   range which is reserved in E820, so which didn't get set
	   up to start with in si_domain */
	if (domain == si_domain && hw_pass_through) {
		printk("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
		       pci_name(pdev), start, end);
		return 0;
	}

	printk(KERN_INFO
	       "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
	       pci_name(pdev), start, end);
2317
	
2318 2319 2320 2321 2322 2323 2324 2325 2326 2327
	if (end < start) {
		WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
			"BIOS vendor: %s; Ver: %s; Product Version: %s\n",
			dmi_get_system_info(DMI_BIOS_VENDOR),
			dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		ret = -EIO;
		goto error;
	}

2328 2329 2330 2331 2332 2333 2334 2335 2336 2337
	if (end >> agaw_to_width(domain->agaw)) {
		WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     agaw_to_width(domain->agaw),
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		ret = -EIO;
		goto error;
	}
2338

2339
	ret = iommu_domain_identity_map(domain, start, end);
2340 2341 2342 2343
	if (ret)
		goto error;

	/* context entry init */
F
Fenghua Yu 已提交
2344
	ret = domain_context_mapping(domain, pdev, CONTEXT_TT_MULTI_LEVEL);
2345 2346 2347 2348 2349 2350
	if (ret)
		goto error;

	return 0;

 error:
2351 2352 2353 2354 2355 2356 2357
	domain_exit(domain);
	return ret;
}

static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
	struct pci_dev *pdev)
{
2358
	if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
2359 2360
		return 0;
	return iommu_prepare_identity_map(pdev, rmrr->base_address,
2361
		rmrr->end_address);
2362 2363
}

2364
#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
2365 2366 2367 2368 2369 2370 2371 2372 2373
static inline void iommu_prepare_isa(void)
{
	struct pci_dev *pdev;
	int ret;

	pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
	if (!pdev)
		return;

2374
	printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
2375
	ret = iommu_prepare_identity_map(pdev, 0, 16*1024*1024 - 1);
2376 2377

	if (ret)
2378 2379
		printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
		       "floppy might not work\n");
2380 2381 2382 2383 2384 2385 2386

}
#else
static inline void iommu_prepare_isa(void)
{
	return;
}
2387
#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
2388

2389
static int md_domain_init(struct dmar_domain *domain, int guest_width);
2390

2391
static int __init si_domain_init(int hw)
2392 2393 2394
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
2395
	int nid, ret = 0;
2396

2397
	si_domain = alloc_domain(false);
2398 2399 2400
	if (!si_domain)
		return -EFAULT;

2401 2402
	si_domain->flags = DOMAIN_FLAG_STATIC_IDENTITY;

2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415
	for_each_active_iommu(iommu, drhd) {
		ret = iommu_attach_domain(si_domain, iommu);
		if (ret) {
			domain_exit(si_domain);
			return -EFAULT;
		}
	}

	if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
		domain_exit(si_domain);
		return -EFAULT;
	}

2416 2417
	pr_debug("IOMMU: identity mapping domain is domain %d\n",
		 si_domain->id);
2418

2419 2420 2421
	if (hw)
		return 0;

2422
	for_each_online_node(nid) {
2423 2424 2425 2426 2427 2428 2429 2430 2431
		unsigned long start_pfn, end_pfn;
		int i;

		for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
			ret = iommu_domain_identity_map(si_domain,
					PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
			if (ret)
				return ret;
		}
2432 2433
	}

2434 2435 2436 2437 2438 2439 2440 2441 2442 2443
	return 0;
}

static int identity_mapping(struct pci_dev *pdev)
{
	struct device_domain_info *info;

	if (likely(!iommu_identity_mapping))
		return 0;

2444 2445 2446
	info = pdev->dev.archdata.iommu;
	if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
		return (info->domain == si_domain);
2447 2448 2449 2450 2451

	return 0;
}

static int domain_add_dev_info(struct dmar_domain *domain,
2452 2453
			       struct pci_dev *pdev,
			       int translation)
2454 2455 2456
{
	struct device_domain_info *info;
	unsigned long flags;
2457
	int ret;
2458 2459 2460 2461 2462 2463 2464 2465

	info = alloc_devinfo_mem();
	if (!info)
		return -ENOMEM;

	info->segment = pci_domain_nr(pdev->bus);
	info->bus = pdev->bus->number;
	info->devfn = pdev->devfn;
2466
	info->dev = &pdev->dev;
2467 2468 2469 2470 2471 2472 2473 2474
	info->domain = domain;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_add(&info->link, &domain->devices);
	list_add(&info->global, &device_domain_list);
	pdev->dev.archdata.iommu = info;
	spin_unlock_irqrestore(&device_domain_lock, flags);

2475 2476 2477
	ret = domain_context_mapping(domain, pdev, translation);
	if (ret) {
		spin_lock_irqsave(&device_domain_lock, flags);
2478
		unlink_domain_info(info);
2479 2480 2481 2482 2483
		spin_unlock_irqrestore(&device_domain_lock, flags);
		free_devinfo_mem(info);
		return ret;
	}

2484 2485 2486
	return 0;
}

2487 2488 2489
static bool device_has_rmrr(struct pci_dev *dev)
{
	struct dmar_rmrr_unit *rmrr;
2490
	struct device *tmp;
2491 2492
	int i;

2493
	rcu_read_lock();
2494
	for_each_rmrr_units(rmrr) {
2495 2496 2497 2498 2499 2500
		/*
		 * Return TRUE if this RMRR contains the device that
		 * is passed in.
		 */
		for_each_active_dev_scope(rmrr->devices,
					  rmrr->devices_cnt, i, tmp)
2501
			if (tmp == &dev->dev) {
2502
				rcu_read_unlock();
2503
				return true;
2504
			}
2505
	}
2506
	rcu_read_unlock();
2507 2508 2509
	return false;
}

2510 2511
static int iommu_should_identity_map(struct pci_dev *pdev, int startup)
{
2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524

	/*
	 * We want to prevent any device associated with an RMRR from
	 * getting placed into the SI Domain. This is done because
	 * problems exist when devices are moved in and out of domains
	 * and their respective RMRR info is lost. We exempt USB devices
	 * from this process due to their usage of RMRRs that are known
	 * to not be needed after BIOS hand-off to OS.
	 */
	if (device_has_rmrr(pdev) &&
	    (pdev->class >> 8) != PCI_CLASS_SERIAL_USB)
		return 0;

2525 2526 2527 2528 2529 2530 2531 2532
	if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
		return 1;

	if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
		return 1;

	if (!(iommu_identity_mapping & IDENTMAP_ALL))
		return 0;
2533

2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550
	/*
	 * We want to start off with all devices in the 1:1 domain, and
	 * take them out later if we find they can't access all of memory.
	 *
	 * However, we can't do this for PCI devices behind bridges,
	 * because all PCI devices behind the same bridge will end up
	 * with the same source-id on their transactions.
	 *
	 * Practically speaking, we can't change things around for these
	 * devices at run-time, because we can't be sure there'll be no
	 * DMA transactions in flight for any of their siblings.
	 * 
	 * So PCI devices (unless they're on the root bus) as well as
	 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
	 * the 1:1 domain, just in _case_ one of their siblings turns out
	 * not to be able to map all of memory.
	 */
2551
	if (!pci_is_pcie(pdev)) {
2552 2553 2554 2555
		if (!pci_is_root_bus(pdev->bus))
			return 0;
		if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
			return 0;
2556
	} else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2557 2558 2559 2560 2561 2562 2563
		return 0;

	/* 
	 * At boot time, we don't yet know if devices will be 64-bit capable.
	 * Assume that they will -- if they turn out not to be, then we can 
	 * take them out of the 1:1 domain later.
	 */
2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576
	if (!startup) {
		/*
		 * If the device's dma_mask is less than the system's memory
		 * size then this is not a candidate for identity mapping.
		 */
		u64 dma_mask = pdev->dma_mask;

		if (pdev->dev.coherent_dma_mask &&
		    pdev->dev.coherent_dma_mask < dma_mask)
			dma_mask = pdev->dev.coherent_dma_mask;

		return dma_mask >= dma_get_required_mask(&pdev->dev);
	}
2577 2578 2579 2580

	return 1;
}

2581
static int __init iommu_prepare_static_identity_mapping(int hw)
2582 2583 2584 2585
{
	struct pci_dev *pdev = NULL;
	int ret;

2586
	ret = si_domain_init(hw);
2587 2588 2589 2590
	if (ret)
		return -EFAULT;

	for_each_pci_dev(pdev) {
2591
		if (iommu_should_identity_map(pdev, 1)) {
2592
			ret = domain_add_dev_info(si_domain, pdev,
2593 2594 2595 2596 2597 2598
					     hw ? CONTEXT_TT_PASS_THROUGH :
						  CONTEXT_TT_MULTI_LEVEL);
			if (ret) {
				/* device not associated with an iommu */
				if (ret == -ENODEV)
					continue;
2599
				return ret;
2600 2601 2602
			}
			pr_info("IOMMU: %s identity mapping for device %s\n",
				hw ? "hardware" : "software", pci_name(pdev));
2603
		}
2604 2605 2606 2607 2608
	}

	return 0;
}

2609
static int __init init_dmars(void)
2610 2611 2612
{
	struct dmar_drhd_unit *drhd;
	struct dmar_rmrr_unit *rmrr;
2613
	struct device *dev;
2614
	struct intel_iommu *iommu;
2615
	int i, ret;
2616

2617 2618 2619 2620 2621 2622 2623
	/*
	 * for each drhd
	 *    allocate root
	 *    initialize and program root entry to not present
	 * endfor
	 */
	for_each_drhd_unit(drhd) {
M
mark gross 已提交
2624 2625 2626 2627 2628
		/*
		 * lock not needed as this is only incremented in the single
		 * threaded kernel __init code path all other access are read
		 * only
		 */
2629 2630 2631 2632 2633 2634
		if (g_num_of_iommus < IOMMU_UNITS_SUPPORTED) {
			g_num_of_iommus++;
			continue;
		}
		printk_once(KERN_ERR "intel-iommu: exceeded %d IOMMUs\n",
			  IOMMU_UNITS_SUPPORTED);
M
mark gross 已提交
2635 2636
	}

W
Weidong Han 已提交
2637 2638 2639 2640 2641 2642 2643 2644
	g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
			GFP_KERNEL);
	if (!g_iommus) {
		printk(KERN_ERR "Allocating global iommu array failed\n");
		ret = -ENOMEM;
		goto error;
	}

2645 2646 2647
	deferred_flush = kzalloc(g_num_of_iommus *
		sizeof(struct deferred_flush_tables), GFP_KERNEL);
	if (!deferred_flush) {
M
mark gross 已提交
2648
		ret = -ENOMEM;
2649
		goto free_g_iommus;
M
mark gross 已提交
2650 2651
	}

2652
	for_each_active_iommu(iommu, drhd) {
W
Weidong Han 已提交
2653
		g_iommus[iommu->seq_id] = iommu;
2654

2655 2656
		ret = iommu_init_domains(iommu);
		if (ret)
2657
			goto free_iommu;
2658

2659 2660 2661
		/*
		 * TBD:
		 * we could share the same root & context tables
L
Lucas De Marchi 已提交
2662
		 * among all IOMMU's. Need to Split it later.
2663 2664 2665 2666
		 */
		ret = iommu_alloc_root_entry(iommu);
		if (ret) {
			printk(KERN_ERR "IOMMU: allocate root entry failed\n");
2667
			goto free_iommu;
2668
		}
F
Fenghua Yu 已提交
2669
		if (!ecap_pass_through(iommu->ecap))
2670
			hw_pass_through = 0;
2671 2672
	}

2673 2674 2675
	/*
	 * Start from the sane iommu hardware state.
	 */
2676
	for_each_active_iommu(iommu, drhd) {
2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695
		/*
		 * If the queued invalidation is already initialized by us
		 * (for example, while enabling interrupt-remapping) then
		 * we got the things already rolling from a sane state.
		 */
		if (iommu->qi)
			continue;

		/*
		 * Clear any previous faults.
		 */
		dmar_fault(-1, iommu);
		/*
		 * Disable queued invalidation if supported and already enabled
		 * before OS handover.
		 */
		dmar_disable_qi(iommu);
	}

2696
	for_each_active_iommu(iommu, drhd) {
2697 2698 2699 2700 2701 2702 2703
		if (dmar_enable_qi(iommu)) {
			/*
			 * Queued Invalidate not enabled, use Register Based
			 * Invalidate
			 */
			iommu->flush.flush_context = __iommu_flush_context;
			iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Y
Yinghai Lu 已提交
2704
			printk(KERN_INFO "IOMMU %d 0x%Lx: using Register based "
2705
			       "invalidation\n",
Y
Yinghai Lu 已提交
2706
				iommu->seq_id,
2707
			       (unsigned long long)drhd->reg_base_addr);
2708 2709 2710
		} else {
			iommu->flush.flush_context = qi_flush_context;
			iommu->flush.flush_iotlb = qi_flush_iotlb;
Y
Yinghai Lu 已提交
2711
			printk(KERN_INFO "IOMMU %d 0x%Lx: using Queued "
2712
			       "invalidation\n",
Y
Yinghai Lu 已提交
2713
				iommu->seq_id,
2714
			       (unsigned long long)drhd->reg_base_addr);
2715 2716 2717
		}
	}

2718
	if (iommu_pass_through)
2719 2720
		iommu_identity_mapping |= IDENTMAP_ALL;

2721
#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
2722
	iommu_identity_mapping |= IDENTMAP_GFX;
2723
#endif
2724 2725 2726

	check_tylersburg_isoch();

2727
	/*
2728 2729 2730
	 * If pass through is not set or not enabled, setup context entries for
	 * identity mappings for rmrr, gfx, and isa and may fall back to static
	 * identity mapping if iommu_identity_mapping is set.
2731
	 */
2732 2733
	if (iommu_identity_mapping) {
		ret = iommu_prepare_static_identity_mapping(hw_pass_through);
F
Fenghua Yu 已提交
2734
		if (ret) {
2735
			printk(KERN_CRIT "Failed to setup IOMMU pass-through\n");
2736
			goto free_iommu;
2737 2738 2739
		}
	}
	/*
2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751
	 * For each rmrr
	 *   for each dev attached to rmrr
	 *   do
	 *     locate drhd for dev, alloc domain for dev
	 *     allocate free domain
	 *     allocate page table entries for rmrr
	 *     if context not allocated for bus
	 *           allocate and init context
	 *           set present in root table for this bus
	 *     init context with domain, translation etc
	 *    endfor
	 * endfor
2752
	 */
2753 2754
	printk(KERN_INFO "IOMMU: Setting RMRR:\n");
	for_each_rmrr_units(rmrr) {
2755 2756
		/* some BIOS lists non-exist devices in DMAR table. */
		for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
2757 2758 2759 2760
					  i, dev) {
			if (!dev_is_pci(dev))
				continue;
			ret = iommu_prepare_rmrr_dev(rmrr, to_pci_dev(dev));
2761 2762 2763
			if (ret)
				printk(KERN_ERR
				       "IOMMU: mapping reserved region failed\n");
2764
		}
F
Fenghua Yu 已提交
2765
	}
2766

2767 2768
	iommu_prepare_isa();

2769 2770 2771 2772 2773 2774 2775
	/*
	 * for each drhd
	 *   enable fault log
	 *   global invalidate context cache
	 *   global invalidate iotlb
	 *   enable translation
	 */
2776
	for_each_iommu(iommu, drhd) {
2777 2778 2779 2780 2781 2782
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
2783
				iommu_disable_protect_mem_regions(iommu);
2784
			continue;
2785
		}
2786 2787 2788

		iommu_flush_write_buffer(iommu);

2789 2790
		ret = dmar_set_interrupt(iommu);
		if (ret)
2791
			goto free_iommu;
2792

2793 2794
		iommu_set_root_entry(iommu);

2795
		iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
2796
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
M
mark gross 已提交
2797

2798 2799
		ret = iommu_enable_translation(iommu);
		if (ret)
2800
			goto free_iommu;
2801 2802

		iommu_disable_protect_mem_regions(iommu);
2803 2804 2805
	}

	return 0;
2806 2807

free_iommu:
2808
	for_each_active_iommu(iommu, drhd)
2809
		free_dmar_iommu(iommu);
2810
	kfree(deferred_flush);
2811
free_g_iommus:
W
Weidong Han 已提交
2812
	kfree(g_iommus);
2813
error:
2814 2815 2816
	return ret;
}

2817
/* This takes a number of _MM_ pages, not VTD pages */
2818 2819 2820
static struct iova *intel_alloc_iova(struct device *dev,
				     struct dmar_domain *domain,
				     unsigned long nrpages, uint64_t dma_mask)
2821 2822 2823 2824
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct iova *iova = NULL;

2825 2826 2827 2828
	/* Restrict dma_mask to the width that the iommu can handle */
	dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);

	if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
2829 2830
		/*
		 * First try to allocate an io virtual address in
2831
		 * DMA_BIT_MASK(32) and if that fails then try allocating
J
Joe Perches 已提交
2832
		 * from higher range
2833
		 */
2834 2835 2836 2837 2838 2839 2840 2841 2842
		iova = alloc_iova(&domain->iovad, nrpages,
				  IOVA_PFN(DMA_BIT_MASK(32)), 1);
		if (iova)
			return iova;
	}
	iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
	if (unlikely(!iova)) {
		printk(KERN_ERR "Allocating %ld-page iova for %s failed",
		       nrpages, pci_name(pdev));
2843 2844 2845 2846 2847 2848
		return NULL;
	}

	return iova;
}

2849
static struct dmar_domain *__get_valid_domain_for_dev(struct pci_dev *pdev)
2850 2851 2852 2853 2854 2855 2856 2857 2858
{
	struct dmar_domain *domain;
	int ret;

	domain = get_domain_for_dev(pdev,
			DEFAULT_DOMAIN_ADDRESS_WIDTH);
	if (!domain) {
		printk(KERN_ERR
			"Allocating domain for %s failed", pci_name(pdev));
A
Al Viro 已提交
2859
		return NULL;
2860 2861 2862
	}

	/* make sure context mapping is ok */
W
Weidong Han 已提交
2863
	if (unlikely(!domain_context_mapped(pdev))) {
F
Fenghua Yu 已提交
2864 2865
		ret = domain_context_mapping(domain, pdev,
					     CONTEXT_TT_MULTI_LEVEL);
2866 2867 2868 2869
		if (ret) {
			printk(KERN_ERR
				"Domain context map for %s failed",
				pci_name(pdev));
A
Al Viro 已提交
2870
			return NULL;
2871
		}
2872 2873
	}

2874 2875 2876
	return domain;
}

2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888
static inline struct dmar_domain *get_valid_domain_for_dev(struct pci_dev *dev)
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
	info = dev->dev.archdata.iommu;
	if (likely(info))
		return info->domain;

	return __get_valid_domain_for_dev(dev);
}

2889
static int iommu_dummy(struct device *dev)
2890
{
2891
	return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
2892 2893 2894
}

/* Check if the pdev needs to go through non-identity map and unmap process.*/
2895
static int iommu_no_mapping(struct device *dev)
2896
{
2897
	struct pci_dev *pdev;
2898 2899
	int found;

2900
	if (unlikely(!dev_is_pci(dev)))
2901 2902
		return 1;

2903
	if (iommu_dummy(dev))
2904 2905
		return 1;

2906
	if (!iommu_identity_mapping)
2907
		return 0;
2908

2909
	pdev = to_pci_dev(dev);
2910 2911
	found = identity_mapping(pdev);
	if (found) {
2912
		if (iommu_should_identity_map(pdev, 0))
2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928
			return 1;
		else {
			/*
			 * 32 bit DMA is removed from si_domain and fall back
			 * to non-identity mapping.
			 */
			domain_remove_one_dev_info(si_domain, pdev);
			printk(KERN_INFO "32bit %s uses non-identity mapping\n",
			       pci_name(pdev));
			return 0;
		}
	} else {
		/*
		 * In case of a detached 64 bit DMA device from vm, the device
		 * is put into si_domain for identity mapping.
		 */
2929
		if (iommu_should_identity_map(pdev, 0)) {
2930
			int ret;
2931 2932 2933 2934
			ret = domain_add_dev_info(si_domain, pdev,
						  hw_pass_through ?
						  CONTEXT_TT_PASS_THROUGH :
						  CONTEXT_TT_MULTI_LEVEL);
2935 2936 2937 2938 2939 2940 2941 2942
			if (!ret) {
				printk(KERN_INFO "64bit %s uses identity mapping\n",
				       pci_name(pdev));
				return 1;
			}
		}
	}

2943
	return 0;
2944 2945
}

2946 2947
static dma_addr_t __intel_map_single(struct device *hwdev, phys_addr_t paddr,
				     size_t size, int dir, u64 dma_mask)
2948 2949 2950
{
	struct pci_dev *pdev = to_pci_dev(hwdev);
	struct dmar_domain *domain;
F
Fenghua Yu 已提交
2951
	phys_addr_t start_paddr;
2952 2953
	struct iova *iova;
	int prot = 0;
I
Ingo Molnar 已提交
2954
	int ret;
2955
	struct intel_iommu *iommu;
2956
	unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
2957 2958

	BUG_ON(dir == DMA_NONE);
2959

2960
	if (iommu_no_mapping(hwdev))
I
Ingo Molnar 已提交
2961
		return paddr;
2962 2963 2964 2965 2966

	domain = get_valid_domain_for_dev(pdev);
	if (!domain)
		return 0;

2967
	iommu = domain_get_iommu(domain);
2968
	size = aligned_nrpages(paddr, size);
2969

2970
	iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size), dma_mask);
2971 2972 2973
	if (!iova)
		goto error;

2974 2975 2976 2977 2978
	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
2979
			!cap_zlr(iommu->cap))
2980 2981 2982 2983
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;
	/*
I
Ingo Molnar 已提交
2984
	 * paddr - (paddr + size) might be partial page, we should map the whole
2985
	 * page.  Note: if two part of one page are separately mapped, we
I
Ingo Molnar 已提交
2986
	 * might have two guest_addr mapping to the same host paddr, but this
2987 2988
	 * is not a big problem
	 */
2989
	ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
2990
				 mm_to_dma_pfn(paddr_pfn), size, prot);
2991 2992 2993
	if (ret)
		goto error;

2994 2995
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
2996
		iommu_flush_iotlb_psi(iommu, domain->id, mm_to_dma_pfn(iova->pfn_lo), size, 0, 1);
2997
	else
2998
		iommu_flush_write_buffer(iommu);
2999

3000 3001 3002
	start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
	start_paddr += paddr & ~PAGE_MASK;
	return start_paddr;
3003 3004

error:
3005 3006
	if (iova)
		__free_iova(&domain->iovad, iova);
3007
	printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
F
Fenghua Yu 已提交
3008
		pci_name(pdev), size, (unsigned long long)paddr, dir);
3009 3010 3011
	return 0;
}

3012 3013 3014 3015
static dma_addr_t intel_map_page(struct device *dev, struct page *page,
				 unsigned long offset, size_t size,
				 enum dma_data_direction dir,
				 struct dma_attrs *attrs)
3016
{
3017 3018
	return __intel_map_single(dev, page_to_phys(page) + offset, size,
				  dir, to_pci_dev(dev)->dma_mask);
3019 3020
}

M
mark gross 已提交
3021 3022
static void flush_unmaps(void)
{
3023
	int i, j;
M
mark gross 已提交
3024 3025 3026 3027 3028

	timer_on = 0;

	/* just flush them all */
	for (i = 0; i < g_num_of_iommus; i++) {
3029 3030 3031
		struct intel_iommu *iommu = g_iommus[i];
		if (!iommu)
			continue;
3032

3033 3034 3035
		if (!deferred_flush[i].next)
			continue;

3036 3037 3038
		/* In caching mode, global flushes turn emulation expensive */
		if (!cap_caching_mode(iommu->cap))
			iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Y
Yu Zhao 已提交
3039
					 DMA_TLB_GLOBAL_FLUSH);
3040
		for (j = 0; j < deferred_flush[i].next; j++) {
Y
Yu Zhao 已提交
3041 3042
			unsigned long mask;
			struct iova *iova = deferred_flush[i].iova[j];
3043 3044 3045 3046 3047
			struct dmar_domain *domain = deferred_flush[i].domain[j];

			/* On real hardware multiple invalidations are expensive */
			if (cap_caching_mode(iommu->cap))
				iommu_flush_iotlb_psi(iommu, domain->id,
3048 3049
					iova->pfn_lo, iova->pfn_hi - iova->pfn_lo + 1,
					!deferred_flush[i].freelist[j], 0);
3050 3051 3052 3053 3054
			else {
				mask = ilog2(mm_to_dma_pfn(iova->pfn_hi - iova->pfn_lo + 1));
				iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
						(uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
			}
Y
Yu Zhao 已提交
3055
			__free_iova(&deferred_flush[i].domain[j]->iovad, iova);
3056 3057
			if (deferred_flush[i].freelist[j])
				dma_free_pagelist(deferred_flush[i].freelist[j]);
3058
		}
3059
		deferred_flush[i].next = 0;
M
mark gross 已提交
3060 3061 3062 3063 3064 3065 3066
	}

	list_size = 0;
}

static void flush_unmaps_timeout(unsigned long data)
{
3067 3068 3069
	unsigned long flags;

	spin_lock_irqsave(&async_umap_flush_lock, flags);
M
mark gross 已提交
3070
	flush_unmaps();
3071
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
M
mark gross 已提交
3072 3073
}

3074
static void add_unmap(struct dmar_domain *dom, struct iova *iova, struct page *freelist)
M
mark gross 已提交
3075 3076
{
	unsigned long flags;
3077
	int next, iommu_id;
3078
	struct intel_iommu *iommu;
M
mark gross 已提交
3079 3080

	spin_lock_irqsave(&async_umap_flush_lock, flags);
3081 3082 3083
	if (list_size == HIGH_WATER_MARK)
		flush_unmaps();

3084 3085
	iommu = domain_get_iommu(dom);
	iommu_id = iommu->seq_id;
3086

3087 3088 3089
	next = deferred_flush[iommu_id].next;
	deferred_flush[iommu_id].domain[next] = dom;
	deferred_flush[iommu_id].iova[next] = iova;
3090
	deferred_flush[iommu_id].freelist[next] = freelist;
3091
	deferred_flush[iommu_id].next++;
M
mark gross 已提交
3092 3093 3094 3095 3096 3097 3098 3099 3100

	if (!timer_on) {
		mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
		timer_on = 1;
	}
	list_size++;
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
}

3101 3102 3103
static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
			     size_t size, enum dma_data_direction dir,
			     struct dma_attrs *attrs)
3104 3105
{
	struct pci_dev *pdev = to_pci_dev(dev);
3106
	struct dmar_domain *domain;
3107
	unsigned long start_pfn, last_pfn;
3108
	struct iova *iova;
3109
	struct intel_iommu *iommu;
3110
	struct page *freelist;
3111

3112
	if (iommu_no_mapping(dev))
3113
		return;
3114

3115
	domain = find_domain(dev);
3116 3117
	BUG_ON(!domain);

3118 3119
	iommu = domain_get_iommu(domain);

3120
	iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
3121 3122
	if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
		      (unsigned long long)dev_addr))
3123 3124
		return;

3125 3126
	start_pfn = mm_to_dma_pfn(iova->pfn_lo);
	last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
3127

3128 3129
	pr_debug("Device %s unmapping: pfn %lx-%lx\n",
		 pci_name(pdev), start_pfn, last_pfn);
3130

3131
	freelist = domain_unmap(domain, start_pfn, last_pfn);
3132

M
mark gross 已提交
3133
	if (intel_iommu_strict) {
3134
		iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
3135
				      last_pfn - start_pfn + 1, !freelist, 0);
M
mark gross 已提交
3136 3137
		/* free iova */
		__free_iova(&domain->iovad, iova);
3138
		dma_free_pagelist(freelist);
M
mark gross 已提交
3139
	} else {
3140
		add_unmap(domain, iova, freelist);
M
mark gross 已提交
3141 3142 3143 3144 3145
		/*
		 * queue up the release of the unmap to save the 1/6th of the
		 * cpu used up by the iotlb flush operation...
		 */
	}
3146 3147
}

3148
static void *intel_alloc_coherent(struct device *hwdev, size_t size,
3149 3150
				  dma_addr_t *dma_handle, gfp_t flags,
				  struct dma_attrs *attrs)
3151 3152 3153 3154
{
	void *vaddr;
	int order;

F
Fenghua Yu 已提交
3155
	size = PAGE_ALIGN(size);
3156
	order = get_order(size);
3157 3158 3159 3160 3161 3162 3163 3164 3165

	if (!iommu_no_mapping(hwdev))
		flags &= ~(GFP_DMA | GFP_DMA32);
	else if (hwdev->coherent_dma_mask < dma_get_required_mask(hwdev)) {
		if (hwdev->coherent_dma_mask < DMA_BIT_MASK(32))
			flags |= GFP_DMA;
		else
			flags |= GFP_DMA32;
	}
3166 3167 3168 3169 3170 3171

	vaddr = (void *)__get_free_pages(flags, order);
	if (!vaddr)
		return NULL;
	memset(vaddr, 0, size);

3172 3173 3174
	*dma_handle = __intel_map_single(hwdev, virt_to_bus(vaddr), size,
					 DMA_BIDIRECTIONAL,
					 hwdev->coherent_dma_mask);
3175 3176 3177 3178 3179 3180
	if (*dma_handle)
		return vaddr;
	free_pages((unsigned long)vaddr, order);
	return NULL;
}

3181
static void intel_free_coherent(struct device *hwdev, size_t size, void *vaddr,
3182
				dma_addr_t dma_handle, struct dma_attrs *attrs)
3183 3184 3185
{
	int order;

F
Fenghua Yu 已提交
3186
	size = PAGE_ALIGN(size);
3187 3188
	order = get_order(size);

3189
	intel_unmap_page(hwdev, dma_handle, size, DMA_BIDIRECTIONAL, NULL);
3190 3191 3192
	free_pages((unsigned long)vaddr, order);
}

3193 3194 3195
static void intel_unmap_sg(struct device *hwdev, struct scatterlist *sglist,
			   int nelems, enum dma_data_direction dir,
			   struct dma_attrs *attrs)
3196 3197
{
	struct dmar_domain *domain;
3198
	unsigned long start_pfn, last_pfn;
3199
	struct iova *iova;
3200
	struct intel_iommu *iommu;
3201
	struct page *freelist;
3202

3203
	if (iommu_no_mapping(hwdev))
3204 3205
		return;

3206
	domain = find_domain(hwdev);
3207 3208 3209
	BUG_ON(!domain);

	iommu = domain_get_iommu(domain);
3210

F
FUJITA Tomonori 已提交
3211
	iova = find_iova(&domain->iovad, IOVA_PFN(sglist[0].dma_address));
3212 3213
	if (WARN_ONCE(!iova, "Driver unmaps unmatched sglist at PFN %llx\n",
		      (unsigned long long)sglist[0].dma_address))
3214 3215
		return;

3216 3217
	start_pfn = mm_to_dma_pfn(iova->pfn_lo);
	last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
3218

3219
	freelist = domain_unmap(domain, start_pfn, last_pfn);
3220

3221 3222
	if (intel_iommu_strict) {
		iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
3223
				      last_pfn - start_pfn + 1, !freelist, 0);
3224 3225
		/* free iova */
		__free_iova(&domain->iovad, iova);
3226
		dma_free_pagelist(freelist);
3227
	} else {
3228
		add_unmap(domain, iova, freelist);
3229 3230 3231 3232 3233
		/*
		 * queue up the release of the unmap to save the 1/6th of the
		 * cpu used up by the iotlb flush operation...
		 */
	}
3234 3235 3236
}

static int intel_nontranslate_map_sg(struct device *hddev,
F
FUJITA Tomonori 已提交
3237
	struct scatterlist *sglist, int nelems, int dir)
3238 3239
{
	int i;
F
FUJITA Tomonori 已提交
3240
	struct scatterlist *sg;
3241

F
FUJITA Tomonori 已提交
3242
	for_each_sg(sglist, sg, nelems, i) {
F
FUJITA Tomonori 已提交
3243
		BUG_ON(!sg_page(sg));
3244
		sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
F
FUJITA Tomonori 已提交
3245
		sg->dma_length = sg->length;
3246 3247 3248 3249
	}
	return nelems;
}

3250 3251
static int intel_map_sg(struct device *hwdev, struct scatterlist *sglist, int nelems,
			enum dma_data_direction dir, struct dma_attrs *attrs)
3252 3253 3254 3255
{
	int i;
	struct pci_dev *pdev = to_pci_dev(hwdev);
	struct dmar_domain *domain;
3256 3257 3258 3259
	size_t size = 0;
	int prot = 0;
	struct iova *iova = NULL;
	int ret;
F
FUJITA Tomonori 已提交
3260
	struct scatterlist *sg;
3261
	unsigned long start_vpfn;
3262
	struct intel_iommu *iommu;
3263 3264

	BUG_ON(dir == DMA_NONE);
3265
	if (iommu_no_mapping(hwdev))
F
FUJITA Tomonori 已提交
3266
		return intel_nontranslate_map_sg(hwdev, sglist, nelems, dir);
3267

3268 3269 3270 3271
	domain = get_valid_domain_for_dev(pdev);
	if (!domain)
		return 0;

3272 3273
	iommu = domain_get_iommu(domain);

3274
	for_each_sg(sglist, sg, nelems, i)
3275
		size += aligned_nrpages(sg->offset, sg->length);
3276

3277 3278
	iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size),
				pdev->dma_mask);
3279
	if (!iova) {
F
FUJITA Tomonori 已提交
3280
		sglist->dma_length = 0;
3281 3282 3283 3284 3285 3286 3287 3288
		return 0;
	}

	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3289
			!cap_zlr(iommu->cap))
3290 3291 3292 3293
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;

3294
	start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
3295

3296
	ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
3297 3298 3299 3300 3301 3302 3303 3304 3305 3306
	if (unlikely(ret)) {
		/*  clear the page */
		dma_pte_clear_range(domain, start_vpfn,
				    start_vpfn + size - 1);
		/* free page tables */
		dma_pte_free_pagetable(domain, start_vpfn,
				       start_vpfn + size - 1);
		/* free iova */
		__free_iova(&domain->iovad, iova);
		return 0;
3307 3308
	}

3309 3310
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
3311
		iommu_flush_iotlb_psi(iommu, domain->id, start_vpfn, size, 0, 1);
3312
	else
3313
		iommu_flush_write_buffer(iommu);
3314

3315 3316 3317
	return nelems;
}

3318 3319 3320 3321 3322
static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
{
	return !dma_addr;
}

3323
struct dma_map_ops intel_dma_ops = {
3324 3325
	.alloc = intel_alloc_coherent,
	.free = intel_free_coherent,
3326 3327
	.map_sg = intel_map_sg,
	.unmap_sg = intel_unmap_sg,
3328 3329
	.map_page = intel_map_page,
	.unmap_page = intel_unmap_page,
3330
	.mapping_error = intel_mapping_error,
3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414
};

static inline int iommu_domain_cache_init(void)
{
	int ret = 0;

	iommu_domain_cache = kmem_cache_create("iommu_domain",
					 sizeof(struct dmar_domain),
					 0,
					 SLAB_HWCACHE_ALIGN,

					 NULL);
	if (!iommu_domain_cache) {
		printk(KERN_ERR "Couldn't create iommu_domain cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_devinfo_cache_init(void)
{
	int ret = 0;

	iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
					 sizeof(struct device_domain_info),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_devinfo_cache) {
		printk(KERN_ERR "Couldn't create devinfo cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_iova_cache_init(void)
{
	int ret = 0;

	iommu_iova_cache = kmem_cache_create("iommu_iova",
					 sizeof(struct iova),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_iova_cache) {
		printk(KERN_ERR "Couldn't create iova cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static int __init iommu_init_mempool(void)
{
	int ret;
	ret = iommu_iova_cache_init();
	if (ret)
		return ret;

	ret = iommu_domain_cache_init();
	if (ret)
		goto domain_error;

	ret = iommu_devinfo_cache_init();
	if (!ret)
		return ret;

	kmem_cache_destroy(iommu_domain_cache);
domain_error:
	kmem_cache_destroy(iommu_iova_cache);

	return -ENOMEM;
}

static void __init iommu_exit_mempool(void)
{
	kmem_cache_destroy(iommu_devinfo_cache);
	kmem_cache_destroy(iommu_domain_cache);
	kmem_cache_destroy(iommu_iova_cache);

}

3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442
static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
{
	struct dmar_drhd_unit *drhd;
	u32 vtbar;
	int rc;

	/* We know that this device on this chipset has its own IOMMU.
	 * If we find it under a different IOMMU, then the BIOS is lying
	 * to us. Hope that the IOMMU for this device is actually
	 * disabled, and it needs no translation...
	 */
	rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
	if (rc) {
		/* "can't" happen */
		dev_info(&pdev->dev, "failed to run vt-d quirk\n");
		return;
	}
	vtbar &= 0xffff0000;

	/* we know that the this iommu should be at offset 0xa000 from vtbar */
	drhd = dmar_find_matched_drhd_unit(pdev);
	if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
			    TAINT_FIRMWARE_WORKAROUND,
			    "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
		pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
}
DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);

3443 3444 3445
static void __init init_no_remapping_devices(void)
{
	struct dmar_drhd_unit *drhd;
3446
	struct device *dev;
3447
	int i;
3448 3449 3450

	for_each_drhd_unit(drhd) {
		if (!drhd->include_all) {
3451 3452 3453
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
				break;
3454
			/* ignore DMAR unit if no devices exist */
3455 3456 3457 3458 3459
			if (i == drhd->devices_cnt)
				drhd->ignored = 1;
		}
	}

3460 3461
	for_each_active_drhd_unit(drhd) {
		if (drhd->include_all)
3462 3463
			continue;

3464 3465
		for_each_active_dev_scope(drhd->devices,
					  drhd->devices_cnt, i, dev)
3466
			if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
3467 3468 3469 3470
				break;
		if (i < drhd->devices_cnt)
			continue;

3471 3472 3473 3474 3475 3476
		/* This IOMMU has *only* gfx devices. Either bypass it or
		   set the gfx_mapped flag, as appropriate */
		if (dmar_map_gfx) {
			intel_iommu_gfx_mapped = 1;
		} else {
			drhd->ignored = 1;
3477 3478
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
3479
				dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3480 3481 3482 3483
		}
	}
}

3484 3485 3486 3487 3488 3489 3490 3491 3492 3493
#ifdef CONFIG_SUSPEND
static int init_iommu_hw(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;

	for_each_active_iommu(iommu, drhd)
		if (iommu->qi)
			dmar_reenable_qi(iommu);

3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504
	for_each_iommu(iommu, drhd) {
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
				iommu_disable_protect_mem_regions(iommu);
			continue;
		}
	
3505 3506 3507 3508 3509
		iommu_flush_write_buffer(iommu);

		iommu_set_root_entry(iommu);

		iommu->flush.flush_context(iommu, 0, 0, 0,
3510
					   DMA_CCMD_GLOBAL_INVL);
3511
		iommu->flush.flush_iotlb(iommu, 0, 0, 0,
3512
					 DMA_TLB_GLOBAL_FLUSH);
3513 3514
		if (iommu_enable_translation(iommu))
			return 1;
3515
		iommu_disable_protect_mem_regions(iommu);
3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527
	}

	return 0;
}

static void iommu_flush_all(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;

	for_each_active_iommu(iommu, drhd) {
		iommu->flush.flush_context(iommu, 0, 0, 0,
3528
					   DMA_CCMD_GLOBAL_INVL);
3529
		iommu->flush.flush_iotlb(iommu, 0, 0, 0,
3530
					 DMA_TLB_GLOBAL_FLUSH);
3531 3532 3533
	}
}

3534
static int iommu_suspend(void)
3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	for_each_active_iommu(iommu, drhd) {
		iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
						 GFP_ATOMIC);
		if (!iommu->iommu_state)
			goto nomem;
	}

	iommu_flush_all();

	for_each_active_iommu(iommu, drhd) {
		iommu_disable_translation(iommu);

3552
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
3553 3554 3555 3556 3557 3558 3559 3560 3561 3562

		iommu->iommu_state[SR_DMAR_FECTL_REG] =
			readl(iommu->reg + DMAR_FECTL_REG);
		iommu->iommu_state[SR_DMAR_FEDATA_REG] =
			readl(iommu->reg + DMAR_FEDATA_REG);
		iommu->iommu_state[SR_DMAR_FEADDR_REG] =
			readl(iommu->reg + DMAR_FEADDR_REG);
		iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
			readl(iommu->reg + DMAR_FEUADDR_REG);

3563
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
3564 3565 3566 3567 3568 3569 3570 3571 3572 3573
	}
	return 0;

nomem:
	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);

	return -ENOMEM;
}

3574
static void iommu_resume(void)
3575 3576 3577 3578 3579 3580
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	if (init_iommu_hw()) {
3581 3582 3583 3584
		if (force_on)
			panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
		else
			WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
3585
		return;
3586 3587 3588 3589
	}

	for_each_active_iommu(iommu, drhd) {

3590
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
3591 3592 3593 3594 3595 3596 3597 3598 3599 3600

		writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
			iommu->reg + DMAR_FECTL_REG);
		writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
			iommu->reg + DMAR_FEDATA_REG);
		writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
			iommu->reg + DMAR_FEADDR_REG);
		writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
			iommu->reg + DMAR_FEUADDR_REG);

3601
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
3602 3603 3604 3605 3606 3607
	}

	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);
}

3608
static struct syscore_ops iommu_syscore_ops = {
3609 3610 3611 3612
	.resume		= iommu_resume,
	.suspend	= iommu_suspend,
};

3613
static void __init init_iommu_pm_ops(void)
3614
{
3615
	register_syscore_ops(&iommu_syscore_ops);
3616 3617 3618
}

#else
3619
static inline void init_iommu_pm_ops(void) {}
3620 3621
#endif	/* CONFIG_PM */

3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635

int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header)
{
	struct acpi_dmar_reserved_memory *rmrr;
	struct dmar_rmrr_unit *rmrru;

	rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
	if (!rmrru)
		return -ENOMEM;

	rmrru->hdr = header;
	rmrr = (struct acpi_dmar_reserved_memory *)header;
	rmrru->base_address = rmrr->base_address;
	rmrru->end_address = rmrr->end_address;
3636 3637 3638 3639 3640 3641 3642
	rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				&rmrru->devices_cnt);
	if (rmrru->devices_cnt && rmrru->devices == NULL) {
		kfree(rmrru);
		return -ENOMEM;
	}
3643

3644
	list_add(&rmrru->list, &dmar_rmrr_units);
3645

3646
	return 0;
3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660
}

int __init dmar_parse_one_atsr(struct acpi_dmar_header *hdr)
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = kzalloc(sizeof(*atsru), GFP_KERNEL);
	if (!atsru)
		return -ENOMEM;

	atsru->hdr = hdr;
	atsru->include_all = atsr->flags & 0x1;
3661 3662 3663 3664 3665 3666 3667 3668 3669
	if (!atsru->include_all) {
		atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
				(void *)atsr + atsr->header.length,
				&atsru->devices_cnt);
		if (atsru->devices_cnt && atsru->devices == NULL) {
			kfree(atsru);
			return -ENOMEM;
		}
	}
3670

3671
	list_add_rcu(&atsru->list, &dmar_atsr_units);
3672 3673 3674 3675

	return 0;
}

3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690
static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
{
	dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
	kfree(atsru);
}

static void intel_iommu_free_dmars(void)
{
	struct dmar_rmrr_unit *rmrru, *rmrr_n;
	struct dmar_atsr_unit *atsru, *atsr_n;

	list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
		list_del(&rmrru->list);
		dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
		kfree(rmrru);
3691 3692
	}

3693 3694 3695 3696
	list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
		list_del(&atsru->list);
		intel_iommu_free_atsr(atsru);
	}
3697 3698 3699 3700
}

int dmar_find_matched_atsr_unit(struct pci_dev *dev)
{
3701
	int i, ret = 1;
3702
	struct pci_bus *bus;
3703 3704
	struct pci_dev *bridge = NULL;
	struct device *tmp;
3705 3706 3707 3708 3709
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	dev = pci_physfn(dev);
	for (bus = dev->bus; bus; bus = bus->parent) {
3710
		bridge = bus->self;
3711
		if (!bridge || !pci_is_pcie(bridge) ||
3712
		    pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
3713
			return 0;
3714
		if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
3715 3716
			break;
	}
3717 3718
	if (!bridge)
		return 0;
3719

3720
	rcu_read_lock();
3721 3722 3723 3724 3725
	list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (atsr->segment != pci_domain_nr(dev->bus))
			continue;

3726
		for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
3727
			if (tmp == &bridge->dev)
3728
				goto out;
3729 3730

		if (atsru->include_all)
3731
			goto out;
3732
	}
3733 3734
	ret = 0;
out:
3735
	rcu_read_unlock();
3736

3737
	return ret;
3738 3739
}

3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793
int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
{
	int ret = 0;
	struct dmar_rmrr_unit *rmrru;
	struct dmar_atsr_unit *atsru;
	struct acpi_dmar_atsr *atsr;
	struct acpi_dmar_reserved_memory *rmrr;

	if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
		return 0;

	list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
		rmrr = container_of(rmrru->hdr,
				    struct acpi_dmar_reserved_memory, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				rmrr->segment, rmrru->devices,
				rmrru->devices_cnt);
			if (ret > 0)
				break;
			else if(ret < 0)
				return ret;
		} else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
			if (dmar_remove_dev_scope(info, rmrr->segment,
				rmrru->devices, rmrru->devices_cnt))
				break;
		}
	}

	list_for_each_entry(atsru, &dmar_atsr_units, list) {
		if (atsru->include_all)
			continue;

		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
					(void *)atsr + atsr->header.length,
					atsr->segment, atsru->devices,
					atsru->devices_cnt);
			if (ret > 0)
				break;
			else if(ret < 0)
				return ret;
		} else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
			if (dmar_remove_dev_scope(info, atsr->segment,
					atsru->devices, atsru->devices_cnt))
				break;
		}
	}

	return 0;
}

F
Fenghua Yu 已提交
3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806
/*
 * Here we only respond to action of unbound device from driver.
 *
 * Added device is not attached to its DMAR domain here yet. That will happen
 * when mapping the device to iova.
 */
static int device_notifier(struct notifier_block *nb,
				  unsigned long action, void *data)
{
	struct device *dev = data;
	struct pci_dev *pdev = to_pci_dev(dev);
	struct dmar_domain *domain;

3807
	if (iommu_dummy(dev))
3808 3809
		return 0;

3810 3811 3812 3813
	if (action != BUS_NOTIFY_UNBOUND_DRIVER &&
	    action != BUS_NOTIFY_DEL_DEVICE)
		return 0;

3814
	domain = find_domain(dev);
F
Fenghua Yu 已提交
3815 3816 3817
	if (!domain)
		return 0;

3818
	down_read(&dmar_global_lock);
3819 3820 3821 3822 3823
	domain_remove_one_dev_info(domain, pdev);
	if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
	    !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) &&
	    list_empty(&domain->devices))
		domain_exit(domain);
3824
	up_read(&dmar_global_lock);
3825

F
Fenghua Yu 已提交
3826 3827 3828 3829 3830 3831 3832
	return 0;
}

static struct notifier_block device_nb = {
	.notifier_call = device_notifier,
};

3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858
static int intel_iommu_memory_notifier(struct notifier_block *nb,
				       unsigned long val, void *v)
{
	struct memory_notify *mhp = v;
	unsigned long long start, end;
	unsigned long start_vpfn, last_vpfn;

	switch (val) {
	case MEM_GOING_ONLINE:
		start = mhp->start_pfn << PAGE_SHIFT;
		end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
		if (iommu_domain_identity_map(si_domain, start, end)) {
			pr_warn("dmar: failed to build identity map for [%llx-%llx]\n",
				start, end);
			return NOTIFY_BAD;
		}
		break;

	case MEM_OFFLINE:
	case MEM_CANCEL_ONLINE:
		start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
		last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
		while (start_vpfn <= last_vpfn) {
			struct iova *iova;
			struct dmar_drhd_unit *drhd;
			struct intel_iommu *iommu;
3859
			struct page *freelist;
3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875

			iova = find_iova(&si_domain->iovad, start_vpfn);
			if (iova == NULL) {
				pr_debug("dmar: failed get IOVA for PFN %lx\n",
					 start_vpfn);
				break;
			}

			iova = split_and_remove_iova(&si_domain->iovad, iova,
						     start_vpfn, last_vpfn);
			if (iova == NULL) {
				pr_warn("dmar: failed to split IOVA PFN [%lx-%lx]\n",
					start_vpfn, last_vpfn);
				return NOTIFY_BAD;
			}

3876 3877 3878
			freelist = domain_unmap(si_domain, iova->pfn_lo,
					       iova->pfn_hi);

3879 3880 3881 3882
			rcu_read_lock();
			for_each_active_iommu(iommu, drhd)
				iommu_flush_iotlb_psi(iommu, si_domain->id,
					iova->pfn_lo,
3883 3884
					iova->pfn_hi - iova->pfn_lo + 1,
					!freelist, 0);
3885
			rcu_read_unlock();
3886
			dma_free_pagelist(freelist);
3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901

			start_vpfn = iova->pfn_hi + 1;
			free_iova_mem(iova);
		}
		break;
	}

	return NOTIFY_OK;
}

static struct notifier_block intel_iommu_memory_nb = {
	.notifier_call = intel_iommu_memory_notifier,
	.priority = 0
};

3902 3903
int __init intel_iommu_init(void)
{
3904
	int ret = -ENODEV;
3905
	struct dmar_drhd_unit *drhd;
3906
	struct intel_iommu *iommu;
3907

3908 3909 3910
	/* VT-d is required for a TXT/tboot launch, so enforce that */
	force_on = tboot_force_iommu();

3911 3912 3913 3914 3915 3916 3917
	if (iommu_init_mempool()) {
		if (force_on)
			panic("tboot: Failed to initialize iommu memory\n");
		return -ENOMEM;
	}

	down_write(&dmar_global_lock);
3918 3919 3920
	if (dmar_table_init()) {
		if (force_on)
			panic("tboot: Failed to initialize DMAR table\n");
3921
		goto out_free_dmar;
3922
	}
3923

3924 3925 3926
	/*
	 * Disable translation if already enabled prior to OS handover.
	 */
3927
	for_each_active_iommu(iommu, drhd)
3928 3929 3930
		if (iommu->gcmd & DMA_GCMD_TE)
			iommu_disable_translation(iommu);

3931
	if (dmar_dev_scope_init() < 0) {
3932 3933
		if (force_on)
			panic("tboot: Failed to initialize DMAR device scope\n");
3934
		goto out_free_dmar;
3935
	}
3936

3937
	if (no_iommu || dmar_disabled)
3938
		goto out_free_dmar;
3939

3940 3941 3942 3943 3944 3945
	if (list_empty(&dmar_rmrr_units))
		printk(KERN_INFO "DMAR: No RMRR found\n");

	if (list_empty(&dmar_atsr_units))
		printk(KERN_INFO "DMAR: No ATSR found\n");

3946 3947 3948
	if (dmar_init_reserved_ranges()) {
		if (force_on)
			panic("tboot: Failed to reserve iommu ranges\n");
3949
		goto out_free_reserved_range;
3950
	}
3951 3952 3953

	init_no_remapping_devices();

3954
	ret = init_dmars();
3955
	if (ret) {
3956 3957
		if (force_on)
			panic("tboot: Failed to initialize DMARs\n");
3958
		printk(KERN_ERR "IOMMU: dmar init failed\n");
3959
		goto out_free_reserved_range;
3960
	}
3961
	up_write(&dmar_global_lock);
3962 3963 3964
	printk(KERN_INFO
	"PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");

M
mark gross 已提交
3965
	init_timer(&unmap_timer);
3966 3967 3968
#ifdef CONFIG_SWIOTLB
	swiotlb = 0;
#endif
3969
	dma_ops = &intel_dma_ops;
F
Fenghua Yu 已提交
3970

3971
	init_iommu_pm_ops();
3972

3973
	bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
F
Fenghua Yu 已提交
3974
	bus_register_notifier(&pci_bus_type, &device_nb);
3975 3976
	if (si_domain && !hw_pass_through)
		register_memory_notifier(&intel_iommu_memory_nb);
F
Fenghua Yu 已提交
3977

3978 3979
	intel_iommu_enabled = 1;

3980
	return 0;
3981 3982 3983 3984 3985

out_free_reserved_range:
	put_iova_domain(&reserved_iova_list);
out_free_dmar:
	intel_iommu_free_dmars();
3986 3987
	up_write(&dmar_global_lock);
	iommu_exit_mempool();
3988
	return ret;
3989
}
3990

3991
static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
3992
					   struct device *dev)
3993
{
3994
	struct pci_dev *tmp, *parent, *pdev;
3995

3996
	if (!iommu || !dev || !dev_is_pci(dev))
3997 3998
		return;

3999 4000
	pdev = to_pci_dev(dev);

4001 4002 4003 4004 4005 4006 4007
	/* dependent device detach */
	tmp = pci_find_upstream_pcie_bridge(pdev);
	/* Secondary interface's bus number and devfn 0 */
	if (tmp) {
		parent = pdev->bus->self;
		while (parent != tmp) {
			iommu_detach_dev(iommu, parent->bus->number,
4008
					 parent->devfn);
4009 4010
			parent = parent->bus->self;
		}
4011
		if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
4012 4013 4014
			iommu_detach_dev(iommu,
				tmp->subordinate->number, 0);
		else /* this is a legacy PCI bridge */
4015 4016
			iommu_detach_dev(iommu, tmp->bus->number,
					 tmp->devfn);
4017 4018 4019
	}
}

4020
static void domain_remove_one_dev_info(struct dmar_domain *domain,
4021 4022
					  struct pci_dev *pdev)
{
4023
	struct device_domain_info *info, *tmp;
4024 4025 4026 4027
	struct intel_iommu *iommu;
	unsigned long flags;
	int found = 0;

4028 4029
	iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
				pdev->devfn);
4030 4031 4032 4033
	if (!iommu)
		return;

	spin_lock_irqsave(&device_domain_lock, flags);
4034
	list_for_each_entry_safe(info, tmp, &domain->devices, link) {
4035 4036
		if (info->segment == pci_domain_nr(pdev->bus) &&
		    info->bus == pdev->bus->number &&
4037
		    info->devfn == pdev->devfn) {
4038
			unlink_domain_info(info);
4039 4040
			spin_unlock_irqrestore(&device_domain_lock, flags);

Y
Yu Zhao 已提交
4041
			iommu_disable_dev_iotlb(info);
4042
			iommu_detach_dev(iommu, info->bus, info->devfn);
4043
			iommu_detach_dependent_devices(iommu, &pdev->dev);
4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057
			free_devinfo_mem(info);

			spin_lock_irqsave(&device_domain_lock, flags);

			if (found)
				break;
			else
				continue;
		}

		/* if there is no other devices under the same iommu
		 * owned by this domain, clear this iommu in iommu_bmp
		 * update iommu count and coherency
		 */
4058 4059
		if (iommu == device_to_iommu(info->segment, info->bus,
					    info->devfn))
4060 4061 4062
			found = 1;
	}

4063 4064
	spin_unlock_irqrestore(&device_domain_lock, flags);

4065 4066 4067
	if (found == 0) {
		unsigned long tmp_flags;
		spin_lock_irqsave(&domain->iommu_lock, tmp_flags);
4068
		clear_bit(iommu->seq_id, domain->iommu_bmp);
4069
		domain->iommu_count--;
4070
		domain_update_iommu_cap(domain);
4071
		spin_unlock_irqrestore(&domain->iommu_lock, tmp_flags);
4072

4073 4074 4075 4076 4077 4078 4079
		if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
		    !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)) {
			spin_lock_irqsave(&iommu->lock, tmp_flags);
			clear_bit(domain->id, iommu->domain_ids);
			iommu->domains[domain->id] = NULL;
			spin_unlock_irqrestore(&iommu->lock, tmp_flags);
		}
4080 4081 4082
	}
}

4083
static int md_domain_init(struct dmar_domain *domain, int guest_width)
4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095
{
	int adjust_width;

	init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	domain->agaw = width_to_agaw(adjust_width);

	domain->iommu_coherency = 0;
4096
	domain->iommu_snooping = 0;
4097
	domain->iommu_superpage = 0;
4098
	domain->max_addr = 0;
4099
	domain->nid = -1;
4100 4101

	/* always allocate the top pgd */
4102
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
4103 4104 4105 4106 4107 4108
	if (!domain->pgd)
		return -ENOMEM;
	domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
	return 0;
}

4109
static int intel_iommu_domain_init(struct iommu_domain *domain)
K
Kay, Allen M 已提交
4110
{
4111
	struct dmar_domain *dmar_domain;
K
Kay, Allen M 已提交
4112

4113
	dmar_domain = alloc_domain(true);
4114
	if (!dmar_domain) {
K
Kay, Allen M 已提交
4115
		printk(KERN_ERR
4116 4117
			"intel_iommu_domain_init: dmar_domain == NULL\n");
		return -ENOMEM;
K
Kay, Allen M 已提交
4118
	}
4119
	if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
K
Kay, Allen M 已提交
4120
		printk(KERN_ERR
4121
			"intel_iommu_domain_init() failed\n");
4122
		domain_exit(dmar_domain);
4123
		return -ENOMEM;
K
Kay, Allen M 已提交
4124
	}
4125
	domain_update_iommu_cap(dmar_domain);
4126
	domain->priv = dmar_domain;
4127

4128 4129 4130 4131
	domain->geometry.aperture_start = 0;
	domain->geometry.aperture_end   = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
	domain->geometry.force_aperture = true;

4132
	return 0;
K
Kay, Allen M 已提交
4133 4134
}

4135
static void intel_iommu_domain_destroy(struct iommu_domain *domain)
K
Kay, Allen M 已提交
4136
{
4137 4138 4139
	struct dmar_domain *dmar_domain = domain->priv;

	domain->priv = NULL;
4140
	domain_exit(dmar_domain);
K
Kay, Allen M 已提交
4141 4142
}

4143 4144
static int intel_iommu_attach_device(struct iommu_domain *domain,
				     struct device *dev)
K
Kay, Allen M 已提交
4145
{
4146 4147
	struct dmar_domain *dmar_domain = domain->priv;
	struct pci_dev *pdev = to_pci_dev(dev);
4148 4149
	struct intel_iommu *iommu;
	int addr_width;
4150 4151 4152 4153 4154

	/* normally pdev is not mapped */
	if (unlikely(domain_context_mapped(pdev))) {
		struct dmar_domain *old_domain;

4155
		old_domain = find_domain(dev);
4156
		if (old_domain) {
4157 4158 4159
			if (dmar_domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
			    dmar_domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)
				domain_remove_one_dev_info(old_domain, pdev);
4160 4161 4162 4163 4164
			else
				domain_remove_dev_info(old_domain);
		}
	}

4165 4166
	iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
				pdev->devfn);
4167 4168 4169 4170 4171
	if (!iommu)
		return -ENODEV;

	/* check if this iommu agaw is sufficient for max mapped address */
	addr_width = agaw_to_width(iommu->agaw);
4172 4173 4174 4175 4176
	if (addr_width > cap_mgaw(iommu->cap))
		addr_width = cap_mgaw(iommu->cap);

	if (dmar_domain->max_addr > (1LL << addr_width)) {
		printk(KERN_ERR "%s: iommu width (%d) is not "
4177
		       "sufficient for the mapped address (%llx)\n",
4178
		       __func__, addr_width, dmar_domain->max_addr);
4179 4180
		return -EFAULT;
	}
4181 4182 4183 4184 4185 4186 4187 4188 4189 4190
	dmar_domain->gaw = addr_width;

	/*
	 * Knock out extra levels of page tables if necessary
	 */
	while (iommu->agaw < dmar_domain->agaw) {
		struct dma_pte *pte;

		pte = dmar_domain->pgd;
		if (dma_pte_present(pte)) {
4191 4192
			dmar_domain->pgd = (struct dma_pte *)
				phys_to_virt(dma_pte_addr(pte));
4193
			free_pgtable_page(pte);
4194 4195 4196
		}
		dmar_domain->agaw--;
	}
4197

4198
	return domain_add_dev_info(dmar_domain, pdev, CONTEXT_TT_MULTI_LEVEL);
K
Kay, Allen M 已提交
4199 4200
}

4201 4202
static void intel_iommu_detach_device(struct iommu_domain *domain,
				      struct device *dev)
K
Kay, Allen M 已提交
4203
{
4204 4205 4206
	struct dmar_domain *dmar_domain = domain->priv;
	struct pci_dev *pdev = to_pci_dev(dev);

4207
	domain_remove_one_dev_info(dmar_domain, pdev);
4208
}
4209

4210 4211
static int intel_iommu_map(struct iommu_domain *domain,
			   unsigned long iova, phys_addr_t hpa,
4212
			   size_t size, int iommu_prot)
4213
{
4214
	struct dmar_domain *dmar_domain = domain->priv;
4215
	u64 max_addr;
4216
	int prot = 0;
4217
	int ret;
4218

4219 4220 4221 4222
	if (iommu_prot & IOMMU_READ)
		prot |= DMA_PTE_READ;
	if (iommu_prot & IOMMU_WRITE)
		prot |= DMA_PTE_WRITE;
4223 4224
	if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
		prot |= DMA_PTE_SNP;
4225

4226
	max_addr = iova + size;
4227
	if (dmar_domain->max_addr < max_addr) {
4228 4229 4230
		u64 end;

		/* check if minimum agaw is sufficient for mapped address */
4231
		end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
4232
		if (end < max_addr) {
4233
			printk(KERN_ERR "%s: iommu width (%d) is not "
4234
			       "sufficient for the mapped address (%llx)\n",
4235
			       __func__, dmar_domain->gaw, max_addr);
4236 4237
			return -EFAULT;
		}
4238
		dmar_domain->max_addr = max_addr;
4239
	}
4240 4241
	/* Round up size to next multiple of PAGE_SIZE, if it and
	   the low bits of hpa would take us onto the next page */
4242
	size = aligned_nrpages(hpa, size);
4243 4244
	ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
				 hpa >> VTD_PAGE_SHIFT, size, prot);
4245
	return ret;
K
Kay, Allen M 已提交
4246 4247
}

4248
static size_t intel_iommu_unmap(struct iommu_domain *domain,
4249
				unsigned long iova, size_t size)
K
Kay, Allen M 已提交
4250
{
4251
	struct dmar_domain *dmar_domain = domain->priv;
4252 4253 4254 4255 4256
	struct page *freelist = NULL;
	struct intel_iommu *iommu;
	unsigned long start_pfn, last_pfn;
	unsigned int npages;
	int iommu_id, num, ndomains, level = 0;
4257 4258 4259 4260 4261 4262 4263 4264

	/* Cope with horrid API which requires us to unmap more than the
	   size argument if it happens to be a large-page mapping. */
	if (!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level))
		BUG();

	if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
		size = VTD_PAGE_SIZE << level_to_offset_bits(level);
4265

4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288
	start_pfn = iova >> VTD_PAGE_SHIFT;
	last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;

	freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);

	npages = last_pfn - start_pfn + 1;

	for_each_set_bit(iommu_id, dmar_domain->iommu_bmp, g_num_of_iommus) {
               iommu = g_iommus[iommu_id];

               /*
                * find bit position of dmar_domain
                */
               ndomains = cap_ndoms(iommu->cap);
               for_each_set_bit(num, iommu->domain_ids, ndomains) {
                       if (iommu->domains[num] == dmar_domain)
                               iommu_flush_iotlb_psi(iommu, num, start_pfn,
						     npages, !freelist, 0);
	       }

	}

	dma_free_pagelist(freelist);
4289

4290 4291
	if (dmar_domain->max_addr == iova + size)
		dmar_domain->max_addr = iova;
4292

4293
	return size;
K
Kay, Allen M 已提交
4294 4295
}

4296
static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
4297
					    dma_addr_t iova)
K
Kay, Allen M 已提交
4298
{
4299
	struct dmar_domain *dmar_domain = domain->priv;
K
Kay, Allen M 已提交
4300
	struct dma_pte *pte;
4301
	int level = 0;
4302
	u64 phys = 0;
K
Kay, Allen M 已提交
4303

4304
	pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
K
Kay, Allen M 已提交
4305
	if (pte)
4306
		phys = dma_pte_addr(pte);
K
Kay, Allen M 已提交
4307

4308
	return phys;
K
Kay, Allen M 已提交
4309
}
4310

S
Sheng Yang 已提交
4311 4312 4313 4314 4315 4316 4317
static int intel_iommu_domain_has_cap(struct iommu_domain *domain,
				      unsigned long cap)
{
	struct dmar_domain *dmar_domain = domain->priv;

	if (cap == IOMMU_CAP_CACHE_COHERENCY)
		return dmar_domain->iommu_snooping;
4318
	if (cap == IOMMU_CAP_INTR_REMAP)
4319
		return irq_remapping_enabled;
S
Sheng Yang 已提交
4320 4321 4322 4323

	return 0;
}

4324
#define REQ_ACS_FLAGS	(PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF)
4325

4326 4327 4328
static int intel_iommu_add_device(struct device *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev);
4329
	struct pci_dev *bridge, *dma_pdev = NULL;
4330 4331
	struct iommu_group *group;
	int ret;
4332

4333 4334
	if (!device_to_iommu(pci_domain_nr(pdev->bus),
			     pdev->bus->number, pdev->devfn))
4335 4336 4337 4338
		return -ENODEV;

	bridge = pci_find_upstream_pcie_bridge(pdev);
	if (bridge) {
4339 4340 4341 4342
		if (pci_is_pcie(bridge))
			dma_pdev = pci_get_domain_bus_and_slot(
						pci_domain_nr(pdev->bus),
						bridge->subordinate->number, 0);
4343
		if (!dma_pdev)
4344 4345 4346 4347
			dma_pdev = pci_dev_get(bridge);
	} else
		dma_pdev = pci_dev_get(pdev);

4348
	/* Account for quirked devices */
4349 4350
	swap_pci_ref(&dma_pdev, pci_get_dma_source(dma_pdev));

4351 4352
	/*
	 * If it's a multifunction device that does not support our
4353 4354
	 * required ACS flags, add to the same group as lowest numbered
	 * function that also does not suport the required ACS flags.
4355
	 */
4356
	if (dma_pdev->multifunction &&
4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373
	    !pci_acs_enabled(dma_pdev, REQ_ACS_FLAGS)) {
		u8 i, slot = PCI_SLOT(dma_pdev->devfn);

		for (i = 0; i < 8; i++) {
			struct pci_dev *tmp;

			tmp = pci_get_slot(dma_pdev->bus, PCI_DEVFN(slot, i));
			if (!tmp)
				continue;

			if (!pci_acs_enabled(tmp, REQ_ACS_FLAGS)) {
				swap_pci_ref(&dma_pdev, tmp);
				break;
			}
			pci_dev_put(tmp);
		}
	}
4374

4375 4376 4377 4378 4379
	/*
	 * Devices on the root bus go through the iommu.  If that's not us,
	 * find the next upstream device and test ACS up to the root bus.
	 * Finding the next device may require skipping virtual buses.
	 */
4380
	while (!pci_is_root_bus(dma_pdev->bus)) {
4381 4382 4383 4384 4385 4386 4387 4388 4389 4390
		struct pci_bus *bus = dma_pdev->bus;

		while (!bus->self) {
			if (!pci_is_root_bus(bus))
				bus = bus->parent;
			else
				goto root_bus;
		}

		if (pci_acs_path_enabled(bus->self, NULL, REQ_ACS_FLAGS))
4391 4392
			break;

4393
		swap_pci_ref(&dma_pdev, pci_dev_get(bus->self));
4394 4395
	}

4396
root_bus:
4397 4398 4399 4400 4401 4402
	group = iommu_group_get(&dma_pdev->dev);
	pci_dev_put(dma_pdev);
	if (!group) {
		group = iommu_group_alloc();
		if (IS_ERR(group))
			return PTR_ERR(group);
4403 4404
	}

4405
	ret = iommu_group_add_device(group, dev);
4406

4407 4408 4409
	iommu_group_put(group);
	return ret;
}
4410

4411 4412 4413
static void intel_iommu_remove_device(struct device *dev)
{
	iommu_group_remove_device(dev);
4414 4415
}

4416 4417 4418 4419 4420
static struct iommu_ops intel_iommu_ops = {
	.domain_init	= intel_iommu_domain_init,
	.domain_destroy = intel_iommu_domain_destroy,
	.attach_dev	= intel_iommu_attach_device,
	.detach_dev	= intel_iommu_detach_device,
4421 4422
	.map		= intel_iommu_map,
	.unmap		= intel_iommu_unmap,
4423
	.iova_to_phys	= intel_iommu_iova_to_phys,
S
Sheng Yang 已提交
4424
	.domain_has_cap = intel_iommu_domain_has_cap,
4425 4426
	.add_device	= intel_iommu_add_device,
	.remove_device	= intel_iommu_remove_device,
4427
	.pgsize_bitmap	= INTEL_IOMMU_PGSIZES,
4428
};
4429

4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444
static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
{
	/* G4x/GM45 integrated gfx dmar support is totally busted. */
	printk(KERN_INFO "DMAR: Disabling IOMMU for graphics on this chipset\n");
	dmar_map_gfx = 0;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);

4445
static void quirk_iommu_rwbf(struct pci_dev *dev)
4446 4447 4448
{
	/*
	 * Mobile 4 Series Chipset neglects to set RWBF capability,
4449
	 * but needs it. Same seems to hold for the desktop versions.
4450 4451 4452 4453 4454 4455
	 */
	printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
	rwbf_quirk = 1;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
4456 4457 4458 4459 4460 4461
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
4462

4463 4464 4465 4466 4467 4468 4469 4470 4471 4472
#define GGC 0x52
#define GGC_MEMORY_SIZE_MASK	(0xf << 8)
#define GGC_MEMORY_SIZE_NONE	(0x0 << 8)
#define GGC_MEMORY_SIZE_1M	(0x1 << 8)
#define GGC_MEMORY_SIZE_2M	(0x3 << 8)
#define GGC_MEMORY_VT_ENABLED	(0x8 << 8)
#define GGC_MEMORY_SIZE_2M_VT	(0x9 << 8)
#define GGC_MEMORY_SIZE_3M_VT	(0xa << 8)
#define GGC_MEMORY_SIZE_4M_VT	(0xb << 8)

4473
static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
4474 4475 4476
{
	unsigned short ggc;

4477
	if (pci_read_config_word(dev, GGC, &ggc))
4478 4479
		return;

4480
	if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
4481 4482
		printk(KERN_INFO "DMAR: BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
		dmar_map_gfx = 0;
4483 4484 4485 4486 4487
	} else if (dmar_map_gfx) {
		/* we have to ensure the gfx device is idle before we flush */
		printk(KERN_INFO "DMAR: Disabling batched IOTLB flush on Ironlake\n");
		intel_iommu_strict = 1;
       }
4488 4489 4490 4491 4492 4493
}
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);

4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550
/* On Tylersburg chipsets, some BIOSes have been known to enable the
   ISOCH DMAR unit for the Azalia sound device, but not give it any
   TLB entries, which causes it to deadlock. Check for that.  We do
   this in a function called from init_dmars(), instead of in a PCI
   quirk, because we don't want to print the obnoxious "BIOS broken"
   message if VT-d is actually disabled.
*/
static void __init check_tylersburg_isoch(void)
{
	struct pci_dev *pdev;
	uint32_t vtisochctrl;

	/* If there's no Azalia in the system anyway, forget it. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
	if (!pdev)
		return;
	pci_dev_put(pdev);

	/* System Management Registers. Might be hidden, in which case
	   we can't do the sanity check. But that's OK, because the
	   known-broken BIOSes _don't_ actually hide it, so far. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
	if (!pdev)
		return;

	if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
		pci_dev_put(pdev);
		return;
	}

	pci_dev_put(pdev);

	/* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
	if (vtisochctrl & 1)
		return;

	/* Drop all bits other than the number of TLB entries */
	vtisochctrl &= 0x1c;

	/* If we have the recommended number of TLB entries (16), fine. */
	if (vtisochctrl == 0x10)
		return;

	/* Zero TLB entries? You get to ride the short bus to school. */
	if (!vtisochctrl) {
		WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		iommu_identity_mapping |= IDENTMAP_AZALIA;
		return;
	}
	
	printk(KERN_WARNING "DMAR: Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
	       vtisochctrl);
}