intel-iommu.c 135.5 KB
Newer Older
1
/*
2
 * Copyright © 2006-2014 Intel Corporation.
3 4 5 6 7 8 9 10 11 12
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
13 14 15 16 17
 * Authors: David Woodhouse <dwmw2@infradead.org>,
 *          Ashok Raj <ashok.raj@intel.com>,
 *          Shaohua Li <shaohua.li@intel.com>,
 *          Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
 *          Fenghua Yu <fenghua.yu@intel.com>
J
Joerg Roedel 已提交
18
 *          Joerg Roedel <jroedel@suse.de>
19 20
 */

J
Joerg Roedel 已提交
21 22
#define pr_fmt(fmt)     "DMAR: " fmt

23 24
#include <linux/init.h>
#include <linux/bitmap.h>
M
mark gross 已提交
25
#include <linux/debugfs.h>
26
#include <linux/export.h>
27 28 29 30 31 32 33 34
#include <linux/slab.h>
#include <linux/irq.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
#include <linux/pci.h>
#include <linux/dmar.h>
#include <linux/dma-mapping.h>
#include <linux/mempool.h>
35
#include <linux/memory.h>
36
#include <linux/cpu.h>
M
mark gross 已提交
37
#include <linux/timer.h>
38
#include <linux/io.h>
K
Kay, Allen M 已提交
39
#include <linux/iova.h>
40
#include <linux/iommu.h>
K
Kay, Allen M 已提交
41
#include <linux/intel-iommu.h>
42
#include <linux/syscore_ops.h>
43
#include <linux/tboot.h>
44
#include <linux/dmi.h>
45
#include <linux/pci-ats.h>
T
Tejun Heo 已提交
46
#include <linux/memblock.h>
A
Akinobu Mita 已提交
47
#include <linux/dma-contiguous.h>
48
#include <linux/dma-direct.h>
49
#include <linux/crash_dump.h>
50
#include <asm/irq_remapping.h>
51
#include <asm/cacheflush.h>
52
#include <asm/iommu.h>
53

54
#include "irq_remapping.h"
L
Lu Baolu 已提交
55
#include "intel-pasid.h"
56

F
Fenghua Yu 已提交
57 58 59
#define ROOT_SIZE		VTD_PAGE_SIZE
#define CONTEXT_SIZE		VTD_PAGE_SIZE

60
#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
61
#define IS_USB_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
62
#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
63
#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
64 65 66 67 68

#define IOAPIC_RANGE_START	(0xfee00000)
#define IOAPIC_RANGE_END	(0xfeefffff)
#define IOVA_START_ADDR		(0x1000)

69
#define DEFAULT_DOMAIN_ADDRESS_WIDTH 57
70

F
Fenghua Yu 已提交
71
#define MAX_AGAW_WIDTH 64
72
#define MAX_AGAW_PFN_WIDTH	(MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
F
Fenghua Yu 已提交
73

74 75 76 77 78 79 80 81
#define __DOMAIN_MAX_PFN(gaw)  ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)

/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
   to match. That way, we can use 'unsigned long' for PFNs with impunity. */
#define DOMAIN_MAX_PFN(gaw)	((unsigned long) min_t(uint64_t, \
				__DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
#define DOMAIN_MAX_ADDR(gaw)	(((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
82

83 84 85
/* IO virtual address start page frame number */
#define IOVA_START_PFN		(1)

86
#define IOVA_PFN(addr)		((addr) >> PAGE_SHIFT)
M
mark gross 已提交
87

88 89 90 91
/* page table handling */
#define LEVEL_STRIDE		(9)
#define LEVEL_MASK		(((u64)1 << LEVEL_STRIDE) - 1)

92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109
/*
 * This bitmap is used to advertise the page sizes our hardware support
 * to the IOMMU core, which will then use this information to split
 * physically contiguous memory regions it is mapping into page sizes
 * that we support.
 *
 * Traditionally the IOMMU core just handed us the mappings directly,
 * after making sure the size is an order of a 4KiB page and that the
 * mapping has natural alignment.
 *
 * To retain this behavior, we currently advertise that we support
 * all page sizes that are an order of 4KiB.
 *
 * If at some point we'd like to utilize the IOMMU core's new behavior,
 * we could change this to advertise the real page sizes we support.
 */
#define INTEL_IOMMU_PGSIZES	(~0xFFFUL)

110 111 112 113 114 115 116
static inline int agaw_to_level(int agaw)
{
	return agaw + 2;
}

static inline int agaw_to_width(int agaw)
{
117
	return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
118 119 120 121
}

static inline int width_to_agaw(int width)
{
122
	return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148
}

static inline unsigned int level_to_offset_bits(int level)
{
	return (level - 1) * LEVEL_STRIDE;
}

static inline int pfn_level_offset(unsigned long pfn, int level)
{
	return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
}

static inline unsigned long level_mask(int level)
{
	return -1UL << level_to_offset_bits(level);
}

static inline unsigned long level_size(int level)
{
	return 1UL << level_to_offset_bits(level);
}

static inline unsigned long align_to_level(unsigned long pfn, int level)
{
	return (pfn + level_size(level) - 1) & level_mask(level);
}
149

150 151
static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
{
152
	return  1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
153 154
}

155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174
/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
   are never going to work. */
static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
{
	return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
}

static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
{
	return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
}
static inline unsigned long page_to_dma_pfn(struct page *pg)
{
	return mm_to_dma_pfn(page_to_pfn(pg));
}
static inline unsigned long virt_to_dma_pfn(void *p)
{
	return page_to_dma_pfn(virt_to_page(p));
}

W
Weidong Han 已提交
175 176 177
/* global iommu list, set NULL for ignored DMAR units */
static struct intel_iommu **g_iommus;

178
static void __init check_tylersburg_isoch(void);
179 180
static int rwbf_quirk;

181 182 183 184 185
/*
 * set to 1 to panic kernel if can't successfully enable VT-d
 * (used when kernel is launched w/ TXT)
 */
static int force_on = 0;
186
int intel_iommu_tboot_noforce;
187

188 189
#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))

190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209
/*
 * Take a root_entry and return the Lower Context Table Pointer (LCTP)
 * if marked present.
 */
static phys_addr_t root_entry_lctp(struct root_entry *re)
{
	if (!(re->lo & 1))
		return 0;

	return re->lo & VTD_PAGE_MASK;
}

/*
 * Take a root_entry and return the Upper Context Table Pointer (UCTP)
 * if marked present.
 */
static phys_addr_t root_entry_uctp(struct root_entry *re)
{
	if (!(re->hi & 1))
		return 0;
210

211 212
	return re->hi & VTD_PAGE_MASK;
}
213

214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234
static inline void context_clear_pasid_enable(struct context_entry *context)
{
	context->lo &= ~(1ULL << 11);
}

static inline bool context_pasid_enabled(struct context_entry *context)
{
	return !!(context->lo & (1ULL << 11));
}

static inline void context_set_copied(struct context_entry *context)
{
	context->hi |= (1ull << 3);
}

static inline bool context_copied(struct context_entry *context)
{
	return !!(context->hi & (1ULL << 3));
}

static inline bool __context_present(struct context_entry *context)
235 236 237
{
	return (context->lo & 1);
}
238

239
bool context_present(struct context_entry *context)
240 241 242 243 244 245
{
	return context_pasid_enabled(context) ?
	     __context_present(context) :
	     __context_present(context) && !context_copied(context);
}

246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265
static inline void context_set_present(struct context_entry *context)
{
	context->lo |= 1;
}

static inline void context_set_fault_enable(struct context_entry *context)
{
	context->lo &= (((u64)-1) << 2) | 1;
}

static inline void context_set_translation_type(struct context_entry *context,
						unsigned long value)
{
	context->lo &= (((u64)-1) << 4) | 3;
	context->lo |= (value & 3) << 2;
}

static inline void context_set_address_root(struct context_entry *context,
					    unsigned long value)
{
266
	context->lo &= ~VTD_PAGE_MASK;
267 268 269 270 271 272 273 274 275 276 277 278 279 280 281
	context->lo |= value & VTD_PAGE_MASK;
}

static inline void context_set_address_width(struct context_entry *context,
					     unsigned long value)
{
	context->hi |= value & 7;
}

static inline void context_set_domain_id(struct context_entry *context,
					 unsigned long value)
{
	context->hi |= (value & ((1 << 16) - 1)) << 8;
}

282 283 284 285 286
static inline int context_domain_id(struct context_entry *c)
{
	return((c->hi >> 8) & 0xffff);
}

287 288 289 290 291
static inline void context_clear_entry(struct context_entry *context)
{
	context->lo = 0;
	context->hi = 0;
}
292

293 294 295 296 297 298
/*
 * This domain is a statically identity mapping domain.
 *	1. This domain creats a static 1:1 mapping to all usable memory.
 * 	2. It maps to each iommu if successful.
 *	3. Each iommu mapps to this domain if successful.
 */
299 300
static struct dmar_domain *si_domain;
static int hw_pass_through = 1;
301

302 303
/*
 * Domain represents a virtual machine, more than one devices
304 305
 * across iommus may be owned in one domain, e.g. kvm guest.
 */
306
#define DOMAIN_FLAG_VIRTUAL_MACHINE	(1 << 0)
307

308
/* si_domain contains mulitple devices */
309
#define DOMAIN_FLAG_STATIC_IDENTITY	(1 << 1)
310

311 312 313 314
#define for_each_domain_iommu(idx, domain)			\
	for (idx = 0; idx < g_num_of_iommus; idx++)		\
		if (domain->iommu_refcnt[idx])

315 316 317 318 319
struct dmar_rmrr_unit {
	struct list_head list;		/* list of rmrr units	*/
	struct acpi_dmar_header *hdr;	/* ACPI header		*/
	u64	base_address;		/* reserved base address*/
	u64	end_address;		/* reserved end address */
320
	struct dmar_dev_scope *devices;	/* target devices */
321
	int	devices_cnt;		/* target device count */
322
	struct iommu_resv_region *resv; /* reserved region handle */
323 324 325 326 327
};

struct dmar_atsr_unit {
	struct list_head list;		/* list of ATSR units */
	struct acpi_dmar_header *hdr;	/* ACPI header */
328
	struct dmar_dev_scope *devices;	/* target devices */
329 330 331 332 333 334 335 336 337 338
	int devices_cnt;		/* target device count */
	u8 include_all:1;		/* include all ports */
};

static LIST_HEAD(dmar_atsr_units);
static LIST_HEAD(dmar_rmrr_units);

#define for_each_rmrr_units(rmrr) \
	list_for_each_entry(rmrr, &dmar_rmrr_units, list)

M
mark gross 已提交
339 340 341
/* bitmap for indexing intel_iommus */
static int g_num_of_iommus;

342
static void domain_exit(struct dmar_domain *domain);
343
static void domain_remove_dev_info(struct dmar_domain *domain);
344 345
static void dmar_remove_one_dev_info(struct dmar_domain *domain,
				     struct device *dev);
346
static void __dmar_remove_one_dev_info(struct device_domain_info *info);
347 348
static void domain_context_clear(struct intel_iommu *iommu,
				 struct device *dev);
349 350
static int domain_detach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu);
351

352
#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
353 354 355
int dmar_disabled = 0;
#else
int dmar_disabled = 1;
356
#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
357

358 359 360
int intel_iommu_enabled = 0;
EXPORT_SYMBOL_GPL(intel_iommu_enabled);

361
static int dmar_map_gfx = 1;
362
static int dmar_forcedac;
M
mark gross 已提交
363
static int intel_iommu_strict;
364
static int intel_iommu_superpage = 1;
365
static int intel_iommu_sm = 1;
366
static int iommu_identity_mapping;
367

368 369 370
#define IDENTMAP_ALL		1
#define IDENTMAP_GFX		2
#define IDENTMAP_AZALIA		4
371

372 373 374
#define sm_supported(iommu)	(intel_iommu_sm && ecap_smts((iommu)->ecap))
#define pasid_supported(iommu)	(sm_supported(iommu) &&			\
				 ecap_pasid((iommu)->ecap))
375

376 377 378
int intel_iommu_gfx_mapped;
EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);

379 380 381 382
#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
static DEFINE_SPINLOCK(device_domain_lock);
static LIST_HEAD(device_domain_list);

383 384
/*
 * Iterate over elements in device_domain_list and call the specified
385
 * callback @fn against each element.
386 387 388 389 390
 */
int for_each_device_domain(int (*fn)(struct device_domain_info *info,
				     void *data), void *data)
{
	int ret = 0;
391
	unsigned long flags;
392 393
	struct device_domain_info *info;

394
	spin_lock_irqsave(&device_domain_lock, flags);
395 396
	list_for_each_entry(info, &device_domain_list, global) {
		ret = fn(info, data);
397 398
		if (ret) {
			spin_unlock_irqrestore(&device_domain_lock, flags);
399
			return ret;
400
		}
401
	}
402
	spin_unlock_irqrestore(&device_domain_lock, flags);
403 404 405 406

	return 0;
}

407
const struct iommu_ops intel_iommu_ops;
408

409 410 411 412 413
static bool translation_pre_enabled(struct intel_iommu *iommu)
{
	return (iommu->flags & VTD_FLAG_TRANS_PRE_ENABLED);
}

414 415 416 417 418
static void clear_translation_pre_enabled(struct intel_iommu *iommu)
{
	iommu->flags &= ~VTD_FLAG_TRANS_PRE_ENABLED;
}

419 420 421 422 423 424 425 426 427
static void init_translation_status(struct intel_iommu *iommu)
{
	u32 gsts;

	gsts = readl(iommu->reg + DMAR_GSTS_REG);
	if (gsts & DMA_GSTS_TES)
		iommu->flags |= VTD_FLAG_TRANS_PRE_ENABLED;
}

428 429 430 431 432 433
/* Convert generic 'struct iommu_domain to private struct dmar_domain */
static struct dmar_domain *to_dmar_domain(struct iommu_domain *dom)
{
	return container_of(dom, struct dmar_domain, domain);
}

434 435 436 437 438
static int __init intel_iommu_setup(char *str)
{
	if (!str)
		return -EINVAL;
	while (*str) {
439 440
		if (!strncmp(str, "on", 2)) {
			dmar_disabled = 0;
J
Joerg Roedel 已提交
441
			pr_info("IOMMU enabled\n");
442
		} else if (!strncmp(str, "off", 3)) {
443
			dmar_disabled = 1;
J
Joerg Roedel 已提交
444
			pr_info("IOMMU disabled\n");
445 446
		} else if (!strncmp(str, "igfx_off", 8)) {
			dmar_map_gfx = 0;
J
Joerg Roedel 已提交
447
			pr_info("Disable GFX device mapping\n");
448
		} else if (!strncmp(str, "forcedac", 8)) {
J
Joerg Roedel 已提交
449
			pr_info("Forcing DAC for PCI devices\n");
450
			dmar_forcedac = 1;
M
mark gross 已提交
451
		} else if (!strncmp(str, "strict", 6)) {
J
Joerg Roedel 已提交
452
			pr_info("Disable batched IOTLB flush\n");
M
mark gross 已提交
453
			intel_iommu_strict = 1;
454
		} else if (!strncmp(str, "sp_off", 6)) {
J
Joerg Roedel 已提交
455
			pr_info("Disable supported super page\n");
456
			intel_iommu_superpage = 0;
457 458 459
		} else if (!strncmp(str, "sm_off", 6)) {
			pr_info("Intel-IOMMU: disable scalable mode support\n");
			intel_iommu_sm = 0;
460 461 462 463
		} else if (!strncmp(str, "tboot_noforce", 13)) {
			printk(KERN_INFO
				"Intel-IOMMU: not forcing on after tboot. This could expose security risk for tboot\n");
			intel_iommu_tboot_noforce = 1;
464 465 466 467 468 469 470 471 472 473 474 475 476
		}

		str += strcspn(str, ",");
		while (*str == ',')
			str++;
	}
	return 0;
}
__setup("intel_iommu=", intel_iommu_setup);

static struct kmem_cache *iommu_domain_cache;
static struct kmem_cache *iommu_devinfo_cache;

477 478
static struct dmar_domain* get_iommu_domain(struct intel_iommu *iommu, u16 did)
{
479 480 481 482 483 484 485 486
	struct dmar_domain **domains;
	int idx = did >> 8;

	domains = iommu->domains[idx];
	if (!domains)
		return NULL;

	return domains[did & 0xff];
487 488 489 490 491
}

static void set_iommu_domain(struct intel_iommu *iommu, u16 did,
			     struct dmar_domain *domain)
{
492 493 494 495 496 497 498 499 500 501 502 503 504
	struct dmar_domain **domains;
	int idx = did >> 8;

	if (!iommu->domains[idx]) {
		size_t size = 256 * sizeof(struct dmar_domain *);
		iommu->domains[idx] = kzalloc(size, GFP_ATOMIC);
	}

	domains = iommu->domains[idx];
	if (WARN_ON(!domains))
		return;
	else
		domains[did & 0xff] = domain;
505 506
}

507
void *alloc_pgtable_page(int node)
508
{
509 510
	struct page *page;
	void *vaddr = NULL;
511

512 513 514
	page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
	if (page)
		vaddr = page_address(page);
515
	return vaddr;
516 517
}

518
void free_pgtable_page(void *vaddr)
519 520 521 522 523 524
{
	free_page((unsigned long)vaddr);
}

static inline void *alloc_domain_mem(void)
{
525
	return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
526 527
}

K
Kay, Allen M 已提交
528
static void free_domain_mem(void *vaddr)
529 530 531 532 533 534
{
	kmem_cache_free(iommu_domain_cache, vaddr);
}

static inline void * alloc_devinfo_mem(void)
{
535
	return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
536 537 538 539 540 541 542
}

static inline void free_devinfo_mem(void *vaddr)
{
	kmem_cache_free(iommu_devinfo_cache, vaddr);
}

543 544 545 546 547
static inline int domain_type_is_vm(struct dmar_domain *domain)
{
	return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
}

548 549 550 551 552
static inline int domain_type_is_si(struct dmar_domain *domain)
{
	return domain->flags & DOMAIN_FLAG_STATIC_IDENTITY;
}

553 554 555 556 557
static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
{
	return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
				DOMAIN_FLAG_STATIC_IDENTITY);
}
W
Weidong Han 已提交
558

559 560 561 562 563 564 565 566
static inline int domain_pfn_supported(struct dmar_domain *domain,
				       unsigned long pfn)
{
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;

	return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
}

F
Fenghua Yu 已提交
567
static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
W
Weidong Han 已提交
568 569 570 571 572
{
	unsigned long sagaw;
	int agaw = -1;

	sagaw = cap_sagaw(iommu->cap);
F
Fenghua Yu 已提交
573
	for (agaw = width_to_agaw(max_gaw);
W
Weidong Han 已提交
574 575 576 577 578 579 580 581
	     agaw >= 0; agaw--) {
		if (test_bit(agaw, &sagaw))
			break;
	}

	return agaw;
}

F
Fenghua Yu 已提交
582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599
/*
 * Calculate max SAGAW for each iommu.
 */
int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
}

/*
 * calculate agaw for each iommu.
 * "SAGAW" may be different across iommus, use a default agaw, and
 * get a supported less agaw for iommus that don't support the default agaw.
 */
int iommu_calculate_agaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
}

600
/* This functionin only returns single iommu in a domain */
601
struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
602 603 604
{
	int iommu_id;

605
	/* si_domain and vm domain should not get here. */
606
	BUG_ON(domain_type_is_vm_or_si(domain));
607 608 609
	for_each_domain_iommu(iommu_id, domain)
		break;

610 611 612 613 614 615
	if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
		return NULL;

	return g_iommus[iommu_id];
}

W
Weidong Han 已提交
616 617
static void domain_update_iommu_coherency(struct dmar_domain *domain)
{
618 619
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
620 621
	bool found = false;
	int i;
622

623
	domain->iommu_coherency = 1;
W
Weidong Han 已提交
624

625
	for_each_domain_iommu(i, domain) {
626
		found = true;
W
Weidong Han 已提交
627 628 629 630 631
		if (!ecap_coherent(g_iommus[i]->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
632 633 634 635 636 637 638 639 640 641 642 643
	if (found)
		return;

	/* No hardware attached; use lowest common denominator */
	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (!ecap_coherent(iommu->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
	rcu_read_unlock();
W
Weidong Han 已提交
644 645
}

646
static int domain_update_iommu_snooping(struct intel_iommu *skip)
647
{
648 649 650
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	int ret = 1;
651

652 653 654 655 656 657 658
	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (iommu != skip) {
			if (!ecap_sc_support(iommu->ecap)) {
				ret = 0;
				break;
			}
659 660
		}
	}
661 662 663
	rcu_read_unlock();

	return ret;
664 665
}

666
static int domain_update_iommu_superpage(struct intel_iommu *skip)
667
{
668
	struct dmar_drhd_unit *drhd;
669
	struct intel_iommu *iommu;
670
	int mask = 0xf;
671 672

	if (!intel_iommu_superpage) {
673
		return 0;
674 675
	}

676
	/* set iommu_superpage to the smallest common denominator */
677
	rcu_read_lock();
678
	for_each_active_iommu(iommu, drhd) {
679 680 681 682
		if (iommu != skip) {
			mask &= cap_super_page_val(iommu->cap);
			if (!mask)
				break;
683 684
		}
	}
685 686
	rcu_read_unlock();

687
	return fls(mask);
688 689
}

690 691 692 693
/* Some capabilities may be different across iommus */
static void domain_update_iommu_cap(struct dmar_domain *domain)
{
	domain_update_iommu_coherency(domain);
694 695
	domain->iommu_snooping = domain_update_iommu_snooping(NULL);
	domain->iommu_superpage = domain_update_iommu_superpage(NULL);
696 697
}

698 699
struct context_entry *iommu_context_addr(struct intel_iommu *iommu, u8 bus,
					 u8 devfn, int alloc)
700 701 702 703 704
{
	struct root_entry *root = &iommu->root_entry[bus];
	struct context_entry *context;
	u64 *entry;

705
	entry = &root->lo;
706
	if (sm_supported(iommu)) {
707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731
		if (devfn >= 0x80) {
			devfn -= 0x80;
			entry = &root->hi;
		}
		devfn *= 2;
	}
	if (*entry & 1)
		context = phys_to_virt(*entry & VTD_PAGE_MASK);
	else {
		unsigned long phy_addr;
		if (!alloc)
			return NULL;

		context = alloc_pgtable_page(iommu->node);
		if (!context)
			return NULL;

		__iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
		phy_addr = virt_to_phys((void *)context);
		*entry = phy_addr | 1;
		__iommu_flush_cache(iommu, entry, sizeof(*entry));
	}
	return &context[devfn];
}

732 733 734 735 736
static int iommu_dummy(struct device *dev)
{
	return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
}

737
static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
738 739
{
	struct dmar_drhd_unit *drhd = NULL;
740
	struct intel_iommu *iommu;
741 742
	struct device *tmp;
	struct pci_dev *ptmp, *pdev = NULL;
743
	u16 segment = 0;
744 745
	int i;

746 747 748
	if (iommu_dummy(dev))
		return NULL;

749
	if (dev_is_pci(dev)) {
750 751
		struct pci_dev *pf_pdev;

752
		pdev = to_pci_dev(dev);
753 754 755 756 757 758 759

#ifdef CONFIG_X86
		/* VMD child devices currently cannot be handled individually */
		if (is_vmd(pdev->bus))
			return NULL;
#endif

760 761 762 763
		/* VFs aren't listed in scope tables; we need to look up
		 * the PF instead to find the IOMMU. */
		pf_pdev = pci_physfn(pdev);
		dev = &pf_pdev->dev;
764
		segment = pci_domain_nr(pdev->bus);
765
	} else if (has_acpi_companion(dev))
766 767
		dev = &ACPI_COMPANION(dev)->dev;

768
	rcu_read_lock();
769
	for_each_active_iommu(iommu, drhd) {
770
		if (pdev && segment != drhd->segment)
771
			continue;
772

773
		for_each_active_dev_scope(drhd->devices,
774 775
					  drhd->devices_cnt, i, tmp) {
			if (tmp == dev) {
776 777 778 779
				/* For a VF use its original BDF# not that of the PF
				 * which we used for the IOMMU lookup. Strictly speaking
				 * we could do this for all PCI devices; we only need to
				 * get the BDF# from the scope table for ACPI matches. */
780
				if (pdev && pdev->is_virtfn)
781 782
					goto got_pdev;

783 784
				*bus = drhd->devices[i].bus;
				*devfn = drhd->devices[i].devfn;
785
				goto out;
786 787 788 789 790 791 792 793 794 795
			}

			if (!pdev || !dev_is_pci(tmp))
				continue;

			ptmp = to_pci_dev(tmp);
			if (ptmp->subordinate &&
			    ptmp->subordinate->number <= pdev->bus->number &&
			    ptmp->subordinate->busn_res.end >= pdev->bus->number)
				goto got_pdev;
796
		}
797

798 799 800 801
		if (pdev && drhd->include_all) {
		got_pdev:
			*bus = pdev->bus->number;
			*devfn = pdev->devfn;
802
			goto out;
803
		}
804
	}
805
	iommu = NULL;
806
 out:
807
	rcu_read_unlock();
808

809
	return iommu;
810 811
}

W
Weidong Han 已提交
812 813 814 815 816 817 818
static void domain_flush_cache(struct dmar_domain *domain,
			       void *addr, int size)
{
	if (!domain->iommu_coherency)
		clflush_cache_range(addr, size);
}

819 820 821
static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct context_entry *context;
822
	int ret = 0;
823 824 825
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
826 827 828
	context = iommu_context_addr(iommu, bus, devfn, 0);
	if (context)
		ret = context_present(context);
829 830 831 832 833 834 835 836 837 838 839 840 841 842 843
	spin_unlock_irqrestore(&iommu->lock, flags);
	return ret;
}

static void free_context_table(struct intel_iommu *iommu)
{
	int i;
	unsigned long flags;
	struct context_entry *context;

	spin_lock_irqsave(&iommu->lock, flags);
	if (!iommu->root_entry) {
		goto out;
	}
	for (i = 0; i < ROOT_ENTRY_NR; i++) {
844
		context = iommu_context_addr(iommu, i, 0, 0);
845 846
		if (context)
			free_pgtable_page(context);
847

848
		if (!sm_supported(iommu))
849 850 851 852 853 854
			continue;

		context = iommu_context_addr(iommu, i, 0x80, 0);
		if (context)
			free_pgtable_page(context);

855 856 857 858 859 860 861
	}
	free_pgtable_page(iommu->root_entry);
	iommu->root_entry = NULL;
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
}

862
static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
863
				      unsigned long pfn, int *target_level)
864 865 866
{
	struct dma_pte *parent, *pte = NULL;
	int level = agaw_to_level(domain->agaw);
867
	int offset;
868 869

	BUG_ON(!domain->pgd);
870

871
	if (!domain_pfn_supported(domain, pfn))
872 873 874
		/* Address beyond IOMMU's addressing capabilities. */
		return NULL;

875 876
	parent = domain->pgd;

877
	while (1) {
878 879
		void *tmp_page;

880
		offset = pfn_level_offset(pfn, level);
881
		pte = &parent[offset];
882
		if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
883
			break;
884
		if (level == *target_level)
885 886
			break;

887
		if (!dma_pte_present(pte)) {
888 889
			uint64_t pteval;

890
			tmp_page = alloc_pgtable_page(domain->nid);
891

892
			if (!tmp_page)
893
				return NULL;
894

895
			domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
896
			pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
897
			if (cmpxchg64(&pte->val, 0ULL, pteval))
898 899
				/* Someone else set it while we were thinking; use theirs. */
				free_pgtable_page(tmp_page);
900
			else
901
				domain_flush_cache(domain, pte, sizeof(*pte));
902
		}
903 904 905
		if (level == 1)
			break;

906
		parent = phys_to_virt(dma_pte_addr(pte));
907 908 909
		level--;
	}

910 911 912
	if (!*target_level)
		*target_level = level;

913 914 915
	return pte;
}

916

917
/* return address's pte at specific level */
918 919
static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
					 unsigned long pfn,
920
					 int level, int *large_page)
921 922 923 924 925 926 927
{
	struct dma_pte *parent, *pte = NULL;
	int total = agaw_to_level(domain->agaw);
	int offset;

	parent = domain->pgd;
	while (level <= total) {
928
		offset = pfn_level_offset(pfn, total);
929 930 931 932
		pte = &parent[offset];
		if (level == total)
			return pte;

933 934
		if (!dma_pte_present(pte)) {
			*large_page = total;
935
			break;
936 937
		}

938
		if (dma_pte_superpage(pte)) {
939 940 941 942
			*large_page = total;
			return pte;
		}

943
		parent = phys_to_virt(dma_pte_addr(pte));
944 945 946 947 948 949
		total--;
	}
	return NULL;
}

/* clear last level pte, a tlb flush should be followed */
950
static void dma_pte_clear_range(struct dmar_domain *domain,
951 952
				unsigned long start_pfn,
				unsigned long last_pfn)
953
{
954
	unsigned int large_page = 1;
955
	struct dma_pte *first_pte, *pte;
956

957 958
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
959
	BUG_ON(start_pfn > last_pfn);
960

961
	/* we don't need lock here; nobody else touches the iova range */
962
	do {
963 964
		large_page = 1;
		first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
965
		if (!pte) {
966
			start_pfn = align_to_level(start_pfn + 1, large_page + 1);
967 968
			continue;
		}
969
		do {
970
			dma_clear_pte(pte);
971
			start_pfn += lvl_to_nr_pages(large_page);
972
			pte++;
973 974
		} while (start_pfn <= last_pfn && !first_pte_in_page(pte));

975 976
		domain_flush_cache(domain, first_pte,
				   (void *)pte - (void *)first_pte);
977 978

	} while (start_pfn && start_pfn <= last_pfn);
979 980
}

981
static void dma_pte_free_level(struct dmar_domain *domain, int level,
982 983 984
			       int retain_level, struct dma_pte *pte,
			       unsigned long pfn, unsigned long start_pfn,
			       unsigned long last_pfn)
985 986 987 988 989 990 991 992 993 994 995
{
	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;
		struct dma_pte *level_pte;

		if (!dma_pte_present(pte) || dma_pte_superpage(pte))
			goto next;

996
		level_pfn = pfn & level_mask(level);
997 998
		level_pte = phys_to_virt(dma_pte_addr(pte));

999 1000 1001 1002 1003
		if (level > 2) {
			dma_pte_free_level(domain, level - 1, retain_level,
					   level_pte, level_pfn, start_pfn,
					   last_pfn);
		}
1004

1005 1006 1007 1008 1009
		/*
		 * Free the page table if we're below the level we want to
		 * retain and the range covers the entire table.
		 */
		if (level < retain_level && !(start_pfn > level_pfn ||
1010
		      last_pfn < level_pfn + level_size(level) - 1)) {
1011 1012 1013 1014 1015 1016 1017 1018 1019
			dma_clear_pte(pte);
			domain_flush_cache(domain, pte, sizeof(*pte));
			free_pgtable_page(level_pte);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);
}

1020 1021 1022 1023
/*
 * clear last level (leaf) ptes and free page table pages below the
 * level we wish to keep intact.
 */
1024
static void dma_pte_free_pagetable(struct dmar_domain *domain,
1025
				   unsigned long start_pfn,
1026 1027
				   unsigned long last_pfn,
				   int retain_level)
1028
{
1029 1030
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
1031
	BUG_ON(start_pfn > last_pfn);
1032

1033 1034
	dma_pte_clear_range(domain, start_pfn, last_pfn);

1035
	/* We don't need lock here; nobody else touches the iova range */
1036
	dma_pte_free_level(domain, agaw_to_level(domain->agaw), retain_level,
1037
			   domain->pgd, 0, start_pfn, last_pfn);
1038

1039
	/* free pgd */
1040
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1041 1042 1043 1044 1045
		free_pgtable_page(domain->pgd);
		domain->pgd = NULL;
	}
}

1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064
/* When a page at a given level is being unlinked from its parent, we don't
   need to *modify* it at all. All we need to do is make a list of all the
   pages which can be freed just as soon as we've flushed the IOTLB and we
   know the hardware page-walk will no longer touch them.
   The 'pte' argument is the *parent* PTE, pointing to the page that is to
   be freed. */
static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
					    int level, struct dma_pte *pte,
					    struct page *freelist)
{
	struct page *pg;

	pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
	pg->freelist = freelist;
	freelist = pg;

	if (level == 1)
		return freelist;

1065 1066
	pte = page_address(pg);
	do {
1067 1068 1069
		if (dma_pte_present(pte) && !dma_pte_superpage(pte))
			freelist = dma_pte_list_pagetables(domain, level - 1,
							   pte, freelist);
1070 1071
		pte++;
	} while (!first_pte_in_page(pte));
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127

	return freelist;
}

static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
					struct dma_pte *pte, unsigned long pfn,
					unsigned long start_pfn,
					unsigned long last_pfn,
					struct page *freelist)
{
	struct dma_pte *first_pte = NULL, *last_pte = NULL;

	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;

		if (!dma_pte_present(pte))
			goto next;

		level_pfn = pfn & level_mask(level);

		/* If range covers entire pagetable, free it */
		if (start_pfn <= level_pfn &&
		    last_pfn >= level_pfn + level_size(level) - 1) {
			/* These suborbinate page tables are going away entirely. Don't
			   bother to clear them; we're just going to *free* them. */
			if (level > 1 && !dma_pte_superpage(pte))
				freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);

			dma_clear_pte(pte);
			if (!first_pte)
				first_pte = pte;
			last_pte = pte;
		} else if (level > 1) {
			/* Recurse down into a level that isn't *entirely* obsolete */
			freelist = dma_pte_clear_level(domain, level - 1,
						       phys_to_virt(dma_pte_addr(pte)),
						       level_pfn, start_pfn, last_pfn,
						       freelist);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);

	if (first_pte)
		domain_flush_cache(domain, first_pte,
				   (void *)++last_pte - (void *)first_pte);

	return freelist;
}

/* We can't just free the pages because the IOMMU may still be walking
   the page tables, and may have cached the intermediate levels. The
   pages can only be freed after the IOTLB flush has been done. */
1128 1129 1130
static struct page *domain_unmap(struct dmar_domain *domain,
				 unsigned long start_pfn,
				 unsigned long last_pfn)
1131 1132 1133
{
	struct page *freelist = NULL;

1134 1135
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
	BUG_ON(start_pfn > last_pfn);

	/* we don't need lock here; nobody else touches the iova range */
	freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
				       domain->pgd, 0, start_pfn, last_pfn, NULL);

	/* free pgd */
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
		struct page *pgd_page = virt_to_page(domain->pgd);
		pgd_page->freelist = freelist;
		freelist = pgd_page;

		domain->pgd = NULL;
	}

	return freelist;
}

1154
static void dma_free_pagelist(struct page *freelist)
1155 1156 1157 1158 1159 1160 1161 1162 1163
{
	struct page *pg;

	while ((pg = freelist)) {
		freelist = pg->freelist;
		free_pgtable_page(page_address(pg));
	}
}

1164 1165 1166 1167 1168 1169 1170
static void iova_entry_free(unsigned long data)
{
	struct page *freelist = (struct page *)data;

	dma_free_pagelist(freelist);
}

1171 1172 1173 1174 1175 1176
/* iommu handling */
static int iommu_alloc_root_entry(struct intel_iommu *iommu)
{
	struct root_entry *root;
	unsigned long flags;

1177
	root = (struct root_entry *)alloc_pgtable_page(iommu->node);
1178
	if (!root) {
J
Joerg Roedel 已提交
1179
		pr_err("Allocating root entry for %s failed\n",
1180
			iommu->name);
1181
		return -ENOMEM;
1182
	}
1183

F
Fenghua Yu 已提交
1184
	__iommu_flush_cache(iommu, root, ROOT_SIZE);
1185 1186 1187 1188 1189 1190 1191 1192 1193 1194

	spin_lock_irqsave(&iommu->lock, flags);
	iommu->root_entry = root;
	spin_unlock_irqrestore(&iommu->lock, flags);

	return 0;
}

static void iommu_set_root_entry(struct intel_iommu *iommu)
{
1195
	u64 addr;
1196
	u32 sts;
1197 1198
	unsigned long flag;

1199
	addr = virt_to_phys(iommu->root_entry);
1200

1201
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1202
	dmar_writeq(iommu->reg + DMAR_RTADDR_REG, addr);
1203

1204
	writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
1205 1206 1207

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1208
		      readl, (sts & DMA_GSTS_RTPS), sts);
1209

1210
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1211 1212
}

1213
void iommu_flush_write_buffer(struct intel_iommu *iommu)
1214 1215 1216 1217
{
	u32 val;
	unsigned long flag;

1218
	if (!rwbf_quirk && !cap_rwbf(iommu->cap))
1219 1220
		return;

1221
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1222
	writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
1223 1224 1225

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1226
		      readl, (!(val & DMA_GSTS_WBFS)), val);
1227

1228
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1229 1230 1231
}

/* return value determine if we need a write buffer flush */
1232 1233 1234
static void __iommu_flush_context(struct intel_iommu *iommu,
				  u16 did, u16 source_id, u8 function_mask,
				  u64 type)
1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254
{
	u64 val = 0;
	unsigned long flag;

	switch (type) {
	case DMA_CCMD_GLOBAL_INVL:
		val = DMA_CCMD_GLOBAL_INVL;
		break;
	case DMA_CCMD_DOMAIN_INVL:
		val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
		break;
	case DMA_CCMD_DEVICE_INVL:
		val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
			| DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
		break;
	default:
		BUG();
	}
	val |= DMA_CCMD_ICC;

1255
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1256 1257 1258 1259 1260 1261
	dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
		dmar_readq, (!(val & DMA_CCMD_ICC)), val);

1262
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1263 1264 1265
}

/* return value determine if we need a write buffer flush */
1266 1267
static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
				u64 addr, unsigned int size_order, u64 type)
1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282
{
	int tlb_offset = ecap_iotlb_offset(iommu->ecap);
	u64 val = 0, val_iva = 0;
	unsigned long flag;

	switch (type) {
	case DMA_TLB_GLOBAL_FLUSH:
		/* global flush doesn't need set IVA_REG */
		val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
		break;
	case DMA_TLB_DSI_FLUSH:
		val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
		break;
	case DMA_TLB_PSI_FLUSH:
		val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1283
		/* IH bit is passed in as part of address */
1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300
		val_iva = size_order | addr;
		break;
	default:
		BUG();
	}
	/* Note: set drain read/write */
#if 0
	/*
	 * This is probably to be super secure.. Looks like we can
	 * ignore it without any impact.
	 */
	if (cap_read_drain(iommu->cap))
		val |= DMA_TLB_READ_DRAIN;
#endif
	if (cap_write_drain(iommu->cap))
		val |= DMA_TLB_WRITE_DRAIN;

1301
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1302 1303 1304 1305 1306 1307 1308 1309 1310
	/* Note: Only uses first TLB reg currently */
	if (val_iva)
		dmar_writeq(iommu->reg + tlb_offset, val_iva);
	dmar_writeq(iommu->reg + tlb_offset + 8, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, tlb_offset + 8,
		dmar_readq, (!(val & DMA_TLB_IVT)), val);

1311
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1312 1313 1314

	/* check IOTLB invalidation granularity */
	if (DMA_TLB_IAIG(val) == 0)
J
Joerg Roedel 已提交
1315
		pr_err("Flush IOTLB failed\n");
1316
	if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
J
Joerg Roedel 已提交
1317
		pr_debug("TLB flush request %Lx, actual %Lx\n",
F
Fenghua Yu 已提交
1318 1319
			(unsigned long long)DMA_TLB_IIRG(type),
			(unsigned long long)DMA_TLB_IAIG(val));
1320 1321
}

1322 1323 1324
static struct device_domain_info *
iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
			 u8 bus, u8 devfn)
Y
Yu Zhao 已提交
1325 1326 1327
{
	struct device_domain_info *info;

1328 1329
	assert_spin_locked(&device_domain_lock);

Y
Yu Zhao 已提交
1330 1331 1332 1333
	if (!iommu->qi)
		return NULL;

	list_for_each_entry(info, &domain->devices, link)
1334 1335
		if (info->iommu == iommu && info->bus == bus &&
		    info->devfn == devfn) {
1336 1337
			if (info->ats_supported && info->dev)
				return info;
Y
Yu Zhao 已提交
1338 1339 1340
			break;
		}

1341
	return NULL;
Y
Yu Zhao 已提交
1342 1343
}

1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366
static void domain_update_iotlb(struct dmar_domain *domain)
{
	struct device_domain_info *info;
	bool has_iotlb_device = false;

	assert_spin_locked(&device_domain_lock);

	list_for_each_entry(info, &domain->devices, link) {
		struct pci_dev *pdev;

		if (!info->dev || !dev_is_pci(info->dev))
			continue;

		pdev = to_pci_dev(info->dev);
		if (pdev->ats_enabled) {
			has_iotlb_device = true;
			break;
		}
	}

	domain->has_iotlb_device = has_iotlb_device;
}

Y
Yu Zhao 已提交
1367
static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1368
{
1369 1370
	struct pci_dev *pdev;

1371 1372
	assert_spin_locked(&device_domain_lock);

1373
	if (!info || !dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1374 1375
		return;

1376
	pdev = to_pci_dev(info->dev);
J
Jacob Pan 已提交
1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390
	/* For IOMMU that supports device IOTLB throttling (DIT), we assign
	 * PFSID to the invalidation desc of a VF such that IOMMU HW can gauge
	 * queue depth at PF level. If DIT is not set, PFSID will be treated as
	 * reserved, which should be set to 0.
	 */
	if (!ecap_dit(info->iommu->ecap))
		info->pfsid = 0;
	else {
		struct pci_dev *pf_pdev;

		/* pdev will be returned if device is not a vf */
		pf_pdev = pci_physfn(pdev);
		info->pfsid = PCI_DEVID(pf_pdev->bus->number, pf_pdev->devfn);
	}
1391

1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405
#ifdef CONFIG_INTEL_IOMMU_SVM
	/* The PCIe spec, in its wisdom, declares that the behaviour of
	   the device if you enable PASID support after ATS support is
	   undefined. So always enable PASID support on devices which
	   have it, even if we can't yet know if we're ever going to
	   use it. */
	if (info->pasid_supported && !pci_enable_pasid(pdev, info->pasid_supported & ~1))
		info->pasid_enabled = 1;

	if (info->pri_supported && !pci_reset_pri(pdev) && !pci_enable_pri(pdev, 32))
		info->pri_enabled = 1;
#endif
	if (info->ats_supported && !pci_enable_ats(pdev, VTD_PAGE_SHIFT)) {
		info->ats_enabled = 1;
1406
		domain_update_iotlb(info->domain);
1407 1408
		info->ats_qdep = pci_ats_queue_depth(pdev);
	}
Y
Yu Zhao 已提交
1409 1410 1411 1412
}

static void iommu_disable_dev_iotlb(struct device_domain_info *info)
{
1413 1414
	struct pci_dev *pdev;

1415 1416
	assert_spin_locked(&device_domain_lock);

1417
	if (!dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1418 1419
		return;

1420 1421 1422 1423 1424
	pdev = to_pci_dev(info->dev);

	if (info->ats_enabled) {
		pci_disable_ats(pdev);
		info->ats_enabled = 0;
1425
		domain_update_iotlb(info->domain);
1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436
	}
#ifdef CONFIG_INTEL_IOMMU_SVM
	if (info->pri_enabled) {
		pci_disable_pri(pdev);
		info->pri_enabled = 0;
	}
	if (info->pasid_enabled) {
		pci_disable_pasid(pdev);
		info->pasid_enabled = 0;
	}
#endif
Y
Yu Zhao 已提交
1437 1438 1439 1440 1441 1442 1443 1444 1445
}

static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
				  u64 addr, unsigned mask)
{
	u16 sid, qdep;
	unsigned long flags;
	struct device_domain_info *info;

1446 1447 1448
	if (!domain->has_iotlb_device)
		return;

Y
Yu Zhao 已提交
1449 1450
	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link) {
1451
		if (!info->ats_enabled)
Y
Yu Zhao 已提交
1452 1453 1454
			continue;

		sid = info->bus << 8 | info->devfn;
1455
		qdep = info->ats_qdep;
J
Jacob Pan 已提交
1456 1457
		qi_flush_dev_iotlb(info->iommu, sid, info->pfsid,
				qdep, addr, mask);
Y
Yu Zhao 已提交
1458 1459 1460 1461
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

1462 1463 1464 1465
static void iommu_flush_iotlb_psi(struct intel_iommu *iommu,
				  struct dmar_domain *domain,
				  unsigned long pfn, unsigned int pages,
				  int ih, int map)
1466
{
1467
	unsigned int mask = ilog2(__roundup_pow_of_two(pages));
1468
	uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
1469
	u16 did = domain->iommu_did[iommu->seq_id];
1470 1471 1472

	BUG_ON(pages == 0);

1473 1474
	if (ih)
		ih = 1 << 6;
1475
	/*
1476 1477
	 * Fallback to domain selective flush if no PSI support or the size is
	 * too big.
1478 1479 1480
	 * PSI requires page size to be 2 ^ x, and the base address is naturally
	 * aligned to the size
	 */
1481 1482
	if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
		iommu->flush.flush_iotlb(iommu, did, 0, 0,
1483
						DMA_TLB_DSI_FLUSH);
1484
	else
1485
		iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
1486
						DMA_TLB_PSI_FLUSH);
1487 1488

	/*
1489 1490
	 * In caching mode, changes of pages from non-present to present require
	 * flush. However, device IOTLB doesn't need to be flushed in this case.
1491
	 */
1492
	if (!cap_caching_mode(iommu->cap) || !map)
1493
		iommu_flush_dev_iotlb(domain, addr, mask);
1494 1495
}

1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507
/* Notification for newly created mappings */
static inline void __mapping_notify_one(struct intel_iommu *iommu,
					struct dmar_domain *domain,
					unsigned long pfn, unsigned int pages)
{
	/* It's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
		iommu_flush_iotlb_psi(iommu, domain, pfn, pages, 0, 1);
	else
		iommu_flush_write_buffer(iommu);
}

1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526
static void iommu_flush_iova(struct iova_domain *iovad)
{
	struct dmar_domain *domain;
	int idx;

	domain = container_of(iovad, struct dmar_domain, iovad);

	for_each_domain_iommu(idx, domain) {
		struct intel_iommu *iommu = g_iommus[idx];
		u16 did = domain->iommu_did[iommu->seq_id];

		iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);

		if (!cap_caching_mode(iommu->cap))
			iommu_flush_dev_iotlb(get_iommu_domain(iommu, did),
					      0, MAX_AGAW_PFN_WIDTH);
	}
}

M
mark gross 已提交
1527 1528 1529 1530 1531
static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
{
	u32 pmen;
	unsigned long flags;

1532
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
M
mark gross 已提交
1533 1534 1535 1536 1537 1538 1539 1540
	pmen = readl(iommu->reg + DMAR_PMEN_REG);
	pmen &= ~DMA_PMEN_EPM;
	writel(pmen, iommu->reg + DMAR_PMEN_REG);

	/* wait for the protected region status bit to clear */
	IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
		readl, !(pmen & DMA_PMEN_PRS), pmen);

1541
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
M
mark gross 已提交
1542 1543
}

1544
static void iommu_enable_translation(struct intel_iommu *iommu)
1545 1546 1547 1548
{
	u32 sts;
	unsigned long flags;

1549
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
1550 1551
	iommu->gcmd |= DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1552 1553 1554

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1555
		      readl, (sts & DMA_GSTS_TES), sts);
1556

1557
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
1558 1559
}

1560
static void iommu_disable_translation(struct intel_iommu *iommu)
1561 1562 1563 1564
{
	u32 sts;
	unsigned long flag;

1565
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1566 1567 1568 1569 1570
	iommu->gcmd &= ~DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1571
		      readl, (!(sts & DMA_GSTS_TES)), sts);
1572

1573
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1574 1575
}

1576

1577 1578
static int iommu_init_domains(struct intel_iommu *iommu)
{
1579 1580
	u32 ndomains, nlongs;
	size_t size;
1581 1582

	ndomains = cap_ndoms(iommu->cap);
1583
	pr_debug("%s: Number of Domains supported <%d>\n",
J
Joerg Roedel 已提交
1584
		 iommu->name, ndomains);
1585 1586
	nlongs = BITS_TO_LONGS(ndomains);

1587 1588
	spin_lock_init(&iommu->lock);

1589 1590
	iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
	if (!iommu->domain_ids) {
J
Joerg Roedel 已提交
1591 1592
		pr_err("%s: Allocating domain id array failed\n",
		       iommu->name);
1593 1594
		return -ENOMEM;
	}
1595

1596
	size = (ALIGN(ndomains, 256) >> 8) * sizeof(struct dmar_domain **);
1597 1598 1599 1600 1601 1602 1603 1604
	iommu->domains = kzalloc(size, GFP_KERNEL);

	if (iommu->domains) {
		size = 256 * sizeof(struct dmar_domain *);
		iommu->domains[0] = kzalloc(size, GFP_KERNEL);
	}

	if (!iommu->domains || !iommu->domains[0]) {
J
Joerg Roedel 已提交
1605 1606
		pr_err("%s: Allocating domain array failed\n",
		       iommu->name);
1607
		kfree(iommu->domain_ids);
1608
		kfree(iommu->domains);
1609
		iommu->domain_ids = NULL;
1610
		iommu->domains    = NULL;
1611 1612 1613
		return -ENOMEM;
	}

1614 1615


1616
	/*
1617 1618 1619 1620
	 * If Caching mode is set, then invalid translations are tagged
	 * with domain-id 0, hence we need to pre-allocate it. We also
	 * use domain-id 0 as a marker for non-allocated domain-id, so
	 * make sure it is not used for a real domain.
1621
	 */
1622 1623
	set_bit(0, iommu->domain_ids);

1624 1625 1626 1627 1628 1629 1630 1631 1632 1633
	/*
	 * Vt-d spec rev3.0 (section 6.2.3.1) requires that each pasid
	 * entry for first-level or pass-through translation modes should
	 * be programmed with a domain id different from those used for
	 * second-level or nested translation. We reserve a domain id for
	 * this purpose.
	 */
	if (sm_supported(iommu))
		set_bit(FLPT_DEFAULT_DID, iommu->domain_ids);

1634 1635 1636
	return 0;
}

1637
static void disable_dmar_iommu(struct intel_iommu *iommu)
1638
{
1639
	struct device_domain_info *info, *tmp;
1640
	unsigned long flags;
1641

1642 1643
	if (!iommu->domains || !iommu->domain_ids)
		return;
1644

1645
again:
1646
	spin_lock_irqsave(&device_domain_lock, flags);
1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657
	list_for_each_entry_safe(info, tmp, &device_domain_list, global) {
		struct dmar_domain *domain;

		if (info->iommu != iommu)
			continue;

		if (!info->dev || !info->domain)
			continue;

		domain = info->domain;

1658
		__dmar_remove_one_dev_info(info);
1659

1660 1661 1662 1663 1664 1665 1666 1667
		if (!domain_type_is_vm_or_si(domain)) {
			/*
			 * The domain_exit() function  can't be called under
			 * device_domain_lock, as it takes this lock itself.
			 * So release the lock here and re-run the loop
			 * afterwards.
			 */
			spin_unlock_irqrestore(&device_domain_lock, flags);
1668
			domain_exit(domain);
1669 1670
			goto again;
		}
1671
	}
1672
	spin_unlock_irqrestore(&device_domain_lock, flags);
1673 1674 1675

	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);
1676
}
1677

1678 1679 1680
static void free_dmar_iommu(struct intel_iommu *iommu)
{
	if ((iommu->domains) && (iommu->domain_ids)) {
1681
		int elems = ALIGN(cap_ndoms(iommu->cap), 256) >> 8;
1682 1683 1684 1685
		int i;

		for (i = 0; i < elems; i++)
			kfree(iommu->domains[i]);
1686 1687 1688 1689 1690
		kfree(iommu->domains);
		kfree(iommu->domain_ids);
		iommu->domains = NULL;
		iommu->domain_ids = NULL;
	}
1691

W
Weidong Han 已提交
1692 1693
	g_iommus[iommu->seq_id] = NULL;

1694 1695
	/* free context mapping */
	free_context_table(iommu);
1696 1697

#ifdef CONFIG_INTEL_IOMMU_SVM
1698
	if (pasid_supported(iommu)) {
1699 1700
		if (ecap_prs(iommu->ecap))
			intel_svm_finish_prq(iommu);
1701
		intel_svm_exit(iommu);
1702
	}
1703
#endif
1704 1705
}

1706
static struct dmar_domain *alloc_domain(int flags)
1707 1708 1709 1710 1711 1712 1713
{
	struct dmar_domain *domain;

	domain = alloc_domain_mem();
	if (!domain)
		return NULL;

1714
	memset(domain, 0, sizeof(*domain));
1715
	domain->nid = -1;
1716
	domain->flags = flags;
1717
	domain->has_iotlb_device = false;
1718
	INIT_LIST_HEAD(&domain->devices);
1719 1720 1721 1722

	return domain;
}

1723 1724
/* Must be called with iommu->lock */
static int domain_attach_iommu(struct dmar_domain *domain,
1725 1726
			       struct intel_iommu *iommu)
{
1727
	unsigned long ndomains;
1728
	int num;
1729

1730
	assert_spin_locked(&device_domain_lock);
1731
	assert_spin_locked(&iommu->lock);
1732

1733 1734 1735
	domain->iommu_refcnt[iommu->seq_id] += 1;
	domain->iommu_count += 1;
	if (domain->iommu_refcnt[iommu->seq_id] == 1) {
1736
		ndomains = cap_ndoms(iommu->cap);
1737 1738 1739 1740 1741 1742
		num      = find_first_zero_bit(iommu->domain_ids, ndomains);

		if (num >= ndomains) {
			pr_err("%s: No free domain ids\n", iommu->name);
			domain->iommu_refcnt[iommu->seq_id] -= 1;
			domain->iommu_count -= 1;
1743
			return -ENOSPC;
1744
		}
1745

1746 1747 1748 1749 1750
		set_bit(num, iommu->domain_ids);
		set_iommu_domain(iommu, num, domain);

		domain->iommu_did[iommu->seq_id] = num;
		domain->nid			 = iommu->node;
1751 1752 1753

		domain_update_iommu_cap(domain);
	}
1754

1755
	return 0;
1756 1757 1758 1759 1760
}

static int domain_detach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
1761 1762
	int num, count = INT_MAX;

1763
	assert_spin_locked(&device_domain_lock);
1764
	assert_spin_locked(&iommu->lock);
1765

1766 1767 1768
	domain->iommu_refcnt[iommu->seq_id] -= 1;
	count = --domain->iommu_count;
	if (domain->iommu_refcnt[iommu->seq_id] == 0) {
1769 1770 1771
		num = domain->iommu_did[iommu->seq_id];
		clear_bit(num, iommu->domain_ids);
		set_iommu_domain(iommu, num, NULL);
1772 1773

		domain_update_iommu_cap(domain);
1774
		domain->iommu_did[iommu->seq_id] = 0;
1775 1776 1777 1778 1779
	}

	return count;
}

1780
static struct iova_domain reserved_iova_list;
M
Mark Gross 已提交
1781
static struct lock_class_key reserved_rbtree_key;
1782

1783
static int dmar_init_reserved_ranges(void)
1784 1785 1786 1787 1788
{
	struct pci_dev *pdev = NULL;
	struct iova *iova;
	int i;

1789
	init_iova_domain(&reserved_iova_list, VTD_PAGE_SIZE, IOVA_START_PFN);
1790

M
Mark Gross 已提交
1791 1792 1793
	lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
		&reserved_rbtree_key);

1794 1795 1796
	/* IOAPIC ranges shouldn't be accessed by DMA */
	iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
		IOVA_PFN(IOAPIC_RANGE_END));
1797
	if (!iova) {
J
Joerg Roedel 已提交
1798
		pr_err("Reserve IOAPIC range failed\n");
1799 1800
		return -ENODEV;
	}
1801 1802 1803 1804 1805 1806 1807 1808 1809

	/* Reserve all PCI MMIO to avoid peer-to-peer access */
	for_each_pci_dev(pdev) {
		struct resource *r;

		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
			r = &pdev->resource[i];
			if (!r->flags || !(r->flags & IORESOURCE_MEM))
				continue;
1810 1811 1812
			iova = reserve_iova(&reserved_iova_list,
					    IOVA_PFN(r->start),
					    IOVA_PFN(r->end));
1813
			if (!iova) {
J
Joerg Roedel 已提交
1814
				pr_err("Reserve iova failed\n");
1815 1816
				return -ENODEV;
			}
1817 1818
		}
	}
1819
	return 0;
1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840
}

static void domain_reserve_special_ranges(struct dmar_domain *domain)
{
	copy_reserved_iova(&reserved_iova_list, &domain->iovad);
}

static inline int guestwidth_to_adjustwidth(int gaw)
{
	int agaw;
	int r = (gaw - 12) % 9;

	if (r == 0)
		agaw = gaw;
	else
		agaw = gaw + 9 - r;
	if (agaw > 64)
		agaw = 64;
	return agaw;
}

1841 1842
static int domain_init(struct dmar_domain *domain, struct intel_iommu *iommu,
		       int guest_width)
1843 1844 1845
{
	int adjust_width, agaw;
	unsigned long sagaw;
1846
	int err;
1847

1848
	init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN);
1849 1850 1851 1852 1853 1854

	err = init_iova_flush_queue(&domain->iovad,
				    iommu_flush_iova, iova_entry_free);
	if (err)
		return err;

1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
	if (guest_width > cap_mgaw(iommu->cap))
		guest_width = cap_mgaw(iommu->cap);
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	agaw = width_to_agaw(adjust_width);
	sagaw = cap_sagaw(iommu->cap);
	if (!test_bit(agaw, &sagaw)) {
		/* hardware doesn't support it, choose a bigger one */
J
Joerg Roedel 已提交
1866
		pr_debug("Hardware doesn't support agaw %d\n", agaw);
1867 1868 1869 1870 1871 1872
		agaw = find_next_bit(&sagaw, 5, agaw);
		if (agaw >= 5)
			return -ENODEV;
	}
	domain->agaw = agaw;

W
Weidong Han 已提交
1873 1874 1875 1876 1877
	if (ecap_coherent(iommu->ecap))
		domain->iommu_coherency = 1;
	else
		domain->iommu_coherency = 0;

1878 1879 1880 1881 1882
	if (ecap_sc_support(iommu->ecap))
		domain->iommu_snooping = 1;
	else
		domain->iommu_snooping = 0;

1883 1884 1885 1886 1887
	if (intel_iommu_superpage)
		domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
	else
		domain->iommu_superpage = 0;

1888
	domain->nid = iommu->node;
1889

1890
	/* always allocate the top pgd */
1891
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
1892 1893
	if (!domain->pgd)
		return -ENOMEM;
F
Fenghua Yu 已提交
1894
	__iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
1895 1896 1897 1898 1899
	return 0;
}

static void domain_exit(struct dmar_domain *domain)
{
1900
	struct page *freelist = NULL;
1901 1902 1903 1904 1905

	/* Domain 0 is reserved, so dont process it */
	if (!domain)
		return;

1906 1907
	/* Remove associated devices and clear attached or cached domains */
	rcu_read_lock();
1908
	domain_remove_dev_info(domain);
1909
	rcu_read_unlock();
1910

1911 1912 1913
	/* destroy iovas */
	put_iova_domain(&domain->iovad);

1914
	freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
1915

1916 1917
	dma_free_pagelist(freelist);

1918 1919 1920
	free_domain_mem(domain);
}

1921 1922
static int domain_context_mapping_one(struct dmar_domain *domain,
				      struct intel_iommu *iommu,
1923
				      u8 bus, u8 devfn)
1924
{
1925
	u16 did = domain->iommu_did[iommu->seq_id];
1926 1927
	int translation = CONTEXT_TT_MULTI_LEVEL;
	struct device_domain_info *info = NULL;
1928 1929
	struct context_entry *context;
	unsigned long flags;
1930
	struct dma_pte *pgd;
1931
	int ret, agaw;
1932

1933 1934
	WARN_ON(did == 0);

1935 1936
	if (hw_pass_through && domain_type_is_si(domain))
		translation = CONTEXT_TT_PASS_THROUGH;
1937 1938 1939

	pr_debug("Set context mapping for %02x:%02x.%d\n",
		bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
F
Fenghua Yu 已提交
1940

1941
	BUG_ON(!domain->pgd);
W
Weidong Han 已提交
1942

1943 1944 1945 1946
	spin_lock_irqsave(&device_domain_lock, flags);
	spin_lock(&iommu->lock);

	ret = -ENOMEM;
1947
	context = iommu_context_addr(iommu, bus, devfn, 1);
1948
	if (!context)
1949
		goto out_unlock;
1950

1951 1952 1953
	ret = 0;
	if (context_present(context))
		goto out_unlock;
1954

1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966
	/*
	 * For kdump cases, old valid entries may be cached due to the
	 * in-flight DMA and copied pgtable, but there is no unmapping
	 * behaviour for them, thus we need an explicit cache flush for
	 * the newly-mapped device. For kdump, at this point, the device
	 * is supposed to finish reset at its driver probe stage, so no
	 * in-flight DMA will exist, and we don't need to worry anymore
	 * hereafter.
	 */
	if (context_copied(context)) {
		u16 did_old = context_domain_id(context);

1967
		if (did_old < cap_ndoms(iommu->cap)) {
1968 1969 1970 1971
			iommu->flush.flush_context(iommu, did_old,
						   (((u16)bus) << 8) | devfn,
						   DMA_CCMD_MASK_NOBIT,
						   DMA_CCMD_DEVICE_INVL);
1972 1973 1974
			iommu->flush.flush_iotlb(iommu, did_old, 0, 0,
						 DMA_TLB_DSI_FLUSH);
		}
1975 1976
	}

1977 1978
	pgd = domain->pgd;

1979
	context_clear_entry(context);
1980
	context_set_domain_id(context, did);
1981

1982 1983 1984 1985
	/*
	 * Skip top levels of page tables for iommu which has less agaw
	 * than default.  Unnecessary for PT mode.
	 */
Y
Yu Zhao 已提交
1986
	if (translation != CONTEXT_TT_PASS_THROUGH) {
1987
		for (agaw = domain->agaw; agaw > iommu->agaw; agaw--) {
1988
			ret = -ENOMEM;
1989
			pgd = phys_to_virt(dma_pte_addr(pgd));
1990 1991
			if (!dma_pte_present(pgd))
				goto out_unlock;
1992
		}
F
Fenghua Yu 已提交
1993

1994
		info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
1995 1996 1997 1998
		if (info && info->ats_supported)
			translation = CONTEXT_TT_DEV_IOTLB;
		else
			translation = CONTEXT_TT_MULTI_LEVEL;
1999

Y
Yu Zhao 已提交
2000
		context_set_address_root(context, virt_to_phys(pgd));
2001
		context_set_address_width(context, agaw);
2002 2003 2004 2005 2006 2007 2008
	} else {
		/*
		 * In pass through mode, AW must be programmed to
		 * indicate the largest AGAW value supported by
		 * hardware. And ASR is ignored by hardware.
		 */
		context_set_address_width(context, iommu->msagaw);
Y
Yu Zhao 已提交
2009
	}
F
Fenghua Yu 已提交
2010 2011

	context_set_translation_type(context, translation);
2012 2013
	context_set_fault_enable(context);
	context_set_present(context);
W
Weidong Han 已提交
2014
	domain_flush_cache(domain, context, sizeof(*context));
2015

2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026
	/*
	 * It's a non-present to present mapping. If hardware doesn't cache
	 * non-present entry we only need to flush the write-buffer. If the
	 * _does_ cache non-present entries, then it does so in the special
	 * domain #0, which we have to flush:
	 */
	if (cap_caching_mode(iommu->cap)) {
		iommu->flush.flush_context(iommu, 0,
					   (((u16)bus) << 8) | devfn,
					   DMA_CCMD_MASK_NOBIT,
					   DMA_CCMD_DEVICE_INVL);
2027
		iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);
2028
	} else {
2029
		iommu_flush_write_buffer(iommu);
2030
	}
Y
Yu Zhao 已提交
2031
	iommu_enable_dev_iotlb(info);
2032

2033 2034 2035 2036 2037
	ret = 0;

out_unlock:
	spin_unlock(&iommu->lock);
	spin_unlock_irqrestore(&device_domain_lock, flags);
2038

2039
	return ret;
2040 2041
}

2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052
struct domain_context_mapping_data {
	struct dmar_domain *domain;
	struct intel_iommu *iommu;
};

static int domain_context_mapping_cb(struct pci_dev *pdev,
				     u16 alias, void *opaque)
{
	struct domain_context_mapping_data *data = opaque;

	return domain_context_mapping_one(data->domain, data->iommu,
2053
					  PCI_BUS_NUM(alias), alias & 0xff);
2054 2055
}

2056
static int
2057
domain_context_mapping(struct dmar_domain *domain, struct device *dev)
2058
{
2059
	struct intel_iommu *iommu;
2060
	u8 bus, devfn;
2061
	struct domain_context_mapping_data data;
2062

2063
	iommu = device_to_iommu(dev, &bus, &devfn);
2064 2065
	if (!iommu)
		return -ENODEV;
2066

2067
	if (!dev_is_pci(dev))
2068
		return domain_context_mapping_one(domain, iommu, bus, devfn);
2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082

	data.domain = domain;
	data.iommu = iommu;

	return pci_for_each_dma_alias(to_pci_dev(dev),
				      &domain_context_mapping_cb, &data);
}

static int domain_context_mapped_cb(struct pci_dev *pdev,
				    u16 alias, void *opaque)
{
	struct intel_iommu *iommu = opaque;

	return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
2083 2084
}

2085
static int domain_context_mapped(struct device *dev)
2086
{
W
Weidong Han 已提交
2087
	struct intel_iommu *iommu;
2088
	u8 bus, devfn;
W
Weidong Han 已提交
2089

2090
	iommu = device_to_iommu(dev, &bus, &devfn);
W
Weidong Han 已提交
2091 2092
	if (!iommu)
		return -ENODEV;
2093

2094 2095
	if (!dev_is_pci(dev))
		return device_context_mapped(iommu, bus, devfn);
2096

2097 2098
	return !pci_for_each_dma_alias(to_pci_dev(dev),
				       domain_context_mapped_cb, iommu);
2099 2100
}

2101 2102 2103 2104 2105 2106 2107 2108
/* Returns a number of VTD pages, but aligned to MM page size */
static inline unsigned long aligned_nrpages(unsigned long host_addr,
					    size_t size)
{
	host_addr &= ~PAGE_MASK;
	return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
}

2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136
/* Return largest possible superpage level for a given mapping */
static inline int hardware_largepage_caps(struct dmar_domain *domain,
					  unsigned long iov_pfn,
					  unsigned long phy_pfn,
					  unsigned long pages)
{
	int support, level = 1;
	unsigned long pfnmerge;

	support = domain->iommu_superpage;

	/* To use a large page, the virtual *and* physical addresses
	   must be aligned to 2MiB/1GiB/etc. Lower bits set in either
	   of them will mean we have to use smaller pages. So just
	   merge them and check both at once. */
	pfnmerge = iov_pfn | phy_pfn;

	while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
		pages >>= VTD_STRIDE_SHIFT;
		if (!pages)
			break;
		pfnmerge >>= VTD_STRIDE_SHIFT;
		level++;
		support--;
	}
	return level;
}

2137 2138 2139
static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
			    struct scatterlist *sg, unsigned long phys_pfn,
			    unsigned long nr_pages, int prot)
2140 2141
{
	struct dma_pte *first_pte = NULL, *pte = NULL;
2142
	phys_addr_t uninitialized_var(pteval);
2143
	unsigned long sg_res = 0;
2144 2145
	unsigned int largepage_lvl = 0;
	unsigned long lvl_pages = 0;
2146

2147
	BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
2148 2149 2150 2151 2152 2153

	if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
		return -EINVAL;

	prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;

2154 2155
	if (!sg) {
		sg_res = nr_pages;
2156 2157 2158
		pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
	}

2159
	while (nr_pages > 0) {
2160 2161
		uint64_t tmp;

2162
		if (!sg_res) {
2163 2164
			unsigned int pgoff = sg->offset & ~PAGE_MASK;

2165
			sg_res = aligned_nrpages(sg->offset, sg->length);
2166
			sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + pgoff;
2167
			sg->dma_length = sg->length;
2168
			pteval = (sg_phys(sg) - pgoff) | prot;
2169
			phys_pfn = pteval >> VTD_PAGE_SHIFT;
2170
		}
2171

2172
		if (!pte) {
2173 2174
			largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);

2175
			first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
2176 2177
			if (!pte)
				return -ENOMEM;
2178
			/* It is large page*/
2179
			if (largepage_lvl > 1) {
2180 2181
				unsigned long nr_superpages, end_pfn;

2182
				pteval |= DMA_PTE_LARGE_PAGE;
2183
				lvl_pages = lvl_to_nr_pages(largepage_lvl);
2184 2185 2186 2187

				nr_superpages = sg_res / lvl_pages;
				end_pfn = iov_pfn + nr_superpages * lvl_pages - 1;

2188 2189
				/*
				 * Ensure that old small page tables are
2190
				 * removed to make room for superpage(s).
2191 2192
				 * We're adding new large pages, so make sure
				 * we don't remove their parent tables.
2193
				 */
2194 2195
				dma_pte_free_pagetable(domain, iov_pfn, end_pfn,
						       largepage_lvl + 1);
2196
			} else {
2197
				pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
2198
			}
2199

2200 2201 2202 2203
		}
		/* We don't need lock here, nobody else
		 * touches the iova range
		 */
2204
		tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
2205
		if (tmp) {
2206
			static int dumps = 5;
J
Joerg Roedel 已提交
2207 2208
			pr_crit("ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
				iov_pfn, tmp, (unsigned long long)pteval);
2209 2210 2211 2212 2213 2214
			if (dumps) {
				dumps--;
				debug_dma_dump_mappings(NULL);
			}
			WARN_ON(1);
		}
2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237

		lvl_pages = lvl_to_nr_pages(largepage_lvl);

		BUG_ON(nr_pages < lvl_pages);
		BUG_ON(sg_res < lvl_pages);

		nr_pages -= lvl_pages;
		iov_pfn += lvl_pages;
		phys_pfn += lvl_pages;
		pteval += lvl_pages * VTD_PAGE_SIZE;
		sg_res -= lvl_pages;

		/* If the next PTE would be the first in a new page, then we
		   need to flush the cache on the entries we've just written.
		   And then we'll need to recalculate 'pte', so clear it and
		   let it get set again in the if (!pte) block above.

		   If we're done (!nr_pages) we need to flush the cache too.

		   Also if we've been setting superpages, we may need to
		   recalculate 'pte' and switch back to smaller pages for the
		   end of the mapping, if the trailing size is not enough to
		   use another superpage (i.e. sg_res < lvl_pages). */
2238
		pte++;
2239 2240
		if (!nr_pages || first_pte_in_page(pte) ||
		    (largepage_lvl > 1 && sg_res < lvl_pages)) {
2241 2242 2243 2244
			domain_flush_cache(domain, first_pte,
					   (void *)pte - (void *)first_pte);
			pte = NULL;
		}
2245 2246

		if (!sg_res && nr_pages)
2247 2248 2249 2250 2251
			sg = sg_next(sg);
	}
	return 0;
}

2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280
static int domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
                         struct scatterlist *sg, unsigned long phys_pfn,
                         unsigned long nr_pages, int prot)
{
       int ret;
       struct intel_iommu *iommu;

       /* Do the real mapping first */
       ret = __domain_mapping(domain, iov_pfn, sg, phys_pfn, nr_pages, prot);
       if (ret)
               return ret;

       /* Notify about the new mapping */
       if (domain_type_is_vm(domain)) {
	       /* VM typed domains can have more than one IOMMUs */
	       int iommu_id;
	       for_each_domain_iommu(iommu_id, domain) {
		       iommu = g_iommus[iommu_id];
		       __mapping_notify_one(iommu, domain, iov_pfn, nr_pages);
	       }
       } else {
	       /* General domains only have one IOMMU */
	       iommu = domain_get_iommu(domain);
	       __mapping_notify_one(iommu, domain, iov_pfn, nr_pages);
       }

       return 0;
}

2281 2282 2283
static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				    struct scatterlist *sg, unsigned long nr_pages,
				    int prot)
2284
{
2285
	return domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
2286
}
2287

2288 2289 2290 2291
static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				     unsigned long phys_pfn, unsigned long nr_pages,
				     int prot)
{
2292
	return domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
2293 2294
}

2295
static void domain_context_clear_one(struct intel_iommu *iommu, u8 bus, u8 devfn)
2296
{
2297 2298 2299 2300
	unsigned long flags;
	struct context_entry *context;
	u16 did_old;

2301 2302
	if (!iommu)
		return;
2303

2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323
	spin_lock_irqsave(&iommu->lock, flags);
	context = iommu_context_addr(iommu, bus, devfn, 0);
	if (!context) {
		spin_unlock_irqrestore(&iommu->lock, flags);
		return;
	}
	did_old = context_domain_id(context);
	context_clear_entry(context);
	__iommu_flush_cache(iommu, context, sizeof(*context));
	spin_unlock_irqrestore(&iommu->lock, flags);
	iommu->flush.flush_context(iommu,
				   did_old,
				   (((u16)bus) << 8) | devfn,
				   DMA_CCMD_MASK_NOBIT,
				   DMA_CCMD_DEVICE_INVL);
	iommu->flush.flush_iotlb(iommu,
				 did_old,
				 0,
				 0,
				 DMA_TLB_DSI_FLUSH);
2324 2325
}

2326 2327 2328 2329 2330 2331
static inline void unlink_domain_info(struct device_domain_info *info)
{
	assert_spin_locked(&device_domain_lock);
	list_del(&info->link);
	list_del(&info->global);
	if (info->dev)
2332
		info->dev->archdata.iommu = NULL;
2333 2334
}

2335 2336
static void domain_remove_dev_info(struct dmar_domain *domain)
{
2337
	struct device_domain_info *info, *tmp;
2338
	unsigned long flags;
2339 2340

	spin_lock_irqsave(&device_domain_lock, flags);
2341
	list_for_each_entry_safe(info, tmp, &domain->devices, link)
2342
		__dmar_remove_one_dev_info(info);
2343 2344 2345 2346 2347
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

/*
 * find_domain
2348
 * Note: we use struct device->archdata.iommu stores the info
2349
 */
2350
static struct dmar_domain *find_domain(struct device *dev)
2351 2352 2353 2354
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
2355
	info = dev->archdata.iommu;
2356
	if (likely(info))
2357 2358 2359 2360
		return info->domain;
	return NULL;
}

2361
static inline struct device_domain_info *
2362 2363 2364 2365 2366
dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
{
	struct device_domain_info *info;

	list_for_each_entry(info, &device_domain_list, global)
2367
		if (info->iommu->segment == segment && info->bus == bus &&
2368
		    info->devfn == devfn)
2369
			return info;
2370 2371 2372 2373

	return NULL;
}

2374 2375 2376 2377
static struct dmar_domain *dmar_insert_one_dev_info(struct intel_iommu *iommu,
						    int bus, int devfn,
						    struct device *dev,
						    struct dmar_domain *domain)
2378
{
2379
	struct dmar_domain *found = NULL;
2380 2381
	struct device_domain_info *info;
	unsigned long flags;
2382
	int ret;
2383 2384 2385

	info = alloc_devinfo_mem();
	if (!info)
2386
		return NULL;
2387 2388 2389

	info->bus = bus;
	info->devfn = devfn;
2390 2391 2392
	info->ats_supported = info->pasid_supported = info->pri_supported = 0;
	info->ats_enabled = info->pasid_enabled = info->pri_enabled = 0;
	info->ats_qdep = 0;
2393 2394
	info->dev = dev;
	info->domain = domain;
2395
	info->iommu = iommu;
2396
	info->pasid_table = NULL;
2397

2398 2399 2400
	if (dev && dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(info->dev);

G
Gil Kupfer 已提交
2401 2402
		if (!pci_ats_disabled() &&
		    ecap_dev_iotlb_support(iommu->ecap) &&
2403 2404 2405 2406
		    pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS) &&
		    dmar_find_matched_atsr_unit(pdev))
			info->ats_supported = 1;

2407 2408
		if (sm_supported(iommu)) {
			if (pasid_supported(iommu)) {
2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419
				int features = pci_pasid_features(pdev);
				if (features >= 0)
					info->pasid_supported = features | 1;
			}

			if (info->ats_supported && ecap_prs(iommu->ecap) &&
			    pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI))
				info->pri_supported = 1;
		}
	}

2420 2421
	spin_lock_irqsave(&device_domain_lock, flags);
	if (dev)
2422
		found = find_domain(dev);
2423 2424

	if (!found) {
2425
		struct device_domain_info *info2;
2426
		info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
2427 2428 2429 2430
		if (info2) {
			found      = info2->domain;
			info2->dev = dev;
		}
2431
	}
2432

2433 2434 2435
	if (found) {
		spin_unlock_irqrestore(&device_domain_lock, flags);
		free_devinfo_mem(info);
2436 2437
		/* Caller must free the original domain */
		return found;
2438 2439
	}

2440 2441 2442 2443 2444
	spin_lock(&iommu->lock);
	ret = domain_attach_iommu(domain, iommu);
	spin_unlock(&iommu->lock);

	if (ret) {
2445
		spin_unlock_irqrestore(&device_domain_lock, flags);
2446
		free_devinfo_mem(info);
2447 2448 2449
		return NULL;
	}

2450 2451 2452 2453
	list_add(&info->link, &domain->devices);
	list_add(&info->global, &device_domain_list);
	if (dev)
		dev->archdata.iommu = info;
2454
	spin_unlock_irqrestore(&device_domain_lock, flags);
2455

2456 2457
	/* PASID table is mandatory for a PCI device in scalable mode. */
	if (dev && dev_is_pci(dev) && sm_supported(iommu)) {
2458 2459
		ret = intel_pasid_alloc_table(dev);
		if (ret) {
2460 2461 2462 2463
			pr_err("PASID table allocation for %s failed\n",
			       dev_name(dev));
			dmar_remove_one_dev_info(domain, dev);
			return NULL;
2464
		}
2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480

		/* Setup the PASID entry for requests without PASID: */
		spin_lock(&iommu->lock);
		if (hw_pass_through && domain_type_is_si(domain))
			ret = intel_pasid_setup_pass_through(iommu, domain,
					dev, PASID_RID2PASID);
		else
			ret = intel_pasid_setup_second_level(iommu, domain,
					dev, PASID_RID2PASID);
		spin_unlock(&iommu->lock);
		if (ret) {
			pr_err("Setup RID2PASID for %s failed\n",
			       dev_name(dev));
			dmar_remove_one_dev_info(domain, dev);
			return NULL;
		}
2481
	}
2482

2483 2484
	if (dev && domain_context_mapping(domain, dev)) {
		pr_err("Domain context map for %s failed\n", dev_name(dev));
2485
		dmar_remove_one_dev_info(domain, dev);
2486 2487 2488
		return NULL;
	}

2489
	return domain;
2490 2491
}

2492 2493 2494 2495 2496 2497
static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
{
	*(u16 *)opaque = alias;
	return 0;
}

2498
static struct dmar_domain *find_or_alloc_domain(struct device *dev, int gaw)
2499
{
2500
	struct device_domain_info *info = NULL;
2501
	struct dmar_domain *domain = NULL;
2502
	struct intel_iommu *iommu;
2503
	u16 dma_alias;
2504
	unsigned long flags;
2505
	u8 bus, devfn;
2506

2507 2508 2509 2510
	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return NULL;

2511 2512
	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);
2513

2514 2515 2516 2517 2518 2519 2520 2521 2522
		pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);

		spin_lock_irqsave(&device_domain_lock, flags);
		info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
						      PCI_BUS_NUM(dma_alias),
						      dma_alias & 0xff);
		if (info) {
			iommu = info->iommu;
			domain = info->domain;
2523
		}
2524
		spin_unlock_irqrestore(&device_domain_lock, flags);
2525

2526
		/* DMA alias already has a domain, use it */
2527
		if (info)
2528
			goto out;
2529
	}
2530

2531
	/* Allocate and initialize new domain for the device */
2532
	domain = alloc_domain(0);
2533
	if (!domain)
2534
		return NULL;
2535
	if (domain_init(domain, iommu, gaw)) {
2536 2537
		domain_exit(domain);
		return NULL;
2538
	}
2539

2540
out:
2541

2542 2543
	return domain;
}
2544

2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571
static struct dmar_domain *set_domain_for_dev(struct device *dev,
					      struct dmar_domain *domain)
{
	struct intel_iommu *iommu;
	struct dmar_domain *tmp;
	u16 req_id, dma_alias;
	u8 bus, devfn;

	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return NULL;

	req_id = ((u16)bus << 8) | devfn;

	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);

		pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);

		/* register PCI DMA alias device */
		if (req_id != dma_alias) {
			tmp = dmar_insert_one_dev_info(iommu, PCI_BUS_NUM(dma_alias),
					dma_alias & 0xff, NULL, domain);

			if (!tmp || tmp != domain)
				return tmp;
		}
2572 2573
	}

2574
	tmp = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
2575 2576 2577 2578 2579
	if (!tmp || tmp != domain)
		return tmp;

	return domain;
}
2580

2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594
static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
{
	struct dmar_domain *domain, *tmp;

	domain = find_domain(dev);
	if (domain)
		goto out;

	domain = find_or_alloc_domain(dev, gaw);
	if (!domain)
		goto out;

	tmp = set_domain_for_dev(dev, domain);
	if (!tmp || domain != tmp) {
2595 2596 2597
		domain_exit(domain);
		domain = tmp;
	}
2598

2599 2600
out:

2601
	return domain;
2602 2603
}

2604 2605 2606
static int iommu_domain_identity_map(struct dmar_domain *domain,
				     unsigned long long start,
				     unsigned long long end)
2607
{
2608 2609 2610 2611 2612
	unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
	unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;

	if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
			  dma_to_mm_pfn(last_vpfn))) {
J
Joerg Roedel 已提交
2613
		pr_err("Reserving iova failed\n");
2614
		return -ENOMEM;
2615 2616
	}

J
Joerg Roedel 已提交
2617
	pr_debug("Mapping reserved region %llx-%llx\n", start, end);
2618 2619 2620 2621
	/*
	 * RMRR range might have overlap with physical memory range,
	 * clear it first
	 */
2622
	dma_pte_clear_range(domain, first_vpfn, last_vpfn);
2623

2624 2625 2626
	return __domain_mapping(domain, first_vpfn, NULL,
				first_vpfn, last_vpfn - first_vpfn + 1,
				DMA_PTE_READ|DMA_PTE_WRITE);
2627 2628
}

2629 2630 2631 2632
static int domain_prepare_identity_map(struct device *dev,
				       struct dmar_domain *domain,
				       unsigned long long start,
				       unsigned long long end)
2633
{
2634 2635 2636 2637 2638
	/* For _hardware_ passthrough, don't bother. But for software
	   passthrough, we do it anyway -- it may indicate a memory
	   range which is reserved in E820, so which didn't get set
	   up to start with in si_domain */
	if (domain == si_domain && hw_pass_through) {
J
Joerg Roedel 已提交
2639 2640
		pr_warn("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
			dev_name(dev), start, end);
2641 2642 2643
		return 0;
	}

J
Joerg Roedel 已提交
2644 2645 2646
	pr_info("Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
		dev_name(dev), start, end);

2647 2648 2649 2650 2651 2652
	if (end < start) {
		WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
			"BIOS vendor: %s; Ver: %s; Product Version: %s\n",
			dmi_get_system_info(DMI_BIOS_VENDOR),
			dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
2653
		return -EIO;
2654 2655
	}

2656 2657 2658 2659 2660 2661 2662
	if (end >> agaw_to_width(domain->agaw)) {
		WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     agaw_to_width(domain->agaw),
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
2663
		return -EIO;
2664
	}
2665

2666 2667
	return iommu_domain_identity_map(domain, start, end);
}
2668

2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682
static int iommu_prepare_identity_map(struct device *dev,
				      unsigned long long start,
				      unsigned long long end)
{
	struct dmar_domain *domain;
	int ret;

	domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
	if (!domain)
		return -ENOMEM;

	ret = domain_prepare_identity_map(dev, domain, start, end);
	if (ret)
		domain_exit(domain);
2683

2684 2685 2686 2687
	return ret;
}

static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
2688
					 struct device *dev)
2689
{
2690
	if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
2691
		return 0;
2692 2693
	return iommu_prepare_identity_map(dev, rmrr->base_address,
					  rmrr->end_address);
2694 2695
}

2696
#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
2697 2698 2699 2700 2701 2702 2703 2704 2705
static inline void iommu_prepare_isa(void)
{
	struct pci_dev *pdev;
	int ret;

	pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
	if (!pdev)
		return;

J
Joerg Roedel 已提交
2706
	pr_info("Prepare 0-16MiB unity mapping for LPC\n");
2707
	ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
2708 2709

	if (ret)
J
Joerg Roedel 已提交
2710
		pr_err("Failed to create 0-16MiB identity map - floppy might not work\n");
2711

2712
	pci_dev_put(pdev);
2713 2714 2715 2716 2717 2718
}
#else
static inline void iommu_prepare_isa(void)
{
	return;
}
2719
#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
2720

2721
static int md_domain_init(struct dmar_domain *domain, int guest_width);
2722

2723
static int __init si_domain_init(int hw)
2724
{
2725
	int nid, ret = 0;
2726

2727
	si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
2728 2729 2730 2731 2732 2733 2734 2735
	if (!si_domain)
		return -EFAULT;

	if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
		domain_exit(si_domain);
		return -EFAULT;
	}

2736
	pr_debug("Identity mapping domain allocated\n");
2737

2738 2739 2740
	if (hw)
		return 0;

2741
	for_each_online_node(nid) {
2742 2743 2744 2745 2746 2747 2748 2749 2750
		unsigned long start_pfn, end_pfn;
		int i;

		for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
			ret = iommu_domain_identity_map(si_domain,
					PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
			if (ret)
				return ret;
		}
2751 2752
	}

2753 2754 2755
	return 0;
}

2756
static int identity_mapping(struct device *dev)
2757 2758 2759 2760 2761 2762
{
	struct device_domain_info *info;

	if (likely(!iommu_identity_mapping))
		return 0;

2763
	info = dev->archdata.iommu;
2764 2765
	if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
		return (info->domain == si_domain);
2766 2767 2768 2769

	return 0;
}

2770
static int domain_add_dev_info(struct dmar_domain *domain, struct device *dev)
2771
{
2772
	struct dmar_domain *ndomain;
2773
	struct intel_iommu *iommu;
2774
	u8 bus, devfn;
2775

2776
	iommu = device_to_iommu(dev, &bus, &devfn);
2777 2778 2779
	if (!iommu)
		return -ENODEV;

2780
	ndomain = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
2781 2782
	if (ndomain != domain)
		return -EBUSY;
2783 2784 2785 2786

	return 0;
}

2787
static bool device_has_rmrr(struct device *dev)
2788 2789
{
	struct dmar_rmrr_unit *rmrr;
2790
	struct device *tmp;
2791 2792
	int i;

2793
	rcu_read_lock();
2794
	for_each_rmrr_units(rmrr) {
2795 2796 2797 2798 2799 2800
		/*
		 * Return TRUE if this RMRR contains the device that
		 * is passed in.
		 */
		for_each_active_dev_scope(rmrr->devices,
					  rmrr->devices_cnt, i, tmp)
2801
			if (tmp == dev) {
2802
				rcu_read_unlock();
2803
				return true;
2804
			}
2805
	}
2806
	rcu_read_unlock();
2807 2808 2809
	return false;
}

2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826
/*
 * There are a couple cases where we need to restrict the functionality of
 * devices associated with RMRRs.  The first is when evaluating a device for
 * identity mapping because problems exist when devices are moved in and out
 * of domains and their respective RMRR information is lost.  This means that
 * a device with associated RMRRs will never be in a "passthrough" domain.
 * The second is use of the device through the IOMMU API.  This interface
 * expects to have full control of the IOVA space for the device.  We cannot
 * satisfy both the requirement that RMRR access is maintained and have an
 * unencumbered IOVA space.  We also have no ability to quiesce the device's
 * use of the RMRR space or even inform the IOMMU API user of the restriction.
 * We therefore prevent devices associated with an RMRR from participating in
 * the IOMMU API, which eliminates them from device assignment.
 *
 * In both cases we assume that PCI USB devices with RMRRs have them largely
 * for historical reasons and that the RMRR space is not actively used post
 * boot.  This exclusion may change if vendors begin to abuse it.
2827 2828 2829 2830
 *
 * The same exception is made for graphics devices, with the requirement that
 * any use of the RMRR regions will be torn down before assigning the device
 * to a guest.
2831 2832 2833 2834 2835 2836 2837 2838 2839
 */
static bool device_is_rmrr_locked(struct device *dev)
{
	if (!device_has_rmrr(dev))
		return false;

	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);

2840
		if (IS_USB_DEVICE(pdev) || IS_GFX_DEVICE(pdev))
2841 2842 2843 2844 2845 2846
			return false;
	}

	return true;
}

2847
static int iommu_should_identity_map(struct device *dev, int startup)
2848
{
2849

2850 2851
	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);
2852

2853
		if (device_is_rmrr_locked(dev))
2854
			return 0;
2855

2856 2857
		if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
			return 1;
2858

2859 2860
		if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
			return 1;
2861

2862
		if (!(iommu_identity_mapping & IDENTMAP_ALL))
2863
			return 0;
2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887

		/*
		 * We want to start off with all devices in the 1:1 domain, and
		 * take them out later if we find they can't access all of memory.
		 *
		 * However, we can't do this for PCI devices behind bridges,
		 * because all PCI devices behind the same bridge will end up
		 * with the same source-id on their transactions.
		 *
		 * Practically speaking, we can't change things around for these
		 * devices at run-time, because we can't be sure there'll be no
		 * DMA transactions in flight for any of their siblings.
		 *
		 * So PCI devices (unless they're on the root bus) as well as
		 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
		 * the 1:1 domain, just in _case_ one of their siblings turns out
		 * not to be able to map all of memory.
		 */
		if (!pci_is_pcie(pdev)) {
			if (!pci_is_root_bus(pdev->bus))
				return 0;
			if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
				return 0;
		} else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2888
			return 0;
2889 2890 2891 2892
	} else {
		if (device_has_rmrr(dev))
			return 0;
	}
2893

2894
	/*
2895
	 * At boot time, we don't yet know if devices will be 64-bit capable.
2896
	 * Assume that they will — if they turn out not to be, then we can
2897 2898
	 * take them out of the 1:1 domain later.
	 */
2899 2900 2901 2902 2903
	if (!startup) {
		/*
		 * If the device's dma_mask is less than the system's memory
		 * size then this is not a candidate for identity mapping.
		 */
2904
		u64 dma_mask = *dev->dma_mask;
2905

2906 2907 2908
		if (dev->coherent_dma_mask &&
		    dev->coherent_dma_mask < dma_mask)
			dma_mask = dev->coherent_dma_mask;
2909

2910
		return dma_mask >= dma_get_required_mask(dev);
2911
	}
2912 2913 2914 2915

	return 1;
}

2916 2917 2918 2919 2920 2921 2922
static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
{
	int ret;

	if (!iommu_should_identity_map(dev, 1))
		return 0;

2923
	ret = domain_add_dev_info(si_domain, dev);
2924
	if (!ret)
J
Joerg Roedel 已提交
2925 2926
		pr_info("%s identity mapping for device %s\n",
			hw ? "Hardware" : "Software", dev_name(dev));
2927 2928 2929 2930 2931 2932 2933 2934
	else if (ret == -ENODEV)
		/* device not associated with an iommu */
		ret = 0;

	return ret;
}


2935
static int __init iommu_prepare_static_identity_mapping(int hw)
2936 2937
{
	struct pci_dev *pdev = NULL;
2938 2939 2940 2941 2942
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	struct device *dev;
	int i;
	int ret = 0;
2943 2944

	for_each_pci_dev(pdev) {
2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956
		ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
		if (ret)
			return ret;
	}

	for_each_active_iommu(iommu, drhd)
		for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
			struct acpi_device_physical_node *pn;
			struct acpi_device *adev;

			if (dev->bus != &acpi_bus_type)
				continue;
2957

2958 2959 2960 2961 2962 2963
			adev= to_acpi_device(dev);
			mutex_lock(&adev->physical_node_lock);
			list_for_each_entry(pn, &adev->physical_node_list, node) {
				ret = dev_prepare_static_identity_mapping(pn->dev, hw);
				if (ret)
					break;
2964
			}
2965 2966 2967
			mutex_unlock(&adev->physical_node_lock);
			if (ret)
				return ret;
2968
		}
2969 2970 2971 2972

	return 0;
}

2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998
static void intel_iommu_init_qi(struct intel_iommu *iommu)
{
	/*
	 * Start from the sane iommu hardware state.
	 * If the queued invalidation is already initialized by us
	 * (for example, while enabling interrupt-remapping) then
	 * we got the things already rolling from a sane state.
	 */
	if (!iommu->qi) {
		/*
		 * Clear any previous faults.
		 */
		dmar_fault(-1, iommu);
		/*
		 * Disable queued invalidation if supported and already enabled
		 * before OS handover.
		 */
		dmar_disable_qi(iommu);
	}

	if (dmar_enable_qi(iommu)) {
		/*
		 * Queued Invalidate not enabled, use Register Based Invalidate
		 */
		iommu->flush.flush_context = __iommu_flush_context;
		iommu->flush.flush_iotlb = __iommu_flush_iotlb;
J
Joerg Roedel 已提交
2999
		pr_info("%s: Using Register based invalidation\n",
3000 3001 3002 3003
			iommu->name);
	} else {
		iommu->flush.flush_context = qi_flush_context;
		iommu->flush.flush_iotlb = qi_flush_iotlb;
J
Joerg Roedel 已提交
3004
		pr_info("%s: Using Queued invalidation\n", iommu->name);
3005 3006 3007
	}
}

3008
static int copy_context_table(struct intel_iommu *iommu,
3009
			      struct root_entry *old_re,
3010 3011 3012
			      struct context_entry **tbl,
			      int bus, bool ext)
{
3013
	int tbl_idx, pos = 0, idx, devfn, ret = 0, did;
3014
	struct context_entry *new_ce = NULL, ce;
3015
	struct context_entry *old_ce = NULL;
3016
	struct root_entry re;
3017 3018 3019
	phys_addr_t old_ce_phys;

	tbl_idx = ext ? bus * 2 : bus;
3020
	memcpy(&re, old_re, sizeof(re));
3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039

	for (devfn = 0; devfn < 256; devfn++) {
		/* First calculate the correct index */
		idx = (ext ? devfn * 2 : devfn) % 256;

		if (idx == 0) {
			/* First save what we may have and clean up */
			if (new_ce) {
				tbl[tbl_idx] = new_ce;
				__iommu_flush_cache(iommu, new_ce,
						    VTD_PAGE_SIZE);
				pos = 1;
			}

			if (old_ce)
				iounmap(old_ce);

			ret = 0;
			if (devfn < 0x80)
3040
				old_ce_phys = root_entry_lctp(&re);
3041
			else
3042
				old_ce_phys = root_entry_uctp(&re);
3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054

			if (!old_ce_phys) {
				if (ext && devfn == 0) {
					/* No LCTP, try UCTP */
					devfn = 0x7f;
					continue;
				} else {
					goto out;
				}
			}

			ret = -ENOMEM;
3055 3056
			old_ce = memremap(old_ce_phys, PAGE_SIZE,
					MEMREMAP_WB);
3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067
			if (!old_ce)
				goto out;

			new_ce = alloc_pgtable_page(iommu->node);
			if (!new_ce)
				goto out_unmap;

			ret = 0;
		}

		/* Now copy the context entry */
3068
		memcpy(&ce, old_ce + idx, sizeof(ce));
3069

3070
		if (!__context_present(&ce))
3071 3072
			continue;

3073 3074 3075 3076
		did = context_domain_id(&ce);
		if (did >= 0 && did < cap_ndoms(iommu->cap))
			set_bit(did, iommu->domain_ids);

3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095
		/*
		 * We need a marker for copied context entries. This
		 * marker needs to work for the old format as well as
		 * for extended context entries.
		 *
		 * Bit 67 of the context entry is used. In the old
		 * format this bit is available to software, in the
		 * extended format it is the PGE bit, but PGE is ignored
		 * by HW if PASIDs are disabled (and thus still
		 * available).
		 *
		 * So disable PASIDs first and then mark the entry
		 * copied. This means that we don't copy PASID
		 * translations from the old kernel, but this is fine as
		 * faults there are not fatal.
		 */
		context_clear_pasid_enable(&ce);
		context_set_copied(&ce);

3096 3097 3098 3099 3100 3101 3102 3103
		new_ce[idx] = ce;
	}

	tbl[tbl_idx + pos] = new_ce;

	__iommu_flush_cache(iommu, new_ce, VTD_PAGE_SIZE);

out_unmap:
3104
	memunmap(old_ce);
3105 3106 3107 3108 3109 3110 3111 3112

out:
	return ret;
}

static int copy_translation_tables(struct intel_iommu *iommu)
{
	struct context_entry **ctxt_tbls;
3113
	struct root_entry *old_rt;
3114 3115 3116 3117 3118
	phys_addr_t old_rt_phys;
	int ctxt_table_entries;
	unsigned long flags;
	u64 rtaddr_reg;
	int bus, ret;
3119
	bool new_ext, ext;
3120 3121 3122

	rtaddr_reg = dmar_readq(iommu->reg + DMAR_RTADDR_REG);
	ext        = !!(rtaddr_reg & DMA_RTADDR_RTT);
3123 3124 3125 3126 3127 3128 3129 3130 3131 3132
	new_ext    = !!ecap_ecs(iommu->ecap);

	/*
	 * The RTT bit can only be changed when translation is disabled,
	 * but disabling translation means to open a window for data
	 * corruption. So bail out and don't copy anything if we would
	 * have to change the bit.
	 */
	if (new_ext != ext)
		return -EINVAL;
3133 3134 3135 3136 3137

	old_rt_phys = rtaddr_reg & VTD_PAGE_MASK;
	if (!old_rt_phys)
		return -EINVAL;

3138
	old_rt = memremap(old_rt_phys, PAGE_SIZE, MEMREMAP_WB);
3139 3140 3141 3142 3143 3144
	if (!old_rt)
		return -ENOMEM;

	/* This is too big for the stack - allocate it from slab */
	ctxt_table_entries = ext ? 512 : 256;
	ret = -ENOMEM;
K
Kees Cook 已提交
3145
	ctxt_tbls = kcalloc(ctxt_table_entries, sizeof(void *), GFP_KERNEL);
3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186
	if (!ctxt_tbls)
		goto out_unmap;

	for (bus = 0; bus < 256; bus++) {
		ret = copy_context_table(iommu, &old_rt[bus],
					 ctxt_tbls, bus, ext);
		if (ret) {
			pr_err("%s: Failed to copy context table for bus %d\n",
				iommu->name, bus);
			continue;
		}
	}

	spin_lock_irqsave(&iommu->lock, flags);

	/* Context tables are copied, now write them to the root_entry table */
	for (bus = 0; bus < 256; bus++) {
		int idx = ext ? bus * 2 : bus;
		u64 val;

		if (ctxt_tbls[idx]) {
			val = virt_to_phys(ctxt_tbls[idx]) | 1;
			iommu->root_entry[bus].lo = val;
		}

		if (!ext || !ctxt_tbls[idx + 1])
			continue;

		val = virt_to_phys(ctxt_tbls[idx + 1]) | 1;
		iommu->root_entry[bus].hi = val;
	}

	spin_unlock_irqrestore(&iommu->lock, flags);

	kfree(ctxt_tbls);

	__iommu_flush_cache(iommu, iommu->root_entry, PAGE_SIZE);

	ret = 0;

out_unmap:
3187
	memunmap(old_rt);
3188 3189 3190 3191

	return ret;
}

3192
static int __init init_dmars(void)
3193 3194 3195
{
	struct dmar_drhd_unit *drhd;
	struct dmar_rmrr_unit *rmrr;
3196
	bool copied_tables = false;
3197
	struct device *dev;
3198
	struct intel_iommu *iommu;
3199
	int i, ret;
3200

3201 3202 3203 3204 3205 3206 3207
	/*
	 * for each drhd
	 *    allocate root
	 *    initialize and program root entry to not present
	 * endfor
	 */
	for_each_drhd_unit(drhd) {
M
mark gross 已提交
3208 3209 3210 3211 3212
		/*
		 * lock not needed as this is only incremented in the single
		 * threaded kernel __init code path all other access are read
		 * only
		 */
3213
		if (g_num_of_iommus < DMAR_UNITS_SUPPORTED) {
3214 3215 3216
			g_num_of_iommus++;
			continue;
		}
J
Joerg Roedel 已提交
3217
		pr_err_once("Exceeded %d IOMMUs\n", DMAR_UNITS_SUPPORTED);
M
mark gross 已提交
3218 3219
	}

3220 3221 3222 3223
	/* Preallocate enough resources for IOMMU hot-addition */
	if (g_num_of_iommus < DMAR_UNITS_SUPPORTED)
		g_num_of_iommus = DMAR_UNITS_SUPPORTED;

W
Weidong Han 已提交
3224 3225 3226
	g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
			GFP_KERNEL);
	if (!g_iommus) {
J
Joerg Roedel 已提交
3227
		pr_err("Allocating global iommu array failed\n");
W
Weidong Han 已提交
3228 3229 3230 3231
		ret = -ENOMEM;
		goto error;
	}

3232
	for_each_active_iommu(iommu, drhd) {
L
Lu Baolu 已提交
3233 3234 3235 3236 3237
		/*
		 * Find the max pasid size of all IOMMU's in the system.
		 * We need to ensure the system pasid table is no bigger
		 * than the smallest supported.
		 */
3238
		if (pasid_supported(iommu)) {
L
Lu Baolu 已提交
3239 3240 3241 3242 3243 3244
			u32 temp = 2 << ecap_pss(iommu->ecap);

			intel_pasid_max_id = min_t(u32, temp,
						   intel_pasid_max_id);
		}

W
Weidong Han 已提交
3245
		g_iommus[iommu->seq_id] = iommu;
3246

3247 3248
		intel_iommu_init_qi(iommu);

3249 3250
		ret = iommu_init_domains(iommu);
		if (ret)
3251
			goto free_iommu;
3252

3253 3254
		init_translation_status(iommu);

3255 3256 3257 3258 3259 3260
		if (translation_pre_enabled(iommu) && !is_kdump_kernel()) {
			iommu_disable_translation(iommu);
			clear_translation_pre_enabled(iommu);
			pr_warn("Translation was enabled for %s but we are not in kdump mode\n",
				iommu->name);
		}
3261

3262 3263 3264
		/*
		 * TBD:
		 * we could share the same root & context tables
L
Lucas De Marchi 已提交
3265
		 * among all IOMMU's. Need to Split it later.
3266 3267
		 */
		ret = iommu_alloc_root_entry(iommu);
3268
		if (ret)
3269
			goto free_iommu;
3270

3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291
		if (translation_pre_enabled(iommu)) {
			pr_info("Translation already enabled - trying to copy translation structures\n");

			ret = copy_translation_tables(iommu);
			if (ret) {
				/*
				 * We found the IOMMU with translation
				 * enabled - but failed to copy over the
				 * old root-entry table. Try to proceed
				 * by disabling translation now and
				 * allocating a clean root-entry table.
				 * This might cause DMAR faults, but
				 * probably the dump will still succeed.
				 */
				pr_err("Failed to copy translation tables from previous kernel for %s\n",
				       iommu->name);
				iommu_disable_translation(iommu);
				clear_translation_pre_enabled(iommu);
			} else {
				pr_info("Copied translation tables from previous kernel for %s\n",
					iommu->name);
3292
				copied_tables = true;
3293 3294 3295
			}
		}

F
Fenghua Yu 已提交
3296
		if (!ecap_pass_through(iommu->ecap))
3297
			hw_pass_through = 0;
3298
#ifdef CONFIG_INTEL_IOMMU_SVM
3299
		if (pasid_supported(iommu))
3300
			intel_svm_init(iommu);
3301
#endif
3302 3303
	}

3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315
	/*
	 * Now that qi is enabled on all iommus, set the root entry and flush
	 * caches. This is required on some Intel X58 chipsets, otherwise the
	 * flush_context function will loop forever and the boot hangs.
	 */
	for_each_active_iommu(iommu, drhd) {
		iommu_flush_write_buffer(iommu);
		iommu_set_root_entry(iommu);
		iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
	}

3316
	if (iommu_pass_through)
3317 3318
		iommu_identity_mapping |= IDENTMAP_ALL;

3319
#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
3320
	iommu_identity_mapping |= IDENTMAP_GFX;
3321
#endif
3322

3323 3324
	check_tylersburg_isoch();

3325 3326 3327 3328 3329 3330
	if (iommu_identity_mapping) {
		ret = si_domain_init(hw_pass_through);
		if (ret)
			goto free_iommu;
	}

3331

3332 3333 3334 3335 3336 3337 3338 3339 3340
	/*
	 * If we copied translations from a previous kernel in the kdump
	 * case, we can not assign the devices to domains now, as that
	 * would eliminate the old mappings. So skip this part and defer
	 * the assignment to device driver initialization time.
	 */
	if (copied_tables)
		goto domains_done;

3341
	/*
3342 3343 3344
	 * If pass through is not set or not enabled, setup context entries for
	 * identity mappings for rmrr, gfx, and isa and may fall back to static
	 * identity mapping if iommu_identity_mapping is set.
3345
	 */
3346 3347
	if (iommu_identity_mapping) {
		ret = iommu_prepare_static_identity_mapping(hw_pass_through);
F
Fenghua Yu 已提交
3348
		if (ret) {
J
Joerg Roedel 已提交
3349
			pr_crit("Failed to setup IOMMU pass-through\n");
3350
			goto free_iommu;
3351 3352 3353
		}
	}
	/*
3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365
	 * For each rmrr
	 *   for each dev attached to rmrr
	 *   do
	 *     locate drhd for dev, alloc domain for dev
	 *     allocate free domain
	 *     allocate page table entries for rmrr
	 *     if context not allocated for bus
	 *           allocate and init context
	 *           set present in root table for this bus
	 *     init context with domain, translation etc
	 *    endfor
	 * endfor
3366
	 */
J
Joerg Roedel 已提交
3367
	pr_info("Setting RMRR:\n");
3368
	for_each_rmrr_units(rmrr) {
3369 3370
		/* some BIOS lists non-exist devices in DMAR table. */
		for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
3371
					  i, dev) {
3372
			ret = iommu_prepare_rmrr_dev(rmrr, dev);
3373
			if (ret)
J
Joerg Roedel 已提交
3374
				pr_err("Mapping reserved region failed\n");
3375
		}
F
Fenghua Yu 已提交
3376
	}
3377

3378 3379
	iommu_prepare_isa();

3380 3381
domains_done:

3382 3383 3384 3385 3386 3387 3388
	/*
	 * for each drhd
	 *   enable fault log
	 *   global invalidate context cache
	 *   global invalidate iotlb
	 *   enable translation
	 */
3389
	for_each_iommu(iommu, drhd) {
3390 3391 3392 3393 3394 3395
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
3396
				iommu_disable_protect_mem_regions(iommu);
3397
			continue;
3398
		}
3399 3400 3401

		iommu_flush_write_buffer(iommu);

3402
#ifdef CONFIG_INTEL_IOMMU_SVM
3403
		if (pasid_supported(iommu) && ecap_prs(iommu->ecap)) {
3404 3405 3406 3407 3408
			ret = intel_svm_enable_prq(iommu);
			if (ret)
				goto free_iommu;
		}
#endif
3409 3410
		ret = dmar_set_interrupt(iommu);
		if (ret)
3411
			goto free_iommu;
3412

3413 3414 3415
		if (!translation_pre_enabled(iommu))
			iommu_enable_translation(iommu);

3416
		iommu_disable_protect_mem_regions(iommu);
3417 3418 3419
	}

	return 0;
3420 3421

free_iommu:
3422 3423
	for_each_active_iommu(iommu, drhd) {
		disable_dmar_iommu(iommu);
3424
		free_dmar_iommu(iommu);
3425
	}
3426

W
Weidong Han 已提交
3427
	kfree(g_iommus);
3428

3429
error:
3430 3431 3432
	return ret;
}

3433
/* This takes a number of _MM_ pages, not VTD pages */
3434
static unsigned long intel_alloc_iova(struct device *dev,
3435 3436
				     struct dmar_domain *domain,
				     unsigned long nrpages, uint64_t dma_mask)
3437
{
3438
	unsigned long iova_pfn = 0;
3439

3440 3441
	/* Restrict dma_mask to the width that the iommu can handle */
	dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
3442 3443
	/* Ensure we reserve the whole size-aligned region */
	nrpages = __roundup_pow_of_two(nrpages);
3444 3445

	if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
3446 3447
		/*
		 * First try to allocate an io virtual address in
3448
		 * DMA_BIT_MASK(32) and if that fails then try allocating
J
Joe Perches 已提交
3449
		 * from higher range
3450
		 */
3451
		iova_pfn = alloc_iova_fast(&domain->iovad, nrpages,
3452
					   IOVA_PFN(DMA_BIT_MASK(32)), false);
3453 3454
		if (iova_pfn)
			return iova_pfn;
3455
	}
3456 3457
	iova_pfn = alloc_iova_fast(&domain->iovad, nrpages,
				   IOVA_PFN(dma_mask), true);
3458
	if (unlikely(!iova_pfn)) {
J
Joerg Roedel 已提交
3459
		pr_err("Allocating %ld-page iova for %s failed",
3460
		       nrpages, dev_name(dev));
3461
		return 0;
3462 3463
	}

3464
	return iova_pfn;
3465 3466
}

3467
struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
3468
{
3469
	struct dmar_domain *domain, *tmp;
3470 3471 3472
	struct dmar_rmrr_unit *rmrr;
	struct device *i_dev;
	int i, ret;
3473

3474 3475 3476 3477 3478 3479 3480
	domain = find_domain(dev);
	if (domain)
		goto out;

	domain = find_or_alloc_domain(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
	if (!domain)
		goto out;
3481

3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498
	/* We have a new domain - setup possible RMRRs for the device */
	rcu_read_lock();
	for_each_rmrr_units(rmrr) {
		for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
					  i, i_dev) {
			if (i_dev != dev)
				continue;

			ret = domain_prepare_identity_map(dev, domain,
							  rmrr->base_address,
							  rmrr->end_address);
			if (ret)
				dev_err(dev, "Mapping reserved region failed\n");
		}
	}
	rcu_read_unlock();

3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510
	tmp = set_domain_for_dev(dev, domain);
	if (!tmp || domain != tmp) {
		domain_exit(domain);
		domain = tmp;
	}

out:

	if (!domain)
		pr_err("Allocating domain for %s failed\n", dev_name(dev));


3511 3512 3513
	return domain;
}

3514
/* Check if the dev needs to go through non-identity map and unmap process.*/
3515
static int iommu_no_mapping(struct device *dev)
3516 3517 3518
{
	int found;

3519
	if (iommu_dummy(dev))
3520 3521
		return 1;

3522
	if (!iommu_identity_mapping)
3523
		return 0;
3524

3525
	found = identity_mapping(dev);
3526
	if (found) {
3527
		if (iommu_should_identity_map(dev, 0))
3528 3529 3530 3531 3532 3533
			return 1;
		else {
			/*
			 * 32 bit DMA is removed from si_domain and fall back
			 * to non-identity mapping.
			 */
3534
			dmar_remove_one_dev_info(si_domain, dev);
J
Joerg Roedel 已提交
3535 3536
			pr_info("32bit %s uses non-identity mapping\n",
				dev_name(dev));
3537 3538 3539 3540 3541 3542 3543
			return 0;
		}
	} else {
		/*
		 * In case of a detached 64 bit DMA device from vm, the device
		 * is put into si_domain for identity mapping.
		 */
3544
		if (iommu_should_identity_map(dev, 0)) {
3545
			int ret;
3546
			ret = domain_add_dev_info(si_domain, dev);
3547
			if (!ret) {
J
Joerg Roedel 已提交
3548 3549
				pr_info("64bit %s uses identity mapping\n",
					dev_name(dev));
3550 3551 3552 3553 3554
				return 1;
			}
		}
	}

3555
	return 0;
3556 3557
}

3558
static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
3559
				     size_t size, int dir, u64 dma_mask)
3560 3561
{
	struct dmar_domain *domain;
F
Fenghua Yu 已提交
3562
	phys_addr_t start_paddr;
3563
	unsigned long iova_pfn;
3564
	int prot = 0;
I
Ingo Molnar 已提交
3565
	int ret;
3566
	struct intel_iommu *iommu;
3567
	unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
3568 3569

	BUG_ON(dir == DMA_NONE);
3570

3571
	if (iommu_no_mapping(dev))
I
Ingo Molnar 已提交
3572
		return paddr;
3573

3574
	domain = get_valid_domain_for_dev(dev);
3575 3576 3577
	if (!domain)
		return 0;

3578
	iommu = domain_get_iommu(domain);
3579
	size = aligned_nrpages(paddr, size);
3580

3581 3582
	iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
	if (!iova_pfn)
3583 3584
		goto error;

3585 3586 3587 3588 3589
	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3590
			!cap_zlr(iommu->cap))
3591 3592 3593 3594
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;
	/*
I
Ingo Molnar 已提交
3595
	 * paddr - (paddr + size) might be partial page, we should map the whole
3596
	 * page.  Note: if two part of one page are separately mapped, we
I
Ingo Molnar 已提交
3597
	 * might have two guest_addr mapping to the same host paddr, but this
3598 3599
	 * is not a big problem
	 */
3600
	ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova_pfn),
3601
				 mm_to_dma_pfn(paddr_pfn), size, prot);
3602 3603 3604
	if (ret)
		goto error;

3605
	start_paddr = (phys_addr_t)iova_pfn << PAGE_SHIFT;
3606 3607
	start_paddr += paddr & ~PAGE_MASK;
	return start_paddr;
3608 3609

error:
3610
	if (iova_pfn)
3611
		free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
J
Joerg Roedel 已提交
3612
	pr_err("Device %s request: %zx@%llx dir %d --- failed\n",
3613
		dev_name(dev), size, (unsigned long long)paddr, dir);
3614 3615 3616
	return 0;
}

3617 3618 3619
static dma_addr_t intel_map_page(struct device *dev, struct page *page,
				 unsigned long offset, size_t size,
				 enum dma_data_direction dir,
3620
				 unsigned long attrs)
3621
{
3622
	return __intel_map_single(dev, page_to_phys(page) + offset, size,
3623
				  dir, *dev->dma_mask);
3624 3625
}

3626
static void intel_unmap(struct device *dev, dma_addr_t dev_addr, size_t size)
3627
{
3628
	struct dmar_domain *domain;
3629
	unsigned long start_pfn, last_pfn;
3630
	unsigned long nrpages;
3631
	unsigned long iova_pfn;
3632
	struct intel_iommu *iommu;
3633
	struct page *freelist;
3634

3635
	if (iommu_no_mapping(dev))
3636
		return;
3637

3638
	domain = find_domain(dev);
3639 3640
	BUG_ON(!domain);

3641 3642
	iommu = domain_get_iommu(domain);

3643
	iova_pfn = IOVA_PFN(dev_addr);
3644

3645
	nrpages = aligned_nrpages(dev_addr, size);
3646
	start_pfn = mm_to_dma_pfn(iova_pfn);
3647
	last_pfn = start_pfn + nrpages - 1;
3648

3649
	pr_debug("Device %s unmapping: pfn %lx-%lx\n",
3650
		 dev_name(dev), start_pfn, last_pfn);
3651

3652
	freelist = domain_unmap(domain, start_pfn, last_pfn);
3653

M
mark gross 已提交
3654
	if (intel_iommu_strict) {
3655
		iommu_flush_iotlb_psi(iommu, domain, start_pfn,
3656
				      nrpages, !freelist, 0);
M
mark gross 已提交
3657
		/* free iova */
3658
		free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(nrpages));
3659
		dma_free_pagelist(freelist);
M
mark gross 已提交
3660
	} else {
3661 3662
		queue_iova(&domain->iovad, iova_pfn, nrpages,
			   (unsigned long)freelist);
M
mark gross 已提交
3663 3664 3665 3666 3667
		/*
		 * queue up the release of the unmap to save the 1/6th of the
		 * cpu used up by the iotlb flush operation...
		 */
	}
3668 3669
}

3670 3671
static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
			     size_t size, enum dma_data_direction dir,
3672
			     unsigned long attrs)
3673
{
3674
	intel_unmap(dev, dev_addr, size);
3675 3676
}

3677
static void *intel_alloc_coherent(struct device *dev, size_t size,
3678
				  dma_addr_t *dma_handle, gfp_t flags,
3679
				  unsigned long attrs)
3680
{
3681 3682
	struct page *page = NULL;
	int order;
3683

3684 3685
	size = PAGE_ALIGN(size);
	order = get_order(size);
A
Akinobu Mita 已提交
3686

3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698
	if (!iommu_no_mapping(dev))
		flags &= ~(GFP_DMA | GFP_DMA32);
	else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
		if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
			flags |= GFP_DMA;
		else
			flags |= GFP_DMA32;
	}

	if (gfpflags_allow_blocking(flags)) {
		unsigned int count = size >> PAGE_SHIFT;

3699 3700
		page = dma_alloc_from_contiguous(dev, count, order,
						 flags & __GFP_NOWARN);
3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720
		if (page && iommu_no_mapping(dev) &&
		    page_to_phys(page) + size > dev->coherent_dma_mask) {
			dma_release_from_contiguous(dev, page, count);
			page = NULL;
		}
	}

	if (!page)
		page = alloc_pages(flags, order);
	if (!page)
		return NULL;
	memset(page_address(page), 0, size);

	*dma_handle = __intel_map_single(dev, page_to_phys(page), size,
					 DMA_BIDIRECTIONAL,
					 dev->coherent_dma_mask);
	if (*dma_handle)
		return page_address(page);
	if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
		__free_pages(page, order);
A
Akinobu Mita 已提交
3721

3722 3723 3724
	return NULL;
}

3725
static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
3726
				dma_addr_t dma_handle, unsigned long attrs)
3727
{
3728 3729 3730 3731 3732 3733 3734 3735 3736
	int order;
	struct page *page = virt_to_page(vaddr);

	size = PAGE_ALIGN(size);
	order = get_order(size);

	intel_unmap(dev, dma_handle, size);
	if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
		__free_pages(page, order);
3737 3738
}

3739
static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
3740
			   int nelems, enum dma_data_direction dir,
3741
			   unsigned long attrs)
3742
{
3743 3744 3745 3746 3747 3748 3749 3750 3751 3752
	dma_addr_t startaddr = sg_dma_address(sglist) & PAGE_MASK;
	unsigned long nrpages = 0;
	struct scatterlist *sg;
	int i;

	for_each_sg(sglist, sg, nelems, i) {
		nrpages += aligned_nrpages(sg_dma_address(sg), sg_dma_len(sg));
	}

	intel_unmap(dev, startaddr, nrpages << VTD_PAGE_SHIFT);
3753 3754 3755
}

static int intel_nontranslate_map_sg(struct device *hddev,
F
FUJITA Tomonori 已提交
3756
	struct scatterlist *sglist, int nelems, int dir)
3757 3758
{
	int i;
F
FUJITA Tomonori 已提交
3759
	struct scatterlist *sg;
3760

F
FUJITA Tomonori 已提交
3761
	for_each_sg(sglist, sg, nelems, i) {
F
FUJITA Tomonori 已提交
3762
		BUG_ON(!sg_page(sg));
3763
		sg->dma_address = sg_phys(sg);
F
FUJITA Tomonori 已提交
3764
		sg->dma_length = sg->length;
3765 3766 3767 3768
	}
	return nelems;
}

3769
static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
3770
			enum dma_data_direction dir, unsigned long attrs)
3771 3772 3773
{
	int i;
	struct dmar_domain *domain;
3774 3775
	size_t size = 0;
	int prot = 0;
3776
	unsigned long iova_pfn;
3777
	int ret;
F
FUJITA Tomonori 已提交
3778
	struct scatterlist *sg;
3779
	unsigned long start_vpfn;
3780
	struct intel_iommu *iommu;
3781 3782

	BUG_ON(dir == DMA_NONE);
3783 3784
	if (iommu_no_mapping(dev))
		return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
3785

3786
	domain = get_valid_domain_for_dev(dev);
3787 3788 3789
	if (!domain)
		return 0;

3790 3791
	iommu = domain_get_iommu(domain);

3792
	for_each_sg(sglist, sg, nelems, i)
3793
		size += aligned_nrpages(sg->offset, sg->length);
3794

3795
	iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
3796
				*dev->dma_mask);
3797
	if (!iova_pfn) {
F
FUJITA Tomonori 已提交
3798
		sglist->dma_length = 0;
3799 3800 3801 3802 3803 3804 3805 3806
		return 0;
	}

	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3807
			!cap_zlr(iommu->cap))
3808 3809 3810 3811
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;

3812
	start_vpfn = mm_to_dma_pfn(iova_pfn);
3813

3814
	ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
3815 3816
	if (unlikely(ret)) {
		dma_pte_free_pagetable(domain, start_vpfn,
3817 3818
				       start_vpfn + size - 1,
				       agaw_to_level(domain->agaw) + 1);
3819
		free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
3820
		return 0;
3821 3822 3823 3824 3825
	}

	return nelems;
}

3826 3827 3828 3829 3830
static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
{
	return !dma_addr;
}

3831
static const struct dma_map_ops intel_dma_ops = {
3832 3833
	.alloc = intel_alloc_coherent,
	.free = intel_free_coherent,
3834 3835
	.map_sg = intel_map_sg,
	.unmap_sg = intel_unmap_sg,
3836 3837
	.map_page = intel_map_page,
	.unmap_page = intel_unmap_page,
3838
	.mapping_error = intel_mapping_error,
3839
	.dma_supported = dma_direct_supported,
3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852
};

static inline int iommu_domain_cache_init(void)
{
	int ret = 0;

	iommu_domain_cache = kmem_cache_create("iommu_domain",
					 sizeof(struct dmar_domain),
					 0,
					 SLAB_HWCACHE_ALIGN,

					 NULL);
	if (!iommu_domain_cache) {
J
Joerg Roedel 已提交
3853
		pr_err("Couldn't create iommu_domain cache\n");
3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_devinfo_cache_init(void)
{
	int ret = 0;

	iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
					 sizeof(struct device_domain_info),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_devinfo_cache) {
J
Joerg Roedel 已提交
3870
		pr_err("Couldn't create devinfo cache\n");
3871 3872 3873 3874 3875 3876 3877 3878 3879
		ret = -ENOMEM;
	}

	return ret;
}

static int __init iommu_init_mempool(void)
{
	int ret;
3880
	ret = iova_cache_get();
3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893
	if (ret)
		return ret;

	ret = iommu_domain_cache_init();
	if (ret)
		goto domain_error;

	ret = iommu_devinfo_cache_init();
	if (!ret)
		return ret;

	kmem_cache_destroy(iommu_domain_cache);
domain_error:
3894
	iova_cache_put();
3895 3896 3897 3898 3899 3900 3901 3902

	return -ENOMEM;
}

static void __init iommu_exit_mempool(void)
{
	kmem_cache_destroy(iommu_devinfo_cache);
	kmem_cache_destroy(iommu_domain_cache);
3903
	iova_cache_put();
3904 3905
}

3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933
static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
{
	struct dmar_drhd_unit *drhd;
	u32 vtbar;
	int rc;

	/* We know that this device on this chipset has its own IOMMU.
	 * If we find it under a different IOMMU, then the BIOS is lying
	 * to us. Hope that the IOMMU for this device is actually
	 * disabled, and it needs no translation...
	 */
	rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
	if (rc) {
		/* "can't" happen */
		dev_info(&pdev->dev, "failed to run vt-d quirk\n");
		return;
	}
	vtbar &= 0xffff0000;

	/* we know that the this iommu should be at offset 0xa000 from vtbar */
	drhd = dmar_find_matched_drhd_unit(pdev);
	if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
			    TAINT_FIRMWARE_WORKAROUND,
			    "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
		pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
}
DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);

3934 3935 3936
static void __init init_no_remapping_devices(void)
{
	struct dmar_drhd_unit *drhd;
3937
	struct device *dev;
3938
	int i;
3939 3940 3941

	for_each_drhd_unit(drhd) {
		if (!drhd->include_all) {
3942 3943 3944
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
				break;
3945
			/* ignore DMAR unit if no devices exist */
3946 3947 3948 3949 3950
			if (i == drhd->devices_cnt)
				drhd->ignored = 1;
		}
	}

3951 3952
	for_each_active_drhd_unit(drhd) {
		if (drhd->include_all)
3953 3954
			continue;

3955 3956
		for_each_active_dev_scope(drhd->devices,
					  drhd->devices_cnt, i, dev)
3957
			if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
3958 3959 3960 3961
				break;
		if (i < drhd->devices_cnt)
			continue;

3962 3963 3964 3965 3966 3967
		/* This IOMMU has *only* gfx devices. Either bypass it or
		   set the gfx_mapped flag, as appropriate */
		if (dmar_map_gfx) {
			intel_iommu_gfx_mapped = 1;
		} else {
			drhd->ignored = 1;
3968 3969
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
3970
				dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3971 3972 3973 3974
		}
	}
}

3975 3976 3977 3978 3979 3980 3981 3982 3983 3984
#ifdef CONFIG_SUSPEND
static int init_iommu_hw(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;

	for_each_active_iommu(iommu, drhd)
		if (iommu->qi)
			dmar_reenable_qi(iommu);

3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995
	for_each_iommu(iommu, drhd) {
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
				iommu_disable_protect_mem_regions(iommu);
			continue;
		}
	
3996 3997 3998 3999 4000
		iommu_flush_write_buffer(iommu);

		iommu_set_root_entry(iommu);

		iommu->flush.flush_context(iommu, 0, 0, 0,
4001
					   DMA_CCMD_GLOBAL_INVL);
4002 4003
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
		iommu_enable_translation(iommu);
4004
		iommu_disable_protect_mem_regions(iommu);
4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016
	}

	return 0;
}

static void iommu_flush_all(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;

	for_each_active_iommu(iommu, drhd) {
		iommu->flush.flush_context(iommu, 0, 0, 0,
4017
					   DMA_CCMD_GLOBAL_INVL);
4018
		iommu->flush.flush_iotlb(iommu, 0, 0, 0,
4019
					 DMA_TLB_GLOBAL_FLUSH);
4020 4021 4022
	}
}

4023
static int iommu_suspend(void)
4024 4025 4026 4027 4028 4029
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	for_each_active_iommu(iommu, drhd) {
K
Kees Cook 已提交
4030
		iommu->iommu_state = kcalloc(MAX_SR_DMAR_REGS, sizeof(u32),
4031 4032 4033 4034 4035 4036 4037 4038 4039 4040
						 GFP_ATOMIC);
		if (!iommu->iommu_state)
			goto nomem;
	}

	iommu_flush_all();

	for_each_active_iommu(iommu, drhd) {
		iommu_disable_translation(iommu);

4041
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
4042 4043 4044 4045 4046 4047 4048 4049 4050 4051

		iommu->iommu_state[SR_DMAR_FECTL_REG] =
			readl(iommu->reg + DMAR_FECTL_REG);
		iommu->iommu_state[SR_DMAR_FEDATA_REG] =
			readl(iommu->reg + DMAR_FEDATA_REG);
		iommu->iommu_state[SR_DMAR_FEADDR_REG] =
			readl(iommu->reg + DMAR_FEADDR_REG);
		iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
			readl(iommu->reg + DMAR_FEUADDR_REG);

4052
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
4053 4054 4055 4056 4057 4058 4059 4060 4061 4062
	}
	return 0;

nomem:
	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);

	return -ENOMEM;
}

4063
static void iommu_resume(void)
4064 4065 4066 4067 4068 4069
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	if (init_iommu_hw()) {
4070 4071 4072 4073
		if (force_on)
			panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
		else
			WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
4074
		return;
4075 4076 4077 4078
	}

	for_each_active_iommu(iommu, drhd) {

4079
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
4080 4081 4082 4083 4084 4085 4086 4087 4088 4089

		writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
			iommu->reg + DMAR_FECTL_REG);
		writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
			iommu->reg + DMAR_FEDATA_REG);
		writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
			iommu->reg + DMAR_FEADDR_REG);
		writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
			iommu->reg + DMAR_FEUADDR_REG);

4090
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
4091 4092 4093 4094 4095 4096
	}

	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);
}

4097
static struct syscore_ops iommu_syscore_ops = {
4098 4099 4100 4101
	.resume		= iommu_resume,
	.suspend	= iommu_suspend,
};

4102
static void __init init_iommu_pm_ops(void)
4103
{
4104
	register_syscore_ops(&iommu_syscore_ops);
4105 4106 4107
}

#else
4108
static inline void init_iommu_pm_ops(void) {}
4109 4110
#endif	/* CONFIG_PM */

4111

4112
int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg)
4113 4114
{
	struct acpi_dmar_reserved_memory *rmrr;
4115
	int prot = DMA_PTE_READ|DMA_PTE_WRITE;
4116
	struct dmar_rmrr_unit *rmrru;
4117
	size_t length;
4118 4119 4120

	rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
	if (!rmrru)
4121
		goto out;
4122 4123 4124 4125 4126

	rmrru->hdr = header;
	rmrr = (struct acpi_dmar_reserved_memory *)header;
	rmrru->base_address = rmrr->base_address;
	rmrru->end_address = rmrr->end_address;
4127 4128 4129 4130 4131 4132 4133

	length = rmrr->end_address - rmrr->base_address + 1;
	rmrru->resv = iommu_alloc_resv_region(rmrr->base_address, length, prot,
					      IOMMU_RESV_DIRECT);
	if (!rmrru->resv)
		goto free_rmrru;

4134 4135 4136
	rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				&rmrru->devices_cnt);
4137 4138
	if (rmrru->devices_cnt && rmrru->devices == NULL)
		goto free_all;
4139

4140
	list_add(&rmrru->list, &dmar_rmrr_units);
4141

4142
	return 0;
4143 4144 4145 4146 4147 4148
free_all:
	kfree(rmrru->resv);
free_rmrru:
	kfree(rmrru);
out:
	return -ENOMEM;
4149 4150
}

4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169
static struct dmar_atsr_unit *dmar_find_atsr(struct acpi_dmar_atsr *atsr)
{
	struct dmar_atsr_unit *atsru;
	struct acpi_dmar_atsr *tmp;

	list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
		tmp = (struct acpi_dmar_atsr *)atsru->hdr;
		if (atsr->segment != tmp->segment)
			continue;
		if (atsr->header.length != tmp->header.length)
			continue;
		if (memcmp(atsr, tmp, atsr->header.length) == 0)
			return atsru;
	}

	return NULL;
}

int dmar_parse_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4170 4171 4172 4173
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

4174
	if (system_state >= SYSTEM_RUNNING && !intel_iommu_enabled)
4175 4176
		return 0;

4177
	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4178 4179 4180 4181 4182
	atsru = dmar_find_atsr(atsr);
	if (atsru)
		return 0;

	atsru = kzalloc(sizeof(*atsru) + hdr->length, GFP_KERNEL);
4183 4184 4185
	if (!atsru)
		return -ENOMEM;

4186 4187 4188 4189 4190 4191 4192
	/*
	 * If memory is allocated from slab by ACPI _DSM method, we need to
	 * copy the memory content because the memory buffer will be freed
	 * on return.
	 */
	atsru->hdr = (void *)(atsru + 1);
	memcpy(atsru->hdr, hdr, hdr->length);
4193
	atsru->include_all = atsr->flags & 0x1;
4194 4195 4196 4197 4198 4199 4200 4201 4202
	if (!atsru->include_all) {
		atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
				(void *)atsr + atsr->header.length,
				&atsru->devices_cnt);
		if (atsru->devices_cnt && atsru->devices == NULL) {
			kfree(atsru);
			return -ENOMEM;
		}
	}
4203

4204
	list_add_rcu(&atsru->list, &dmar_atsr_units);
4205 4206 4207 4208

	return 0;
}

4209 4210 4211 4212 4213 4214
static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
{
	dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
	kfree(atsru);
}

4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242
int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg)
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = dmar_find_atsr(atsr);
	if (atsru) {
		list_del_rcu(&atsru->list);
		synchronize_rcu();
		intel_iommu_free_atsr(atsru);
	}

	return 0;
}

int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg)
{
	int i;
	struct device *dev;
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = dmar_find_atsr(atsr);
	if (!atsru)
		return 0;

4243
	if (!atsru->include_all && atsru->devices && atsru->devices_cnt) {
4244 4245 4246
		for_each_active_dev_scope(atsru->devices, atsru->devices_cnt,
					  i, dev)
			return -EBUSY;
4247
	}
4248 4249 4250 4251

	return 0;
}

4252 4253 4254 4255 4256 4257 4258 4259 4260
static int intel_iommu_add(struct dmar_drhd_unit *dmaru)
{
	int sp, ret = 0;
	struct intel_iommu *iommu = dmaru->iommu;

	if (g_iommus[iommu->seq_id])
		return 0;

	if (hw_pass_through && !ecap_pass_through(iommu->ecap)) {
J
Joerg Roedel 已提交
4261
		pr_warn("%s: Doesn't support hardware pass through.\n",
4262 4263 4264 4265 4266
			iommu->name);
		return -ENXIO;
	}
	if (!ecap_sc_support(iommu->ecap) &&
	    domain_update_iommu_snooping(iommu)) {
J
Joerg Roedel 已提交
4267
		pr_warn("%s: Doesn't support snooping.\n",
4268 4269 4270 4271 4272
			iommu->name);
		return -ENXIO;
	}
	sp = domain_update_iommu_superpage(iommu) - 1;
	if (sp >= 0 && !(cap_super_page_val(iommu->cap) & (1 << sp))) {
J
Joerg Roedel 已提交
4273
		pr_warn("%s: Doesn't support large page.\n",
4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290
			iommu->name);
		return -ENXIO;
	}

	/*
	 * Disable translation if already enabled prior to OS handover.
	 */
	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);

	g_iommus[iommu->seq_id] = iommu;
	ret = iommu_init_domains(iommu);
	if (ret == 0)
		ret = iommu_alloc_root_entry(iommu);
	if (ret)
		goto out;

4291
#ifdef CONFIG_INTEL_IOMMU_SVM
4292
	if (pasid_supported(iommu))
4293
		intel_svm_init(iommu);
4294 4295
#endif

4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306
	if (dmaru->ignored) {
		/*
		 * we always have to disable PMRs or DMA may fail on this device
		 */
		if (force_on)
			iommu_disable_protect_mem_regions(iommu);
		return 0;
	}

	intel_iommu_init_qi(iommu);
	iommu_flush_write_buffer(iommu);
4307 4308

#ifdef CONFIG_INTEL_IOMMU_SVM
4309
	if (pasid_supported(iommu) && ecap_prs(iommu->ecap)) {
4310 4311 4312 4313 4314
		ret = intel_svm_enable_prq(iommu);
		if (ret)
			goto disable_iommu;
	}
#endif
4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333
	ret = dmar_set_interrupt(iommu);
	if (ret)
		goto disable_iommu;

	iommu_set_root_entry(iommu);
	iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
	iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
	iommu_enable_translation(iommu);

	iommu_disable_protect_mem_regions(iommu);
	return 0;

disable_iommu:
	disable_dmar_iommu(iommu);
out:
	free_dmar_iommu(iommu);
	return ret;
}

4334 4335
int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
{
4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351
	int ret = 0;
	struct intel_iommu *iommu = dmaru->iommu;

	if (!intel_iommu_enabled)
		return 0;
	if (iommu == NULL)
		return -EINVAL;

	if (insert) {
		ret = intel_iommu_add(dmaru);
	} else {
		disable_dmar_iommu(iommu);
		free_dmar_iommu(iommu);
	}

	return ret;
4352 4353
}

4354 4355 4356 4357 4358 4359 4360 4361
static void intel_iommu_free_dmars(void)
{
	struct dmar_rmrr_unit *rmrru, *rmrr_n;
	struct dmar_atsr_unit *atsru, *atsr_n;

	list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
		list_del(&rmrru->list);
		dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
4362
		kfree(rmrru->resv);
4363
		kfree(rmrru);
4364 4365
	}

4366 4367 4368 4369
	list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
		list_del(&atsru->list);
		intel_iommu_free_atsr(atsru);
	}
4370 4371 4372 4373
}

int dmar_find_matched_atsr_unit(struct pci_dev *dev)
{
4374
	int i, ret = 1;
4375
	struct pci_bus *bus;
4376 4377
	struct pci_dev *bridge = NULL;
	struct device *tmp;
4378 4379 4380 4381 4382
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	dev = pci_physfn(dev);
	for (bus = dev->bus; bus; bus = bus->parent) {
4383
		bridge = bus->self;
4384 4385 4386 4387 4388
		/* If it's an integrated device, allow ATS */
		if (!bridge)
			return 1;
		/* Connected via non-PCIe: no ATS */
		if (!pci_is_pcie(bridge) ||
4389
		    pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
4390
			return 0;
4391
		/* If we found the root port, look it up in the ATSR */
4392
		if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
4393 4394 4395
			break;
	}

4396
	rcu_read_lock();
4397 4398 4399 4400 4401
	list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (atsr->segment != pci_domain_nr(dev->bus))
			continue;

4402
		for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
4403
			if (tmp == &bridge->dev)
4404
				goto out;
4405 4406

		if (atsru->include_all)
4407
			goto out;
4408
	}
4409 4410
	ret = 0;
out:
4411
	rcu_read_unlock();
4412

4413
	return ret;
4414 4415
}

4416 4417 4418 4419 4420 4421 4422 4423
int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
{
	int ret = 0;
	struct dmar_rmrr_unit *rmrru;
	struct dmar_atsr_unit *atsru;
	struct acpi_dmar_atsr *atsr;
	struct acpi_dmar_reserved_memory *rmrr;

4424
	if (!intel_iommu_enabled && system_state >= SYSTEM_RUNNING)
4425 4426 4427 4428 4429 4430 4431 4432 4433 4434
		return 0;

	list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
		rmrr = container_of(rmrru->hdr,
				    struct acpi_dmar_reserved_memory, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				rmrr->segment, rmrru->devices,
				rmrru->devices_cnt);
4435
			if(ret < 0)
4436
				return ret;
4437
		} else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
4438 4439
			dmar_remove_dev_scope(info, rmrr->segment,
				rmrru->devices, rmrru->devices_cnt);
4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456
		}
	}

	list_for_each_entry(atsru, &dmar_atsr_units, list) {
		if (atsru->include_all)
			continue;

		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
					(void *)atsr + atsr->header.length,
					atsr->segment, atsru->devices,
					atsru->devices_cnt);
			if (ret > 0)
				break;
			else if(ret < 0)
				return ret;
4457
		} else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
4458 4459 4460 4461 4462 4463 4464 4465 4466
			if (dmar_remove_dev_scope(info, atsr->segment,
					atsru->devices, atsru->devices_cnt))
				break;
		}
	}

	return 0;
}

F
Fenghua Yu 已提交
4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478
/*
 * Here we only respond to action of unbound device from driver.
 *
 * Added device is not attached to its DMAR domain here yet. That will happen
 * when mapping the device to iova.
 */
static int device_notifier(struct notifier_block *nb,
				  unsigned long action, void *data)
{
	struct device *dev = data;
	struct dmar_domain *domain;

4479
	if (iommu_dummy(dev))
4480 4481
		return 0;

4482
	if (action != BUS_NOTIFY_REMOVED_DEVICE)
4483 4484
		return 0;

4485
	domain = find_domain(dev);
F
Fenghua Yu 已提交
4486 4487 4488
	if (!domain)
		return 0;

4489
	dmar_remove_one_dev_info(domain, dev);
4490
	if (!domain_type_is_vm_or_si(domain) && list_empty(&domain->devices))
4491
		domain_exit(domain);
4492

F
Fenghua Yu 已提交
4493 4494 4495 4496 4497 4498 4499
	return 0;
}

static struct notifier_block device_nb = {
	.notifier_call = device_notifier,
};

4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511
static int intel_iommu_memory_notifier(struct notifier_block *nb,
				       unsigned long val, void *v)
{
	struct memory_notify *mhp = v;
	unsigned long long start, end;
	unsigned long start_vpfn, last_vpfn;

	switch (val) {
	case MEM_GOING_ONLINE:
		start = mhp->start_pfn << PAGE_SHIFT;
		end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
		if (iommu_domain_identity_map(si_domain, start, end)) {
J
Joerg Roedel 已提交
4512
			pr_warn("Failed to build identity map for [%llx-%llx]\n",
4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525
				start, end);
			return NOTIFY_BAD;
		}
		break;

	case MEM_OFFLINE:
	case MEM_CANCEL_ONLINE:
		start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
		last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
		while (start_vpfn <= last_vpfn) {
			struct iova *iova;
			struct dmar_drhd_unit *drhd;
			struct intel_iommu *iommu;
4526
			struct page *freelist;
4527 4528 4529

			iova = find_iova(&si_domain->iovad, start_vpfn);
			if (iova == NULL) {
J
Joerg Roedel 已提交
4530
				pr_debug("Failed get IOVA for PFN %lx\n",
4531 4532 4533 4534 4535 4536 4537
					 start_vpfn);
				break;
			}

			iova = split_and_remove_iova(&si_domain->iovad, iova,
						     start_vpfn, last_vpfn);
			if (iova == NULL) {
J
Joerg Roedel 已提交
4538
				pr_warn("Failed to split IOVA PFN [%lx-%lx]\n",
4539 4540 4541 4542
					start_vpfn, last_vpfn);
				return NOTIFY_BAD;
			}

4543 4544 4545
			freelist = domain_unmap(si_domain, iova->pfn_lo,
					       iova->pfn_hi);

4546 4547
			rcu_read_lock();
			for_each_active_iommu(iommu, drhd)
4548
				iommu_flush_iotlb_psi(iommu, si_domain,
4549
					iova->pfn_lo, iova_size(iova),
4550
					!freelist, 0);
4551
			rcu_read_unlock();
4552
			dma_free_pagelist(freelist);
4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567

			start_vpfn = iova->pfn_hi + 1;
			free_iova_mem(iova);
		}
		break;
	}

	return NOTIFY_OK;
}

static struct notifier_block intel_iommu_memory_nb = {
	.notifier_call = intel_iommu_memory_notifier,
	.priority = 0
};

4568 4569 4570 4571 4572 4573 4574
static void free_all_cpu_cached_iovas(unsigned int cpu)
{
	int i;

	for (i = 0; i < g_num_of_iommus; i++) {
		struct intel_iommu *iommu = g_iommus[i];
		struct dmar_domain *domain;
4575
		int did;
4576 4577 4578 4579

		if (!iommu)
			continue;

4580
		for (did = 0; did < cap_ndoms(iommu->cap); did++) {
4581
			domain = get_iommu_domain(iommu, (u16)did);
4582 4583 4584 4585 4586 4587 4588 4589

			if (!domain)
				continue;
			free_cpu_cached_iovas(cpu, &domain->iovad);
		}
	}
}

4590
static int intel_iommu_cpu_dead(unsigned int cpu)
4591
{
4592 4593
	free_all_cpu_cached_iovas(cpu);
	return 0;
4594 4595
}

4596 4597 4598 4599 4600 4601 4602 4603 4604
static void intel_disable_iommus(void)
{
	struct intel_iommu *iommu = NULL;
	struct dmar_drhd_unit *drhd;

	for_each_iommu(iommu, drhd)
		iommu_disable_translation(iommu);
}

4605 4606
static inline struct intel_iommu *dev_to_intel_iommu(struct device *dev)
{
4607 4608 4609
	struct iommu_device *iommu_dev = dev_to_iommu_device(dev);

	return container_of(iommu_dev, struct intel_iommu, iommu);
4610 4611
}

4612 4613 4614 4615
static ssize_t intel_iommu_show_version(struct device *dev,
					struct device_attribute *attr,
					char *buf)
{
4616
	struct intel_iommu *iommu = dev_to_intel_iommu(dev);
4617 4618 4619 4620 4621 4622 4623 4624 4625 4626
	u32 ver = readl(iommu->reg + DMAR_VER_REG);
	return sprintf(buf, "%d:%d\n",
		       DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
}
static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);

static ssize_t intel_iommu_show_address(struct device *dev,
					struct device_attribute *attr,
					char *buf)
{
4627
	struct intel_iommu *iommu = dev_to_intel_iommu(dev);
4628 4629 4630 4631 4632 4633 4634 4635
	return sprintf(buf, "%llx\n", iommu->reg_phys);
}
static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);

static ssize_t intel_iommu_show_cap(struct device *dev,
				    struct device_attribute *attr,
				    char *buf)
{
4636
	struct intel_iommu *iommu = dev_to_intel_iommu(dev);
4637 4638 4639 4640 4641 4642 4643 4644
	return sprintf(buf, "%llx\n", iommu->cap);
}
static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);

static ssize_t intel_iommu_show_ecap(struct device *dev,
				    struct device_attribute *attr,
				    char *buf)
{
4645
	struct intel_iommu *iommu = dev_to_intel_iommu(dev);
4646 4647 4648 4649
	return sprintf(buf, "%llx\n", iommu->ecap);
}
static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);

4650 4651 4652 4653
static ssize_t intel_iommu_show_ndoms(struct device *dev,
				      struct device_attribute *attr,
				      char *buf)
{
4654
	struct intel_iommu *iommu = dev_to_intel_iommu(dev);
4655 4656 4657 4658 4659 4660 4661 4662
	return sprintf(buf, "%ld\n", cap_ndoms(iommu->cap));
}
static DEVICE_ATTR(domains_supported, S_IRUGO, intel_iommu_show_ndoms, NULL);

static ssize_t intel_iommu_show_ndoms_used(struct device *dev,
					   struct device_attribute *attr,
					   char *buf)
{
4663
	struct intel_iommu *iommu = dev_to_intel_iommu(dev);
4664 4665 4666 4667 4668
	return sprintf(buf, "%d\n", bitmap_weight(iommu->domain_ids,
						  cap_ndoms(iommu->cap)));
}
static DEVICE_ATTR(domains_used, S_IRUGO, intel_iommu_show_ndoms_used, NULL);

4669 4670 4671 4672 4673
static struct attribute *intel_iommu_attrs[] = {
	&dev_attr_version.attr,
	&dev_attr_address.attr,
	&dev_attr_cap.attr,
	&dev_attr_ecap.attr,
4674 4675
	&dev_attr_domains_supported.attr,
	&dev_attr_domains_used.attr,
4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688
	NULL,
};

static struct attribute_group intel_iommu_group = {
	.name = "intel-iommu",
	.attrs = intel_iommu_attrs,
};

const struct attribute_group *intel_iommu_groups[] = {
	&intel_iommu_group,
	NULL,
};

4689 4690
int __init intel_iommu_init(void)
{
4691
	int ret = -ENODEV;
4692
	struct dmar_drhd_unit *drhd;
4693
	struct intel_iommu *iommu;
4694

4695 4696 4697
	/* VT-d is required for a TXT/tboot launch, so enforce that */
	force_on = tboot_force_iommu();

4698 4699 4700 4701 4702 4703 4704
	if (iommu_init_mempool()) {
		if (force_on)
			panic("tboot: Failed to initialize iommu memory\n");
		return -ENOMEM;
	}

	down_write(&dmar_global_lock);
4705 4706 4707
	if (dmar_table_init()) {
		if (force_on)
			panic("tboot: Failed to initialize DMAR table\n");
4708
		goto out_free_dmar;
4709
	}
4710

4711
	if (dmar_dev_scope_init() < 0) {
4712 4713
		if (force_on)
			panic("tboot: Failed to initialize DMAR device scope\n");
4714
		goto out_free_dmar;
4715
	}
4716

4717 4718 4719 4720 4721 4722 4723 4724 4725 4726
	up_write(&dmar_global_lock);

	/*
	 * The bus notifier takes the dmar_global_lock, so lockdep will
	 * complain later when we register it under the lock.
	 */
	dmar_register_bus_notifier();

	down_write(&dmar_global_lock);

4727
	if (no_iommu || dmar_disabled) {
4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740
		/*
		 * We exit the function here to ensure IOMMU's remapping and
		 * mempool aren't setup, which means that the IOMMU's PMRs
		 * won't be disabled via the call to init_dmars(). So disable
		 * it explicitly here. The PMRs were setup by tboot prior to
		 * calling SENTER, but the kernel is expected to reset/tear
		 * down the PMRs.
		 */
		if (intel_iommu_tboot_noforce) {
			for_each_iommu(iommu, drhd)
				iommu_disable_protect_mem_regions(iommu);
		}

4741 4742 4743 4744 4745 4746
		/*
		 * Make sure the IOMMUs are switched off, even when we
		 * boot into a kexec kernel and the previous kernel left
		 * them enabled
		 */
		intel_disable_iommus();
4747
		goto out_free_dmar;
4748
	}
4749

4750
	if (list_empty(&dmar_rmrr_units))
J
Joerg Roedel 已提交
4751
		pr_info("No RMRR found\n");
4752 4753

	if (list_empty(&dmar_atsr_units))
J
Joerg Roedel 已提交
4754
		pr_info("No ATSR found\n");
4755

4756 4757 4758
	if (dmar_init_reserved_ranges()) {
		if (force_on)
			panic("tboot: Failed to reserve iommu ranges\n");
4759
		goto out_free_reserved_range;
4760
	}
4761 4762 4763

	init_no_remapping_devices();

4764
	ret = init_dmars();
4765
	if (ret) {
4766 4767
		if (force_on)
			panic("tboot: Failed to initialize DMARs\n");
J
Joerg Roedel 已提交
4768
		pr_err("Initialization failed\n");
4769
		goto out_free_reserved_range;
4770
	}
4771
	up_write(&dmar_global_lock);
J
Joerg Roedel 已提交
4772
	pr_info("Intel(R) Virtualization Technology for Directed I/O\n");
4773

4774
#if defined(CONFIG_X86) && defined(CONFIG_SWIOTLB)
4775 4776
	swiotlb = 0;
#endif
4777
	dma_ops = &intel_dma_ops;
F
Fenghua Yu 已提交
4778

4779
	init_iommu_pm_ops();
4780

4781 4782 4783 4784 4785 4786 4787
	for_each_active_iommu(iommu, drhd) {
		iommu_device_sysfs_add(&iommu->iommu, NULL,
				       intel_iommu_groups,
				       "%s", iommu->name);
		iommu_device_set_ops(&iommu->iommu, &intel_iommu_ops);
		iommu_device_register(&iommu->iommu);
	}
4788

4789
	bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
F
Fenghua Yu 已提交
4790
	bus_register_notifier(&pci_bus_type, &device_nb);
4791 4792
	if (si_domain && !hw_pass_through)
		register_memory_notifier(&intel_iommu_memory_nb);
4793 4794
	cpuhp_setup_state(CPUHP_IOMMU_INTEL_DEAD, "iommu/intel:dead", NULL,
			  intel_iommu_cpu_dead);
4795
	intel_iommu_enabled = 1;
4796
	intel_iommu_debugfs_init();
4797

4798
	return 0;
4799 4800 4801 4802 4803

out_free_reserved_range:
	put_iova_domain(&reserved_iova_list);
out_free_dmar:
	intel_iommu_free_dmars();
4804 4805
	up_write(&dmar_global_lock);
	iommu_exit_mempool();
4806
	return ret;
4807
}
4808

4809
static int domain_context_clear_one_cb(struct pci_dev *pdev, u16 alias, void *opaque)
4810 4811 4812
{
	struct intel_iommu *iommu = opaque;

4813
	domain_context_clear_one(iommu, PCI_BUS_NUM(alias), alias & 0xff);
4814 4815 4816 4817 4818 4819 4820 4821 4822
	return 0;
}

/*
 * NB - intel-iommu lacks any sort of reference counting for the users of
 * dependent devices.  If multiple endpoints have intersecting dependent
 * devices, unbinding the driver from any one of them will possibly leave
 * the others unable to operate.
 */
4823
static void domain_context_clear(struct intel_iommu *iommu, struct device *dev)
4824
{
4825
	if (!iommu || !dev || !dev_is_pci(dev))
4826 4827
		return;

4828
	pci_for_each_dma_alias(to_pci_dev(dev), &domain_context_clear_one_cb, iommu);
4829 4830
}

4831
static void __dmar_remove_one_dev_info(struct device_domain_info *info)
4832 4833 4834 4835
{
	struct intel_iommu *iommu;
	unsigned long flags;

4836 4837
	assert_spin_locked(&device_domain_lock);

4838
	if (WARN_ON(!info))
4839 4840
		return;

4841
	iommu = info->iommu;
4842

4843
	if (info->dev) {
4844 4845 4846 4847
		if (dev_is_pci(info->dev) && sm_supported(iommu))
			intel_pasid_tear_down_entry(iommu, info->dev,
					PASID_RID2PASID);

4848 4849
		iommu_disable_dev_iotlb(info);
		domain_context_clear(iommu, info->dev);
4850
		intel_pasid_free_table(info->dev);
4851
	}
4852

4853
	unlink_domain_info(info);
4854

4855
	spin_lock_irqsave(&iommu->lock, flags);
4856
	domain_detach_iommu(info->domain, iommu);
4857
	spin_unlock_irqrestore(&iommu->lock, flags);
4858

4859
	free_devinfo_mem(info);
4860 4861
}

4862 4863 4864
static void dmar_remove_one_dev_info(struct dmar_domain *domain,
				     struct device *dev)
{
4865
	struct device_domain_info *info;
4866
	unsigned long flags;
4867

4868
	spin_lock_irqsave(&device_domain_lock, flags);
4869 4870
	info = dev->archdata.iommu;
	__dmar_remove_one_dev_info(info);
4871
	spin_unlock_irqrestore(&device_domain_lock, flags);
4872 4873
}

4874
static int md_domain_init(struct dmar_domain *domain, int guest_width)
4875 4876 4877
{
	int adjust_width;

4878
	init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN);
4879 4880 4881 4882 4883 4884 4885 4886
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	domain->agaw = width_to_agaw(adjust_width);

	domain->iommu_coherency = 0;
4887
	domain->iommu_snooping = 0;
4888
	domain->iommu_superpage = 0;
4889
	domain->max_addr = 0;
4890 4891

	/* always allocate the top pgd */
4892
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
4893 4894 4895 4896 4897 4898
	if (!domain->pgd)
		return -ENOMEM;
	domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
	return 0;
}

4899
static struct iommu_domain *intel_iommu_domain_alloc(unsigned type)
K
Kay, Allen M 已提交
4900
{
4901
	struct dmar_domain *dmar_domain;
4902 4903 4904 4905
	struct iommu_domain *domain;

	if (type != IOMMU_DOMAIN_UNMANAGED)
		return NULL;
K
Kay, Allen M 已提交
4906

4907
	dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
4908
	if (!dmar_domain) {
J
Joerg Roedel 已提交
4909
		pr_err("Can't allocate dmar_domain\n");
4910
		return NULL;
K
Kay, Allen M 已提交
4911
	}
4912
	if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
J
Joerg Roedel 已提交
4913
		pr_err("Domain initialization failed\n");
4914
		domain_exit(dmar_domain);
4915
		return NULL;
K
Kay, Allen M 已提交
4916
	}
4917
	domain_update_iommu_cap(dmar_domain);
4918

4919
	domain = &dmar_domain->domain;
4920 4921 4922 4923
	domain->geometry.aperture_start = 0;
	domain->geometry.aperture_end   = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
	domain->geometry.force_aperture = true;

4924
	return domain;
K
Kay, Allen M 已提交
4925 4926
}

4927
static void intel_iommu_domain_free(struct iommu_domain *domain)
K
Kay, Allen M 已提交
4928
{
4929
	domain_exit(to_dmar_domain(domain));
K
Kay, Allen M 已提交
4930 4931
}

4932 4933
static int intel_iommu_attach_device(struct iommu_domain *domain,
				     struct device *dev)
K
Kay, Allen M 已提交
4934
{
4935
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
4936 4937
	struct intel_iommu *iommu;
	int addr_width;
4938
	u8 bus, devfn;
4939

4940 4941 4942 4943 4944
	if (device_is_rmrr_locked(dev)) {
		dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement.  Contact your platform vendor.\n");
		return -EPERM;
	}

4945 4946
	/* normally dev is not mapped */
	if (unlikely(domain_context_mapped(dev))) {
4947 4948
		struct dmar_domain *old_domain;

4949
		old_domain = find_domain(dev);
4950
		if (old_domain) {
4951
			rcu_read_lock();
4952
			dmar_remove_one_dev_info(old_domain, dev);
4953
			rcu_read_unlock();
4954 4955 4956 4957

			if (!domain_type_is_vm_or_si(old_domain) &&
			     list_empty(&old_domain->devices))
				domain_exit(old_domain);
4958 4959 4960
		}
	}

4961
	iommu = device_to_iommu(dev, &bus, &devfn);
4962 4963 4964 4965 4966
	if (!iommu)
		return -ENODEV;

	/* check if this iommu agaw is sufficient for max mapped address */
	addr_width = agaw_to_width(iommu->agaw);
4967 4968 4969 4970
	if (addr_width > cap_mgaw(iommu->cap))
		addr_width = cap_mgaw(iommu->cap);

	if (dmar_domain->max_addr > (1LL << addr_width)) {
J
Joerg Roedel 已提交
4971
		pr_err("%s: iommu width (%d) is not "
4972
		       "sufficient for the mapped address (%llx)\n",
4973
		       __func__, addr_width, dmar_domain->max_addr);
4974 4975
		return -EFAULT;
	}
4976 4977 4978 4979 4980 4981 4982 4983 4984 4985
	dmar_domain->gaw = addr_width;

	/*
	 * Knock out extra levels of page tables if necessary
	 */
	while (iommu->agaw < dmar_domain->agaw) {
		struct dma_pte *pte;

		pte = dmar_domain->pgd;
		if (dma_pte_present(pte)) {
4986 4987
			dmar_domain->pgd = (struct dma_pte *)
				phys_to_virt(dma_pte_addr(pte));
4988
			free_pgtable_page(pte);
4989 4990 4991
		}
		dmar_domain->agaw--;
	}
4992

4993
	return domain_add_dev_info(dmar_domain, dev);
K
Kay, Allen M 已提交
4994 4995
}

4996 4997
static void intel_iommu_detach_device(struct iommu_domain *domain,
				      struct device *dev)
K
Kay, Allen M 已提交
4998
{
4999
	dmar_remove_one_dev_info(to_dmar_domain(domain), dev);
5000
}
5001

5002 5003
static int intel_iommu_map(struct iommu_domain *domain,
			   unsigned long iova, phys_addr_t hpa,
5004
			   size_t size, int iommu_prot)
5005
{
5006
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
5007
	u64 max_addr;
5008
	int prot = 0;
5009
	int ret;
5010

5011 5012 5013 5014
	if (iommu_prot & IOMMU_READ)
		prot |= DMA_PTE_READ;
	if (iommu_prot & IOMMU_WRITE)
		prot |= DMA_PTE_WRITE;
5015 5016
	if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
		prot |= DMA_PTE_SNP;
5017

5018
	max_addr = iova + size;
5019
	if (dmar_domain->max_addr < max_addr) {
5020 5021 5022
		u64 end;

		/* check if minimum agaw is sufficient for mapped address */
5023
		end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
5024
		if (end < max_addr) {
J
Joerg Roedel 已提交
5025
			pr_err("%s: iommu width (%d) is not "
5026
			       "sufficient for the mapped address (%llx)\n",
5027
			       __func__, dmar_domain->gaw, max_addr);
5028 5029
			return -EFAULT;
		}
5030
		dmar_domain->max_addr = max_addr;
5031
	}
5032 5033
	/* Round up size to next multiple of PAGE_SIZE, if it and
	   the low bits of hpa would take us onto the next page */
5034
	size = aligned_nrpages(hpa, size);
5035 5036
	ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
				 hpa >> VTD_PAGE_SHIFT, size, prot);
5037
	return ret;
K
Kay, Allen M 已提交
5038 5039
}

5040
static size_t intel_iommu_unmap(struct iommu_domain *domain,
5041
				unsigned long iova, size_t size)
K
Kay, Allen M 已提交
5042
{
5043
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
5044 5045 5046
	struct page *freelist = NULL;
	unsigned long start_pfn, last_pfn;
	unsigned int npages;
5047
	int iommu_id, level = 0;
5048 5049 5050

	/* Cope with horrid API which requires us to unmap more than the
	   size argument if it happens to be a large-page mapping. */
5051
	BUG_ON(!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level));
5052 5053 5054

	if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
		size = VTD_PAGE_SIZE << level_to_offset_bits(level);
5055

5056 5057 5058 5059 5060 5061 5062
	start_pfn = iova >> VTD_PAGE_SHIFT;
	last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;

	freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);

	npages = last_pfn - start_pfn + 1;

5063
	for_each_domain_iommu(iommu_id, dmar_domain)
5064 5065
		iommu_flush_iotlb_psi(g_iommus[iommu_id], dmar_domain,
				      start_pfn, npages, !freelist, 0);
5066 5067

	dma_free_pagelist(freelist);
5068

5069 5070
	if (dmar_domain->max_addr == iova + size)
		dmar_domain->max_addr = iova;
5071

5072
	return size;
K
Kay, Allen M 已提交
5073 5074
}

5075
static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
5076
					    dma_addr_t iova)
K
Kay, Allen M 已提交
5077
{
5078
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
K
Kay, Allen M 已提交
5079
	struct dma_pte *pte;
5080
	int level = 0;
5081
	u64 phys = 0;
K
Kay, Allen M 已提交
5082

5083
	pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
K
Kay, Allen M 已提交
5084
	if (pte)
5085
		phys = dma_pte_addr(pte);
K
Kay, Allen M 已提交
5086

5087
	return phys;
K
Kay, Allen M 已提交
5088
}
5089

5090
static bool intel_iommu_capable(enum iommu_cap cap)
S
Sheng Yang 已提交
5091 5092
{
	if (cap == IOMMU_CAP_CACHE_COHERENCY)
5093
		return domain_update_iommu_snooping(NULL) == 1;
5094
	if (cap == IOMMU_CAP_INTR_REMAP)
5095
		return irq_remapping_enabled == 1;
S
Sheng Yang 已提交
5096

5097
	return false;
S
Sheng Yang 已提交
5098 5099
}

5100 5101
static int intel_iommu_add_device(struct device *dev)
{
5102
	struct intel_iommu *iommu;
5103
	struct iommu_group *group;
5104
	u8 bus, devfn;
5105

5106 5107
	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
5108 5109
		return -ENODEV;

5110
	iommu_device_link(&iommu->iommu, dev);
5111

5112
	group = iommu_group_get_for_dev(dev);
5113

5114 5115
	if (IS_ERR(group))
		return PTR_ERR(group);
5116

5117
	iommu_group_put(group);
5118
	return 0;
5119
}
5120

5121 5122
static void intel_iommu_remove_device(struct device *dev)
{
5123 5124 5125 5126 5127 5128 5129
	struct intel_iommu *iommu;
	u8 bus, devfn;

	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return;

5130
	iommu_group_remove_device(dev);
5131

5132
	iommu_device_unlink(&iommu->iommu, dev);
5133 5134
}

5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156
static void intel_iommu_get_resv_regions(struct device *device,
					 struct list_head *head)
{
	struct iommu_resv_region *reg;
	struct dmar_rmrr_unit *rmrr;
	struct device *i_dev;
	int i;

	rcu_read_lock();
	for_each_rmrr_units(rmrr) {
		for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
					  i, i_dev) {
			if (i_dev != device)
				continue;

			list_add_tail(&rmrr->resv->list, head);
		}
	}
	rcu_read_unlock();

	reg = iommu_alloc_resv_region(IOAPIC_RANGE_START,
				      IOAPIC_RANGE_END - IOAPIC_RANGE_START + 1,
5157
				      0, IOMMU_RESV_MSI);
5158 5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171
	if (!reg)
		return;
	list_add_tail(&reg->list, head);
}

static void intel_iommu_put_resv_regions(struct device *dev,
					 struct list_head *head)
{
	struct iommu_resv_region *entry, *next;

	list_for_each_entry_safe(entry, next, head, list) {
		if (entry->type == IOMMU_RESV_RESERVED)
			kfree(entry);
	}
5172 5173
}

5174
#ifdef CONFIG_INTEL_IOMMU_SVM
5175
#define MAX_NR_PASID_BITS (20)
5176
static inline unsigned long intel_iommu_get_pts(struct device *dev)
5177
{
5178 5179 5180 5181 5182
	int pts, max_pasid;

	max_pasid = intel_pasid_get_dev_max_id(dev);
	pts = find_first_bit((unsigned long *)&max_pasid, MAX_NR_PASID_BITS);
	if (pts < 5)
5183 5184
		return 0;

5185
	return pts - 5;
5186 5187
}

5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218
int intel_iommu_enable_pasid(struct intel_iommu *iommu, struct intel_svm_dev *sdev)
{
	struct device_domain_info *info;
	struct context_entry *context;
	struct dmar_domain *domain;
	unsigned long flags;
	u64 ctx_lo;
	int ret;

	domain = get_valid_domain_for_dev(sdev->dev);
	if (!domain)
		return -EINVAL;

	spin_lock_irqsave(&device_domain_lock, flags);
	spin_lock(&iommu->lock);

	ret = -EINVAL;
	info = sdev->dev->archdata.iommu;
	if (!info || !info->pasid_supported)
		goto out;

	context = iommu_context_addr(iommu, info->bus, info->devfn, 0);
	if (WARN_ON(!context))
		goto out;

	ctx_lo = context[0].lo;

	sdev->did = domain->iommu_did[iommu->seq_id];
	sdev->sid = PCI_DEVID(info->bus, info->devfn);

	if (!(ctx_lo & CONTEXT_PASIDE)) {
5219 5220
		if (iommu->pasid_state_table)
			context[1].hi = (u64)virt_to_phys(iommu->pasid_state_table);
5221 5222
		context[1].lo = (u64)virt_to_phys(info->pasid_table->table) |
			intel_iommu_get_pts(sdev->dev);
5223

5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241
		wmb();
		/* CONTEXT_TT_MULTI_LEVEL and CONTEXT_TT_DEV_IOTLB are both
		 * extended to permit requests-with-PASID if the PASIDE bit
		 * is set. which makes sense. For CONTEXT_TT_PASS_THROUGH,
		 * however, the PASIDE bit is ignored and requests-with-PASID
		 * are unconditionally blocked. Which makes less sense.
		 * So convert from CONTEXT_TT_PASS_THROUGH to one of the new
		 * "guest mode" translation types depending on whether ATS
		 * is available or not. Annoyingly, we can't use the new
		 * modes *unless* PASIDE is set. */
		if ((ctx_lo & CONTEXT_TT_MASK) == (CONTEXT_TT_PASS_THROUGH << 2)) {
			ctx_lo &= ~CONTEXT_TT_MASK;
			if (info->ats_supported)
				ctx_lo |= CONTEXT_TT_PT_PASID_DEV_IOTLB << 2;
			else
				ctx_lo |= CONTEXT_TT_PT_PASID << 2;
		}
		ctx_lo |= CONTEXT_PASIDE;
5242 5243
		if (iommu->pasid_state_table)
			ctx_lo |= CONTEXT_DINVE;
5244 5245
		if (info->pri_supported)
			ctx_lo |= CONTEXT_PRS;
5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283 5284
		context[0].lo = ctx_lo;
		wmb();
		iommu->flush.flush_context(iommu, sdev->did, sdev->sid,
					   DMA_CCMD_MASK_NOBIT,
					   DMA_CCMD_DEVICE_INVL);
	}

	/* Enable PASID support in the device, if it wasn't already */
	if (!info->pasid_enabled)
		iommu_enable_dev_iotlb(info);

	if (info->ats_enabled) {
		sdev->dev_iotlb = 1;
		sdev->qdep = info->ats_qdep;
		if (sdev->qdep >= QI_DEV_EIOTLB_MAX_INVS)
			sdev->qdep = 0;
	}
	ret = 0;

 out:
	spin_unlock(&iommu->lock);
	spin_unlock_irqrestore(&device_domain_lock, flags);

	return ret;
}

struct intel_iommu *intel_svm_device_to_iommu(struct device *dev)
{
	struct intel_iommu *iommu;
	u8 bus, devfn;

	if (iommu_dummy(dev)) {
		dev_warn(dev,
			 "No IOMMU translation for device; cannot enable SVM\n");
		return NULL;
	}

	iommu = device_to_iommu(dev, &bus, &devfn);
	if ((!iommu)) {
5285
		dev_err(dev, "No IOMMU for device; cannot enable SVM\n");
5286 5287 5288 5289 5290 5291 5292
		return NULL;
	}

	return iommu;
}
#endif /* CONFIG_INTEL_IOMMU_SVM */

5293
const struct iommu_ops intel_iommu_ops = {
5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305 5306 5307
	.capable		= intel_iommu_capable,
	.domain_alloc		= intel_iommu_domain_alloc,
	.domain_free		= intel_iommu_domain_free,
	.attach_dev		= intel_iommu_attach_device,
	.detach_dev		= intel_iommu_detach_device,
	.map			= intel_iommu_map,
	.unmap			= intel_iommu_unmap,
	.iova_to_phys		= intel_iommu_iova_to_phys,
	.add_device		= intel_iommu_add_device,
	.remove_device		= intel_iommu_remove_device,
	.get_resv_regions	= intel_iommu_get_resv_regions,
	.put_resv_regions	= intel_iommu_put_resv_regions,
	.device_group		= pci_device_group,
	.pgsize_bitmap		= INTEL_IOMMU_PGSIZES,
5308
};
5309

5310 5311 5312
static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
{
	/* G4x/GM45 integrated gfx dmar support is totally busted. */
J
Joerg Roedel 已提交
5313
	pr_info("Disabling IOMMU for graphics on this chipset\n");
5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324
	dmar_map_gfx = 0;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);

5325
static void quirk_iommu_rwbf(struct pci_dev *dev)
5326 5327 5328
{
	/*
	 * Mobile 4 Series Chipset neglects to set RWBF capability,
5329
	 * but needs it. Same seems to hold for the desktop versions.
5330
	 */
J
Joerg Roedel 已提交
5331
	pr_info("Forcing write-buffer flush capability\n");
5332 5333 5334 5335
	rwbf_quirk = 1;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
5336 5337 5338 5339 5340 5341
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
5342

5343 5344 5345 5346 5347 5348 5349 5350 5351 5352
#define GGC 0x52
#define GGC_MEMORY_SIZE_MASK	(0xf << 8)
#define GGC_MEMORY_SIZE_NONE	(0x0 << 8)
#define GGC_MEMORY_SIZE_1M	(0x1 << 8)
#define GGC_MEMORY_SIZE_2M	(0x3 << 8)
#define GGC_MEMORY_VT_ENABLED	(0x8 << 8)
#define GGC_MEMORY_SIZE_2M_VT	(0x9 << 8)
#define GGC_MEMORY_SIZE_3M_VT	(0xa << 8)
#define GGC_MEMORY_SIZE_4M_VT	(0xb << 8)

5353
static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
5354 5355 5356
{
	unsigned short ggc;

5357
	if (pci_read_config_word(dev, GGC, &ggc))
5358 5359
		return;

5360
	if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
J
Joerg Roedel 已提交
5361
		pr_info("BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
5362
		dmar_map_gfx = 0;
5363 5364
	} else if (dmar_map_gfx) {
		/* we have to ensure the gfx device is idle before we flush */
J
Joerg Roedel 已提交
5365
		pr_info("Disabling batched IOTLB flush on Ironlake\n");
5366 5367
		intel_iommu_strict = 1;
       }
5368 5369 5370 5371 5372 5373
}
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);

5374 5375 5376 5377 5378 5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389 5390 5391 5392 5393 5394 5395 5396 5397 5398 5399 5400 5401 5402 5403 5404 5405 5406 5407 5408 5409 5410 5411 5412 5413 5414 5415 5416 5417 5418 5419 5420 5421 5422 5423 5424 5425 5426
/* On Tylersburg chipsets, some BIOSes have been known to enable the
   ISOCH DMAR unit for the Azalia sound device, but not give it any
   TLB entries, which causes it to deadlock. Check for that.  We do
   this in a function called from init_dmars(), instead of in a PCI
   quirk, because we don't want to print the obnoxious "BIOS broken"
   message if VT-d is actually disabled.
*/
static void __init check_tylersburg_isoch(void)
{
	struct pci_dev *pdev;
	uint32_t vtisochctrl;

	/* If there's no Azalia in the system anyway, forget it. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
	if (!pdev)
		return;
	pci_dev_put(pdev);

	/* System Management Registers. Might be hidden, in which case
	   we can't do the sanity check. But that's OK, because the
	   known-broken BIOSes _don't_ actually hide it, so far. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
	if (!pdev)
		return;

	if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
		pci_dev_put(pdev);
		return;
	}

	pci_dev_put(pdev);

	/* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
	if (vtisochctrl & 1)
		return;

	/* Drop all bits other than the number of TLB entries */
	vtisochctrl &= 0x1c;

	/* If we have the recommended number of TLB entries (16), fine. */
	if (vtisochctrl == 0x10)
		return;

	/* Zero TLB entries? You get to ride the short bus to school. */
	if (!vtisochctrl) {
		WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		iommu_identity_mapping |= IDENTMAP_AZALIA;
		return;
	}
J
Joerg Roedel 已提交
5427 5428

	pr_warn("Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
5429 5430
	       vtisochctrl);
}