stmmac_main.c 121.8 KB
Newer Older
1 2 3 4
/*******************************************************************************
  This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
  ST Ethernet IPs are built around a Synopsys IP Core.

5
	Copyright(C) 2007-2011 STMicroelectronics Ltd
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>

  Documentation available at:
	http://www.stlinux.com
  Support available at:
	https://bugzilla.stlinux.com/
*******************************************************************************/

27
#include <linux/clk.h>
28 29 30 31 32 33 34 35 36
#include <linux/kernel.h>
#include <linux/interrupt.h>
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/skbuff.h>
#include <linux/ethtool.h>
#include <linux/if_ether.h>
#include <linux/crc32.h>
#include <linux/mii.h>
37
#include <linux/if.h>
38 39
#include <linux/if_vlan.h>
#include <linux/dma-mapping.h>
40
#include <linux/slab.h>
41
#include <linux/prefetch.h>
42
#include <linux/pinctrl/consumer.h>
43
#ifdef CONFIG_DEBUG_FS
44 45
#include <linux/debugfs.h>
#include <linux/seq_file.h>
46
#endif /* CONFIG_DEBUG_FS */
47 48
#include <linux/net_tstamp.h>
#include "stmmac_ptp.h"
49
#include "stmmac.h"
50
#include <linux/reset.h>
51
#include <linux/of_mdio.h>
52
#include "dwmac1000.h"
53 54

#define STMMAC_ALIGN(x)	L1_CACHE_ALIGN(x)
A
Alexandre TORGUE 已提交
55
#define	TSO_MAX_BUFF_SIZE	(SZ_16K - 1)
56 57

/* Module parameters */
58
#define TX_TIMEO	5000
59 60
static int watchdog = TX_TIMEO;
module_param(watchdog, int, S_IRUGO | S_IWUSR);
61
MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
62

63
static int debug = -1;
64
module_param(debug, int, S_IRUGO | S_IWUSR);
65
MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
66

67
static int phyaddr = -1;
68 69 70
module_param(phyaddr, int, S_IRUGO);
MODULE_PARM_DESC(phyaddr, "Physical device address");

71
#define STMMAC_TX_THRESH	(DMA_TX_SIZE / 4)
72
#define STMMAC_RX_THRESH	(DMA_RX_SIZE / 4)
73 74 75 76 77 78 79 80 81 82 83 84 85 86

static int flow_ctrl = FLOW_OFF;
module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");

static int pause = PAUSE_TIME;
module_param(pause, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(pause, "Flow Control Pause Time");

#define TC_DEFAULT 64
static int tc = TC_DEFAULT;
module_param(tc, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(tc, "DMA threshold control value");

87 88
#define	DEFAULT_BUFSIZE	1536
static int buf_sz = DEFAULT_BUFSIZE;
89 90 91
module_param(buf_sz, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(buf_sz, "DMA buffer size");

92 93
#define	STMMAC_RX_COPYBREAK	256

94 95 96 97
static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
				      NETIF_MSG_LINK | NETIF_MSG_IFUP |
				      NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);

98 99 100 101
#define STMMAC_DEFAULT_LPI_TIMER	1000
static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
module_param(eee_timer, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
G
Giuseppe CAVALLARO 已提交
102
#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
103

104 105
/* By default the driver will use the ring mode to manage tx and rx descriptors,
 * but allow user to force to use the chain instead of the ring
106 107 108 109 110
 */
static unsigned int chain_mode;
module_param(chain_mode, int, S_IRUGO);
MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");

111 112
static irqreturn_t stmmac_interrupt(int irq, void *dev_id);

113
#ifdef CONFIG_DEBUG_FS
114
static int stmmac_init_fs(struct net_device *dev);
115
static void stmmac_exit_fs(struct net_device *dev);
116 117
#endif

118 119
#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))

120 121
/**
 * stmmac_verify_args - verify the driver parameters.
122 123
 * Description: it checks the driver parameters and set a default in case of
 * errors.
124 125 126 127 128
 */
static void stmmac_verify_args(void)
{
	if (unlikely(watchdog < 0))
		watchdog = TX_TIMEO;
129 130
	if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
		buf_sz = DEFAULT_BUFSIZE;
131 132 133 134 135 136
	if (unlikely(flow_ctrl > 1))
		flow_ctrl = FLOW_AUTO;
	else if (likely(flow_ctrl < 0))
		flow_ctrl = FLOW_OFF;
	if (unlikely((pause < 0) || (pause > 0xffff)))
		pause = PAUSE_TIME;
137 138
	if (eee_timer < 0)
		eee_timer = STMMAC_DEFAULT_LPI_TIMER;
139 140
}

141 142 143 144 145 146 147 148 149 150 151 152
/**
 * stmmac_clk_csr_set - dynamically set the MDC clock
 * @priv: driver private structure
 * Description: this is to dynamically set the MDC clock according to the csr
 * clock input.
 * Note:
 *	If a specific clk_csr value is passed from the platform
 *	this means that the CSR Clock Range selection cannot be
 *	changed at run-time and it is fixed (as reported in the driver
 *	documentation). Viceversa the driver will try to set the MDC
 *	clock dynamically according to the actual clock input.
 */
153 154 155 156
static void stmmac_clk_csr_set(struct stmmac_priv *priv)
{
	u32 clk_rate;

157
	clk_rate = clk_get_rate(priv->plat->stmmac_clk);
158 159

	/* Platform provided default clk_csr would be assumed valid
G
Giuseppe CAVALLARO 已提交
160 161 162 163 164 165
	 * for all other cases except for the below mentioned ones.
	 * For values higher than the IEEE 802.3 specified frequency
	 * we can not estimate the proper divider as it is not known
	 * the frequency of clk_csr_i. So we do not change the default
	 * divider.
	 */
166 167 168 169 170 171 172 173 174 175 176
	if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
		if (clk_rate < CSR_F_35M)
			priv->clk_csr = STMMAC_CSR_20_35M;
		else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
			priv->clk_csr = STMMAC_CSR_35_60M;
		else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
			priv->clk_csr = STMMAC_CSR_60_100M;
		else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
			priv->clk_csr = STMMAC_CSR_100_150M;
		else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
			priv->clk_csr = STMMAC_CSR_150_250M;
177
		else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
178
			priv->clk_csr = STMMAC_CSR_250_300M;
G
Giuseppe CAVALLARO 已提交
179
	}
180 181
}

182 183
static void print_pkt(unsigned char *buf, int len)
{
184 185
	pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
	print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
186 187
}

188 189 190 191 192 193
/**
 * stmmac_tx_avail - Get tx queue availability
 * @priv: driver private structure
 * @queue: TX queue index
 */
static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
194
{
195
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
196
	u32 avail;
197

198 199
	if (tx_q->dirty_tx > tx_q->cur_tx)
		avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
200
	else
201
		avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1;
202 203 204 205

	return avail;
}

206 207 208 209 210 211
/**
 * stmmac_rx_dirty - Get RX queue dirty
 * @priv: driver private structure
 * @queue: RX queue index
 */
static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
212
{
213
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
214
	u32 dirty;
215

216 217
	if (rx_q->dirty_rx <= rx_q->cur_rx)
		dirty = rx_q->cur_rx - rx_q->dirty_rx;
218
	else
219
		dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx;
220 221

	return dirty;
222 223
}

224
/**
225
 * stmmac_hw_fix_mac_speed - callback for speed selection
226
 * @priv: driver private structure
227
 * Description: on some platforms (e.g. ST), some HW system configuration
228
 * registers have to be set according to the link speed negotiated.
229 230 231
 */
static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
{
232 233
	struct net_device *ndev = priv->dev;
	struct phy_device *phydev = ndev->phydev;
234 235

	if (likely(priv->plat->fix_mac_speed))
G
Giuseppe CAVALLARO 已提交
236
		priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
237 238
}

239
/**
240
 * stmmac_enable_eee_mode - check and enter in LPI mode
241
 * @priv: driver private structure
242 243
 * Description: this function is to verify and enter in LPI mode in case of
 * EEE.
244
 */
245 246
static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
{
247 248 249 250 251 252 253 254 255 256 257
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	/* check if all TX queues have the work finished */
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		if (tx_q->dirty_tx != tx_q->cur_tx)
			return; /* still unfinished work */
	}

258
	/* Check and enter in LPI mode */
259
	if (!priv->tx_path_in_lpi_mode)
260 261
		priv->hw->mac->set_eee_mode(priv->hw,
					    priv->plat->en_tx_lpi_clockgating);
262 263
}

264
/**
265
 * stmmac_disable_eee_mode - disable and exit from LPI mode
266 267 268 269
 * @priv: driver private structure
 * Description: this function is to exit and disable EEE in case of
 * LPI state is true. This is called by the xmit.
 */
270 271
void stmmac_disable_eee_mode(struct stmmac_priv *priv)
{
272
	priv->hw->mac->reset_eee_mode(priv->hw);
273 274 275 276 277
	del_timer_sync(&priv->eee_ctrl_timer);
	priv->tx_path_in_lpi_mode = false;
}

/**
278
 * stmmac_eee_ctrl_timer - EEE TX SW timer.
279 280
 * @arg : data hook
 * Description:
281
 *  if there is no data transfer and if we are not in LPI state,
282 283 284 285 286 287 288
 *  then MAC Transmitter can be moved to LPI state.
 */
static void stmmac_eee_ctrl_timer(unsigned long arg)
{
	struct stmmac_priv *priv = (struct stmmac_priv *)arg;

	stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
289
	mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
290 291 292
}

/**
293
 * stmmac_eee_init - init EEE
294
 * @priv: driver private structure
295
 * Description:
296 297 298
 *  if the GMAC supports the EEE (from the HW cap reg) and the phy device
 *  can also manage EEE, this function enable the LPI state and start related
 *  timer.
299 300 301
 */
bool stmmac_eee_init(struct stmmac_priv *priv)
{
302
	struct net_device *ndev = priv->dev;
303
	unsigned long flags;
304 305
	bool ret = false;

G
Giuseppe CAVALLARO 已提交
306 307 308
	/* Using PCS we cannot dial with the phy registers at this stage
	 * so we do not support extra feature like EEE.
	 */
309 310 311
	if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
	    (priv->hw->pcs == STMMAC_PCS_TBI) ||
	    (priv->hw->pcs == STMMAC_PCS_RTBI))
G
Giuseppe CAVALLARO 已提交
312 313
		goto out;

314 315
	/* MAC core supports the EEE feature. */
	if (priv->dma_cap.eee) {
316 317
		int tx_lpi_timer = priv->tx_lpi_timer;

318
		/* Check if the PHY supports EEE */
319
		if (phy_init_eee(ndev->phydev, 1)) {
320 321 322 323 324
			/* To manage at run-time if the EEE cannot be supported
			 * anymore (for example because the lp caps have been
			 * changed).
			 * In that case the driver disable own timers.
			 */
325
			spin_lock_irqsave(&priv->lock, flags);
326
			if (priv->eee_active) {
327
				netdev_dbg(priv->dev, "disable EEE\n");
328
				del_timer_sync(&priv->eee_ctrl_timer);
329
				priv->hw->mac->set_eee_timer(priv->hw, 0,
330 331 332
							     tx_lpi_timer);
			}
			priv->eee_active = 0;
333
			spin_unlock_irqrestore(&priv->lock, flags);
334
			goto out;
335 336
		}
		/* Activate the EEE and start timers */
337
		spin_lock_irqsave(&priv->lock, flags);
G
Giuseppe CAVALLARO 已提交
338 339
		if (!priv->eee_active) {
			priv->eee_active = 1;
340 341 342 343 344
			setup_timer(&priv->eee_ctrl_timer,
				    stmmac_eee_ctrl_timer,
				    (unsigned long)priv);
			mod_timer(&priv->eee_ctrl_timer,
				  STMMAC_LPI_T(eee_timer));
G
Giuseppe CAVALLARO 已提交
345

346
			priv->hw->mac->set_eee_timer(priv->hw,
G
Giuseppe CAVALLARO 已提交
347
						     STMMAC_DEFAULT_LIT_LS,
348
						     tx_lpi_timer);
349 350
		}
		/* Set HW EEE according to the speed */
351
		priv->hw->mac->set_eee_pls(priv->hw, ndev->phydev->link);
352 353

		ret = true;
354 355
		spin_unlock_irqrestore(&priv->lock, flags);

356
		netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
357 358 359 360 361
	}
out:
	return ret;
}

362
/* stmmac_get_tx_hwtstamp - get HW TX timestamps
363
 * @priv: driver private structure
364
 * @p : descriptor pointer
365 366 367 368 369 370
 * @skb : the socket buffer
 * Description :
 * This function will read timestamp from the descriptor & pass it to stack.
 * and also perform some sanity checks.
 */
static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
371
				   struct dma_desc *p, struct sk_buff *skb)
372 373 374 375 376 377 378
{
	struct skb_shared_hwtstamps shhwtstamp;
	u64 ns;

	if (!priv->hwts_tx_en)
		return;

G
Giuseppe CAVALLARO 已提交
379
	/* exit if skb doesn't support hw tstamp */
380
	if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
381 382 383
		return;

	/* check tx tstamp status */
384 385 386
	if (!priv->hw->desc->get_tx_timestamp_status(p)) {
		/* get the valid tstamp */
		ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
387

388 389
		memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp.hwtstamp = ns_to_ktime(ns);
390

391 392 393 394
		netdev_info(priv->dev, "get valid TX hw timestamp %llu\n", ns);
		/* pass tstamp to stack */
		skb_tstamp_tx(skb, &shhwtstamp);
	}
395 396 397 398

	return;
}

399
/* stmmac_get_rx_hwtstamp - get HW RX timestamps
400
 * @priv: driver private structure
401 402
 * @p : descriptor pointer
 * @np : next descriptor pointer
403 404 405 406 407
 * @skb : the socket buffer
 * Description :
 * This function will read received packet's timestamp from the descriptor
 * and pass it to stack. It also perform some sanity checks.
 */
408 409
static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
				   struct dma_desc *np, struct sk_buff *skb)
410 411 412 413 414 415 416
{
	struct skb_shared_hwtstamps *shhwtstamp = NULL;
	u64 ns;

	if (!priv->hwts_rx_en)
		return;

417 418 419 420 421 422 423
	/* Check if timestamp is available */
	if (!priv->hw->desc->get_rx_timestamp_status(p, priv->adv_ts)) {
		/* For GMAC4, the valid timestamp is from CTX next desc. */
		if (priv->plat->has_gmac4)
			ns = priv->hw->desc->get_timestamp(np, priv->adv_ts);
		else
			ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
424

425 426 427 428 429 430 431
		netdev_info(priv->dev, "get valid RX hw timestamp %llu\n", ns);
		shhwtstamp = skb_hwtstamps(skb);
		memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp->hwtstamp = ns_to_ktime(ns);
	} else  {
		netdev_err(priv->dev, "cannot get RX hw timestamp\n");
	}
432 433 434 435 436
}

/**
 *  stmmac_hwtstamp_ioctl - control hardware timestamping.
 *  @dev: device pointer.
437
 *  @ifr: An IOCTL specific structure, that can contain a pointer to
438 439 440 441 442 443 444 445 446 447 448
 *  a proprietary structure used to pass information to the driver.
 *  Description:
 *  This function configures the MAC to enable/disable both outgoing(TX)
 *  and incoming(RX) packets time stamping based on user input.
 *  Return Value:
 *  0 on success and an appropriate -ve integer on failure.
 */
static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct hwtstamp_config config;
A
Arnd Bergmann 已提交
449
	struct timespec64 now;
450 451 452 453 454 455 456 457 458 459
	u64 temp = 0;
	u32 ptp_v2 = 0;
	u32 tstamp_all = 0;
	u32 ptp_over_ipv4_udp = 0;
	u32 ptp_over_ipv6_udp = 0;
	u32 ptp_over_ethernet = 0;
	u32 snap_type_sel = 0;
	u32 ts_master_en = 0;
	u32 ts_event_en = 0;
	u32 value = 0;
460
	u32 sec_inc;
461 462 463 464 465 466 467 468 469 470

	if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
		netdev_alert(priv->dev, "No support for HW time stamping\n");
		priv->hwts_tx_en = 0;
		priv->hwts_rx_en = 0;

		return -EOPNOTSUPP;
	}

	if (copy_from_user(&config, ifr->ifr_data,
G
Giuseppe CAVALLARO 已提交
471
			   sizeof(struct hwtstamp_config)))
472 473
		return -EFAULT;

474 475
	netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
		   __func__, config.flags, config.tx_type, config.rx_filter);
476 477 478 479 480

	/* reserved for future extensions */
	if (config.flags)
		return -EINVAL;

481 482
	if (config.tx_type != HWTSTAMP_TX_OFF &&
	    config.tx_type != HWTSTAMP_TX_ON)
483 484 485 486 487
		return -ERANGE;

	if (priv->adv_ts) {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
G
Giuseppe CAVALLARO 已提交
488
			/* time stamp no incoming packet at all */
489 490 491 492
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
493
			/* PTP v1, UDP, any kind of event packet */
494 495 496 497 498 499 500 501 502
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			/* take time stamp for all event messages */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
503
			/* PTP v1, UDP, Sync packet */
504 505 506 507 508 509 510 511 512
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
513
			/* PTP v1, UDP, Delay_req packet */
514 515 516 517 518 519 520 521 522 523
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
524
			/* PTP v2, UDP, any kind of event packet */
525 526 527 528 529 530 531 532 533 534
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
535
			/* PTP v2, UDP, Sync packet */
536 537 538 539 540 541 542 543 544 545
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
546
			/* PTP v2, UDP, Delay_req packet */
547 548 549 550 551 552 553 554 555 556 557
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_EVENT:
G
Giuseppe CAVALLARO 已提交
558
			/* PTP v2/802.AS1 any layer, any kind of event packet */
559 560 561 562 563 564 565 566 567 568 569
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_SYNC:
G
Giuseppe CAVALLARO 已提交
570
			/* PTP v2/802.AS1, any layer, Sync packet */
571 572 573 574 575 576 577 578 579 580 581
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
582
			/* PTP v2/802.AS1, any layer, Delay_req packet */
583 584 585 586 587 588 589 590 591 592 593 594
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_ALL:
G
Giuseppe CAVALLARO 已提交
595
			/* time stamp any incoming packet */
596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614
			config.rx_filter = HWTSTAMP_FILTER_ALL;
			tstamp_all = PTP_TCR_TSENALL;
			break;

		default:
			return -ERANGE;
		}
	} else {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;
		default:
			/* PTP v1, UDP, any kind of event packet */
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			break;
		}
	}
	priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
615
	priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
616 617

	if (!priv->hwts_tx_en && !priv->hwts_rx_en)
618
		priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, 0);
619 620
	else {
		value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
G
Giuseppe CAVALLARO 已提交
621 622 623
			 tstamp_all | ptp_v2 | ptp_over_ethernet |
			 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
			 ts_master_en | snap_type_sel);
624
		priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, value);
625 626

		/* program Sub Second Increment reg */
627
		sec_inc = priv->hw->ptp->config_sub_second_increment(
628
			priv->ptpaddr, priv->plat->clk_ptp_rate,
629
			priv->plat->has_gmac4);
630
		temp = div_u64(1000000000ULL, sec_inc);
631 632 633 634

		/* calculate default added value:
		 * formula is :
		 * addend = (2^32)/freq_div_ratio;
635
		 * where, freq_div_ratio = 1e9ns/sec_inc
636
		 */
637
		temp = (u64)(temp << 32);
638
		priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
639
		priv->hw->ptp->config_addend(priv->ptpaddr,
640 641 642
					     priv->default_addend);

		/* initialize system time */
A
Arnd Bergmann 已提交
643 644 645
		ktime_get_real_ts64(&now);

		/* lower 32 bits of tv_sec are safe until y2106 */
646
		priv->hw->ptp->init_systime(priv->ptpaddr, (u32)now.tv_sec,
647 648 649 650 651 652 653
					    now.tv_nsec);
	}

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
}

654
/**
655
 * stmmac_init_ptp - init PTP
656
 * @priv: driver private structure
657
 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
658
 * This is done by looking at the HW cap. register.
659
 * This function also registers the ptp driver.
660
 */
661
static int stmmac_init_ptp(struct stmmac_priv *priv)
662
{
663 664 665
	if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
		return -EOPNOTSUPP;

666
	priv->adv_ts = 0;
667 668 669 670 671
	/* Check if adv_ts can be enabled for dwmac 4.x core */
	if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
		priv->adv_ts = 1;
	/* Dwmac 3.x core with extend_desc can support adv_ts */
	else if (priv->extend_desc && priv->dma_cap.atime_stamp)
672 673
		priv->adv_ts = 1;

674 675
	if (priv->dma_cap.time_stamp)
		netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
676

677 678 679
	if (priv->adv_ts)
		netdev_info(priv->dev,
			    "IEEE 1588-2008 Advanced Timestamp supported\n");
680 681 682 683

	priv->hw->ptp = &stmmac_ptp;
	priv->hwts_tx_en = 0;
	priv->hwts_rx_en = 0;
684

685 686 687
	stmmac_ptp_register(priv);

	return 0;
688 689 690 691
}

static void stmmac_release_ptp(struct stmmac_priv *priv)
{
692 693
	if (priv->plat->clk_ptp_ref)
		clk_disable_unprepare(priv->plat->clk_ptp_ref);
694
	stmmac_ptp_unregister(priv);
695 696
}

697 698 699 700 701 702 703 704 705 706 707 708 709
/**
 *  stmmac_mac_flow_ctrl - Configure flow control in all queues
 *  @priv: driver private structure
 *  Description: It is used for configuring the flow control in all queues
 */
static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
{
	u32 tx_cnt = priv->plat->tx_queues_to_use;

	priv->hw->mac->flow_ctrl(priv->hw, duplex, priv->flow_ctrl,
				 priv->pause, tx_cnt);
}

710
/**
711
 * stmmac_adjust_link - adjusts the link parameters
712
 * @dev: net device structure
713 714 715 716 717
 * Description: this is the helper called by the physical abstraction layer
 * drivers to communicate the phy link status. According the speed and duplex
 * this driver can invoke registered glue-logic as well.
 * It also invoke the eee initialization because it could happen when switch
 * on different networks (that are eee capable).
718 719 720 721
 */
static void stmmac_adjust_link(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
722
	struct phy_device *phydev = dev->phydev;
723 724 725
	unsigned long flags;
	int new_state = 0;

726
	if (!phydev)
727 728 729
		return;

	spin_lock_irqsave(&priv->lock, flags);
730

731
	if (phydev->link) {
732
		u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
733 734 735 736 737 738

		/* Now we make sure that we can be in full duplex mode.
		 * If not, we operate in half-duplex mode. */
		if (phydev->duplex != priv->oldduplex) {
			new_state = 1;
			if (!(phydev->duplex))
739
				ctrl &= ~priv->hw->link.duplex;
740
			else
741
				ctrl |= priv->hw->link.duplex;
742 743 744 745
			priv->oldduplex = phydev->duplex;
		}
		/* Flow Control operation */
		if (phydev->pause)
746
			stmmac_mac_flow_ctrl(priv, phydev->duplex);
747 748 749 750 751

		if (phydev->speed != priv->speed) {
			new_state = 1;
			switch (phydev->speed) {
			case 1000:
752 753
				if (priv->plat->has_gmac ||
				    priv->plat->has_gmac4)
754
					ctrl &= ~priv->hw->link.port;
755 756
				break;
			case 100:
757 758 759 760 761 762 763 764
				if (priv->plat->has_gmac ||
				    priv->plat->has_gmac4) {
					ctrl |= priv->hw->link.port;
					ctrl |= priv->hw->link.speed;
				} else {
					ctrl &= ~priv->hw->link.port;
				}
				break;
765
			case 10:
766 767
				if (priv->plat->has_gmac ||
				    priv->plat->has_gmac4) {
768
					ctrl |= priv->hw->link.port;
769
					ctrl &= ~(priv->hw->link.speed);
770
				} else {
771
					ctrl &= ~priv->hw->link.port;
772 773 774
				}
				break;
			default:
775
				netif_warn(priv, link, priv->dev,
776
					   "broken speed: %d\n", phydev->speed);
777
				phydev->speed = SPEED_UNKNOWN;
778 779
				break;
			}
780 781
			if (phydev->speed != SPEED_UNKNOWN)
				stmmac_hw_fix_mac_speed(priv);
782 783 784
			priv->speed = phydev->speed;
		}

785
		writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
786 787 788 789 790 791 792 793

		if (!priv->oldlink) {
			new_state = 1;
			priv->oldlink = 1;
		}
	} else if (priv->oldlink) {
		new_state = 1;
		priv->oldlink = 0;
794 795
		priv->speed = SPEED_UNKNOWN;
		priv->oldduplex = DUPLEX_UNKNOWN;
796 797 798 799 800
	}

	if (new_state && netif_msg_link(priv))
		phy_print_status(phydev);

801 802
	spin_unlock_irqrestore(&priv->lock, flags);

803 804 805 806 807 808 809 810 811 812
	if (phydev->is_pseudo_fixed_link)
		/* Stop PHY layer to call the hook to adjust the link in case
		 * of a switch is attached to the stmmac driver.
		 */
		phydev->irq = PHY_IGNORE_INTERRUPT;
	else
		/* At this stage, init the EEE if supported.
		 * Never called in case of fixed_link.
		 */
		priv->eee_enabled = stmmac_eee_init(priv);
813 814
}

815
/**
816
 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
817 818 819 820 821
 * @priv: driver private structure
 * Description: this is to verify if the HW supports the PCS.
 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
 * configured for the TBI, RTBI, or SGMII PHY interface.
 */
822 823 824 825 826
static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
{
	int interface = priv->plat->interface;

	if (priv->dma_cap.pcs) {
B
Byungho An 已提交
827 828 829 830
		if ((interface == PHY_INTERFACE_MODE_RGMII) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
831
			netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
832
			priv->hw->pcs = STMMAC_PCS_RGMII;
B
Byungho An 已提交
833
		} else if (interface == PHY_INTERFACE_MODE_SGMII) {
834
			netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
835
			priv->hw->pcs = STMMAC_PCS_SGMII;
836 837 838 839
		}
	}
}

840 841 842 843 844 845 846 847 848 849 850 851
/**
 * stmmac_init_phy - PHY initialization
 * @dev: net device structure
 * Description: it initializes the driver's PHY state, and attaches the PHY
 * to the mac driver.
 *  Return value:
 *  0 on success
 */
static int stmmac_init_phy(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct phy_device *phydev;
852
	char phy_id_fmt[MII_BUS_ID_SIZE + 3];
853
	char bus_id[MII_BUS_ID_SIZE];
854
	int interface = priv->plat->interface;
855
	int max_speed = priv->plat->max_speed;
856
	priv->oldlink = 0;
857 858
	priv->speed = SPEED_UNKNOWN;
	priv->oldduplex = DUPLEX_UNKNOWN;
859

860 861 862 863
	if (priv->plat->phy_node) {
		phydev = of_phy_connect(dev, priv->plat->phy_node,
					&stmmac_adjust_link, 0, interface);
	} else {
G
Giuseppe CAVALLARO 已提交
864 865
		snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
			 priv->plat->bus_id);
866 867 868

		snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
			 priv->plat->phy_addr);
869
		netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
870
			   phy_id_fmt);
871 872 873 874

		phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
				     interface);
	}
875

876
	if (IS_ERR_OR_NULL(phydev)) {
877
		netdev_err(priv->dev, "Could not attach to PHY\n");
878 879 880
		if (!phydev)
			return -ENODEV;

881 882 883
		return PTR_ERR(phydev);
	}

884
	/* Stop Advertising 1000BASE Capability if interface is not GMII */
885
	if ((interface == PHY_INTERFACE_MODE_MII) ||
886
	    (interface == PHY_INTERFACE_MODE_RMII) ||
P
Pavel Machek 已提交
887
		(max_speed < 1000 && max_speed > 0))
888 889
		phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
					 SUPPORTED_1000baseT_Full);
890

891 892 893 894 895 896 897
	/*
	 * Broken HW is sometimes missing the pull-up resistor on the
	 * MDIO line, which results in reads to non-existent devices returning
	 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
	 * device as well.
	 * Note: phydev->phy_id is the result of reading the UID PHY registers.
	 */
898
	if (!priv->plat->phy_node && phydev->phy_id == 0) {
899 900 901
		phy_disconnect(phydev);
		return -ENODEV;
	}
902

903 904 905 906 907 908 909
	/* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
	 * subsequent PHY polling, make sure we force a link transition if
	 * we have a UP/DOWN/UP transition
	 */
	if (phydev->is_pseudo_fixed_link)
		phydev->irq = PHY_POLL;

910
	phy_attached_info(phydev);
911 912 913
	return 0;
}

914 915
static void stmmac_display_rings(struct stmmac_priv *priv)
{
916 917
	u32 rx_cnt = priv->plat->rx_queues_to_use;
	u32 tx_cnt = priv->plat->tx_queues_to_use;
918
	void *head_rx, *head_tx;
919
	u32 queue;
920

921 922 923 924 925 926 927 928 929 930 931 932 933
	/* Display RX rings */
	for (queue = 0; queue < rx_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		pr_info("\tRX Queue %d rings\n", queue);

		if (priv->extend_desc)
			head_rx = (void *)rx_q->dma_erx;
		else
			head_rx = (void *)rx_q->dma_rx;

		/* Display Rx ring */
		priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
934
	}
935

936 937 938 939 940 941 942 943 944 945 946 947 948 949
	/* Display TX rings */
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		pr_info("\tTX Queue %d rings\n", queue);

		if (priv->extend_desc)
			head_tx = (void *)tx_q->dma_etx;
		else
			head_tx = (void *)tx_q->dma_tx;

		/* Display Tx ring */
		priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
	}
950 951
}

952 953 954 955 956 957 958 959
static int stmmac_set_bfsize(int mtu, int bufsize)
{
	int ret = bufsize;

	if (mtu >= BUF_SIZE_4KiB)
		ret = BUF_SIZE_8KiB;
	else if (mtu >= BUF_SIZE_2KiB)
		ret = BUF_SIZE_4KiB;
960
	else if (mtu > DEFAULT_BUFSIZE)
961 962
		ret = BUF_SIZE_2KiB;
	else
963
		ret = DEFAULT_BUFSIZE;
964 965 966 967

	return ret;
}

968
/**
969
 * stmmac_clear_rx_descriptors - clear the descriptors of a RX queue
970
 * @priv: driver private structure
971 972
 * @queue: RX queue index
 * Description: this function is called to clear the RX descriptors
973 974
 * in case of both basic and extended descriptors are used.
 */
975
static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
976
{
977 978
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
	u32 i = 0;
979

980
	/* Clear the RX descriptors */
981
	for (i = 0; i < DMA_RX_SIZE; i++)
982
		if (priv->extend_desc)
983
			priv->hw->desc->init_rx_desc(&rx_q->dma_erx[i].basic,
984
						     priv->use_riwt, priv->mode,
985
						     (i == DMA_RX_SIZE - 1));
986
		else
987
			priv->hw->desc->init_rx_desc(&rx_q->dma_rx[i],
988
						     priv->use_riwt, priv->mode,
989
						     (i == DMA_RX_SIZE - 1));
990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004
}

/**
 * stmmac_clear_tx_descriptors - clear the descriptors of a TX queue
 * @priv: driver private structure
 * @queue: TX queue index
 * Description: this function is called to clear the TX descriptors
 * in case of both basic and extended descriptors are used.
 */
static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
{
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
	u32 i = 0;

	/* Clear the TX descriptors */
1005
	for (i = 0; i < DMA_TX_SIZE; i++)
1006
		if (priv->extend_desc)
1007
			priv->hw->desc->init_tx_desc(&tx_q->dma_etx[i].basic,
1008
						     priv->mode,
1009
						     (i == DMA_TX_SIZE - 1));
1010
		else
1011
			priv->hw->desc->init_tx_desc(&tx_q->dma_tx[i],
1012
						     priv->mode,
1013
						     (i == DMA_TX_SIZE - 1));
1014 1015
}

1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
/**
 * stmmac_clear_descriptors - clear descriptors
 * @priv: driver private structure
 * Description: this function is called to clear the tx and rx descriptors
 * in case of both basic and extended descriptors are used.
 */
static void stmmac_clear_descriptors(struct stmmac_priv *priv)
{
	u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < rx_queue_cnt; queue++)
		stmmac_clear_rx_descriptors(priv, queue);

	for (queue = 0; queue < tx_queue_cnt; queue++)
		stmmac_clear_tx_descriptors(priv, queue);
}

1035 1036 1037 1038 1039 1040
/**
 * stmmac_init_rx_buffers - init the RX descriptor buffer.
 * @priv: driver private structure
 * @p: descriptor pointer
 * @i: descriptor index
 * @flags: gfp flag.
1041
 * @queue: RX queue index
1042 1043 1044
 * Description: this function is called to allocate a receive buffer, perform
 * the DMA mapping and init the descriptor.
 */
1045
static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
1046
				  int i, gfp_t flags, u32 queue)
1047
{
1048
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1049 1050
	struct sk_buff *skb;

1051
	skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
1052
	if (!skb) {
1053 1054
		netdev_err(priv->dev,
			   "%s: Rx init fails; skb is NULL\n", __func__);
1055
		return -ENOMEM;
1056
	}
1057 1058
	rx_q->rx_skbuff[i] = skb;
	rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
1059 1060
						priv->dma_buf_sz,
						DMA_FROM_DEVICE);
1061
	if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) {
1062
		netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
1063 1064 1065
		dev_kfree_skb_any(skb);
		return -EINVAL;
	}
1066

A
Alexandre TORGUE 已提交
1067
	if (priv->synopsys_id >= DWMAC_CORE_4_00)
1068
		p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
A
Alexandre TORGUE 已提交
1069
	else
1070
		p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
1071

G
Giuseppe CAVALLARO 已提交
1072
	if ((priv->hw->mode->init_desc3) &&
1073
	    (priv->dma_buf_sz == BUF_SIZE_16KiB))
G
Giuseppe CAVALLARO 已提交
1074
		priv->hw->mode->init_desc3(p);
1075 1076 1077 1078

	return 0;
}

1079 1080 1081 1082 1083 1084 1085
/**
 * stmmac_free_rx_buffers - free RX buffers.
 * @priv: driver private structure
 * @queue: RX queue index
 * @i: buffer index
 */
static void stmmac_free_rx_buffers(struct stmmac_priv *priv, u32 queue, int i)
1086
{
1087 1088 1089 1090
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

	if (rx_q->rx_skbuff[i]) {
		dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i],
1091
				 priv->dma_buf_sz, DMA_FROM_DEVICE);
1092
		dev_kfree_skb_any(rx_q->rx_skbuff[i]);
1093
	}
1094
	rx_q->rx_skbuff[i] = NULL;
1095 1096
}

1097
/**
1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
 * stmmac_free_tx_buffers - free RX buffers.
 * @priv: driver private structure
 * @queue: RX queue index
 * @i: buffer index
 */
static void stmmac_free_tx_buffers(struct stmmac_priv *priv, u32 queue, u32 i)
{
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

	if (tx_q->tx_skbuff_dma[i].buf) {
		if (tx_q->tx_skbuff_dma[i].map_as_page)
			dma_unmap_page(priv->device,
				       tx_q->tx_skbuff_dma[i].buf,
				       tx_q->tx_skbuff_dma[i].len,
				       DMA_TO_DEVICE);
		else
			dma_unmap_single(priv->device,
					 tx_q->tx_skbuff_dma[i].buf,
					 tx_q->tx_skbuff_dma[i].len,
					 DMA_TO_DEVICE);
	}

	if (tx_q->tx_skbuff[i]) {
		dev_kfree_skb_any(tx_q->tx_skbuff[i]);
		tx_q->tx_skbuff[i] = NULL;
		tx_q->tx_skbuff_dma[i].buf = 0;
		tx_q->tx_skbuff_dma[i].map_as_page = false;
	}
}

/**
 * init_tx_dma_desc_rings - init the TX descriptor rings
 * @dev: net device structure
 * Description: this function initializes the DMA TX descriptors
 * and allocates the socket buffers. It suppors the chained and ring
 * modes.
 */
static int init_tx_dma_desc_rings(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
	u32 queue;
	int i = 0;

	for (queue = 0; queue < tx_queue_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		netif_dbg(priv, probe, priv->dev,
			  "(%s) dma_tx_phy=0x%08x\n", __func__,
			  (u32)tx_q->dma_tx_phy);

		/* Setup the chained descriptor addresses */
		if (priv->mode == STMMAC_CHAIN_MODE) {
			if (priv->extend_desc)
				priv->hw->mode->init(tx_q->dma_etx,
						     tx_q->dma_tx_phy,
						     DMA_TX_SIZE, 1);
			else
				priv->hw->mode->init(tx_q->dma_tx,
						     tx_q->dma_tx_phy,
						     DMA_TX_SIZE, 0);
		}

		for (i = 0; i < DMA_TX_SIZE; i++) {
			struct dma_desc *p;

			if (priv->extend_desc)
				p = &((tx_q->dma_etx + i)->basic);
			else
				p = tx_q->dma_tx + i;

			if (priv->synopsys_id >= DWMAC_CORE_4_00) {
				p->des0 = 0;
				p->des1 = 0;
				p->des2 = 0;
				p->des3 = 0;
			} else {
				p->des2 = 0;
			}

			tx_q->tx_skbuff_dma[i].buf = 0;
			tx_q->tx_skbuff_dma[i].map_as_page = false;
			tx_q->tx_skbuff_dma[i].len = 0;
			tx_q->tx_skbuff_dma[i].last_segment = false;
			tx_q->tx_skbuff[i] = NULL;
		}

		tx_q->dirty_tx = 0;
		tx_q->cur_tx = 0;
		netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
	}

	return 0;
}

/**
 * init_rx_dma_desc_rings - init the RX descriptor rings
1195
 * @dev: net device structure
1196
 * @flags: gfp flag.
1197 1198
 * Description: this function initializes the DMA RX descriptors
 * and allocates the socket buffers. It suppors the chained and ring
1199
 * modes.
1200
 */
1201
static int init_rx_dma_desc_rings(struct net_device *dev, gfp_t flags)
1202 1203
{
	struct stmmac_priv *priv = netdev_priv(dev);
1204
	u32 rx_count = priv->plat->rx_queues_to_use;
1205
	unsigned int bfsize = 0;
1206
	int ret = -ENOMEM;
1207 1208
	u32 queue;
	int i;
1209

G
Giuseppe CAVALLARO 已提交
1210 1211
	if (priv->hw->mode->set_16kib_bfsize)
		bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
1212

1213
	if (bfsize < BUF_SIZE_16KiB)
1214
		bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
1215

1216 1217
	priv->dma_buf_sz = bfsize;

1218 1219 1220
	/* RX INITIALIZATION */
	netif_dbg(priv, probe, priv->dev,
		  "SKB addresses:\nskb\t\tskb data\tdma data\n");
1221

1222 1223
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1224

1225 1226 1227
		netif_dbg(priv, probe, priv->dev,
			  "(%s) dma_rx_phy=0x%08x\n", __func__,
			  (u32)rx_q->dma_rx_phy);
1228

1229 1230
		for (i = 0; i < DMA_RX_SIZE; i++) {
			struct dma_desc *p;
1231

1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244
			if (priv->extend_desc)
				p = &((rx_q->dma_erx + i)->basic);
			else
				p = rx_q->dma_rx + i;

			ret = stmmac_init_rx_buffers(priv, p, i, flags, queue);
			if (ret)
				goto err_init_rx_buffers;

			netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
				  rx_q->rx_skbuff[i],
				  rx_q->rx_skbuff[i]->data,
				  (unsigned int)rx_q->rx_skbuff_dma[i]);
1245 1246
		}

1247 1248
		rx_q->cur_rx = 0;
		rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
A
Alexandre TORGUE 已提交
1249

1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260
		stmmac_clear_rx_descriptors(priv, queue);

		if (priv->mode == STMMAC_CHAIN_MODE) {
			if (priv->extend_desc)
				priv->hw->mode->init(rx_q->dma_erx,
						     rx_q->dma_rx_phy,
						     DMA_RX_SIZE, 1);
			else
				priv->hw->mode->init(rx_q->dma_rx,
						     rx_q->dma_rx_phy,
						     DMA_RX_SIZE, 0);
A
Alexandre TORGUE 已提交
1261
		}
1262
	}
A
Alexandre TORGUE 已提交
1263

1264 1265 1266 1267 1268 1269 1270 1271 1272 1273
	buf_sz = bfsize;

	return 0;

err_init_rx_buffers:
	while (queue-- >= 0) {
		while (--i >= 0)
			stmmac_free_rx_buffers(priv, queue, i);

		i = DMA_RX_SIZE;
1274
	}
1275

1276 1277
	return ret;
}
1278

1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295
/**
 * init_dma_desc_rings - init the RX/TX descriptor rings
 * @dev: net device structure
 * @flags: gfp flag.
 * Description: this function initializes the DMA RX/TX descriptors
 * and allocates the socket buffers. It suppors the chained and ring
 * modes.
 */
static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret = init_rx_dma_desc_rings(dev, flags);

	if (ret)
		return ret;

	ret = init_tx_dma_desc_rings(dev);
1296

1297 1298
	if (netif_msg_hw(priv))
		stmmac_display_rings(priv);
1299 1300

	return ret;
1301 1302
}

1303
static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
1304 1305 1306
{
	int i;

1307
	for (i = 0; i < DMA_RX_SIZE; i++)
1308
		stmmac_free_rx_buffers(priv, queue, i);
1309 1310
}

1311
static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
1312 1313 1314
{
	int i;

1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
	for (i = 0; i < DMA_TX_SIZE; i++)
		stmmac_free_tx_buffers(priv, queue, i);
}

/**
 * free_rx_dma_desc_resources - free RX DMA resources
 * @priv: driver private structure
 */
static void free_rx_dma_desc_resources(struct stmmac_priv *priv)
{
	u32 rx_count = priv->plat->rx_queues_to_use;
	u32 queue = 0;

	if (!priv->rx_queue)
		return;

	/* Free RX queue resources */
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		if (!rx_q)
			break;

		/* Release the DMA RX socket buffers */
		dma_free_rx_skbufs(priv, queue);

		kfree(rx_q->rx_skbuff);

		kfree(rx_q->rx_skbuff_dma);

		if (!priv->extend_desc)
			dma_free_coherent(priv->device,
					  DMA_RX_SIZE * sizeof(struct dma_desc),
					  rx_q->dma_rx,
					  rx_q->dma_rx_phy);
		else
			dma_free_coherent(priv->device, DMA_RX_SIZE *
					  sizeof(struct dma_extended_desc),
					  rx_q->dma_erx,
					  rx_q->dma_rx_phy);
	}

	kfree(priv->rx_queue);
}

/**
 * free_tx_dma_desc_resources - free TX DMA resources
 * @priv: driver private structure
 */
static void free_tx_dma_desc_resources(struct stmmac_priv *priv)
{
	u32 tx_count = priv->plat->tx_queues_to_use;
	u32 queue = 0;

	if (!priv->tx_queue)
		return;

	/* Free TX queue resources */
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		if (!tx_q)
			break;

		/* Release the DMA TX socket buffers */
		dma_free_tx_skbufs(priv, queue);

		kfree(tx_q->tx_skbuff);

		kfree(tx_q->tx_skbuff_dma);

		if (!priv->extend_desc)
			dma_free_coherent(priv->device,
					  DMA_TX_SIZE * sizeof(struct dma_desc),
					  tx_q->dma_tx,
					  tx_q->dma_tx_phy);
		else
			dma_free_coherent(priv->device, DMA_TX_SIZE *
					  sizeof(struct dma_extended_desc),
					  tx_q->dma_etx,
					  tx_q->dma_tx_phy);
	}

	kfree(priv->tx_queue);
}
1400

1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
/**
 * free_dma_desc_resources - free All DMA resources
 * @priv: driver private structure
 */
static void free_dma_desc_resources(struct stmmac_priv *priv)
{
	free_rx_dma_desc_resources(priv);
	free_tx_dma_desc_resources(priv);
}

/**
 * alloc_rx_dma_desc_resources - alloc RX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for RX paths. It pre-allocates the
 * RX socket buffer in order to allow zero-copy mechanism.
 */
static int alloc_rx_dma_desc_resources(struct stmmac_priv *priv)
{
	u32 rx_count = priv->plat->rx_queues_to_use;
	int ret = -ENOMEM;
	u32 queue = 0;

	/* Allocate RX queues array */
	priv->rx_queue = kmalloc_array(rx_count,
				       sizeof(struct stmmac_rx_queue),
				       GFP_KERNEL);
	if (!priv->rx_queue) {
		kfree(priv->rx_queue);
		return -ENOMEM;
	}

	/* RX queues buffers and DMA */
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		rx_q->queue_index = queue;
		rx_q->priv_data = priv;

		rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE,
							sizeof(dma_addr_t),
							GFP_KERNEL);
		if (!rx_q->rx_skbuff_dma)
			goto err_dma_buffers;

		rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE,
						    sizeof(struct sk_buff *),
						    GFP_KERNEL);
		if (!rx_q->rx_skbuff)
			goto err_dma_buffers;

		if (priv->extend_desc) {
			rx_q->dma_erx =	dma_zalloc_coherent(priv->device,
			(DMA_RX_SIZE * sizeof(struct dma_extended_desc)),
			&rx_q->dma_rx_phy, GFP_KERNEL);

			if (!rx_q->dma_erx)
				goto err_dma_buffers;
		} else {
			rx_q->dma_rx = dma_zalloc_coherent(priv->device,
			(DMA_RX_SIZE * sizeof(struct dma_desc)),
			&rx_q->dma_rx_phy, GFP_KERNEL);

			if (!rx_q->dma_rx)
				goto err_dma_buffers;
1466 1467
		}
	}
1468 1469 1470 1471 1472 1473 1474

	return 0;

err_dma_buffers:
	free_rx_dma_desc_resources(priv);

	return ret;
1475 1476
}

1477
/**
1478
 * alloc_tx_dma_desc_resources - alloc TX resources.
1479 1480
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
1481
 * this function allocates the resources for TX paths.
1482
 */
1483
static int alloc_tx_dma_desc_resources(struct stmmac_priv *priv)
1484
{
1485
	u32 tx_count = priv->plat->tx_queues_to_use;
1486
	int ret = -ENOMEM;
1487
	u32 queue = 0;
1488

1489 1490 1491 1492 1493
	/* Allocate TX queues array */
	priv->tx_queue = kmalloc_array(tx_count,
				       sizeof(struct stmmac_tx_queue),
				       GFP_KERNEL);
	if (!priv->tx_queue)
1494 1495
		return -ENOMEM;

1496 1497 1498 1499 1500 1501
	/* TX queues buffers and DMA */
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		tx_q->queue_index = queue;
		tx_q->priv_data = priv;
1502

1503 1504 1505 1506 1507 1508 1509 1510 1511
		tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
					  sizeof(struct stmmac_tx_info),
					  GFP_KERNEL);

		if (!tx_q->tx_skbuff_dma)
			goto err_dma_buffers;

		tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE,
						    sizeof(struct sk_buff *),
1512
						    GFP_KERNEL);
1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531
		if (!tx_q->tx_skbuff)
			goto err_dma_buffers;

		if (priv->extend_desc) {
			tx_q->dma_etx =
			dma_zalloc_coherent(priv->device,
			(DMA_TX_SIZE * sizeof(struct dma_extended_desc)),
			&tx_q->dma_tx_phy, GFP_KERNEL);

			if (!tx_q->dma_etx)
				goto err_dma_buffers;
		} else {
			tx_q->dma_tx =
			dma_zalloc_coherent(priv->device,
			(DMA_TX_SIZE * sizeof(struct dma_desc)),
			&tx_q->dma_tx_phy, GFP_KERNEL);

			if (!tx_q->dma_tx)
				goto err_dma_buffers;
1532 1533 1534 1535 1536
		}
	}

	return 0;

1537 1538 1539
err_dma_buffers:
	free_tx_dma_desc_resources(priv);

1540 1541 1542
	return ret;
}

1543 1544 1545 1546 1547 1548 1549 1550 1551
/**
 * alloc_dma_desc_resources - alloc TX/RX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
static int alloc_dma_desc_resources(struct stmmac_priv *priv)
1552
{
1553 1554 1555 1556 1557 1558 1559 1560 1561
	int ret = 0;

	ret = alloc_tx_dma_desc_resources(priv);
	if (ret)
		return ret;

	ret = alloc_rx_dma_desc_resources(priv);

	return ret;
1562 1563
}

J
jpinto 已提交
1564 1565 1566 1567 1568 1569 1570
/**
 *  stmmac_mac_enable_rx_queues - Enable MAC rx queues
 *  @priv: driver private structure
 *  Description: It is used for enabling the rx queues in the MAC
 */
static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
{
1571 1572 1573
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	int queue;
	u8 mode;
J
jpinto 已提交
1574

1575 1576 1577 1578
	for (queue = 0; queue < rx_queues_count; queue++) {
		mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
		priv->hw->mac->rx_queue_enable(priv->hw, mode, queue);
	}
J
jpinto 已提交
1579 1580
}

1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670
/**
 * stmmac_start_rx_dma - start RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This starts a RX DMA channel
 */
static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
	priv->hw->dma->start_rx(priv->ioaddr, chan);
}

/**
 * stmmac_start_tx_dma - start TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This starts a TX DMA channel
 */
static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
	priv->hw->dma->start_tx(priv->ioaddr, chan);
}

/**
 * stmmac_stop_rx_dma - stop RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This stops a RX DMA channel
 */
static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
	priv->hw->dma->stop_rx(priv->ioaddr, chan);
}

/**
 * stmmac_stop_tx_dma - stop TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This stops a TX DMA channel
 */
static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
	priv->hw->dma->stop_tx(priv->ioaddr, chan);
}

/**
 * stmmac_start_all_dma - start all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This starts all the RX and TX DMA channels
 */
static void stmmac_start_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_start_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_start_tx_dma(priv, chan);
}

/**
 * stmmac_stop_all_dma - stop all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This stops the RX and TX DMA channels
 */
static void stmmac_stop_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_stop_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_stop_tx_dma(priv, chan);
}

1671 1672
/**
 *  stmmac_dma_operation_mode - HW DMA operation mode
1673
 *  @priv: driver private structure
1674 1675
 *  Description: it is used for configuring the DMA operation mode register in
 *  order to program the tx/rx DMA thresholds or Store-And-Forward mode.
1676 1677 1678
 */
static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
{
1679 1680
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
1681
	int rxfifosz = priv->plat->rx_fifo_size;
1682 1683 1684
	u32 txmode = 0;
	u32 rxmode = 0;
	u32 chan = 0;
1685

1686 1687 1688
	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;

1689 1690 1691 1692
	if (priv->plat->force_thresh_dma_mode) {
		txmode = tc;
		rxmode = tc;
	} else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
1693 1694 1695
		/*
		 * In case of GMAC, SF mode can be enabled
		 * to perform the TX COE in HW. This depends on:
1696 1697 1698 1699
		 * 1) TX COE if actually supported
		 * 2) There is no bugged Jumbo frame support
		 *    that needs to not insert csum in the TDES.
		 */
1700 1701
		txmode = SF_DMA_MODE;
		rxmode = SF_DMA_MODE;
1702
		priv->xstats.threshold = SF_DMA_MODE;
1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717
	} else {
		txmode = tc;
		rxmode = SF_DMA_MODE;
	}

	/* configure all channels */
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		for (chan = 0; chan < rx_channels_count; chan++)
			priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
						   rxfifosz);

		for (chan = 0; chan < tx_channels_count; chan++)
			priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan);
	} else {
		priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
1718
					rxfifosz);
1719
	}
1720 1721 1722
}

/**
1723
 * stmmac_tx_clean - to manage the transmission completion
1724
 * @priv: driver private structure
1725
 * @queue: TX queue index
1726
 * Description: it reclaims the transmit resources after transmission completes.
1727
 */
1728
static void stmmac_tx_clean(struct stmmac_priv *priv, u32 queue)
1729
{
1730
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
B
Beniamino Galvani 已提交
1731
	unsigned int bytes_compl = 0, pkts_compl = 0;
1732
	unsigned int entry = tx_q->dirty_tx;
1733

1734
	netif_tx_lock(priv->dev);
1735

1736 1737
	priv->xstats.tx_clean++;

1738 1739
	while (entry != tx_q->cur_tx) {
		struct sk_buff *skb = tx_q->tx_skbuff[entry];
1740
		struct dma_desc *p;
1741
		int status;
1742 1743

		if (priv->extend_desc)
1744
			p = (struct dma_desc *)(tx_q->dma_etx + entry);
1745
		else
1746
			p = tx_q->dma_tx + entry;
1747

1748
		status = priv->hw->desc->tx_status(&priv->dev->stats,
G
Giuseppe CAVALLARO 已提交
1749 1750
						      &priv->xstats, p,
						      priv->ioaddr);
1751 1752 1753 1754 1755 1756 1757 1758 1759 1760
		/* Check if the descriptor is owned by the DMA */
		if (unlikely(status & tx_dma_own))
			break;

		/* Just consider the last segment and ...*/
		if (likely(!(status & tx_not_ls))) {
			/* ... verify the status error condition */
			if (unlikely(status & tx_err)) {
				priv->dev->stats.tx_errors++;
			} else {
1761 1762
				priv->dev->stats.tx_packets++;
				priv->xstats.tx_pkt_n++;
1763
			}
1764
			stmmac_get_tx_hwtstamp(priv, p, skb);
1765 1766
		}

1767 1768
		if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
			if (tx_q->tx_skbuff_dma[entry].map_as_page)
G
Giuseppe CAVALLARO 已提交
1769
				dma_unmap_page(priv->device,
1770 1771
					       tx_q->tx_skbuff_dma[entry].buf,
					       tx_q->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1772 1773 1774
					       DMA_TO_DEVICE);
			else
				dma_unmap_single(priv->device,
1775 1776
						 tx_q->tx_skbuff_dma[entry].buf,
						 tx_q->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1777
						 DMA_TO_DEVICE);
1778 1779 1780
			tx_q->tx_skbuff_dma[entry].buf = 0;
			tx_q->tx_skbuff_dma[entry].len = 0;
			tx_q->tx_skbuff_dma[entry].map_as_page = false;
1781
		}
A
Alexandre TORGUE 已提交
1782 1783

		if (priv->hw->mode->clean_desc3)
1784
			priv->hw->mode->clean_desc3(tx_q, p);
A
Alexandre TORGUE 已提交
1785

1786 1787
		tx_q->tx_skbuff_dma[entry].last_segment = false;
		tx_q->tx_skbuff_dma[entry].is_jumbo = false;
1788 1789

		if (likely(skb != NULL)) {
B
Beniamino Galvani 已提交
1790 1791
			pkts_compl++;
			bytes_compl += skb->len;
1792
			dev_consume_skb_any(skb);
1793
			tx_q->tx_skbuff[entry] = NULL;
1794 1795
		}

1796
		priv->hw->desc->release_tx_desc(p, priv->mode);
1797

1798
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
1799
	}
1800
	tx_q->dirty_tx = entry;
B
Beniamino Galvani 已提交
1801

1802 1803
	netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
				  pkts_compl, bytes_compl);
B
Beniamino Galvani 已提交
1804

1805 1806 1807
	if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
							       queue))) &&
	    stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) {
1808 1809
		netif_dbg(priv, tx_done, priv->dev,
			  "%s: restart transmit\n", __func__);
1810
		netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
1811
	}
1812 1813 1814

	if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
		stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
1815
		mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
1816
	}
1817
	netif_tx_unlock(priv->dev);
1818 1819
}

1820
static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv, u32 chan)
1821
{
1822
	priv->hw->dma->enable_dma_irq(priv->ioaddr, chan);
1823 1824
}

1825
static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv, u32 chan)
1826
{
1827
	priv->hw->dma->disable_dma_irq(priv->ioaddr, chan);
1828 1829 1830
}

/**
1831
 * stmmac_tx_err - to manage the tx error
1832
 * @priv: driver private structure
1833
 * @queue: queue index
1834
 * Description: it cleans the descriptors and restarts the transmission
1835
 * in case of transmission errors.
1836
 */
1837
static void stmmac_tx_err(struct stmmac_priv *priv, u32 queue)
1838
{
1839 1840
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
	u32 chan = queue;
1841
	int i;
1842 1843

	netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
1844

1845
	stmmac_stop_tx_dma(priv, chan);
1846
	dma_free_tx_skbufs(priv, queue);
1847
	for (i = 0; i < DMA_TX_SIZE; i++)
1848
		if (priv->extend_desc)
1849
			priv->hw->desc->init_tx_desc(&tx_q->dma_etx[i].basic,
1850
						     priv->mode,
1851
						     (i == DMA_TX_SIZE - 1));
1852
		else
1853
			priv->hw->desc->init_tx_desc(&tx_q->dma_tx[i],
1854
						     priv->mode,
1855
						     (i == DMA_TX_SIZE - 1));
1856 1857 1858
	tx_q->dirty_tx = 0;
	tx_q->cur_tx = 0;
	netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
1859
	stmmac_start_tx_dma(priv, chan);
1860 1861

	priv->dev->stats.tx_errors++;
1862
	netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
1863 1864
}

1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892
/**
 *  stmmac_set_dma_operation_mode - Set DMA operation mode by channel
 *  @priv: driver private structure
 *  @txmode: TX operating mode
 *  @rxmode: RX operating mode
 *  @chan: channel index
 *  Description: it is used for configuring of the DMA operation mode in
 *  runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
 *  mode.
 */
static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
					  u32 rxmode, u32 chan)
{
	int rxfifosz = priv->plat->rx_fifo_size;

	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;

	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
					   rxfifosz);
		priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan);
	} else {
		priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
					rxfifosz);
	}
}

1893
/**
1894
 * stmmac_dma_interrupt - DMA ISR
1895 1896
 * @priv: driver private structure
 * Description: this is the DMA ISR. It is called by the main ISR.
1897 1898
 * It calls the dwmac dma routine and schedule poll method in case of some
 * work can be done.
1899
 */
1900 1901
static void stmmac_dma_interrupt(struct stmmac_priv *priv)
{
1902
	u32 tx_channel_count = priv->plat->tx_queues_to_use;
1903
	int status;
1904 1905 1906
	u32 chan;

	for (chan = 0; chan < tx_channel_count; chan++) {
1907 1908
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[chan];

1909 1910 1911
		status = priv->hw->dma->dma_interrupt(priv->ioaddr,
						      &priv->xstats, chan);
		if (likely((status & handle_rx)) || (status & handle_tx)) {
1912
			if (likely(napi_schedule_prep(&rx_q->napi))) {
1913
				stmmac_disable_dma_irq(priv, chan);
1914
				__napi_schedule(&rx_q->napi);
1915
			}
1916
		}
1917

1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936
		if (unlikely(status & tx_hard_error_bump_tc)) {
			/* Try to bump up the dma threshold on this failure */
			if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
			    (tc <= 256)) {
				tc += 64;
				if (priv->plat->force_thresh_dma_mode)
					stmmac_set_dma_operation_mode(priv,
								      tc,
								      tc,
								      chan);
				else
					stmmac_set_dma_operation_mode(priv,
								    tc,
								    SF_DMA_MODE,
								    chan);
				priv->xstats.threshold = tc;
			}
		} else if (unlikely(status == tx_hard_error)) {
			stmmac_tx_err(priv, chan);
1937
		}
1938
	}
1939 1940
}

1941 1942 1943 1944 1945
/**
 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
 * @priv: driver private structure
 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
 */
1946 1947 1948
static void stmmac_mmc_setup(struct stmmac_priv *priv)
{
	unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
1949
			    MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
1950

1951 1952
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
A
Alexandre TORGUE 已提交
1953
		priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
1954 1955
	} else {
		priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
A
Alexandre TORGUE 已提交
1956
		priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
1957
	}
1958 1959

	dwmac_mmc_intr_all_mask(priv->mmcaddr);
G
Giuseppe CAVALLARO 已提交
1960 1961

	if (priv->dma_cap.rmon) {
1962
		dwmac_mmc_ctrl(priv->mmcaddr, mode);
G
Giuseppe CAVALLARO 已提交
1963 1964
		memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
	} else
1965
		netdev_info(priv->dev, "No MAC Management Counters available\n");
1966 1967
}

1968
/**
1969
 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
1970 1971
 * @priv: driver private structure
 * Description: select the Enhanced/Alternate or Normal descriptors.
1972 1973
 * In case of Enhanced/Alternate, it checks if the extended descriptors are
 * supported by the HW capability register.
1974
 */
1975 1976 1977
static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
{
	if (priv->plat->enh_desc) {
1978
		dev_info(priv->device, "Enhanced/Alternate descriptors\n");
1979 1980 1981

		/* GMAC older than 3.50 has no extended descriptors */
		if (priv->synopsys_id >= DWMAC_CORE_3_50) {
1982
			dev_info(priv->device, "Enabled extended descriptors\n");
1983 1984
			priv->extend_desc = 1;
		} else
1985
			dev_warn(priv->device, "Extended descriptors not supported\n");
1986

1987 1988
		priv->hw->desc = &enh_desc_ops;
	} else {
1989
		dev_info(priv->device, "Normal descriptors\n");
1990 1991 1992 1993 1994
		priv->hw->desc = &ndesc_ops;
	}
}

/**
1995
 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
1996
 * @priv: driver private structure
1997 1998 1999 2000 2001
 * Description:
 *  new GMAC chip generations have a new register to indicate the
 *  presence of the optional feature/functions.
 *  This can be also used to override the value passed through the
 *  platform and necessary for old MAC10/100 and GMAC chips.
2002 2003 2004
 */
static int stmmac_get_hw_features(struct stmmac_priv *priv)
{
2005
	u32 ret = 0;
2006

2007
	if (priv->hw->dma->get_hw_feature) {
2008 2009 2010
		priv->hw->dma->get_hw_feature(priv->ioaddr,
					      &priv->dma_cap);
		ret = 1;
2011
	}
2012

2013
	return ret;
2014 2015
}

2016
/**
2017
 * stmmac_check_ether_addr - check if the MAC addr is valid
2018 2019 2020 2021 2022
 * @priv: driver private structure
 * Description:
 * it is to verify if the MAC address is valid, in case of failures it
 * generates a random MAC address
 */
2023 2024 2025
static void stmmac_check_ether_addr(struct stmmac_priv *priv)
{
	if (!is_valid_ether_addr(priv->dev->dev_addr)) {
2026
		priv->hw->mac->get_umac_addr(priv->hw,
2027
					     priv->dev->dev_addr, 0);
G
Giuseppe CAVALLARO 已提交
2028
		if (!is_valid_ether_addr(priv->dev->dev_addr))
2029
			eth_hw_addr_random(priv->dev);
2030 2031
		netdev_info(priv->dev, "device MAC address %pM\n",
			    priv->dev->dev_addr);
2032 2033 2034
	}
}

2035
/**
2036
 * stmmac_init_dma_engine - DMA init.
2037 2038 2039 2040 2041 2042
 * @priv: driver private structure
 * Description:
 * It inits the DMA invoking the specific MAC/GMAC callback.
 * Some DMA parameters can be passed from the platform;
 * in case of these are not passed a default is kept for the MAC or GMAC.
 */
2043 2044
static int stmmac_init_dma_engine(struct stmmac_priv *priv)
{
2045 2046
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
2047 2048
	struct stmmac_rx_queue *rx_q;
	struct stmmac_tx_queue *tx_q;
2049 2050 2051
	u32 dummy_dma_rx_phy = 0;
	u32 dummy_dma_tx_phy = 0;
	u32 chan = 0;
2052
	int atds = 0;
2053
	int ret = 0;
2054

2055 2056
	if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
		dev_err(priv->device, "Invalid DMA configuration\n");
2057
		return -EINVAL;
2058 2059
	}

2060 2061 2062
	if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
		atds = 1;

2063 2064 2065 2066 2067 2068
	ret = priv->hw->dma->reset(priv->ioaddr);
	if (ret) {
		dev_err(priv->device, "Failed to reset the dma\n");
		return ret;
	}

A
Alexandre TORGUE 已提交
2069
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
2070 2071 2072 2073 2074 2075
		/* DMA Configuration */
		priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
				    dummy_dma_tx_phy, dummy_dma_rx_phy, atds);

		/* DMA RX Channel Configuration */
		for (chan = 0; chan < rx_channels_count; chan++) {
2076 2077
			rx_q = &priv->rx_queue[chan];

2078 2079
			priv->hw->dma->init_rx_chan(priv->ioaddr,
						    priv->plat->dma_cfg,
2080
						    rx_q->dma_rx_phy, chan);
2081

2082
			rx_q->rx_tail_addr = rx_q->dma_rx_phy +
2083 2084
				    (DMA_RX_SIZE * sizeof(struct dma_desc));
			priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
2085
						       rx_q->rx_tail_addr,
2086 2087 2088 2089 2090
						       chan);
		}

		/* DMA TX Channel Configuration */
		for (chan = 0; chan < tx_channels_count; chan++) {
2091 2092
			tx_q = &priv->tx_queue[chan];

2093
			priv->hw->dma->init_chan(priv->ioaddr,
2094 2095
						 priv->plat->dma_cfg,
						 chan);
2096 2097 2098

			priv->hw->dma->init_tx_chan(priv->ioaddr,
						    priv->plat->dma_cfg,
2099
						    tx_q->dma_tx_phy, chan);
2100

2101
			tx_q->tx_tail_addr = tx_q->dma_tx_phy +
2102 2103
				    (DMA_TX_SIZE * sizeof(struct dma_desc));
			priv->hw->dma->set_tx_tail_ptr(priv->ioaddr,
2104
						       tx_q->tx_tail_addr,
2105 2106 2107
						       chan);
		}
	} else {
2108 2109 2110
		rx_q = &priv->rx_queue[chan];
		tx_q = &priv->tx_queue[chan];

2111
		priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
2112
				    tx_q->dma_tx_phy, rx_q->dma_rx_phy, atds);
A
Alexandre TORGUE 已提交
2113 2114 2115
	}

	if (priv->plat->axi && priv->hw->dma->axi)
2116 2117
		priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);

2118
	return ret;
2119 2120
}

2121
/**
2122
 * stmmac_tx_timer - mitigation sw timer for tx.
2123 2124 2125 2126 2127 2128 2129
 * @data: data pointer
 * Description:
 * This is the timer handler to directly invoke the stmmac_tx_clean.
 */
static void stmmac_tx_timer(unsigned long data)
{
	struct stmmac_priv *priv = (struct stmmac_priv *)data;
2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 queue;

	/* let's scan all the tx queues */
	for (queue = 0; queue < tx_queues_count; queue++)
		stmmac_tx_clean(priv, queue);
}

/**
 * stmmac_stop_all_queues - Stop all queues
 * @priv: driver private structure
 */
static void stmmac_stop_all_queues(struct stmmac_priv *priv)
{
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < tx_queues_cnt; queue++)
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
}

/**
 * stmmac_start_all_queues - Start all queues
 * @priv: driver private structure
 */
static void stmmac_start_all_queues(struct stmmac_priv *priv)
{
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 queue;
2159

2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193
	for (queue = 0; queue < tx_queues_cnt; queue++)
		netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue));
}

/**
 * stmmac_disable_all_queues - Disable all queues
 * @priv: driver private structure
 */
static void stmmac_disable_all_queues(struct stmmac_priv *priv)
{
	u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < rx_queues_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		napi_disable(&rx_q->napi);
	}
}

/**
 * stmmac_enable_all_queues - Enable all queues
 * @priv: driver private structure
 */
static void stmmac_enable_all_queues(struct stmmac_priv *priv)
{
	u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < rx_queues_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		napi_enable(&rx_q->napi);
	}
2194 2195 2196
}

/**
2197
 * stmmac_init_tx_coalesce - init tx mitigation options.
2198
 * @priv: driver private structure
2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214
 * Description:
 * This inits the transmit coalesce parameters: i.e. timer rate,
 * timer handler and default threshold used for enabling the
 * interrupt on completion bit.
 */
static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
{
	priv->tx_coal_frames = STMMAC_TX_FRAMES;
	priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
	init_timer(&priv->txtimer);
	priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
	priv->txtimer.data = (unsigned long)priv;
	priv->txtimer.function = stmmac_tx_timer;
	add_timer(&priv->txtimer);
}

2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235
static void stmmac_set_rings_length(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan;

	/* set TX ring length */
	if (priv->hw->dma->set_tx_ring_len) {
		for (chan = 0; chan < tx_channels_count; chan++)
			priv->hw->dma->set_tx_ring_len(priv->ioaddr,
						       (DMA_TX_SIZE - 1), chan);
	}

	/* set RX ring length */
	if (priv->hw->dma->set_rx_ring_len) {
		for (chan = 0; chan < rx_channels_count; chan++)
			priv->hw->dma->set_rx_ring_len(priv->ioaddr,
						       (DMA_RX_SIZE - 1), chan);
	}
}

2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252
/**
 *  stmmac_set_tx_queue_weight - Set TX queue weight
 *  @priv: driver private structure
 *  Description: It is used for setting TX queues weight
 */
static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 weight;
	u32 queue;

	for (queue = 0; queue < tx_queues_count; queue++) {
		weight = priv->plat->tx_queues_cfg[queue].weight;
		priv->hw->mac->set_mtl_tx_queue_weight(priv->hw, weight, queue);
	}
}

2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277
/**
 *  stmmac_configure_cbs - Configure CBS in TX queue
 *  @priv: driver private structure
 *  Description: It is used for configuring CBS in AVB TX queues
 */
static void stmmac_configure_cbs(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 mode_to_use;
	u32 queue;

	for (queue = 0; queue < tx_queues_count; queue++) {
		mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
		if (mode_to_use == MTL_QUEUE_DCB)
			continue;

		priv->hw->mac->config_cbs(priv->hw,
				priv->plat->tx_queues_cfg[queue].send_slope,
				priv->plat->tx_queues_cfg[queue].idle_slope,
				priv->plat->tx_queues_cfg[queue].high_credit,
				priv->plat->tx_queues_cfg[queue].low_credit,
				queue);
	}
}

2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294
/**
 *  stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
 *  @priv: driver private structure
 *  Description: It is used for mapping RX queues to RX dma channels
 */
static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u32 chan;

	for (queue = 0; queue < rx_queues_count; queue++) {
		chan = priv->plat->rx_queues_cfg[queue].chan;
		priv->hw->mac->map_mtl_to_dma(priv->hw, queue, chan);
	}
}

2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334
/**
 *  stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
 *  @priv: driver private structure
 *  Description: It is used for configuring the RX Queue Priority
 */
static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u32 prio;

	for (queue = 0; queue < rx_queues_count; queue++) {
		if (!priv->plat->rx_queues_cfg[queue].use_prio)
			continue;

		prio = priv->plat->rx_queues_cfg[queue].prio;
		priv->hw->mac->rx_queue_prio(priv->hw, prio, queue);
	}
}

/**
 *  stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
 *  @priv: driver private structure
 *  Description: It is used for configuring the TX Queue Priority
 */
static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 queue;
	u32 prio;

	for (queue = 0; queue < tx_queues_count; queue++) {
		if (!priv->plat->tx_queues_cfg[queue].use_prio)
			continue;

		prio = priv->plat->tx_queues_cfg[queue].prio;
		priv->hw->mac->tx_queue_prio(priv->hw, prio, queue);
	}
}

2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355
/**
 *  stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
 *  @priv: driver private structure
 *  Description: It is used for configuring the RX queue routing
 */
static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u8 packet;

	for (queue = 0; queue < rx_queues_count; queue++) {
		/* no specific packet type routing specified for the queue */
		if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
			continue;

		packet = priv->plat->rx_queues_cfg[queue].pkt_route;
		priv->hw->mac->rx_queue_prio(priv->hw, packet, queue);
	}
}

2356 2357 2358 2359 2360 2361 2362 2363 2364 2365
/**
 *  stmmac_mtl_configuration - Configure MTL
 *  @priv: driver private structure
 *  Description: It is used for configurring MTL
 */
static void stmmac_mtl_configuration(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 tx_queues_count = priv->plat->tx_queues_to_use;

2366 2367 2368
	if (tx_queues_count > 1 && priv->hw->mac->set_mtl_tx_queue_weight)
		stmmac_set_tx_queue_weight(priv);

2369 2370 2371 2372 2373 2374 2375 2376 2377 2378
	/* Configure MTL RX algorithms */
	if (rx_queues_count > 1 && priv->hw->mac->prog_mtl_rx_algorithms)
		priv->hw->mac->prog_mtl_rx_algorithms(priv->hw,
						priv->plat->rx_sched_algorithm);

	/* Configure MTL TX algorithms */
	if (tx_queues_count > 1 && priv->hw->mac->prog_mtl_tx_algorithms)
		priv->hw->mac->prog_mtl_tx_algorithms(priv->hw,
						priv->plat->tx_sched_algorithm);

2379 2380 2381 2382
	/* Configure CBS in AVB TX queues */
	if (tx_queues_count > 1 && priv->hw->mac->config_cbs)
		stmmac_configure_cbs(priv);

2383 2384 2385 2386
	/* Map RX MTL to DMA channels */
	if (rx_queues_count > 1 && priv->hw->mac->map_mtl_to_dma)
		stmmac_rx_queue_dma_chan_map(priv);

2387 2388 2389
	/* Enable MAC RX Queues */
	if (rx_queues_count > 1 && priv->hw->mac->rx_queue_enable)
		stmmac_mac_enable_rx_queues(priv);
2390 2391 2392

	/* Set the HW DMA mode and the COE */
	stmmac_dma_operation_mode(priv);
2393 2394 2395 2396 2397 2398 2399 2400

	/* Set RX priorities */
	if (rx_queues_count > 1 && priv->hw->mac->rx_queue_prio)
		stmmac_mac_config_rx_queues_prio(priv);

	/* Set TX priorities */
	if (tx_queues_count > 1 && priv->hw->mac->tx_queue_prio)
		stmmac_mac_config_tx_queues_prio(priv);
2401 2402 2403 2404

	/* Set RX routing */
	if (rx_queues_count > 1 && priv->hw->mac->rx_queue_routing)
		stmmac_mac_config_rx_queues_routing(priv);
2405 2406
}

2407
/**
2408
 * stmmac_hw_setup - setup mac in a usable state.
2409 2410
 *  @dev : pointer to the device structure.
 *  Description:
2411 2412 2413 2414
 *  this is the main function to setup the HW in a usable state because the
 *  dma engine is reset, the core registers are configured (e.g. AXI,
 *  Checksum features, timers). The DMA is ready to start receiving and
 *  transmitting.
2415 2416 2417 2418
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
2419
static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
2420 2421
{
	struct stmmac_priv *priv = netdev_priv(dev);
2422
	u32 rx_cnt = priv->plat->rx_queues_to_use;
2423 2424
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 chan;
2425 2426 2427 2428 2429
	int ret;

	/* DMA initialization and SW reset */
	ret = stmmac_init_dma_engine(priv);
	if (ret < 0) {
2430 2431
		netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
			   __func__);
2432 2433 2434 2435
		return ret;
	}

	/* Copy the MAC addr into the HW  */
2436
	priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
2437

2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450
	/* PS and related bits will be programmed according to the speed */
	if (priv->hw->pcs) {
		int speed = priv->plat->mac_port_sel_speed;

		if ((speed == SPEED_10) || (speed == SPEED_100) ||
		    (speed == SPEED_1000)) {
			priv->hw->ps = speed;
		} else {
			dev_warn(priv->device, "invalid port speed\n");
			priv->hw->ps = 0;
		}
	}

2451
	/* Initialize the MAC Core */
2452
	priv->hw->mac->core_init(priv->hw, dev->mtu);
2453

2454 2455 2456
	/* Initialize MTL*/
	if (priv->synopsys_id >= DWMAC_CORE_4_00)
		stmmac_mtl_configuration(priv);
J
jpinto 已提交
2457

2458 2459
	ret = priv->hw->mac->rx_ipc(priv->hw);
	if (!ret) {
2460
		netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
2461
		priv->plat->rx_coe = STMMAC_RX_COE_NONE;
2462
		priv->hw->rx_csum = 0;
2463 2464
	}

2465
	/* Enable the MAC Rx/Tx */
A
Alexandre TORGUE 已提交
2466 2467 2468 2469
	if (priv->synopsys_id >= DWMAC_CORE_4_00)
		stmmac_dwmac4_set_mac(priv->ioaddr, true);
	else
		stmmac_set_mac(priv->ioaddr, true);
2470 2471 2472

	stmmac_mmc_setup(priv);

2473
	if (init_ptp) {
2474 2475 2476 2477
		ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
		if (ret < 0)
			netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);

2478
		ret = stmmac_init_ptp(priv);
2479 2480 2481 2482
		if (ret == -EOPNOTSUPP)
			netdev_warn(priv->dev, "PTP not supported by HW\n");
		else if (ret)
			netdev_warn(priv->dev, "PTP init failed\n");
2483
	}
2484

2485
#ifdef CONFIG_DEBUG_FS
2486 2487
	ret = stmmac_init_fs(dev);
	if (ret < 0)
2488 2489
		netdev_warn(priv->dev, "%s: failed debugFS registration\n",
			    __func__);
2490 2491
#endif
	/* Start the ball rolling... */
2492
	stmmac_start_all_dma(priv);
2493 2494 2495 2496 2497

	priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;

	if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
		priv->rx_riwt = MAX_DMA_RIWT;
2498
		priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT, rx_cnt);
2499 2500
	}

2501
	if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane)
2502
		priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0);
2503

2504 2505 2506
	/* set TX and RX rings length */
	stmmac_set_rings_length(priv);

A
Alexandre TORGUE 已提交
2507
	/* Enable TSO */
2508 2509 2510 2511
	if (priv->tso) {
		for (chan = 0; chan < tx_cnt; chan++)
			priv->hw->dma->enable_tso(priv->ioaddr, 1, chan);
	}
A
Alexandre TORGUE 已提交
2512

2513 2514 2515
	return 0;
}

2516 2517 2518 2519 2520 2521 2522
static void stmmac_hw_teardown(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

	clk_disable_unprepare(priv->plat->clk_ptp_ref);
}

2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536
/**
 *  stmmac_open - open entry point of the driver
 *  @dev : pointer to the device structure.
 *  Description:
 *  This function is the open entry point of the driver.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_open(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

2537 2538
	stmmac_check_ether_addr(priv);

2539 2540 2541
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI) {
2542 2543
		ret = stmmac_init_phy(dev);
		if (ret) {
2544 2545 2546
			netdev_err(priv->dev,
				   "%s: Cannot attach to PHY (error: %d)\n",
				   __func__, ret);
2547
			return ret;
2548
		}
2549
	}
2550

2551 2552 2553 2554
	/* Extra statistics */
	memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
	priv->xstats.threshold = tc;

2555
	priv->rx_copybreak = STMMAC_RX_COPYBREAK;
2556

2557
	ret = stmmac_hw_setup(dev, true);
2558
	if (ret < 0) {
2559
		netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
2560
		goto init_error;
2561 2562
	}

2563 2564
	stmmac_init_tx_coalesce(priv);

2565 2566
	if (dev->phydev)
		phy_start(dev->phydev);
2567

2568 2569
	/* Request the IRQ lines */
	ret = request_irq(dev->irq, stmmac_interrupt,
G
Giuseppe CAVALLARO 已提交
2570
			  IRQF_SHARED, dev->name, dev);
2571
	if (unlikely(ret < 0)) {
2572 2573 2574
		netdev_err(priv->dev,
			   "%s: ERROR: allocating the IRQ %d (error: %d)\n",
			   __func__, dev->irq, ret);
2575
		goto irq_error;
2576 2577
	}

2578 2579 2580 2581 2582
	/* Request the Wake IRQ in case of another line is used for WoL */
	if (priv->wol_irq != dev->irq) {
		ret = request_irq(priv->wol_irq, stmmac_interrupt,
				  IRQF_SHARED, dev->name, dev);
		if (unlikely(ret < 0)) {
2583 2584 2585
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
				   __func__, priv->wol_irq, ret);
2586
			goto wolirq_error;
2587 2588 2589
		}
	}

2590
	/* Request the IRQ lines */
2591
	if (priv->lpi_irq > 0) {
2592 2593 2594
		ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
				  dev->name, dev);
		if (unlikely(ret < 0)) {
2595 2596 2597
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
				   __func__, priv->lpi_irq, ret);
2598
			goto lpiirq_error;
2599 2600 2601
		}
	}

2602 2603
	stmmac_enable_all_queues(priv);
	stmmac_start_all_queues(priv);
2604

2605
	return 0;
2606

2607
lpiirq_error:
2608 2609
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
2610
wolirq_error:
2611
	free_irq(dev->irq, dev);
2612 2613 2614
irq_error:
	if (dev->phydev)
		phy_stop(dev->phydev);
2615

2616
	del_timer_sync(&priv->txtimer);
2617
	stmmac_hw_teardown(dev);
2618 2619
init_error:
	free_dma_desc_resources(priv);
2620

2621 2622
	if (dev->phydev)
		phy_disconnect(dev->phydev);
2623

2624
	return ret;
2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636
}

/**
 *  stmmac_release - close entry point of the driver
 *  @dev : device pointer.
 *  Description:
 *  This is the stop entry point of the driver.
 */
static int stmmac_release(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

2637 2638 2639
	if (priv->eee_enabled)
		del_timer_sync(&priv->eee_ctrl_timer);

2640
	/* Stop and disconnect the PHY */
2641 2642 2643
	if (dev->phydev) {
		phy_stop(dev->phydev);
		phy_disconnect(dev->phydev);
2644 2645
	}

2646
	stmmac_stop_all_queues(priv);
2647

2648
	stmmac_disable_all_queues(priv);
2649

2650 2651
	del_timer_sync(&priv->txtimer);

2652 2653
	/* Free the IRQ lines */
	free_irq(dev->irq, dev);
2654 2655
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
2656
	if (priv->lpi_irq > 0)
2657
		free_irq(priv->lpi_irq, dev);
2658 2659

	/* Stop TX/RX DMA and clear the descriptors */
2660
	stmmac_stop_all_dma(priv);
2661 2662 2663 2664

	/* Release and free the Rx/Tx resources */
	free_dma_desc_resources(priv);

2665
	/* Disable the MAC Rx/Tx */
2666
	stmmac_set_mac(priv->ioaddr, false);
2667 2668 2669

	netif_carrier_off(dev);

2670
#ifdef CONFIG_DEBUG_FS
2671
	stmmac_exit_fs(dev);
2672 2673
#endif

2674 2675
	stmmac_release_ptp(priv);

2676 2677 2678
	return 0;
}

A
Alexandre TORGUE 已提交
2679 2680 2681 2682 2683 2684
/**
 *  stmmac_tso_allocator - close entry point of the driver
 *  @priv: driver private structure
 *  @des: buffer start address
 *  @total_len: total length to fill in descriptors
 *  @last_segmant: condition for the last descriptor
2685
 *  @queue: TX queue index
A
Alexandre TORGUE 已提交
2686 2687 2688 2689 2690
 *  Description:
 *  This function fills descriptor and request new descriptors according to
 *  buffer length to fill
 */
static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
2691
				 int total_len, bool last_segment, u32 queue)
A
Alexandre TORGUE 已提交
2692
{
2693
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
A
Alexandre TORGUE 已提交
2694 2695
	struct dma_desc *desc;
	u32 buff_size;
2696
	int tmp_len;
A
Alexandre TORGUE 已提交
2697 2698 2699 2700

	tmp_len = total_len;

	while (tmp_len > 0) {
2701 2702
		tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
		desc = tx_q->dma_tx + tx_q->cur_tx;
A
Alexandre TORGUE 已提交
2703

2704
		desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
A
Alexandre TORGUE 已提交
2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745
		buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
			    TSO_MAX_BUFF_SIZE : tmp_len;

		priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
			0, 1,
			(last_segment) && (buff_size < TSO_MAX_BUFF_SIZE),
			0, 0);

		tmp_len -= TSO_MAX_BUFF_SIZE;
	}
}

/**
 *  stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
 *  @skb : the socket buffer
 *  @dev : device pointer
 *  Description: this is the transmit function that is called on TSO frames
 *  (support available on GMAC4 and newer chips).
 *  Diagram below show the ring programming in case of TSO frames:
 *
 *  First Descriptor
 *   --------
 *   | DES0 |---> buffer1 = L2/L3/L4 header
 *   | DES1 |---> TCP Payload (can continue on next descr...)
 *   | DES2 |---> buffer 1 and 2 len
 *   | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
 *   --------
 *	|
 *     ...
 *	|
 *   --------
 *   | DES0 | --| Split TCP Payload on Buffers 1 and 2
 *   | DES1 | --|
 *   | DES2 | --> buffer 1 and 2 len
 *   | DES3 |
 *   --------
 *
 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
 */
static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
{
2746
	struct dma_desc *desc, *first, *mss_desc = NULL;
A
Alexandre TORGUE 已提交
2747
	struct stmmac_priv *priv = netdev_priv(dev);
2748
	u32 queue = skb_get_queue_mapping(skb);
A
Alexandre TORGUE 已提交
2749 2750
	int nfrags = skb_shinfo(skb)->nr_frags;
	unsigned int first_entry, des;
2751 2752 2753
	struct stmmac_tx_queue *tx_q;
	int tmp_pay_len = 0;
	u32 pay_len, mss;
A
Alexandre TORGUE 已提交
2754 2755 2756
	u8 proto_hdr_len;
	int i;

2757 2758
	tx_q = &priv->tx_queue[queue];

A
Alexandre TORGUE 已提交
2759 2760 2761 2762
	/* Compute header lengths */
	proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);

	/* Desc availability based on threshold should be enough safe */
2763
	if (unlikely(stmmac_tx_avail(priv, queue) <
A
Alexandre TORGUE 已提交
2764
		(((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
2765 2766
		if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
			netif_tx_stop_queue(netdev_get_tx_queue(dev, queue));
A
Alexandre TORGUE 已提交
2767
			/* This is a hard error, log it. */
2768 2769 2770
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
A
Alexandre TORGUE 已提交
2771 2772 2773 2774 2775 2776 2777 2778 2779 2780
		}
		return NETDEV_TX_BUSY;
	}

	pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */

	mss = skb_shinfo(skb)->gso_size;

	/* set new MSS value if needed */
	if (mss != priv->mss) {
2781
		mss_desc = tx_q->dma_tx + tx_q->cur_tx;
A
Alexandre TORGUE 已提交
2782 2783
		priv->hw->desc->set_mss(mss_desc, mss);
		priv->mss = mss;
2784
		tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
A
Alexandre TORGUE 已提交
2785 2786 2787 2788 2789 2790 2791 2792 2793
	}

	if (netif_msg_tx_queued(priv)) {
		pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
			__func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
		pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
			skb->data_len);
	}

2794
	first_entry = tx_q->cur_tx;
A
Alexandre TORGUE 已提交
2795

2796
	desc = tx_q->dma_tx + first_entry;
A
Alexandre TORGUE 已提交
2797 2798 2799 2800 2801 2802 2803 2804
	first = desc;

	/* first descriptor: fill Headers on Buf1 */
	des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
			     DMA_TO_DEVICE);
	if (dma_mapping_error(priv->device, des))
		goto dma_map_err;

2805 2806 2807
	tx_q->tx_skbuff_dma[first_entry].buf = des;
	tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
	tx_q->tx_skbuff[first_entry] = skb;
A
Alexandre TORGUE 已提交
2808

2809
	first->des0 = cpu_to_le32(des);
A
Alexandre TORGUE 已提交
2810 2811 2812

	/* Fill start of payload in buff2 of first descriptor */
	if (pay_len)
2813
		first->des1 = cpu_to_le32(des + proto_hdr_len);
A
Alexandre TORGUE 已提交
2814 2815 2816 2817

	/* If needed take extra descriptors to fill the remaining payload */
	tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;

2818
	stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
A
Alexandre TORGUE 已提交
2819 2820 2821 2822 2823 2824 2825 2826

	/* Prepare fragments */
	for (i = 0; i < nfrags; i++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		des = skb_frag_dma_map(priv->device, frag, 0,
				       skb_frag_size(frag),
				       DMA_TO_DEVICE);
2827 2828
		if (dma_mapping_error(priv->device, des))
			goto dma_map_err;
A
Alexandre TORGUE 已提交
2829 2830

		stmmac_tso_allocator(priv, des, skb_frag_size(frag),
2831
				     (i == nfrags - 1), queue);
A
Alexandre TORGUE 已提交
2832

2833 2834 2835 2836
		tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
		tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
		tx_q->tx_skbuff[tx_q->cur_tx] = NULL;
		tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
A
Alexandre TORGUE 已提交
2837 2838
	}

2839
	tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
A
Alexandre TORGUE 已提交
2840

2841
	tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
A
Alexandre TORGUE 已提交
2842

2843
	if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
2844 2845
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
2846
		netif_tx_stop_queue(netdev_get_tx_queue(dev, queue));
A
Alexandre TORGUE 已提交
2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877
	}

	dev->stats.tx_bytes += skb->len;
	priv->xstats.tx_tso_frames++;
	priv->xstats.tx_tso_nfrags += nfrags;

	/* Manage tx mitigation */
	priv->tx_count_frames += nfrags + 1;
	if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
		mod_timer(&priv->txtimer,
			  STMMAC_COAL_TIMER(priv->tx_coal_timer));
	} else {
		priv->tx_count_frames = 0;
		priv->hw->desc->set_tx_ic(desc);
		priv->xstats.tx_set_ic_bit++;
	}

	if (!priv->hwts_tx_en)
		skb_tx_timestamp(skb);

	if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
		     priv->hwts_tx_en)) {
		/* declare that device is doing timestamping */
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
		priv->hw->desc->enable_tx_timestamp(first);
	}

	/* Complete the first descriptor before granting the DMA */
	priv->hw->desc->prepare_tso_tx_desc(first, 1,
			proto_hdr_len,
			pay_len,
2878
			1, tx_q->tx_skbuff_dma[first_entry].last_segment,
A
Alexandre TORGUE 已提交
2879 2880 2881 2882 2883 2884 2885 2886 2887 2888
			tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));

	/* If context desc is used to change MSS */
	if (mss_desc)
		priv->hw->desc->set_tx_owner(mss_desc);

	/* The own bit must be the latest setting done when prepare the
	 * descriptor and then barrier is needed to make sure that
	 * all is coherent before granting the DMA engine.
	 */
P
Pavel Machek 已提交
2889
	dma_wmb();
A
Alexandre TORGUE 已提交
2890 2891 2892

	if (netif_msg_pktdata(priv)) {
		pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
2893 2894
			__func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
			tx_q->cur_tx, first, nfrags);
A
Alexandre TORGUE 已提交
2895

2896
		priv->hw->desc->display_ring((void *)tx_q->dma_tx, DMA_TX_SIZE,
A
Alexandre TORGUE 已提交
2897 2898 2899 2900 2901 2902
					     0);

		pr_info(">>> frame to be transmitted: ");
		print_pkt(skb->data, skb_headlen(skb));
	}

2903
	netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
A
Alexandre TORGUE 已提交
2904

2905 2906
	priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, tx_q->tx_tail_addr,
				       queue);
A
Alexandre TORGUE 已提交
2907 2908 2909 2910 2911 2912 2913 2914 2915 2916

	return NETDEV_TX_OK;

dma_map_err:
	dev_err(priv->device, "Tx dma map failed\n");
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
	return NETDEV_TX_OK;
}

2917
/**
2918
 *  stmmac_xmit - Tx entry point of the driver
2919 2920
 *  @skb : the socket buffer
 *  @dev : device pointer
2921 2922 2923
 *  Description : this is the tx entry point of the driver.
 *  It programs the chain or the ring and supports oversized frames
 *  and SG feature.
2924 2925 2926 2927
 */
static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
2928
	unsigned int nopaged_len = skb_headlen(skb);
2929
	int i, csum_insertion = 0, is_jumbo = 0;
2930
	u32 queue = skb_get_queue_mapping(skb);
2931
	int nfrags = skb_shinfo(skb)->nr_frags;
2932
	unsigned int entry, first_entry;
2933
	struct dma_desc *desc, *first;
2934
	struct stmmac_tx_queue *tx_q;
2935
	unsigned int enh_desc;
A
Alexandre TORGUE 已提交
2936 2937
	unsigned int des;

2938 2939
	tx_q = &priv->tx_queue[queue];

A
Alexandre TORGUE 已提交
2940 2941 2942 2943 2944
	/* Manage oversized TCP frames for GMAC4 device */
	if (skb_is_gso(skb) && priv->tso) {
		if (ip_hdr(skb)->protocol == IPPROTO_TCP)
			return stmmac_tso_xmit(skb, dev);
	}
2945

2946 2947 2948
	if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
		if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
			netif_tx_stop_queue(netdev_get_tx_queue(dev, queue));
2949
			/* This is a hard error, log it. */
2950 2951 2952
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
2953 2954 2955 2956
		}
		return NETDEV_TX_BUSY;
	}

2957 2958 2959
	if (priv->tx_path_in_lpi_mode)
		stmmac_disable_eee_mode(priv);

2960
	entry = tx_q->cur_tx;
2961
	first_entry = entry;
2962

2963
	csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
2964

2965
	if (likely(priv->extend_desc))
2966
		desc = (struct dma_desc *)(tx_q->dma_etx + entry);
2967
	else
2968
		desc = tx_q->dma_tx + entry;
2969

2970 2971
	first = desc;

2972
	tx_q->tx_skbuff[first_entry] = skb;
2973 2974

	enh_desc = priv->plat->enh_desc;
2975
	/* To program the descriptors according to the size of the frame */
G
Giuseppe CAVALLARO 已提交
2976 2977 2978
	if (enh_desc)
		is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);

A
Alexandre TORGUE 已提交
2979 2980
	if (unlikely(is_jumbo) && likely(priv->synopsys_id <
					 DWMAC_CORE_4_00)) {
2981
		entry = priv->hw->mode->jumbo_frm(tx_q, skb, csum_insertion);
G
Giuseppe CAVALLARO 已提交
2982 2983
		if (unlikely(entry < 0))
			goto dma_map_err;
G
Giuseppe CAVALLARO 已提交
2984
	}
2985 2986

	for (i = 0; i < nfrags; i++) {
E
Eric Dumazet 已提交
2987 2988
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		int len = skb_frag_size(frag);
2989
		bool last_segment = (i == (nfrags - 1));
2990

2991 2992
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);

2993
		if (likely(priv->extend_desc))
2994
			desc = (struct dma_desc *)(tx_q->dma_etx + entry);
2995
		else
2996
			desc = tx_q->dma_tx + entry;
2997

A
Alexandre TORGUE 已提交
2998 2999 3000
		des = skb_frag_dma_map(priv->device, frag, 0, len,
				       DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
G
Giuseppe CAVALLARO 已提交
3001 3002
			goto dma_map_err; /* should reuse desc w/o issues */

3003
		tx_q->tx_skbuff[entry] = NULL;
A
Alexandre TORGUE 已提交
3004

3005
		tx_q->tx_skbuff_dma[entry].buf = des;
3006 3007 3008 3009
		if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
			desc->des0 = cpu_to_le32(des);
		else
			desc->des2 = cpu_to_le32(des);
A
Alexandre TORGUE 已提交
3010

3011 3012 3013
		tx_q->tx_skbuff_dma[entry].map_as_page = true;
		tx_q->tx_skbuff_dma[entry].len = len;
		tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
3014 3015

		/* Prepare the descriptor and set the own bit too */
3016
		priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
3017
						priv->mode, 1, last_segment);
3018 3019
	}

3020 3021
	entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);

3022
	tx_q->cur_tx = entry;
3023 3024

	if (netif_msg_pktdata(priv)) {
3025 3026
		void *tx_head;

3027 3028
		netdev_dbg(priv->dev,
			   "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
3029
			   __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
3030
			   entry, first, nfrags);
3031

3032
		if (priv->extend_desc)
3033
			tx_head = (void *)tx_q->dma_etx;
3034
		else
3035
			tx_head = (void *)tx_q->dma_tx;
3036 3037

		priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
3038

3039
		netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
3040 3041
		print_pkt(skb->data, skb->len);
	}
3042

3043
	if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
3044 3045
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
3046
		netif_tx_stop_queue(netdev_get_tx_queue(dev, queue));
3047 3048 3049 3050
	}

	dev->stats.tx_bytes += skb->len;

3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063
	/* According to the coalesce parameter the IC bit for the latest
	 * segment is reset and the timer re-started to clean the tx status.
	 * This approach takes care about the fragments: desc is the first
	 * element in case of no SG.
	 */
	priv->tx_count_frames += nfrags + 1;
	if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
		mod_timer(&priv->txtimer,
			  STMMAC_COAL_TIMER(priv->tx_coal_timer));
	} else {
		priv->tx_count_frames = 0;
		priv->hw->desc->set_tx_ic(desc);
		priv->xstats.tx_set_ic_bit++;
3064 3065 3066 3067
	}

	if (!priv->hwts_tx_en)
		skb_tx_timestamp(skb);
3068

3069 3070 3071 3072 3073 3074 3075
	/* Ready to fill the first descriptor and set the OWN bit w/o any
	 * problems because all the descriptors are actually ready to be
	 * passed to the DMA engine.
	 */
	if (likely(!is_jumbo)) {
		bool last_segment = (nfrags == 0);

A
Alexandre TORGUE 已提交
3076 3077 3078
		des = dma_map_single(priv->device, skb->data,
				     nopaged_len, DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
3079 3080
			goto dma_map_err;

3081
		tx_q->tx_skbuff_dma[first_entry].buf = des;
3082 3083 3084 3085
		if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
			first->des0 = cpu_to_le32(des);
		else
			first->des2 = cpu_to_le32(des);
A
Alexandre TORGUE 已提交
3086

3087 3088
		tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
		tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105

		if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
			     priv->hwts_tx_en)) {
			/* declare that device is doing timestamping */
			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
			priv->hw->desc->enable_tx_timestamp(first);
		}

		/* Prepare the first descriptor setting the OWN bit too */
		priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
						csum_insertion, priv->mode, 1,
						last_segment);

		/* The own bit must be the latest setting done when prepare the
		 * descriptor and then barrier is needed to make sure that
		 * all is coherent before granting the DMA engine.
		 */
P
Pavel Machek 已提交
3106
		dma_wmb();
3107 3108
	}

3109
	netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
A
Alexandre TORGUE 已提交
3110 3111 3112 3113

	if (priv->synopsys_id < DWMAC_CORE_4_00)
		priv->hw->dma->enable_dma_transmission(priv->ioaddr);
	else
3114 3115
		priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, tx_q->tx_tail_addr,
					       queue);
3116

G
Giuseppe CAVALLARO 已提交
3117
	return NETDEV_TX_OK;
3118

G
Giuseppe CAVALLARO 已提交
3119
dma_map_err:
3120
	netdev_err(priv->dev, "Tx DMA map failed\n");
G
Giuseppe CAVALLARO 已提交
3121 3122
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
3123 3124 3125
	return NETDEV_TX_OK;
}

3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142
static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
{
	struct ethhdr *ehdr;
	u16 vlanid;

	if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
	    NETIF_F_HW_VLAN_CTAG_RX &&
	    !__vlan_get_tag(skb, &vlanid)) {
		/* pop the vlan tag */
		ehdr = (struct ethhdr *)skb->data;
		memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
		skb_pull(skb, VLAN_HLEN);
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
	}
}


3143
static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q)
3144
{
3145
	if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH)
3146 3147 3148 3149 3150
		return 0;

	return 1;
}

3151
/**
3152
 * stmmac_rx_refill - refill used skb preallocated buffers
3153
 * @priv: driver private structure
3154
 * @queue: RX queue index
3155 3156 3157
 * Description : this is to reallocate the skb for the reception process
 * that is based on zero-copy.
 */
3158
static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
3159
{
3160 3161 3162
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
	int dirty = stmmac_rx_dirty(priv, queue);
	unsigned int entry = rx_q->dirty_rx;
3163 3164
	int bfsize = priv->dma_buf_sz;

3165
	while (dirty-- > 0) {
3166 3167 3168
		struct dma_desc *p;

		if (priv->extend_desc)
3169
			p = (struct dma_desc *)(rx_q->dma_erx + entry);
3170
		else
3171
			p = rx_q->dma_rx + entry;
3172

3173
		if (!rx_q->rx_skbuff[entry]) {
3174 3175
			struct sk_buff *skb;

E
Eric Dumazet 已提交
3176
			skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
3177 3178
			if (unlikely(!skb)) {
				/* so for a while no zero-copy! */
3179
				rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH;
3180 3181 3182 3183
				if (unlikely(net_ratelimit()))
					dev_err(priv->device,
						"fail to alloc skb entry %d\n",
						entry);
3184
				break;
3185
			}
3186

3187 3188
			rx_q->rx_skbuff[entry] = skb;
			rx_q->rx_skbuff_dma[entry] =
3189 3190
			    dma_map_single(priv->device, skb->data, bfsize,
					   DMA_FROM_DEVICE);
G
Giuseppe CAVALLARO 已提交
3191
			if (dma_mapping_error(priv->device,
3192
					      rx_q->rx_skbuff_dma[entry])) {
3193
				netdev_err(priv->dev, "Rx DMA map failed\n");
G
Giuseppe CAVALLARO 已提交
3194 3195 3196
				dev_kfree_skb(skb);
				break;
			}
3197

A
Alexandre TORGUE 已提交
3198
			if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
3199
				p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
A
Alexandre TORGUE 已提交
3200 3201
				p->des1 = 0;
			} else {
3202
				p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
A
Alexandre TORGUE 已提交
3203 3204
			}
			if (priv->hw->mode->refill_desc3)
3205
				priv->hw->mode->refill_desc3(rx_q, p);
3206

3207 3208
			if (rx_q->rx_zeroc_thresh > 0)
				rx_q->rx_zeroc_thresh--;
3209

3210 3211
			netif_dbg(priv, rx_status, priv->dev,
				  "refill entry #%d\n", entry);
3212
		}
P
Pavel Machek 已提交
3213
		dma_wmb();
A
Alexandre TORGUE 已提交
3214 3215 3216 3217 3218 3219

		if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
			priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
		else
			priv->hw->desc->set_rx_owner(p);

P
Pavel Machek 已提交
3220
		dma_wmb();
3221 3222

		entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
3223
	}
3224
	rx_q->dirty_rx = entry;
3225 3226
}

3227
/**
3228
 * stmmac_rx - manage the receive process
3229 3230 3231 3232 3233
 * @priv: driver private structure
 * @limit: napi bugget.
 * Description :  this the function called by the napi poll method.
 * It gets all the frames inside the ring.
 */
3234
static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
3235
{
3236 3237 3238
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
	unsigned int entry = rx_q->cur_rx;
	int coe = priv->hw->rx_csum;
3239 3240 3241
	unsigned int next_entry;
	unsigned int count = 0;

3242
	if (netif_msg_rx_status(priv)) {
3243 3244
		void *rx_head;

3245
		netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
3246
		if (priv->extend_desc)
3247
			rx_head = (void *)rx_q->dma_erx;
3248
		else
3249
			rx_head = (void *)rx_q->dma_rx;
3250 3251

		priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
3252
	}
3253
	while (count < limit) {
3254
		int status;
3255
		struct dma_desc *p;
3256
		struct dma_desc *np;
3257

3258
		if (priv->extend_desc)
3259
			p = (struct dma_desc *)(rx_q->dma_erx + entry);
3260
		else
3261
			p = rx_q->dma_rx + entry;
3262

3263 3264 3265 3266 3267
		/* read the status of the incoming frame */
		status = priv->hw->desc->rx_status(&priv->dev->stats,
						   &priv->xstats, p);
		/* check if managed by the DMA otherwise go ahead */
		if (unlikely(status & dma_own))
3268 3269 3270 3271
			break;

		count++;

3272 3273
		rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE);
		next_entry = rx_q->cur_rx;
3274

3275
		if (priv->extend_desc)
3276
			np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
3277
		else
3278
			np = rx_q->dma_rx + next_entry;
3279 3280

		prefetch(np);
3281

3282 3283 3284
		if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
			priv->hw->desc->rx_extended_status(&priv->dev->stats,
							   &priv->xstats,
3285
							   rx_q->dma_erx +
3286
							   entry);
3287
		if (unlikely(status == discard_frame)) {
3288
			priv->dev->stats.rx_errors++;
3289
			if (priv->hwts_rx_en && !priv->extend_desc) {
3290
				/* DESC2 & DESC3 will be overwritten by device
3291 3292 3293 3294
				 * with timestamp value, hence reinitialize
				 * them in stmmac_rx_refill() function so that
				 * device can reuse it.
				 */
3295
				rx_q->rx_skbuff[entry] = NULL;
3296
				dma_unmap_single(priv->device,
3297
						 rx_q->rx_skbuff_dma[entry],
G
Giuseppe CAVALLARO 已提交
3298 3299
						 priv->dma_buf_sz,
						 DMA_FROM_DEVICE);
3300 3301
			}
		} else {
3302
			struct sk_buff *skb;
3303
			int frame_len;
A
Alexandre TORGUE 已提交
3304 3305 3306
			unsigned int des;

			if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3307
				des = le32_to_cpu(p->des0);
A
Alexandre TORGUE 已提交
3308
			else
3309
				des = le32_to_cpu(p->des2);
3310

G
Giuseppe CAVALLARO 已提交
3311 3312
			frame_len = priv->hw->desc->get_rx_frame_len(p, coe);

3313
			/*  If frame length is greater than skb buffer size
A
Alexandre TORGUE 已提交
3314 3315 3316
			 *  (preallocated during init) then the packet is
			 *  ignored
			 */
3317
			if (frame_len > priv->dma_buf_sz) {
3318 3319 3320
				netdev_err(priv->dev,
					   "len %d larger than size (%d)\n",
					   frame_len, priv->dma_buf_sz);
3321 3322 3323 3324
				priv->dev->stats.rx_length_errors++;
				break;
			}

3325
			/* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
G
Giuseppe CAVALLARO 已提交
3326 3327
			 * Type frames (LLC/LLC-SNAP)
			 */
3328 3329
			if (unlikely(status != llc_snap))
				frame_len -= ETH_FCS_LEN;
3330

3331
			if (netif_msg_rx_status(priv)) {
3332 3333
				netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
					   p, entry, des);
3334
				if (frame_len > ETH_FRAME_LEN)
3335 3336
					netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
						   frame_len, status);
3337
			}
3338

A
Alexandre TORGUE 已提交
3339 3340 3341 3342 3343 3344
			/* The zero-copy is always used for all the sizes
			 * in case of GMAC4 because it needs
			 * to refill the used descriptors, always.
			 */
			if (unlikely(!priv->plat->has_gmac4 &&
				     ((frame_len < priv->rx_copybreak) ||
3345
				     stmmac_rx_threshold_count(rx_q)))) {
3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356
				skb = netdev_alloc_skb_ip_align(priv->dev,
								frame_len);
				if (unlikely(!skb)) {
					if (net_ratelimit())
						dev_warn(priv->device,
							 "packet dropped\n");
					priv->dev->stats.rx_dropped++;
					break;
				}

				dma_sync_single_for_cpu(priv->device,
3357
							rx_q->rx_skbuff_dma
3358 3359 3360
							[entry], frame_len,
							DMA_FROM_DEVICE);
				skb_copy_to_linear_data(skb,
3361
							rx_q->
3362 3363 3364 3365 3366
							rx_skbuff[entry]->data,
							frame_len);

				skb_put(skb, frame_len);
				dma_sync_single_for_device(priv->device,
3367
							   rx_q->rx_skbuff_dma
3368 3369 3370
							   [entry], frame_len,
							   DMA_FROM_DEVICE);
			} else {
3371
				skb = rx_q->rx_skbuff[entry];
3372
				if (unlikely(!skb)) {
3373 3374 3375
					netdev_err(priv->dev,
						   "%s: Inconsistent Rx chain\n",
						   priv->dev->name);
3376 3377 3378 3379
					priv->dev->stats.rx_dropped++;
					break;
				}
				prefetch(skb->data - NET_IP_ALIGN);
3380 3381
				rx_q->rx_skbuff[entry] = NULL;
				rx_q->rx_zeroc_thresh++;
3382 3383 3384

				skb_put(skb, frame_len);
				dma_unmap_single(priv->device,
3385
						 rx_q->rx_skbuff_dma[entry],
3386 3387
						 priv->dma_buf_sz,
						 DMA_FROM_DEVICE);
3388 3389 3390
			}

			if (netif_msg_pktdata(priv)) {
3391 3392
				netdev_dbg(priv->dev, "frame received (%dbytes)",
					   frame_len);
3393 3394
				print_pkt(skb->data, frame_len);
			}
3395

3396 3397
			stmmac_get_rx_hwtstamp(priv, p, np, skb);

3398 3399
			stmmac_rx_vlan(priv->dev, skb);

3400 3401
			skb->protocol = eth_type_trans(skb, priv->dev);

G
Giuseppe CAVALLARO 已提交
3402
			if (unlikely(!coe))
3403
				skb_checksum_none_assert(skb);
3404
			else
3405
				skb->ip_summed = CHECKSUM_UNNECESSARY;
3406

3407
			napi_gro_receive(&rx_q->napi, skb);
3408 3409 3410 3411 3412 3413 3414

			priv->dev->stats.rx_packets++;
			priv->dev->stats.rx_bytes += frame_len;
		}
		entry = next_entry;
	}

3415
	stmmac_rx_refill(priv, queue);
3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427

	priv->xstats.rx_pkt_n += count;

	return count;
}

/**
 *  stmmac_poll - stmmac poll method (NAPI)
 *  @napi : pointer to the napi structure.
 *  @budget : maximum number of packets that the current CPU can receive from
 *	      all interfaces.
 *  Description :
3428
 *  To look at the incoming frames and clear the tx resources.
3429 3430 3431
 */
static int stmmac_poll(struct napi_struct *napi, int budget)
{
3432 3433 3434 3435 3436 3437 3438
	struct stmmac_rx_queue *rx_q =
		container_of(napi, struct stmmac_rx_queue, napi);
	struct stmmac_priv *priv = rx_q->priv_data;
	u32 tx_count = priv->dma_cap.number_tx_queues;
	u32 chan = rx_q->queue_index;
	u32 work_done = 0;
	u32 queue = 0;
3439

3440
	priv->xstats.napi_poll++;
3441 3442 3443 3444 3445 3446
	/* check all the queues */
	for (queue = 0; queue < tx_count; queue++)
		stmmac_tx_clean(priv, queue);

	/* Process RX packets from this queue */
	work_done = stmmac_rx(priv, budget, rx_q->queue_index);
3447 3448

	if (work_done < budget) {
3449
		napi_complete_done(napi, work_done);
3450
		stmmac_enable_dma_irq(priv, chan);
3451 3452 3453 3454 3455 3456 3457 3458
	}
	return work_done;
}

/**
 *  stmmac_tx_timeout
 *  @dev : Pointer to net device structure
 *  Description: this function is called when a packet transmission fails to
3459
 *   complete within a reasonable time. The driver will mark the error in the
3460 3461 3462 3463 3464 3465
 *   netdev structure and arrange for the device to be reset to a sane state
 *   in order to transmit a new packet.
 */
static void stmmac_tx_timeout(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
3466 3467
	u32 tx_count = priv->plat->tx_queues_to_use;
	u32 chan;
3468 3469

	/* Clear Tx resources and restart transmitting again */
3470 3471
	for (chan = 0; chan < tx_count; chan++)
		stmmac_tx_err(priv, chan);
3472 3473 3474
}

/**
3475
 *  stmmac_set_rx_mode - entry point for multicast addressing
3476 3477 3478 3479 3480 3481 3482
 *  @dev : pointer to the device structure
 *  Description:
 *  This function is a driver entry point which gets called by the kernel
 *  whenever multicast addresses must be enabled/disabled.
 *  Return value:
 *  void.
 */
3483
static void stmmac_set_rx_mode(struct net_device *dev)
3484 3485 3486
{
	struct stmmac_priv *priv = netdev_priv(dev);

3487
	priv->hw->mac->set_filter(priv->hw, dev);
3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502
}

/**
 *  stmmac_change_mtu - entry point to change MTU size for the device.
 *  @dev : device pointer.
 *  @new_mtu : the new MTU size for the device.
 *  Description: the Maximum Transfer Unit (MTU) is used by the network layer
 *  to drive packet transmission. Ethernet has an MTU of 1500 octets
 *  (ETH_DATA_LEN). This value can be changed with ifconfig.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
{
3503 3504
	struct stmmac_priv *priv = netdev_priv(dev);

3505
	if (netif_running(dev)) {
3506
		netdev_err(priv->dev, "must be stopped to change its MTU\n");
3507 3508 3509
		return -EBUSY;
	}

3510
	dev->mtu = new_mtu;
A
Alexandre TORGUE 已提交
3511

3512 3513 3514 3515 3516
	netdev_update_features(dev);

	return 0;
}

3517
static netdev_features_t stmmac_fix_features(struct net_device *dev,
G
Giuseppe CAVALLARO 已提交
3518
					     netdev_features_t features)
3519 3520 3521
{
	struct stmmac_priv *priv = netdev_priv(dev);

3522
	if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
3523
		features &= ~NETIF_F_RXCSUM;
3524

3525
	if (!priv->plat->tx_coe)
3526
		features &= ~NETIF_F_CSUM_MASK;
3527

3528 3529 3530
	/* Some GMAC devices have a bugged Jumbo frame support that
	 * needs to have the Tx COE disabled for oversized frames
	 * (due to limited buffer sizes). In this case we disable
3531
	 * the TX csum insertion in the TDES and not use SF.
G
Giuseppe CAVALLARO 已提交
3532
	 */
3533
	if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
3534
		features &= ~NETIF_F_CSUM_MASK;
3535

A
Alexandre TORGUE 已提交
3536 3537 3538 3539 3540 3541 3542 3543
	/* Disable tso if asked by ethtool */
	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
		if (features & NETIF_F_TSO)
			priv->tso = true;
		else
			priv->tso = false;
	}

3544
	return features;
3545 3546
}

3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564
static int stmmac_set_features(struct net_device *netdev,
			       netdev_features_t features)
{
	struct stmmac_priv *priv = netdev_priv(netdev);

	/* Keep the COE Type in case of csum is supporting */
	if (features & NETIF_F_RXCSUM)
		priv->hw->rx_csum = priv->plat->rx_coe;
	else
		priv->hw->rx_csum = 0;
	/* No check needed because rx_coe has been set before and it will be
	 * fixed in case of issue.
	 */
	priv->hw->mac->rx_ipc(priv->hw);

	return 0;
}

3565 3566 3567 3568 3569
/**
 *  stmmac_interrupt - main ISR
 *  @irq: interrupt number.
 *  @dev_id: to pass the net device pointer.
 *  Description: this is the main driver interrupt service routine.
3570 3571 3572 3573 3574
 *  It can call:
 *  o DMA service routine (to manage incoming frame reception and transmission
 *    status)
 *  o Core interrupts to manage: remote wake-up, management counter, LPI
 *    interrupts.
3575
 */
3576 3577 3578 3579
static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
{
	struct net_device *dev = (struct net_device *)dev_id;
	struct stmmac_priv *priv = netdev_priv(dev);
3580 3581 3582 3583 3584 3585
	u32 rx_cnt = priv->plat->rx_queues_to_use;
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 queues_count;
	u32 queue;

	queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
3586

3587 3588 3589
	if (priv->irq_wake)
		pm_wakeup_event(priv->device, 0);

3590
	if (unlikely(!dev)) {
3591
		netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
3592 3593 3594
		return IRQ_NONE;
	}

3595
	/* To handle GMAC own interrupts */
A
Alexandre TORGUE 已提交
3596
	if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
3597
		int status = priv->hw->mac->host_irq_status(priv->hw,
3598
							    &priv->xstats);
3599

3600 3601
		if (unlikely(status)) {
			/* For LPI we need to save the tx status */
3602
			if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
3603
				priv->tx_path_in_lpi_mode = true;
3604
			if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
3605
				priv->tx_path_in_lpi_mode = false;
3606 3607 3608 3609
		}

		if (priv->synopsys_id >= DWMAC_CORE_4_00) {
			for (queue = 0; queue < queues_count; queue++) {
3610 3611 3612
				struct stmmac_rx_queue *rx_q =
				&priv->rx_queue[queue];

3613 3614 3615 3616 3617 3618 3619
				status |=
				priv->hw->mac->host_mtl_irq_status(priv->hw,
								   queue);

				if (status & CORE_IRQ_MTL_RX_OVERFLOW &&
				    priv->hw->dma->set_rx_tail_ptr)
					priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
3620
								rx_q->rx_tail_addr,
3621 3622
								queue);
			}
3623
		}
3624 3625

		/* PCS link status */
3626
		if (priv->hw->pcs) {
3627 3628 3629 3630 3631
			if (priv->xstats.pcs_link)
				netif_carrier_on(dev);
			else
				netif_carrier_off(dev);
		}
3632
	}
3633

3634
	/* To handle DMA interrupts */
3635
	stmmac_dma_interrupt(priv);
3636 3637 3638 3639 3640 3641

	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
/* Polling receive - used by NETCONSOLE and other diagnostic tools
G
Giuseppe CAVALLARO 已提交
3642 3643
 * to allow network I/O with interrupts disabled.
 */
3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658
static void stmmac_poll_controller(struct net_device *dev)
{
	disable_irq(dev->irq);
	stmmac_interrupt(dev->irq, dev);
	enable_irq(dev->irq);
}
#endif

/**
 *  stmmac_ioctl - Entry point for the Ioctl
 *  @dev: Device pointer.
 *  @rq: An IOCTL specefic structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  @cmd: IOCTL command
 *  Description:
3659
 *  Currently it supports the phy_mii_ioctl(...) and HW time stamping.
3660 3661 3662
 */
static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
{
3663
	int ret = -EOPNOTSUPP;
3664 3665 3666 3667

	if (!netif_running(dev))
		return -EINVAL;

3668 3669 3670 3671
	switch (cmd) {
	case SIOCGMIIPHY:
	case SIOCGMIIREG:
	case SIOCSMIIREG:
3672
		if (!dev->phydev)
3673
			return -EINVAL;
3674
		ret = phy_mii_ioctl(dev->phydev, rq, cmd);
3675 3676 3677 3678 3679 3680 3681
		break;
	case SIOCSHWTSTAMP:
		ret = stmmac_hwtstamp_ioctl(dev, rq);
		break;
	default:
		break;
	}
3682

3683 3684 3685
	return ret;
}

3686
#ifdef CONFIG_DEBUG_FS
3687 3688
static struct dentry *stmmac_fs_dir;

3689
static void sysfs_display_ring(void *head, int size, int extend_desc,
G
Giuseppe CAVALLARO 已提交
3690
			       struct seq_file *seq)
3691 3692
{
	int i;
G
Giuseppe CAVALLARO 已提交
3693 3694
	struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
	struct dma_desc *p = (struct dma_desc *)head;
3695

3696 3697 3698
	for (i = 0; i < size; i++) {
		if (extend_desc) {
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
G
Giuseppe CAVALLARO 已提交
3699
				   i, (unsigned int)virt_to_phys(ep),
3700 3701 3702 3703
				   le32_to_cpu(ep->basic.des0),
				   le32_to_cpu(ep->basic.des1),
				   le32_to_cpu(ep->basic.des2),
				   le32_to_cpu(ep->basic.des3));
3704 3705 3706
			ep++;
		} else {
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
G
Giuseppe CAVALLARO 已提交
3707
				   i, (unsigned int)virt_to_phys(ep),
3708 3709
				   le32_to_cpu(p->des0), le32_to_cpu(p->des1),
				   le32_to_cpu(p->des2), le32_to_cpu(p->des3));
3710 3711
			p++;
		}
3712 3713
		seq_printf(seq, "\n");
	}
3714
}
3715

3716 3717 3718 3719
static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);
3720 3721 3722
	u32 rx_count = priv->plat->rx_queues_to_use;
	u32 tx_count = priv->plat->tx_queues_to_use;
	u32 queue;
3723

3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		seq_printf(seq, "RX Queue %d:\n", queue);

		if (priv->extend_desc) {
			seq_printf(seq, "Extended descriptor ring:\n");
			sysfs_display_ring((void *)rx_q->dma_erx,
					   DMA_RX_SIZE, 1, seq);
		} else {
			seq_printf(seq, "Descriptor ring:\n");
			sysfs_display_ring((void *)rx_q->dma_rx,
					   DMA_RX_SIZE, 0, seq);
		}
	}

	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		seq_printf(seq, "TX Queue %d:\n", queue);

		if (priv->extend_desc) {
			seq_printf(seq, "Extended descriptor ring:\n");
			sysfs_display_ring((void *)tx_q->dma_etx,
					   DMA_TX_SIZE, 1, seq);
		} else {
			seq_printf(seq, "Descriptor ring:\n");
			sysfs_display_ring((void *)tx_q->dma_tx,
					   DMA_TX_SIZE, 0, seq);
		}
3754 3755 3756 3757 3758 3759 3760 3761 3762 3763
	}

	return 0;
}

static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
{
	return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
}

3764 3765
/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */

3766 3767 3768 3769 3770
static const struct file_operations stmmac_rings_status_fops = {
	.owner = THIS_MODULE,
	.open = stmmac_sysfs_ring_open,
	.read = seq_read,
	.llseek = seq_lseek,
3771
	.release = single_release,
3772 3773
};

3774 3775 3776 3777 3778
static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);

3779
	if (!priv->hw_cap_support) {
3780 3781 3782 3783 3784 3785 3786 3787
		seq_printf(seq, "DMA HW features not supported\n");
		return 0;
	}

	seq_printf(seq, "==============================\n");
	seq_printf(seq, "\tDMA HW features\n");
	seq_printf(seq, "==============================\n");

3788
	seq_printf(seq, "\t10/100 Mbps: %s\n",
3789
		   (priv->dma_cap.mbps_10_100) ? "Y" : "N");
3790
	seq_printf(seq, "\t1000 Mbps: %s\n",
3791
		   (priv->dma_cap.mbps_1000) ? "Y" : "N");
3792
	seq_printf(seq, "\tHalf duplex: %s\n",
3793 3794 3795 3796 3797
		   (priv->dma_cap.half_duplex) ? "Y" : "N");
	seq_printf(seq, "\tHash Filter: %s\n",
		   (priv->dma_cap.hash_filter) ? "Y" : "N");
	seq_printf(seq, "\tMultiple MAC address registers: %s\n",
		   (priv->dma_cap.multi_addr) ? "Y" : "N");
3798
	seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809
		   (priv->dma_cap.pcs) ? "Y" : "N");
	seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
		   (priv->dma_cap.sma_mdio) ? "Y" : "N");
	seq_printf(seq, "\tPMT Remote wake up: %s\n",
		   (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
	seq_printf(seq, "\tPMT Magic Frame: %s\n",
		   (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
	seq_printf(seq, "\tRMON module: %s\n",
		   (priv->dma_cap.rmon) ? "Y" : "N");
	seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
		   (priv->dma_cap.time_stamp) ? "Y" : "N");
3810
	seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
3811
		   (priv->dma_cap.atime_stamp) ? "Y" : "N");
3812
	seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
3813 3814 3815 3816
		   (priv->dma_cap.eee) ? "Y" : "N");
	seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
	seq_printf(seq, "\tChecksum Offload in TX: %s\n",
		   (priv->dma_cap.tx_coe) ? "Y" : "N");
A
Alexandre TORGUE 已提交
3817 3818 3819 3820 3821 3822 3823 3824 3825
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
			   (priv->dma_cap.rx_coe) ? "Y" : "N");
	} else {
		seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
		seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
	}
3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847
	seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
		   (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
	seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
		   priv->dma_cap.number_rx_channel);
	seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
		   priv->dma_cap.number_tx_channel);
	seq_printf(seq, "\tEnhanced descriptors: %s\n",
		   (priv->dma_cap.enh_desc) ? "Y" : "N");

	return 0;
}

static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
{
	return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
}

static const struct file_operations stmmac_dma_cap_fops = {
	.owner = THIS_MODULE,
	.open = stmmac_sysfs_dma_cap_open,
	.read = seq_read,
	.llseek = seq_lseek,
3848
	.release = single_release,
3849 3850
};

3851 3852
static int stmmac_init_fs(struct net_device *dev)
{
3853 3854 3855 3856
	struct stmmac_priv *priv = netdev_priv(dev);

	/* Create per netdev entries */
	priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3857

3858
	if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
3859
		netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
3860 3861 3862 3863 3864

		return -ENOMEM;
	}

	/* Entry to report DMA RX/TX rings */
3865 3866 3867 3868
	priv->dbgfs_rings_status =
		debugfs_create_file("descriptors_status", S_IRUGO,
				    priv->dbgfs_dir, dev,
				    &stmmac_rings_status_fops);
3869

3870
	if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
3871
		netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
3872
		debugfs_remove_recursive(priv->dbgfs_dir);
3873 3874 3875 3876

		return -ENOMEM;
	}

3877
	/* Entry to report the DMA HW features */
3878 3879 3880
	priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
					    priv->dbgfs_dir,
					    dev, &stmmac_dma_cap_fops);
3881

3882
	if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
3883
		netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
3884
		debugfs_remove_recursive(priv->dbgfs_dir);
3885 3886 3887 3888

		return -ENOMEM;
	}

3889 3890 3891
	return 0;
}

3892
static void stmmac_exit_fs(struct net_device *dev)
3893
{
3894 3895 3896
	struct stmmac_priv *priv = netdev_priv(dev);

	debugfs_remove_recursive(priv->dbgfs_dir);
3897
}
3898
#endif /* CONFIG_DEBUG_FS */
3899

3900 3901 3902 3903 3904
static const struct net_device_ops stmmac_netdev_ops = {
	.ndo_open = stmmac_open,
	.ndo_start_xmit = stmmac_xmit,
	.ndo_stop = stmmac_release,
	.ndo_change_mtu = stmmac_change_mtu,
3905
	.ndo_fix_features = stmmac_fix_features,
3906
	.ndo_set_features = stmmac_set_features,
3907
	.ndo_set_rx_mode = stmmac_set_rx_mode,
3908 3909 3910 3911 3912 3913 3914 3915
	.ndo_tx_timeout = stmmac_tx_timeout,
	.ndo_do_ioctl = stmmac_ioctl,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller = stmmac_poll_controller,
#endif
	.ndo_set_mac_address = eth_mac_addr,
};

3916 3917
/**
 *  stmmac_hw_init - Init the MAC device
3918
 *  @priv: driver private structure
3919 3920 3921 3922
 *  Description: this function is to configure the MAC device according to
 *  some platform parameters or the HW capability register. It prepares the
 *  driver to use either ring or chain modes and to setup either enhanced or
 *  normal descriptors.
3923 3924 3925 3926 3927 3928
 */
static int stmmac_hw_init(struct stmmac_priv *priv)
{
	struct mac_device_info *mac;

	/* Identify the MAC HW device */
3929 3930
	if (priv->plat->has_gmac) {
		priv->dev->priv_flags |= IFF_UNICAST_FLT;
3931 3932
		mac = dwmac1000_setup(priv->ioaddr,
				      priv->plat->multicast_filter_bins,
3933 3934
				      priv->plat->unicast_filter_entries,
				      &priv->synopsys_id);
A
Alexandre TORGUE 已提交
3935 3936 3937 3938 3939 3940
	} else if (priv->plat->has_gmac4) {
		priv->dev->priv_flags |= IFF_UNICAST_FLT;
		mac = dwmac4_setup(priv->ioaddr,
				   priv->plat->multicast_filter_bins,
				   priv->plat->unicast_filter_entries,
				   &priv->synopsys_id);
3941
	} else {
3942
		mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
3943
	}
3944 3945 3946 3947 3948
	if (!mac)
		return -ENOMEM;

	priv->hw = mac;

3949
	/* To use the chained or ring mode */
A
Alexandre TORGUE 已提交
3950 3951
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		priv->hw->mode = &dwmac4_ring_mode_ops;
3952
	} else {
A
Alexandre TORGUE 已提交
3953 3954
		if (chain_mode) {
			priv->hw->mode = &chain_mode_ops;
3955
			dev_info(priv->device, "Chain mode enabled\n");
A
Alexandre TORGUE 已提交
3956 3957 3958
			priv->mode = STMMAC_CHAIN_MODE;
		} else {
			priv->hw->mode = &ring_mode_ops;
3959
			dev_info(priv->device, "Ring mode enabled\n");
A
Alexandre TORGUE 已提交
3960 3961
			priv->mode = STMMAC_RING_MODE;
		}
3962 3963
	}

3964 3965 3966
	/* Get the HW capability (new GMAC newer than 3.50a) */
	priv->hw_cap_support = stmmac_get_hw_features(priv);
	if (priv->hw_cap_support) {
3967
		dev_info(priv->device, "DMA HW capability register supported\n");
3968 3969 3970 3971 3972 3973 3974 3975

		/* We can override some gmac/dma configuration fields: e.g.
		 * enh_desc, tx_coe (e.g. that are passed through the
		 * platform) with the values from the HW capability
		 * register (if supported).
		 */
		priv->plat->enh_desc = priv->dma_cap.enh_desc;
		priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
3976
		priv->hw->pmt = priv->plat->pmt;
3977

3978 3979 3980 3981 3982 3983
		/* TXCOE doesn't work in thresh DMA mode */
		if (priv->plat->force_thresh_dma_mode)
			priv->plat->tx_coe = 0;
		else
			priv->plat->tx_coe = priv->dma_cap.tx_coe;

A
Alexandre TORGUE 已提交
3984 3985
		/* In case of GMAC4 rx_coe is from HW cap register. */
		priv->plat->rx_coe = priv->dma_cap.rx_coe;
3986 3987 3988 3989 3990 3991

		if (priv->dma_cap.rx_coe_type2)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
		else if (priv->dma_cap.rx_coe_type1)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;

3992 3993 3994
	} else {
		dev_info(priv->device, "No HW DMA feature register supported\n");
	}
3995

A
Alexandre TORGUE 已提交
3996 3997 3998 3999 4000
	/* To use alternate (extended), normal or GMAC4 descriptor structures */
	if (priv->synopsys_id >= DWMAC_CORE_4_00)
		priv->hw->desc = &dwmac4_desc_ops;
	else
		stmmac_selec_desc_mode(priv);
4001

4002 4003
	if (priv->plat->rx_coe) {
		priv->hw->rx_csum = priv->plat->rx_coe;
4004
		dev_info(priv->device, "RX Checksum Offload Engine supported\n");
A
Alexandre TORGUE 已提交
4005
		if (priv->synopsys_id < DWMAC_CORE_4_00)
4006
			dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
4007
	}
4008
	if (priv->plat->tx_coe)
4009
		dev_info(priv->device, "TX Checksum insertion supported\n");
4010 4011

	if (priv->plat->pmt) {
4012
		dev_info(priv->device, "Wake-Up On Lan supported\n");
4013 4014 4015
		device_set_wakeup_capable(priv->device, 1);
	}

A
Alexandre TORGUE 已提交
4016
	if (priv->dma_cap.tsoen)
4017
		dev_info(priv->device, "TSO supported\n");
A
Alexandre TORGUE 已提交
4018

4019
	return 0;
4020 4021
}

4022
/**
4023 4024
 * stmmac_dvr_probe
 * @device: device pointer
4025
 * @plat_dat: platform data pointer
4026
 * @res: stmmac resource pointer
4027 4028
 * Description: this is the main probe function used to
 * call the alloc_etherdev, allocate the priv structure.
4029
 * Return:
4030
 * returns 0 on success, otherwise errno.
4031
 */
4032 4033 4034
int stmmac_dvr_probe(struct device *device,
		     struct plat_stmmacenet_data *plat_dat,
		     struct stmmac_resources *res)
4035
{
4036 4037
	struct net_device *ndev = NULL;
	struct stmmac_priv *priv;
4038 4039
	int ret = 0;
	u32 queue;
4040

4041 4042 4043
	ndev = alloc_etherdev_mqs(sizeof(struct stmmac_priv),
				  MTL_MAX_TX_QUEUES,
				  MTL_MAX_RX_QUEUES);
4044
	if (!ndev)
4045
		return -ENOMEM;
4046 4047 4048 4049 4050 4051

	SET_NETDEV_DEV(ndev, device);

	priv = netdev_priv(ndev);
	priv->device = device;
	priv->dev = ndev;
4052

4053
	stmmac_set_ethtool_ops(ndev);
4054 4055
	priv->pause = pause;
	priv->plat = plat_dat;
4056 4057 4058 4059 4060 4061 4062 4063 4064
	priv->ioaddr = res->addr;
	priv->dev->base_addr = (unsigned long)res->addr;

	priv->dev->irq = res->irq;
	priv->wol_irq = res->wol_irq;
	priv->lpi_irq = res->lpi_irq;

	if (res->mac)
		memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
4065

4066
	dev_set_drvdata(device, priv->dev);
4067

4068 4069
	/* Verify driver arguments */
	stmmac_verify_args();
4070

4071
	/* Override with kernel parameters if supplied XXX CRS XXX
G
Giuseppe CAVALLARO 已提交
4072 4073
	 * this needs to have multiple instances
	 */
4074 4075 4076
	if ((phyaddr >= 0) && (phyaddr <= 31))
		priv->plat->phy_addr = phyaddr;

4077 4078
	if (priv->plat->stmmac_rst)
		reset_control_deassert(priv->plat->stmmac_rst);
4079

4080
	/* Init MAC and get the capabilities */
4081 4082
	ret = stmmac_hw_init(priv);
	if (ret)
4083
		goto error_hw_init;
4084

4085 4086 4087 4088 4089 4090
	/* Configure real RX and TX queues */
	ndev->real_num_rx_queues = priv->plat->rx_queues_to_use;
	ndev->real_num_tx_queues = priv->plat->tx_queues_to_use;

	priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);

4091
	ndev->netdev_ops = &stmmac_netdev_ops;
4092

4093 4094
	ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
			    NETIF_F_RXCSUM;
A
Alexandre TORGUE 已提交
4095 4096 4097 4098

	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
		ndev->hw_features |= NETIF_F_TSO;
		priv->tso = true;
4099
		dev_info(priv->device, "TSO feature enabled\n");
A
Alexandre TORGUE 已提交
4100
	}
4101 4102
	ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
	ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
4103 4104
#ifdef STMMAC_VLAN_TAG_USED
	/* Both mac100 and gmac support receive VLAN tag detection */
4105
	ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
4106 4107 4108
#endif
	priv->msg_enable = netif_msg_init(debug, default_msg_level);

4109 4110 4111 4112 4113 4114
	/* MTU range: 46 - hw-specific max */
	ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
	if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
		ndev->max_mtu = JUMBO_LEN;
	else
		ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
4115 4116 4117 4118 4119
	/* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
	 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
	 */
	if ((priv->plat->maxmtu < ndev->max_mtu) &&
	    (priv->plat->maxmtu >= ndev->min_mtu))
4120
		ndev->max_mtu = priv->plat->maxmtu;
4121
	else if (priv->plat->maxmtu < ndev->min_mtu)
4122 4123 4124
		dev_warn(priv->device,
			 "%s: warning: maxmtu having invalid value (%d)\n",
			 __func__, priv->plat->maxmtu);
4125

4126 4127 4128
	if (flow_ctrl)
		priv->flow_ctrl = FLOW_AUTO;	/* RX/TX pause on */

4129 4130 4131 4132 4133 4134 4135
	/* Rx Watchdog is available in the COREs newer than the 3.40.
	 * In some case, for example on bugged HW this feature
	 * has to be disable and this can be done by passing the
	 * riwt_off field from the platform.
	 */
	if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
		priv->use_riwt = 1;
4136 4137
		dev_info(priv->device,
			 "Enable RX Mitigation via HW Watchdog Timer\n");
4138 4139
	}

4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159
	ret = alloc_dma_desc_resources(priv);
	if (ret < 0) {
		netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
			   __func__);
		goto init_dma_error;
	}

	ret = init_dma_desc_rings(priv->dev, GFP_KERNEL);
	if (ret < 0) {
		netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
			   __func__);
		goto init_dma_error;
	}

	for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		netif_napi_add(ndev, &rx_q->napi, stmmac_poll,
			       (64 * priv->plat->rx_queues_to_use));
	}
4160

4161 4162
	spin_lock_init(&priv->lock);

4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173
	/* If a specific clk_csr value is passed from the platform
	 * this means that the CSR Clock Range selection cannot be
	 * changed at run-time and it is fixed. Viceversa the driver'll try to
	 * set the MDC clock dynamically according to the csr actual
	 * clock input.
	 */
	if (!priv->plat->clk_csr)
		stmmac_clk_csr_set(priv);
	else
		priv->clk_csr = priv->plat->clk_csr;

4174 4175
	stmmac_check_pcs_mode(priv);

4176 4177 4178
	if (priv->hw->pcs != STMMAC_PCS_RGMII  &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI) {
4179 4180 4181
		/* MDIO bus Registration */
		ret = stmmac_mdio_register(ndev);
		if (ret < 0) {
4182 4183 4184
			dev_err(priv->device,
				"%s: MDIO bus (id: %d) registration failed",
				__func__, priv->plat->bus_id);
4185 4186
			goto error_mdio_register;
		}
4187 4188
	}

4189
	ret = register_netdev(ndev);
4190
	if (ret) {
4191 4192
		dev_err(priv->device, "%s: ERROR %i registering the device\n",
			__func__, ret);
4193 4194
		goto error_netdev_register;
	}
4195 4196

	return ret;
4197

4198
error_netdev_register:
4199 4200 4201 4202
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI)
		stmmac_mdio_unregister(ndev);
4203
error_mdio_register:
4204 4205 4206 4207 4208 4209 4210
	for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		netif_napi_del(&rx_q->napi);
	}
init_dma_error:
	free_dma_desc_resources(priv);
4211
error_hw_init:
4212
	free_netdev(ndev);
4213

4214
	return ret;
4215
}
4216
EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
4217 4218 4219

/**
 * stmmac_dvr_remove
4220
 * @dev: device pointer
4221
 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
4222
 * changes the link status, releases the DMA descriptor rings.
4223
 */
4224
int stmmac_dvr_remove(struct device *dev)
4225
{
4226
	struct net_device *ndev = dev_get_drvdata(dev);
4227
	struct stmmac_priv *priv = netdev_priv(ndev);
4228

4229
	netdev_info(priv->dev, "%s: removing driver", __func__);
4230

4231
	stmmac_stop_all_dma(priv);
4232

4233
	stmmac_set_mac(priv->ioaddr, false);
4234 4235
	netif_carrier_off(ndev);
	unregister_netdev(ndev);
4236 4237 4238 4239
	if (priv->plat->stmmac_rst)
		reset_control_assert(priv->plat->stmmac_rst);
	clk_disable_unprepare(priv->plat->pclk);
	clk_disable_unprepare(priv->plat->stmmac_clk);
4240 4241 4242
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI)
4243
		stmmac_mdio_unregister(ndev);
4244 4245 4246 4247
	free_netdev(ndev);

	return 0;
}
4248
EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
4249

4250 4251
/**
 * stmmac_suspend - suspend callback
4252
 * @dev: device pointer
4253 4254 4255 4256
 * Description: this is the function to suspend the device and it is called
 * by the platform driver to stop the network queue, release the resources,
 * program the PMT register (for WoL), clean and release driver resources.
 */
4257
int stmmac_suspend(struct device *dev)
4258
{
4259
	struct net_device *ndev = dev_get_drvdata(dev);
4260
	struct stmmac_priv *priv = netdev_priv(ndev);
4261
	unsigned long flags;
4262

4263
	if (!ndev || !netif_running(ndev))
4264 4265
		return 0;

4266 4267
	if (ndev->phydev)
		phy_stop(ndev->phydev);
4268

4269
	spin_lock_irqsave(&priv->lock, flags);
4270

4271
	netif_device_detach(ndev);
4272
	stmmac_stop_all_queues(priv);
4273

4274
	stmmac_disable_all_queues(priv);
4275 4276

	/* Stop TX/RX DMA */
4277
	stmmac_stop_all_dma(priv);
4278

4279
	/* Enable Power down mode by programming the PMT regs */
4280
	if (device_may_wakeup(priv->device)) {
4281
		priv->hw->mac->pmt(priv->hw, priv->wolopts);
4282 4283
		priv->irq_wake = 1;
	} else {
4284
		stmmac_set_mac(priv->ioaddr, false);
4285
		pinctrl_pm_select_sleep_state(priv->device);
4286
		/* Disable clock in case of PWM is off */
4287 4288
		clk_disable(priv->plat->pclk);
		clk_disable(priv->plat->stmmac_clk);
4289
	}
4290
	spin_unlock_irqrestore(&priv->lock, flags);
4291 4292

	priv->oldlink = 0;
4293 4294
	priv->speed = SPEED_UNKNOWN;
	priv->oldduplex = DUPLEX_UNKNOWN;
4295 4296
	return 0;
}
4297
EXPORT_SYMBOL_GPL(stmmac_suspend);
4298

4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323
/**
 * stmmac_reset_queues_param - reset queue parameters
 * @dev: device pointer
 */
static void stmmac_reset_queues_param(struct stmmac_priv *priv)
{
	u32 rx_cnt = priv->plat->rx_queues_to_use;
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < rx_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		rx_q->cur_rx = 0;
		rx_q->dirty_rx = 0;
	}

	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		tx_q->cur_tx = 0;
		tx_q->dirty_tx = 0;
	}
}

4324 4325
/**
 * stmmac_resume - resume callback
4326
 * @dev: device pointer
4327 4328 4329
 * Description: when resume this function is invoked to setup the DMA and CORE
 * in a usable state.
 */
4330
int stmmac_resume(struct device *dev)
4331
{
4332
	struct net_device *ndev = dev_get_drvdata(dev);
4333
	struct stmmac_priv *priv = netdev_priv(ndev);
4334
	unsigned long flags;
4335

4336
	if (!netif_running(ndev))
4337 4338 4339 4340 4341 4342
		return 0;

	/* Power Down bit, into the PM register, is cleared
	 * automatically as soon as a magic packet or a Wake-up frame
	 * is received. Anyway, it's better to manually clear
	 * this bit because it can generate problems while resuming
G
Giuseppe CAVALLARO 已提交
4343 4344
	 * from another devices (e.g. serial console).
	 */
4345
	if (device_may_wakeup(priv->device)) {
4346
		spin_lock_irqsave(&priv->lock, flags);
4347
		priv->hw->mac->pmt(priv->hw, 0);
4348
		spin_unlock_irqrestore(&priv->lock, flags);
4349
		priv->irq_wake = 0;
4350
	} else {
4351
		pinctrl_pm_select_default_state(priv->device);
4352
		/* enable the clk previously disabled */
4353 4354
		clk_enable(priv->plat->stmmac_clk);
		clk_enable(priv->plat->pclk);
4355 4356 4357 4358
		/* reset the phy so that it's ready */
		if (priv->mii)
			stmmac_mdio_reset(priv->mii);
	}
4359

4360
	netif_device_attach(ndev);
4361

4362 4363
	spin_lock_irqsave(&priv->lock, flags);

4364 4365
	stmmac_reset_queues_param(priv);

A
Alexandre TORGUE 已提交
4366 4367 4368 4369 4370
	/* reset private mss value to force mss context settings at
	 * next tso xmit (only used for gmac4).
	 */
	priv->mss = 0;

4371 4372
	stmmac_clear_descriptors(priv);

4373
	stmmac_hw_setup(ndev, false);
4374
	stmmac_init_tx_coalesce(priv);
4375
	stmmac_set_rx_mode(ndev);
4376

4377
	stmmac_enable_all_queues(priv);
4378

4379
	stmmac_start_all_queues(priv);
4380

4381
	spin_unlock_irqrestore(&priv->lock, flags);
4382

4383 4384
	if (ndev->phydev)
		phy_start(ndev->phydev);
4385

4386 4387
	return 0;
}
4388
EXPORT_SYMBOL_GPL(stmmac_resume);
4389

4390 4391 4392 4393 4394 4395 4396 4397
#ifndef MODULE
static int __init stmmac_cmdline_opt(char *str)
{
	char *opt;

	if (!str || !*str)
		return -EINVAL;
	while ((opt = strsep(&str, ",")) != NULL) {
4398
		if (!strncmp(opt, "debug:", 6)) {
4399
			if (kstrtoint(opt + 6, 0, &debug))
4400 4401
				goto err;
		} else if (!strncmp(opt, "phyaddr:", 8)) {
4402
			if (kstrtoint(opt + 8, 0, &phyaddr))
4403 4404
				goto err;
		} else if (!strncmp(opt, "buf_sz:", 7)) {
4405
			if (kstrtoint(opt + 7, 0, &buf_sz))
4406 4407
				goto err;
		} else if (!strncmp(opt, "tc:", 3)) {
4408
			if (kstrtoint(opt + 3, 0, &tc))
4409 4410
				goto err;
		} else if (!strncmp(opt, "watchdog:", 9)) {
4411
			if (kstrtoint(opt + 9, 0, &watchdog))
4412 4413
				goto err;
		} else if (!strncmp(opt, "flow_ctrl:", 10)) {
4414
			if (kstrtoint(opt + 10, 0, &flow_ctrl))
4415 4416
				goto err;
		} else if (!strncmp(opt, "pause:", 6)) {
4417
			if (kstrtoint(opt + 6, 0, &pause))
4418
				goto err;
4419
		} else if (!strncmp(opt, "eee_timer:", 10)) {
4420 4421
			if (kstrtoint(opt + 10, 0, &eee_timer))
				goto err;
4422 4423 4424
		} else if (!strncmp(opt, "chain_mode:", 11)) {
			if (kstrtoint(opt + 11, 0, &chain_mode))
				goto err;
4425
		}
4426 4427
	}
	return 0;
4428 4429 4430 4431

err:
	pr_err("%s: ERROR broken module parameter conversion", __func__);
	return -EINVAL;
4432 4433 4434
}

__setup("stmmaceth=", stmmac_cmdline_opt);
G
Giuseppe CAVALLARO 已提交
4435
#endif /* MODULE */
4436

4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465
static int __init stmmac_init(void)
{
#ifdef CONFIG_DEBUG_FS
	/* Create debugfs main directory if it doesn't exist yet */
	if (!stmmac_fs_dir) {
		stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);

		if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
			pr_err("ERROR %s, debugfs create directory failed\n",
			       STMMAC_RESOURCE_NAME);

			return -ENOMEM;
		}
	}
#endif

	return 0;
}

static void __exit stmmac_exit(void)
{
#ifdef CONFIG_DEBUG_FS
	debugfs_remove_recursive(stmmac_fs_dir);
#endif
}

module_init(stmmac_init)
module_exit(stmmac_exit)

4466 4467 4468
MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
MODULE_LICENSE("GPL");