i915_drv.h 41.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include "i915_reg.h"
J
Jesse Barnes 已提交
34
#include "intel_bios.h"
35
#include "intel_ringbuffer.h"
36
#include <linux/io-mapping.h>
37
#include <linux/i2c.h>
38
#include <drm/intel-gtt.h>
39
#include <linux/backlight.h>
40

L
Linus Torvalds 已提交
41 42 43 44 45 46 47
/* General customization:
 */

#define DRIVER_AUTHOR		"Tungsten Graphics, Inc."

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
48
#define DRIVER_DATE		"20080730"
L
Linus Torvalds 已提交
49

50 51 52
enum pipe {
	PIPE_A = 0,
	PIPE_B,
53 54
	PIPE_C,
	I915_MAX_PIPES
55
};
56
#define pipe_name(p) ((p) + 'A')
57

58 59 60
enum plane {
	PLANE_A = 0,
	PLANE_B,
61
	PLANE_C,
62
};
63
#define plane_name(p) ((p) + 'A')
64

65 66
#define I915_GEM_GPU_DOMAINS	(~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))

67 68
#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)

L
Linus Torvalds 已提交
69 70 71
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
72 73
 * 1.2: Add Power Management
 * 1.3: Add vblank support
74
 * 1.4: Fix cmdbuffer path, add heap destroy
75
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
76 77
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
78 79
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
80
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
81 82
#define DRIVER_PATCHLEVEL	0

83
#define WATCH_COHERENCY	0
84
#define WATCH_LISTS	0
85

86 87 88 89 90 91 92 93 94
#define I915_GEM_PHYS_CURSOR_0 1
#define I915_GEM_PHYS_CURSOR_1 2
#define I915_GEM_PHYS_OVERLAY_REGS 3
#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)

struct drm_i915_gem_phys_object {
	int id;
	struct page **page_list;
	drm_dma_handle_t *handle;
95
	struct drm_i915_gem_object *cur_obj;
96 97
};

L
Linus Torvalds 已提交
98 99 100 101 102
struct mem_block {
	struct mem_block *next;
	struct mem_block *prev;
	int start;
	int size;
103
	struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
L
Linus Torvalds 已提交
104 105
};

106 107 108 109
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;
110
struct drm_i915_private;
111

112 113 114 115 116
struct intel_opregion {
	struct opregion_header *header;
	struct opregion_acpi *acpi;
	struct opregion_swsci *swsci;
	struct opregion_asle *asle;
117
	void *vbt;
118
	u32 __iomem *lid_state;
119
};
120
#define OPREGION_SIZE            (8*1024)
121

122 123 124
struct intel_overlay;
struct intel_overlay_error_state;

125 126 127 128
struct drm_i915_master_private {
	drm_local_map_t *sarea;
	struct _drm_i915_sarea *sarea_priv;
};
129
#define I915_FENCE_REG_NONE -1
130 131 132
#define I915_MAX_NUM_FENCES 16
/* 16 fences + sign bit for FENCE_REG_NONE */
#define I915_MAX_NUM_FENCE_BITS 5
133 134

struct drm_i915_fence_reg {
135
	struct list_head lru_list;
136
	struct drm_i915_gem_object *obj;
137
	uint32_t setup_seqno;
138
};
139

140
struct sdvo_device_mapping {
C
Chris Wilson 已提交
141
	u8 initialized;
142 143 144
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
145
	u8 i2c_pin;
146
	u8 ddc_pin;
147 148
};

149 150
struct intel_display_error_state;

151 152 153
struct drm_i915_error_state {
	u32 eir;
	u32 pgtbl_er;
154
	u32 pipestat[I915_MAX_PIPES];
155 156 157 158
	u32 ipeir;
	u32 ipehr;
	u32 instdone;
	u32 acthd;
159 160 161 162 163 164
	u32 error; /* gen6+ */
	u32 bcs_acthd; /* gen6+ blt engine */
	u32 bcs_ipehr;
	u32 bcs_ipeir;
	u32 bcs_instdone;
	u32 bcs_seqno;
165 166 167 168 169
	u32 vcs_acthd; /* gen6+ bsd engine */
	u32 vcs_ipehr;
	u32 vcs_ipeir;
	u32 vcs_instdone;
	u32 vcs_seqno;
170 171 172 173
	u32 instpm;
	u32 instps;
	u32 instdone1;
	u32 seqno;
174
	u64 bbaddr;
175
	u64 fence[I915_MAX_NUM_FENCES];
176
	struct timeval time;
177 178 179 180
	struct drm_i915_error_object {
		int page_count;
		u32 gtt_offset;
		u32 *pages[0];
181
	} *ringbuffer[I915_NUM_RINGS], *batchbuffer[I915_NUM_RINGS];
182
	struct drm_i915_error_buffer {
183
		u32 size;
184 185 186 187 188
		u32 name;
		u32 seqno;
		u32 gtt_offset;
		u32 read_domains;
		u32 write_domain;
189
		s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
190 191 192 193
		s32 pinned:2;
		u32 tiling:2;
		u32 dirty:1;
		u32 purgeable:1;
194
		u32 ring:4;
195
		u32 cache_level:2;
196 197
	} *active_bo, *pinned_bo;
	u32 active_bo_count, pinned_bo_count;
198
	struct intel_overlay_error_state *overlay;
199
	struct intel_display_error_state *display;
200 201
};

202 203
struct drm_i915_display_funcs {
	void (*dpms)(struct drm_crtc *crtc, int mode);
204
	bool (*fbc_enabled)(struct drm_device *dev);
205 206 207 208
	void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
	void (*disable_fbc)(struct drm_device *dev);
	int (*get_display_clock_speed)(struct drm_device *dev);
	int (*get_fifo_size)(struct drm_device *dev, int plane);
209
	void (*update_wm)(struct drm_device *dev);
210 211
	void (*update_sprite_wm)(struct drm_device *dev, int pipe,
				 uint32_t sprite_width, int pixel_size);
212 213 214 215 216
	int (*crtc_mode_set)(struct drm_crtc *crtc,
			     struct drm_display_mode *mode,
			     struct drm_display_mode *adjusted_mode,
			     int x, int y,
			     struct drm_framebuffer *old_fb);
217 218
	void (*write_eld)(struct drm_connector *connector,
			  struct drm_crtc *crtc);
219
	void (*fdi_link_train)(struct drm_crtc *crtc);
220
	void (*init_clock_gating)(struct drm_device *dev);
221
	void (*init_pch_clock_gating)(struct drm_device *dev);
222 223 224
	int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
			  struct drm_framebuffer *fb,
			  struct drm_i915_gem_object *obj);
225 226
	int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			    int x, int y);
227 228
	void (*force_wake_get)(struct drm_i915_private *dev_priv);
	void (*force_wake_put)(struct drm_i915_private *dev_priv);
229 230 231 232 233 234 235
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
};

236
struct intel_device_info {
237
	u8 gen;
238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257
	u8 is_mobile:1;
	u8 is_i85x:1;
	u8 is_i915g:1;
	u8 is_i945gm:1;
	u8 is_g33:1;
	u8 need_gfx_hws:1;
	u8 is_g4x:1;
	u8 is_pineview:1;
	u8 is_broadwater:1;
	u8 is_crestline:1;
	u8 is_ivybridge:1;
	u8 has_fbc:1;
	u8 has_pipe_cxsr:1;
	u8 has_hotplug:1;
	u8 cursor_needs_physical:1;
	u8 has_overlay:1;
	u8 overlay_needs_physical:1;
	u8 supports_tv:1;
	u8 has_bsd_ring:1;
	u8 has_blt_ring:1;
258 259
};

260
enum no_fbc_reason {
C
Chris Wilson 已提交
261
	FBC_NO_OUTPUT, /* no outputs enabled to compress */
262 263 264 265 266
	FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
	FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
	FBC_MODE_TOO_LARGE, /* mode too large for compression */
	FBC_BAD_PLANE, /* fbc not supported on plane */
	FBC_NOT_TILED, /* buffer not tiled */
267
	FBC_MULTIPLE_PIPES, /* more than one pipe active */
268
	FBC_MODULE_PARAM,
269 270
};

271 272 273 274 275
enum intel_pch {
	PCH_IBX,	/* Ibexpeak PCH */
	PCH_CPT,	/* Cougarpoint PCH */
};

276
#define QUIRK_PIPEA_FORCE (1<<0)
277
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
278

279
struct intel_fbdev;
280
struct intel_fbc_work;
281

L
Linus Torvalds 已提交
282
typedef struct drm_i915_private {
283 284
	struct drm_device *dev;

285 286
	const struct intel_device_info *info;

287
	int has_gem;
288
	int relative_constants_mode;
289

290
	void __iomem *regs;
291
	u32 gt_fifo_count;
L
Linus Torvalds 已提交
292

293 294
	struct intel_gmbus {
		struct i2c_adapter adapter;
C
Chris Wilson 已提交
295 296
		struct i2c_adapter *force_bit;
		u32 reg0;
297 298
	} *gmbus;

299
	struct pci_dev *bridge_dev;
300
	struct intel_ring_buffer ring[I915_NUM_RINGS];
301
	uint32_t next_seqno;
L
Linus Torvalds 已提交
302

303
	drm_dma_handle_t *status_page_dmah;
304
	uint32_t counter;
305
	drm_local_map_t hws_map;
306 307
	struct drm_i915_gem_object *pwrctx;
	struct drm_i915_gem_object *renderctx;
L
Linus Torvalds 已提交
308

J
Jesse Barnes 已提交
309 310
	struct resource mch_res;

311
	unsigned int cpp;
L
Linus Torvalds 已提交
312 313 314 315 316 317
	int back_offset;
	int front_offset;
	int current_page;
	int page_flipping;

	atomic_t irq_received;
318 319 320

	/* protects the irq masks */
	spinlock_t irq_lock;
321
	/** Cached value of IMR to avoid reads in updating the bitfield */
322
	u32 pipestat[2];
323 324 325
	u32 irq_mask;
	u32 gt_irq_mask;
	u32 pch_irq_mask;
L
Linus Torvalds 已提交
326

327 328 329
	u32 hotplug_supported_mask;
	struct work_struct hotplug_work;

L
Linus Torvalds 已提交
330 331
	int tex_lru_log_granularity;
	int allow_batchbuffer;
D
Dave Airlie 已提交
332
	unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
333
	int vblank_pipe;
334
	int num_pipe;
335

B
Ben Gamari 已提交
336
	/* For hangcheck timer */
C
Chris Wilson 已提交
337
#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
B
Ben Gamari 已提交
338 339 340
	struct timer_list hangcheck_timer;
	int hangcheck_count;
	uint32_t last_acthd;
D
Daniel Vetter 已提交
341 342
	uint32_t last_acthd_bsd;
	uint32_t last_acthd_blt;
343 344
	uint32_t last_instdone;
	uint32_t last_instdone1;
B
Ben Gamari 已提交
345

346
	unsigned long cfb_size;
347 348
	unsigned int cfb_fb;
	enum plane cfb_plane;
C
Chris Wilson 已提交
349
	int cfb_y;
350
	struct intel_fbc_work *fbc_work;
351

352 353
	struct intel_opregion opregion;

354 355
	/* overlay */
	struct intel_overlay *overlay;
356
	bool sprite_scaling_enabled;
357

J
Jesse Barnes 已提交
358
	/* LVDS info */
359
	int backlight_level;  /* restore backlight to this value */
360
	bool backlight_enabled;
361 362
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
J
Jesse Barnes 已提交
363 364

	/* Feature bits from the VBIOS */
365 366 367 368
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
369
	unsigned int lvds_use_ssc:1;
370
	unsigned int display_clock_mode:1;
371
	int lvds_ssc_freq;
372
	struct {
373 374 375 376 377 378 379 380 381
		int rate;
		int lanes;
		int preemphasis;
		int vswing;

		bool initialized;
		bool support;
		int bpp;
		struct edp_power_seq pps;
382
	} edp;
J
Jesse Barnes 已提交
383
	bool no_aux_handshake;
J
Jesse Barnes 已提交
384

385 386
	struct notifier_block lid_notifier;

387
	int crt_ddc_pin;
388
	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
389 390 391
	int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

392
	unsigned int fsb_freq, mem_freq, is_ddr3;
393

394 395
	spinlock_t error_lock;
	struct drm_i915_error_state *first_error;
396
	struct work_struct error_work;
397
	struct completion error_completion;
398
	struct workqueue_struct *wq;
399

400 401 402
	/* Display functions */
	struct drm_i915_display_funcs display;

403 404 405
	/* PCH chipset type */
	enum intel_pch pch_type;

406 407
	unsigned long quirks;

J
Jesse Barnes 已提交
408
	/* Register state */
409
	bool modeset_on_lid;
J
Jesse Barnes 已提交
410 411 412
	u8 saveLBB;
	u32 saveDSPACNTR;
	u32 saveDSPBCNTR;
413
	u32 saveDSPARB;
414
	u32 saveHWS;
J
Jesse Barnes 已提交
415 416 417 418 419 420 421 422 423 424 425 426 427 428 429
	u32 savePIPEACONF;
	u32 savePIPEBCONF;
	u32 savePIPEASRC;
	u32 savePIPEBSRC;
	u32 saveFPA0;
	u32 saveFPA1;
	u32 saveDPLL_A;
	u32 saveDPLL_A_MD;
	u32 saveHTOTAL_A;
	u32 saveHBLANK_A;
	u32 saveHSYNC_A;
	u32 saveVTOTAL_A;
	u32 saveVBLANK_A;
	u32 saveVSYNC_A;
	u32 saveBCLRPAT_A;
430
	u32 saveTRANSACONF;
431 432 433 434 435 436
	u32 saveTRANS_HTOTAL_A;
	u32 saveTRANS_HBLANK_A;
	u32 saveTRANS_HSYNC_A;
	u32 saveTRANS_VTOTAL_A;
	u32 saveTRANS_VBLANK_A;
	u32 saveTRANS_VSYNC_A;
437
	u32 savePIPEASTAT;
J
Jesse Barnes 已提交
438 439 440
	u32 saveDSPASTRIDE;
	u32 saveDSPASIZE;
	u32 saveDSPAPOS;
441
	u32 saveDSPAADDR;
J
Jesse Barnes 已提交
442 443 444
	u32 saveDSPASURF;
	u32 saveDSPATILEOFF;
	u32 savePFIT_PGM_RATIOS;
445
	u32 saveBLC_HIST_CTL;
J
Jesse Barnes 已提交
446 447
	u32 saveBLC_PWM_CTL;
	u32 saveBLC_PWM_CTL2;
448 449
	u32 saveBLC_CPU_PWM_CTL;
	u32 saveBLC_CPU_PWM_CTL2;
J
Jesse Barnes 已提交
450 451 452 453 454 455 456 457 458 459 460
	u32 saveFPB0;
	u32 saveFPB1;
	u32 saveDPLL_B;
	u32 saveDPLL_B_MD;
	u32 saveHTOTAL_B;
	u32 saveHBLANK_B;
	u32 saveHSYNC_B;
	u32 saveVTOTAL_B;
	u32 saveVBLANK_B;
	u32 saveVSYNC_B;
	u32 saveBCLRPAT_B;
461
	u32 saveTRANSBCONF;
462 463 464 465 466 467
	u32 saveTRANS_HTOTAL_B;
	u32 saveTRANS_HBLANK_B;
	u32 saveTRANS_HSYNC_B;
	u32 saveTRANS_VTOTAL_B;
	u32 saveTRANS_VBLANK_B;
	u32 saveTRANS_VSYNC_B;
468
	u32 savePIPEBSTAT;
J
Jesse Barnes 已提交
469 470 471
	u32 saveDSPBSTRIDE;
	u32 saveDSPBSIZE;
	u32 saveDSPBPOS;
472
	u32 saveDSPBADDR;
J
Jesse Barnes 已提交
473 474
	u32 saveDSPBSURF;
	u32 saveDSPBTILEOFF;
475 476 477
	u32 saveVGA0;
	u32 saveVGA1;
	u32 saveVGA_PD;
J
Jesse Barnes 已提交
478 479 480
	u32 saveVGACNTRL;
	u32 saveADPA;
	u32 saveLVDS;
481 482
	u32 savePP_ON_DELAYS;
	u32 savePP_OFF_DELAYS;
J
Jesse Barnes 已提交
483 484 485 486 487 488
	u32 saveDVOA;
	u32 saveDVOB;
	u32 saveDVOC;
	u32 savePP_ON;
	u32 savePP_OFF;
	u32 savePP_CONTROL;
489
	u32 savePP_DIVISOR;
J
Jesse Barnes 已提交
490 491 492
	u32 savePFIT_CONTROL;
	u32 save_palette_a[256];
	u32 save_palette_b[256];
493
	u32 saveDPFC_CB_BASE;
J
Jesse Barnes 已提交
494 495 496 497
	u32 saveFBC_CFB_BASE;
	u32 saveFBC_LL_BASE;
	u32 saveFBC_CONTROL;
	u32 saveFBC_CONTROL2;
498 499 500
	u32 saveIER;
	u32 saveIIR;
	u32 saveIMR;
501 502 503 504 505 506
	u32 saveDEIER;
	u32 saveDEIMR;
	u32 saveGTIER;
	u32 saveGTIMR;
	u32 saveFDI_RXA_IMR;
	u32 saveFDI_RXB_IMR;
507 508
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
509 510 511 512 513
	u32 saveSWF0[16];
	u32 saveSWF1[16];
	u32 saveSWF2[3];
	u8 saveMSR;
	u8 saveSR[8];
514
	u8 saveGR[25];
J
Jesse Barnes 已提交
515
	u8 saveAR_INDEX;
516
	u8 saveAR[21];
J
Jesse Barnes 已提交
517
	u8 saveDACMASK;
518
	u8 saveCR[37];
519
	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
520 521 522 523 524 525 526
	u32 saveCURACNTR;
	u32 saveCURAPOS;
	u32 saveCURABASE;
	u32 saveCURBCNTR;
	u32 saveCURBPOS;
	u32 saveCURBBASE;
	u32 saveCURSIZE;
527 528 529 530 531 532 533 534 535 536 537
	u32 saveDP_B;
	u32 saveDP_C;
	u32 saveDP_D;
	u32 savePIPEA_GMCH_DATA_M;
	u32 savePIPEB_GMCH_DATA_M;
	u32 savePIPEA_GMCH_DATA_N;
	u32 savePIPEB_GMCH_DATA_N;
	u32 savePIPEA_DP_LINK_M;
	u32 savePIPEB_DP_LINK_M;
	u32 savePIPEA_DP_LINK_N;
	u32 savePIPEB_DP_LINK_N;
538 539 540 541 542 543 544 545 546 547
	u32 saveFDI_RXA_CTL;
	u32 saveFDI_TXA_CTL;
	u32 saveFDI_RXB_CTL;
	u32 saveFDI_TXB_CTL;
	u32 savePFA_CTL_1;
	u32 savePFB_CTL_1;
	u32 savePFA_WIN_SZ;
	u32 savePFB_WIN_SZ;
	u32 savePFA_WIN_POS;
	u32 savePFB_WIN_POS;
548 549 550 551 552 553 554 555 556 557
	u32 savePCH_DREF_CONTROL;
	u32 saveDISP_ARB_CTL;
	u32 savePIPEA_DATA_M1;
	u32 savePIPEA_DATA_N1;
	u32 savePIPEA_LINK_M1;
	u32 savePIPEA_LINK_N1;
	u32 savePIPEB_DATA_M1;
	u32 savePIPEB_DATA_N1;
	u32 savePIPEB_LINK_M1;
	u32 savePIPEB_LINK_N1;
558
	u32 saveMCHBAR_RENDER_STANDBY;
559
	u32 savePCH_PORT_HOTPLUG;
560 561

	struct {
562
		/** Bridge to intel-gtt-ko */
563
		const struct intel_gtt *gtt;
564
		/** Memory allocator for GTT stolen memory */
565
		struct drm_mm stolen;
566
		/** Memory allocator for GTT */
567
		struct drm_mm gtt_space;
D
Daniel Vetter 已提交
568 569 570
		/** List of all objects in gtt_space. Used to restore gtt
		 * mappings on resume */
		struct list_head gtt_list;
571 572 573

		/** Usable portion of the GTT for GEM */
		unsigned long gtt_start;
574
		unsigned long gtt_mappable_end;
575
		unsigned long gtt_end;
576

577
		struct io_mapping *gtt_mapping;
578
		int gtt_mtrr;
579

580
		struct shrinker inactive_shrinker;
581

582 583 584 585 586 587 588 589 590 591 592
		/**
		 * List of objects currently involved in rendering.
		 *
		 * Includes buffers having the contents of their GPU caches
		 * flushed, not necessarily primitives.  last_rendering_seqno
		 * represents when the rendering involved will be completed.
		 *
		 * A reference is held on the buffer while on this list.
		 */
		struct list_head active_list;

593 594 595 596 597
		/**
		 * List of objects which are not in the ringbuffer but which
		 * still have a write_domain which needs to be flushed before
		 * unbinding.
		 *
598 599
		 * last_rendering_seqno is 0 while an object is in this list.
		 *
600 601 602 603 604 605 606 607
		 * A reference is held on the buffer while on this list.
		 */
		struct list_head flushing_list;

		/**
		 * LRU list of objects which are not in the ringbuffer and
		 * are ready to unbind, but are still in the GTT.
		 *
608 609
		 * last_rendering_seqno is 0 while an object is in this list.
		 *
610 611 612 613 614 615
		 * A reference is not held on the buffer while on this list,
		 * as merely being GTT-bound shouldn't prevent its being
		 * freed, and we'll pull it off the list in the free path.
		 */
		struct list_head inactive_list;

C
Chris Wilson 已提交
616 617 618 619 620 621
		/**
		 * LRU list of objects which are not in the ringbuffer but
		 * are still pinned in the GTT.
		 */
		struct list_head pinned_list;

622 623 624
		/** LRU list of objects with fence regs on them. */
		struct list_head fence_list;

625 626 627 628 629 630 631 632
		/**
		 * List of objects currently pending being freed.
		 *
		 * These objects are no longer in use, but due to a signal
		 * we were prevented from freeing them at the appointed time.
		 */
		struct list_head deferred_free_list;

633 634 635 636 637 638 639 640 641
		/**
		 * We leave the user IRQ off as much as possible,
		 * but this means that requests will finish and never
		 * be retired once the system goes idle. Set a timer to
		 * fire periodically while the ring is running. When it
		 * fires, go retire requests.
		 */
		struct delayed_work retire_work;

642 643 644 645 646 647
		/**
		 * Are we in a non-interruptible section of code like
		 * modesetting?
		 */
		bool interruptible;

648 649 650 651 652 653 654 655 656 657 658 659 660 661
		/**
		 * Flag if the X Server, and thus DRM, is not currently in
		 * control of the device.
		 *
		 * This is set between LeaveVT and EnterVT.  It needs to be
		 * replaced with a semaphore.  It also needs to be
		 * transitioned away from for kernel modesetting.
		 */
		int suspended;

		/**
		 * Flag if the hardware appears to be wedged.
		 *
		 * This is set when attempts to idle the device timeout.
L
Lucas De Marchi 已提交
662
		 * It prevents command submission from occurring and makes
663 664
		 * every pending request fail
		 */
665
		atomic_t wedged;
666 667 668 669 670

		/** Bit 6 swizzling required for X tiling */
		uint32_t bit_6_swizzle_x;
		/** Bit 6 swizzling required for Y tiling */
		uint32_t bit_6_swizzle_y;
671 672 673

		/* storage for physical objects */
		struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
674

675 676
		/* accounting, useful for userland debugging */
		size_t gtt_total;
677 678
		size_t mappable_gtt_total;
		size_t object_memory;
679
		u32 object_count;
680
	} mm;
681
	struct sdvo_device_mapping sdvo_mappings[2];
682 683
	/* indicate whether the LVDS_BORDER should be enabled or not */
	unsigned int lvds_border_bits;
684 685
	/* Panel fitter placement and size for Ironlake+ */
	u32 pch_pf_pos, pch_pf_size;
686

J
Jesse Barnes 已提交
687 688
	struct drm_crtc *plane_to_crtc_mapping[3];
	struct drm_crtc *pipe_to_crtc_mapping[3];
689
	wait_queue_head_t pending_flip_queue;
690
	bool flip_pending_is_done;
691

692 693 694
	/* Reclocking support */
	bool render_reclock_avail;
	bool lvds_downclock_avail;
695 696
	/* indicates the reduced downclock for LVDS*/
	int lvds_downclock;
697 698 699 700
	struct work_struct idle_work;
	struct timer_list idle_timer;
	bool busy;
	u16 orig_clock;
Z
Zhao Yakui 已提交
701 702
	int child_dev_num;
	struct child_device_config *child_dev;
703
	struct drm_connector *int_lvds_connector;
704
	struct drm_connector *int_edp_connector;
705

706
	bool mchbar_need_disable;
707

708 709 710 711
	struct work_struct rps_work;
	spinlock_t rps_lock;
	u32 pm_iir;

712 713 714
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
715 716 717
	u8 fmax;
	u8 fstart;

718 719
	u64 last_count1;
	unsigned long last_time1;
720
	unsigned long chipset_power;
721 722 723 724 725 726
	u64 last_count2;
	struct timespec last_time2;
	unsigned long gfx_power;
	int c_m;
	int r_t;
	u8 corr;
727
	spinlock_t *mchdev_lock;
728 729

	enum no_fbc_reason no_fbc_reason;
730

731 732
	struct drm_mm_node *compressed_fb;
	struct drm_mm_node *compressed_llb;
733

734 735
	unsigned long last_gpu_reset;

736 737
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
738

739 740
	struct backlight_device *backlight;

741
	struct drm_property *broadcast_rgb_property;
742
	struct drm_property *force_audio_property;
743 744

	atomic_t forcewake_count;
L
Linus Torvalds 已提交
745 746
} drm_i915_private_t;

747 748 749 750 751 752
enum i915_cache_level {
	I915_CACHE_NONE,
	I915_CACHE_LLC,
	I915_CACHE_LLC_MLC, /* gen6+ */
};

753
struct drm_i915_gem_object {
754
	struct drm_gem_object base;
755 756 757

	/** Current space allocated to this object in the GTT, if any. */
	struct drm_mm_node *gtt_space;
D
Daniel Vetter 已提交
758
	struct list_head gtt_list;
759 760

	/** This object's place on the active/flushing/inactive lists */
761 762
	struct list_head ring_list;
	struct list_head mm_list;
763 764
	/** This object's place on GPU write list */
	struct list_head gpu_write_list;
765 766
	/** This object's place in the batchbuffer or on the eviction list */
	struct list_head exec_list;
767 768 769 770 771 772

	/**
	 * This is set if the object is on the active or flushing lists
	 * (has pending rendering), and is not set if it's on inactive (ready
	 * to be unbound).
	 */
773
	unsigned int active:1;
774 775 776 777 778

	/**
	 * This is set if the object has been written to since last bound
	 * to the GTT
	 */
779
	unsigned int dirty:1;
780

781 782 783 784
	/**
	 * This is set if the object has been written to since the last
	 * GPU flush.
	 */
785
	unsigned int pending_gpu_write:1;
786

787 788 789 790 791
	/**
	 * Fence register bits (if any) for this object.  Will be set
	 * as needed when mapped into the GTT.
	 * Protected by dev->struct_mutex.
	 */
792
	signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
793 794 795 796

	/**
	 * Advice: are the backing pages purgeable?
	 */
797
	unsigned int madv:2;
798 799 800 801

	/**
	 * Current tiling mode for the object.
	 */
802 803
	unsigned int tiling_mode:2;
	unsigned int tiling_changed:1;
804 805 806 807 808 809 810 811 812 813

	/** How many users have pinned this object in GTT space. The following
	 * users can each hold at most one reference: pwrite/pread, pin_ioctl
	 * (via user_pin_count), execbuffer (objects are not allowed multiple
	 * times for the same batchbuffer), and the framebuffer code. When
	 * switching/pageflipping, the framebuffer code has at most two buffers
	 * pinned per crtc.
	 *
	 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
	 * bits with absolutely no headroom. So use 4 bits. */
814
	unsigned int pin_count:4;
815
#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
816

817 818 819 820
	/**
	 * Is the object at the current location in the gtt mappable and
	 * fenceable? Used to avoid costly recalculations.
	 */
821
	unsigned int map_and_fenceable:1;
822

823 824 825 826 827
	/**
	 * Whether the current gtt mapping needs to be mappable (and isn't just
	 * mappable by accident). Track pin and fault separate for a more
	 * accurate mappable working set.
	 */
828 829
	unsigned int fault_mappable:1;
	unsigned int pin_mappable:1;
830

831 832 833 834 835 836
	/*
	 * Is the GPU currently using a fence to access this buffer,
	 */
	unsigned int pending_fenced_gpu_access:1;
	unsigned int fenced_gpu_access:1;

837 838
	unsigned int cache_level:2;

839
	struct page **pages;
840

D
Daniel Vetter 已提交
841 842 843 844 845 846
	/**
	 * DMAR support
	 */
	struct scatterlist *sg_list;
	int num_sg;

847 848 849 850 851
	/**
	 * Used for performing relocations during execbuffer insertion.
	 */
	struct hlist_node exec_node;
	unsigned long exec_handle;
852
	struct drm_i915_gem_exec_object2 *exec_entry;
853

854 855 856 857 858 859
	/**
	 * Current offset of the object in GTT space.
	 *
	 * This is the same as gtt_space->start
	 */
	uint32_t gtt_offset;
860

861 862
	/** Breadcrumb of last rendering to the buffer. */
	uint32_t last_rendering_seqno;
863 864 865 866 867
	struct intel_ring_buffer *ring;

	/** Breadcrumb of last fenced GPU access to the buffer. */
	uint32_t last_fenced_seqno;
	struct intel_ring_buffer *last_fenced_ring;
868

869
	/** Current tiling stride for the object, if it's tiled. */
870
	uint32_t stride;
871

872
	/** Record of address bit 17 of each page at last unbind. */
873
	unsigned long *bit_17;
874

875

876
	/**
877 878
	 * If present, while GEM_DOMAIN_CPU is in the read domain this array
	 * flags which individual pages are valid.
879 880
	 */
	uint8_t *page_cpu_valid;
J
Jesse Barnes 已提交
881 882 883 884

	/** User space pin count and filp owning the pin */
	uint32_t user_pin_count;
	struct drm_file *pin_filp;
885 886 887

	/** for phy allocated objects */
	struct drm_i915_gem_phys_object *phys_obj;
888

889 890 891 892 893 894
	/**
	 * Number of crtcs where this object is currently the fb, but
	 * will be page flipped away on the next vblank.  When it
	 * reaches 0, dev_priv->pending_flip_queue will be woken up.
	 */
	atomic_t pending_flip;
895 896
};

897
#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
898

899 900 901 902 903 904 905 906 907 908 909
/**
 * Request queue structure.
 *
 * The request queue allows us to note sequence numbers that have been emitted
 * and may be associated with active buffers to be retired.
 *
 * By keeping this list, we can avoid having to do questionable
 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
 * an emission time with seqnos for tracking how far ahead of the GPU we are.
 */
struct drm_i915_gem_request {
910 911 912
	/** On Which ring this request was generated */
	struct intel_ring_buffer *ring;

913 914 915 916 917 918
	/** GEM sequence number associated with this request. */
	uint32_t seqno;

	/** Time at which this request was emitted, in jiffies. */
	unsigned long emitted_jiffies;

919
	/** global list entry for this request */
920
	struct list_head list;
921

922
	struct drm_i915_file_private *file_priv;
923 924
	/** file_priv list entry for this request */
	struct list_head client_list;
925 926 927 928
};

struct drm_i915_file_private {
	struct {
929
		struct spinlock lock;
930
		struct list_head request_list;
931 932 933
	} mm;
};

934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953
#define INTEL_INFO(dev)	(((struct drm_i915_private *) (dev)->dev_private)->info)

#define IS_I830(dev)		((dev)->pci_device == 0x3577)
#define IS_845G(dev)		((dev)->pci_device == 0x2562)
#define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x)
#define IS_I865G(dev)		((dev)->pci_device == 0x2572)
#define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g)
#define IS_I915GM(dev)		((dev)->pci_device == 0x2592)
#define IS_I945G(dev)		((dev)->pci_device == 0x2772)
#define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm)
#define IS_BROADWATER(dev)	(INTEL_INFO(dev)->is_broadwater)
#define IS_CRESTLINE(dev)	(INTEL_INFO(dev)->is_crestline)
#define IS_GM45(dev)		((dev)->pci_device == 0x2A42)
#define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x)
#define IS_PINEVIEW_G(dev)	((dev)->pci_device == 0xa001)
#define IS_PINEVIEW_M(dev)	((dev)->pci_device == 0xa011)
#define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview)
#define IS_G33(dev)		(INTEL_INFO(dev)->is_g33)
#define IS_IRONLAKE_D(dev)	((dev)->pci_device == 0x0042)
#define IS_IRONLAKE_M(dev)	((dev)->pci_device == 0x0046)
954
#define IS_IVYBRIDGE(dev)	(INTEL_INFO(dev)->is_ivybridge)
955 956
#define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile)

957 958 959 960 961 962
/*
 * The genX designation typically refers to the render engine, so render
 * capability related checks should use IS_GEN, while display and other checks
 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
 * chips, etc.).
 */
963 964 965 966 967
#define IS_GEN2(dev)	(INTEL_INFO(dev)->gen == 2)
#define IS_GEN3(dev)	(INTEL_INFO(dev)->gen == 3)
#define IS_GEN4(dev)	(INTEL_INFO(dev)->gen == 4)
#define IS_GEN5(dev)	(INTEL_INFO(dev)->gen == 5)
#define IS_GEN6(dev)	(INTEL_INFO(dev)->gen == 6)
968
#define IS_GEN7(dev)	(INTEL_INFO(dev)->gen == 7)
969 970 971 972 973

#define HAS_BSD(dev)            (INTEL_INFO(dev)->has_bsd_ring)
#define HAS_BLT(dev)            (INTEL_INFO(dev)->has_blt_ring)
#define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws)

974
#define HAS_OVERLAY(dev)		(INTEL_INFO(dev)->has_overlay)
975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994
#define OVERLAY_NEEDS_PHYSICAL(dev)	(INTEL_INFO(dev)->overlay_needs_physical)

/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
						      IS_I915GM(dev)))
#define SUPPORTS_DIGITAL_OUTPUTS(dev)	(!IS_GEN2(dev) && !IS_PINEVIEW(dev))
#define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_EDP(dev)		(IS_IRONLAKE_M(dev))
#define SUPPORTS_TV(dev)		(INTEL_INFO(dev)->supports_tv)
#define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug)
/* dsparb controlled by hw only */
#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))

#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)

995 996
#define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev))
#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
997 998 999 1000 1001

#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)

1002 1003
#include "i915_trace.h"

1004
extern struct drm_ioctl_desc i915_ioctls[];
1005
extern int i915_max_ioctl;
1006 1007 1008
extern unsigned int i915_fbpercrtc __always_unused;
extern int i915_panel_ignore_lid __read_mostly;
extern unsigned int i915_powersave __read_mostly;
1009
extern int i915_semaphores __read_mostly;
1010
extern unsigned int i915_lvds_downclock __read_mostly;
1011
extern int i915_panel_use_ssc __read_mostly;
1012
extern int i915_vbt_sdvo_panel_type __read_mostly;
1013
extern int i915_enable_rc6 __read_mostly;
1014
extern int i915_enable_fbc __read_mostly;
1015
extern bool i915_enable_hangcheck __read_mostly;
1016

1017 1018
extern int i915_suspend(struct drm_device *dev, pm_message_t state);
extern int i915_resume(struct drm_device *dev);
1019 1020 1021
extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);

L
Linus Torvalds 已提交
1022
				/* i915_dma.c */
1023
extern void i915_kernel_lost_context(struct drm_device * dev);
1024
extern int i915_driver_load(struct drm_device *, unsigned long flags);
J
Jesse Barnes 已提交
1025
extern int i915_driver_unload(struct drm_device *);
1026
extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
1027
extern void i915_driver_lastclose(struct drm_device * dev);
1028 1029
extern void i915_driver_preclose(struct drm_device *dev,
				 struct drm_file *file_priv);
1030 1031
extern void i915_driver_postclose(struct drm_device *dev,
				  struct drm_file *file_priv);
1032
extern int i915_driver_device_is_agp(struct drm_device * dev);
D
Dave Airlie 已提交
1033 1034
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
1035
extern int i915_emit_box(struct drm_device *dev,
1036 1037
			 struct drm_clip_rect *box,
			 int DR1, int DR4);
1038
extern int i915_reset(struct drm_device *dev, u8 flags);
1039 1040 1041 1042 1043
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);

1044

L
Linus Torvalds 已提交
1045
/* i915_irq.c */
B
Ben Gamari 已提交
1046
void i915_hangcheck_elapsed(unsigned long data);
1047
void i915_handle_error(struct drm_device *dev, bool wedged);
1048 1049 1050 1051
extern int i915_irq_emit(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
extern int i915_irq_wait(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
L
Linus Torvalds 已提交
1052

1053
extern void intel_irq_init(struct drm_device *dev);
1054

1055 1056 1057 1058 1059 1060
extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
extern int i915_vblank_swap(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
L
Linus Torvalds 已提交
1061

1062 1063 1064 1065 1066 1067
void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

1068
void intel_enable_asle(struct drm_device *dev);
1069

1070 1071 1072 1073 1074 1075
#ifdef CONFIG_DEBUG_FS
extern void i915_destroy_error_state(struct drm_device *dev);
#else
#define i915_destroy_error_state(x)
#endif

1076

1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
/* i915_gem.c */
int i915_gem_init_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1088 1089
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1090 1091 1092 1093 1094 1095
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
J
Jesse Barnes 已提交
1096 1097
int i915_gem_execbuffer2(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
1098 1099 1100 1101 1102 1103 1104 1105
int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv);
int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
1106 1107
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
1108 1109 1110 1111 1112 1113 1114 1115
int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_set_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_get_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1116 1117
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1118 1119
void i915_gem_load(struct drm_device *dev);
int i915_gem_init_object(struct drm_gem_object *obj);
C
Chris Wilson 已提交
1120
int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
1121 1122
				     uint32_t invalidate_domains,
				     uint32_t flush_domains);
1123 1124
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size);
1125
void i915_gem_free_object(struct drm_gem_object *obj);
1126 1127 1128
int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
				     uint32_t alignment,
				     bool map_and_fenceable);
1129
void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
1130
int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
1131
void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
1132
void i915_gem_lastclose(struct drm_device *dev);
1133

1134
int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1135
int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
1136
void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1137 1138
				    struct intel_ring_buffer *ring,
				    u32 seqno);
1139

1140 1141 1142 1143 1144 1145
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
		      uint32_t handle, uint64_t *offset);
int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
1146
			  uint32_t handle);
1147 1148 1149 1150 1151 1152 1153 1154 1155
/**
 * Returns true if seq1 is later than seq2.
 */
static inline bool
i915_seqno_passed(uint32_t seq1, uint32_t seq2)
{
	return (int32_t)(seq1 - seq2) >= 0;
}

1156
static inline u32
C
Chris Wilson 已提交
1157
i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
1158
{
C
Chris Wilson 已提交
1159
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1160 1161 1162
	return ring->outstanding_lazy_request = dev_priv->next_seqno;
}

1163
int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
1164
					   struct intel_ring_buffer *pipelined);
1165
int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
1166

1167
void i915_gem_retire_requests(struct drm_device *dev);
1168
void i915_gem_reset(struct drm_device *dev);
1169
void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
1170 1171 1172
int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
					    uint32_t read_domains,
					    uint32_t write_domain);
1173
int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1174
int __must_check i915_gem_init_ringbuffer(struct drm_device *dev);
J
Jesse Barnes 已提交
1175
void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
1176 1177 1178 1179 1180 1181
void i915_gem_do_init(struct drm_device *dev,
		      unsigned long start,
		      unsigned long mappable_end,
		      unsigned long end);
int __must_check i915_gpu_idle(struct drm_device *dev);
int __must_check i915_gem_idle(struct drm_device *dev);
C
Chris Wilson 已提交
1182 1183 1184 1185
int __must_check i915_add_request(struct intel_ring_buffer *ring,
				  struct drm_file *file,
				  struct drm_i915_gem_request *request);
int __must_check i915_wait_request(struct intel_ring_buffer *ring,
1186
				   uint32_t seqno);
1187
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
1188 1189 1190 1191
int __must_check
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
				  bool write);
int __must_check
1192 1193
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
1194
				     struct intel_ring_buffer *pipelined);
1195
int i915_gem_attach_phys_object(struct drm_device *dev,
1196
				struct drm_i915_gem_object *obj,
1197 1198
				int id,
				int align);
1199
void i915_gem_detach_phys_object(struct drm_device *dev,
1200
				 struct drm_i915_gem_object *obj);
1201
void i915_gem_free_all_phys_object(struct drm_device *dev);
1202
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
1203

1204
uint32_t
1205 1206 1207
i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
				    uint32_t size,
				    int tiling_mode);
1208

1209 1210 1211
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

1212 1213
/* i915_gem_gtt.c */
void i915_gem_restore_gtt_mappings(struct drm_device *dev);
1214
int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
1215 1216
void i915_gem_gtt_rebind_object(struct drm_i915_gem_object *obj,
				enum i915_cache_level cache_level);
1217
void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
1218

1219
/* i915_gem_evict.c */
1220 1221 1222 1223 1224 1225
int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
					  unsigned alignment, bool mappable);
int __must_check i915_gem_evict_everything(struct drm_device *dev,
					   bool purgeable_only);
int __must_check i915_gem_evict_inactive(struct drm_device *dev,
					 bool purgeable_only);
1226

1227 1228
/* i915_gem_tiling.c */
void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
1229 1230
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
1231 1232

/* i915_gem_debug.c */
1233
void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
1234
			  const char *where, uint32_t mark);
1235 1236
#if WATCH_LISTS
int i915_verify_lists(struct drm_device *dev);
1237
#else
1238
#define i915_verify_lists(dev) 0
1239
#endif
1240 1241 1242
void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
				     int handle);
void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
1243
			  const char *where, uint32_t mark);
L
Linus Torvalds 已提交
1244

1245
/* i915_debugfs.c */
1246 1247
int i915_debugfs_init(struct drm_minor *minor);
void i915_debugfs_cleanup(struct drm_minor *minor);
1248

1249 1250 1251
/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
1252 1253 1254 1255

/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
1256

1257 1258 1259
/* intel_i2c.c */
extern int intel_setup_gmbus(struct drm_device *dev);
extern void intel_teardown_gmbus(struct drm_device *dev);
C
Chris Wilson 已提交
1260 1261
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
1262 1263 1264 1265
extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
1266 1267
extern void intel_i2c_reset(struct drm_device *dev);

1268
/* intel_opregion.c */
1269 1270 1271 1272
extern int intel_opregion_setup(struct drm_device *dev);
#ifdef CONFIG_ACPI
extern void intel_opregion_init(struct drm_device *dev);
extern void intel_opregion_fini(struct drm_device *dev);
1273 1274 1275
extern void intel_opregion_asle_intr(struct drm_device *dev);
extern void intel_opregion_gse_intr(struct drm_device *dev);
extern void intel_opregion_enable_asle(struct drm_device *dev);
1276
#else
1277 1278
static inline void intel_opregion_init(struct drm_device *dev) { return; }
static inline void intel_opregion_fini(struct drm_device *dev) { return; }
1279 1280 1281
static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
1282
#endif
1283

J
Jesse Barnes 已提交
1284 1285 1286 1287 1288 1289 1290 1291 1292
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

J
Jesse Barnes 已提交
1293 1294
/* modesetting */
extern void intel_modeset_init(struct drm_device *dev);
1295
extern void intel_modeset_gem_init(struct drm_device *dev);
J
Jesse Barnes 已提交
1296
extern void intel_modeset_cleanup(struct drm_device *dev);
1297
extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
1298
extern bool intel_fbc_enabled(struct drm_device *dev);
1299
extern void intel_disable_fbc(struct drm_device *dev);
1300
extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
1301
extern void ironlake_init_pch_refclk(struct drm_device *dev);
J
Jesse Barnes 已提交
1302
extern void ironlake_enable_rc6(struct drm_device *dev);
1303
extern void gen6_set_rps(struct drm_device *dev, u8 val);
1304 1305
extern void intel_detect_pch(struct drm_device *dev);
extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
1306

1307 1308 1309 1310 1311
extern void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
extern void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv);
extern void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
extern void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv);

1312
/* overlay */
1313
#ifdef CONFIG_DEBUG_FS
1314 1315
extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
1316 1317 1318 1319 1320

extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
extern void intel_display_print_error_state(struct seq_file *m,
					    struct drm_device *dev,
					    struct intel_display_error_state *error);
1321
#endif
1322

1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333
#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])

#define BEGIN_LP_RING(n) \
	intel_ring_begin(LP_RING(dev_priv), (n))

#define OUT_RING(x) \
	intel_ring_emit(LP_RING(dev_priv), x)

#define ADVANCE_LP_RING() \
	intel_ring_advance(LP_RING(dev_priv))

1334 1335 1336 1337 1338 1339
/**
 * Lock test for when it's just for synchronization of ring access.
 *
 * In that case, we don't need to do it when GEM is initialized as nobody else
 * has access to the ring.
 */
1340
#define RING_LOCK_TEST_WITH_RETURN(dev, file) do {			\
1341
	if (LP_RING(dev->dev_private)->obj == NULL)			\
1342
		LOCK_TEST_WITH_RETURN(dev, file);			\
1343 1344
} while (0)

B
Ben Widawsky 已提交
1345 1346 1347 1348
/* On SNB platform, before reading ring registers forcewake bit
 * must be set to prevent GT core from power down and stale values being
 * returned.
 */
1349 1350
void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
1351 1352 1353 1354 1355
void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);

/* We give fast paths for the really cool registers */
#define NEEDS_FORCE_WAKE(dev_priv, reg) \
	(((dev_priv)->info->gen >= 6) && \
1356
	 ((reg) < 0x40000) &&		 \
1357
	 ((reg) != FORCEWAKE))
1358

1359
#define __i915_read(x, y) \
1360
	u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
1361

1362 1363 1364 1365 1366 1367 1368
__i915_read(8, b)
__i915_read(16, w)
__i915_read(32, l)
__i915_read(64, q)
#undef __i915_read

#define __i915_write(x, y) \
1369 1370
	void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);

1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386
__i915_write(8, b)
__i915_write(16, w)
__i915_write(32, l)
__i915_write(64, q)
#undef __i915_write

#define I915_READ8(reg)		i915_read8(dev_priv, (reg))
#define I915_WRITE8(reg, val)	i915_write8(dev_priv, (reg), (val))

#define I915_READ16(reg)	i915_read16(dev_priv, (reg))
#define I915_WRITE16(reg, val)	i915_write16(dev_priv, (reg), (val))
#define I915_READ16_NOTRACE(reg)	readw(dev_priv->regs + (reg))
#define I915_WRITE16_NOTRACE(reg, val)	writew(val, dev_priv->regs + (reg))

#define I915_READ(reg)		i915_read32(dev_priv, (reg))
#define I915_WRITE(reg, val)	i915_write32(dev_priv, (reg), (val))
1387 1388
#define I915_READ_NOTRACE(reg)		readl(dev_priv->regs + (reg))
#define I915_WRITE_NOTRACE(reg, val)	writel(val, dev_priv->regs + (reg))
1389 1390 1391

#define I915_WRITE64(reg, val)	i915_write64(dev_priv, (reg), (val))
#define I915_READ64(reg)	i915_read64(dev_priv, (reg))
1392 1393 1394 1395

#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)

1396

L
Linus Torvalds 已提交
1397
#endif