gpio-omap.c 41.5 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
2 3 4
/*
 * Support functions for OMAP GPIO
 *
5
 * Copyright (C) 2003-2005 Nokia Corporation
6
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
7
 *
8 9
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
10 11 12 13 14
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
15
#include <linux/syscore_ops.h>
16
#include <linux/err.h>
17
#include <linux/clk.h>
18
#include <linux/io.h>
19
#include <linux/cpu_pm.h>
20
#include <linux/device.h>
21
#include <linux/pm_runtime.h>
22
#include <linux/pm.h>
23 24
#include <linux/of.h>
#include <linux/of_device.h>
25
#include <linux/gpio/driver.h>
26
#include <linux/bitops.h>
27
#include <linux/platform_data/gpio-omap.h>
28

29
#define OMAP4_GPIO_DEBOUNCINGTIME_MASK 0xFF
30

31 32 33 34 35 36 37 38 39 40 41
struct gpio_regs {
	u32 irqenable1;
	u32 irqenable2;
	u32 wake_en;
	u32 ctrl;
	u32 oe;
	u32 leveldetect0;
	u32 leveldetect1;
	u32 risingdetect;
	u32 fallingdetect;
	u32 dataout;
42 43
	u32 debounce;
	u32 debounce_en;
44 45
};

46
struct gpio_bank {
47
	void __iomem *base;
48 49
	const struct omap_gpio_reg_offs *regs;

50
	int irq;
51 52
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;
53
	struct gpio_regs context;
54
	u32 saved_datain;
55
	u32 level_mask;
56
	u32 toggle_mask;
57
	raw_spinlock_t lock;
58
	raw_spinlock_t wa_lock;
D
David Brownell 已提交
59
	struct gpio_chip chip;
60
	struct clk *dbck;
61 62
	struct notifier_block nb;
	unsigned int is_suspended:1;
63
	unsigned int needs_resume:1;
C
Charulatha V 已提交
64
	u32 mod_usage;
65
	u32 irq_usage;
66
	u32 dbck_enable_mask;
67
	bool dbck_enabled;
68
	bool is_mpuio;
69
	bool dbck_flag;
70
	bool loses_context;
71
	bool context_valid;
72
	int stride;
73
	u32 width;
74
	int context_loss_count;
75

76
	void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable);
77
	int (*get_context_loss_count)(struct device *dev);
78 79
};

80
#define GPIO_MOD_CTRL_BIT	BIT(0)
81

82
#define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
83
#define LINE_USED(line, offset) (line & (BIT(offset)))
84

85 86
static void omap_gpio_unmask_irq(struct irq_data *d);

87
static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
88
{
89
	struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
90
	return gpiochip_get_data(chip);
91 92
}

93
static inline u32 omap_gpio_rmw(void __iomem *reg, u32 mask, bool set)
94
{
95
	u32 val = readl_relaxed(reg);
96

97 98
	if (set)
		val |= mask;
99
	else
100 101 102 103 104 105 106 107 108 109 110 111
		val &= ~mask;

	writel_relaxed(val, reg);

	return val;
}

static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
				    int is_input)
{
	bank->context.oe = omap_gpio_rmw(bank->base + bank->regs->direction,
					 BIT(gpio), is_input);
112 113
}

114 115

/* set data out value using dedicate set/clear register */
116
static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset,
117
				      int enable)
118
{
119
	void __iomem *reg = bank->base;
120
	u32 l = BIT(offset);
121

122
	if (enable) {
123
		reg += bank->regs->set_dataout;
124 125
		bank->context.dataout |= l;
	} else {
126
		reg += bank->regs->clr_dataout;
127 128
		bank->context.dataout &= ~l;
	}
129

130
	writel_relaxed(l, reg);
131 132
}

133
/* set data out value using mask register */
134
static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset,
135
				       int enable)
136
{
137 138
	bank->context.dataout = omap_gpio_rmw(bank->base + bank->regs->dataout,
					      BIT(offset), enable);
139
}
140

141
static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
142 143
{
	if (bank->dbck_enable_mask && !bank->dbck_enabled) {
144
		clk_enable(bank->dbck);
145
		bank->dbck_enabled = true;
146

147
		writel_relaxed(bank->dbck_enable_mask,
148
			     bank->base + bank->regs->debounce_en);
149 150 151
	}
}

152
static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
153 154
{
	if (bank->dbck_enable_mask && bank->dbck_enabled) {
155 156 157 158 159
		/*
		 * Disable debounce before cutting it's clock. If debounce is
		 * enabled but the clock is not, GPIO module seems to be unable
		 * to detect events and generate interrupts at least on OMAP3.
		 */
160
		writel_relaxed(0, bank->base + bank->regs->debounce_en);
161

162
		clk_disable(bank->dbck);
163 164 165 166
		bank->dbck_enabled = false;
	}
}

167
/**
168
 * omap2_set_gpio_debounce - low level gpio debounce time
169
 * @bank: the gpio bank we're acting upon
170
 * @offset: the gpio number on this @bank
171 172
 * @debounce: debounce time to use
 *
173 174 175
 * OMAP's debounce time is in 31us steps
 *   <debounce time> = (GPIO_DEBOUNCINGTIME[7:0].DEBOUNCETIME + 1) x 31
 * so we need to convert and round up to the closest unit.
176 177
 *
 * Return: 0 on success, negative error otherwise.
178
 */
179 180
static int omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned offset,
				   unsigned debounce)
181 182 183
{
	u32			val;
	u32			l;
184
	bool			enable = !!debounce;
185

186
	if (!bank->dbck_flag)
187
		return -ENOTSUPP;
188

189 190
	if (enable) {
		debounce = DIV_ROUND_UP(debounce, 31) - 1;
191 192
		if ((debounce & OMAP4_GPIO_DEBOUNCINGTIME_MASK) != debounce)
			return -EINVAL;
193
	}
194

195
	l = BIT(offset);
196

197
	clk_enable(bank->dbck);
198
	writel_relaxed(debounce, bank->base + bank->regs->debounce);
199

200
	val = omap_gpio_rmw(bank->base + bank->regs->debounce_en, l, enable);
201
	bank->dbck_enable_mask = val;
202

203
	clk_disable(bank->dbck);
204 205 206 207 208 209 210 211
	/*
	 * Enable debounce clock per module.
	 * This call is mandatory because in omap_gpio_request() when
	 * *_runtime_get_sync() is called,  _gpio_dbck_enable() within
	 * runtime callbck fails to turn on dbck because dbck_enable_mask
	 * used within _gpio_dbck_enable() is still not initialized at
	 * that point. Therefore we have to enable dbck here.
	 */
212
	omap_gpio_dbck_enable(bank);
213 214 215 216
	if (bank->dbck_enable_mask) {
		bank->context.debounce = debounce;
		bank->context.debounce_en = val;
	}
217 218

	return 0;
219 220
}

221
/**
222
 * omap_clear_gpio_debounce - clear debounce settings for a gpio
223
 * @bank: the gpio bank we're acting upon
224
 * @offset: the gpio number on this @bank
225 226 227 228 229 230
 *
 * If a gpio is using debounce, then clear the debounce enable bit and if
 * this is the only gpio in this bank using debounce, then clear the debounce
 * time too. The debounce clock will also be disabled when calling this function
 * if this is the only gpio in the bank using debounce.
 */
231
static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned offset)
232
{
233
	u32 gpio_bit = BIT(offset);
234 235 236 237 238 239 240 241 242

	if (!bank->dbck_flag)
		return;

	if (!(bank->dbck_enable_mask & gpio_bit))
		return;

	bank->dbck_enable_mask &= ~gpio_bit;
	bank->context.debounce_en &= ~gpio_bit;
243
        writel_relaxed(bank->context.debounce_en,
244 245 246 247
		     bank->base + bank->regs->debounce_en);

	if (!bank->dbck_enable_mask) {
		bank->context.debounce = 0;
248
		writel_relaxed(bank->context.debounce, bank->base +
249
			     bank->regs->debounce);
250
		clk_disable(bank->dbck);
251 252 253 254
		bank->dbck_enabled = false;
	}
}

255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270
/*
 * Off mode wake-up capable GPIOs in bank(s) that are in the wakeup domain.
 * See TRM section for GPIO for "Wake-Up Generation" for the list of GPIOs
 * in wakeup domain. If bank->non_wakeup_gpios is not configured, assume none
 * are capable waking up the system from off mode.
 */
static bool omap_gpio_is_off_wakeup_capable(struct gpio_bank *bank, u32 gpio_mask)
{
	u32 no_wake = bank->non_wakeup_gpios;

	if (no_wake)
		return !!(~no_wake & gpio_mask);

	return false;
}

271
static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
272
						unsigned trigger)
273
{
274
	void __iomem *base = bank->base;
275
	u32 gpio_bit = BIT(gpio);
276

277
	omap_gpio_rmw(base + bank->regs->leveldetect0, gpio_bit,
278
		      trigger & IRQ_TYPE_LEVEL_LOW);
279
	omap_gpio_rmw(base + bank->regs->leveldetect1, gpio_bit,
280
		      trigger & IRQ_TYPE_LEVEL_HIGH);
281 282 283 284 285 286

	/*
	 * We need the edge detection enabled for to allow the GPIO block
	 * to be woken from idle state.  Set the appropriate edge detection
	 * in addition to the level detection.
	 */
287
	omap_gpio_rmw(base + bank->regs->risingdetect, gpio_bit,
288
		      trigger & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_LEVEL_HIGH));
289
	omap_gpio_rmw(base + bank->regs->fallingdetect, gpio_bit,
290
		      trigger & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW));
291

292
	bank->context.leveldetect0 =
293
			readl_relaxed(bank->base + bank->regs->leveldetect0);
294
	bank->context.leveldetect1 =
295
			readl_relaxed(bank->base + bank->regs->leveldetect1);
296
	bank->context.risingdetect =
297
			readl_relaxed(bank->base + bank->regs->risingdetect);
298
	bank->context.fallingdetect =
299
			readl_relaxed(bank->base + bank->regs->fallingdetect);
300

301 302
	bank->level_mask = bank->context.leveldetect0 |
			   bank->context.leveldetect1;
303

304
	/* This part needs to be executed always for OMAP{34xx, 44xx} */
305
	if (!bank->regs->irqctrl && !omap_gpio_is_off_wakeup_capable(bank, gpio)) {
306 307 308 309 310 311 312
		/*
		 * Log the edge gpio and manually trigger the IRQ
		 * after resume if the input level changes
		 * to avoid irq lost during PER RET/OFF mode
		 * Applies for omap2 non-wakeup gpio and all omap3 gpios
		 */
		if (trigger & IRQ_TYPE_EDGE_BOTH)
313 314 315 316
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
317 318
}

319 320 321 322
/*
 * This only applies to chips that can't do both rising and falling edge
 * detection at once.  For all other chips, this function is a noop.
 */
323
static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
324
{
325 326
	if (IS_ENABLED(CONFIG_ARCH_OMAP1) && bank->regs->irqctrl) {
		void __iomem *reg = bank->base + bank->regs->irqctrl;
327

328 329
		writel_relaxed(readl_relaxed(reg) ^ BIT(gpio), reg);
	}
330 331
}

332 333
static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
				    unsigned trigger)
334 335 336
{
	void __iomem *reg = bank->base;
	u32 l = 0;
337

338
	if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
339
		omap_set_gpio_trigger(bank, gpio, trigger);
340 341 342
	} else if (bank->regs->irqctrl) {
		reg += bank->regs->irqctrl;

343
		l = readl_relaxed(reg);
344
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
345
			bank->toggle_mask |= BIT(gpio);
346
		if (trigger & IRQ_TYPE_EDGE_RISING)
347
			l |= BIT(gpio);
348
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
349
			l &= ~(BIT(gpio));
350
		else
351 352
			return -EINVAL;

353
		writel_relaxed(l, reg);
354
	} else if (bank->regs->edgectrl1) {
355
		if (gpio & 0x08)
356
			reg += bank->regs->edgectrl2;
357
		else
358 359
			reg += bank->regs->edgectrl1;

360
		gpio &= 0x07;
361
		l = readl_relaxed(reg);
362
		l &= ~(3 << (gpio << 1));
363
		if (trigger & IRQ_TYPE_EDGE_RISING)
364
			l |= 2 << (gpio << 1);
365
		if (trigger & IRQ_TYPE_EDGE_FALLING)
366
			l |= BIT(gpio << 1);
367
		writel_relaxed(l, reg);
368
	}
369
	return 0;
370 371
}

372
static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
373 374 375 376 377
{
	if (bank->regs->pinctrl) {
		void __iomem *reg = bank->base + bank->regs->pinctrl;

		/* Claim the pin for MPU */
378
		writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
379 380 381 382 383 384
	}

	if (bank->regs->ctrl && !BANK_USED(bank)) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

385
		ctrl = readl_relaxed(reg);
386 387
		/* Module is enabled, clocks are not gated */
		ctrl &= ~GPIO_MOD_CTRL_BIT;
388
		writel_relaxed(ctrl, reg);
389 390 391 392
		bank->context.ctrl = ctrl;
	}
}

393
static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
394 395 396 397 398
{
	if (bank->regs->ctrl && !BANK_USED(bank)) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

399
		ctrl = readl_relaxed(reg);
400 401
		/* Module is disabled, clocks are gated */
		ctrl |= GPIO_MOD_CTRL_BIT;
402
		writel_relaxed(ctrl, reg);
403 404 405 406
		bank->context.ctrl = ctrl;
	}
}

407
static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset)
408 409 410
{
	void __iomem *reg = bank->base + bank->regs->direction;

411
	return readl_relaxed(reg) & BIT(offset);
412 413
}

414
static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned offset)
415 416 417 418 419
{
	if (!LINE_USED(bank->mod_usage, offset)) {
		omap_enable_gpio_module(bank, offset);
		omap_set_gpio_direction(bank, offset, 1);
	}
420
	bank->irq_usage |= BIT(offset);
421 422
}

423
static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
424
{
425
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
426
	int retval;
D
David Brownell 已提交
427
	unsigned long flags;
428
	unsigned offset = d->hwirq;
429

430
	if (type & ~IRQ_TYPE_SENSE_MASK)
431
		return -EINVAL;
432

433 434
	if (!bank->regs->leveldetect0 &&
		(type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
435 436
		return -EINVAL;

437
	raw_spin_lock_irqsave(&bank->lock, flags);
438
	retval = omap_set_gpio_triggering(bank, offset, type);
439
	if (retval) {
440
		raw_spin_unlock_irqrestore(&bank->lock, flags);
441
		goto error;
442
	}
443
	omap_gpio_init_irq(bank, offset);
444
	if (!omap_gpio_is_input(bank, offset)) {
445
		raw_spin_unlock_irqrestore(&bank->lock, flags);
446 447
		retval = -EINVAL;
		goto error;
448
	}
449
	raw_spin_unlock_irqrestore(&bank->lock, flags);
450 451

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
452
		irq_set_handler_locked(d, handle_level_irq);
453
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
454 455 456 457 458 459 460
		/*
		 * Edge IRQs are already cleared/acked in irq_handler and
		 * not need to be masked, as result handle_edge_irq()
		 * logic is excessed here and may cause lose of interrupts.
		 * So just use handle_simple_irq.
		 */
		irq_set_handler_locked(d, handle_simple_irq);
461

462 463 464
	return 0;

error:
465
	return retval;
466 467
}

468
static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
469
{
470
	void __iomem *reg = bank->base;
471

472
	reg += bank->regs->irqstatus;
473
	writel_relaxed(gpio_mask, reg);
474 475

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
476 477
	if (bank->regs->irqstatus2) {
		reg = bank->base + bank->regs->irqstatus2;
478
		writel_relaxed(gpio_mask, reg);
479
	}
480 481

	/* Flush posted write for the irq status to avoid spurious interrupts */
482
	readl_relaxed(reg);
483 484
}

485 486
static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank,
					     unsigned offset)
487
{
488
	omap_clear_gpio_irqbank(bank, BIT(offset));
489 490
}

491
static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
492 493
{
	void __iomem *reg = bank->base;
494
	u32 l;
495
	u32 mask = (BIT(bank->width)) - 1;
496

497
	reg += bank->regs->irqenable;
498
	l = readl_relaxed(reg);
499
	if (bank->regs->irqenable_inv)
500 501 502
		l = ~l;
	l &= mask;
	return l;
503 504
}

505 506
static inline void omap_set_gpio_irqenable(struct gpio_bank *bank,
					   unsigned offset, int enable)
507
{
508
	void __iomem *reg = bank->base;
509
	u32 gpio_mask = BIT(offset);
510

511 512 513 514 515 516 517 518 519
	if (bank->regs->set_irqenable && bank->regs->clr_irqenable) {
		if (enable) {
			reg += bank->regs->set_irqenable;
			bank->context.irqenable1 |= gpio_mask;
		} else {
			reg += bank->regs->clr_irqenable;
			bank->context.irqenable1 &= ~gpio_mask;
		}
		writel_relaxed(gpio_mask, reg);
520
	} else {
521 522 523
		bank->context.irqenable1 =
			omap_gpio_rmw(reg + bank->regs->irqenable, gpio_mask,
				      enable ^ bank->regs->irqenable_inv);
524 525
	}

526 527 528 529 530 531 532 533 534 535 536
	/*
	 * Program GPIO wakeup along with IRQ enable to satisfy OMAP4430 TRM
	 * note requiring correlation between the IRQ enable registers and
	 * the wakeup registers.  In any case, we want wakeup from idle
	 * enabled for the GPIOs which support this feature.
	 */
	if (bank->regs->wkup_en &&
	    (bank->regs->edgectrl1 || !(bank->non_wakeup_gpios & gpio_mask))) {
		bank->context.wake_en =
			omap_gpio_rmw(bank->base + bank->regs->wkup_en,
				      gpio_mask, enable);
537 538 539
	}
}

540
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
541
static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
542
{
543
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
544

545
	return irq_set_irq_wake(bank->irq, enable);
546 547
}

548 549 550 551 552 553 554 555 556
/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
557
static irqreturn_t omap_gpio_irq_handler(int irq, void *gpiobank)
558
{
559
	void __iomem *isr_reg = NULL;
560
	u32 enabled, isr, edge;
561
	unsigned int bit;
562 563
	struct gpio_bank *bank = gpiobank;
	unsigned long wa_lock_flags;
564
	unsigned long lock_flags;
565

566
	isr_reg = bank->base + bank->regs->irqstatus;
567 568 569
	if (WARN_ON(!isr_reg))
		goto exit;

570 571 572
	if (WARN_ONCE(!pm_runtime_active(bank->chip.parent),
		      "gpio irq%i while runtime suspended?\n", irq))
		return IRQ_NONE;
573

574
	while (1) {
575 576
		raw_spin_lock_irqsave(&bank->lock, lock_flags);

577
		enabled = omap_get_gpio_irqbank_mask(bank);
578
		isr = readl_relaxed(isr_reg) & enabled;
579

580 581 582 583 584 585 586 587
		/*
		 * Clear edge sensitive interrupts before calling handler(s)
		 * so subsequent edge transitions are not missed while the
		 * handlers are running.
		 */
		edge = isr & ~bank->level_mask;
		if (edge)
			omap_clear_gpio_irqbank(bank, edge);
588

589 590
		raw_spin_unlock_irqrestore(&bank->lock, lock_flags);

591 592 593
		if (!isr)
			break;

594 595
		while (isr) {
			bit = __ffs(isr);
596
			isr &= ~(BIT(bit));
597

598
			raw_spin_lock_irqsave(&bank->lock, lock_flags);
599 600 601 602 603 604 605
			/*
			 * Some chips can't respond to both rising and falling
			 * at the same time.  If this irq was requested with
			 * both flags, we need to flip the ICR data for the IRQ
			 * to respond to the IRQ for the opposite direction.
			 * This will be indicated in the bank toggle_mask.
			 */
606
			if (bank->toggle_mask & (BIT(bit)))
607
				omap_toggle_gpio_edge_triggering(bank, bit);
608

609 610
			raw_spin_unlock_irqrestore(&bank->lock, lock_flags);

611 612
			raw_spin_lock_irqsave(&bank->wa_lock, wa_lock_flags);

613
			generic_handle_irq(irq_find_mapping(bank->chip.irq.domain,
614
							    bit));
615 616 617

			raw_spin_unlock_irqrestore(&bank->wa_lock,
						   wa_lock_flags);
618
		}
619
	}
620
exit:
621
	return IRQ_HANDLED;
622 623
}

624 625 626 627
static unsigned int omap_gpio_irq_startup(struct irq_data *d)
{
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
	unsigned long flags;
628
	unsigned offset = d->hwirq;
629

630
	raw_spin_lock_irqsave(&bank->lock, flags);
631 632 633 634 635 636

	if (!LINE_USED(bank->mod_usage, offset))
		omap_set_gpio_direction(bank, offset, 1);
	omap_enable_gpio_module(bank, offset);
	bank->irq_usage |= BIT(offset);

637
	raw_spin_unlock_irqrestore(&bank->lock, flags);
638 639 640 641 642
	omap_gpio_unmask_irq(d);

	return 0;
}

643
static void omap_gpio_irq_shutdown(struct irq_data *d)
644
{
645
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
646
	unsigned long flags;
647
	unsigned offset = d->hwirq;
648

649
	raw_spin_lock_irqsave(&bank->lock, flags);
650
	bank->irq_usage &= ~(BIT(offset));
651
	omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
652 653
	omap_clear_gpio_irqstatus(bank, offset);
	omap_set_gpio_irqenable(bank, offset, 0);
654 655
	if (!LINE_USED(bank->mod_usage, offset))
		omap_clear_gpio_debounce(bank, offset);
656
	omap_disable_gpio_module(bank, offset);
657
	raw_spin_unlock_irqrestore(&bank->lock, flags);
658 659 660 661 662 663
}

static void omap_gpio_irq_bus_lock(struct irq_data *data)
{
	struct gpio_bank *bank = omap_irq_data_get_bank(data);

664
	pm_runtime_get_sync(bank->chip.parent);
665 666 667 668 669
}

static void gpio_irq_bus_sync_unlock(struct irq_data *data)
{
	struct gpio_bank *bank = omap_irq_data_get_bank(data);
670

671
	pm_runtime_put(bank->chip.parent);
672 673
}

674
static void omap_gpio_mask_irq(struct irq_data *d)
675
{
676
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
677
	unsigned offset = d->hwirq;
678
	unsigned long flags;
679

680
	raw_spin_lock_irqsave(&bank->lock, flags);
681
	omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
682
	omap_set_gpio_irqenable(bank, offset, 0);
683
	raw_spin_unlock_irqrestore(&bank->lock, flags);
684 685
}

686
static void omap_gpio_unmask_irq(struct irq_data *d)
687
{
688
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
689
	unsigned offset = d->hwirq;
690
	u32 trigger = irqd_get_trigger_type(d);
691
	unsigned long flags;
692

693
	raw_spin_lock_irqsave(&bank->lock, flags);
694 695 696 697 698 699 700
	omap_set_gpio_irqenable(bank, offset, 1);

	/*
	 * For level-triggered GPIOs, clearing must be done after the source
	 * is cleared, thus after the handler has run. OMAP4 needs this done
	 * after enabing the interrupt to clear the wakeup status.
	 */
701 702
	if (bank->regs->leveldetect0 && bank->regs->wkup_en &&
	    trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW))
703
		omap_clear_gpio_irqstatus(bank, offset);
704

705 706 707
	if (trigger)
		omap_set_gpio_triggering(bank, offset, trigger);

708
	raw_spin_unlock_irqrestore(&bank->lock, flags);
709 710
}

711 712
/*---------------------------------------------------------------------*/

713
static int omap_mpuio_suspend_noirq(struct device *dev)
D
David Brownell 已提交
714
{
715
	struct gpio_bank	*bank = dev_get_drvdata(dev);
716 717
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
718
	unsigned long		flags;
D
David Brownell 已提交
719

720
	raw_spin_lock_irqsave(&bank->lock, flags);
721
	writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
722
	raw_spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
723 724 725 726

	return 0;
}

727
static int omap_mpuio_resume_noirq(struct device *dev)
D
David Brownell 已提交
728
{
729
	struct gpio_bank	*bank = dev_get_drvdata(dev);
730 731
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
732
	unsigned long		flags;
D
David Brownell 已提交
733

734
	raw_spin_lock_irqsave(&bank->lock, flags);
735
	writel_relaxed(bank->context.wake_en, mask_reg);
736
	raw_spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
737 738 739 740

	return 0;
}

741
static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
742 743 744 745
	.suspend_noirq = omap_mpuio_suspend_noirq,
	.resume_noirq = omap_mpuio_resume_noirq,
};

746
/* use platform_driver for this. */
D
David Brownell 已提交
747 748 749
static struct platform_driver omap_mpuio_driver = {
	.driver		= {
		.name	= "mpuio",
750
		.pm	= &omap_mpuio_dev_pm_ops,
D
David Brownell 已提交
751 752 753 754 755 756 757 758 759 760 761 762
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

763
static inline void omap_mpuio_init(struct gpio_bank *bank)
D
David Brownell 已提交
764
{
765
	platform_set_drvdata(&omap_mpuio_device, bank);
766

D
David Brownell 已提交
767 768 769 770
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

771
/*---------------------------------------------------------------------*/
772

773
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
774
{
775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790
	struct gpio_bank *bank = gpiochip_get_data(chip);
	unsigned long flags;

	pm_runtime_get_sync(chip->parent);

	raw_spin_lock_irqsave(&bank->lock, flags);
	omap_enable_gpio_module(bank, offset);
	bank->mod_usage |= BIT(offset);
	raw_spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}

static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank = gpiochip_get_data(chip);
791 792
	unsigned long flags;

793
	raw_spin_lock_irqsave(&bank->lock, flags);
794 795 796 797 798 799
	bank->mod_usage &= ~(BIT(offset));
	if (!LINE_USED(bank->irq_usage, offset)) {
		omap_set_gpio_direction(bank, offset, 1);
		omap_clear_gpio_debounce(bank, offset);
	}
	omap_disable_gpio_module(bank, offset);
800
	raw_spin_unlock_irqrestore(&bank->lock, flags);
801 802 803 804

	pm_runtime_put(chip->parent);
}

805
static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
806
{
807
	struct gpio_bank *bank = gpiochip_get_data(chip);
808

809 810 811 812
	if (readl_relaxed(bank->base + bank->regs->direction) & BIT(offset))
		return GPIO_LINE_DIRECTION_IN;

	return GPIO_LINE_DIRECTION_OUT;
813 814
}

815
static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
D
David Brownell 已提交
816 817 818 819
{
	struct gpio_bank *bank;
	unsigned long flags;

820
	bank = gpiochip_get_data(chip);
821
	raw_spin_lock_irqsave(&bank->lock, flags);
822
	omap_set_gpio_direction(bank, offset, 1);
823
	raw_spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
824 825 826
	return 0;
}

827
static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
D
David Brownell 已提交
828
{
R
Russell King 已提交
829 830
	struct gpio_bank *bank = gpiochip_get_data(chip);
	void __iomem *reg;
831

832
	if (omap_gpio_is_input(bank, offset))
R
Russell King 已提交
833
		reg = bank->base + bank->regs->datain;
834
	else
R
Russell King 已提交
835 836 837
		reg = bank->base + bank->regs->dataout;

	return (readl_relaxed(reg) & BIT(offset)) != 0;
D
David Brownell 已提交
838 839
}

840
static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
D
David Brownell 已提交
841 842 843 844
{
	struct gpio_bank *bank;
	unsigned long flags;

845
	bank = gpiochip_get_data(chip);
846
	raw_spin_lock_irqsave(&bank->lock, flags);
847
	bank->set_dataout(bank, offset, value);
848
	omap_set_gpio_direction(bank, offset, 0);
849
	raw_spin_unlock_irqrestore(&bank->lock, flags);
850
	return 0;
D
David Brownell 已提交
851 852
}

853 854 855 856
static int omap_gpio_get_multiple(struct gpio_chip *chip, unsigned long *mask,
				  unsigned long *bits)
{
	struct gpio_bank *bank = gpiochip_get_data(chip);
857 858
	void __iomem *base = bank->base;
	u32 direction, m, val = 0;
859

860
	direction = readl_relaxed(base + bank->regs->direction);
861

862 863 864
	m = direction & *mask;
	if (m)
		val |= readl_relaxed(base + bank->regs->datain) & m;
865

866 867 868
	m = ~direction & *mask;
	if (m)
		val |= readl_relaxed(base + bank->regs->dataout) & m;
869

870
	*bits = val;
871 872 873 874

	return 0;
}

875 876
static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
			      unsigned debounce)
877 878 879
{
	struct gpio_bank *bank;
	unsigned long flags;
880
	int ret;
881

882
	bank = gpiochip_get_data(chip);
883

884
	raw_spin_lock_irqsave(&bank->lock, flags);
885
	ret = omap2_set_gpio_debounce(bank, offset, debounce);
886
	raw_spin_unlock_irqrestore(&bank->lock, flags);
887

888 889 890 891 892 893
	if (ret)
		dev_info(chip->parent,
			 "Could not set line %u debounce to %u microseconds (%d)",
			 offset, debounce, ret);

	return ret;
894 895
}

896 897 898 899
static int omap_gpio_set_config(struct gpio_chip *chip, unsigned offset,
				unsigned long config)
{
	u32 debounce;
900 901
	int ret = -ENOTSUPP;

902 903 904 905
	switch (pinconf_to_config_param(config)) {
	case PIN_CONFIG_BIAS_DISABLE:
	case PIN_CONFIG_BIAS_PULL_UP:
	case PIN_CONFIG_BIAS_PULL_DOWN:
906
		ret = gpiochip_generic_config(chip, offset, config);
907 908
		break;
	case PIN_CONFIG_INPUT_DEBOUNCE:
909 910
		debounce = pinconf_to_config_argument(config);
		ret = omap_gpio_debounce(chip, offset, debounce);
911 912 913
		break;
	default:
		break;
914
	}
915

916
	return ret;
917 918
}

919
static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
D
David Brownell 已提交
920 921 922 923
{
	struct gpio_bank *bank;
	unsigned long flags;

924
	bank = gpiochip_get_data(chip);
925
	raw_spin_lock_irqsave(&bank->lock, flags);
926
	bank->set_dataout(bank, offset, value);
927
	raw_spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
928 929
}

930 931 932 933
static void omap_gpio_set_multiple(struct gpio_chip *chip, unsigned long *mask,
				   unsigned long *bits)
{
	struct gpio_bank *bank = gpiochip_get_data(chip);
934
	void __iomem *reg = bank->base + bank->regs->dataout;
935
	unsigned long flags;
936
	u32 l;
937 938

	raw_spin_lock_irqsave(&bank->lock, flags);
939 940 941
	l = (readl_relaxed(reg) & ~*mask) | (*bits & *mask);
	writel_relaxed(l, reg);
	bank->context.dataout = l;
942 943 944
	raw_spin_unlock_irqrestore(&bank->lock, flags);
}

D
David Brownell 已提交
945 946
/*---------------------------------------------------------------------*/

947
static void omap_gpio_show_rev(struct gpio_bank *bank)
T
Tony Lindgren 已提交
948
{
949
	static bool called;
T
Tony Lindgren 已提交
950 951
	u32 rev;

952
	if (called || bank->regs->revision == USHRT_MAX)
T
Tony Lindgren 已提交
953 954
		return;

955
	rev = readw_relaxed(bank->base + bank->regs->revision);
956
	pr_info("OMAP GPIO hardware version %d.%d\n",
T
Tony Lindgren 已提交
957
		(rev >> 4) & 0x0f, rev & 0x0f);
958 959

	called = true;
T
Tony Lindgren 已提交
960 961
}

962
static void omap_gpio_mod_init(struct gpio_bank *bank)
963
{
964 965
	void __iomem *base = bank->base;
	u32 l = 0xffffffff;
966

967 968 969
	if (bank->width == 16)
		l = 0xffff;

970
	if (bank->is_mpuio) {
971
		writel_relaxed(l, bank->base + bank->regs->irqenable);
972
		return;
973
	}
974

975
	omap_gpio_rmw(base + bank->regs->irqenable, l,
976
		      bank->regs->irqenable_inv);
977
	omap_gpio_rmw(base + bank->regs->irqstatus, l,
978
		      !bank->regs->irqenable_inv);
979
	if (bank->regs->debounce_en)
980
		writel_relaxed(0, base + bank->regs->debounce_en);
981

982
	/* Save OE default value (0xffffffff) in the context */
983
	bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
984 985
	 /* Initialize interface clk ungated, module enabled */
	if (bank->regs->ctrl)
986
		writel_relaxed(0, base + bank->regs->ctrl);
987 988
}

N
Nishanth Menon 已提交
989
static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc)
990
{
991
	struct gpio_irq_chip *irq;
992
	static int gpio;
993
	const char *label;
994
	int irq_base = 0;
995
	int ret;
996 997 998 999 1000 1001 1002

	/*
	 * REVISIT eventually switch from OMAP-specific gpio structs
	 * over to the generic ones
	 */
	bank->chip.request = omap_gpio_request;
	bank->chip.free = omap_gpio_free;
1003 1004 1005
	bank->chip.get_direction = omap_gpio_get_direction;
	bank->chip.direction_input = omap_gpio_input;
	bank->chip.get = omap_gpio_get;
1006
	bank->chip.get_multiple = omap_gpio_get_multiple;
1007
	bank->chip.direction_output = omap_gpio_output;
1008
	bank->chip.set_config = omap_gpio_set_config;
1009
	bank->chip.set = omap_gpio_set;
1010
	bank->chip.set_multiple = omap_gpio_set_multiple;
1011
	if (bank->is_mpuio) {
1012
		bank->chip.label = "mpuio";
1013
		if (bank->regs->wkup_en)
1014
			bank->chip.parent = &omap_mpuio_device.dev;
1015 1016
		bank->chip.base = OMAP_MPUIO(0);
	} else {
1017 1018 1019 1020 1021
		label = devm_kasprintf(bank->chip.parent, GFP_KERNEL, "gpio-%d-%d",
				       gpio, gpio + bank->width - 1);
		if (!label)
			return -ENOMEM;
		bank->chip.label = label;
1022 1023
		bank->chip.base = gpio;
	}
1024
	bank->chip.ngpio = bank->width;
1025

1026 1027 1028 1029 1030
#ifdef CONFIG_ARCH_OMAP1
	/*
	 * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
	 * irq_alloc_descs() since a base IRQ offset will no longer be needed.
	 */
1031 1032
	irq_base = devm_irq_alloc_descs(bank->chip.parent,
					-1, 0, bank->width, 0);
1033
	if (irq_base < 0) {
1034
		dev_err(bank->chip.parent, "Couldn't allocate IRQ numbers\n");
1035 1036 1037 1038
		return -ENODEV;
	}
#endif

1039
	/* MPUIO is a bit different, reading IRQ status clears it */
R
Russell King 已提交
1040 1041
	if (bank->is_mpuio && !bank->regs->wkup_en)
		irqc->irq_set_wake = NULL;
1042

1043 1044 1045 1046 1047 1048 1049
	irq = &bank->chip.irq;
	irq->chip = irqc;
	irq->handler = handle_bad_irq;
	irq->default_type = IRQ_TYPE_NONE;
	irq->num_parents = 1;
	irq->parents = &bank->irq;
	irq->first = irq_base;
1050

1051
	ret = gpiochip_add_data(&bank->chip, bank);
1052
	if (ret) {
1053
		dev_err(bank->chip.parent,
1054 1055
			"Could not register gpio chip %d\n", ret);
		return ret;
1056 1057
	}

1058 1059 1060
	ret = devm_request_irq(bank->chip.parent, bank->irq,
			       omap_gpio_irq_handler,
			       0, dev_name(bank->chip.parent), bank);
1061 1062 1063
	if (ret)
		gpiochip_remove(&bank->chip);

1064 1065 1066
	if (!bank->is_mpuio)
		gpio += bank->width;

1067
	return ret;
1068 1069
}

A
Arnd Bergmann 已提交
1070
static void omap_gpio_init_context(struct gpio_bank *p)
1071
{
1072
	const struct omap_gpio_reg_offs *regs = p->regs;
A
Arnd Bergmann 已提交
1073
	void __iomem *base = p->base;
1074

A
Arnd Bergmann 已提交
1075 1076 1077 1078 1079 1080 1081 1082 1083
	p->context.ctrl		= readl_relaxed(base + regs->ctrl);
	p->context.oe		= readl_relaxed(base + regs->direction);
	p->context.wake_en	= readl_relaxed(base + regs->wkup_en);
	p->context.leveldetect0	= readl_relaxed(base + regs->leveldetect0);
	p->context.leveldetect1	= readl_relaxed(base + regs->leveldetect1);
	p->context.risingdetect	= readl_relaxed(base + regs->risingdetect);
	p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
	p->context.irqenable1	= readl_relaxed(base + regs->irqenable);
	p->context.irqenable2	= readl_relaxed(base + regs->irqenable2);
1084
	p->context.dataout	= readl_relaxed(base + regs->dataout);
1085

A
Arnd Bergmann 已提交
1086
	p->context_valid = true;
1087 1088
}

A
Arnd Bergmann 已提交
1089
static void omap_gpio_restore_context(struct gpio_bank *bank)
1090
{
1091
	const struct omap_gpio_reg_offs *regs = bank->regs;
1092 1093 1094 1095 1096 1097 1098 1099 1100 1101
	void __iomem *base = bank->base;

	writel_relaxed(bank->context.wake_en, base + regs->wkup_en);
	writel_relaxed(bank->context.ctrl, base + regs->ctrl);
	writel_relaxed(bank->context.leveldetect0, base + regs->leveldetect0);
	writel_relaxed(bank->context.leveldetect1, base + regs->leveldetect1);
	writel_relaxed(bank->context.risingdetect, base + regs->risingdetect);
	writel_relaxed(bank->context.fallingdetect, base + regs->fallingdetect);
	writel_relaxed(bank->context.dataout, base + regs->dataout);
	writel_relaxed(bank->context.oe, base + regs->direction);
T
Tony Lindgren 已提交
1102

A
Arnd Bergmann 已提交
1103
	if (bank->dbck_enable_mask) {
1104
		writel_relaxed(bank->context.debounce, base + regs->debounce);
A
Arnd Bergmann 已提交
1105
		writel_relaxed(bank->context.debounce_en,
1106
			       base + regs->debounce_en);
1107 1108
	}

1109 1110
	writel_relaxed(bank->context.irqenable1, base + regs->irqenable);
	writel_relaxed(bank->context.irqenable2, base + regs->irqenable2);
1111 1112
}

1113
static void omap_gpio_idle(struct gpio_bank *bank, bool may_lose_context)
1114
{
1115
	struct device *dev = bank->chip.parent;
1116
	void __iomem *base = bank->base;
1117
	u32 nowake;
1118 1119

	bank->saved_datain = readl_relaxed(base + bank->regs->datain);
1120

1121 1122 1123
	if (!bank->enabled_non_wakeup_gpios)
		goto update_gpio_context_count;

1124
	if (!may_lose_context)
1125
		goto update_gpio_context_count;
1126

1127
	/*
1128
	 * If going to OFF, remove triggering for all wkup domain
1129 1130 1131
	 * non-wakeup GPIOs.  Otherwise spurious IRQs will be
	 * generated.  See OMAP2420 Errata item 1.101.
	 */
1132 1133
	if (!bank->loses_context && bank->enabled_non_wakeup_gpios) {
		nowake = bank->enabled_non_wakeup_gpios;
1134 1135
		omap_gpio_rmw(base + bank->regs->fallingdetect, nowake, ~nowake);
		omap_gpio_rmw(base + bank->regs->risingdetect, nowake, ~nowake);
1136
	}
1137

1138
update_gpio_context_count:
1139 1140
	if (bank->get_context_loss_count)
		bank->context_loss_count =
1141
				bank->get_context_loss_count(dev);
1142

1143
	omap_gpio_dbck_disable(bank);
1144 1145
}

1146
static void omap_gpio_unidle(struct gpio_bank *bank)
1147
{
1148
	struct device *dev = bank->chip.parent;
1149
	u32 l = 0, gen, gen0, gen1;
1150
	int c;
1151

1152 1153 1154 1155 1156 1157 1158 1159 1160 1161
	/*
	 * On the first resume during the probe, the context has not
	 * been initialised and so initialise it now. Also initialise
	 * the context loss count.
	 */
	if (bank->loses_context && !bank->context_valid) {
		omap_gpio_init_context(bank);

		if (bank->get_context_loss_count)
			bank->context_loss_count =
1162
				bank->get_context_loss_count(dev);
1163 1164
	}

1165
	omap_gpio_dbck_enable(bank);
1166

1167 1168
	if (bank->loses_context) {
		if (!bank->get_context_loss_count) {
1169 1170
			omap_gpio_restore_context(bank);
		} else {
1171
			c = bank->get_context_loss_count(dev);
1172 1173 1174
			if (c != bank->context_loss_count) {
				omap_gpio_restore_context(bank);
			} else {
1175
				return;
1176
			}
1177
		}
1178 1179 1180 1181 1182 1183
	} else {
		/* Restore changes done for OMAP2420 errata 1.101 */
		writel_relaxed(bank->context.fallingdetect,
			       bank->base + bank->regs->fallingdetect);
		writel_relaxed(bank->context.risingdetect,
			       bank->base + bank->regs->risingdetect);
1184
	}
1185

1186
	l = readl_relaxed(bank->base + bank->regs->datain);
1187

1188 1189 1190 1191 1192 1193 1194 1195
	/*
	 * Check if any of the non-wakeup interrupt GPIOs have changed
	 * state.  If so, generate an IRQ by software.  This is
	 * horribly racy, but it's the best we can do to work around
	 * this silicon bug.
	 */
	l ^= bank->saved_datain;
	l &= bank->enabled_non_wakeup_gpios;
1196

1197 1198 1199 1200
	/*
	 * No need to generate IRQs for the rising edge for gpio IRQs
	 * configured with falling edge only; and vice versa.
	 */
1201
	gen0 = l & bank->context.fallingdetect;
1202
	gen0 &= bank->saved_datain;
1203

1204
	gen1 = l & bank->context.risingdetect;
1205
	gen1 &= ~(bank->saved_datain);
1206

1207
	/* FIXME: Consider GPIO IRQs with level detections properly! */
1208 1209
	gen = l & (~(bank->context.fallingdetect) &
					 ~(bank->context.risingdetect));
1210 1211
	/* Consider all GPIO IRQs needed to be updated */
	gen |= gen0 | gen1;
1212

1213 1214
	if (gen) {
		u32 old0, old1;
1215

1216 1217
		old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
		old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
1218

1219
		if (!bank->regs->irqstatus_raw0) {
1220
			writel_relaxed(old0 | gen, bank->base +
1221
						bank->regs->leveldetect0);
1222
			writel_relaxed(old1 | gen, bank->base +
1223
						bank->regs->leveldetect1);
1224
		}
1225

1226
		if (bank->regs->irqstatus_raw0) {
1227
			writel_relaxed(old0 | l, bank->base +
1228
						bank->regs->leveldetect0);
1229
			writel_relaxed(old1 | l, bank->base +
1230
						bank->regs->leveldetect1);
1231
		}
1232 1233
		writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
		writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
1234 1235 1236
	}
}

A
Arnd Bergmann 已提交
1237 1238
static int gpio_omap_cpu_notifier(struct notifier_block *nb,
				  unsigned long cmd, void *v)
1239
{
A
Arnd Bergmann 已提交
1240 1241
	struct gpio_bank *bank;
	unsigned long flags;
1242 1243
	int ret = NOTIFY_OK;
	u32 isr, mask;
1244

A
Arnd Bergmann 已提交
1245
	bank = container_of(nb, struct gpio_bank, nb);
1246

A
Arnd Bergmann 已提交
1247
	raw_spin_lock_irqsave(&bank->lock, flags);
1248 1249 1250
	if (bank->is_suspended)
		goto out_unlock;

A
Arnd Bergmann 已提交
1251 1252
	switch (cmd) {
	case CPU_CLUSTER_PM_ENTER:
1253 1254 1255 1256
		mask = omap_get_gpio_irqbank_mask(bank);
		isr = readl_relaxed(bank->base + bank->regs->irqstatus) & mask;
		if (isr) {
			ret = NOTIFY_BAD;
A
Arnd Bergmann 已提交
1257
			break;
1258
		}
A
Arnd Bergmann 已提交
1259 1260 1261 1262 1263 1264 1265
		omap_gpio_idle(bank, true);
		break;
	case CPU_CLUSTER_PM_ENTER_FAILED:
	case CPU_CLUSTER_PM_EXIT:
		omap_gpio_unidle(bank);
		break;
	}
1266 1267

out_unlock:
A
Arnd Bergmann 已提交
1268
	raw_spin_unlock_irqrestore(&bank->lock, flags);
1269

1270
	return ret;
1271 1272
}

1273
static const struct omap_gpio_reg_offs omap2_gpio_regs = {
1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295
	.revision =		OMAP24XX_GPIO_REVISION,
	.direction =		OMAP24XX_GPIO_OE,
	.datain =		OMAP24XX_GPIO_DATAIN,
	.dataout =		OMAP24XX_GPIO_DATAOUT,
	.set_dataout =		OMAP24XX_GPIO_SETDATAOUT,
	.clr_dataout =		OMAP24XX_GPIO_CLEARDATAOUT,
	.irqstatus =		OMAP24XX_GPIO_IRQSTATUS1,
	.irqstatus2 =		OMAP24XX_GPIO_IRQSTATUS2,
	.irqenable =		OMAP24XX_GPIO_IRQENABLE1,
	.irqenable2 =		OMAP24XX_GPIO_IRQENABLE2,
	.set_irqenable =	OMAP24XX_GPIO_SETIRQENABLE1,
	.clr_irqenable =	OMAP24XX_GPIO_CLEARIRQENABLE1,
	.debounce =		OMAP24XX_GPIO_DEBOUNCE_VAL,
	.debounce_en =		OMAP24XX_GPIO_DEBOUNCE_EN,
	.ctrl =			OMAP24XX_GPIO_CTRL,
	.wkup_en =		OMAP24XX_GPIO_WAKE_EN,
	.leveldetect0 =		OMAP24XX_GPIO_LEVELDETECT0,
	.leveldetect1 =		OMAP24XX_GPIO_LEVELDETECT1,
	.risingdetect =		OMAP24XX_GPIO_RISINGDETECT,
	.fallingdetect =	OMAP24XX_GPIO_FALLINGDETECT,
};

1296
static const struct omap_gpio_reg_offs omap4_gpio_regs = {
1297 1298 1299 1300 1301 1302 1303 1304
	.revision =		OMAP4_GPIO_REVISION,
	.direction =		OMAP4_GPIO_OE,
	.datain =		OMAP4_GPIO_DATAIN,
	.dataout =		OMAP4_GPIO_DATAOUT,
	.set_dataout =		OMAP4_GPIO_SETDATAOUT,
	.clr_dataout =		OMAP4_GPIO_CLEARDATAOUT,
	.irqstatus =		OMAP4_GPIO_IRQSTATUS0,
	.irqstatus2 =		OMAP4_GPIO_IRQSTATUS1,
1305 1306
	.irqstatus_raw0 =	OMAP4_GPIO_IRQSTATUSRAW0,
	.irqstatus_raw1 =	OMAP4_GPIO_IRQSTATUSRAW1,
1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320
	.irqenable =		OMAP4_GPIO_IRQSTATUSSET0,
	.irqenable2 =		OMAP4_GPIO_IRQSTATUSSET1,
	.set_irqenable =	OMAP4_GPIO_IRQSTATUSSET0,
	.clr_irqenable =	OMAP4_GPIO_IRQSTATUSCLR0,
	.debounce =		OMAP4_GPIO_DEBOUNCINGTIME,
	.debounce_en =		OMAP4_GPIO_DEBOUNCENABLE,
	.ctrl =			OMAP4_GPIO_CTRL,
	.wkup_en =		OMAP4_GPIO_IRQWAKEN0,
	.leveldetect0 =		OMAP4_GPIO_LEVELDETECT0,
	.leveldetect1 =		OMAP4_GPIO_LEVELDETECT1,
	.risingdetect =		OMAP4_GPIO_RISINGDETECT,
	.fallingdetect =	OMAP4_GPIO_FALLINGDETECT,
};

1321
static const struct omap_gpio_platform_data omap2_pdata = {
1322 1323 1324 1325 1326
	.regs = &omap2_gpio_regs,
	.bank_width = 32,
	.dbck_flag = false,
};

1327
static const struct omap_gpio_platform_data omap3_pdata = {
1328 1329 1330 1331 1332
	.regs = &omap2_gpio_regs,
	.bank_width = 32,
	.dbck_flag = true,
};

1333
static const struct omap_gpio_platform_data omap4_pdata = {
1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354
	.regs = &omap4_gpio_regs,
	.bank_width = 32,
	.dbck_flag = true,
};

static const struct of_device_id omap_gpio_match[] = {
	{
		.compatible = "ti,omap4-gpio",
		.data = &omap4_pdata,
	},
	{
		.compatible = "ti,omap3-gpio",
		.data = &omap3_pdata,
	},
	{
		.compatible = "ti,omap2-gpio",
		.data = &omap2_pdata,
	},
	{ },
};
MODULE_DEVICE_TABLE(of, omap_gpio_match);
A
Arnd Bergmann 已提交
1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381

static int omap_gpio_probe(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
	struct device_node *node = dev->of_node;
	const struct of_device_id *match;
	const struct omap_gpio_platform_data *pdata;
	struct gpio_bank *bank;
	struct irq_chip *irqc;
	int ret;

	match = of_match_device(of_match_ptr(omap_gpio_match), dev);

	pdata = match ? match->data : dev_get_platdata(dev);
	if (!pdata)
		return -EINVAL;

	bank = devm_kzalloc(dev, sizeof(*bank), GFP_KERNEL);
	if (!bank)
		return -ENOMEM;

	irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL);
	if (!irqc)
		return -ENOMEM;

	irqc->irq_startup = omap_gpio_irq_startup,
	irqc->irq_shutdown = omap_gpio_irq_shutdown,
R
Russell King 已提交
1382
	irqc->irq_ack = dummy_irq_chip.irq_ack,
A
Arnd Bergmann 已提交
1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396
	irqc->irq_mask = omap_gpio_mask_irq,
	irqc->irq_unmask = omap_gpio_unmask_irq,
	irqc->irq_set_type = omap_gpio_irq_type,
	irqc->irq_set_wake = omap_gpio_wake_enable,
	irqc->irq_bus_lock = omap_gpio_irq_bus_lock,
	irqc->irq_bus_sync_unlock = gpio_irq_bus_sync_unlock,
	irqc->name = dev_name(&pdev->dev);
	irqc->flags = IRQCHIP_MASK_ON_SUSPEND;
	irqc->parent_device = dev;

	bank->irq = platform_get_irq(pdev, 0);
	if (bank->irq <= 0) {
		if (!bank->irq)
			bank->irq = -ENXIO;
1397
		return dev_err_probe(dev, bank->irq, "can't get irq resource\n");
A
Arnd Bergmann 已提交
1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409
	}

	bank->chip.parent = dev;
	bank->chip.owner = THIS_MODULE;
	bank->dbck_flag = pdata->dbck_flag;
	bank->stride = pdata->bank_stride;
	bank->width = pdata->bank_width;
	bank->is_mpuio = pdata->is_mpuio;
	bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
	bank->regs = pdata->regs;
#ifdef CONFIG_OF_GPIO
	bank->chip.of_node = of_node_get(node);
1410 1411
#endif

A
Arnd Bergmann 已提交
1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422
	if (node) {
		if (!of_property_read_bool(node, "ti,gpio-always-on"))
			bank->loses_context = true;
	} else {
		bank->loses_context = pdata->loses_context;

		if (bank->loses_context)
			bank->get_context_loss_count =
				pdata->get_context_loss_count;
	}

1423
	if (bank->regs->set_dataout && bank->regs->clr_dataout)
A
Arnd Bergmann 已提交
1424
		bank->set_dataout = omap_set_gpio_dataout_reg;
1425
	else
A
Arnd Bergmann 已提交
1426 1427 1428 1429 1430 1431
		bank->set_dataout = omap_set_gpio_dataout_mask;

	raw_spin_lock_init(&bank->lock);
	raw_spin_lock_init(&bank->wa_lock);

	/* Static mapping, never released */
1432
	bank->base = devm_platform_ioremap_resource(pdev, 0);
A
Arnd Bergmann 已提交
1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
	if (IS_ERR(bank->base)) {
		return PTR_ERR(bank->base);
	}

	if (bank->dbck_flag) {
		bank->dbck = devm_clk_get(dev, "dbclk");
		if (IS_ERR(bank->dbck)) {
			dev_err(dev,
				"Could not get gpio dbck. Disable debounce\n");
			bank->dbck_flag = false;
		} else {
			clk_prepare(bank->dbck);
		}
	}

	platform_set_drvdata(pdev, bank);

	pm_runtime_enable(dev);
	pm_runtime_get_sync(dev);

	if (bank->is_mpuio)
		omap_mpuio_init(bank);

	omap_gpio_mod_init(bank);

	ret = omap_gpio_chip_init(bank, irqc);
	if (ret) {
		pm_runtime_put_sync(dev);
		pm_runtime_disable(dev);
		if (bank->dbck_flag)
			clk_unprepare(bank->dbck);
		return ret;
	}

	omap_gpio_show_rev(bank);

1469 1470
	bank->nb.notifier_call = gpio_omap_cpu_notifier;
	cpu_pm_register_notifier(&bank->nb);
A
Arnd Bergmann 已提交
1471 1472 1473 1474 1475 1476 1477 1478 1479 1480

	pm_runtime_put(dev);

	return 0;
}

static int omap_gpio_remove(struct platform_device *pdev)
{
	struct gpio_bank *bank = platform_get_drvdata(pdev);

1481
	cpu_pm_unregister_notifier(&bank->nb);
A
Arnd Bergmann 已提交
1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499
	gpiochip_remove(&bank->chip);
	pm_runtime_disable(&pdev->dev);
	if (bank->dbck_flag)
		clk_unprepare(bank->dbck);

	return 0;
}

static int __maybe_unused omap_gpio_runtime_suspend(struct device *dev)
{
	struct gpio_bank *bank = dev_get_drvdata(dev);
	unsigned long flags;

	raw_spin_lock_irqsave(&bank->lock, flags);
	omap_gpio_idle(bank, true);
	bank->is_suspended = true;
	raw_spin_unlock_irqrestore(&bank->lock, flags);

1500
	return 0;
A
Arnd Bergmann 已提交
1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
}

static int __maybe_unused omap_gpio_runtime_resume(struct device *dev)
{
	struct gpio_bank *bank = dev_get_drvdata(dev);
	unsigned long flags;

	raw_spin_lock_irqsave(&bank->lock, flags);
	omap_gpio_unidle(bank);
	bank->is_suspended = false;
	raw_spin_unlock_irqrestore(&bank->lock, flags);

1513
	return 0;
A
Arnd Bergmann 已提交
1514 1515
}

1516
static int __maybe_unused omap_gpio_suspend(struct device *dev)
1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527
{
	struct gpio_bank *bank = dev_get_drvdata(dev);

	if (bank->is_suspended)
		return 0;

	bank->needs_resume = 1;

	return omap_gpio_runtime_suspend(dev);
}

1528
static int __maybe_unused omap_gpio_resume(struct device *dev)
1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539
{
	struct gpio_bank *bank = dev_get_drvdata(dev);

	if (!bank->needs_resume)
		return 0;

	bank->needs_resume = 0;

	return omap_gpio_runtime_resume(dev);
}

A
Arnd Bergmann 已提交
1540 1541 1542
static const struct dev_pm_ops gpio_pm_ops = {
	SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
									NULL)
1543
	SET_LATE_SYSTEM_SLEEP_PM_OPS(omap_gpio_suspend, omap_gpio_resume)
A
Arnd Bergmann 已提交
1544 1545
};

1546 1547
static struct platform_driver omap_gpio_driver = {
	.probe		= omap_gpio_probe,
1548
	.remove		= omap_gpio_remove,
1549 1550
	.driver		= {
		.name	= "omap_gpio",
1551
		.pm	= &gpio_pm_ops,
A
Arnd Bergmann 已提交
1552
		.of_match_table = omap_gpio_match,
1553 1554 1555
	},
};

1556
/*
1557 1558 1559
 * gpio driver register needs to be done before
 * machine_init functions access gpio APIs.
 * Hence omap_gpio_drv_reg() is a postcore_initcall.
1560
 */
1561
static int __init omap_gpio_drv_reg(void)
1562
{
1563
	return platform_driver_register(&omap_gpio_driver);
1564
}
1565
postcore_initcall(omap_gpio_drv_reg);
1566 1567 1568 1569 1570 1571 1572 1573 1574 1575

static void __exit omap_gpio_exit(void)
{
	platform_driver_unregister(&omap_gpio_driver);
}
module_exit(omap_gpio_exit);

MODULE_DESCRIPTION("omap gpio driver");
MODULE_ALIAS("platform:gpio-omap");
MODULE_LICENSE("GPL v2");