gpio-omap.c 43.3 KB
Newer Older
1 2 3
/*
 * Support functions for OMAP GPIO
 *
4
 * Copyright (C) 2003-2005 Nokia Corporation
5
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
6
 *
7 8 9
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
10 11 12 13 14 15 16 17
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
18
#include <linux/syscore_ops.h>
19
#include <linux/err.h>
20
#include <linux/clk.h>
21
#include <linux/io.h>
22
#include <linux/device.h>
23
#include <linux/pm_runtime.h>
24
#include <linux/pm.h>
25 26
#include <linux/of.h>
#include <linux/of_device.h>
27
#include <linux/gpio.h>
28
#include <linux/bitops.h>
29
#include <linux/platform_data/gpio-omap.h>
30

31 32
#define OFF_MODE	1

33 34
static LIST_HEAD(omap_gpio_list);

35 36 37 38 39 40 41 42 43 44 45
struct gpio_regs {
	u32 irqenable1;
	u32 irqenable2;
	u32 wake_en;
	u32 ctrl;
	u32 oe;
	u32 leveldetect0;
	u32 leveldetect1;
	u32 risingdetect;
	u32 fallingdetect;
	u32 dataout;
46 47
	u32 debounce;
	u32 debounce_en;
48 49
};

50
struct gpio_bank {
51
	struct list_head node;
52
	void __iomem *base;
53
	u16 irq;
54 55
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;
56
	struct gpio_regs context;
57
	u32 saved_datain;
58
	u32 level_mask;
59
	u32 toggle_mask;
60
	spinlock_t lock;
D
David Brownell 已提交
61
	struct gpio_chip chip;
62
	struct clk *dbck;
C
Charulatha V 已提交
63
	u32 mod_usage;
64
	u32 irq_usage;
65
	u32 dbck_enable_mask;
66
	bool dbck_enabled;
67
	struct device *dev;
68
	bool is_mpuio;
69
	bool dbck_flag;
70
	bool loses_context;
71
	bool context_valid;
72
	int stride;
73
	u32 width;
74
	int context_loss_count;
75 76
	int power_mode;
	bool workaround_enabled;
77 78

	void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
79
	int (*get_context_loss_count)(struct device *dev);
80 81

	struct omap_gpio_reg_offs *regs;
82 83
};

84
#define GPIO_INDEX(bank, gpio) (gpio % bank->width)
85
#define GPIO_BIT(bank, gpio) (BIT(GPIO_INDEX(bank, gpio)))
86
#define GPIO_MOD_CTRL_BIT	BIT(0)
87

88
#define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
89
#define LINE_USED(line, offset) (line & (BIT(offset)))
90

91
static int omap_irq_to_gpio(struct gpio_bank *bank, unsigned int gpio_irq)
92
{
93 94 95
	return bank->chip.base + gpio_irq;
}

96
static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
97
{
98 99
	struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
	return container_of(chip, struct gpio_bank, chip);
100 101
}

102 103
static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
				    int is_input)
104
{
105
	void __iomem *reg = bank->base;
106 107
	u32 l;

108
	reg += bank->regs->direction;
109
	l = readl_relaxed(reg);
110
	if (is_input)
111
		l |= BIT(gpio);
112
	else
113
		l &= ~(BIT(gpio));
114
	writel_relaxed(l, reg);
115
	bank->context.oe = l;
116 117
}

118 119

/* set data out value using dedicate set/clear register */
120 121
static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, int gpio,
				      int enable)
122
{
123
	void __iomem *reg = bank->base;
124
	u32 l = GPIO_BIT(bank, gpio);
125

126
	if (enable) {
127
		reg += bank->regs->set_dataout;
128 129
		bank->context.dataout |= l;
	} else {
130
		reg += bank->regs->clr_dataout;
131 132
		bank->context.dataout &= ~l;
	}
133

134
	writel_relaxed(l, reg);
135 136
}

137
/* set data out value using mask register */
138 139
static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, int gpio,
				       int enable)
140
{
141 142 143
	void __iomem *reg = bank->base + bank->regs->dataout;
	u32 gpio_bit = GPIO_BIT(bank, gpio);
	u32 l;
144

145
	l = readl_relaxed(reg);
146 147 148 149
	if (enable)
		l |= gpio_bit;
	else
		l &= ~gpio_bit;
150
	writel_relaxed(l, reg);
151
	bank->context.dataout = l;
152 153
}

154
static int omap_get_gpio_datain(struct gpio_bank *bank, int offset)
155
{
156
	void __iomem *reg = bank->base + bank->regs->datain;
157

158
	return (readl_relaxed(reg) & (BIT(offset))) != 0;
159
}
160

161
static int omap_get_gpio_dataout(struct gpio_bank *bank, int offset)
162
{
163
	void __iomem *reg = bank->base + bank->regs->dataout;
164

165
	return (readl_relaxed(reg) & (BIT(offset))) != 0;
166 167
}

168
static inline void omap_gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
169
{
170
	int l = readl_relaxed(base + reg);
171

172
	if (set)
173 174 175 176
		l |= mask;
	else
		l &= ~mask;

177
	writel_relaxed(l, base + reg);
178
}
179

180
static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
181 182
{
	if (bank->dbck_enable_mask && !bank->dbck_enabled) {
183
		clk_prepare_enable(bank->dbck);
184
		bank->dbck_enabled = true;
185

186
		writel_relaxed(bank->dbck_enable_mask,
187
			     bank->base + bank->regs->debounce_en);
188 189 190
	}
}

191
static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
192 193
{
	if (bank->dbck_enable_mask && bank->dbck_enabled) {
194 195 196 197 198
		/*
		 * Disable debounce before cutting it's clock. If debounce is
		 * enabled but the clock is not, GPIO module seems to be unable
		 * to detect events and generate interrupts at least on OMAP3.
		 */
199
		writel_relaxed(0, bank->base + bank->regs->debounce_en);
200

201
		clk_disable_unprepare(bank->dbck);
202 203 204 205
		bank->dbck_enabled = false;
	}
}

206
/**
207
 * omap2_set_gpio_debounce - low level gpio debounce time
208 209 210 211 212 213 214
 * @bank: the gpio bank we're acting upon
 * @gpio: the gpio number on this @gpio
 * @debounce: debounce time to use
 *
 * OMAP's debounce time is in 31us steps so we need
 * to convert and round up to the closest unit.
 */
215 216
static void omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
				    unsigned debounce)
217
{
218
	void __iomem		*reg;
219 220 221
	u32			val;
	u32			l;

222 223 224
	if (!bank->dbck_flag)
		return;

225 226 227 228 229 230 231
	if (debounce < 32)
		debounce = 0x01;
	else if (debounce > 7936)
		debounce = 0xff;
	else
		debounce = (debounce / 0x1f) - 1;

232
	l = GPIO_BIT(bank, gpio);
233

234
	clk_prepare_enable(bank->dbck);
235
	reg = bank->base + bank->regs->debounce;
236
	writel_relaxed(debounce, reg);
237

238
	reg = bank->base + bank->regs->debounce_en;
239
	val = readl_relaxed(reg);
240

241
	if (debounce)
242
		val |= l;
243
	else
244
		val &= ~l;
245
	bank->dbck_enable_mask = val;
246

247
	writel_relaxed(val, reg);
248
	clk_disable_unprepare(bank->dbck);
249 250 251 252 253 254 255 256
	/*
	 * Enable debounce clock per module.
	 * This call is mandatory because in omap_gpio_request() when
	 * *_runtime_get_sync() is called,  _gpio_dbck_enable() within
	 * runtime callbck fails to turn on dbck because dbck_enable_mask
	 * used within _gpio_dbck_enable() is still not initialized at
	 * that point. Therefore we have to enable dbck here.
	 */
257
	omap_gpio_dbck_enable(bank);
258 259 260 261
	if (bank->dbck_enable_mask) {
		bank->context.debounce = debounce;
		bank->context.debounce_en = val;
	}
262 263
}

264
/**
265
 * omap_clear_gpio_debounce - clear debounce settings for a gpio
266 267 268 269 270 271 272 273
 * @bank: the gpio bank we're acting upon
 * @gpio: the gpio number on this @gpio
 *
 * If a gpio is using debounce, then clear the debounce enable bit and if
 * this is the only gpio in this bank using debounce, then clear the debounce
 * time too. The debounce clock will also be disabled when calling this function
 * if this is the only gpio in the bank using debounce.
 */
274
static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned gpio)
275 276 277 278 279 280 281 282 283 284 285
{
	u32 gpio_bit = GPIO_BIT(bank, gpio);

	if (!bank->dbck_flag)
		return;

	if (!(bank->dbck_enable_mask & gpio_bit))
		return;

	bank->dbck_enable_mask &= ~gpio_bit;
	bank->context.debounce_en &= ~gpio_bit;
286
        writel_relaxed(bank->context.debounce_en,
287 288 289 290
		     bank->base + bank->regs->debounce_en);

	if (!bank->dbck_enable_mask) {
		bank->context.debounce = 0;
291
		writel_relaxed(bank->context.debounce, bank->base +
292
			     bank->regs->debounce);
293
		clk_disable_unprepare(bank->dbck);
294 295 296 297
		bank->dbck_enabled = false;
	}
}

298
static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
299
						unsigned trigger)
300
{
301
	void __iomem *base = bank->base;
302
	u32 gpio_bit = BIT(gpio);
303

304 305 306 307 308 309 310 311
	omap_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
		      trigger & IRQ_TYPE_LEVEL_LOW);
	omap_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
		      trigger & IRQ_TYPE_LEVEL_HIGH);
	omap_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
		      trigger & IRQ_TYPE_EDGE_RISING);
	omap_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
		      trigger & IRQ_TYPE_EDGE_FALLING);
312

313
	bank->context.leveldetect0 =
314
			readl_relaxed(bank->base + bank->regs->leveldetect0);
315
	bank->context.leveldetect1 =
316
			readl_relaxed(bank->base + bank->regs->leveldetect1);
317
	bank->context.risingdetect =
318
			readl_relaxed(bank->base + bank->regs->risingdetect);
319
	bank->context.fallingdetect =
320
			readl_relaxed(bank->base + bank->regs->fallingdetect);
321 322

	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
323
		omap_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
324
		bank->context.wake_en =
325
			readl_relaxed(bank->base + bank->regs->wkup_en);
326
	}
327

328
	/* This part needs to be executed always for OMAP{34xx, 44xx} */
329 330 331 332 333 334 335
	if (!bank->regs->irqctrl) {
		/* On omap24xx proceed only when valid GPIO bit is set */
		if (bank->non_wakeup_gpios) {
			if (!(bank->non_wakeup_gpios & gpio_bit))
				goto exit;
		}

336 337 338 339 340 341 342
		/*
		 * Log the edge gpio and manually trigger the IRQ
		 * after resume if the input level changes
		 * to avoid irq lost during PER RET/OFF mode
		 * Applies for omap2 non-wakeup gpio and all omap3 gpios
		 */
		if (trigger & IRQ_TYPE_EDGE_BOTH)
343 344 345 346
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
347

348
exit:
349
	bank->level_mask =
350 351
		readl_relaxed(bank->base + bank->regs->leveldetect0) |
		readl_relaxed(bank->base + bank->regs->leveldetect1);
352 353
}

354
#ifdef CONFIG_ARCH_OMAP1
355 356 357 358
/*
 * This only applies to chips that can't do both rising and falling edge
 * detection at once.  For all other chips, this function is a noop.
 */
359
static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
360 361 362 363
{
	void __iomem *reg = bank->base;
	u32 l = 0;

364
	if (!bank->regs->irqctrl)
365
		return;
366 367

	reg += bank->regs->irqctrl;
368

369
	l = readl_relaxed(reg);
370
	if ((l >> gpio) & 1)
371
		l &= ~(BIT(gpio));
372
	else
373
		l |= BIT(gpio);
374

375
	writel_relaxed(l, reg);
376
}
377
#else
378
static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
379
#endif
380

381 382
static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
				    unsigned trigger)
383 384
{
	void __iomem *reg = bank->base;
385
	void __iomem *base = bank->base;
386
	u32 l = 0;
387

388
	if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
389
		omap_set_gpio_trigger(bank, gpio, trigger);
390 391 392
	} else if (bank->regs->irqctrl) {
		reg += bank->regs->irqctrl;

393
		l = readl_relaxed(reg);
394
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
395
			bank->toggle_mask |= BIT(gpio);
396
		if (trigger & IRQ_TYPE_EDGE_RISING)
397
			l |= BIT(gpio);
398
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
399
			l &= ~(BIT(gpio));
400
		else
401 402
			return -EINVAL;

403
		writel_relaxed(l, reg);
404
	} else if (bank->regs->edgectrl1) {
405
		if (gpio & 0x08)
406
			reg += bank->regs->edgectrl2;
407
		else
408 409
			reg += bank->regs->edgectrl1;

410
		gpio &= 0x07;
411
		l = readl_relaxed(reg);
412
		l &= ~(3 << (gpio << 1));
413
		if (trigger & IRQ_TYPE_EDGE_RISING)
414
			l |= 2 << (gpio << 1);
415
		if (trigger & IRQ_TYPE_EDGE_FALLING)
416
			l |= BIT(gpio << 1);
417 418

		/* Enable wake-up during idle for dynamic tick */
419
		omap_gpio_rmw(base, bank->regs->wkup_en, BIT(gpio), trigger);
420
		bank->context.wake_en =
421 422
			readl_relaxed(bank->base + bank->regs->wkup_en);
		writel_relaxed(l, reg);
423
	}
424
	return 0;
425 426
}

427
static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
428 429 430 431 432
{
	if (bank->regs->pinctrl) {
		void __iomem *reg = bank->base + bank->regs->pinctrl;

		/* Claim the pin for MPU */
433
		writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
434 435 436 437 438 439
	}

	if (bank->regs->ctrl && !BANK_USED(bank)) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

440
		ctrl = readl_relaxed(reg);
441 442
		/* Module is enabled, clocks are not gated */
		ctrl &= ~GPIO_MOD_CTRL_BIT;
443
		writel_relaxed(ctrl, reg);
444 445 446 447
		bank->context.ctrl = ctrl;
	}
}

448
static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
449 450 451 452 453 454 455
{
	void __iomem *base = bank->base;

	if (bank->regs->wkup_en &&
	    !LINE_USED(bank->mod_usage, offset) &&
	    !LINE_USED(bank->irq_usage, offset)) {
		/* Disable wake-up during idle for dynamic tick */
456
		omap_gpio_rmw(base, bank->regs->wkup_en, BIT(offset), 0);
457
		bank->context.wake_en =
458
			readl_relaxed(bank->base + bank->regs->wkup_en);
459 460 461 462 463 464
	}

	if (bank->regs->ctrl && !BANK_USED(bank)) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

465
		ctrl = readl_relaxed(reg);
466 467
		/* Module is disabled, clocks are gated */
		ctrl |= GPIO_MOD_CTRL_BIT;
468
		writel_relaxed(ctrl, reg);
469 470 471 472
		bank->context.ctrl = ctrl;
	}
}

473
static int omap_gpio_is_input(struct gpio_bank *bank, int mask)
474 475 476
{
	void __iomem *reg = bank->base + bank->regs->direction;

477
	return readl_relaxed(reg) & mask;
478 479
}

480
static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
481
{
482
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
483
	unsigned gpio = 0;
484
	int retval;
D
David Brownell 已提交
485
	unsigned long flags;
486
	unsigned offset;
487

488 489
	if (!BANK_USED(bank))
		pm_runtime_get_sync(bank->dev);
490

491 492
#ifdef CONFIG_ARCH_OMAP1
	if (d->irq > IH_MPUIO_BASE)
493
		gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
494 495 496
#endif

	if (!gpio)
497
		gpio = omap_irq_to_gpio(bank, d->hwirq);
498

499
	if (type & ~IRQ_TYPE_SENSE_MASK)
500
		return -EINVAL;
501

502 503
	if (!bank->regs->leveldetect0 &&
		(type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
504 505
		return -EINVAL;

D
David Brownell 已提交
506
	spin_lock_irqsave(&bank->lock, flags);
507
	offset = GPIO_INDEX(bank, gpio);
508
	retval = omap_set_gpio_triggering(bank, offset, type);
509
	if (!LINE_USED(bank->mod_usage, offset)) {
510 511 512
		omap_enable_gpio_module(bank, offset);
		omap_set_gpio_direction(bank, offset, 1);
	} else if (!omap_gpio_is_input(bank, BIT(offset))) {
513 514 515 516
		spin_unlock_irqrestore(&bank->lock, flags);
		return -EINVAL;
	}

517
	bank->irq_usage |= BIT(GPIO_INDEX(bank, gpio));
D
David Brownell 已提交
518
	spin_unlock_irqrestore(&bank->lock, flags);
519 520

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
T
Thomas Gleixner 已提交
521
		__irq_set_handler_locked(d->irq, handle_level_irq);
522
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
T
Thomas Gleixner 已提交
523
		__irq_set_handler_locked(d->irq, handle_edge_irq);
524

525
	return retval;
526 527
}

528
static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
529
{
530
	void __iomem *reg = bank->base;
531

532
	reg += bank->regs->irqstatus;
533
	writel_relaxed(gpio_mask, reg);
534 535

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
536 537
	if (bank->regs->irqstatus2) {
		reg = bank->base + bank->regs->irqstatus2;
538
		writel_relaxed(gpio_mask, reg);
539
	}
540 541

	/* Flush posted write for the irq status to avoid spurious interrupts */
542
	readl_relaxed(reg);
543 544
}

545
static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
546
{
547
	omap_clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
548 549
}

550
static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
551 552
{
	void __iomem *reg = bank->base;
553
	u32 l;
554
	u32 mask = (BIT(bank->width)) - 1;
555

556
	reg += bank->regs->irqenable;
557
	l = readl_relaxed(reg);
558
	if (bank->regs->irqenable_inv)
559 560 561
		l = ~l;
	l &= mask;
	return l;
562 563
}

564
static void omap_enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
565
{
566
	void __iomem *reg = bank->base;
567 568
	u32 l;

569 570 571
	if (bank->regs->set_irqenable) {
		reg += bank->regs->set_irqenable;
		l = gpio_mask;
572
		bank->context.irqenable1 |= gpio_mask;
573 574
	} else {
		reg += bank->regs->irqenable;
575
		l = readl_relaxed(reg);
576 577
		if (bank->regs->irqenable_inv)
			l &= ~gpio_mask;
578 579
		else
			l |= gpio_mask;
580
		bank->context.irqenable1 = l;
581 582
	}

583
	writel_relaxed(l, reg);
584 585
}

586
static void omap_disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
587 588 589 590 591 592
{
	void __iomem *reg = bank->base;
	u32 l;

	if (bank->regs->clr_irqenable) {
		reg += bank->regs->clr_irqenable;
593
		l = gpio_mask;
594
		bank->context.irqenable1 &= ~gpio_mask;
595 596
	} else {
		reg += bank->regs->irqenable;
597
		l = readl_relaxed(reg);
598
		if (bank->regs->irqenable_inv)
599
			l |= gpio_mask;
600
		else
601
			l &= ~gpio_mask;
602
		bank->context.irqenable1 = l;
603
	}
604

605
	writel_relaxed(l, reg);
606 607
}

608 609
static inline void omap_set_gpio_irqenable(struct gpio_bank *bank, int gpio,
					   int enable)
610
{
611
	if (enable)
612
		omap_enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
613
	else
614
		omap_disable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
615 616
}

617 618 619 620 621 622 623 624
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
625
static int omap_set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
626
{
627 628
	u32 gpio_bit = GPIO_BIT(bank, gpio);
	unsigned long flags;
D
David Brownell 已提交
629

630
	if (bank->non_wakeup_gpios & gpio_bit) {
631
		dev_err(bank->dev,
632
			"Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
633 634
		return -EINVAL;
	}
635 636 637

	spin_lock_irqsave(&bank->lock, flags);
	if (enable)
638
		bank->context.wake_en |= gpio_bit;
639
	else
640
		bank->context.wake_en &= ~gpio_bit;
641

642
	writel_relaxed(bank->context.wake_en, bank->base + bank->regs->wkup_en);
643 644 645
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
646 647
}

648
static void omap_reset_gpio(struct gpio_bank *bank, int gpio)
649
{
650 651 652 653 654
	omap_set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
	omap_set_gpio_irqenable(bank, gpio, 0);
	omap_clear_gpio_irqstatus(bank, gpio);
	omap_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
	omap_clear_gpio_debounce(bank, gpio);
655 656
}

657
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
658
static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
659
{
660 661
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
	unsigned int gpio = omap_irq_to_gpio(bank, d->hwirq);
662

663
	return omap_set_gpio_wakeup(bank, gpio, enable);
664 665
}

666
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
667
{
668
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
669
	unsigned long flags;
D
David Brownell 已提交
670

671 672 673 674
	/*
	 * If this is the first gpio_request for the bank,
	 * enable the bank module.
	 */
675
	if (!BANK_USED(bank))
676
		pm_runtime_get_sync(bank->dev);
677

678
	spin_lock_irqsave(&bank->lock, flags);
679
	/* Set trigger to none. You need to enable the desired trigger with
680 681
	 * request_irq() or set_irq_type(). Only do this if the IRQ line has
	 * not already been requested.
682
	 */
683
	if (!LINE_USED(bank->irq_usage, offset)) {
684 685
		omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
		omap_enable_gpio_module(bank, offset);
686
	}
687
	bank->mod_usage |= BIT(offset);
D
David Brownell 已提交
688
	spin_unlock_irqrestore(&bank->lock, flags);
689 690 691 692

	return 0;
}

693
static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
694
{
695
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
696
	unsigned long flags;
697

D
David Brownell 已提交
698
	spin_lock_irqsave(&bank->lock, flags);
699
	bank->mod_usage &= ~(BIT(offset));
700 701
	omap_disable_gpio_module(bank, offset);
	omap_reset_gpio(bank, bank->chip.base + offset);
D
David Brownell 已提交
702
	spin_unlock_irqrestore(&bank->lock, flags);
703 704 705 706 707

	/*
	 * If this is the last gpio to be freed in the bank,
	 * disable the bank module.
	 */
708
	if (!BANK_USED(bank))
709
		pm_runtime_put(bank->dev);
710 711 712 713 714 715 716 717 718 719 720
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
721
static void omap_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
722
{
723
	void __iomem *isr_reg = NULL;
724
	u32 isr;
725
	unsigned int bit;
726
	struct gpio_bank *bank;
727
	int unmasked = 0;
728 729
	struct irq_chip *irqchip = irq_desc_get_chip(desc);
	struct gpio_chip *chip = irq_get_handler_data(irq);
730

731
	chained_irq_enter(irqchip, desc);
732

733
	bank = container_of(chip, struct gpio_bank, chip);
734
	isr_reg = bank->base + bank->regs->irqstatus;
735
	pm_runtime_get_sync(bank->dev);
736 737 738 739

	if (WARN_ON(!isr_reg))
		goto exit;

740
	while (1) {
741
		u32 isr_saved, level_mask = 0;
742
		u32 enabled;
743

744
		enabled = omap_get_gpio_irqbank_mask(bank);
745
		isr_saved = isr = readl_relaxed(isr_reg) & enabled;
746

747
		if (bank->level_mask)
748
			level_mask = bank->level_mask & enabled;
749 750 751 752

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
753 754 755
		omap_disable_gpio_irqbank(bank, isr_saved & ~level_mask);
		omap_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
		omap_enable_gpio_irqbank(bank, isr_saved & ~level_mask);
756 757 758

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
759 760
		if (!level_mask && !unmasked) {
			unmasked = 1;
761
			chained_irq_exit(irqchip, desc);
762
		}
763 764 765 766

		if (!isr)
			break;

767 768
		while (isr) {
			bit = __ffs(isr);
769
			isr &= ~(BIT(bit));
770

771 772 773 774 775 776 777
			/*
			 * Some chips can't respond to both rising and falling
			 * at the same time.  If this irq was requested with
			 * both flags, we need to flip the ICR data for the IRQ
			 * to respond to the IRQ for the opposite direction.
			 * This will be indicated in the bank toggle_mask.
			 */
778
			if (bank->toggle_mask & (BIT(bit)))
779
				omap_toggle_gpio_edge_triggering(bank, bit);
780

781 782
			generic_handle_irq(irq_find_mapping(bank->chip.irqdomain,
							    bit));
783
		}
784
	}
785 786 787 788
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
789
exit:
790
	if (!unmasked)
791
		chained_irq_exit(irqchip, desc);
792
	pm_runtime_put(bank->dev);
793 794
}

795
static void omap_gpio_irq_shutdown(struct irq_data *d)
796
{
797 798
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
	unsigned int gpio = omap_irq_to_gpio(bank, d->hwirq);
799
	unsigned long flags;
800
	unsigned offset = GPIO_INDEX(bank, gpio);
801

802
	spin_lock_irqsave(&bank->lock, flags);
803
	gpio_unlock_as_irq(&bank->chip, offset);
804
	bank->irq_usage &= ~(BIT(offset));
805 806
	omap_disable_gpio_module(bank, offset);
	omap_reset_gpio(bank, gpio);
807
	spin_unlock_irqrestore(&bank->lock, flags);
808 809 810 811 812 813 814

	/*
	 * If this is the last IRQ to be freed in the bank,
	 * disable the bank module.
	 */
	if (!BANK_USED(bank))
		pm_runtime_put(bank->dev);
815 816
}

817
static void omap_gpio_ack_irq(struct irq_data *d)
818
{
819 820
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
	unsigned int gpio = omap_irq_to_gpio(bank, d->hwirq);
821

822
	omap_clear_gpio_irqstatus(bank, gpio);
823 824
}

825
static void omap_gpio_mask_irq(struct irq_data *d)
826
{
827 828
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
	unsigned int gpio = omap_irq_to_gpio(bank, d->hwirq);
829
	unsigned long flags;
830

831
	spin_lock_irqsave(&bank->lock, flags);
832 833
	omap_set_gpio_irqenable(bank, gpio, 0);
	omap_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
834
	spin_unlock_irqrestore(&bank->lock, flags);
835 836
}

837
static void omap_gpio_unmask_irq(struct irq_data *d)
838
{
839 840
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
	unsigned int gpio = omap_irq_to_gpio(bank, d->hwirq);
841
	unsigned int irq_mask = GPIO_BIT(bank, gpio);
842
	u32 trigger = irqd_get_trigger_type(d);
843
	unsigned long flags;
844

845
	spin_lock_irqsave(&bank->lock, flags);
846
	if (trigger)
847
		omap_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
848 849 850 851

	/* For level-triggered GPIOs, the clearing must be done after
	 * the HW source is cleared, thus after the handler has run */
	if (bank->level_mask & irq_mask) {
852 853
		omap_set_gpio_irqenable(bank, gpio, 0);
		omap_clear_gpio_irqstatus(bank, gpio);
854
	}
855

856
	omap_set_gpio_irqenable(bank, gpio, 1);
857
	spin_unlock_irqrestore(&bank->lock, flags);
858 859
}

860 861
static struct irq_chip gpio_irq_chip = {
	.name		= "GPIO",
862 863 864 865 866 867
	.irq_shutdown	= omap_gpio_irq_shutdown,
	.irq_ack	= omap_gpio_ack_irq,
	.irq_mask	= omap_gpio_mask_irq,
	.irq_unmask	= omap_gpio_unmask_irq,
	.irq_set_type	= omap_gpio_irq_type,
	.irq_set_wake	= omap_gpio_wake_enable,
868 869 870 871
};

/*---------------------------------------------------------------------*/

872
static int omap_mpuio_suspend_noirq(struct device *dev)
D
David Brownell 已提交
873
{
874
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
875
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
876 877
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
878
	unsigned long		flags;
D
David Brownell 已提交
879

D
David Brownell 已提交
880
	spin_lock_irqsave(&bank->lock, flags);
881
	writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
D
David Brownell 已提交
882
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
883 884 885 886

	return 0;
}

887
static int omap_mpuio_resume_noirq(struct device *dev)
D
David Brownell 已提交
888
{
889
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
890
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
891 892
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
893
	unsigned long		flags;
D
David Brownell 已提交
894

D
David Brownell 已提交
895
	spin_lock_irqsave(&bank->lock, flags);
896
	writel_relaxed(bank->context.wake_en, mask_reg);
D
David Brownell 已提交
897
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
898 899 900 901

	return 0;
}

902
static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
903 904 905 906
	.suspend_noirq = omap_mpuio_suspend_noirq,
	.resume_noirq = omap_mpuio_resume_noirq,
};

907
/* use platform_driver for this. */
D
David Brownell 已提交
908 909 910
static struct platform_driver omap_mpuio_driver = {
	.driver		= {
		.name	= "mpuio",
911
		.pm	= &omap_mpuio_dev_pm_ops,
D
David Brownell 已提交
912 913 914 915 916 917 918 919 920 921 922 923
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

924
static inline void omap_mpuio_init(struct gpio_bank *bank)
D
David Brownell 已提交
925
{
926
	platform_set_drvdata(&omap_mpuio_device, bank);
927

D
David Brownell 已提交
928 929 930 931
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

932
/*---------------------------------------------------------------------*/
933

934
static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
935 936 937 938 939 940 941 942 943 944 945 946 947 948
{
	struct gpio_bank *bank;
	unsigned long flags;
	void __iomem *reg;
	int dir;

	bank = container_of(chip, struct gpio_bank, chip);
	reg = bank->base + bank->regs->direction;
	spin_lock_irqsave(&bank->lock, flags);
	dir = !!(readl_relaxed(reg) & BIT(offset));
	spin_unlock_irqrestore(&bank->lock, flags);
	return dir;
}

949
static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
D
David Brownell 已提交
950 951 952 953 954 955
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
956
	omap_set_gpio_direction(bank, offset, 1);
D
David Brownell 已提交
957 958 959 960
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

961
static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
D
David Brownell 已提交
962
{
963 964 965
	struct gpio_bank *bank;
	u32 mask;

C
Charulatha V 已提交
966
	bank = container_of(chip, struct gpio_bank, chip);
967
	mask = (BIT(offset));
968

969 970
	if (omap_gpio_is_input(bank, mask))
		return omap_get_gpio_datain(bank, offset);
971
	else
972
		return omap_get_gpio_dataout(bank, offset);
D
David Brownell 已提交
973 974
}

975
static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
D
David Brownell 已提交
976 977 978 979 980 981
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
982
	bank->set_dataout(bank, offset, value);
983
	omap_set_gpio_direction(bank, offset, 0);
D
David Brownell 已提交
984
	spin_unlock_irqrestore(&bank->lock, flags);
985
	return 0;
D
David Brownell 已提交
986 987
}

988 989
static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
			      unsigned debounce)
990 991 992 993 994
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
995

996
	spin_lock_irqsave(&bank->lock, flags);
997
	omap2_set_gpio_debounce(bank, offset, debounce);
998 999 1000 1001 1002
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}

1003
static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
D
David Brownell 已提交
1004 1005 1006 1007 1008 1009
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
1010
	bank->set_dataout(bank, offset, value);
D
David Brownell 已提交
1011 1012 1013 1014 1015
	spin_unlock_irqrestore(&bank->lock, flags);
}

/*---------------------------------------------------------------------*/

1016
static void __init omap_gpio_show_rev(struct gpio_bank *bank)
T
Tony Lindgren 已提交
1017
{
1018
	static bool called;
T
Tony Lindgren 已提交
1019 1020
	u32 rev;

1021
	if (called || bank->regs->revision == USHRT_MAX)
T
Tony Lindgren 已提交
1022 1023
		return;

1024
	rev = readw_relaxed(bank->base + bank->regs->revision);
1025
	pr_info("OMAP GPIO hardware version %d.%d\n",
T
Tony Lindgren 已提交
1026
		(rev >> 4) & 0x0f, rev & 0x0f);
1027 1028

	called = true;
T
Tony Lindgren 已提交
1029 1030
}

1031
static void omap_gpio_mod_init(struct gpio_bank *bank)
1032
{
1033 1034
	void __iomem *base = bank->base;
	u32 l = 0xffffffff;
1035

1036 1037 1038
	if (bank->width == 16)
		l = 0xffff;

1039
	if (bank->is_mpuio) {
1040
		writel_relaxed(l, bank->base + bank->regs->irqenable);
1041
		return;
1042
	}
1043

1044 1045 1046 1047
	omap_gpio_rmw(base, bank->regs->irqenable, l,
		      bank->regs->irqenable_inv);
	omap_gpio_rmw(base, bank->regs->irqstatus, l,
		      !bank->regs->irqenable_inv);
1048
	if (bank->regs->debounce_en)
1049
		writel_relaxed(0, base + bank->regs->debounce_en);
1050

1051
	/* Save OE default value (0xffffffff) in the context */
1052
	bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
1053 1054
	 /* Initialize interface clk ungated, module enabled */
	if (bank->regs->ctrl)
1055
		writel_relaxed(0, base + bank->regs->ctrl);
1056 1057 1058 1059

	bank->dbck = clk_get(bank->dev, "dbclk");
	if (IS_ERR(bank->dbck))
		dev_err(bank->dev, "Could not get gpio dbck\n");
1060 1061
}

B
Bill Pemberton 已提交
1062
static void
1063 1064 1065 1066 1067 1068 1069 1070
omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
		    unsigned int num)
{
	struct irq_chip_generic *gc;
	struct irq_chip_type *ct;

	gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
				    handle_simple_irq);
1071 1072 1073 1074 1075
	if (!gc) {
		dev_err(bank->dev, "Memory alloc failed for gc\n");
		return;
	}

1076 1077 1078 1079 1080
	ct = gc->chip_types;

	/* NOTE: No ack required, reading IRQ status clears it. */
	ct->chip.irq_mask = irq_gc_mask_set_bit;
	ct->chip.irq_unmask = irq_gc_mask_clr_bit;
1081
	ct->chip.irq_set_type = omap_gpio_irq_type;
1082 1083

	if (bank->regs->wkup_en)
1084
		ct->chip.irq_set_wake = omap_gpio_wake_enable;
1085 1086 1087 1088 1089 1090

	ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
	irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
			       IRQ_NOREQUEST | IRQ_NOPROBE, 0);
}

1091
static int omap_gpio_chip_init(struct gpio_bank *bank)
1092
{
1093
	int j;
1094
	static int gpio;
1095
	int irq_base = 0;
1096
	int ret;
1097 1098 1099 1100 1101 1102 1103

	/*
	 * REVISIT eventually switch from OMAP-specific gpio structs
	 * over to the generic ones
	 */
	bank->chip.request = omap_gpio_request;
	bank->chip.free = omap_gpio_free;
1104 1105 1106 1107 1108 1109
	bank->chip.get_direction = omap_gpio_get_direction;
	bank->chip.direction_input = omap_gpio_input;
	bank->chip.get = omap_gpio_get;
	bank->chip.direction_output = omap_gpio_output;
	bank->chip.set_debounce = omap_gpio_debounce;
	bank->chip.set = omap_gpio_set;
1110
	if (bank->is_mpuio) {
1111
		bank->chip.label = "mpuio";
1112 1113
		if (bank->regs->wkup_en)
			bank->chip.dev = &omap_mpuio_device.dev;
1114 1115 1116 1117
		bank->chip.base = OMAP_MPUIO(0);
	} else {
		bank->chip.label = "gpio";
		bank->chip.base = gpio;
1118
		gpio += bank->width;
1119
	}
1120
	bank->chip.ngpio = bank->width;
1121

1122 1123
	ret = gpiochip_add(&bank->chip);
	if (ret) {
1124
		dev_err(bank->dev, "Could not register gpio chip %d\n", ret);
1125 1126
		return ret;
	}
1127

1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
#ifdef CONFIG_ARCH_OMAP1
	/*
	 * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
	 * irq_alloc_descs() since a base IRQ offset will no longer be needed.
	 */
	irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
	if (irq_base < 0) {
		dev_err(bank->dev, "Couldn't allocate IRQ numbers\n");
		return -ENODEV;
	}
#endif

	ret = gpiochip_irqchip_add(&bank->chip, &gpio_irq_chip,
1141
				   irq_base, omap_gpio_irq_handler,
1142 1143 1144 1145
				   IRQ_TYPE_NONE);

	if (ret) {
		dev_err(bank->dev, "Couldn't add irqchip to gpiochip %d\n", ret);
1146
		gpiochip_remove(&bank->chip);
1147 1148 1149 1150
		return -ENODEV;
	}

	gpiochip_set_chained_irqchip(&bank->chip, &gpio_irq_chip,
1151
				     bank->irq, omap_gpio_irq_handler);
1152

1153
	for (j = 0; j < bank->width; j++) {
1154
		int irq = irq_find_mapping(bank->chip.irqdomain, j);
1155
		if (bank->is_mpuio) {
1156
			omap_mpuio_alloc_gc(bank, irq, bank->width);
1157 1158
			irq_set_chip_and_handler(irq, NULL, NULL);
			set_irq_flags(irq, 0);
1159
		}
1160
	}
1161 1162

	return 0;
1163 1164
}

1165 1166
static const struct of_device_id omap_gpio_match[];

B
Bill Pemberton 已提交
1167
static int omap_gpio_probe(struct platform_device *pdev)
1168
{
1169
	struct device *dev = &pdev->dev;
1170 1171
	struct device_node *node = dev->of_node;
	const struct of_device_id *match;
1172
	const struct omap_gpio_platform_data *pdata;
1173
	struct resource *res;
1174
	struct gpio_bank *bank;
1175
	int ret;
1176

1177 1178
	match = of_match_device(of_match_ptr(omap_gpio_match), dev);

J
Jingoo Han 已提交
1179
	pdata = match ? match->data : dev_get_platdata(dev);
1180
	if (!pdata)
1181
		return -EINVAL;
1182

1183
	bank = devm_kzalloc(dev, sizeof(struct gpio_bank), GFP_KERNEL);
1184
	if (!bank) {
1185
		dev_err(dev, "Memory alloc failed\n");
1186
		return -ENOMEM;
1187
	}
1188

1189 1190
	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (unlikely(!res)) {
1191
		dev_err(dev, "Invalid IRQ resource\n");
1192
		return -ENODEV;
1193
	}
1194

1195
	bank->irq = res->start;
1196
	bank->dev = dev;
1197
	bank->chip.dev = dev;
1198
	bank->dbck_flag = pdata->dbck_flag;
1199
	bank->stride = pdata->bank_stride;
1200
	bank->width = pdata->bank_width;
1201
	bank->is_mpuio = pdata->is_mpuio;
1202
	bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
1203
	bank->regs = pdata->regs;
1204 1205 1206
#ifdef CONFIG_OF_GPIO
	bank->chip.of_node = of_node_get(node);
#endif
1207 1208 1209 1210 1211
	if (node) {
		if (!of_property_read_bool(node, "ti,gpio-always-on"))
			bank->loses_context = true;
	} else {
		bank->loses_context = pdata->loses_context;
1212 1213 1214 1215

		if (bank->loses_context)
			bank->get_context_loss_count =
				pdata->get_context_loss_count;
1216 1217
	}

1218
	if (bank->regs->set_dataout && bank->regs->clr_dataout)
1219
		bank->set_dataout = omap_set_gpio_dataout_reg;
1220
	else
1221
		bank->set_dataout = omap_set_gpio_dataout_mask;
T
Tony Lindgren 已提交
1222

1223
	spin_lock_init(&bank->lock);
T
Tony Lindgren 已提交
1224

1225 1226
	/* Static mapping, never released */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1227 1228
	bank->base = devm_ioremap_resource(dev, res);
	if (IS_ERR(bank->base)) {
1229
		irq_domain_remove(bank->chip.irqdomain);
1230
		return PTR_ERR(bank->base);
1231 1232
	}

1233 1234
	platform_set_drvdata(pdev, bank);

1235
	pm_runtime_enable(bank->dev);
1236
	pm_runtime_irq_safe(bank->dev);
1237 1238
	pm_runtime_get_sync(bank->dev);

1239
	if (bank->is_mpuio)
1240
		omap_mpuio_init(bank);
1241

1242
	omap_gpio_mod_init(bank);
1243 1244 1245 1246 1247

	ret = omap_gpio_chip_init(bank);
	if (ret)
		return ret;

1248
	omap_gpio_show_rev(bank);
T
Tony Lindgren 已提交
1249

1250 1251
	pm_runtime_put(bank->dev);

1252
	list_add_tail(&bank->node, &omap_gpio_list);
1253

1254
	return 0;
1255 1256
}

1257 1258
#ifdef CONFIG_ARCH_OMAP2PLUS

1259
#if defined(CONFIG_PM_RUNTIME)
1260
static void omap_gpio_restore_context(struct gpio_bank *bank);
1261

1262
static int omap_gpio_runtime_suspend(struct device *dev)
1263
{
1264 1265 1266 1267
	struct platform_device *pdev = to_platform_device(dev);
	struct gpio_bank *bank = platform_get_drvdata(pdev);
	u32 l1 = 0, l2 = 0;
	unsigned long flags;
1268
	u32 wake_low, wake_hi;
1269

1270
	spin_lock_irqsave(&bank->lock, flags);
1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284

	/*
	 * Only edges can generate a wakeup event to the PRCM.
	 *
	 * Therefore, ensure any wake-up capable GPIOs have
	 * edge-detection enabled before going idle to ensure a wakeup
	 * to the PRCM is generated on a GPIO transition. (c.f. 34xx
	 * NDA TRM 25.5.3.1)
	 *
	 * The normal values will be restored upon ->runtime_resume()
	 * by writing back the values saved in bank->context.
	 */
	wake_low = bank->context.leveldetect0 & bank->context.wake_en;
	if (wake_low)
1285
		writel_relaxed(wake_low | bank->context.fallingdetect,
1286 1287 1288
			     bank->base + bank->regs->fallingdetect);
	wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
	if (wake_hi)
1289
		writel_relaxed(wake_hi | bank->context.risingdetect,
1290 1291
			     bank->base + bank->regs->risingdetect);

1292 1293 1294
	if (!bank->enabled_non_wakeup_gpios)
		goto update_gpio_context_count;

1295 1296
	if (bank->power_mode != OFF_MODE) {
		bank->power_mode = 0;
1297
		goto update_gpio_context_count;
1298 1299 1300 1301 1302 1303
	}
	/*
	 * If going to OFF, remove triggering for all
	 * non-wakeup GPIOs.  Otherwise spurious IRQs will be
	 * generated.  See OMAP2420 Errata item 1.101.
	 */
1304
	bank->saved_datain = readl_relaxed(bank->base +
1305
						bank->regs->datain);
1306 1307
	l1 = bank->context.fallingdetect;
	l2 = bank->context.risingdetect;
1308

1309 1310
	l1 &= ~bank->enabled_non_wakeup_gpios;
	l2 &= ~bank->enabled_non_wakeup_gpios;
1311

1312 1313
	writel_relaxed(l1, bank->base + bank->regs->fallingdetect);
	writel_relaxed(l2, bank->base + bank->regs->risingdetect);
1314

1315
	bank->workaround_enabled = true;
1316

1317
update_gpio_context_count:
1318 1319
	if (bank->get_context_loss_count)
		bank->context_loss_count =
1320 1321
				bank->get_context_loss_count(bank->dev);

1322
	omap_gpio_dbck_disable(bank);
1323
	spin_unlock_irqrestore(&bank->lock, flags);
1324

1325
	return 0;
1326 1327
}

1328 1329
static void omap_gpio_init_context(struct gpio_bank *p);

1330
static int omap_gpio_runtime_resume(struct device *dev)
1331
{
1332 1333 1334 1335
	struct platform_device *pdev = to_platform_device(dev);
	struct gpio_bank *bank = platform_get_drvdata(pdev);
	u32 l = 0, gen, gen0, gen1;
	unsigned long flags;
1336
	int c;
1337

1338
	spin_lock_irqsave(&bank->lock, flags);
1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352

	/*
	 * On the first resume during the probe, the context has not
	 * been initialised and so initialise it now. Also initialise
	 * the context loss count.
	 */
	if (bank->loses_context && !bank->context_valid) {
		omap_gpio_init_context(bank);

		if (bank->get_context_loss_count)
			bank->context_loss_count =
				bank->get_context_loss_count(bank->dev);
	}

1353
	omap_gpio_dbck_enable(bank);
1354 1355 1356 1357 1358 1359 1360

	/*
	 * In ->runtime_suspend(), level-triggered, wakeup-enabled
	 * GPIOs were set to edge trigger also in order to be able to
	 * generate a PRCM wakeup.  Here we restore the
	 * pre-runtime_suspend() values for edge triggering.
	 */
1361
	writel_relaxed(bank->context.fallingdetect,
1362
		     bank->base + bank->regs->fallingdetect);
1363
	writel_relaxed(bank->context.risingdetect,
1364 1365
		     bank->base + bank->regs->risingdetect);

1366 1367
	if (bank->loses_context) {
		if (!bank->get_context_loss_count) {
1368 1369
			omap_gpio_restore_context(bank);
		} else {
1370 1371 1372 1373 1374 1375 1376
			c = bank->get_context_loss_count(bank->dev);
			if (c != bank->context_loss_count) {
				omap_gpio_restore_context(bank);
			} else {
				spin_unlock_irqrestore(&bank->lock, flags);
				return 0;
			}
1377
		}
1378
	}
1379

1380 1381 1382 1383 1384
	if (!bank->workaround_enabled) {
		spin_unlock_irqrestore(&bank->lock, flags);
		return 0;
	}

1385
	l = readl_relaxed(bank->base + bank->regs->datain);
1386

1387 1388 1389 1390 1391 1392 1393 1394
	/*
	 * Check if any of the non-wakeup interrupt GPIOs have changed
	 * state.  If so, generate an IRQ by software.  This is
	 * horribly racy, but it's the best we can do to work around
	 * this silicon bug.
	 */
	l ^= bank->saved_datain;
	l &= bank->enabled_non_wakeup_gpios;
1395

1396 1397 1398 1399
	/*
	 * No need to generate IRQs for the rising edge for gpio IRQs
	 * configured with falling edge only; and vice versa.
	 */
1400
	gen0 = l & bank->context.fallingdetect;
1401
	gen0 &= bank->saved_datain;
1402

1403
	gen1 = l & bank->context.risingdetect;
1404
	gen1 &= ~(bank->saved_datain);
1405

1406
	/* FIXME: Consider GPIO IRQs with level detections properly! */
1407 1408
	gen = l & (~(bank->context.fallingdetect) &
					 ~(bank->context.risingdetect));
1409 1410
	/* Consider all GPIO IRQs needed to be updated */
	gen |= gen0 | gen1;
1411

1412 1413
	if (gen) {
		u32 old0, old1;
1414

1415 1416
		old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
		old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
1417

1418
		if (!bank->regs->irqstatus_raw0) {
1419
			writel_relaxed(old0 | gen, bank->base +
1420
						bank->regs->leveldetect0);
1421
			writel_relaxed(old1 | gen, bank->base +
1422
						bank->regs->leveldetect1);
1423
		}
1424

1425
		if (bank->regs->irqstatus_raw0) {
1426
			writel_relaxed(old0 | l, bank->base +
1427
						bank->regs->leveldetect0);
1428
			writel_relaxed(old1 | l, bank->base +
1429
						bank->regs->leveldetect1);
1430
		}
1431 1432
		writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
		writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446
	}

	bank->workaround_enabled = false;
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}
#endif /* CONFIG_PM_RUNTIME */

void omap2_gpio_prepare_for_idle(int pwr_mode)
{
	struct gpio_bank *bank;

	list_for_each_entry(bank, &omap_gpio_list, node) {
1447
		if (!BANK_USED(bank) || !bank->loses_context)
1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460
			continue;

		bank->power_mode = pwr_mode;

		pm_runtime_put_sync_suspend(bank->dev);
	}
}

void omap2_gpio_resume_after_idle(void)
{
	struct gpio_bank *bank;

	list_for_each_entry(bank, &omap_gpio_list, node) {
1461
		if (!BANK_USED(bank) || !bank->loses_context)
1462 1463 1464
			continue;

		pm_runtime_get_sync(bank->dev);
1465 1466 1467
	}
}

1468
#if defined(CONFIG_PM_RUNTIME)
1469 1470 1471 1472 1473
static void omap_gpio_init_context(struct gpio_bank *p)
{
	struct omap_gpio_reg_offs *regs = p->regs;
	void __iomem *base = p->base;

1474 1475 1476 1477 1478 1479 1480 1481 1482
	p->context.ctrl		= readl_relaxed(base + regs->ctrl);
	p->context.oe		= readl_relaxed(base + regs->direction);
	p->context.wake_en	= readl_relaxed(base + regs->wkup_en);
	p->context.leveldetect0	= readl_relaxed(base + regs->leveldetect0);
	p->context.leveldetect1	= readl_relaxed(base + regs->leveldetect1);
	p->context.risingdetect	= readl_relaxed(base + regs->risingdetect);
	p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
	p->context.irqenable1	= readl_relaxed(base + regs->irqenable);
	p->context.irqenable2	= readl_relaxed(base + regs->irqenable2);
1483 1484

	if (regs->set_dataout && p->regs->clr_dataout)
1485
		p->context.dataout = readl_relaxed(base + regs->set_dataout);
1486
	else
1487
		p->context.dataout = readl_relaxed(base + regs->dataout);
1488 1489 1490 1491

	p->context_valid = true;
}

1492
static void omap_gpio_restore_context(struct gpio_bank *bank)
1493
{
1494
	writel_relaxed(bank->context.wake_en,
1495
				bank->base + bank->regs->wkup_en);
1496 1497
	writel_relaxed(bank->context.ctrl, bank->base + bank->regs->ctrl);
	writel_relaxed(bank->context.leveldetect0,
1498
				bank->base + bank->regs->leveldetect0);
1499
	writel_relaxed(bank->context.leveldetect1,
1500
				bank->base + bank->regs->leveldetect1);
1501
	writel_relaxed(bank->context.risingdetect,
1502
				bank->base + bank->regs->risingdetect);
1503
	writel_relaxed(bank->context.fallingdetect,
1504
				bank->base + bank->regs->fallingdetect);
1505
	if (bank->regs->set_dataout && bank->regs->clr_dataout)
1506
		writel_relaxed(bank->context.dataout,
1507 1508
				bank->base + bank->regs->set_dataout);
	else
1509
		writel_relaxed(bank->context.dataout,
1510
				bank->base + bank->regs->dataout);
1511
	writel_relaxed(bank->context.oe, bank->base + bank->regs->direction);
1512

1513
	if (bank->dbck_enable_mask) {
1514
		writel_relaxed(bank->context.debounce, bank->base +
1515
					bank->regs->debounce);
1516
		writel_relaxed(bank->context.debounce_en,
1517 1518
					bank->base + bank->regs->debounce_en);
	}
1519

1520
	writel_relaxed(bank->context.irqenable1,
1521
				bank->base + bank->regs->irqenable);
1522
	writel_relaxed(bank->context.irqenable2,
1523
				bank->base + bank->regs->irqenable2);
1524
}
1525
#endif /* CONFIG_PM_RUNTIME */
1526
#else
1527 1528
#define omap_gpio_runtime_suspend NULL
#define omap_gpio_runtime_resume NULL
1529
static inline void omap_gpio_init_context(struct gpio_bank *p) {}
1530 1531
#endif

1532
static const struct dev_pm_ops gpio_pm_ops = {
1533 1534
	SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
									NULL)
1535 1536
};

1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583
#if defined(CONFIG_OF)
static struct omap_gpio_reg_offs omap2_gpio_regs = {
	.revision =		OMAP24XX_GPIO_REVISION,
	.direction =		OMAP24XX_GPIO_OE,
	.datain =		OMAP24XX_GPIO_DATAIN,
	.dataout =		OMAP24XX_GPIO_DATAOUT,
	.set_dataout =		OMAP24XX_GPIO_SETDATAOUT,
	.clr_dataout =		OMAP24XX_GPIO_CLEARDATAOUT,
	.irqstatus =		OMAP24XX_GPIO_IRQSTATUS1,
	.irqstatus2 =		OMAP24XX_GPIO_IRQSTATUS2,
	.irqenable =		OMAP24XX_GPIO_IRQENABLE1,
	.irqenable2 =		OMAP24XX_GPIO_IRQENABLE2,
	.set_irqenable =	OMAP24XX_GPIO_SETIRQENABLE1,
	.clr_irqenable =	OMAP24XX_GPIO_CLEARIRQENABLE1,
	.debounce =		OMAP24XX_GPIO_DEBOUNCE_VAL,
	.debounce_en =		OMAP24XX_GPIO_DEBOUNCE_EN,
	.ctrl =			OMAP24XX_GPIO_CTRL,
	.wkup_en =		OMAP24XX_GPIO_WAKE_EN,
	.leveldetect0 =		OMAP24XX_GPIO_LEVELDETECT0,
	.leveldetect1 =		OMAP24XX_GPIO_LEVELDETECT1,
	.risingdetect =		OMAP24XX_GPIO_RISINGDETECT,
	.fallingdetect =	OMAP24XX_GPIO_FALLINGDETECT,
};

static struct omap_gpio_reg_offs omap4_gpio_regs = {
	.revision =		OMAP4_GPIO_REVISION,
	.direction =		OMAP4_GPIO_OE,
	.datain =		OMAP4_GPIO_DATAIN,
	.dataout =		OMAP4_GPIO_DATAOUT,
	.set_dataout =		OMAP4_GPIO_SETDATAOUT,
	.clr_dataout =		OMAP4_GPIO_CLEARDATAOUT,
	.irqstatus =		OMAP4_GPIO_IRQSTATUS0,
	.irqstatus2 =		OMAP4_GPIO_IRQSTATUS1,
	.irqenable =		OMAP4_GPIO_IRQSTATUSSET0,
	.irqenable2 =		OMAP4_GPIO_IRQSTATUSSET1,
	.set_irqenable =	OMAP4_GPIO_IRQSTATUSSET0,
	.clr_irqenable =	OMAP4_GPIO_IRQSTATUSCLR0,
	.debounce =		OMAP4_GPIO_DEBOUNCINGTIME,
	.debounce_en =		OMAP4_GPIO_DEBOUNCENABLE,
	.ctrl =			OMAP4_GPIO_CTRL,
	.wkup_en =		OMAP4_GPIO_IRQWAKEN0,
	.leveldetect0 =		OMAP4_GPIO_LEVELDETECT0,
	.leveldetect1 =		OMAP4_GPIO_LEVELDETECT1,
	.risingdetect =		OMAP4_GPIO_RISINGDETECT,
	.fallingdetect =	OMAP4_GPIO_FALLINGDETECT,
};

1584
static const struct omap_gpio_platform_data omap2_pdata = {
1585 1586 1587 1588 1589
	.regs = &omap2_gpio_regs,
	.bank_width = 32,
	.dbck_flag = false,
};

1590
static const struct omap_gpio_platform_data omap3_pdata = {
1591 1592 1593 1594 1595
	.regs = &omap2_gpio_regs,
	.bank_width = 32,
	.dbck_flag = true,
};

1596
static const struct omap_gpio_platform_data omap4_pdata = {
1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619
	.regs = &omap4_gpio_regs,
	.bank_width = 32,
	.dbck_flag = true,
};

static const struct of_device_id omap_gpio_match[] = {
	{
		.compatible = "ti,omap4-gpio",
		.data = &omap4_pdata,
	},
	{
		.compatible = "ti,omap3-gpio",
		.data = &omap3_pdata,
	},
	{
		.compatible = "ti,omap2-gpio",
		.data = &omap2_pdata,
	},
	{ },
};
MODULE_DEVICE_TABLE(of, omap_gpio_match);
#endif

1620 1621 1622 1623
static struct platform_driver omap_gpio_driver = {
	.probe		= omap_gpio_probe,
	.driver		= {
		.name	= "omap_gpio",
1624
		.pm	= &gpio_pm_ops,
1625
		.of_match_table = of_match_ptr(omap_gpio_match),
1626 1627 1628
	},
};

1629
/*
1630 1631 1632
 * gpio driver register needs to be done before
 * machine_init functions access gpio APIs.
 * Hence omap_gpio_drv_reg() is a postcore_initcall.
1633
 */
1634
static int __init omap_gpio_drv_reg(void)
1635
{
1636
	return platform_driver_register(&omap_gpio_driver);
1637
}
1638
postcore_initcall(omap_gpio_drv_reg);