gpio-omap.c 44.1 KB
Newer Older
1 2 3
/*
 * Support functions for OMAP GPIO
 *
4
 * Copyright (C) 2003-2005 Nokia Corporation
5
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
6
 *
7 8 9
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
10 11 12 13 14 15 16 17
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
18
#include <linux/syscore_ops.h>
19
#include <linux/err.h>
20
#include <linux/clk.h>
21
#include <linux/io.h>
22
#include <linux/device.h>
23
#include <linux/pm_runtime.h>
24
#include <linux/pm.h>
25 26
#include <linux/of.h>
#include <linux/of_device.h>
27
#include <linux/gpio.h>
28
#include <linux/bitops.h>
29
#include <linux/platform_data/gpio-omap.h>
30

31 32
#define OFF_MODE	1

33 34
static LIST_HEAD(omap_gpio_list);

35 36 37 38 39 40 41 42 43 44 45
struct gpio_regs {
	u32 irqenable1;
	u32 irqenable2;
	u32 wake_en;
	u32 ctrl;
	u32 oe;
	u32 leveldetect0;
	u32 leveldetect1;
	u32 risingdetect;
	u32 fallingdetect;
	u32 dataout;
46 47
	u32 debounce;
	u32 debounce_en;
48 49
};

50
struct gpio_bank {
51
	struct list_head node;
52
	void __iomem *base;
53
	u16 irq;
54 55
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;
56
	struct gpio_regs context;
57
	u32 saved_datain;
58
	u32 level_mask;
59
	u32 toggle_mask;
60
	spinlock_t lock;
D
David Brownell 已提交
61
	struct gpio_chip chip;
62
	struct clk *dbck;
C
Charulatha V 已提交
63
	u32 mod_usage;
64
	u32 irq_usage;
65
	u32 dbck_enable_mask;
66
	bool dbck_enabled;
67
	struct device *dev;
68
	bool is_mpuio;
69
	bool dbck_flag;
70
	bool loses_context;
71
	bool context_valid;
72
	int stride;
73
	u32 width;
74
	int context_loss_count;
75 76
	int power_mode;
	bool workaround_enabled;
77

78
	void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable);
79
	int (*get_context_loss_count)(struct device *dev);
80 81

	struct omap_gpio_reg_offs *regs;
82 83
};

84
#define GPIO_INDEX(bank, gpio) (gpio % bank->width)
85
#define GPIO_BIT(bank, gpio) (BIT(GPIO_INDEX(bank, gpio)))
86
#define GPIO_MOD_CTRL_BIT	BIT(0)
87

88
#define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
89
#define LINE_USED(line, offset) (line & (BIT(offset)))
90

91 92
static void omap_gpio_unmask_irq(struct irq_data *d);

93
static int omap_irq_to_gpio(struct gpio_bank *bank, unsigned int gpio_irq)
94
{
95 96 97
	return bank->chip.base + gpio_irq;
}

98
static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
99
{
100 101
	struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
	return container_of(chip, struct gpio_bank, chip);
102 103
}

104 105
static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
				    int is_input)
106
{
107
	void __iomem *reg = bank->base;
108 109
	u32 l;

110
	reg += bank->regs->direction;
111
	l = readl_relaxed(reg);
112
	if (is_input)
113
		l |= BIT(gpio);
114
	else
115
		l &= ~(BIT(gpio));
116
	writel_relaxed(l, reg);
117
	bank->context.oe = l;
118 119
}

120 121

/* set data out value using dedicate set/clear register */
122
static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset,
123
				      int enable)
124
{
125
	void __iomem *reg = bank->base;
126
	u32 l = BIT(offset);
127

128
	if (enable) {
129
		reg += bank->regs->set_dataout;
130 131
		bank->context.dataout |= l;
	} else {
132
		reg += bank->regs->clr_dataout;
133 134
		bank->context.dataout &= ~l;
	}
135

136
	writel_relaxed(l, reg);
137 138
}

139
/* set data out value using mask register */
140
static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset,
141
				       int enable)
142
{
143
	void __iomem *reg = bank->base + bank->regs->dataout;
144
	u32 gpio_bit = BIT(offset);
145
	u32 l;
146

147
	l = readl_relaxed(reg);
148 149 150 151
	if (enable)
		l |= gpio_bit;
	else
		l &= ~gpio_bit;
152
	writel_relaxed(l, reg);
153
	bank->context.dataout = l;
154 155
}

156
static int omap_get_gpio_datain(struct gpio_bank *bank, int offset)
157
{
158
	void __iomem *reg = bank->base + bank->regs->datain;
159

160
	return (readl_relaxed(reg) & (BIT(offset))) != 0;
161
}
162

163
static int omap_get_gpio_dataout(struct gpio_bank *bank, int offset)
164
{
165
	void __iomem *reg = bank->base + bank->regs->dataout;
166

167
	return (readl_relaxed(reg) & (BIT(offset))) != 0;
168 169
}

170
static inline void omap_gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
171
{
172
	int l = readl_relaxed(base + reg);
173

174
	if (set)
175 176 177 178
		l |= mask;
	else
		l &= ~mask;

179
	writel_relaxed(l, base + reg);
180
}
181

182
static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
183 184
{
	if (bank->dbck_enable_mask && !bank->dbck_enabled) {
185
		clk_prepare_enable(bank->dbck);
186
		bank->dbck_enabled = true;
187

188
		writel_relaxed(bank->dbck_enable_mask,
189
			     bank->base + bank->regs->debounce_en);
190 191 192
	}
}

193
static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
194 195
{
	if (bank->dbck_enable_mask && bank->dbck_enabled) {
196 197 198 199 200
		/*
		 * Disable debounce before cutting it's clock. If debounce is
		 * enabled but the clock is not, GPIO module seems to be unable
		 * to detect events and generate interrupts at least on OMAP3.
		 */
201
		writel_relaxed(0, bank->base + bank->regs->debounce_en);
202

203
		clk_disable_unprepare(bank->dbck);
204 205 206 207
		bank->dbck_enabled = false;
	}
}

208
/**
209
 * omap2_set_gpio_debounce - low level gpio debounce time
210 211 212 213 214 215 216
 * @bank: the gpio bank we're acting upon
 * @gpio: the gpio number on this @gpio
 * @debounce: debounce time to use
 *
 * OMAP's debounce time is in 31us steps so we need
 * to convert and round up to the closest unit.
 */
217 218
static void omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
				    unsigned debounce)
219
{
220
	void __iomem		*reg;
221 222 223
	u32			val;
	u32			l;

224 225 226
	if (!bank->dbck_flag)
		return;

227 228 229 230 231 232 233
	if (debounce < 32)
		debounce = 0x01;
	else if (debounce > 7936)
		debounce = 0xff;
	else
		debounce = (debounce / 0x1f) - 1;

234
	l = GPIO_BIT(bank, gpio);
235

236
	clk_prepare_enable(bank->dbck);
237
	reg = bank->base + bank->regs->debounce;
238
	writel_relaxed(debounce, reg);
239

240
	reg = bank->base + bank->regs->debounce_en;
241
	val = readl_relaxed(reg);
242

243
	if (debounce)
244
		val |= l;
245
	else
246
		val &= ~l;
247
	bank->dbck_enable_mask = val;
248

249
	writel_relaxed(val, reg);
250
	clk_disable_unprepare(bank->dbck);
251 252 253 254 255 256 257 258
	/*
	 * Enable debounce clock per module.
	 * This call is mandatory because in omap_gpio_request() when
	 * *_runtime_get_sync() is called,  _gpio_dbck_enable() within
	 * runtime callbck fails to turn on dbck because dbck_enable_mask
	 * used within _gpio_dbck_enable() is still not initialized at
	 * that point. Therefore we have to enable dbck here.
	 */
259
	omap_gpio_dbck_enable(bank);
260 261 262 263
	if (bank->dbck_enable_mask) {
		bank->context.debounce = debounce;
		bank->context.debounce_en = val;
	}
264 265
}

266
/**
267
 * omap_clear_gpio_debounce - clear debounce settings for a gpio
268 269 270 271 272 273 274 275
 * @bank: the gpio bank we're acting upon
 * @gpio: the gpio number on this @gpio
 *
 * If a gpio is using debounce, then clear the debounce enable bit and if
 * this is the only gpio in this bank using debounce, then clear the debounce
 * time too. The debounce clock will also be disabled when calling this function
 * if this is the only gpio in the bank using debounce.
 */
276
static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned gpio)
277 278 279 280 281 282 283 284 285 286 287
{
	u32 gpio_bit = GPIO_BIT(bank, gpio);

	if (!bank->dbck_flag)
		return;

	if (!(bank->dbck_enable_mask & gpio_bit))
		return;

	bank->dbck_enable_mask &= ~gpio_bit;
	bank->context.debounce_en &= ~gpio_bit;
288
        writel_relaxed(bank->context.debounce_en,
289 290 291 292
		     bank->base + bank->regs->debounce_en);

	if (!bank->dbck_enable_mask) {
		bank->context.debounce = 0;
293
		writel_relaxed(bank->context.debounce, bank->base +
294
			     bank->regs->debounce);
295
		clk_disable_unprepare(bank->dbck);
296 297 298 299
		bank->dbck_enabled = false;
	}
}

300
static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
301
						unsigned trigger)
302
{
303
	void __iomem *base = bank->base;
304
	u32 gpio_bit = BIT(gpio);
305

306 307 308 309 310 311 312 313
	omap_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
		      trigger & IRQ_TYPE_LEVEL_LOW);
	omap_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
		      trigger & IRQ_TYPE_LEVEL_HIGH);
	omap_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
		      trigger & IRQ_TYPE_EDGE_RISING);
	omap_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
		      trigger & IRQ_TYPE_EDGE_FALLING);
314

315
	bank->context.leveldetect0 =
316
			readl_relaxed(bank->base + bank->regs->leveldetect0);
317
	bank->context.leveldetect1 =
318
			readl_relaxed(bank->base + bank->regs->leveldetect1);
319
	bank->context.risingdetect =
320
			readl_relaxed(bank->base + bank->regs->risingdetect);
321
	bank->context.fallingdetect =
322
			readl_relaxed(bank->base + bank->regs->fallingdetect);
323 324

	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
325
		omap_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
326
		bank->context.wake_en =
327
			readl_relaxed(bank->base + bank->regs->wkup_en);
328
	}
329

330
	/* This part needs to be executed always for OMAP{34xx, 44xx} */
331 332 333 334 335 336 337
	if (!bank->regs->irqctrl) {
		/* On omap24xx proceed only when valid GPIO bit is set */
		if (bank->non_wakeup_gpios) {
			if (!(bank->non_wakeup_gpios & gpio_bit))
				goto exit;
		}

338 339 340 341 342 343 344
		/*
		 * Log the edge gpio and manually trigger the IRQ
		 * after resume if the input level changes
		 * to avoid irq lost during PER RET/OFF mode
		 * Applies for omap2 non-wakeup gpio and all omap3 gpios
		 */
		if (trigger & IRQ_TYPE_EDGE_BOTH)
345 346 347 348
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
349

350
exit:
351
	bank->level_mask =
352 353
		readl_relaxed(bank->base + bank->regs->leveldetect0) |
		readl_relaxed(bank->base + bank->regs->leveldetect1);
354 355
}

356
#ifdef CONFIG_ARCH_OMAP1
357 358 359 360
/*
 * This only applies to chips that can't do both rising and falling edge
 * detection at once.  For all other chips, this function is a noop.
 */
361
static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
362 363 364 365
{
	void __iomem *reg = bank->base;
	u32 l = 0;

366
	if (!bank->regs->irqctrl)
367
		return;
368 369

	reg += bank->regs->irqctrl;
370

371
	l = readl_relaxed(reg);
372
	if ((l >> gpio) & 1)
373
		l &= ~(BIT(gpio));
374
	else
375
		l |= BIT(gpio);
376

377
	writel_relaxed(l, reg);
378
}
379
#else
380
static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
381
#endif
382

383 384
static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
				    unsigned trigger)
385 386
{
	void __iomem *reg = bank->base;
387
	void __iomem *base = bank->base;
388
	u32 l = 0;
389

390
	if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
391
		omap_set_gpio_trigger(bank, gpio, trigger);
392 393 394
	} else if (bank->regs->irqctrl) {
		reg += bank->regs->irqctrl;

395
		l = readl_relaxed(reg);
396
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
397
			bank->toggle_mask |= BIT(gpio);
398
		if (trigger & IRQ_TYPE_EDGE_RISING)
399
			l |= BIT(gpio);
400
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
401
			l &= ~(BIT(gpio));
402
		else
403 404
			return -EINVAL;

405
		writel_relaxed(l, reg);
406
	} else if (bank->regs->edgectrl1) {
407
		if (gpio & 0x08)
408
			reg += bank->regs->edgectrl2;
409
		else
410 411
			reg += bank->regs->edgectrl1;

412
		gpio &= 0x07;
413
		l = readl_relaxed(reg);
414
		l &= ~(3 << (gpio << 1));
415
		if (trigger & IRQ_TYPE_EDGE_RISING)
416
			l |= 2 << (gpio << 1);
417
		if (trigger & IRQ_TYPE_EDGE_FALLING)
418
			l |= BIT(gpio << 1);
419 420

		/* Enable wake-up during idle for dynamic tick */
421
		omap_gpio_rmw(base, bank->regs->wkup_en, BIT(gpio), trigger);
422
		bank->context.wake_en =
423 424
			readl_relaxed(bank->base + bank->regs->wkup_en);
		writel_relaxed(l, reg);
425
	}
426
	return 0;
427 428
}

429
static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
430 431 432 433 434
{
	if (bank->regs->pinctrl) {
		void __iomem *reg = bank->base + bank->regs->pinctrl;

		/* Claim the pin for MPU */
435
		writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
436 437 438 439 440 441
	}

	if (bank->regs->ctrl && !BANK_USED(bank)) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

442
		ctrl = readl_relaxed(reg);
443 444
		/* Module is enabled, clocks are not gated */
		ctrl &= ~GPIO_MOD_CTRL_BIT;
445
		writel_relaxed(ctrl, reg);
446 447 448 449
		bank->context.ctrl = ctrl;
	}
}

450
static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
451 452 453 454 455 456 457
{
	void __iomem *base = bank->base;

	if (bank->regs->wkup_en &&
	    !LINE_USED(bank->mod_usage, offset) &&
	    !LINE_USED(bank->irq_usage, offset)) {
		/* Disable wake-up during idle for dynamic tick */
458
		omap_gpio_rmw(base, bank->regs->wkup_en, BIT(offset), 0);
459
		bank->context.wake_en =
460
			readl_relaxed(bank->base + bank->regs->wkup_en);
461 462 463 464 465 466
	}

	if (bank->regs->ctrl && !BANK_USED(bank)) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

467
		ctrl = readl_relaxed(reg);
468 469
		/* Module is disabled, clocks are gated */
		ctrl |= GPIO_MOD_CTRL_BIT;
470
		writel_relaxed(ctrl, reg);
471 472 473 474
		bank->context.ctrl = ctrl;
	}
}

475
static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset)
476 477 478
{
	void __iomem *reg = bank->base + bank->regs->direction;

479
	return readl_relaxed(reg) & BIT(offset);
480 481
}

482 483 484 485 486 487 488 489 490 491
static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned gpio,
			       unsigned offset)
{
	if (!LINE_USED(bank->mod_usage, offset)) {
		omap_enable_gpio_module(bank, offset);
		omap_set_gpio_direction(bank, offset, 1);
	}
	bank->irq_usage |= BIT(GPIO_INDEX(bank, gpio));
}

492
static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
493
{
494
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
495
	unsigned gpio = 0;
496
	int retval;
D
David Brownell 已提交
497
	unsigned long flags;
498
	unsigned offset;
499

500 501
	if (!BANK_USED(bank))
		pm_runtime_get_sync(bank->dev);
502

503 504
#ifdef CONFIG_ARCH_OMAP1
	if (d->irq > IH_MPUIO_BASE)
505
		gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
506 507 508
#endif

	if (!gpio)
509
		gpio = omap_irq_to_gpio(bank, d->hwirq);
510

511
	if (type & ~IRQ_TYPE_SENSE_MASK)
512
		return -EINVAL;
513

514 515
	if (!bank->regs->leveldetect0 &&
		(type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
516 517
		return -EINVAL;

D
David Brownell 已提交
518
	spin_lock_irqsave(&bank->lock, flags);
519
	offset = GPIO_INDEX(bank, gpio);
520
	retval = omap_set_gpio_triggering(bank, offset, type);
521
	omap_gpio_init_irq(bank, gpio, offset);
522
	if (!omap_gpio_is_input(bank, offset)) {
523 524 525
		spin_unlock_irqrestore(&bank->lock, flags);
		return -EINVAL;
	}
D
David Brownell 已提交
526
	spin_unlock_irqrestore(&bank->lock, flags);
527 528

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
T
Thomas Gleixner 已提交
529
		__irq_set_handler_locked(d->irq, handle_level_irq);
530
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
T
Thomas Gleixner 已提交
531
		__irq_set_handler_locked(d->irq, handle_edge_irq);
532

533
	return retval;
534 535
}

536
static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
537
{
538
	void __iomem *reg = bank->base;
539

540
	reg += bank->regs->irqstatus;
541
	writel_relaxed(gpio_mask, reg);
542 543

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
544 545
	if (bank->regs->irqstatus2) {
		reg = bank->base + bank->regs->irqstatus2;
546
		writel_relaxed(gpio_mask, reg);
547
	}
548 549

	/* Flush posted write for the irq status to avoid spurious interrupts */
550
	readl_relaxed(reg);
551 552
}

553
static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
554
{
555
	omap_clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
556 557
}

558
static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
559 560
{
	void __iomem *reg = bank->base;
561
	u32 l;
562
	u32 mask = (BIT(bank->width)) - 1;
563

564
	reg += bank->regs->irqenable;
565
	l = readl_relaxed(reg);
566
	if (bank->regs->irqenable_inv)
567 568 569
		l = ~l;
	l &= mask;
	return l;
570 571
}

572
static void omap_enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
573
{
574
	void __iomem *reg = bank->base;
575 576
	u32 l;

577 578 579
	if (bank->regs->set_irqenable) {
		reg += bank->regs->set_irqenable;
		l = gpio_mask;
580
		bank->context.irqenable1 |= gpio_mask;
581 582
	} else {
		reg += bank->regs->irqenable;
583
		l = readl_relaxed(reg);
584 585
		if (bank->regs->irqenable_inv)
			l &= ~gpio_mask;
586 587
		else
			l |= gpio_mask;
588
		bank->context.irqenable1 = l;
589 590
	}

591
	writel_relaxed(l, reg);
592 593
}

594
static void omap_disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
595 596 597 598 599 600
{
	void __iomem *reg = bank->base;
	u32 l;

	if (bank->regs->clr_irqenable) {
		reg += bank->regs->clr_irqenable;
601
		l = gpio_mask;
602
		bank->context.irqenable1 &= ~gpio_mask;
603 604
	} else {
		reg += bank->regs->irqenable;
605
		l = readl_relaxed(reg);
606
		if (bank->regs->irqenable_inv)
607
			l |= gpio_mask;
608
		else
609
			l &= ~gpio_mask;
610
		bank->context.irqenable1 = l;
611
	}
612

613
	writel_relaxed(l, reg);
614 615
}

616 617
static inline void omap_set_gpio_irqenable(struct gpio_bank *bank, int gpio,
					   int enable)
618
{
619
	if (enable)
620
		omap_enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
621
	else
622
		omap_disable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
623 624
}

625 626 627 628 629 630 631 632
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
633
static int omap_set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
634
{
635 636
	u32 gpio_bit = GPIO_BIT(bank, gpio);
	unsigned long flags;
D
David Brownell 已提交
637

638
	if (bank->non_wakeup_gpios & gpio_bit) {
639
		dev_err(bank->dev,
640
			"Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
641 642
		return -EINVAL;
	}
643 644 645

	spin_lock_irqsave(&bank->lock, flags);
	if (enable)
646
		bank->context.wake_en |= gpio_bit;
647
	else
648
		bank->context.wake_en &= ~gpio_bit;
649

650
	writel_relaxed(bank->context.wake_en, bank->base + bank->regs->wkup_en);
651 652 653
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
654 655
}

656
static void omap_reset_gpio(struct gpio_bank *bank, int gpio)
657
{
658 659 660 661 662
	omap_set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
	omap_set_gpio_irqenable(bank, gpio, 0);
	omap_clear_gpio_irqstatus(bank, gpio);
	omap_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
	omap_clear_gpio_debounce(bank, gpio);
663 664
}

665
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
666
static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
667
{
668 669
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
	unsigned int gpio = omap_irq_to_gpio(bank, d->hwirq);
670

671
	return omap_set_gpio_wakeup(bank, gpio, enable);
672 673
}

674
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
675
{
676
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
677
	unsigned long flags;
D
David Brownell 已提交
678

679 680 681 682
	/*
	 * If this is the first gpio_request for the bank,
	 * enable the bank module.
	 */
683
	if (!BANK_USED(bank))
684
		pm_runtime_get_sync(bank->dev);
685

686
	spin_lock_irqsave(&bank->lock, flags);
687
	/* Set trigger to none. You need to enable the desired trigger with
688 689
	 * request_irq() or set_irq_type(). Only do this if the IRQ line has
	 * not already been requested.
690
	 */
691
	if (!LINE_USED(bank->irq_usage, offset)) {
692 693
		omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
		omap_enable_gpio_module(bank, offset);
694
	}
695
	bank->mod_usage |= BIT(offset);
D
David Brownell 已提交
696
	spin_unlock_irqrestore(&bank->lock, flags);
697 698 699 700

	return 0;
}

701
static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
702
{
703
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
704
	unsigned long flags;
705

D
David Brownell 已提交
706
	spin_lock_irqsave(&bank->lock, flags);
707
	bank->mod_usage &= ~(BIT(offset));
708 709
	omap_disable_gpio_module(bank, offset);
	omap_reset_gpio(bank, bank->chip.base + offset);
D
David Brownell 已提交
710
	spin_unlock_irqrestore(&bank->lock, flags);
711 712 713 714 715

	/*
	 * If this is the last gpio to be freed in the bank,
	 * disable the bank module.
	 */
716
	if (!BANK_USED(bank))
717
		pm_runtime_put(bank->dev);
718 719 720 721 722 723 724 725 726 727 728
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
729
static void omap_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
730
{
731
	void __iomem *isr_reg = NULL;
732
	u32 isr;
733
	unsigned int bit;
734
	struct gpio_bank *bank;
735
	int unmasked = 0;
736 737
	struct irq_chip *irqchip = irq_desc_get_chip(desc);
	struct gpio_chip *chip = irq_get_handler_data(irq);
738

739
	chained_irq_enter(irqchip, desc);
740

741
	bank = container_of(chip, struct gpio_bank, chip);
742
	isr_reg = bank->base + bank->regs->irqstatus;
743
	pm_runtime_get_sync(bank->dev);
744 745 746 747

	if (WARN_ON(!isr_reg))
		goto exit;

748
	while (1) {
749
		u32 isr_saved, level_mask = 0;
750
		u32 enabled;
751

752
		enabled = omap_get_gpio_irqbank_mask(bank);
753
		isr_saved = isr = readl_relaxed(isr_reg) & enabled;
754

755
		if (bank->level_mask)
756
			level_mask = bank->level_mask & enabled;
757 758 759 760

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
761 762 763
		omap_disable_gpio_irqbank(bank, isr_saved & ~level_mask);
		omap_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
		omap_enable_gpio_irqbank(bank, isr_saved & ~level_mask);
764 765 766

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
767 768
		if (!level_mask && !unmasked) {
			unmasked = 1;
769
			chained_irq_exit(irqchip, desc);
770
		}
771 772 773 774

		if (!isr)
			break;

775 776
		while (isr) {
			bit = __ffs(isr);
777
			isr &= ~(BIT(bit));
778

779 780 781 782 783 784 785
			/*
			 * Some chips can't respond to both rising and falling
			 * at the same time.  If this irq was requested with
			 * both flags, we need to flip the ICR data for the IRQ
			 * to respond to the IRQ for the opposite direction.
			 * This will be indicated in the bank toggle_mask.
			 */
786
			if (bank->toggle_mask & (BIT(bit)))
787
				omap_toggle_gpio_edge_triggering(bank, bit);
788

789 790
			generic_handle_irq(irq_find_mapping(bank->chip.irqdomain,
							    bit));
791
		}
792
	}
793 794 795 796
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
797
exit:
798
	if (!unmasked)
799
		chained_irq_exit(irqchip, desc);
800
	pm_runtime_put(bank->dev);
801 802
}

803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820
static unsigned int omap_gpio_irq_startup(struct irq_data *d)
{
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
	unsigned int gpio = omap_irq_to_gpio(bank, d->hwirq);
	unsigned long flags;
	unsigned offset = GPIO_INDEX(bank, gpio);

	if (!BANK_USED(bank))
		pm_runtime_get_sync(bank->dev);

	spin_lock_irqsave(&bank->lock, flags);
	omap_gpio_init_irq(bank, gpio, offset);
	spin_unlock_irqrestore(&bank->lock, flags);
	omap_gpio_unmask_irq(d);

	return 0;
}

821
static void omap_gpio_irq_shutdown(struct irq_data *d)
822
{
823 824
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
	unsigned int gpio = omap_irq_to_gpio(bank, d->hwirq);
825
	unsigned long flags;
826
	unsigned offset = GPIO_INDEX(bank, gpio);
827

828
	spin_lock_irqsave(&bank->lock, flags);
829
	bank->irq_usage &= ~(BIT(offset));
830 831
	omap_disable_gpio_module(bank, offset);
	omap_reset_gpio(bank, gpio);
832
	spin_unlock_irqrestore(&bank->lock, flags);
833 834 835 836 837 838 839

	/*
	 * If this is the last IRQ to be freed in the bank,
	 * disable the bank module.
	 */
	if (!BANK_USED(bank))
		pm_runtime_put(bank->dev);
840 841
}

842
static void omap_gpio_ack_irq(struct irq_data *d)
843
{
844 845
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
	unsigned int gpio = omap_irq_to_gpio(bank, d->hwirq);
846

847
	omap_clear_gpio_irqstatus(bank, gpio);
848 849
}

850
static void omap_gpio_mask_irq(struct irq_data *d)
851
{
852 853
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
	unsigned int gpio = omap_irq_to_gpio(bank, d->hwirq);
854
	unsigned long flags;
855

856
	spin_lock_irqsave(&bank->lock, flags);
857 858
	omap_set_gpio_irqenable(bank, gpio, 0);
	omap_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
859
	spin_unlock_irqrestore(&bank->lock, flags);
860 861
}

862
static void omap_gpio_unmask_irq(struct irq_data *d)
863
{
864 865
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
	unsigned int gpio = omap_irq_to_gpio(bank, d->hwirq);
866
	unsigned int irq_mask = GPIO_BIT(bank, gpio);
867
	u32 trigger = irqd_get_trigger_type(d);
868
	unsigned long flags;
869

870
	spin_lock_irqsave(&bank->lock, flags);
871
	if (trigger)
872
		omap_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
873 874 875 876

	/* For level-triggered GPIOs, the clearing must be done after
	 * the HW source is cleared, thus after the handler has run */
	if (bank->level_mask & irq_mask) {
877 878
		omap_set_gpio_irqenable(bank, gpio, 0);
		omap_clear_gpio_irqstatus(bank, gpio);
879
	}
880

881
	omap_set_gpio_irqenable(bank, gpio, 1);
882
	spin_unlock_irqrestore(&bank->lock, flags);
883 884
}

885 886
/*---------------------------------------------------------------------*/

887
static int omap_mpuio_suspend_noirq(struct device *dev)
D
David Brownell 已提交
888
{
889
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
890
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
891 892
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
893
	unsigned long		flags;
D
David Brownell 已提交
894

D
David Brownell 已提交
895
	spin_lock_irqsave(&bank->lock, flags);
896
	writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
D
David Brownell 已提交
897
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
898 899 900 901

	return 0;
}

902
static int omap_mpuio_resume_noirq(struct device *dev)
D
David Brownell 已提交
903
{
904
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
905
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
906 907
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
908
	unsigned long		flags;
D
David Brownell 已提交
909

D
David Brownell 已提交
910
	spin_lock_irqsave(&bank->lock, flags);
911
	writel_relaxed(bank->context.wake_en, mask_reg);
D
David Brownell 已提交
912
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
913 914 915 916

	return 0;
}

917
static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
918 919 920 921
	.suspend_noirq = omap_mpuio_suspend_noirq,
	.resume_noirq = omap_mpuio_resume_noirq,
};

922
/* use platform_driver for this. */
D
David Brownell 已提交
923 924 925
static struct platform_driver omap_mpuio_driver = {
	.driver		= {
		.name	= "mpuio",
926
		.pm	= &omap_mpuio_dev_pm_ops,
D
David Brownell 已提交
927 928 929 930 931 932 933 934 935 936 937 938
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

939
static inline void omap_mpuio_init(struct gpio_bank *bank)
D
David Brownell 已提交
940
{
941
	platform_set_drvdata(&omap_mpuio_device, bank);
942

D
David Brownell 已提交
943 944 945 946
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

947
/*---------------------------------------------------------------------*/
948

949
static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
950 951 952 953 954 955 956 957 958 959 960 961 962 963
{
	struct gpio_bank *bank;
	unsigned long flags;
	void __iomem *reg;
	int dir;

	bank = container_of(chip, struct gpio_bank, chip);
	reg = bank->base + bank->regs->direction;
	spin_lock_irqsave(&bank->lock, flags);
	dir = !!(readl_relaxed(reg) & BIT(offset));
	spin_unlock_irqrestore(&bank->lock, flags);
	return dir;
}

964
static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
D
David Brownell 已提交
965 966 967 968 969 970
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
971
	omap_set_gpio_direction(bank, offset, 1);
D
David Brownell 已提交
972 973 974 975
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

976
static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
D
David Brownell 已提交
977
{
978 979
	struct gpio_bank *bank;

C
Charulatha V 已提交
980
	bank = container_of(chip, struct gpio_bank, chip);
981

982
	if (omap_gpio_is_input(bank, offset))
983
		return omap_get_gpio_datain(bank, offset);
984
	else
985
		return omap_get_gpio_dataout(bank, offset);
D
David Brownell 已提交
986 987
}

988
static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
D
David Brownell 已提交
989 990 991 992 993 994
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
995
	bank->set_dataout(bank, offset, value);
996
	omap_set_gpio_direction(bank, offset, 0);
D
David Brownell 已提交
997
	spin_unlock_irqrestore(&bank->lock, flags);
998
	return 0;
D
David Brownell 已提交
999 1000
}

1001 1002
static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
			      unsigned debounce)
1003 1004 1005 1006 1007
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
1008

1009
	spin_lock_irqsave(&bank->lock, flags);
1010
	omap2_set_gpio_debounce(bank, offset, debounce);
1011 1012 1013 1014 1015
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}

1016
static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
D
David Brownell 已提交
1017 1018 1019 1020 1021 1022
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
1023
	bank->set_dataout(bank, offset, value);
D
David Brownell 已提交
1024 1025 1026 1027 1028
	spin_unlock_irqrestore(&bank->lock, flags);
}

/*---------------------------------------------------------------------*/

1029
static void __init omap_gpio_show_rev(struct gpio_bank *bank)
T
Tony Lindgren 已提交
1030
{
1031
	static bool called;
T
Tony Lindgren 已提交
1032 1033
	u32 rev;

1034
	if (called || bank->regs->revision == USHRT_MAX)
T
Tony Lindgren 已提交
1035 1036
		return;

1037
	rev = readw_relaxed(bank->base + bank->regs->revision);
1038
	pr_info("OMAP GPIO hardware version %d.%d\n",
T
Tony Lindgren 已提交
1039
		(rev >> 4) & 0x0f, rev & 0x0f);
1040 1041

	called = true;
T
Tony Lindgren 已提交
1042 1043
}

1044
static void omap_gpio_mod_init(struct gpio_bank *bank)
1045
{
1046 1047
	void __iomem *base = bank->base;
	u32 l = 0xffffffff;
1048

1049 1050 1051
	if (bank->width == 16)
		l = 0xffff;

1052
	if (bank->is_mpuio) {
1053
		writel_relaxed(l, bank->base + bank->regs->irqenable);
1054
		return;
1055
	}
1056

1057 1058 1059 1060
	omap_gpio_rmw(base, bank->regs->irqenable, l,
		      bank->regs->irqenable_inv);
	omap_gpio_rmw(base, bank->regs->irqstatus, l,
		      !bank->regs->irqenable_inv);
1061
	if (bank->regs->debounce_en)
1062
		writel_relaxed(0, base + bank->regs->debounce_en);
1063

1064
	/* Save OE default value (0xffffffff) in the context */
1065
	bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
1066 1067
	 /* Initialize interface clk ungated, module enabled */
	if (bank->regs->ctrl)
1068
		writel_relaxed(0, base + bank->regs->ctrl);
1069 1070 1071 1072

	bank->dbck = clk_get(bank->dev, "dbclk");
	if (IS_ERR(bank->dbck))
		dev_err(bank->dev, "Could not get gpio dbck\n");
1073 1074
}

B
Bill Pemberton 已提交
1075
static void
1076 1077 1078 1079 1080 1081 1082 1083
omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
		    unsigned int num)
{
	struct irq_chip_generic *gc;
	struct irq_chip_type *ct;

	gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
				    handle_simple_irq);
1084 1085 1086 1087 1088
	if (!gc) {
		dev_err(bank->dev, "Memory alloc failed for gc\n");
		return;
	}

1089 1090 1091 1092 1093
	ct = gc->chip_types;

	/* NOTE: No ack required, reading IRQ status clears it. */
	ct->chip.irq_mask = irq_gc_mask_set_bit;
	ct->chip.irq_unmask = irq_gc_mask_clr_bit;
1094
	ct->chip.irq_set_type = omap_gpio_irq_type;
1095 1096

	if (bank->regs->wkup_en)
1097
		ct->chip.irq_set_wake = omap_gpio_wake_enable;
1098 1099 1100 1101 1102 1103

	ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
	irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
			       IRQ_NOREQUEST | IRQ_NOPROBE, 0);
}

N
Nishanth Menon 已提交
1104
static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc)
1105
{
1106
	int j;
1107
	static int gpio;
1108
	int irq_base = 0;
1109
	int ret;
1110 1111 1112 1113 1114 1115 1116

	/*
	 * REVISIT eventually switch from OMAP-specific gpio structs
	 * over to the generic ones
	 */
	bank->chip.request = omap_gpio_request;
	bank->chip.free = omap_gpio_free;
1117 1118 1119 1120 1121 1122
	bank->chip.get_direction = omap_gpio_get_direction;
	bank->chip.direction_input = omap_gpio_input;
	bank->chip.get = omap_gpio_get;
	bank->chip.direction_output = omap_gpio_output;
	bank->chip.set_debounce = omap_gpio_debounce;
	bank->chip.set = omap_gpio_set;
1123
	if (bank->is_mpuio) {
1124
		bank->chip.label = "mpuio";
1125 1126
		if (bank->regs->wkup_en)
			bank->chip.dev = &omap_mpuio_device.dev;
1127 1128 1129 1130
		bank->chip.base = OMAP_MPUIO(0);
	} else {
		bank->chip.label = "gpio";
		bank->chip.base = gpio;
1131
		gpio += bank->width;
1132
	}
1133
	bank->chip.ngpio = bank->width;
1134

1135 1136
	ret = gpiochip_add(&bank->chip);
	if (ret) {
1137
		dev_err(bank->dev, "Could not register gpio chip %d\n", ret);
1138 1139
		return ret;
	}
1140

1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152
#ifdef CONFIG_ARCH_OMAP1
	/*
	 * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
	 * irq_alloc_descs() since a base IRQ offset will no longer be needed.
	 */
	irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
	if (irq_base < 0) {
		dev_err(bank->dev, "Couldn't allocate IRQ numbers\n");
		return -ENODEV;
	}
#endif

N
Nishanth Menon 已提交
1153
	ret = gpiochip_irqchip_add(&bank->chip, irqc,
1154
				   irq_base, omap_gpio_irq_handler,
1155 1156 1157 1158
				   IRQ_TYPE_NONE);

	if (ret) {
		dev_err(bank->dev, "Couldn't add irqchip to gpiochip %d\n", ret);
1159
		gpiochip_remove(&bank->chip);
1160 1161 1162
		return -ENODEV;
	}

N
Nishanth Menon 已提交
1163
	gpiochip_set_chained_irqchip(&bank->chip, irqc,
1164
				     bank->irq, omap_gpio_irq_handler);
1165

1166
	for (j = 0; j < bank->width; j++) {
1167
		int irq = irq_find_mapping(bank->chip.irqdomain, j);
1168
		if (bank->is_mpuio) {
1169
			omap_mpuio_alloc_gc(bank, irq, bank->width);
1170 1171
			irq_set_chip_and_handler(irq, NULL, NULL);
			set_irq_flags(irq, 0);
1172
		}
1173
	}
1174 1175

	return 0;
1176 1177
}

1178 1179
static const struct of_device_id omap_gpio_match[];

B
Bill Pemberton 已提交
1180
static int omap_gpio_probe(struct platform_device *pdev)
1181
{
1182
	struct device *dev = &pdev->dev;
1183 1184
	struct device_node *node = dev->of_node;
	const struct of_device_id *match;
1185
	const struct omap_gpio_platform_data *pdata;
1186
	struct resource *res;
1187
	struct gpio_bank *bank;
N
Nishanth Menon 已提交
1188
	struct irq_chip *irqc;
1189
	int ret;
1190

1191 1192
	match = of_match_device(of_match_ptr(omap_gpio_match), dev);

J
Jingoo Han 已提交
1193
	pdata = match ? match->data : dev_get_platdata(dev);
1194
	if (!pdata)
1195
		return -EINVAL;
1196

1197
	bank = devm_kzalloc(dev, sizeof(struct gpio_bank), GFP_KERNEL);
1198
	if (!bank) {
1199
		dev_err(dev, "Memory alloc failed\n");
1200
		return -ENOMEM;
1201
	}
1202

N
Nishanth Menon 已提交
1203 1204 1205 1206
	irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL);
	if (!irqc)
		return -ENOMEM;

1207
	irqc->irq_startup = omap_gpio_irq_startup,
N
Nishanth Menon 已提交
1208 1209 1210 1211 1212 1213 1214 1215
	irqc->irq_shutdown = omap_gpio_irq_shutdown,
	irqc->irq_ack = omap_gpio_ack_irq,
	irqc->irq_mask = omap_gpio_mask_irq,
	irqc->irq_unmask = omap_gpio_unmask_irq,
	irqc->irq_set_type = omap_gpio_irq_type,
	irqc->irq_set_wake = omap_gpio_wake_enable,
	irqc->name = dev_name(&pdev->dev);

1216 1217
	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (unlikely(!res)) {
1218
		dev_err(dev, "Invalid IRQ resource\n");
1219
		return -ENODEV;
1220
	}
1221

1222
	bank->irq = res->start;
1223
	bank->dev = dev;
1224
	bank->chip.dev = dev;
1225
	bank->dbck_flag = pdata->dbck_flag;
1226
	bank->stride = pdata->bank_stride;
1227
	bank->width = pdata->bank_width;
1228
	bank->is_mpuio = pdata->is_mpuio;
1229
	bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
1230
	bank->regs = pdata->regs;
1231 1232 1233
#ifdef CONFIG_OF_GPIO
	bank->chip.of_node = of_node_get(node);
#endif
1234 1235 1236 1237 1238
	if (node) {
		if (!of_property_read_bool(node, "ti,gpio-always-on"))
			bank->loses_context = true;
	} else {
		bank->loses_context = pdata->loses_context;
1239 1240 1241 1242

		if (bank->loses_context)
			bank->get_context_loss_count =
				pdata->get_context_loss_count;
1243 1244
	}

1245
	if (bank->regs->set_dataout && bank->regs->clr_dataout)
1246
		bank->set_dataout = omap_set_gpio_dataout_reg;
1247
	else
1248
		bank->set_dataout = omap_set_gpio_dataout_mask;
T
Tony Lindgren 已提交
1249

1250
	spin_lock_init(&bank->lock);
T
Tony Lindgren 已提交
1251

1252 1253
	/* Static mapping, never released */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1254 1255
	bank->base = devm_ioremap_resource(dev, res);
	if (IS_ERR(bank->base)) {
1256
		irq_domain_remove(bank->chip.irqdomain);
1257
		return PTR_ERR(bank->base);
1258 1259
	}

1260 1261
	platform_set_drvdata(pdev, bank);

1262
	pm_runtime_enable(bank->dev);
1263
	pm_runtime_irq_safe(bank->dev);
1264 1265
	pm_runtime_get_sync(bank->dev);

1266
	if (bank->is_mpuio)
1267
		omap_mpuio_init(bank);
1268

1269
	omap_gpio_mod_init(bank);
1270

N
Nishanth Menon 已提交
1271
	ret = omap_gpio_chip_init(bank, irqc);
1272 1273 1274
	if (ret)
		return ret;

1275
	omap_gpio_show_rev(bank);
T
Tony Lindgren 已提交
1276

1277 1278
	pm_runtime_put(bank->dev);

1279
	list_add_tail(&bank->node, &omap_gpio_list);
1280

1281
	return 0;
1282 1283
}

1284 1285
#ifdef CONFIG_ARCH_OMAP2PLUS

1286
#if defined(CONFIG_PM)
1287
static void omap_gpio_restore_context(struct gpio_bank *bank);
1288

1289
static int omap_gpio_runtime_suspend(struct device *dev)
1290
{
1291 1292 1293 1294
	struct platform_device *pdev = to_platform_device(dev);
	struct gpio_bank *bank = platform_get_drvdata(pdev);
	u32 l1 = 0, l2 = 0;
	unsigned long flags;
1295
	u32 wake_low, wake_hi;
1296

1297
	spin_lock_irqsave(&bank->lock, flags);
1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311

	/*
	 * Only edges can generate a wakeup event to the PRCM.
	 *
	 * Therefore, ensure any wake-up capable GPIOs have
	 * edge-detection enabled before going idle to ensure a wakeup
	 * to the PRCM is generated on a GPIO transition. (c.f. 34xx
	 * NDA TRM 25.5.3.1)
	 *
	 * The normal values will be restored upon ->runtime_resume()
	 * by writing back the values saved in bank->context.
	 */
	wake_low = bank->context.leveldetect0 & bank->context.wake_en;
	if (wake_low)
1312
		writel_relaxed(wake_low | bank->context.fallingdetect,
1313 1314 1315
			     bank->base + bank->regs->fallingdetect);
	wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
	if (wake_hi)
1316
		writel_relaxed(wake_hi | bank->context.risingdetect,
1317 1318
			     bank->base + bank->regs->risingdetect);

1319 1320 1321
	if (!bank->enabled_non_wakeup_gpios)
		goto update_gpio_context_count;

1322 1323
	if (bank->power_mode != OFF_MODE) {
		bank->power_mode = 0;
1324
		goto update_gpio_context_count;
1325 1326 1327 1328 1329 1330
	}
	/*
	 * If going to OFF, remove triggering for all
	 * non-wakeup GPIOs.  Otherwise spurious IRQs will be
	 * generated.  See OMAP2420 Errata item 1.101.
	 */
1331
	bank->saved_datain = readl_relaxed(bank->base +
1332
						bank->regs->datain);
1333 1334
	l1 = bank->context.fallingdetect;
	l2 = bank->context.risingdetect;
1335

1336 1337
	l1 &= ~bank->enabled_non_wakeup_gpios;
	l2 &= ~bank->enabled_non_wakeup_gpios;
1338

1339 1340
	writel_relaxed(l1, bank->base + bank->regs->fallingdetect);
	writel_relaxed(l2, bank->base + bank->regs->risingdetect);
1341

1342
	bank->workaround_enabled = true;
1343

1344
update_gpio_context_count:
1345 1346
	if (bank->get_context_loss_count)
		bank->context_loss_count =
1347 1348
				bank->get_context_loss_count(bank->dev);

1349
	omap_gpio_dbck_disable(bank);
1350
	spin_unlock_irqrestore(&bank->lock, flags);
1351

1352
	return 0;
1353 1354
}

1355 1356
static void omap_gpio_init_context(struct gpio_bank *p);

1357
static int omap_gpio_runtime_resume(struct device *dev)
1358
{
1359 1360 1361 1362
	struct platform_device *pdev = to_platform_device(dev);
	struct gpio_bank *bank = platform_get_drvdata(pdev);
	u32 l = 0, gen, gen0, gen1;
	unsigned long flags;
1363
	int c;
1364

1365
	spin_lock_irqsave(&bank->lock, flags);
1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379

	/*
	 * On the first resume during the probe, the context has not
	 * been initialised and so initialise it now. Also initialise
	 * the context loss count.
	 */
	if (bank->loses_context && !bank->context_valid) {
		omap_gpio_init_context(bank);

		if (bank->get_context_loss_count)
			bank->context_loss_count =
				bank->get_context_loss_count(bank->dev);
	}

1380
	omap_gpio_dbck_enable(bank);
1381 1382 1383 1384 1385 1386 1387

	/*
	 * In ->runtime_suspend(), level-triggered, wakeup-enabled
	 * GPIOs were set to edge trigger also in order to be able to
	 * generate a PRCM wakeup.  Here we restore the
	 * pre-runtime_suspend() values for edge triggering.
	 */
1388
	writel_relaxed(bank->context.fallingdetect,
1389
		     bank->base + bank->regs->fallingdetect);
1390
	writel_relaxed(bank->context.risingdetect,
1391 1392
		     bank->base + bank->regs->risingdetect);

1393 1394
	if (bank->loses_context) {
		if (!bank->get_context_loss_count) {
1395 1396
			omap_gpio_restore_context(bank);
		} else {
1397 1398 1399 1400 1401 1402 1403
			c = bank->get_context_loss_count(bank->dev);
			if (c != bank->context_loss_count) {
				omap_gpio_restore_context(bank);
			} else {
				spin_unlock_irqrestore(&bank->lock, flags);
				return 0;
			}
1404
		}
1405
	}
1406

1407 1408 1409 1410 1411
	if (!bank->workaround_enabled) {
		spin_unlock_irqrestore(&bank->lock, flags);
		return 0;
	}

1412
	l = readl_relaxed(bank->base + bank->regs->datain);
1413

1414 1415 1416 1417 1418 1419 1420 1421
	/*
	 * Check if any of the non-wakeup interrupt GPIOs have changed
	 * state.  If so, generate an IRQ by software.  This is
	 * horribly racy, but it's the best we can do to work around
	 * this silicon bug.
	 */
	l ^= bank->saved_datain;
	l &= bank->enabled_non_wakeup_gpios;
1422

1423 1424 1425 1426
	/*
	 * No need to generate IRQs for the rising edge for gpio IRQs
	 * configured with falling edge only; and vice versa.
	 */
1427
	gen0 = l & bank->context.fallingdetect;
1428
	gen0 &= bank->saved_datain;
1429

1430
	gen1 = l & bank->context.risingdetect;
1431
	gen1 &= ~(bank->saved_datain);
1432

1433
	/* FIXME: Consider GPIO IRQs with level detections properly! */
1434 1435
	gen = l & (~(bank->context.fallingdetect) &
					 ~(bank->context.risingdetect));
1436 1437
	/* Consider all GPIO IRQs needed to be updated */
	gen |= gen0 | gen1;
1438

1439 1440
	if (gen) {
		u32 old0, old1;
1441

1442 1443
		old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
		old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
1444

1445
		if (!bank->regs->irqstatus_raw0) {
1446
			writel_relaxed(old0 | gen, bank->base +
1447
						bank->regs->leveldetect0);
1448
			writel_relaxed(old1 | gen, bank->base +
1449
						bank->regs->leveldetect1);
1450
		}
1451

1452
		if (bank->regs->irqstatus_raw0) {
1453
			writel_relaxed(old0 | l, bank->base +
1454
						bank->regs->leveldetect0);
1455
			writel_relaxed(old1 | l, bank->base +
1456
						bank->regs->leveldetect1);
1457
		}
1458 1459
		writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
		writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
1460 1461 1462 1463 1464 1465 1466
	}

	bank->workaround_enabled = false;
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}
1467
#endif /* CONFIG_PM */
1468 1469 1470 1471 1472 1473

void omap2_gpio_prepare_for_idle(int pwr_mode)
{
	struct gpio_bank *bank;

	list_for_each_entry(bank, &omap_gpio_list, node) {
1474
		if (!BANK_USED(bank) || !bank->loses_context)
1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487
			continue;

		bank->power_mode = pwr_mode;

		pm_runtime_put_sync_suspend(bank->dev);
	}
}

void omap2_gpio_resume_after_idle(void)
{
	struct gpio_bank *bank;

	list_for_each_entry(bank, &omap_gpio_list, node) {
1488
		if (!BANK_USED(bank) || !bank->loses_context)
1489 1490 1491
			continue;

		pm_runtime_get_sync(bank->dev);
1492 1493 1494
	}
}

1495
#if defined(CONFIG_PM)
1496 1497 1498 1499 1500
static void omap_gpio_init_context(struct gpio_bank *p)
{
	struct omap_gpio_reg_offs *regs = p->regs;
	void __iomem *base = p->base;

1501 1502 1503 1504 1505 1506 1507 1508 1509
	p->context.ctrl		= readl_relaxed(base + regs->ctrl);
	p->context.oe		= readl_relaxed(base + regs->direction);
	p->context.wake_en	= readl_relaxed(base + regs->wkup_en);
	p->context.leveldetect0	= readl_relaxed(base + regs->leveldetect0);
	p->context.leveldetect1	= readl_relaxed(base + regs->leveldetect1);
	p->context.risingdetect	= readl_relaxed(base + regs->risingdetect);
	p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
	p->context.irqenable1	= readl_relaxed(base + regs->irqenable);
	p->context.irqenable2	= readl_relaxed(base + regs->irqenable2);
1510 1511

	if (regs->set_dataout && p->regs->clr_dataout)
1512
		p->context.dataout = readl_relaxed(base + regs->set_dataout);
1513
	else
1514
		p->context.dataout = readl_relaxed(base + regs->dataout);
1515 1516 1517 1518

	p->context_valid = true;
}

1519
static void omap_gpio_restore_context(struct gpio_bank *bank)
1520
{
1521
	writel_relaxed(bank->context.wake_en,
1522
				bank->base + bank->regs->wkup_en);
1523 1524
	writel_relaxed(bank->context.ctrl, bank->base + bank->regs->ctrl);
	writel_relaxed(bank->context.leveldetect0,
1525
				bank->base + bank->regs->leveldetect0);
1526
	writel_relaxed(bank->context.leveldetect1,
1527
				bank->base + bank->regs->leveldetect1);
1528
	writel_relaxed(bank->context.risingdetect,
1529
				bank->base + bank->regs->risingdetect);
1530
	writel_relaxed(bank->context.fallingdetect,
1531
				bank->base + bank->regs->fallingdetect);
1532
	if (bank->regs->set_dataout && bank->regs->clr_dataout)
1533
		writel_relaxed(bank->context.dataout,
1534 1535
				bank->base + bank->regs->set_dataout);
	else
1536
		writel_relaxed(bank->context.dataout,
1537
				bank->base + bank->regs->dataout);
1538
	writel_relaxed(bank->context.oe, bank->base + bank->regs->direction);
1539

1540
	if (bank->dbck_enable_mask) {
1541
		writel_relaxed(bank->context.debounce, bank->base +
1542
					bank->regs->debounce);
1543
		writel_relaxed(bank->context.debounce_en,
1544 1545
					bank->base + bank->regs->debounce_en);
	}
1546

1547
	writel_relaxed(bank->context.irqenable1,
1548
				bank->base + bank->regs->irqenable);
1549
	writel_relaxed(bank->context.irqenable2,
1550
				bank->base + bank->regs->irqenable2);
1551
}
1552
#endif /* CONFIG_PM */
1553
#else
1554 1555
#define omap_gpio_runtime_suspend NULL
#define omap_gpio_runtime_resume NULL
1556
static inline void omap_gpio_init_context(struct gpio_bank *p) {}
1557 1558
#endif

1559
static const struct dev_pm_ops gpio_pm_ops = {
1560 1561
	SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
									NULL)
1562 1563
};

1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610
#if defined(CONFIG_OF)
static struct omap_gpio_reg_offs omap2_gpio_regs = {
	.revision =		OMAP24XX_GPIO_REVISION,
	.direction =		OMAP24XX_GPIO_OE,
	.datain =		OMAP24XX_GPIO_DATAIN,
	.dataout =		OMAP24XX_GPIO_DATAOUT,
	.set_dataout =		OMAP24XX_GPIO_SETDATAOUT,
	.clr_dataout =		OMAP24XX_GPIO_CLEARDATAOUT,
	.irqstatus =		OMAP24XX_GPIO_IRQSTATUS1,
	.irqstatus2 =		OMAP24XX_GPIO_IRQSTATUS2,
	.irqenable =		OMAP24XX_GPIO_IRQENABLE1,
	.irqenable2 =		OMAP24XX_GPIO_IRQENABLE2,
	.set_irqenable =	OMAP24XX_GPIO_SETIRQENABLE1,
	.clr_irqenable =	OMAP24XX_GPIO_CLEARIRQENABLE1,
	.debounce =		OMAP24XX_GPIO_DEBOUNCE_VAL,
	.debounce_en =		OMAP24XX_GPIO_DEBOUNCE_EN,
	.ctrl =			OMAP24XX_GPIO_CTRL,
	.wkup_en =		OMAP24XX_GPIO_WAKE_EN,
	.leveldetect0 =		OMAP24XX_GPIO_LEVELDETECT0,
	.leveldetect1 =		OMAP24XX_GPIO_LEVELDETECT1,
	.risingdetect =		OMAP24XX_GPIO_RISINGDETECT,
	.fallingdetect =	OMAP24XX_GPIO_FALLINGDETECT,
};

static struct omap_gpio_reg_offs omap4_gpio_regs = {
	.revision =		OMAP4_GPIO_REVISION,
	.direction =		OMAP4_GPIO_OE,
	.datain =		OMAP4_GPIO_DATAIN,
	.dataout =		OMAP4_GPIO_DATAOUT,
	.set_dataout =		OMAP4_GPIO_SETDATAOUT,
	.clr_dataout =		OMAP4_GPIO_CLEARDATAOUT,
	.irqstatus =		OMAP4_GPIO_IRQSTATUS0,
	.irqstatus2 =		OMAP4_GPIO_IRQSTATUS1,
	.irqenable =		OMAP4_GPIO_IRQSTATUSSET0,
	.irqenable2 =		OMAP4_GPIO_IRQSTATUSSET1,
	.set_irqenable =	OMAP4_GPIO_IRQSTATUSSET0,
	.clr_irqenable =	OMAP4_GPIO_IRQSTATUSCLR0,
	.debounce =		OMAP4_GPIO_DEBOUNCINGTIME,
	.debounce_en =		OMAP4_GPIO_DEBOUNCENABLE,
	.ctrl =			OMAP4_GPIO_CTRL,
	.wkup_en =		OMAP4_GPIO_IRQWAKEN0,
	.leveldetect0 =		OMAP4_GPIO_LEVELDETECT0,
	.leveldetect1 =		OMAP4_GPIO_LEVELDETECT1,
	.risingdetect =		OMAP4_GPIO_RISINGDETECT,
	.fallingdetect =	OMAP4_GPIO_FALLINGDETECT,
};

1611
static const struct omap_gpio_platform_data omap2_pdata = {
1612 1613 1614 1615 1616
	.regs = &omap2_gpio_regs,
	.bank_width = 32,
	.dbck_flag = false,
};

1617
static const struct omap_gpio_platform_data omap3_pdata = {
1618 1619 1620 1621 1622
	.regs = &omap2_gpio_regs,
	.bank_width = 32,
	.dbck_flag = true,
};

1623
static const struct omap_gpio_platform_data omap4_pdata = {
1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
	.regs = &omap4_gpio_regs,
	.bank_width = 32,
	.dbck_flag = true,
};

static const struct of_device_id omap_gpio_match[] = {
	{
		.compatible = "ti,omap4-gpio",
		.data = &omap4_pdata,
	},
	{
		.compatible = "ti,omap3-gpio",
		.data = &omap3_pdata,
	},
	{
		.compatible = "ti,omap2-gpio",
		.data = &omap2_pdata,
	},
	{ },
};
MODULE_DEVICE_TABLE(of, omap_gpio_match);
#endif

1647 1648 1649 1650
static struct platform_driver omap_gpio_driver = {
	.probe		= omap_gpio_probe,
	.driver		= {
		.name	= "omap_gpio",
1651
		.pm	= &gpio_pm_ops,
1652
		.of_match_table = of_match_ptr(omap_gpio_match),
1653 1654 1655
	},
};

1656
/*
1657 1658 1659
 * gpio driver register needs to be done before
 * machine_init functions access gpio APIs.
 * Hence omap_gpio_drv_reg() is a postcore_initcall.
1660
 */
1661
static int __init omap_gpio_drv_reg(void)
1662
{
1663
	return platform_driver_register(&omap_gpio_driver);
1664
}
1665
postcore_initcall(omap_gpio_drv_reg);