gpio-omap.c 44.5 KB
Newer Older
1 2 3
/*
 * Support functions for OMAP GPIO
 *
4
 * Copyright (C) 2003-2005 Nokia Corporation
5
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
6
 *
7 8 9
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
10 11 12 13 14 15 16 17
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
18
#include <linux/syscore_ops.h>
19
#include <linux/err.h>
20
#include <linux/clk.h>
21
#include <linux/io.h>
22
#include <linux/cpu_pm.h>
23
#include <linux/device.h>
24
#include <linux/pm_runtime.h>
25
#include <linux/pm.h>
26 27
#include <linux/of.h>
#include <linux/of_device.h>
28
#include <linux/gpio/driver.h>
29
#include <linux/bitops.h>
30
#include <linux/platform_data/gpio-omap.h>
31

32
#define OMAP4_GPIO_DEBOUNCINGTIME_MASK 0xFF
33

34 35 36 37 38 39 40 41 42 43 44
struct gpio_regs {
	u32 irqenable1;
	u32 irqenable2;
	u32 wake_en;
	u32 ctrl;
	u32 oe;
	u32 leveldetect0;
	u32 leveldetect1;
	u32 risingdetect;
	u32 fallingdetect;
	u32 dataout;
45 46
	u32 debounce;
	u32 debounce_en;
47 48
};

49
struct gpio_bank {
50
	struct list_head node;
51
	void __iomem *base;
52
	int irq;
53 54
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;
55
	struct gpio_regs context;
56
	u32 saved_datain;
57
	u32 level_mask;
58
	u32 toggle_mask;
59
	raw_spinlock_t lock;
60
	raw_spinlock_t wa_lock;
D
David Brownell 已提交
61
	struct gpio_chip chip;
62
	struct clk *dbck;
63 64
	struct notifier_block nb;
	unsigned int is_suspended:1;
C
Charulatha V 已提交
65
	u32 mod_usage;
66
	u32 irq_usage;
67
	u32 dbck_enable_mask;
68
	bool dbck_enabled;
69
	bool is_mpuio;
70
	bool dbck_flag;
71
	bool loses_context;
72
	bool context_valid;
73
	int stride;
74
	u32 width;
75
	int context_loss_count;
76

77
	void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable);
78 79
	void (*set_dataout_multiple)(struct gpio_bank *bank,
				     unsigned long *mask, unsigned long *bits);
80
	int (*get_context_loss_count)(struct device *dev);
81 82

	struct omap_gpio_reg_offs *regs;
83 84
};

85
#define GPIO_MOD_CTRL_BIT	BIT(0)
86

87
#define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
88
#define LINE_USED(line, offset) (line & (BIT(offset)))
89

90 91
static void omap_gpio_unmask_irq(struct irq_data *d);

92
static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
93
{
94
	struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
95
	return gpiochip_get_data(chip);
96 97
}

98 99
static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
				    int is_input)
100
{
101
	void __iomem *reg = bank->base;
102 103
	u32 l;

104
	reg += bank->regs->direction;
105
	l = readl_relaxed(reg);
106
	if (is_input)
107
		l |= BIT(gpio);
108
	else
109
		l &= ~(BIT(gpio));
110
	writel_relaxed(l, reg);
111
	bank->context.oe = l;
112 113
}

114 115

/* set data out value using dedicate set/clear register */
116
static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset,
117
				      int enable)
118
{
119
	void __iomem *reg = bank->base;
120
	u32 l = BIT(offset);
121

122
	if (enable) {
123
		reg += bank->regs->set_dataout;
124 125
		bank->context.dataout |= l;
	} else {
126
		reg += bank->regs->clr_dataout;
127 128
		bank->context.dataout &= ~l;
	}
129

130
	writel_relaxed(l, reg);
131 132
}

133
/* set data out value using mask register */
134
static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset,
135
				       int enable)
136
{
137
	void __iomem *reg = bank->base + bank->regs->dataout;
138
	u32 gpio_bit = BIT(offset);
139
	u32 l;
140

141
	l = readl_relaxed(reg);
142 143 144 145
	if (enable)
		l |= gpio_bit;
	else
		l &= ~gpio_bit;
146
	writel_relaxed(l, reg);
147
	bank->context.dataout = l;
148 149
}

150
static int omap_get_gpio_datain(struct gpio_bank *bank, int offset)
151
{
152
	void __iomem *reg = bank->base + bank->regs->datain;
153

154
	return (readl_relaxed(reg) & (BIT(offset))) != 0;
155
}
156

157
static int omap_get_gpio_dataout(struct gpio_bank *bank, int offset)
158
{
159
	void __iomem *reg = bank->base + bank->regs->dataout;
160

161
	return (readl_relaxed(reg) & (BIT(offset))) != 0;
162 163
}

164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
/* set multiple data out values using dedicate set/clear register */
static void omap_set_gpio_dataout_reg_multiple(struct gpio_bank *bank,
					       unsigned long *mask,
					       unsigned long *bits)
{
	void __iomem *reg = bank->base;
	u32 l;

	l = *bits & *mask;
	writel_relaxed(l, reg + bank->regs->set_dataout);
	bank->context.dataout |= l;

	l = ~*bits & *mask;
	writel_relaxed(l, reg + bank->regs->clr_dataout);
	bank->context.dataout &= ~l;
}

/* set multiple data out values using mask register */
static void omap_set_gpio_dataout_mask_multiple(struct gpio_bank *bank,
						unsigned long *mask,
						unsigned long *bits)
{
	void __iomem *reg = bank->base + bank->regs->dataout;
	u32 l = (readl_relaxed(reg) & ~*mask) | (*bits & *mask);

	writel_relaxed(l, reg);
	bank->context.dataout = l;
}

static unsigned long omap_get_gpio_datain_multiple(struct gpio_bank *bank,
					      unsigned long *mask)
{
	void __iomem *reg = bank->base + bank->regs->datain;

	return readl_relaxed(reg) & *mask;
}

static unsigned long omap_get_gpio_dataout_multiple(struct gpio_bank *bank,
					       unsigned long *mask)
{
	void __iomem *reg = bank->base + bank->regs->dataout;

	return readl_relaxed(reg) & *mask;
}

209
static inline void omap_gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
210
{
211
	int l = readl_relaxed(base + reg);
212

213
	if (set)
214 215 216 217
		l |= mask;
	else
		l &= ~mask;

218
	writel_relaxed(l, base + reg);
219
}
220

221
static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
222 223
{
	if (bank->dbck_enable_mask && !bank->dbck_enabled) {
224
		clk_enable(bank->dbck);
225
		bank->dbck_enabled = true;
226

227
		writel_relaxed(bank->dbck_enable_mask,
228
			     bank->base + bank->regs->debounce_en);
229 230 231
	}
}

232
static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
233 234
{
	if (bank->dbck_enable_mask && bank->dbck_enabled) {
235 236 237 238 239
		/*
		 * Disable debounce before cutting it's clock. If debounce is
		 * enabled but the clock is not, GPIO module seems to be unable
		 * to detect events and generate interrupts at least on OMAP3.
		 */
240
		writel_relaxed(0, bank->base + bank->regs->debounce_en);
241

242
		clk_disable(bank->dbck);
243 244 245 246
		bank->dbck_enabled = false;
	}
}

247
/**
248
 * omap2_set_gpio_debounce - low level gpio debounce time
249
 * @bank: the gpio bank we're acting upon
250
 * @offset: the gpio number on this @bank
251 252
 * @debounce: debounce time to use
 *
253 254 255
 * OMAP's debounce time is in 31us steps
 *   <debounce time> = (GPIO_DEBOUNCINGTIME[7:0].DEBOUNCETIME + 1) x 31
 * so we need to convert and round up to the closest unit.
256 257
 *
 * Return: 0 on success, negative error otherwise.
258
 */
259 260
static int omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned offset,
				   unsigned debounce)
261
{
262
	void __iomem		*reg;
263 264
	u32			val;
	u32			l;
265
	bool			enable = !!debounce;
266

267
	if (!bank->dbck_flag)
268
		return -ENOTSUPP;
269

270 271
	if (enable) {
		debounce = DIV_ROUND_UP(debounce, 31) - 1;
272 273
		if ((debounce & OMAP4_GPIO_DEBOUNCINGTIME_MASK) != debounce)
			return -EINVAL;
274
	}
275

276
	l = BIT(offset);
277

278
	clk_enable(bank->dbck);
279
	reg = bank->base + bank->regs->debounce;
280
	writel_relaxed(debounce, reg);
281

282
	reg = bank->base + bank->regs->debounce_en;
283
	val = readl_relaxed(reg);
284

285
	if (enable)
286
		val |= l;
287
	else
288
		val &= ~l;
289
	bank->dbck_enable_mask = val;
290

291
	writel_relaxed(val, reg);
292
	clk_disable(bank->dbck);
293 294 295 296 297 298 299 300
	/*
	 * Enable debounce clock per module.
	 * This call is mandatory because in omap_gpio_request() when
	 * *_runtime_get_sync() is called,  _gpio_dbck_enable() within
	 * runtime callbck fails to turn on dbck because dbck_enable_mask
	 * used within _gpio_dbck_enable() is still not initialized at
	 * that point. Therefore we have to enable dbck here.
	 */
301
	omap_gpio_dbck_enable(bank);
302 303 304 305
	if (bank->dbck_enable_mask) {
		bank->context.debounce = debounce;
		bank->context.debounce_en = val;
	}
306 307

	return 0;
308 309
}

310
/**
311
 * omap_clear_gpio_debounce - clear debounce settings for a gpio
312
 * @bank: the gpio bank we're acting upon
313
 * @offset: the gpio number on this @bank
314 315 316 317 318 319
 *
 * If a gpio is using debounce, then clear the debounce enable bit and if
 * this is the only gpio in this bank using debounce, then clear the debounce
 * time too. The debounce clock will also be disabled when calling this function
 * if this is the only gpio in the bank using debounce.
 */
320
static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned offset)
321
{
322
	u32 gpio_bit = BIT(offset);
323 324 325 326 327 328 329 330 331

	if (!bank->dbck_flag)
		return;

	if (!(bank->dbck_enable_mask & gpio_bit))
		return;

	bank->dbck_enable_mask &= ~gpio_bit;
	bank->context.debounce_en &= ~gpio_bit;
332
        writel_relaxed(bank->context.debounce_en,
333 334 335 336
		     bank->base + bank->regs->debounce_en);

	if (!bank->dbck_enable_mask) {
		bank->context.debounce = 0;
337
		writel_relaxed(bank->context.debounce, bank->base +
338
			     bank->regs->debounce);
339
		clk_disable(bank->dbck);
340 341 342 343
		bank->dbck_enabled = false;
	}
}

344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359
/*
 * Off mode wake-up capable GPIOs in bank(s) that are in the wakeup domain.
 * See TRM section for GPIO for "Wake-Up Generation" for the list of GPIOs
 * in wakeup domain. If bank->non_wakeup_gpios is not configured, assume none
 * are capable waking up the system from off mode.
 */
static bool omap_gpio_is_off_wakeup_capable(struct gpio_bank *bank, u32 gpio_mask)
{
	u32 no_wake = bank->non_wakeup_gpios;

	if (no_wake)
		return !!(~no_wake & gpio_mask);

	return false;
}

360
static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
361
						unsigned trigger)
362
{
363
	void __iomem *base = bank->base;
364
	u32 gpio_bit = BIT(gpio);
365

366 367 368 369
	omap_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
		      trigger & IRQ_TYPE_LEVEL_LOW);
	omap_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
		      trigger & IRQ_TYPE_LEVEL_HIGH);
370 371 372 373 374 375

	/*
	 * We need the edge detection enabled for to allow the GPIO block
	 * to be woken from idle state.  Set the appropriate edge detection
	 * in addition to the level detection.
	 */
376
	omap_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
377
		      trigger & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_LEVEL_HIGH));
378
	omap_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
379
		      trigger & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW));
380

381
	bank->context.leveldetect0 =
382
			readl_relaxed(bank->base + bank->regs->leveldetect0);
383
	bank->context.leveldetect1 =
384
			readl_relaxed(bank->base + bank->regs->leveldetect1);
385
	bank->context.risingdetect =
386
			readl_relaxed(bank->base + bank->regs->risingdetect);
387
	bank->context.fallingdetect =
388
			readl_relaxed(bank->base + bank->regs->fallingdetect);
389 390

	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
391 392 393
		omap_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
		bank->context.wake_en =
			readl_relaxed(bank->base + bank->regs->wkup_en);
394
	}
395

396
	/* This part needs to be executed always for OMAP{34xx, 44xx} */
397
	if (!bank->regs->irqctrl && !omap_gpio_is_off_wakeup_capable(bank, gpio)) {
398 399 400 401 402 403 404
		/*
		 * Log the edge gpio and manually trigger the IRQ
		 * after resume if the input level changes
		 * to avoid irq lost during PER RET/OFF mode
		 * Applies for omap2 non-wakeup gpio and all omap3 gpios
		 */
		if (trigger & IRQ_TYPE_EDGE_BOTH)
405 406 407 408
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
409

410
	bank->level_mask =
411 412
		readl_relaxed(bank->base + bank->regs->leveldetect0) |
		readl_relaxed(bank->base + bank->regs->leveldetect1);
413 414
}

415
#ifdef CONFIG_ARCH_OMAP1
416 417 418 419
/*
 * This only applies to chips that can't do both rising and falling edge
 * detection at once.  For all other chips, this function is a noop.
 */
420
static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
421 422 423 424
{
	void __iomem *reg = bank->base;
	u32 l = 0;

425
	if (!bank->regs->irqctrl)
426
		return;
427 428

	reg += bank->regs->irqctrl;
429

430
	l = readl_relaxed(reg);
431
	if ((l >> gpio) & 1)
432
		l &= ~(BIT(gpio));
433
	else
434
		l |= BIT(gpio);
435

436
	writel_relaxed(l, reg);
437
}
438
#else
439
static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
440
#endif
441

442 443
static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
				    unsigned trigger)
444 445
{
	void __iomem *reg = bank->base;
446
	void __iomem *base = bank->base;
447
	u32 l = 0;
448

449
	if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
450
		omap_set_gpio_trigger(bank, gpio, trigger);
451 452 453
	} else if (bank->regs->irqctrl) {
		reg += bank->regs->irqctrl;

454
		l = readl_relaxed(reg);
455
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
456
			bank->toggle_mask |= BIT(gpio);
457
		if (trigger & IRQ_TYPE_EDGE_RISING)
458
			l |= BIT(gpio);
459
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
460
			l &= ~(BIT(gpio));
461
		else
462 463
			return -EINVAL;

464
		writel_relaxed(l, reg);
465
	} else if (bank->regs->edgectrl1) {
466
		if (gpio & 0x08)
467
			reg += bank->regs->edgectrl2;
468
		else
469 470
			reg += bank->regs->edgectrl1;

471
		gpio &= 0x07;
472
		l = readl_relaxed(reg);
473
		l &= ~(3 << (gpio << 1));
474
		if (trigger & IRQ_TYPE_EDGE_RISING)
475
			l |= 2 << (gpio << 1);
476
		if (trigger & IRQ_TYPE_EDGE_FALLING)
477
			l |= BIT(gpio << 1);
478 479

		/* Enable wake-up during idle for dynamic tick */
480
		omap_gpio_rmw(base, bank->regs->wkup_en, BIT(gpio), trigger);
481
		bank->context.wake_en =
482 483
			readl_relaxed(bank->base + bank->regs->wkup_en);
		writel_relaxed(l, reg);
484
	}
485
	return 0;
486 487
}

488
static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
489 490 491 492 493
{
	if (bank->regs->pinctrl) {
		void __iomem *reg = bank->base + bank->regs->pinctrl;

		/* Claim the pin for MPU */
494
		writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
495 496 497 498 499 500
	}

	if (bank->regs->ctrl && !BANK_USED(bank)) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

501
		ctrl = readl_relaxed(reg);
502 503
		/* Module is enabled, clocks are not gated */
		ctrl &= ~GPIO_MOD_CTRL_BIT;
504
		writel_relaxed(ctrl, reg);
505 506 507 508
		bank->context.ctrl = ctrl;
	}
}

509
static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
510 511 512 513 514 515 516
{
	void __iomem *base = bank->base;

	if (bank->regs->wkup_en &&
	    !LINE_USED(bank->mod_usage, offset) &&
	    !LINE_USED(bank->irq_usage, offset)) {
		/* Disable wake-up during idle for dynamic tick */
517
		omap_gpio_rmw(base, bank->regs->wkup_en, BIT(offset), 0);
518
		bank->context.wake_en =
519
			readl_relaxed(bank->base + bank->regs->wkup_en);
520 521 522 523 524 525
	}

	if (bank->regs->ctrl && !BANK_USED(bank)) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

526
		ctrl = readl_relaxed(reg);
527 528
		/* Module is disabled, clocks are gated */
		ctrl |= GPIO_MOD_CTRL_BIT;
529
		writel_relaxed(ctrl, reg);
530 531 532 533
		bank->context.ctrl = ctrl;
	}
}

534
static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset)
535 536 537
{
	void __iomem *reg = bank->base + bank->regs->direction;

538
	return readl_relaxed(reg) & BIT(offset);
539 540
}

541
static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned offset)
542 543 544 545 546
{
	if (!LINE_USED(bank->mod_usage, offset)) {
		omap_enable_gpio_module(bank, offset);
		omap_set_gpio_direction(bank, offset, 1);
	}
547
	bank->irq_usage |= BIT(offset);
548 549
}

550
static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
551
{
552
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
553
	int retval;
D
David Brownell 已提交
554
	unsigned long flags;
555
	unsigned offset = d->hwirq;
556

557
	if (type & ~IRQ_TYPE_SENSE_MASK)
558
		return -EINVAL;
559

560 561
	if (!bank->regs->leveldetect0 &&
		(type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
562 563
		return -EINVAL;

564
	raw_spin_lock_irqsave(&bank->lock, flags);
565
	retval = omap_set_gpio_triggering(bank, offset, type);
566
	if (retval) {
567
		raw_spin_unlock_irqrestore(&bank->lock, flags);
568
		goto error;
569
	}
570
	omap_gpio_init_irq(bank, offset);
571
	if (!omap_gpio_is_input(bank, offset)) {
572
		raw_spin_unlock_irqrestore(&bank->lock, flags);
573 574
		retval = -EINVAL;
		goto error;
575
	}
576
	raw_spin_unlock_irqrestore(&bank->lock, flags);
577 578

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
579
		irq_set_handler_locked(d, handle_level_irq);
580
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
581 582 583 584 585 586 587
		/*
		 * Edge IRQs are already cleared/acked in irq_handler and
		 * not need to be masked, as result handle_edge_irq()
		 * logic is excessed here and may cause lose of interrupts.
		 * So just use handle_simple_irq.
		 */
		irq_set_handler_locked(d, handle_simple_irq);
588

589 590 591
	return 0;

error:
592
	return retval;
593 594
}

595
static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
596
{
597
	void __iomem *reg = bank->base;
598

599
	reg += bank->regs->irqstatus;
600
	writel_relaxed(gpio_mask, reg);
601 602

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
603 604
	if (bank->regs->irqstatus2) {
		reg = bank->base + bank->regs->irqstatus2;
605
		writel_relaxed(gpio_mask, reg);
606
	}
607 608

	/* Flush posted write for the irq status to avoid spurious interrupts */
609
	readl_relaxed(reg);
610 611
}

612 613
static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank,
					     unsigned offset)
614
{
615
	omap_clear_gpio_irqbank(bank, BIT(offset));
616 617
}

618
static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
619 620
{
	void __iomem *reg = bank->base;
621
	u32 l;
622
	u32 mask = (BIT(bank->width)) - 1;
623

624
	reg += bank->regs->irqenable;
625
	l = readl_relaxed(reg);
626
	if (bank->regs->irqenable_inv)
627 628 629
		l = ~l;
	l &= mask;
	return l;
630 631
}

632
static void omap_enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
633
{
634
	void __iomem *reg = bank->base;
635 636
	u32 l;

637 638 639
	if (bank->regs->set_irqenable) {
		reg += bank->regs->set_irqenable;
		l = gpio_mask;
640
		bank->context.irqenable1 |= gpio_mask;
641 642
	} else {
		reg += bank->regs->irqenable;
643
		l = readl_relaxed(reg);
644 645
		if (bank->regs->irqenable_inv)
			l &= ~gpio_mask;
646 647
		else
			l |= gpio_mask;
648
		bank->context.irqenable1 = l;
649 650
	}

651
	writel_relaxed(l, reg);
652 653
}

654
static void omap_disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
655 656 657 658 659 660
{
	void __iomem *reg = bank->base;
	u32 l;

	if (bank->regs->clr_irqenable) {
		reg += bank->regs->clr_irqenable;
661
		l = gpio_mask;
662
		bank->context.irqenable1 &= ~gpio_mask;
663 664
	} else {
		reg += bank->regs->irqenable;
665
		l = readl_relaxed(reg);
666
		if (bank->regs->irqenable_inv)
667
			l |= gpio_mask;
668
		else
669
			l &= ~gpio_mask;
670
		bank->context.irqenable1 = l;
671
	}
672

673
	writel_relaxed(l, reg);
674 675
}

676 677
static inline void omap_set_gpio_irqenable(struct gpio_bank *bank,
					   unsigned offset, int enable)
678
{
679
	if (enable)
680
		omap_enable_gpio_irqbank(bank, BIT(offset));
681
	else
682
		omap_disable_gpio_irqbank(bank, BIT(offset));
683 684
}

685
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
686
static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
687
{
688
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
689

690
	return irq_set_irq_wake(bank->irq, enable);
691 692
}

693
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
694
{
695
	struct gpio_bank *bank = gpiochip_get_data(chip);
D
David Brownell 已提交
696
	unsigned long flags;
D
David Brownell 已提交
697

698
	pm_runtime_get_sync(chip->parent);
699

700
	raw_spin_lock_irqsave(&bank->lock, flags);
701
	omap_enable_gpio_module(bank, offset);
702
	bank->mod_usage |= BIT(offset);
703
	raw_spin_unlock_irqrestore(&bank->lock, flags);
704 705 706 707

	return 0;
}

708
static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
709
{
710
	struct gpio_bank *bank = gpiochip_get_data(chip);
D
David Brownell 已提交
711
	unsigned long flags;
712

713
	raw_spin_lock_irqsave(&bank->lock, flags);
714
	bank->mod_usage &= ~(BIT(offset));
715 716 717 718
	if (!LINE_USED(bank->irq_usage, offset)) {
		omap_set_gpio_direction(bank, offset, 1);
		omap_clear_gpio_debounce(bank, offset);
	}
719
	omap_disable_gpio_module(bank, offset);
720
	raw_spin_unlock_irqrestore(&bank->lock, flags);
721

722
	pm_runtime_put(chip->parent);
723 724 725 726 727 728 729 730 731 732 733
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
734
static irqreturn_t omap_gpio_irq_handler(int irq, void *gpiobank)
735
{
736
	void __iomem *isr_reg = NULL;
737
	u32 enabled, isr, level_mask;
738
	unsigned int bit;
739 740
	struct gpio_bank *bank = gpiobank;
	unsigned long wa_lock_flags;
741
	unsigned long lock_flags;
742

743
	isr_reg = bank->base + bank->regs->irqstatus;
744 745 746
	if (WARN_ON(!isr_reg))
		goto exit;

747 748 749
	if (WARN_ONCE(!pm_runtime_active(bank->chip.parent),
		      "gpio irq%i while runtime suspended?\n", irq))
		return IRQ_NONE;
750

751
	while (1) {
752 753
		raw_spin_lock_irqsave(&bank->lock, lock_flags);

754
		enabled = omap_get_gpio_irqbank_mask(bank);
755
		isr = readl_relaxed(isr_reg) & enabled;
756

757
		if (bank->level_mask)
758
			level_mask = bank->level_mask & enabled;
759 760
		else
			level_mask = 0;
761 762 763 764

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
765 766
		if (isr & ~level_mask)
			omap_clear_gpio_irqbank(bank, isr & ~level_mask);
767

768 769
		raw_spin_unlock_irqrestore(&bank->lock, lock_flags);

770 771 772
		if (!isr)
			break;

773 774
		while (isr) {
			bit = __ffs(isr);
775
			isr &= ~(BIT(bit));
776

777
			raw_spin_lock_irqsave(&bank->lock, lock_flags);
778 779 780 781 782 783 784
			/*
			 * Some chips can't respond to both rising and falling
			 * at the same time.  If this irq was requested with
			 * both flags, we need to flip the ICR data for the IRQ
			 * to respond to the IRQ for the opposite direction.
			 * This will be indicated in the bank toggle_mask.
			 */
785
			if (bank->toggle_mask & (BIT(bit)))
786
				omap_toggle_gpio_edge_triggering(bank, bit);
787

788 789
			raw_spin_unlock_irqrestore(&bank->lock, lock_flags);

790 791
			raw_spin_lock_irqsave(&bank->wa_lock, wa_lock_flags);

792
			generic_handle_irq(irq_find_mapping(bank->chip.irq.domain,
793
							    bit));
794 795 796

			raw_spin_unlock_irqrestore(&bank->wa_lock,
						   wa_lock_flags);
797
		}
798
	}
799
exit:
800
	return IRQ_HANDLED;
801 802
}

803 804 805 806
static unsigned int omap_gpio_irq_startup(struct irq_data *d)
{
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
	unsigned long flags;
807
	unsigned offset = d->hwirq;
808

809
	raw_spin_lock_irqsave(&bank->lock, flags);
810 811 812 813 814 815 816 817

	if (!LINE_USED(bank->mod_usage, offset))
		omap_set_gpio_direction(bank, offset, 1);
	else if (!omap_gpio_is_input(bank, offset))
		goto err;
	omap_enable_gpio_module(bank, offset);
	bank->irq_usage |= BIT(offset);

818
	raw_spin_unlock_irqrestore(&bank->lock, flags);
819 820 821
	omap_gpio_unmask_irq(d);

	return 0;
822
err:
823
	raw_spin_unlock_irqrestore(&bank->lock, flags);
824
	return -EINVAL;
825 826
}

827
static void omap_gpio_irq_shutdown(struct irq_data *d)
828
{
829
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
830
	unsigned long flags;
831
	unsigned offset = d->hwirq;
832

833
	raw_spin_lock_irqsave(&bank->lock, flags);
834
	bank->irq_usage &= ~(BIT(offset));
835
	omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
836 837
	omap_clear_gpio_irqstatus(bank, offset);
	omap_set_gpio_irqenable(bank, offset, 0);
838 839
	if (!LINE_USED(bank->mod_usage, offset))
		omap_clear_gpio_debounce(bank, offset);
840
	omap_disable_gpio_module(bank, offset);
841
	raw_spin_unlock_irqrestore(&bank->lock, flags);
842 843 844 845 846 847
}

static void omap_gpio_irq_bus_lock(struct irq_data *data)
{
	struct gpio_bank *bank = omap_irq_data_get_bank(data);

848
	pm_runtime_get_sync(bank->chip.parent);
849 850 851 852 853
}

static void gpio_irq_bus_sync_unlock(struct irq_data *data)
{
	struct gpio_bank *bank = omap_irq_data_get_bank(data);
854

855
	pm_runtime_put(bank->chip.parent);
856 857
}

858
static void omap_gpio_ack_irq(struct irq_data *d)
859
{
860
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
861
	unsigned offset = d->hwirq;
862

863
	omap_clear_gpio_irqstatus(bank, offset);
864 865
}

866
static void omap_gpio_mask_irq(struct irq_data *d)
867
{
868
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
869
	unsigned offset = d->hwirq;
870
	unsigned long flags;
871

872
	raw_spin_lock_irqsave(&bank->lock, flags);
873
	omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
874
	omap_set_gpio_irqenable(bank, offset, 0);
875
	raw_spin_unlock_irqrestore(&bank->lock, flags);
876 877
}

878
static void omap_gpio_unmask_irq(struct irq_data *d)
879
{
880
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
881
	unsigned offset = d->hwirq;
882
	u32 trigger = irqd_get_trigger_type(d);
883
	unsigned long flags;
884

885
	raw_spin_lock_irqsave(&bank->lock, flags);
886 887 888 889 890 891 892
	omap_set_gpio_irqenable(bank, offset, 1);

	/*
	 * For level-triggered GPIOs, clearing must be done after the source
	 * is cleared, thus after the handler has run. OMAP4 needs this done
	 * after enabing the interrupt to clear the wakeup status.
	 */
893 894
	if (bank->regs->leveldetect0 && bank->regs->wkup_en &&
	    trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW))
895
		omap_clear_gpio_irqstatus(bank, offset);
896

897 898 899
	if (trigger)
		omap_set_gpio_triggering(bank, offset, trigger);

900
	raw_spin_unlock_irqrestore(&bank->lock, flags);
901 902
}

903 904
/*---------------------------------------------------------------------*/

905
static int omap_mpuio_suspend_noirq(struct device *dev)
D
David Brownell 已提交
906
{
907
	struct gpio_bank	*bank = dev_get_drvdata(dev);
908 909
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
910
	unsigned long		flags;
D
David Brownell 已提交
911

912
	raw_spin_lock_irqsave(&bank->lock, flags);
913
	writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
914
	raw_spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
915 916 917 918

	return 0;
}

919
static int omap_mpuio_resume_noirq(struct device *dev)
D
David Brownell 已提交
920
{
921
	struct gpio_bank	*bank = dev_get_drvdata(dev);
922 923
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
924
	unsigned long		flags;
D
David Brownell 已提交
925

926
	raw_spin_lock_irqsave(&bank->lock, flags);
927
	writel_relaxed(bank->context.wake_en, mask_reg);
928
	raw_spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
929 930 931 932

	return 0;
}

933
static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
934 935 936 937
	.suspend_noirq = omap_mpuio_suspend_noirq,
	.resume_noirq = omap_mpuio_resume_noirq,
};

938
/* use platform_driver for this. */
D
David Brownell 已提交
939 940 941
static struct platform_driver omap_mpuio_driver = {
	.driver		= {
		.name	= "mpuio",
942
		.pm	= &omap_mpuio_dev_pm_ops,
D
David Brownell 已提交
943 944 945 946 947 948 949 950 951 952 953 954
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

955
static inline void omap_mpuio_init(struct gpio_bank *bank)
D
David Brownell 已提交
956
{
957
	platform_set_drvdata(&omap_mpuio_device, bank);
958

D
David Brownell 已提交
959 960 961 962
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

963
/*---------------------------------------------------------------------*/
964

965
static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
966 967 968 969 970 971
{
	struct gpio_bank *bank;
	unsigned long flags;
	void __iomem *reg;
	int dir;

972
	bank = gpiochip_get_data(chip);
973
	reg = bank->base + bank->regs->direction;
974
	raw_spin_lock_irqsave(&bank->lock, flags);
975
	dir = !!(readl_relaxed(reg) & BIT(offset));
976
	raw_spin_unlock_irqrestore(&bank->lock, flags);
977 978 979
	return dir;
}

980
static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
D
David Brownell 已提交
981 982 983 984
{
	struct gpio_bank *bank;
	unsigned long flags;

985
	bank = gpiochip_get_data(chip);
986
	raw_spin_lock_irqsave(&bank->lock, flags);
987
	omap_set_gpio_direction(bank, offset, 1);
988
	raw_spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
989 990 991
	return 0;
}

992
static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
D
David Brownell 已提交
993
{
994 995
	struct gpio_bank *bank;

996
	bank = gpiochip_get_data(chip);
997

998
	if (omap_gpio_is_input(bank, offset))
999
		return omap_get_gpio_datain(bank, offset);
1000
	else
1001
		return omap_get_gpio_dataout(bank, offset);
D
David Brownell 已提交
1002 1003
}

1004
static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
D
David Brownell 已提交
1005 1006 1007 1008
{
	struct gpio_bank *bank;
	unsigned long flags;

1009
	bank = gpiochip_get_data(chip);
1010
	raw_spin_lock_irqsave(&bank->lock, flags);
1011
	bank->set_dataout(bank, offset, value);
1012
	omap_set_gpio_direction(bank, offset, 0);
1013
	raw_spin_unlock_irqrestore(&bank->lock, flags);
1014
	return 0;
D
David Brownell 已提交
1015 1016
}

1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036
static int omap_gpio_get_multiple(struct gpio_chip *chip, unsigned long *mask,
				  unsigned long *bits)
{
	struct gpio_bank *bank = gpiochip_get_data(chip);
	void __iomem *reg = bank->base + bank->regs->direction;
	unsigned long in = readl_relaxed(reg), l;

	*bits = 0;

	l = in & *mask;
	if (l)
		*bits |= omap_get_gpio_datain_multiple(bank, &l);

	l = ~in & *mask;
	if (l)
		*bits |= omap_get_gpio_dataout_multiple(bank, &l);

	return 0;
}

1037 1038
static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
			      unsigned debounce)
1039 1040 1041
{
	struct gpio_bank *bank;
	unsigned long flags;
1042
	int ret;
1043

1044
	bank = gpiochip_get_data(chip);
1045

1046
	raw_spin_lock_irqsave(&bank->lock, flags);
1047
	ret = omap2_set_gpio_debounce(bank, offset, debounce);
1048
	raw_spin_unlock_irqrestore(&bank->lock, flags);
1049

1050 1051 1052 1053 1054 1055
	if (ret)
		dev_info(chip->parent,
			 "Could not set line %u debounce to %u microseconds (%d)",
			 offset, debounce, ret);

	return ret;
1056 1057
}

1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
static int omap_gpio_set_config(struct gpio_chip *chip, unsigned offset,
				unsigned long config)
{
	u32 debounce;

	if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
		return -ENOTSUPP;

	debounce = pinconf_to_config_argument(config);
	return omap_gpio_debounce(chip, offset, debounce);
}

1070
static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
D
David Brownell 已提交
1071 1072 1073 1074
{
	struct gpio_bank *bank;
	unsigned long flags;

1075
	bank = gpiochip_get_data(chip);
1076
	raw_spin_lock_irqsave(&bank->lock, flags);
1077
	bank->set_dataout(bank, offset, value);
1078
	raw_spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1079 1080
}

1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
static void omap_gpio_set_multiple(struct gpio_chip *chip, unsigned long *mask,
				   unsigned long *bits)
{
	struct gpio_bank *bank = gpiochip_get_data(chip);
	unsigned long flags;

	raw_spin_lock_irqsave(&bank->lock, flags);
	bank->set_dataout_multiple(bank, mask, bits);
	raw_spin_unlock_irqrestore(&bank->lock, flags);
}

D
David Brownell 已提交
1092 1093
/*---------------------------------------------------------------------*/

1094
static void omap_gpio_show_rev(struct gpio_bank *bank)
T
Tony Lindgren 已提交
1095
{
1096
	static bool called;
T
Tony Lindgren 已提交
1097 1098
	u32 rev;

1099
	if (called || bank->regs->revision == USHRT_MAX)
T
Tony Lindgren 已提交
1100 1101
		return;

1102
	rev = readw_relaxed(bank->base + bank->regs->revision);
1103
	pr_info("OMAP GPIO hardware version %d.%d\n",
T
Tony Lindgren 已提交
1104
		(rev >> 4) & 0x0f, rev & 0x0f);
1105 1106

	called = true;
T
Tony Lindgren 已提交
1107 1108
}

1109
static void omap_gpio_mod_init(struct gpio_bank *bank)
1110
{
1111 1112
	void __iomem *base = bank->base;
	u32 l = 0xffffffff;
1113

1114 1115 1116
	if (bank->width == 16)
		l = 0xffff;

1117
	if (bank->is_mpuio) {
1118
		writel_relaxed(l, bank->base + bank->regs->irqenable);
1119
		return;
1120
	}
1121

1122 1123 1124 1125
	omap_gpio_rmw(base, bank->regs->irqenable, l,
		      bank->regs->irqenable_inv);
	omap_gpio_rmw(base, bank->regs->irqstatus, l,
		      !bank->regs->irqenable_inv);
1126
	if (bank->regs->debounce_en)
1127
		writel_relaxed(0, base + bank->regs->debounce_en);
1128

1129
	/* Save OE default value (0xffffffff) in the context */
1130
	bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
1131 1132
	 /* Initialize interface clk ungated, module enabled */
	if (bank->regs->ctrl)
1133
		writel_relaxed(0, base + bank->regs->ctrl);
1134 1135
}

N
Nishanth Menon 已提交
1136
static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc)
1137
{
1138
	struct gpio_irq_chip *irq;
1139
	static int gpio;
1140
	const char *label;
1141
	int irq_base = 0;
1142
	int ret;
1143 1144 1145 1146 1147 1148 1149

	/*
	 * REVISIT eventually switch from OMAP-specific gpio structs
	 * over to the generic ones
	 */
	bank->chip.request = omap_gpio_request;
	bank->chip.free = omap_gpio_free;
1150 1151 1152
	bank->chip.get_direction = omap_gpio_get_direction;
	bank->chip.direction_input = omap_gpio_input;
	bank->chip.get = omap_gpio_get;
1153
	bank->chip.get_multiple = omap_gpio_get_multiple;
1154
	bank->chip.direction_output = omap_gpio_output;
1155
	bank->chip.set_config = omap_gpio_set_config;
1156
	bank->chip.set = omap_gpio_set;
1157
	bank->chip.set_multiple = omap_gpio_set_multiple;
1158
	if (bank->is_mpuio) {
1159
		bank->chip.label = "mpuio";
1160
		if (bank->regs->wkup_en)
1161
			bank->chip.parent = &omap_mpuio_device.dev;
1162 1163
		bank->chip.base = OMAP_MPUIO(0);
	} else {
1164 1165 1166 1167 1168
		label = devm_kasprintf(bank->chip.parent, GFP_KERNEL, "gpio-%d-%d",
				       gpio, gpio + bank->width - 1);
		if (!label)
			return -ENOMEM;
		bank->chip.label = label;
1169 1170
		bank->chip.base = gpio;
	}
1171
	bank->chip.ngpio = bank->width;
1172

1173 1174 1175 1176 1177
#ifdef CONFIG_ARCH_OMAP1
	/*
	 * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
	 * irq_alloc_descs() since a base IRQ offset will no longer be needed.
	 */
1178 1179
	irq_base = devm_irq_alloc_descs(bank->chip.parent,
					-1, 0, bank->width, 0);
1180
	if (irq_base < 0) {
1181
		dev_err(bank->chip.parent, "Couldn't allocate IRQ numbers\n");
1182 1183 1184 1185
		return -ENODEV;
	}
#endif

1186 1187 1188 1189 1190 1191 1192
	/* MPUIO is a bit different, reading IRQ status clears it */
	if (bank->is_mpuio) {
		irqc->irq_ack = dummy_irq_chip.irq_ack;
		if (!bank->regs->wkup_en)
			irqc->irq_set_wake = NULL;
	}

1193 1194 1195 1196 1197 1198 1199
	irq = &bank->chip.irq;
	irq->chip = irqc;
	irq->handler = handle_bad_irq;
	irq->default_type = IRQ_TYPE_NONE;
	irq->num_parents = 1;
	irq->parents = &bank->irq;
	irq->first = irq_base;
1200

1201
	ret = gpiochip_add_data(&bank->chip, bank);
1202
	if (ret) {
1203
		dev_err(bank->chip.parent,
1204 1205
			"Could not register gpio chip %d\n", ret);
		return ret;
1206 1207
	}

1208 1209 1210
	ret = devm_request_irq(bank->chip.parent, bank->irq,
			       omap_gpio_irq_handler,
			       0, dev_name(bank->chip.parent), bank);
1211 1212 1213
	if (ret)
		gpiochip_remove(&bank->chip);

1214 1215 1216
	if (!bank->is_mpuio)
		gpio += bank->width;

1217
	return ret;
1218 1219
}

A
Arnd Bergmann 已提交
1220
static void omap_gpio_init_context(struct gpio_bank *p)
1221
{
A
Arnd Bergmann 已提交
1222 1223
	struct omap_gpio_reg_offs *regs = p->regs;
	void __iomem *base = p->base;
1224

A
Arnd Bergmann 已提交
1225 1226 1227 1228 1229 1230 1231 1232 1233
	p->context.ctrl		= readl_relaxed(base + regs->ctrl);
	p->context.oe		= readl_relaxed(base + regs->direction);
	p->context.wake_en	= readl_relaxed(base + regs->wkup_en);
	p->context.leveldetect0	= readl_relaxed(base + regs->leveldetect0);
	p->context.leveldetect1	= readl_relaxed(base + regs->leveldetect1);
	p->context.risingdetect	= readl_relaxed(base + regs->risingdetect);
	p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
	p->context.irqenable1	= readl_relaxed(base + regs->irqenable);
	p->context.irqenable2	= readl_relaxed(base + regs->irqenable2);
1234

A
Arnd Bergmann 已提交
1235 1236 1237 1238
	if (regs->set_dataout && p->regs->clr_dataout)
		p->context.dataout = readl_relaxed(base + regs->set_dataout);
	else
		p->context.dataout = readl_relaxed(base + regs->dataout);
1239

A
Arnd Bergmann 已提交
1240
	p->context_valid = true;
1241 1242
}

A
Arnd Bergmann 已提交
1243
static void omap_gpio_restore_context(struct gpio_bank *bank)
1244
{
A
Arnd Bergmann 已提交
1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262
	writel_relaxed(bank->context.wake_en,
				bank->base + bank->regs->wkup_en);
	writel_relaxed(bank->context.ctrl, bank->base + bank->regs->ctrl);
	writel_relaxed(bank->context.leveldetect0,
				bank->base + bank->regs->leveldetect0);
	writel_relaxed(bank->context.leveldetect1,
				bank->base + bank->regs->leveldetect1);
	writel_relaxed(bank->context.risingdetect,
				bank->base + bank->regs->risingdetect);
	writel_relaxed(bank->context.fallingdetect,
				bank->base + bank->regs->fallingdetect);
	if (bank->regs->set_dataout && bank->regs->clr_dataout)
		writel_relaxed(bank->context.dataout,
				bank->base + bank->regs->set_dataout);
	else
		writel_relaxed(bank->context.dataout,
				bank->base + bank->regs->dataout);
	writel_relaxed(bank->context.oe, bank->base + bank->regs->direction);
T
Tony Lindgren 已提交
1263

A
Arnd Bergmann 已提交
1264 1265 1266 1267 1268
	if (bank->dbck_enable_mask) {
		writel_relaxed(bank->context.debounce, bank->base +
					bank->regs->debounce);
		writel_relaxed(bank->context.debounce_en,
					bank->base + bank->regs->debounce_en);
1269 1270
	}

A
Arnd Bergmann 已提交
1271 1272 1273 1274
	writel_relaxed(bank->context.irqenable1,
				bank->base + bank->regs->irqenable);
	writel_relaxed(bank->context.irqenable2,
				bank->base + bank->regs->irqenable2);
1275 1276
}

1277
static void omap_gpio_idle(struct gpio_bank *bank, bool may_lose_context)
1278
{
1279
	struct device *dev = bank->chip.parent;
1280 1281 1282 1283
	void __iomem *base = bank->base;
	u32 nowake;

	bank->saved_datain = readl_relaxed(base + bank->regs->datain);
1284

1285 1286 1287
	if (!bank->enabled_non_wakeup_gpios)
		goto update_gpio_context_count;

1288
	if (!may_lose_context)
1289
		goto update_gpio_context_count;
1290

1291
	/*
1292
	 * If going to OFF, remove triggering for all wkup domain
1293 1294 1295
	 * non-wakeup GPIOs.  Otherwise spurious IRQs will be
	 * generated.  See OMAP2420 Errata item 1.101.
	 */
1296 1297 1298 1299 1300
	if (!bank->loses_context && bank->enabled_non_wakeup_gpios) {
		nowake = bank->enabled_non_wakeup_gpios;
		omap_gpio_rmw(base, bank->regs->fallingdetect, nowake, ~nowake);
		omap_gpio_rmw(base, bank->regs->risingdetect, nowake, ~nowake);
	}
1301

1302
update_gpio_context_count:
1303 1304
	if (bank->get_context_loss_count)
		bank->context_loss_count =
1305
				bank->get_context_loss_count(dev);
1306

1307
	omap_gpio_dbck_disable(bank);
1308 1309
}

1310
static void omap_gpio_unidle(struct gpio_bank *bank)
1311
{
1312
	struct device *dev = bank->chip.parent;
1313
	u32 l = 0, gen, gen0, gen1;
1314
	int c;
1315

1316 1317 1318 1319 1320 1321 1322 1323 1324 1325
	/*
	 * On the first resume during the probe, the context has not
	 * been initialised and so initialise it now. Also initialise
	 * the context loss count.
	 */
	if (bank->loses_context && !bank->context_valid) {
		omap_gpio_init_context(bank);

		if (bank->get_context_loss_count)
			bank->context_loss_count =
1326
				bank->get_context_loss_count(dev);
1327 1328
	}

1329
	omap_gpio_dbck_enable(bank);
1330

1331 1332
	if (bank->loses_context) {
		if (!bank->get_context_loss_count) {
1333 1334
			omap_gpio_restore_context(bank);
		} else {
1335
			c = bank->get_context_loss_count(dev);
1336 1337 1338
			if (c != bank->context_loss_count) {
				omap_gpio_restore_context(bank);
			} else {
1339
				return;
1340
			}
1341
		}
1342 1343 1344 1345 1346 1347
	} else {
		/* Restore changes done for OMAP2420 errata 1.101 */
		writel_relaxed(bank->context.fallingdetect,
			       bank->base + bank->regs->fallingdetect);
		writel_relaxed(bank->context.risingdetect,
			       bank->base + bank->regs->risingdetect);
1348
	}
1349

1350
	l = readl_relaxed(bank->base + bank->regs->datain);
1351

1352 1353 1354 1355 1356 1357 1358 1359
	/*
	 * Check if any of the non-wakeup interrupt GPIOs have changed
	 * state.  If so, generate an IRQ by software.  This is
	 * horribly racy, but it's the best we can do to work around
	 * this silicon bug.
	 */
	l ^= bank->saved_datain;
	l &= bank->enabled_non_wakeup_gpios;
1360

1361 1362 1363 1364
	/*
	 * No need to generate IRQs for the rising edge for gpio IRQs
	 * configured with falling edge only; and vice versa.
	 */
1365
	gen0 = l & bank->context.fallingdetect;
1366
	gen0 &= bank->saved_datain;
1367

1368
	gen1 = l & bank->context.risingdetect;
1369
	gen1 &= ~(bank->saved_datain);
1370

1371
	/* FIXME: Consider GPIO IRQs with level detections properly! */
1372 1373
	gen = l & (~(bank->context.fallingdetect) &
					 ~(bank->context.risingdetect));
1374 1375
	/* Consider all GPIO IRQs needed to be updated */
	gen |= gen0 | gen1;
1376

1377 1378
	if (gen) {
		u32 old0, old1;
1379

1380 1381
		old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
		old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
1382

1383
		if (!bank->regs->irqstatus_raw0) {
1384
			writel_relaxed(old0 | gen, bank->base +
1385
						bank->regs->leveldetect0);
1386
			writel_relaxed(old1 | gen, bank->base +
1387
						bank->regs->leveldetect1);
1388
		}
1389

1390
		if (bank->regs->irqstatus_raw0) {
1391
			writel_relaxed(old0 | l, bank->base +
1392
						bank->regs->leveldetect0);
1393
			writel_relaxed(old1 | l, bank->base +
1394
						bank->regs->leveldetect1);
1395
		}
1396 1397
		writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
		writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
1398 1399 1400
	}
}

A
Arnd Bergmann 已提交
1401 1402
static int gpio_omap_cpu_notifier(struct notifier_block *nb,
				  unsigned long cmd, void *v)
1403
{
A
Arnd Bergmann 已提交
1404 1405
	struct gpio_bank *bank;
	unsigned long flags;
1406

A
Arnd Bergmann 已提交
1407
	bank = container_of(nb, struct gpio_bank, nb);
1408

A
Arnd Bergmann 已提交
1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
	raw_spin_lock_irqsave(&bank->lock, flags);
	switch (cmd) {
	case CPU_CLUSTER_PM_ENTER:
		if (bank->is_suspended)
			break;
		omap_gpio_idle(bank, true);
		break;
	case CPU_CLUSTER_PM_ENTER_FAILED:
	case CPU_CLUSTER_PM_EXIT:
		if (bank->is_suspended)
			break;
		omap_gpio_unidle(bank);
		break;
	}
	raw_spin_unlock_irqrestore(&bank->lock, flags);
1424

A
Arnd Bergmann 已提交
1425
	return NOTIFY_OK;
1426 1427
}

1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473
static struct omap_gpio_reg_offs omap2_gpio_regs = {
	.revision =		OMAP24XX_GPIO_REVISION,
	.direction =		OMAP24XX_GPIO_OE,
	.datain =		OMAP24XX_GPIO_DATAIN,
	.dataout =		OMAP24XX_GPIO_DATAOUT,
	.set_dataout =		OMAP24XX_GPIO_SETDATAOUT,
	.clr_dataout =		OMAP24XX_GPIO_CLEARDATAOUT,
	.irqstatus =		OMAP24XX_GPIO_IRQSTATUS1,
	.irqstatus2 =		OMAP24XX_GPIO_IRQSTATUS2,
	.irqenable =		OMAP24XX_GPIO_IRQENABLE1,
	.irqenable2 =		OMAP24XX_GPIO_IRQENABLE2,
	.set_irqenable =	OMAP24XX_GPIO_SETIRQENABLE1,
	.clr_irqenable =	OMAP24XX_GPIO_CLEARIRQENABLE1,
	.debounce =		OMAP24XX_GPIO_DEBOUNCE_VAL,
	.debounce_en =		OMAP24XX_GPIO_DEBOUNCE_EN,
	.ctrl =			OMAP24XX_GPIO_CTRL,
	.wkup_en =		OMAP24XX_GPIO_WAKE_EN,
	.leveldetect0 =		OMAP24XX_GPIO_LEVELDETECT0,
	.leveldetect1 =		OMAP24XX_GPIO_LEVELDETECT1,
	.risingdetect =		OMAP24XX_GPIO_RISINGDETECT,
	.fallingdetect =	OMAP24XX_GPIO_FALLINGDETECT,
};

static struct omap_gpio_reg_offs omap4_gpio_regs = {
	.revision =		OMAP4_GPIO_REVISION,
	.direction =		OMAP4_GPIO_OE,
	.datain =		OMAP4_GPIO_DATAIN,
	.dataout =		OMAP4_GPIO_DATAOUT,
	.set_dataout =		OMAP4_GPIO_SETDATAOUT,
	.clr_dataout =		OMAP4_GPIO_CLEARDATAOUT,
	.irqstatus =		OMAP4_GPIO_IRQSTATUS0,
	.irqstatus2 =		OMAP4_GPIO_IRQSTATUS1,
	.irqenable =		OMAP4_GPIO_IRQSTATUSSET0,
	.irqenable2 =		OMAP4_GPIO_IRQSTATUSSET1,
	.set_irqenable =	OMAP4_GPIO_IRQSTATUSSET0,
	.clr_irqenable =	OMAP4_GPIO_IRQSTATUSCLR0,
	.debounce =		OMAP4_GPIO_DEBOUNCINGTIME,
	.debounce_en =		OMAP4_GPIO_DEBOUNCENABLE,
	.ctrl =			OMAP4_GPIO_CTRL,
	.wkup_en =		OMAP4_GPIO_IRQWAKEN0,
	.leveldetect0 =		OMAP4_GPIO_LEVELDETECT0,
	.leveldetect1 =		OMAP4_GPIO_LEVELDETECT1,
	.risingdetect =		OMAP4_GPIO_RISINGDETECT,
	.fallingdetect =	OMAP4_GPIO_FALLINGDETECT,
};

1474
static const struct omap_gpio_platform_data omap2_pdata = {
1475 1476 1477 1478 1479
	.regs = &omap2_gpio_regs,
	.bank_width = 32,
	.dbck_flag = false,
};

1480
static const struct omap_gpio_platform_data omap3_pdata = {
1481 1482 1483 1484 1485
	.regs = &omap2_gpio_regs,
	.bank_width = 32,
	.dbck_flag = true,
};

1486
static const struct omap_gpio_platform_data omap4_pdata = {
1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507
	.regs = &omap4_gpio_regs,
	.bank_width = 32,
	.dbck_flag = true,
};

static const struct of_device_id omap_gpio_match[] = {
	{
		.compatible = "ti,omap4-gpio",
		.data = &omap4_pdata,
	},
	{
		.compatible = "ti,omap3-gpio",
		.data = &omap3_pdata,
	},
	{
		.compatible = "ti,omap2-gpio",
		.data = &omap2_pdata,
	},
	{ },
};
MODULE_DEVICE_TABLE(of, omap_gpio_match);
A
Arnd Bergmann 已提交
1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565

static int omap_gpio_probe(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
	struct device_node *node = dev->of_node;
	const struct of_device_id *match;
	const struct omap_gpio_platform_data *pdata;
	struct gpio_bank *bank;
	struct irq_chip *irqc;
	int ret;

	match = of_match_device(of_match_ptr(omap_gpio_match), dev);

	pdata = match ? match->data : dev_get_platdata(dev);
	if (!pdata)
		return -EINVAL;

	bank = devm_kzalloc(dev, sizeof(*bank), GFP_KERNEL);
	if (!bank)
		return -ENOMEM;

	irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL);
	if (!irqc)
		return -ENOMEM;

	irqc->irq_startup = omap_gpio_irq_startup,
	irqc->irq_shutdown = omap_gpio_irq_shutdown,
	irqc->irq_ack = omap_gpio_ack_irq,
	irqc->irq_mask = omap_gpio_mask_irq,
	irqc->irq_unmask = omap_gpio_unmask_irq,
	irqc->irq_set_type = omap_gpio_irq_type,
	irqc->irq_set_wake = omap_gpio_wake_enable,
	irqc->irq_bus_lock = omap_gpio_irq_bus_lock,
	irqc->irq_bus_sync_unlock = gpio_irq_bus_sync_unlock,
	irqc->name = dev_name(&pdev->dev);
	irqc->flags = IRQCHIP_MASK_ON_SUSPEND;
	irqc->parent_device = dev;

	bank->irq = platform_get_irq(pdev, 0);
	if (bank->irq <= 0) {
		if (!bank->irq)
			bank->irq = -ENXIO;
		if (bank->irq != -EPROBE_DEFER)
			dev_err(dev,
				"can't get irq resource ret=%d\n", bank->irq);
		return bank->irq;
	}

	bank->chip.parent = dev;
	bank->chip.owner = THIS_MODULE;
	bank->dbck_flag = pdata->dbck_flag;
	bank->stride = pdata->bank_stride;
	bank->width = pdata->bank_width;
	bank->is_mpuio = pdata->is_mpuio;
	bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
	bank->regs = pdata->regs;
#ifdef CONFIG_OF_GPIO
	bank->chip.of_node = of_node_get(node);
1566 1567
#endif

A
Arnd Bergmann 已提交
1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591
	if (node) {
		if (!of_property_read_bool(node, "ti,gpio-always-on"))
			bank->loses_context = true;
	} else {
		bank->loses_context = pdata->loses_context;

		if (bank->loses_context)
			bank->get_context_loss_count =
				pdata->get_context_loss_count;
	}

	if (bank->regs->set_dataout && bank->regs->clr_dataout) {
		bank->set_dataout = omap_set_gpio_dataout_reg;
		bank->set_dataout_multiple = omap_set_gpio_dataout_reg_multiple;
	} else {
		bank->set_dataout = omap_set_gpio_dataout_mask;
		bank->set_dataout_multiple =
				omap_set_gpio_dataout_mask_multiple;
	}

	raw_spin_lock_init(&bank->lock);
	raw_spin_lock_init(&bank->wa_lock);

	/* Static mapping, never released */
1592
	bank->base = devm_platform_ioremap_resource(pdev, 0);
A
Arnd Bergmann 已提交
1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628
	if (IS_ERR(bank->base)) {
		return PTR_ERR(bank->base);
	}

	if (bank->dbck_flag) {
		bank->dbck = devm_clk_get(dev, "dbclk");
		if (IS_ERR(bank->dbck)) {
			dev_err(dev,
				"Could not get gpio dbck. Disable debounce\n");
			bank->dbck_flag = false;
		} else {
			clk_prepare(bank->dbck);
		}
	}

	platform_set_drvdata(pdev, bank);

	pm_runtime_enable(dev);
	pm_runtime_get_sync(dev);

	if (bank->is_mpuio)
		omap_mpuio_init(bank);

	omap_gpio_mod_init(bank);

	ret = omap_gpio_chip_init(bank, irqc);
	if (ret) {
		pm_runtime_put_sync(dev);
		pm_runtime_disable(dev);
		if (bank->dbck_flag)
			clk_unprepare(bank->dbck);
		return ret;
	}

	omap_gpio_show_rev(bank);

1629 1630
	bank->nb.notifier_call = gpio_omap_cpu_notifier;
	cpu_pm_register_notifier(&bank->nb);
A
Arnd Bergmann 已提交
1631 1632 1633 1634 1635 1636 1637 1638 1639 1640

	pm_runtime_put(dev);

	return 0;
}

static int omap_gpio_remove(struct platform_device *pdev)
{
	struct gpio_bank *bank = platform_get_drvdata(pdev);

1641
	cpu_pm_unregister_notifier(&bank->nb);
A
Arnd Bergmann 已提交
1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660
	list_del(&bank->node);
	gpiochip_remove(&bank->chip);
	pm_runtime_disable(&pdev->dev);
	if (bank->dbck_flag)
		clk_unprepare(bank->dbck);

	return 0;
}

static int __maybe_unused omap_gpio_runtime_suspend(struct device *dev)
{
	struct gpio_bank *bank = dev_get_drvdata(dev);
	unsigned long flags;

	raw_spin_lock_irqsave(&bank->lock, flags);
	omap_gpio_idle(bank, true);
	bank->is_suspended = true;
	raw_spin_unlock_irqrestore(&bank->lock, flags);

1661
	return 0;
A
Arnd Bergmann 已提交
1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673
}

static int __maybe_unused omap_gpio_runtime_resume(struct device *dev)
{
	struct gpio_bank *bank = dev_get_drvdata(dev);
	unsigned long flags;

	raw_spin_lock_irqsave(&bank->lock, flags);
	omap_gpio_unidle(bank);
	bank->is_suspended = false;
	raw_spin_unlock_irqrestore(&bank->lock, flags);

1674
	return 0;
A
Arnd Bergmann 已提交
1675 1676 1677 1678 1679 1680 1681
}

static const struct dev_pm_ops gpio_pm_ops = {
	SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
									NULL)
};

1682 1683
static struct platform_driver omap_gpio_driver = {
	.probe		= omap_gpio_probe,
1684
	.remove		= omap_gpio_remove,
1685 1686
	.driver		= {
		.name	= "omap_gpio",
1687
		.pm	= &gpio_pm_ops,
A
Arnd Bergmann 已提交
1688
		.of_match_table = omap_gpio_match,
1689 1690 1691
	},
};

1692
/*
1693 1694 1695
 * gpio driver register needs to be done before
 * machine_init functions access gpio APIs.
 * Hence omap_gpio_drv_reg() is a postcore_initcall.
1696
 */
1697
static int __init omap_gpio_drv_reg(void)
1698
{
1699
	return platform_driver_register(&omap_gpio_driver);
1700
}
1701
postcore_initcall(omap_gpio_drv_reg);
1702 1703 1704 1705 1706 1707 1708 1709 1710 1711

static void __exit omap_gpio_exit(void)
{
	platform_driver_unregister(&omap_gpio_driver);
}
module_exit(omap_gpio_exit);

MODULE_DESCRIPTION("omap gpio driver");
MODULE_ALIAS("platform:gpio-omap");
MODULE_LICENSE("GPL v2");