gpio-omap.c 43.1 KB
Newer Older
1 2 3
/*
 * Support functions for OMAP GPIO
 *
4
 * Copyright (C) 2003-2005 Nokia Corporation
5
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
6
 *
7 8 9
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
10 11 12 13 14 15 16 17
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
18
#include <linux/syscore_ops.h>
19
#include <linux/err.h>
20
#include <linux/clk.h>
21
#include <linux/io.h>
22
#include <linux/device.h>
23
#include <linux/pm_runtime.h>
24
#include <linux/pm.h>
25 26
#include <linux/of.h>
#include <linux/of_device.h>
27
#include <linux/gpio.h>
28
#include <linux/bitops.h>
29
#include <linux/platform_data/gpio-omap.h>
30

31 32
#define OFF_MODE	1

33 34
static LIST_HEAD(omap_gpio_list);

35 36 37 38 39 40 41 42 43 44 45
struct gpio_regs {
	u32 irqenable1;
	u32 irqenable2;
	u32 wake_en;
	u32 ctrl;
	u32 oe;
	u32 leveldetect0;
	u32 leveldetect1;
	u32 risingdetect;
	u32 fallingdetect;
	u32 dataout;
46 47
	u32 debounce;
	u32 debounce_en;
48 49
};

50
struct gpio_bank {
51
	struct list_head node;
52
	void __iomem *base;
53
	u16 irq;
54 55
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;
56
	struct gpio_regs context;
57
	u32 saved_datain;
58
	u32 level_mask;
59
	u32 toggle_mask;
60
	spinlock_t lock;
D
David Brownell 已提交
61
	struct gpio_chip chip;
62
	struct clk *dbck;
C
Charulatha V 已提交
63
	u32 mod_usage;
64
	u32 irq_usage;
65
	u32 dbck_enable_mask;
66
	bool dbck_enabled;
67
	struct device *dev;
68
	bool is_mpuio;
69
	bool dbck_flag;
70
	bool loses_context;
71
	bool context_valid;
72
	int stride;
73
	u32 width;
74
	int context_loss_count;
75 76
	int power_mode;
	bool workaround_enabled;
77

78
	void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable);
79
	int (*get_context_loss_count)(struct device *dev);
80 81

	struct omap_gpio_reg_offs *regs;
82 83
};

84
#define GPIO_MOD_CTRL_BIT	BIT(0)
85

86
#define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
87
#define LINE_USED(line, offset) (line & (BIT(offset)))
88

89 90
static void omap_gpio_unmask_irq(struct irq_data *d);

91
static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
92
{
93 94
	struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
	return container_of(chip, struct gpio_bank, chip);
95 96
}

97 98
static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
				    int is_input)
99
{
100
	void __iomem *reg = bank->base;
101 102
	u32 l;

103
	reg += bank->regs->direction;
104
	l = readl_relaxed(reg);
105
	if (is_input)
106
		l |= BIT(gpio);
107
	else
108
		l &= ~(BIT(gpio));
109
	writel_relaxed(l, reg);
110
	bank->context.oe = l;
111 112
}

113 114

/* set data out value using dedicate set/clear register */
115
static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset,
116
				      int enable)
117
{
118
	void __iomem *reg = bank->base;
119
	u32 l = BIT(offset);
120

121
	if (enable) {
122
		reg += bank->regs->set_dataout;
123 124
		bank->context.dataout |= l;
	} else {
125
		reg += bank->regs->clr_dataout;
126 127
		bank->context.dataout &= ~l;
	}
128

129
	writel_relaxed(l, reg);
130 131
}

132
/* set data out value using mask register */
133
static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset,
134
				       int enable)
135
{
136
	void __iomem *reg = bank->base + bank->regs->dataout;
137
	u32 gpio_bit = BIT(offset);
138
	u32 l;
139

140
	l = readl_relaxed(reg);
141 142 143 144
	if (enable)
		l |= gpio_bit;
	else
		l &= ~gpio_bit;
145
	writel_relaxed(l, reg);
146
	bank->context.dataout = l;
147 148
}

149
static int omap_get_gpio_datain(struct gpio_bank *bank, int offset)
150
{
151
	void __iomem *reg = bank->base + bank->regs->datain;
152

153
	return (readl_relaxed(reg) & (BIT(offset))) != 0;
154
}
155

156
static int omap_get_gpio_dataout(struct gpio_bank *bank, int offset)
157
{
158
	void __iomem *reg = bank->base + bank->regs->dataout;
159

160
	return (readl_relaxed(reg) & (BIT(offset))) != 0;
161 162
}

163
static inline void omap_gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
164
{
165
	int l = readl_relaxed(base + reg);
166

167
	if (set)
168 169 170 171
		l |= mask;
	else
		l &= ~mask;

172
	writel_relaxed(l, base + reg);
173
}
174

175
static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
176 177
{
	if (bank->dbck_enable_mask && !bank->dbck_enabled) {
178
		clk_prepare_enable(bank->dbck);
179
		bank->dbck_enabled = true;
180

181
		writel_relaxed(bank->dbck_enable_mask,
182
			     bank->base + bank->regs->debounce_en);
183 184 185
	}
}

186
static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
187 188
{
	if (bank->dbck_enable_mask && bank->dbck_enabled) {
189 190 191 192 193
		/*
		 * Disable debounce before cutting it's clock. If debounce is
		 * enabled but the clock is not, GPIO module seems to be unable
		 * to detect events and generate interrupts at least on OMAP3.
		 */
194
		writel_relaxed(0, bank->base + bank->regs->debounce_en);
195

196
		clk_disable_unprepare(bank->dbck);
197 198 199 200
		bank->dbck_enabled = false;
	}
}

201
/**
202
 * omap2_set_gpio_debounce - low level gpio debounce time
203
 * @bank: the gpio bank we're acting upon
204
 * @offset: the gpio number on this @bank
205 206 207 208 209
 * @debounce: debounce time to use
 *
 * OMAP's debounce time is in 31us steps so we need
 * to convert and round up to the closest unit.
 */
210
static void omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned offset,
211
				    unsigned debounce)
212
{
213
	void __iomem		*reg;
214 215 216
	u32			val;
	u32			l;

217 218 219
	if (!bank->dbck_flag)
		return;

220 221 222 223 224 225 226
	if (debounce < 32)
		debounce = 0x01;
	else if (debounce > 7936)
		debounce = 0xff;
	else
		debounce = (debounce / 0x1f) - 1;

227
	l = BIT(offset);
228

229
	clk_prepare_enable(bank->dbck);
230
	reg = bank->base + bank->regs->debounce;
231
	writel_relaxed(debounce, reg);
232

233
	reg = bank->base + bank->regs->debounce_en;
234
	val = readl_relaxed(reg);
235

236
	if (debounce)
237
		val |= l;
238
	else
239
		val &= ~l;
240
	bank->dbck_enable_mask = val;
241

242
	writel_relaxed(val, reg);
243
	clk_disable_unprepare(bank->dbck);
244 245 246 247 248 249 250 251
	/*
	 * Enable debounce clock per module.
	 * This call is mandatory because in omap_gpio_request() when
	 * *_runtime_get_sync() is called,  _gpio_dbck_enable() within
	 * runtime callbck fails to turn on dbck because dbck_enable_mask
	 * used within _gpio_dbck_enable() is still not initialized at
	 * that point. Therefore we have to enable dbck here.
	 */
252
	omap_gpio_dbck_enable(bank);
253 254 255 256
	if (bank->dbck_enable_mask) {
		bank->context.debounce = debounce;
		bank->context.debounce_en = val;
	}
257 258
}

259
/**
260
 * omap_clear_gpio_debounce - clear debounce settings for a gpio
261
 * @bank: the gpio bank we're acting upon
262
 * @offset: the gpio number on this @bank
263 264 265 266 267 268
 *
 * If a gpio is using debounce, then clear the debounce enable bit and if
 * this is the only gpio in this bank using debounce, then clear the debounce
 * time too. The debounce clock will also be disabled when calling this function
 * if this is the only gpio in the bank using debounce.
 */
269
static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned offset)
270
{
271
	u32 gpio_bit = BIT(offset);
272 273 274 275 276 277 278 279 280

	if (!bank->dbck_flag)
		return;

	if (!(bank->dbck_enable_mask & gpio_bit))
		return;

	bank->dbck_enable_mask &= ~gpio_bit;
	bank->context.debounce_en &= ~gpio_bit;
281
        writel_relaxed(bank->context.debounce_en,
282 283 284 285
		     bank->base + bank->regs->debounce_en);

	if (!bank->dbck_enable_mask) {
		bank->context.debounce = 0;
286
		writel_relaxed(bank->context.debounce, bank->base +
287
			     bank->regs->debounce);
288
		clk_disable_unprepare(bank->dbck);
289 290 291 292
		bank->dbck_enabled = false;
	}
}

293
static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
294
						unsigned trigger)
295
{
296
	void __iomem *base = bank->base;
297
	u32 gpio_bit = BIT(gpio);
298

299 300 301 302 303 304 305 306
	omap_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
		      trigger & IRQ_TYPE_LEVEL_LOW);
	omap_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
		      trigger & IRQ_TYPE_LEVEL_HIGH);
	omap_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
		      trigger & IRQ_TYPE_EDGE_RISING);
	omap_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
		      trigger & IRQ_TYPE_EDGE_FALLING);
307

308
	bank->context.leveldetect0 =
309
			readl_relaxed(bank->base + bank->regs->leveldetect0);
310
	bank->context.leveldetect1 =
311
			readl_relaxed(bank->base + bank->regs->leveldetect1);
312
	bank->context.risingdetect =
313
			readl_relaxed(bank->base + bank->regs->risingdetect);
314
	bank->context.fallingdetect =
315
			readl_relaxed(bank->base + bank->regs->fallingdetect);
316 317

	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
318
		omap_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
319
		bank->context.wake_en =
320
			readl_relaxed(bank->base + bank->regs->wkup_en);
321
	}
322

323
	/* This part needs to be executed always for OMAP{34xx, 44xx} */
324 325 326 327 328 329 330
	if (!bank->regs->irqctrl) {
		/* On omap24xx proceed only when valid GPIO bit is set */
		if (bank->non_wakeup_gpios) {
			if (!(bank->non_wakeup_gpios & gpio_bit))
				goto exit;
		}

331 332 333 334 335 336 337
		/*
		 * Log the edge gpio and manually trigger the IRQ
		 * after resume if the input level changes
		 * to avoid irq lost during PER RET/OFF mode
		 * Applies for omap2 non-wakeup gpio and all omap3 gpios
		 */
		if (trigger & IRQ_TYPE_EDGE_BOTH)
338 339 340 341
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
342

343
exit:
344
	bank->level_mask =
345 346
		readl_relaxed(bank->base + bank->regs->leveldetect0) |
		readl_relaxed(bank->base + bank->regs->leveldetect1);
347 348
}

349
#ifdef CONFIG_ARCH_OMAP1
350 351 352 353
/*
 * This only applies to chips that can't do both rising and falling edge
 * detection at once.  For all other chips, this function is a noop.
 */
354
static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
355 356 357 358
{
	void __iomem *reg = bank->base;
	u32 l = 0;

359
	if (!bank->regs->irqctrl)
360
		return;
361 362

	reg += bank->regs->irqctrl;
363

364
	l = readl_relaxed(reg);
365
	if ((l >> gpio) & 1)
366
		l &= ~(BIT(gpio));
367
	else
368
		l |= BIT(gpio);
369

370
	writel_relaxed(l, reg);
371
}
372
#else
373
static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
374
#endif
375

376 377
static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
				    unsigned trigger)
378 379
{
	void __iomem *reg = bank->base;
380
	void __iomem *base = bank->base;
381
	u32 l = 0;
382

383
	if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
384
		omap_set_gpio_trigger(bank, gpio, trigger);
385 386 387
	} else if (bank->regs->irqctrl) {
		reg += bank->regs->irqctrl;

388
		l = readl_relaxed(reg);
389
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
390
			bank->toggle_mask |= BIT(gpio);
391
		if (trigger & IRQ_TYPE_EDGE_RISING)
392
			l |= BIT(gpio);
393
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
394
			l &= ~(BIT(gpio));
395
		else
396 397
			return -EINVAL;

398
		writel_relaxed(l, reg);
399
	} else if (bank->regs->edgectrl1) {
400
		if (gpio & 0x08)
401
			reg += bank->regs->edgectrl2;
402
		else
403 404
			reg += bank->regs->edgectrl1;

405
		gpio &= 0x07;
406
		l = readl_relaxed(reg);
407
		l &= ~(3 << (gpio << 1));
408
		if (trigger & IRQ_TYPE_EDGE_RISING)
409
			l |= 2 << (gpio << 1);
410
		if (trigger & IRQ_TYPE_EDGE_FALLING)
411
			l |= BIT(gpio << 1);
412 413

		/* Enable wake-up during idle for dynamic tick */
414
		omap_gpio_rmw(base, bank->regs->wkup_en, BIT(gpio), trigger);
415
		bank->context.wake_en =
416 417
			readl_relaxed(bank->base + bank->regs->wkup_en);
		writel_relaxed(l, reg);
418
	}
419
	return 0;
420 421
}

422
static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
423 424 425 426 427
{
	if (bank->regs->pinctrl) {
		void __iomem *reg = bank->base + bank->regs->pinctrl;

		/* Claim the pin for MPU */
428
		writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
429 430 431 432 433 434
	}

	if (bank->regs->ctrl && !BANK_USED(bank)) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

435
		ctrl = readl_relaxed(reg);
436 437
		/* Module is enabled, clocks are not gated */
		ctrl &= ~GPIO_MOD_CTRL_BIT;
438
		writel_relaxed(ctrl, reg);
439 440 441 442
		bank->context.ctrl = ctrl;
	}
}

443
static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
444 445 446 447 448 449 450
{
	void __iomem *base = bank->base;

	if (bank->regs->wkup_en &&
	    !LINE_USED(bank->mod_usage, offset) &&
	    !LINE_USED(bank->irq_usage, offset)) {
		/* Disable wake-up during idle for dynamic tick */
451
		omap_gpio_rmw(base, bank->regs->wkup_en, BIT(offset), 0);
452
		bank->context.wake_en =
453
			readl_relaxed(bank->base + bank->regs->wkup_en);
454 455 456 457 458 459
	}

	if (bank->regs->ctrl && !BANK_USED(bank)) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

460
		ctrl = readl_relaxed(reg);
461 462
		/* Module is disabled, clocks are gated */
		ctrl |= GPIO_MOD_CTRL_BIT;
463
		writel_relaxed(ctrl, reg);
464 465 466 467
		bank->context.ctrl = ctrl;
	}
}

468
static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset)
469 470 471
{
	void __iomem *reg = bank->base + bank->regs->direction;

472
	return readl_relaxed(reg) & BIT(offset);
473 474
}

475
static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned offset)
476 477 478 479 480
{
	if (!LINE_USED(bank->mod_usage, offset)) {
		omap_enable_gpio_module(bank, offset);
		omap_set_gpio_direction(bank, offset, 1);
	}
481
	bank->irq_usage |= BIT(offset);
482 483
}

484
static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
485
{
486
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
487
	int retval;
D
David Brownell 已提交
488
	unsigned long flags;
489
	unsigned offset = d->hwirq;
490

491
	if (type & ~IRQ_TYPE_SENSE_MASK)
492
		return -EINVAL;
493

494 495
	if (!bank->regs->leveldetect0 &&
		(type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
496 497
		return -EINVAL;

498 499 500
	if (!BANK_USED(bank))
		pm_runtime_get_sync(bank->dev);

D
David Brownell 已提交
501
	spin_lock_irqsave(&bank->lock, flags);
502
	retval = omap_set_gpio_triggering(bank, offset, type);
503 504
	if (retval)
		goto error;
505
	omap_gpio_init_irq(bank, offset);
506
	if (!omap_gpio_is_input(bank, offset)) {
507
		spin_unlock_irqrestore(&bank->lock, flags);
508 509
		retval = -EINVAL;
		goto error;
510
	}
D
David Brownell 已提交
511
	spin_unlock_irqrestore(&bank->lock, flags);
512 513

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
T
Thomas Gleixner 已提交
514
		__irq_set_handler_locked(d->irq, handle_level_irq);
515
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
T
Thomas Gleixner 已提交
516
		__irq_set_handler_locked(d->irq, handle_edge_irq);
517

518 519 520 521 522
	return 0;

error:
	if (!BANK_USED(bank))
		pm_runtime_put(bank->dev);
523
	return retval;
524 525
}

526
static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
527
{
528
	void __iomem *reg = bank->base;
529

530
	reg += bank->regs->irqstatus;
531
	writel_relaxed(gpio_mask, reg);
532 533

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
534 535
	if (bank->regs->irqstatus2) {
		reg = bank->base + bank->regs->irqstatus2;
536
		writel_relaxed(gpio_mask, reg);
537
	}
538 539

	/* Flush posted write for the irq status to avoid spurious interrupts */
540
	readl_relaxed(reg);
541 542
}

543 544
static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank,
					     unsigned offset)
545
{
546
	omap_clear_gpio_irqbank(bank, BIT(offset));
547 548
}

549
static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
550 551
{
	void __iomem *reg = bank->base;
552
	u32 l;
553
	u32 mask = (BIT(bank->width)) - 1;
554

555
	reg += bank->regs->irqenable;
556
	l = readl_relaxed(reg);
557
	if (bank->regs->irqenable_inv)
558 559 560
		l = ~l;
	l &= mask;
	return l;
561 562
}

563
static void omap_enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
564
{
565
	void __iomem *reg = bank->base;
566 567
	u32 l;

568 569 570
	if (bank->regs->set_irqenable) {
		reg += bank->regs->set_irqenable;
		l = gpio_mask;
571
		bank->context.irqenable1 |= gpio_mask;
572 573
	} else {
		reg += bank->regs->irqenable;
574
		l = readl_relaxed(reg);
575 576
		if (bank->regs->irqenable_inv)
			l &= ~gpio_mask;
577 578
		else
			l |= gpio_mask;
579
		bank->context.irqenable1 = l;
580 581
	}

582
	writel_relaxed(l, reg);
583 584
}

585
static void omap_disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
586 587 588 589 590 591
{
	void __iomem *reg = bank->base;
	u32 l;

	if (bank->regs->clr_irqenable) {
		reg += bank->regs->clr_irqenable;
592
		l = gpio_mask;
593
		bank->context.irqenable1 &= ~gpio_mask;
594 595
	} else {
		reg += bank->regs->irqenable;
596
		l = readl_relaxed(reg);
597
		if (bank->regs->irqenable_inv)
598
			l |= gpio_mask;
599
		else
600
			l &= ~gpio_mask;
601
		bank->context.irqenable1 = l;
602
	}
603

604
	writel_relaxed(l, reg);
605 606
}

607 608
static inline void omap_set_gpio_irqenable(struct gpio_bank *bank,
					   unsigned offset, int enable)
609
{
610
	if (enable)
611
		omap_enable_gpio_irqbank(bank, BIT(offset));
612
	else
613
		omap_disable_gpio_irqbank(bank, BIT(offset));
614 615
}

616 617 618 619 620 621 622 623
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
624 625
static int omap_set_gpio_wakeup(struct gpio_bank *bank, unsigned offset,
				int enable)
626
{
627
	u32 gpio_bit = BIT(offset);
628
	unsigned long flags;
D
David Brownell 已提交
629

630
	if (bank->non_wakeup_gpios & gpio_bit) {
631
		dev_err(bank->dev,
632 633
			"Unable to modify wakeup on non-wakeup GPIO%d\n",
			offset);
634 635
		return -EINVAL;
	}
636 637 638

	spin_lock_irqsave(&bank->lock, flags);
	if (enable)
639
		bank->context.wake_en |= gpio_bit;
640
	else
641
		bank->context.wake_en &= ~gpio_bit;
642

643
	writel_relaxed(bank->context.wake_en, bank->base + bank->regs->wkup_en);
644 645 646
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
647 648 649
}

/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
650
static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
651
{
652
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
653
	unsigned offset = d->hwirq;
654

655
	return omap_set_gpio_wakeup(bank, offset, enable);
656 657
}

658
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
659
{
660
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
661
	unsigned long flags;
D
David Brownell 已提交
662

663 664 665 666
	/*
	 * If this is the first gpio_request for the bank,
	 * enable the bank module.
	 */
667
	if (!BANK_USED(bank))
668
		pm_runtime_get_sync(bank->dev);
669

670
	spin_lock_irqsave(&bank->lock, flags);
671
	omap_enable_gpio_module(bank, offset);
672
	bank->mod_usage |= BIT(offset);
D
David Brownell 已提交
673
	spin_unlock_irqrestore(&bank->lock, flags);
674 675 676 677

	return 0;
}

678
static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
679
{
680
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
681
	unsigned long flags;
682

D
David Brownell 已提交
683
	spin_lock_irqsave(&bank->lock, flags);
684
	bank->mod_usage &= ~(BIT(offset));
685 686 687 688
	if (!LINE_USED(bank->irq_usage, offset)) {
		omap_set_gpio_direction(bank, offset, 1);
		omap_clear_gpio_debounce(bank, offset);
	}
689
	omap_disable_gpio_module(bank, offset);
D
David Brownell 已提交
690
	spin_unlock_irqrestore(&bank->lock, flags);
691 692 693 694 695

	/*
	 * If this is the last gpio to be freed in the bank,
	 * disable the bank module.
	 */
696
	if (!BANK_USED(bank))
697
		pm_runtime_put(bank->dev);
698 699 700 701 702 703 704 705 706 707 708
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
709
static void omap_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
710
{
711
	void __iomem *isr_reg = NULL;
712
	u32 isr;
713
	unsigned int bit;
714
	struct gpio_bank *bank;
715
	int unmasked = 0;
716 717
	struct irq_chip *irqchip = irq_desc_get_chip(desc);
	struct gpio_chip *chip = irq_get_handler_data(irq);
718

719
	chained_irq_enter(irqchip, desc);
720

721
	bank = container_of(chip, struct gpio_bank, chip);
722
	isr_reg = bank->base + bank->regs->irqstatus;
723
	pm_runtime_get_sync(bank->dev);
724 725 726 727

	if (WARN_ON(!isr_reg))
		goto exit;

728
	while (1) {
729
		u32 isr_saved, level_mask = 0;
730
		u32 enabled;
731

732
		enabled = omap_get_gpio_irqbank_mask(bank);
733
		isr_saved = isr = readl_relaxed(isr_reg) & enabled;
734

735
		if (bank->level_mask)
736
			level_mask = bank->level_mask & enabled;
737 738 739 740

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
741 742 743
		omap_disable_gpio_irqbank(bank, isr_saved & ~level_mask);
		omap_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
		omap_enable_gpio_irqbank(bank, isr_saved & ~level_mask);
744 745 746

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
747 748
		if (!level_mask && !unmasked) {
			unmasked = 1;
749
			chained_irq_exit(irqchip, desc);
750
		}
751 752 753 754

		if (!isr)
			break;

755 756
		while (isr) {
			bit = __ffs(isr);
757
			isr &= ~(BIT(bit));
758

759 760 761 762 763 764 765
			/*
			 * Some chips can't respond to both rising and falling
			 * at the same time.  If this irq was requested with
			 * both flags, we need to flip the ICR data for the IRQ
			 * to respond to the IRQ for the opposite direction.
			 * This will be indicated in the bank toggle_mask.
			 */
766
			if (bank->toggle_mask & (BIT(bit)))
767
				omap_toggle_gpio_edge_triggering(bank, bit);
768

769 770
			generic_handle_irq(irq_find_mapping(bank->chip.irqdomain,
							    bit));
771
		}
772
	}
773 774 775 776
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
777
exit:
778
	if (!unmasked)
779
		chained_irq_exit(irqchip, desc);
780
	pm_runtime_put(bank->dev);
781 782
}

783 784 785 786
static unsigned int omap_gpio_irq_startup(struct irq_data *d)
{
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
	unsigned long flags;
787
	unsigned offset = d->hwirq;
788 789 790 791 792

	if (!BANK_USED(bank))
		pm_runtime_get_sync(bank->dev);

	spin_lock_irqsave(&bank->lock, flags);
793 794 795 796 797 798 799 800

	if (!LINE_USED(bank->mod_usage, offset))
		omap_set_gpio_direction(bank, offset, 1);
	else if (!omap_gpio_is_input(bank, offset))
		goto err;
	omap_enable_gpio_module(bank, offset);
	bank->irq_usage |= BIT(offset);

801 802 803 804
	spin_unlock_irqrestore(&bank->lock, flags);
	omap_gpio_unmask_irq(d);

	return 0;
805 806 807 808 809
err:
	spin_unlock_irqrestore(&bank->lock, flags);
	if (!BANK_USED(bank))
		pm_runtime_put(bank->dev);
	return -EINVAL;
810 811
}

812
static void omap_gpio_irq_shutdown(struct irq_data *d)
813
{
814
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
815
	unsigned long flags;
816
	unsigned offset = d->hwirq;
817

818
	spin_lock_irqsave(&bank->lock, flags);
819
	bank->irq_usage &= ~(BIT(offset));
820 821 822 823 824
	omap_set_gpio_irqenable(bank, offset, 0);
	omap_clear_gpio_irqstatus(bank, offset);
	omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
	if (!LINE_USED(bank->mod_usage, offset))
		omap_clear_gpio_debounce(bank, offset);
825
	omap_disable_gpio_module(bank, offset);
826
	spin_unlock_irqrestore(&bank->lock, flags);
827 828 829 830 831 832 833

	/*
	 * If this is the last IRQ to be freed in the bank,
	 * disable the bank module.
	 */
	if (!BANK_USED(bank))
		pm_runtime_put(bank->dev);
834 835
}

836
static void omap_gpio_ack_irq(struct irq_data *d)
837
{
838
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
839
	unsigned offset = d->hwirq;
840

841
	omap_clear_gpio_irqstatus(bank, offset);
842 843
}

844
static void omap_gpio_mask_irq(struct irq_data *d)
845
{
846
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
847
	unsigned offset = d->hwirq;
848
	unsigned long flags;
849

850
	spin_lock_irqsave(&bank->lock, flags);
851 852
	omap_set_gpio_irqenable(bank, offset, 0);
	omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
853
	spin_unlock_irqrestore(&bank->lock, flags);
854 855
}

856
static void omap_gpio_unmask_irq(struct irq_data *d)
857
{
858
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
859
	unsigned offset = d->hwirq;
860
	u32 trigger = irqd_get_trigger_type(d);
861
	unsigned long flags;
862

863
	spin_lock_irqsave(&bank->lock, flags);
864
	if (trigger)
865
		omap_set_gpio_triggering(bank, offset, trigger);
866 867 868

	/* For level-triggered GPIOs, the clearing must be done after
	 * the HW source is cleared, thus after the handler has run */
869 870 871
	if (bank->level_mask & BIT(offset)) {
		omap_set_gpio_irqenable(bank, offset, 0);
		omap_clear_gpio_irqstatus(bank, offset);
872
	}
873

874
	omap_set_gpio_irqenable(bank, offset, 1);
875
	spin_unlock_irqrestore(&bank->lock, flags);
876 877
}

878 879
/*---------------------------------------------------------------------*/

880
static int omap_mpuio_suspend_noirq(struct device *dev)
D
David Brownell 已提交
881
{
882
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
883
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
884 885
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
886
	unsigned long		flags;
D
David Brownell 已提交
887

D
David Brownell 已提交
888
	spin_lock_irqsave(&bank->lock, flags);
889
	writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
D
David Brownell 已提交
890
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
891 892 893 894

	return 0;
}

895
static int omap_mpuio_resume_noirq(struct device *dev)
D
David Brownell 已提交
896
{
897
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
898
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
899 900
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
901
	unsigned long		flags;
D
David Brownell 已提交
902

D
David Brownell 已提交
903
	spin_lock_irqsave(&bank->lock, flags);
904
	writel_relaxed(bank->context.wake_en, mask_reg);
D
David Brownell 已提交
905
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
906 907 908 909

	return 0;
}

910
static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
911 912 913 914
	.suspend_noirq = omap_mpuio_suspend_noirq,
	.resume_noirq = omap_mpuio_resume_noirq,
};

915
/* use platform_driver for this. */
D
David Brownell 已提交
916 917 918
static struct platform_driver omap_mpuio_driver = {
	.driver		= {
		.name	= "mpuio",
919
		.pm	= &omap_mpuio_dev_pm_ops,
D
David Brownell 已提交
920 921 922 923 924 925 926 927 928 929 930 931
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

932
static inline void omap_mpuio_init(struct gpio_bank *bank)
D
David Brownell 已提交
933
{
934
	platform_set_drvdata(&omap_mpuio_device, bank);
935

D
David Brownell 已提交
936 937 938 939
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

940
/*---------------------------------------------------------------------*/
941

942
static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
943 944 945 946 947 948 949 950 951 952 953 954 955 956
{
	struct gpio_bank *bank;
	unsigned long flags;
	void __iomem *reg;
	int dir;

	bank = container_of(chip, struct gpio_bank, chip);
	reg = bank->base + bank->regs->direction;
	spin_lock_irqsave(&bank->lock, flags);
	dir = !!(readl_relaxed(reg) & BIT(offset));
	spin_unlock_irqrestore(&bank->lock, flags);
	return dir;
}

957
static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
D
David Brownell 已提交
958 959 960 961 962 963
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
964
	omap_set_gpio_direction(bank, offset, 1);
D
David Brownell 已提交
965 966 967 968
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

969
static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
D
David Brownell 已提交
970
{
971 972
	struct gpio_bank *bank;

C
Charulatha V 已提交
973
	bank = container_of(chip, struct gpio_bank, chip);
974

975
	if (omap_gpio_is_input(bank, offset))
976
		return omap_get_gpio_datain(bank, offset);
977
	else
978
		return omap_get_gpio_dataout(bank, offset);
D
David Brownell 已提交
979 980
}

981
static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
D
David Brownell 已提交
982 983 984 985 986 987
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
988
	bank->set_dataout(bank, offset, value);
989
	omap_set_gpio_direction(bank, offset, 0);
D
David Brownell 已提交
990
	spin_unlock_irqrestore(&bank->lock, flags);
991
	return 0;
D
David Brownell 已提交
992 993
}

994 995
static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
			      unsigned debounce)
996 997 998 999 1000
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
1001

1002
	spin_lock_irqsave(&bank->lock, flags);
1003
	omap2_set_gpio_debounce(bank, offset, debounce);
1004 1005 1006 1007 1008
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}

1009
static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
D
David Brownell 已提交
1010 1011 1012 1013 1014 1015
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
1016
	bank->set_dataout(bank, offset, value);
D
David Brownell 已提交
1017 1018 1019 1020 1021
	spin_unlock_irqrestore(&bank->lock, flags);
}

/*---------------------------------------------------------------------*/

1022
static void __init omap_gpio_show_rev(struct gpio_bank *bank)
T
Tony Lindgren 已提交
1023
{
1024
	static bool called;
T
Tony Lindgren 已提交
1025 1026
	u32 rev;

1027
	if (called || bank->regs->revision == USHRT_MAX)
T
Tony Lindgren 已提交
1028 1029
		return;

1030
	rev = readw_relaxed(bank->base + bank->regs->revision);
1031
	pr_info("OMAP GPIO hardware version %d.%d\n",
T
Tony Lindgren 已提交
1032
		(rev >> 4) & 0x0f, rev & 0x0f);
1033 1034

	called = true;
T
Tony Lindgren 已提交
1035 1036
}

1037
static void omap_gpio_mod_init(struct gpio_bank *bank)
1038
{
1039 1040
	void __iomem *base = bank->base;
	u32 l = 0xffffffff;
1041

1042 1043 1044
	if (bank->width == 16)
		l = 0xffff;

1045
	if (bank->is_mpuio) {
1046
		writel_relaxed(l, bank->base + bank->regs->irqenable);
1047
		return;
1048
	}
1049

1050 1051 1052 1053
	omap_gpio_rmw(base, bank->regs->irqenable, l,
		      bank->regs->irqenable_inv);
	omap_gpio_rmw(base, bank->regs->irqstatus, l,
		      !bank->regs->irqenable_inv);
1054
	if (bank->regs->debounce_en)
1055
		writel_relaxed(0, base + bank->regs->debounce_en);
1056

1057
	/* Save OE default value (0xffffffff) in the context */
1058
	bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
1059 1060
	 /* Initialize interface clk ungated, module enabled */
	if (bank->regs->ctrl)
1061
		writel_relaxed(0, base + bank->regs->ctrl);
1062 1063 1064 1065

	bank->dbck = clk_get(bank->dev, "dbclk");
	if (IS_ERR(bank->dbck))
		dev_err(bank->dev, "Could not get gpio dbck\n");
1066 1067
}

N
Nishanth Menon 已提交
1068
static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc)
1069 1070
{
	static int gpio;
1071
	int irq_base = 0;
1072
	int ret;
1073 1074 1075 1076 1077 1078 1079

	/*
	 * REVISIT eventually switch from OMAP-specific gpio structs
	 * over to the generic ones
	 */
	bank->chip.request = omap_gpio_request;
	bank->chip.free = omap_gpio_free;
1080 1081 1082 1083 1084 1085
	bank->chip.get_direction = omap_gpio_get_direction;
	bank->chip.direction_input = omap_gpio_input;
	bank->chip.get = omap_gpio_get;
	bank->chip.direction_output = omap_gpio_output;
	bank->chip.set_debounce = omap_gpio_debounce;
	bank->chip.set = omap_gpio_set;
1086
	if (bank->is_mpuio) {
1087
		bank->chip.label = "mpuio";
1088 1089
		if (bank->regs->wkup_en)
			bank->chip.dev = &omap_mpuio_device.dev;
1090 1091 1092 1093
		bank->chip.base = OMAP_MPUIO(0);
	} else {
		bank->chip.label = "gpio";
		bank->chip.base = gpio;
1094
		gpio += bank->width;
1095
	}
1096
	bank->chip.ngpio = bank->width;
1097

1098 1099
	ret = gpiochip_add(&bank->chip);
	if (ret) {
1100
		dev_err(bank->dev, "Could not register gpio chip %d\n", ret);
1101 1102
		return ret;
	}
1103

1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115
#ifdef CONFIG_ARCH_OMAP1
	/*
	 * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
	 * irq_alloc_descs() since a base IRQ offset will no longer be needed.
	 */
	irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
	if (irq_base < 0) {
		dev_err(bank->dev, "Couldn't allocate IRQ numbers\n");
		return -ENODEV;
	}
#endif

1116 1117 1118 1119 1120 1121 1122 1123 1124
	/* MPUIO is a bit different, reading IRQ status clears it */
	if (bank->is_mpuio) {
		irqc->irq_ack = dummy_irq_chip.irq_ack;
		irqc->irq_mask = irq_gc_mask_set_bit;
		irqc->irq_unmask = irq_gc_mask_clr_bit;
		if (!bank->regs->wkup_en)
			irqc->irq_set_wake = NULL;
	}

N
Nishanth Menon 已提交
1125
	ret = gpiochip_irqchip_add(&bank->chip, irqc,
1126
				   irq_base, omap_gpio_irq_handler,
1127 1128 1129 1130
				   IRQ_TYPE_NONE);

	if (ret) {
		dev_err(bank->dev, "Couldn't add irqchip to gpiochip %d\n", ret);
1131
		gpiochip_remove(&bank->chip);
1132 1133 1134
		return -ENODEV;
	}

N
Nishanth Menon 已提交
1135
	gpiochip_set_chained_irqchip(&bank->chip, irqc,
1136
				     bank->irq, omap_gpio_irq_handler);
1137 1138

	return 0;
1139 1140
}

1141 1142
static const struct of_device_id omap_gpio_match[];

B
Bill Pemberton 已提交
1143
static int omap_gpio_probe(struct platform_device *pdev)
1144
{
1145
	struct device *dev = &pdev->dev;
1146 1147
	struct device_node *node = dev->of_node;
	const struct of_device_id *match;
1148
	const struct omap_gpio_platform_data *pdata;
1149
	struct resource *res;
1150
	struct gpio_bank *bank;
N
Nishanth Menon 已提交
1151
	struct irq_chip *irqc;
1152
	int ret;
1153

1154 1155
	match = of_match_device(of_match_ptr(omap_gpio_match), dev);

J
Jingoo Han 已提交
1156
	pdata = match ? match->data : dev_get_platdata(dev);
1157
	if (!pdata)
1158
		return -EINVAL;
1159

1160
	bank = devm_kzalloc(dev, sizeof(struct gpio_bank), GFP_KERNEL);
1161
	if (!bank) {
1162
		dev_err(dev, "Memory alloc failed\n");
1163
		return -ENOMEM;
1164
	}
1165

N
Nishanth Menon 已提交
1166 1167 1168 1169
	irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL);
	if (!irqc)
		return -ENOMEM;

1170
	irqc->irq_startup = omap_gpio_irq_startup,
N
Nishanth Menon 已提交
1171 1172 1173 1174 1175 1176 1177 1178
	irqc->irq_shutdown = omap_gpio_irq_shutdown,
	irqc->irq_ack = omap_gpio_ack_irq,
	irqc->irq_mask = omap_gpio_mask_irq,
	irqc->irq_unmask = omap_gpio_unmask_irq,
	irqc->irq_set_type = omap_gpio_irq_type,
	irqc->irq_set_wake = omap_gpio_wake_enable,
	irqc->name = dev_name(&pdev->dev);

1179 1180
	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (unlikely(!res)) {
1181
		dev_err(dev, "Invalid IRQ resource\n");
1182
		return -ENODEV;
1183
	}
1184

1185
	bank->irq = res->start;
1186
	bank->dev = dev;
1187
	bank->chip.dev = dev;
1188
	bank->dbck_flag = pdata->dbck_flag;
1189
	bank->stride = pdata->bank_stride;
1190
	bank->width = pdata->bank_width;
1191
	bank->is_mpuio = pdata->is_mpuio;
1192
	bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
1193
	bank->regs = pdata->regs;
1194 1195 1196
#ifdef CONFIG_OF_GPIO
	bank->chip.of_node = of_node_get(node);
#endif
1197 1198 1199 1200 1201
	if (node) {
		if (!of_property_read_bool(node, "ti,gpio-always-on"))
			bank->loses_context = true;
	} else {
		bank->loses_context = pdata->loses_context;
1202 1203 1204 1205

		if (bank->loses_context)
			bank->get_context_loss_count =
				pdata->get_context_loss_count;
1206 1207
	}

1208
	if (bank->regs->set_dataout && bank->regs->clr_dataout)
1209
		bank->set_dataout = omap_set_gpio_dataout_reg;
1210
	else
1211
		bank->set_dataout = omap_set_gpio_dataout_mask;
T
Tony Lindgren 已提交
1212

1213
	spin_lock_init(&bank->lock);
T
Tony Lindgren 已提交
1214

1215 1216
	/* Static mapping, never released */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1217 1218
	bank->base = devm_ioremap_resource(dev, res);
	if (IS_ERR(bank->base)) {
1219
		irq_domain_remove(bank->chip.irqdomain);
1220
		return PTR_ERR(bank->base);
1221 1222
	}

1223 1224
	platform_set_drvdata(pdev, bank);

1225
	pm_runtime_enable(bank->dev);
1226
	pm_runtime_irq_safe(bank->dev);
1227 1228
	pm_runtime_get_sync(bank->dev);

1229
	if (bank->is_mpuio)
1230
		omap_mpuio_init(bank);
1231

1232
	omap_gpio_mod_init(bank);
1233

N
Nishanth Menon 已提交
1234
	ret = omap_gpio_chip_init(bank, irqc);
1235 1236 1237
	if (ret)
		return ret;

1238
	omap_gpio_show_rev(bank);
T
Tony Lindgren 已提交
1239

1240 1241
	pm_runtime_put(bank->dev);

1242
	list_add_tail(&bank->node, &omap_gpio_list);
1243

1244
	return 0;
1245 1246
}

1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
static int omap_gpio_remove(struct platform_device *pdev)
{
	struct gpio_bank *bank = platform_get_drvdata(pdev);

	list_del(&bank->node);
	gpiochip_remove(&bank->chip);
	pm_runtime_disable(bank->dev);

	return 0;
}

1258 1259
#ifdef CONFIG_ARCH_OMAP2PLUS

1260
#if defined(CONFIG_PM)
1261
static void omap_gpio_restore_context(struct gpio_bank *bank);
1262

1263
static int omap_gpio_runtime_suspend(struct device *dev)
1264
{
1265 1266 1267 1268
	struct platform_device *pdev = to_platform_device(dev);
	struct gpio_bank *bank = platform_get_drvdata(pdev);
	u32 l1 = 0, l2 = 0;
	unsigned long flags;
1269
	u32 wake_low, wake_hi;
1270

1271
	spin_lock_irqsave(&bank->lock, flags);
1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285

	/*
	 * Only edges can generate a wakeup event to the PRCM.
	 *
	 * Therefore, ensure any wake-up capable GPIOs have
	 * edge-detection enabled before going idle to ensure a wakeup
	 * to the PRCM is generated on a GPIO transition. (c.f. 34xx
	 * NDA TRM 25.5.3.1)
	 *
	 * The normal values will be restored upon ->runtime_resume()
	 * by writing back the values saved in bank->context.
	 */
	wake_low = bank->context.leveldetect0 & bank->context.wake_en;
	if (wake_low)
1286
		writel_relaxed(wake_low | bank->context.fallingdetect,
1287 1288 1289
			     bank->base + bank->regs->fallingdetect);
	wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
	if (wake_hi)
1290
		writel_relaxed(wake_hi | bank->context.risingdetect,
1291 1292
			     bank->base + bank->regs->risingdetect);

1293 1294 1295
	if (!bank->enabled_non_wakeup_gpios)
		goto update_gpio_context_count;

1296 1297
	if (bank->power_mode != OFF_MODE) {
		bank->power_mode = 0;
1298
		goto update_gpio_context_count;
1299 1300 1301 1302 1303 1304
	}
	/*
	 * If going to OFF, remove triggering for all
	 * non-wakeup GPIOs.  Otherwise spurious IRQs will be
	 * generated.  See OMAP2420 Errata item 1.101.
	 */
1305
	bank->saved_datain = readl_relaxed(bank->base +
1306
						bank->regs->datain);
1307 1308
	l1 = bank->context.fallingdetect;
	l2 = bank->context.risingdetect;
1309

1310 1311
	l1 &= ~bank->enabled_non_wakeup_gpios;
	l2 &= ~bank->enabled_non_wakeup_gpios;
1312

1313 1314
	writel_relaxed(l1, bank->base + bank->regs->fallingdetect);
	writel_relaxed(l2, bank->base + bank->regs->risingdetect);
1315

1316
	bank->workaround_enabled = true;
1317

1318
update_gpio_context_count:
1319 1320
	if (bank->get_context_loss_count)
		bank->context_loss_count =
1321 1322
				bank->get_context_loss_count(bank->dev);

1323
	omap_gpio_dbck_disable(bank);
1324
	spin_unlock_irqrestore(&bank->lock, flags);
1325

1326
	return 0;
1327 1328
}

1329 1330
static void omap_gpio_init_context(struct gpio_bank *p);

1331
static int omap_gpio_runtime_resume(struct device *dev)
1332
{
1333 1334 1335 1336
	struct platform_device *pdev = to_platform_device(dev);
	struct gpio_bank *bank = platform_get_drvdata(pdev);
	u32 l = 0, gen, gen0, gen1;
	unsigned long flags;
1337
	int c;
1338

1339
	spin_lock_irqsave(&bank->lock, flags);
1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353

	/*
	 * On the first resume during the probe, the context has not
	 * been initialised and so initialise it now. Also initialise
	 * the context loss count.
	 */
	if (bank->loses_context && !bank->context_valid) {
		omap_gpio_init_context(bank);

		if (bank->get_context_loss_count)
			bank->context_loss_count =
				bank->get_context_loss_count(bank->dev);
	}

1354
	omap_gpio_dbck_enable(bank);
1355 1356 1357 1358 1359 1360 1361

	/*
	 * In ->runtime_suspend(), level-triggered, wakeup-enabled
	 * GPIOs were set to edge trigger also in order to be able to
	 * generate a PRCM wakeup.  Here we restore the
	 * pre-runtime_suspend() values for edge triggering.
	 */
1362
	writel_relaxed(bank->context.fallingdetect,
1363
		     bank->base + bank->regs->fallingdetect);
1364
	writel_relaxed(bank->context.risingdetect,
1365 1366
		     bank->base + bank->regs->risingdetect);

1367 1368
	if (bank->loses_context) {
		if (!bank->get_context_loss_count) {
1369 1370
			omap_gpio_restore_context(bank);
		} else {
1371 1372 1373 1374 1375 1376 1377
			c = bank->get_context_loss_count(bank->dev);
			if (c != bank->context_loss_count) {
				omap_gpio_restore_context(bank);
			} else {
				spin_unlock_irqrestore(&bank->lock, flags);
				return 0;
			}
1378
		}
1379
	}
1380

1381 1382 1383 1384 1385
	if (!bank->workaround_enabled) {
		spin_unlock_irqrestore(&bank->lock, flags);
		return 0;
	}

1386
	l = readl_relaxed(bank->base + bank->regs->datain);
1387

1388 1389 1390 1391 1392 1393 1394 1395
	/*
	 * Check if any of the non-wakeup interrupt GPIOs have changed
	 * state.  If so, generate an IRQ by software.  This is
	 * horribly racy, but it's the best we can do to work around
	 * this silicon bug.
	 */
	l ^= bank->saved_datain;
	l &= bank->enabled_non_wakeup_gpios;
1396

1397 1398 1399 1400
	/*
	 * No need to generate IRQs for the rising edge for gpio IRQs
	 * configured with falling edge only; and vice versa.
	 */
1401
	gen0 = l & bank->context.fallingdetect;
1402
	gen0 &= bank->saved_datain;
1403

1404
	gen1 = l & bank->context.risingdetect;
1405
	gen1 &= ~(bank->saved_datain);
1406

1407
	/* FIXME: Consider GPIO IRQs with level detections properly! */
1408 1409
	gen = l & (~(bank->context.fallingdetect) &
					 ~(bank->context.risingdetect));
1410 1411
	/* Consider all GPIO IRQs needed to be updated */
	gen |= gen0 | gen1;
1412

1413 1414
	if (gen) {
		u32 old0, old1;
1415

1416 1417
		old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
		old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
1418

1419
		if (!bank->regs->irqstatus_raw0) {
1420
			writel_relaxed(old0 | gen, bank->base +
1421
						bank->regs->leveldetect0);
1422
			writel_relaxed(old1 | gen, bank->base +
1423
						bank->regs->leveldetect1);
1424
		}
1425

1426
		if (bank->regs->irqstatus_raw0) {
1427
			writel_relaxed(old0 | l, bank->base +
1428
						bank->regs->leveldetect0);
1429
			writel_relaxed(old1 | l, bank->base +
1430
						bank->regs->leveldetect1);
1431
		}
1432 1433
		writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
		writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
1434 1435 1436 1437 1438 1439 1440
	}

	bank->workaround_enabled = false;
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}
1441
#endif /* CONFIG_PM */
1442

1443
#if IS_BUILTIN(CONFIG_GPIO_OMAP)
1444 1445 1446 1447 1448
void omap2_gpio_prepare_for_idle(int pwr_mode)
{
	struct gpio_bank *bank;

	list_for_each_entry(bank, &omap_gpio_list, node) {
1449
		if (!BANK_USED(bank) || !bank->loses_context)
1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462
			continue;

		bank->power_mode = pwr_mode;

		pm_runtime_put_sync_suspend(bank->dev);
	}
}

void omap2_gpio_resume_after_idle(void)
{
	struct gpio_bank *bank;

	list_for_each_entry(bank, &omap_gpio_list, node) {
1463
		if (!BANK_USED(bank) || !bank->loses_context)
1464 1465 1466
			continue;

		pm_runtime_get_sync(bank->dev);
1467 1468
	}
}
1469
#endif
1470

1471
#if defined(CONFIG_PM)
1472 1473 1474 1475 1476
static void omap_gpio_init_context(struct gpio_bank *p)
{
	struct omap_gpio_reg_offs *regs = p->regs;
	void __iomem *base = p->base;

1477 1478 1479 1480 1481 1482 1483 1484 1485
	p->context.ctrl		= readl_relaxed(base + regs->ctrl);
	p->context.oe		= readl_relaxed(base + regs->direction);
	p->context.wake_en	= readl_relaxed(base + regs->wkup_en);
	p->context.leveldetect0	= readl_relaxed(base + regs->leveldetect0);
	p->context.leveldetect1	= readl_relaxed(base + regs->leveldetect1);
	p->context.risingdetect	= readl_relaxed(base + regs->risingdetect);
	p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
	p->context.irqenable1	= readl_relaxed(base + regs->irqenable);
	p->context.irqenable2	= readl_relaxed(base + regs->irqenable2);
1486 1487

	if (regs->set_dataout && p->regs->clr_dataout)
1488
		p->context.dataout = readl_relaxed(base + regs->set_dataout);
1489
	else
1490
		p->context.dataout = readl_relaxed(base + regs->dataout);
1491 1492 1493 1494

	p->context_valid = true;
}

1495
static void omap_gpio_restore_context(struct gpio_bank *bank)
1496
{
1497
	writel_relaxed(bank->context.wake_en,
1498
				bank->base + bank->regs->wkup_en);
1499 1500
	writel_relaxed(bank->context.ctrl, bank->base + bank->regs->ctrl);
	writel_relaxed(bank->context.leveldetect0,
1501
				bank->base + bank->regs->leveldetect0);
1502
	writel_relaxed(bank->context.leveldetect1,
1503
				bank->base + bank->regs->leveldetect1);
1504
	writel_relaxed(bank->context.risingdetect,
1505
				bank->base + bank->regs->risingdetect);
1506
	writel_relaxed(bank->context.fallingdetect,
1507
				bank->base + bank->regs->fallingdetect);
1508
	if (bank->regs->set_dataout && bank->regs->clr_dataout)
1509
		writel_relaxed(bank->context.dataout,
1510 1511
				bank->base + bank->regs->set_dataout);
	else
1512
		writel_relaxed(bank->context.dataout,
1513
				bank->base + bank->regs->dataout);
1514
	writel_relaxed(bank->context.oe, bank->base + bank->regs->direction);
1515

1516
	if (bank->dbck_enable_mask) {
1517
		writel_relaxed(bank->context.debounce, bank->base +
1518
					bank->regs->debounce);
1519
		writel_relaxed(bank->context.debounce_en,
1520 1521
					bank->base + bank->regs->debounce_en);
	}
1522

1523
	writel_relaxed(bank->context.irqenable1,
1524
				bank->base + bank->regs->irqenable);
1525
	writel_relaxed(bank->context.irqenable2,
1526
				bank->base + bank->regs->irqenable2);
1527
}
1528
#endif /* CONFIG_PM */
1529
#else
1530 1531
#define omap_gpio_runtime_suspend NULL
#define omap_gpio_runtime_resume NULL
1532
static inline void omap_gpio_init_context(struct gpio_bank *p) {}
1533 1534
#endif

1535
static const struct dev_pm_ops gpio_pm_ops = {
1536 1537
	SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
									NULL)
1538 1539
};

1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586
#if defined(CONFIG_OF)
static struct omap_gpio_reg_offs omap2_gpio_regs = {
	.revision =		OMAP24XX_GPIO_REVISION,
	.direction =		OMAP24XX_GPIO_OE,
	.datain =		OMAP24XX_GPIO_DATAIN,
	.dataout =		OMAP24XX_GPIO_DATAOUT,
	.set_dataout =		OMAP24XX_GPIO_SETDATAOUT,
	.clr_dataout =		OMAP24XX_GPIO_CLEARDATAOUT,
	.irqstatus =		OMAP24XX_GPIO_IRQSTATUS1,
	.irqstatus2 =		OMAP24XX_GPIO_IRQSTATUS2,
	.irqenable =		OMAP24XX_GPIO_IRQENABLE1,
	.irqenable2 =		OMAP24XX_GPIO_IRQENABLE2,
	.set_irqenable =	OMAP24XX_GPIO_SETIRQENABLE1,
	.clr_irqenable =	OMAP24XX_GPIO_CLEARIRQENABLE1,
	.debounce =		OMAP24XX_GPIO_DEBOUNCE_VAL,
	.debounce_en =		OMAP24XX_GPIO_DEBOUNCE_EN,
	.ctrl =			OMAP24XX_GPIO_CTRL,
	.wkup_en =		OMAP24XX_GPIO_WAKE_EN,
	.leveldetect0 =		OMAP24XX_GPIO_LEVELDETECT0,
	.leveldetect1 =		OMAP24XX_GPIO_LEVELDETECT1,
	.risingdetect =		OMAP24XX_GPIO_RISINGDETECT,
	.fallingdetect =	OMAP24XX_GPIO_FALLINGDETECT,
};

static struct omap_gpio_reg_offs omap4_gpio_regs = {
	.revision =		OMAP4_GPIO_REVISION,
	.direction =		OMAP4_GPIO_OE,
	.datain =		OMAP4_GPIO_DATAIN,
	.dataout =		OMAP4_GPIO_DATAOUT,
	.set_dataout =		OMAP4_GPIO_SETDATAOUT,
	.clr_dataout =		OMAP4_GPIO_CLEARDATAOUT,
	.irqstatus =		OMAP4_GPIO_IRQSTATUS0,
	.irqstatus2 =		OMAP4_GPIO_IRQSTATUS1,
	.irqenable =		OMAP4_GPIO_IRQSTATUSSET0,
	.irqenable2 =		OMAP4_GPIO_IRQSTATUSSET1,
	.set_irqenable =	OMAP4_GPIO_IRQSTATUSSET0,
	.clr_irqenable =	OMAP4_GPIO_IRQSTATUSCLR0,
	.debounce =		OMAP4_GPIO_DEBOUNCINGTIME,
	.debounce_en =		OMAP4_GPIO_DEBOUNCENABLE,
	.ctrl =			OMAP4_GPIO_CTRL,
	.wkup_en =		OMAP4_GPIO_IRQWAKEN0,
	.leveldetect0 =		OMAP4_GPIO_LEVELDETECT0,
	.leveldetect1 =		OMAP4_GPIO_LEVELDETECT1,
	.risingdetect =		OMAP4_GPIO_RISINGDETECT,
	.fallingdetect =	OMAP4_GPIO_FALLINGDETECT,
};

1587
static const struct omap_gpio_platform_data omap2_pdata = {
1588 1589 1590 1591 1592
	.regs = &omap2_gpio_regs,
	.bank_width = 32,
	.dbck_flag = false,
};

1593
static const struct omap_gpio_platform_data omap3_pdata = {
1594 1595 1596 1597 1598
	.regs = &omap2_gpio_regs,
	.bank_width = 32,
	.dbck_flag = true,
};

1599
static const struct omap_gpio_platform_data omap4_pdata = {
1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
	.regs = &omap4_gpio_regs,
	.bank_width = 32,
	.dbck_flag = true,
};

static const struct of_device_id omap_gpio_match[] = {
	{
		.compatible = "ti,omap4-gpio",
		.data = &omap4_pdata,
	},
	{
		.compatible = "ti,omap3-gpio",
		.data = &omap3_pdata,
	},
	{
		.compatible = "ti,omap2-gpio",
		.data = &omap2_pdata,
	},
	{ },
};
MODULE_DEVICE_TABLE(of, omap_gpio_match);
#endif

1623 1624
static struct platform_driver omap_gpio_driver = {
	.probe		= omap_gpio_probe,
1625
	.remove		= omap_gpio_remove,
1626 1627
	.driver		= {
		.name	= "omap_gpio",
1628
		.pm	= &gpio_pm_ops,
1629
		.of_match_table = of_match_ptr(omap_gpio_match),
1630 1631 1632
	},
};

1633
/*
1634 1635 1636
 * gpio driver register needs to be done before
 * machine_init functions access gpio APIs.
 * Hence omap_gpio_drv_reg() is a postcore_initcall.
1637
 */
1638
static int __init omap_gpio_drv_reg(void)
1639
{
1640
	return platform_driver_register(&omap_gpio_driver);
1641
}
1642
postcore_initcall(omap_gpio_drv_reg);
1643 1644 1645 1646 1647 1648 1649 1650 1651 1652

static void __exit omap_gpio_exit(void)
{
	platform_driver_unregister(&omap_gpio_driver);
}
module_exit(omap_gpio_exit);

MODULE_DESCRIPTION("omap gpio driver");
MODULE_ALIAS("platform:gpio-omap");
MODULE_LICENSE("GPL v2");