gpio-omap.c 41.2 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
2 3 4
/*
 * Support functions for OMAP GPIO
 *
5
 * Copyright (C) 2003-2005 Nokia Corporation
6
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
7
 *
8 9
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
10 11 12 13 14
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
15
#include <linux/syscore_ops.h>
16
#include <linux/err.h>
17
#include <linux/clk.h>
18
#include <linux/io.h>
19
#include <linux/cpu_pm.h>
20
#include <linux/device.h>
21
#include <linux/pm_runtime.h>
22
#include <linux/pm.h>
23 24
#include <linux/of.h>
#include <linux/of_device.h>
25
#include <linux/gpio/driver.h>
26
#include <linux/bitops.h>
27
#include <linux/platform_data/gpio-omap.h>
28

29
#define OMAP4_GPIO_DEBOUNCINGTIME_MASK 0xFF
30

31 32 33 34 35 36 37 38 39 40 41
struct gpio_regs {
	u32 irqenable1;
	u32 irqenable2;
	u32 wake_en;
	u32 ctrl;
	u32 oe;
	u32 leveldetect0;
	u32 leveldetect1;
	u32 risingdetect;
	u32 fallingdetect;
	u32 dataout;
42 43
	u32 debounce;
	u32 debounce_en;
44 45
};

46
struct gpio_bank {
47
	void __iomem *base;
48 49
	const struct omap_gpio_reg_offs *regs;

50
	int irq;
51 52
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;
53
	struct gpio_regs context;
54
	u32 saved_datain;
55
	u32 level_mask;
56
	u32 toggle_mask;
57
	raw_spinlock_t lock;
58
	raw_spinlock_t wa_lock;
D
David Brownell 已提交
59
	struct gpio_chip chip;
60
	struct clk *dbck;
61 62
	struct notifier_block nb;
	unsigned int is_suspended:1;
C
Charulatha V 已提交
63
	u32 mod_usage;
64
	u32 irq_usage;
65
	u32 dbck_enable_mask;
66
	bool dbck_enabled;
67
	bool is_mpuio;
68
	bool dbck_flag;
69
	bool loses_context;
70
	bool context_valid;
71
	int stride;
72
	u32 width;
73
	int context_loss_count;
74

75
	void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable);
76
	int (*get_context_loss_count)(struct device *dev);
77 78
};

79
#define GPIO_MOD_CTRL_BIT	BIT(0)
80

81
#define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
82
#define LINE_USED(line, offset) (line & (BIT(offset)))
83

84 85
static void omap_gpio_unmask_irq(struct irq_data *d);

86
static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
87
{
88
	struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
89
	return gpiochip_get_data(chip);
90 91
}

92
static inline u32 omap_gpio_rmw(void __iomem *reg, u32 mask, bool set)
93
{
94
	u32 val = readl_relaxed(reg);
95

96 97
	if (set)
		val |= mask;
98
	else
99 100 101 102 103 104 105 106 107 108 109 110
		val &= ~mask;

	writel_relaxed(val, reg);

	return val;
}

static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
				    int is_input)
{
	bank->context.oe = omap_gpio_rmw(bank->base + bank->regs->direction,
					 BIT(gpio), is_input);
111 112
}

113 114

/* set data out value using dedicate set/clear register */
115
static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset,
116
				      int enable)
117
{
118
	void __iomem *reg = bank->base;
119
	u32 l = BIT(offset);
120

121
	if (enable) {
122
		reg += bank->regs->set_dataout;
123 124
		bank->context.dataout |= l;
	} else {
125
		reg += bank->regs->clr_dataout;
126 127
		bank->context.dataout &= ~l;
	}
128

129
	writel_relaxed(l, reg);
130 131
}

132
/* set data out value using mask register */
133
static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset,
134
				       int enable)
135
{
136 137
	bank->context.dataout = omap_gpio_rmw(bank->base + bank->regs->dataout,
					      BIT(offset), enable);
138
}
139

140
static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
141 142
{
	if (bank->dbck_enable_mask && !bank->dbck_enabled) {
143
		clk_enable(bank->dbck);
144
		bank->dbck_enabled = true;
145

146
		writel_relaxed(bank->dbck_enable_mask,
147
			     bank->base + bank->regs->debounce_en);
148 149 150
	}
}

151
static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
152 153
{
	if (bank->dbck_enable_mask && bank->dbck_enabled) {
154 155 156 157 158
		/*
		 * Disable debounce before cutting it's clock. If debounce is
		 * enabled but the clock is not, GPIO module seems to be unable
		 * to detect events and generate interrupts at least on OMAP3.
		 */
159
		writel_relaxed(0, bank->base + bank->regs->debounce_en);
160

161
		clk_disable(bank->dbck);
162 163 164 165
		bank->dbck_enabled = false;
	}
}

166
/**
167
 * omap2_set_gpio_debounce - low level gpio debounce time
168
 * @bank: the gpio bank we're acting upon
169
 * @offset: the gpio number on this @bank
170 171
 * @debounce: debounce time to use
 *
172 173 174
 * OMAP's debounce time is in 31us steps
 *   <debounce time> = (GPIO_DEBOUNCINGTIME[7:0].DEBOUNCETIME + 1) x 31
 * so we need to convert and round up to the closest unit.
175 176
 *
 * Return: 0 on success, negative error otherwise.
177
 */
178 179
static int omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned offset,
				   unsigned debounce)
180 181 182
{
	u32			val;
	u32			l;
183
	bool			enable = !!debounce;
184

185
	if (!bank->dbck_flag)
186
		return -ENOTSUPP;
187

188 189
	if (enable) {
		debounce = DIV_ROUND_UP(debounce, 31) - 1;
190 191
		if ((debounce & OMAP4_GPIO_DEBOUNCINGTIME_MASK) != debounce)
			return -EINVAL;
192
	}
193

194
	l = BIT(offset);
195

196
	clk_enable(bank->dbck);
197
	writel_relaxed(debounce, bank->base + bank->regs->debounce);
198

199
	val = omap_gpio_rmw(bank->base + bank->regs->debounce_en, l, enable);
200
	bank->dbck_enable_mask = val;
201

202
	clk_disable(bank->dbck);
203 204 205 206 207 208 209 210
	/*
	 * Enable debounce clock per module.
	 * This call is mandatory because in omap_gpio_request() when
	 * *_runtime_get_sync() is called,  _gpio_dbck_enable() within
	 * runtime callbck fails to turn on dbck because dbck_enable_mask
	 * used within _gpio_dbck_enable() is still not initialized at
	 * that point. Therefore we have to enable dbck here.
	 */
211
	omap_gpio_dbck_enable(bank);
212 213 214 215
	if (bank->dbck_enable_mask) {
		bank->context.debounce = debounce;
		bank->context.debounce_en = val;
	}
216 217

	return 0;
218 219
}

220
/**
221
 * omap_clear_gpio_debounce - clear debounce settings for a gpio
222
 * @bank: the gpio bank we're acting upon
223
 * @offset: the gpio number on this @bank
224 225 226 227 228 229
 *
 * If a gpio is using debounce, then clear the debounce enable bit and if
 * this is the only gpio in this bank using debounce, then clear the debounce
 * time too. The debounce clock will also be disabled when calling this function
 * if this is the only gpio in the bank using debounce.
 */
230
static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned offset)
231
{
232
	u32 gpio_bit = BIT(offset);
233 234 235 236 237 238 239 240 241

	if (!bank->dbck_flag)
		return;

	if (!(bank->dbck_enable_mask & gpio_bit))
		return;

	bank->dbck_enable_mask &= ~gpio_bit;
	bank->context.debounce_en &= ~gpio_bit;
242
        writel_relaxed(bank->context.debounce_en,
243 244 245 246
		     bank->base + bank->regs->debounce_en);

	if (!bank->dbck_enable_mask) {
		bank->context.debounce = 0;
247
		writel_relaxed(bank->context.debounce, bank->base +
248
			     bank->regs->debounce);
249
		clk_disable(bank->dbck);
250 251 252 253
		bank->dbck_enabled = false;
	}
}

254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269
/*
 * Off mode wake-up capable GPIOs in bank(s) that are in the wakeup domain.
 * See TRM section for GPIO for "Wake-Up Generation" for the list of GPIOs
 * in wakeup domain. If bank->non_wakeup_gpios is not configured, assume none
 * are capable waking up the system from off mode.
 */
static bool omap_gpio_is_off_wakeup_capable(struct gpio_bank *bank, u32 gpio_mask)
{
	u32 no_wake = bank->non_wakeup_gpios;

	if (no_wake)
		return !!(~no_wake & gpio_mask);

	return false;
}

270
static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
271
						unsigned trigger)
272
{
273
	void __iomem *base = bank->base;
274
	u32 gpio_bit = BIT(gpio);
275

276
	omap_gpio_rmw(base + bank->regs->leveldetect0, gpio_bit,
277
		      trigger & IRQ_TYPE_LEVEL_LOW);
278
	omap_gpio_rmw(base + bank->regs->leveldetect1, gpio_bit,
279
		      trigger & IRQ_TYPE_LEVEL_HIGH);
280 281 282 283 284 285

	/*
	 * We need the edge detection enabled for to allow the GPIO block
	 * to be woken from idle state.  Set the appropriate edge detection
	 * in addition to the level detection.
	 */
286
	omap_gpio_rmw(base + bank->regs->risingdetect, gpio_bit,
287
		      trigger & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_LEVEL_HIGH));
288
	omap_gpio_rmw(base + bank->regs->fallingdetect, gpio_bit,
289
		      trigger & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW));
290

291
	bank->context.leveldetect0 =
292
			readl_relaxed(bank->base + bank->regs->leveldetect0);
293
	bank->context.leveldetect1 =
294
			readl_relaxed(bank->base + bank->regs->leveldetect1);
295
	bank->context.risingdetect =
296
			readl_relaxed(bank->base + bank->regs->risingdetect);
297
	bank->context.fallingdetect =
298
			readl_relaxed(bank->base + bank->regs->fallingdetect);
299

300 301
	bank->level_mask = bank->context.leveldetect0 |
			   bank->context.leveldetect1;
302

303
	/* This part needs to be executed always for OMAP{34xx, 44xx} */
304
	if (!bank->regs->irqctrl && !omap_gpio_is_off_wakeup_capable(bank, gpio)) {
305 306 307 308 309 310 311
		/*
		 * Log the edge gpio and manually trigger the IRQ
		 * after resume if the input level changes
		 * to avoid irq lost during PER RET/OFF mode
		 * Applies for omap2 non-wakeup gpio and all omap3 gpios
		 */
		if (trigger & IRQ_TYPE_EDGE_BOTH)
312 313 314 315
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
316 317
}

318 319 320 321
/*
 * This only applies to chips that can't do both rising and falling edge
 * detection at once.  For all other chips, this function is a noop.
 */
322
static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
323
{
324 325
	if (IS_ENABLED(CONFIG_ARCH_OMAP1) && bank->regs->irqctrl) {
		void __iomem *reg = bank->base + bank->regs->irqctrl;
326

327 328
		writel_relaxed(readl_relaxed(reg) ^ BIT(gpio), reg);
	}
329 330
}

331 332
static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
				    unsigned trigger)
333 334 335
{
	void __iomem *reg = bank->base;
	u32 l = 0;
336

337
	if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
338
		omap_set_gpio_trigger(bank, gpio, trigger);
339 340 341
	} else if (bank->regs->irqctrl) {
		reg += bank->regs->irqctrl;

342
		l = readl_relaxed(reg);
343
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
344
			bank->toggle_mask |= BIT(gpio);
345
		if (trigger & IRQ_TYPE_EDGE_RISING)
346
			l |= BIT(gpio);
347
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
348
			l &= ~(BIT(gpio));
349
		else
350 351
			return -EINVAL;

352
		writel_relaxed(l, reg);
353
	} else if (bank->regs->edgectrl1) {
354
		if (gpio & 0x08)
355
			reg += bank->regs->edgectrl2;
356
		else
357 358
			reg += bank->regs->edgectrl1;

359
		gpio &= 0x07;
360
		l = readl_relaxed(reg);
361
		l &= ~(3 << (gpio << 1));
362
		if (trigger & IRQ_TYPE_EDGE_RISING)
363
			l |= 2 << (gpio << 1);
364
		if (trigger & IRQ_TYPE_EDGE_FALLING)
365
			l |= BIT(gpio << 1);
366
		writel_relaxed(l, reg);
367
	}
368
	return 0;
369 370
}

371
static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
372 373 374 375 376
{
	if (bank->regs->pinctrl) {
		void __iomem *reg = bank->base + bank->regs->pinctrl;

		/* Claim the pin for MPU */
377
		writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
378 379 380 381 382 383
	}

	if (bank->regs->ctrl && !BANK_USED(bank)) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

384
		ctrl = readl_relaxed(reg);
385 386
		/* Module is enabled, clocks are not gated */
		ctrl &= ~GPIO_MOD_CTRL_BIT;
387
		writel_relaxed(ctrl, reg);
388 389 390 391
		bank->context.ctrl = ctrl;
	}
}

392
static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
393 394 395 396 397
{
	if (bank->regs->ctrl && !BANK_USED(bank)) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

398
		ctrl = readl_relaxed(reg);
399 400
		/* Module is disabled, clocks are gated */
		ctrl |= GPIO_MOD_CTRL_BIT;
401
		writel_relaxed(ctrl, reg);
402 403 404 405
		bank->context.ctrl = ctrl;
	}
}

406
static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset)
407 408 409
{
	void __iomem *reg = bank->base + bank->regs->direction;

410
	return readl_relaxed(reg) & BIT(offset);
411 412
}

413
static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned offset)
414 415 416 417 418
{
	if (!LINE_USED(bank->mod_usage, offset)) {
		omap_enable_gpio_module(bank, offset);
		omap_set_gpio_direction(bank, offset, 1);
	}
419
	bank->irq_usage |= BIT(offset);
420 421
}

422
static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
423
{
424
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
425
	int retval;
D
David Brownell 已提交
426
	unsigned long flags;
427
	unsigned offset = d->hwirq;
428

429
	if (type & ~IRQ_TYPE_SENSE_MASK)
430
		return -EINVAL;
431

432 433
	if (!bank->regs->leveldetect0 &&
		(type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
434 435
		return -EINVAL;

436
	raw_spin_lock_irqsave(&bank->lock, flags);
437
	retval = omap_set_gpio_triggering(bank, offset, type);
438
	if (retval) {
439
		raw_spin_unlock_irqrestore(&bank->lock, flags);
440
		goto error;
441
	}
442
	omap_gpio_init_irq(bank, offset);
443
	if (!omap_gpio_is_input(bank, offset)) {
444
		raw_spin_unlock_irqrestore(&bank->lock, flags);
445 446
		retval = -EINVAL;
		goto error;
447
	}
448
	raw_spin_unlock_irqrestore(&bank->lock, flags);
449 450

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
451
		irq_set_handler_locked(d, handle_level_irq);
452
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
453 454 455 456 457 458 459
		/*
		 * Edge IRQs are already cleared/acked in irq_handler and
		 * not need to be masked, as result handle_edge_irq()
		 * logic is excessed here and may cause lose of interrupts.
		 * So just use handle_simple_irq.
		 */
		irq_set_handler_locked(d, handle_simple_irq);
460

461 462 463
	return 0;

error:
464
	return retval;
465 466
}

467
static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
468
{
469
	void __iomem *reg = bank->base;
470

471
	reg += bank->regs->irqstatus;
472
	writel_relaxed(gpio_mask, reg);
473 474

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
475 476
	if (bank->regs->irqstatus2) {
		reg = bank->base + bank->regs->irqstatus2;
477
		writel_relaxed(gpio_mask, reg);
478
	}
479 480

	/* Flush posted write for the irq status to avoid spurious interrupts */
481
	readl_relaxed(reg);
482 483
}

484 485
static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank,
					     unsigned offset)
486
{
487
	omap_clear_gpio_irqbank(bank, BIT(offset));
488 489
}

490
static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
491 492
{
	void __iomem *reg = bank->base;
493
	u32 l;
494
	u32 mask = (BIT(bank->width)) - 1;
495

496
	reg += bank->regs->irqenable;
497
	l = readl_relaxed(reg);
498
	if (bank->regs->irqenable_inv)
499 500 501
		l = ~l;
	l &= mask;
	return l;
502 503
}

504 505
static inline void omap_set_gpio_irqenable(struct gpio_bank *bank,
					   unsigned offset, int enable)
506
{
507
	void __iomem *reg = bank->base;
508
	u32 gpio_mask = BIT(offset);
509

510 511 512 513 514 515 516 517 518
	if (bank->regs->set_irqenable && bank->regs->clr_irqenable) {
		if (enable) {
			reg += bank->regs->set_irqenable;
			bank->context.irqenable1 |= gpio_mask;
		} else {
			reg += bank->regs->clr_irqenable;
			bank->context.irqenable1 &= ~gpio_mask;
		}
		writel_relaxed(gpio_mask, reg);
519
	} else {
520 521 522
		bank->context.irqenable1 =
			omap_gpio_rmw(reg + bank->regs->irqenable, gpio_mask,
				      enable ^ bank->regs->irqenable_inv);
523 524
	}

525 526 527 528 529 530 531 532 533 534 535
	/*
	 * Program GPIO wakeup along with IRQ enable to satisfy OMAP4430 TRM
	 * note requiring correlation between the IRQ enable registers and
	 * the wakeup registers.  In any case, we want wakeup from idle
	 * enabled for the GPIOs which support this feature.
	 */
	if (bank->regs->wkup_en &&
	    (bank->regs->edgectrl1 || !(bank->non_wakeup_gpios & gpio_mask))) {
		bank->context.wake_en =
			omap_gpio_rmw(bank->base + bank->regs->wkup_en,
				      gpio_mask, enable);
536 537 538
	}
}

539
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
540
static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
541
{
542
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
543

544
	return irq_set_irq_wake(bank->irq, enable);
545 546
}

547 548 549 550 551 552 553 554 555
/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
556
static irqreturn_t omap_gpio_irq_handler(int irq, void *gpiobank)
557
{
558
	void __iomem *isr_reg = NULL;
559
	u32 enabled, isr, edge;
560
	unsigned int bit;
561 562
	struct gpio_bank *bank = gpiobank;
	unsigned long wa_lock_flags;
563
	unsigned long lock_flags;
564

565
	isr_reg = bank->base + bank->regs->irqstatus;
566 567 568
	if (WARN_ON(!isr_reg))
		goto exit;

569 570 571
	if (WARN_ONCE(!pm_runtime_active(bank->chip.parent),
		      "gpio irq%i while runtime suspended?\n", irq))
		return IRQ_NONE;
572

573
	while (1) {
574 575
		raw_spin_lock_irqsave(&bank->lock, lock_flags);

576
		enabled = omap_get_gpio_irqbank_mask(bank);
577
		isr = readl_relaxed(isr_reg) & enabled;
578

579 580 581 582 583 584 585 586
		/*
		 * Clear edge sensitive interrupts before calling handler(s)
		 * so subsequent edge transitions are not missed while the
		 * handlers are running.
		 */
		edge = isr & ~bank->level_mask;
		if (edge)
			omap_clear_gpio_irqbank(bank, edge);
587

588 589
		raw_spin_unlock_irqrestore(&bank->lock, lock_flags);

590 591 592
		if (!isr)
			break;

593 594
		while (isr) {
			bit = __ffs(isr);
595
			isr &= ~(BIT(bit));
596

597
			raw_spin_lock_irqsave(&bank->lock, lock_flags);
598 599 600 601 602 603 604
			/*
			 * Some chips can't respond to both rising and falling
			 * at the same time.  If this irq was requested with
			 * both flags, we need to flip the ICR data for the IRQ
			 * to respond to the IRQ for the opposite direction.
			 * This will be indicated in the bank toggle_mask.
			 */
605
			if (bank->toggle_mask & (BIT(bit)))
606
				omap_toggle_gpio_edge_triggering(bank, bit);
607

608 609
			raw_spin_unlock_irqrestore(&bank->lock, lock_flags);

610 611
			raw_spin_lock_irqsave(&bank->wa_lock, wa_lock_flags);

612
			generic_handle_irq(irq_find_mapping(bank->chip.irq.domain,
613
							    bit));
614 615 616

			raw_spin_unlock_irqrestore(&bank->wa_lock,
						   wa_lock_flags);
617
		}
618
	}
619
exit:
620
	return IRQ_HANDLED;
621 622
}

623 624 625 626
static unsigned int omap_gpio_irq_startup(struct irq_data *d)
{
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
	unsigned long flags;
627
	unsigned offset = d->hwirq;
628

629
	raw_spin_lock_irqsave(&bank->lock, flags);
630 631 632 633 634 635

	if (!LINE_USED(bank->mod_usage, offset))
		omap_set_gpio_direction(bank, offset, 1);
	omap_enable_gpio_module(bank, offset);
	bank->irq_usage |= BIT(offset);

636
	raw_spin_unlock_irqrestore(&bank->lock, flags);
637 638 639 640 641
	omap_gpio_unmask_irq(d);

	return 0;
}

642
static void omap_gpio_irq_shutdown(struct irq_data *d)
643
{
644
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
645
	unsigned long flags;
646
	unsigned offset = d->hwirq;
647

648
	raw_spin_lock_irqsave(&bank->lock, flags);
649
	bank->irq_usage &= ~(BIT(offset));
650
	omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
651 652
	omap_clear_gpio_irqstatus(bank, offset);
	omap_set_gpio_irqenable(bank, offset, 0);
653 654
	if (!LINE_USED(bank->mod_usage, offset))
		omap_clear_gpio_debounce(bank, offset);
655
	omap_disable_gpio_module(bank, offset);
656
	raw_spin_unlock_irqrestore(&bank->lock, flags);
657 658 659 660 661 662
}

static void omap_gpio_irq_bus_lock(struct irq_data *data)
{
	struct gpio_bank *bank = omap_irq_data_get_bank(data);

663
	pm_runtime_get_sync(bank->chip.parent);
664 665 666 667 668
}

static void gpio_irq_bus_sync_unlock(struct irq_data *data)
{
	struct gpio_bank *bank = omap_irq_data_get_bank(data);
669

670
	pm_runtime_put(bank->chip.parent);
671 672
}

673
static void omap_gpio_mask_irq(struct irq_data *d)
674
{
675
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
676
	unsigned offset = d->hwirq;
677
	unsigned long flags;
678

679
	raw_spin_lock_irqsave(&bank->lock, flags);
680
	omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
681
	omap_set_gpio_irqenable(bank, offset, 0);
682
	raw_spin_unlock_irqrestore(&bank->lock, flags);
683 684
}

685
static void omap_gpio_unmask_irq(struct irq_data *d)
686
{
687
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
688
	unsigned offset = d->hwirq;
689
	u32 trigger = irqd_get_trigger_type(d);
690
	unsigned long flags;
691

692
	raw_spin_lock_irqsave(&bank->lock, flags);
693 694 695 696 697 698 699
	omap_set_gpio_irqenable(bank, offset, 1);

	/*
	 * For level-triggered GPIOs, clearing must be done after the source
	 * is cleared, thus after the handler has run. OMAP4 needs this done
	 * after enabing the interrupt to clear the wakeup status.
	 */
700 701
	if (bank->regs->leveldetect0 && bank->regs->wkup_en &&
	    trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW))
702
		omap_clear_gpio_irqstatus(bank, offset);
703

704 705 706
	if (trigger)
		omap_set_gpio_triggering(bank, offset, trigger);

707
	raw_spin_unlock_irqrestore(&bank->lock, flags);
708 709
}

710 711
/*---------------------------------------------------------------------*/

712
static int omap_mpuio_suspend_noirq(struct device *dev)
D
David Brownell 已提交
713
{
714
	struct gpio_bank	*bank = dev_get_drvdata(dev);
715 716
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
717
	unsigned long		flags;
D
David Brownell 已提交
718

719
	raw_spin_lock_irqsave(&bank->lock, flags);
720
	writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
721
	raw_spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
722 723 724 725

	return 0;
}

726
static int omap_mpuio_resume_noirq(struct device *dev)
D
David Brownell 已提交
727
{
728
	struct gpio_bank	*bank = dev_get_drvdata(dev);
729 730
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
731
	unsigned long		flags;
D
David Brownell 已提交
732

733
	raw_spin_lock_irqsave(&bank->lock, flags);
734
	writel_relaxed(bank->context.wake_en, mask_reg);
735
	raw_spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
736 737 738 739

	return 0;
}

740
static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
741 742 743 744
	.suspend_noirq = omap_mpuio_suspend_noirq,
	.resume_noirq = omap_mpuio_resume_noirq,
};

745
/* use platform_driver for this. */
D
David Brownell 已提交
746 747 748
static struct platform_driver omap_mpuio_driver = {
	.driver		= {
		.name	= "mpuio",
749
		.pm	= &omap_mpuio_dev_pm_ops,
D
David Brownell 已提交
750 751 752 753 754 755 756 757 758 759 760 761
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

762
static inline void omap_mpuio_init(struct gpio_bank *bank)
D
David Brownell 已提交
763
{
764
	platform_set_drvdata(&omap_mpuio_device, bank);
765

D
David Brownell 已提交
766 767 768 769
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

770
/*---------------------------------------------------------------------*/
771

772
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
773
{
774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789
	struct gpio_bank *bank = gpiochip_get_data(chip);
	unsigned long flags;

	pm_runtime_get_sync(chip->parent);

	raw_spin_lock_irqsave(&bank->lock, flags);
	omap_enable_gpio_module(bank, offset);
	bank->mod_usage |= BIT(offset);
	raw_spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}

static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank = gpiochip_get_data(chip);
790 791
	unsigned long flags;

792
	raw_spin_lock_irqsave(&bank->lock, flags);
793 794 795 796 797 798
	bank->mod_usage &= ~(BIT(offset));
	if (!LINE_USED(bank->irq_usage, offset)) {
		omap_set_gpio_direction(bank, offset, 1);
		omap_clear_gpio_debounce(bank, offset);
	}
	omap_disable_gpio_module(bank, offset);
799
	raw_spin_unlock_irqrestore(&bank->lock, flags);
800 801 802 803

	pm_runtime_put(chip->parent);
}

804
static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
805
{
806
	struct gpio_bank *bank = gpiochip_get_data(chip);
807

808 809 810 811
	if (readl_relaxed(bank->base + bank->regs->direction) & BIT(offset))
		return GPIO_LINE_DIRECTION_IN;

	return GPIO_LINE_DIRECTION_OUT;
812 813
}

814
static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
D
David Brownell 已提交
815 816 817 818
{
	struct gpio_bank *bank;
	unsigned long flags;

819
	bank = gpiochip_get_data(chip);
820
	raw_spin_lock_irqsave(&bank->lock, flags);
821
	omap_set_gpio_direction(bank, offset, 1);
822
	raw_spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
823 824 825
	return 0;
}

826
static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
D
David Brownell 已提交
827
{
R
Russell King 已提交
828 829
	struct gpio_bank *bank = gpiochip_get_data(chip);
	void __iomem *reg;
830

831
	if (omap_gpio_is_input(bank, offset))
R
Russell King 已提交
832
		reg = bank->base + bank->regs->datain;
833
	else
R
Russell King 已提交
834 835 836
		reg = bank->base + bank->regs->dataout;

	return (readl_relaxed(reg) & BIT(offset)) != 0;
D
David Brownell 已提交
837 838
}

839
static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
D
David Brownell 已提交
840 841 842 843
{
	struct gpio_bank *bank;
	unsigned long flags;

844
	bank = gpiochip_get_data(chip);
845
	raw_spin_lock_irqsave(&bank->lock, flags);
846
	bank->set_dataout(bank, offset, value);
847
	omap_set_gpio_direction(bank, offset, 0);
848
	raw_spin_unlock_irqrestore(&bank->lock, flags);
849
	return 0;
D
David Brownell 已提交
850 851
}

852 853 854 855
static int omap_gpio_get_multiple(struct gpio_chip *chip, unsigned long *mask,
				  unsigned long *bits)
{
	struct gpio_bank *bank = gpiochip_get_data(chip);
856 857
	void __iomem *base = bank->base;
	u32 direction, m, val = 0;
858

859
	direction = readl_relaxed(base + bank->regs->direction);
860

861 862 863
	m = direction & *mask;
	if (m)
		val |= readl_relaxed(base + bank->regs->datain) & m;
864

865 866 867
	m = ~direction & *mask;
	if (m)
		val |= readl_relaxed(base + bank->regs->dataout) & m;
868

869
	*bits = val;
870 871 872 873

	return 0;
}

874 875
static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
			      unsigned debounce)
876 877 878
{
	struct gpio_bank *bank;
	unsigned long flags;
879
	int ret;
880

881
	bank = gpiochip_get_data(chip);
882

883
	raw_spin_lock_irqsave(&bank->lock, flags);
884
	ret = omap2_set_gpio_debounce(bank, offset, debounce);
885
	raw_spin_unlock_irqrestore(&bank->lock, flags);
886

887 888 889 890 891 892
	if (ret)
		dev_info(chip->parent,
			 "Could not set line %u debounce to %u microseconds (%d)",
			 offset, debounce, ret);

	return ret;
893 894
}

895 896 897 898 899 900 901 902 903 904 905 906
static int omap_gpio_set_config(struct gpio_chip *chip, unsigned offset,
				unsigned long config)
{
	u32 debounce;

	if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
		return -ENOTSUPP;

	debounce = pinconf_to_config_argument(config);
	return omap_gpio_debounce(chip, offset, debounce);
}

907
static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
D
David Brownell 已提交
908 909 910 911
{
	struct gpio_bank *bank;
	unsigned long flags;

912
	bank = gpiochip_get_data(chip);
913
	raw_spin_lock_irqsave(&bank->lock, flags);
914
	bank->set_dataout(bank, offset, value);
915
	raw_spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
916 917
}

918 919 920 921
static void omap_gpio_set_multiple(struct gpio_chip *chip, unsigned long *mask,
				   unsigned long *bits)
{
	struct gpio_bank *bank = gpiochip_get_data(chip);
922
	void __iomem *reg = bank->base + bank->regs->dataout;
923
	unsigned long flags;
924
	u32 l;
925 926

	raw_spin_lock_irqsave(&bank->lock, flags);
927 928 929
	l = (readl_relaxed(reg) & ~*mask) | (*bits & *mask);
	writel_relaxed(l, reg);
	bank->context.dataout = l;
930 931 932
	raw_spin_unlock_irqrestore(&bank->lock, flags);
}

D
David Brownell 已提交
933 934
/*---------------------------------------------------------------------*/

935
static void omap_gpio_show_rev(struct gpio_bank *bank)
T
Tony Lindgren 已提交
936
{
937
	static bool called;
T
Tony Lindgren 已提交
938 939
	u32 rev;

940
	if (called || bank->regs->revision == USHRT_MAX)
T
Tony Lindgren 已提交
941 942
		return;

943
	rev = readw_relaxed(bank->base + bank->regs->revision);
944
	pr_info("OMAP GPIO hardware version %d.%d\n",
T
Tony Lindgren 已提交
945
		(rev >> 4) & 0x0f, rev & 0x0f);
946 947

	called = true;
T
Tony Lindgren 已提交
948 949
}

950
static void omap_gpio_mod_init(struct gpio_bank *bank)
951
{
952 953
	void __iomem *base = bank->base;
	u32 l = 0xffffffff;
954

955 956 957
	if (bank->width == 16)
		l = 0xffff;

958
	if (bank->is_mpuio) {
959
		writel_relaxed(l, bank->base + bank->regs->irqenable);
960
		return;
961
	}
962

963
	omap_gpio_rmw(base + bank->regs->irqenable, l,
964
		      bank->regs->irqenable_inv);
965
	omap_gpio_rmw(base + bank->regs->irqstatus, l,
966
		      !bank->regs->irqenable_inv);
967
	if (bank->regs->debounce_en)
968
		writel_relaxed(0, base + bank->regs->debounce_en);
969

970
	/* Save OE default value (0xffffffff) in the context */
971
	bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
972 973
	 /* Initialize interface clk ungated, module enabled */
	if (bank->regs->ctrl)
974
		writel_relaxed(0, base + bank->regs->ctrl);
975 976
}

N
Nishanth Menon 已提交
977
static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc)
978
{
979
	struct gpio_irq_chip *irq;
980
	static int gpio;
981
	const char *label;
982
	int irq_base = 0;
983
	int ret;
984 985 986 987 988 989 990

	/*
	 * REVISIT eventually switch from OMAP-specific gpio structs
	 * over to the generic ones
	 */
	bank->chip.request = omap_gpio_request;
	bank->chip.free = omap_gpio_free;
991 992 993
	bank->chip.get_direction = omap_gpio_get_direction;
	bank->chip.direction_input = omap_gpio_input;
	bank->chip.get = omap_gpio_get;
994
	bank->chip.get_multiple = omap_gpio_get_multiple;
995
	bank->chip.direction_output = omap_gpio_output;
996
	bank->chip.set_config = omap_gpio_set_config;
997
	bank->chip.set = omap_gpio_set;
998
	bank->chip.set_multiple = omap_gpio_set_multiple;
999
	if (bank->is_mpuio) {
1000
		bank->chip.label = "mpuio";
1001
		if (bank->regs->wkup_en)
1002
			bank->chip.parent = &omap_mpuio_device.dev;
1003 1004
		bank->chip.base = OMAP_MPUIO(0);
	} else {
1005 1006 1007 1008 1009
		label = devm_kasprintf(bank->chip.parent, GFP_KERNEL, "gpio-%d-%d",
				       gpio, gpio + bank->width - 1);
		if (!label)
			return -ENOMEM;
		bank->chip.label = label;
1010 1011
		bank->chip.base = gpio;
	}
1012
	bank->chip.ngpio = bank->width;
1013

1014 1015 1016 1017 1018
#ifdef CONFIG_ARCH_OMAP1
	/*
	 * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
	 * irq_alloc_descs() since a base IRQ offset will no longer be needed.
	 */
1019 1020
	irq_base = devm_irq_alloc_descs(bank->chip.parent,
					-1, 0, bank->width, 0);
1021
	if (irq_base < 0) {
1022
		dev_err(bank->chip.parent, "Couldn't allocate IRQ numbers\n");
1023 1024 1025 1026
		return -ENODEV;
	}
#endif

1027
	/* MPUIO is a bit different, reading IRQ status clears it */
R
Russell King 已提交
1028 1029
	if (bank->is_mpuio && !bank->regs->wkup_en)
		irqc->irq_set_wake = NULL;
1030

1031 1032 1033 1034 1035 1036 1037
	irq = &bank->chip.irq;
	irq->chip = irqc;
	irq->handler = handle_bad_irq;
	irq->default_type = IRQ_TYPE_NONE;
	irq->num_parents = 1;
	irq->parents = &bank->irq;
	irq->first = irq_base;
1038

1039
	ret = gpiochip_add_data(&bank->chip, bank);
1040
	if (ret) {
1041
		dev_err(bank->chip.parent,
1042 1043
			"Could not register gpio chip %d\n", ret);
		return ret;
1044 1045
	}

1046 1047 1048
	ret = devm_request_irq(bank->chip.parent, bank->irq,
			       omap_gpio_irq_handler,
			       0, dev_name(bank->chip.parent), bank);
1049 1050 1051
	if (ret)
		gpiochip_remove(&bank->chip);

1052 1053 1054
	if (!bank->is_mpuio)
		gpio += bank->width;

1055
	return ret;
1056 1057
}

A
Arnd Bergmann 已提交
1058
static void omap_gpio_init_context(struct gpio_bank *p)
1059
{
1060
	const struct omap_gpio_reg_offs *regs = p->regs;
A
Arnd Bergmann 已提交
1061
	void __iomem *base = p->base;
1062

A
Arnd Bergmann 已提交
1063 1064 1065 1066 1067 1068 1069 1070 1071
	p->context.ctrl		= readl_relaxed(base + regs->ctrl);
	p->context.oe		= readl_relaxed(base + regs->direction);
	p->context.wake_en	= readl_relaxed(base + regs->wkup_en);
	p->context.leveldetect0	= readl_relaxed(base + regs->leveldetect0);
	p->context.leveldetect1	= readl_relaxed(base + regs->leveldetect1);
	p->context.risingdetect	= readl_relaxed(base + regs->risingdetect);
	p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
	p->context.irqenable1	= readl_relaxed(base + regs->irqenable);
	p->context.irqenable2	= readl_relaxed(base + regs->irqenable2);
1072
	p->context.dataout	= readl_relaxed(base + regs->dataout);
1073

A
Arnd Bergmann 已提交
1074
	p->context_valid = true;
1075 1076
}

A
Arnd Bergmann 已提交
1077
static void omap_gpio_restore_context(struct gpio_bank *bank)
1078
{
1079
	const struct omap_gpio_reg_offs *regs = bank->regs;
1080 1081 1082 1083 1084 1085 1086 1087 1088 1089
	void __iomem *base = bank->base;

	writel_relaxed(bank->context.wake_en, base + regs->wkup_en);
	writel_relaxed(bank->context.ctrl, base + regs->ctrl);
	writel_relaxed(bank->context.leveldetect0, base + regs->leveldetect0);
	writel_relaxed(bank->context.leveldetect1, base + regs->leveldetect1);
	writel_relaxed(bank->context.risingdetect, base + regs->risingdetect);
	writel_relaxed(bank->context.fallingdetect, base + regs->fallingdetect);
	writel_relaxed(bank->context.dataout, base + regs->dataout);
	writel_relaxed(bank->context.oe, base + regs->direction);
T
Tony Lindgren 已提交
1090

A
Arnd Bergmann 已提交
1091
	if (bank->dbck_enable_mask) {
1092
		writel_relaxed(bank->context.debounce, base + regs->debounce);
A
Arnd Bergmann 已提交
1093
		writel_relaxed(bank->context.debounce_en,
1094
			       base + regs->debounce_en);
1095 1096
	}

1097 1098
	writel_relaxed(bank->context.irqenable1, base + regs->irqenable);
	writel_relaxed(bank->context.irqenable2, base + regs->irqenable2);
1099 1100
}

1101
static void omap_gpio_idle(struct gpio_bank *bank, bool may_lose_context)
1102
{
1103
	struct device *dev = bank->chip.parent;
1104
	void __iomem *base = bank->base;
1105
	u32 mask, nowake;
1106 1107

	bank->saved_datain = readl_relaxed(base + bank->regs->datain);
1108

1109 1110 1111
	if (!bank->enabled_non_wakeup_gpios)
		goto update_gpio_context_count;

1112 1113 1114 1115 1116 1117 1118 1119 1120 1121
	/* Check for pending EDGE_FALLING, ignore EDGE_BOTH */
	mask = bank->enabled_non_wakeup_gpios & bank->context.fallingdetect;
	mask &= ~bank->context.risingdetect;
	bank->saved_datain |= mask;

	/* Check for pending EDGE_RISING, ignore EDGE_BOTH */
	mask = bank->enabled_non_wakeup_gpios & bank->context.risingdetect;
	mask &= ~bank->context.fallingdetect;
	bank->saved_datain &= ~mask;

1122
	if (!may_lose_context)
1123
		goto update_gpio_context_count;
1124

1125
	/*
1126
	 * If going to OFF, remove triggering for all wkup domain
1127 1128 1129
	 * non-wakeup GPIOs.  Otherwise spurious IRQs will be
	 * generated.  See OMAP2420 Errata item 1.101.
	 */
1130 1131
	if (!bank->loses_context && bank->enabled_non_wakeup_gpios) {
		nowake = bank->enabled_non_wakeup_gpios;
1132 1133
		omap_gpio_rmw(base + bank->regs->fallingdetect, nowake, ~nowake);
		omap_gpio_rmw(base + bank->regs->risingdetect, nowake, ~nowake);
1134
	}
1135

1136
update_gpio_context_count:
1137 1138
	if (bank->get_context_loss_count)
		bank->context_loss_count =
1139
				bank->get_context_loss_count(dev);
1140

1141
	omap_gpio_dbck_disable(bank);
1142 1143
}

1144
static void omap_gpio_unidle(struct gpio_bank *bank)
1145
{
1146
	struct device *dev = bank->chip.parent;
1147
	u32 l = 0, gen, gen0, gen1;
1148
	int c;
1149

1150 1151 1152 1153 1154 1155 1156 1157 1158 1159
	/*
	 * On the first resume during the probe, the context has not
	 * been initialised and so initialise it now. Also initialise
	 * the context loss count.
	 */
	if (bank->loses_context && !bank->context_valid) {
		omap_gpio_init_context(bank);

		if (bank->get_context_loss_count)
			bank->context_loss_count =
1160
				bank->get_context_loss_count(dev);
1161 1162
	}

1163
	omap_gpio_dbck_enable(bank);
1164

1165 1166
	if (bank->loses_context) {
		if (!bank->get_context_loss_count) {
1167 1168
			omap_gpio_restore_context(bank);
		} else {
1169
			c = bank->get_context_loss_count(dev);
1170 1171 1172
			if (c != bank->context_loss_count) {
				omap_gpio_restore_context(bank);
			} else {
1173
				return;
1174
			}
1175
		}
1176 1177 1178 1179 1180 1181
	} else {
		/* Restore changes done for OMAP2420 errata 1.101 */
		writel_relaxed(bank->context.fallingdetect,
			       bank->base + bank->regs->fallingdetect);
		writel_relaxed(bank->context.risingdetect,
			       bank->base + bank->regs->risingdetect);
1182
	}
1183

1184
	l = readl_relaxed(bank->base + bank->regs->datain);
1185

1186 1187 1188 1189 1190 1191 1192 1193
	/*
	 * Check if any of the non-wakeup interrupt GPIOs have changed
	 * state.  If so, generate an IRQ by software.  This is
	 * horribly racy, but it's the best we can do to work around
	 * this silicon bug.
	 */
	l ^= bank->saved_datain;
	l &= bank->enabled_non_wakeup_gpios;
1194

1195 1196 1197 1198
	/*
	 * No need to generate IRQs for the rising edge for gpio IRQs
	 * configured with falling edge only; and vice versa.
	 */
1199
	gen0 = l & bank->context.fallingdetect;
1200
	gen0 &= bank->saved_datain;
1201

1202
	gen1 = l & bank->context.risingdetect;
1203
	gen1 &= ~(bank->saved_datain);
1204

1205
	/* FIXME: Consider GPIO IRQs with level detections properly! */
1206 1207
	gen = l & (~(bank->context.fallingdetect) &
					 ~(bank->context.risingdetect));
1208 1209
	/* Consider all GPIO IRQs needed to be updated */
	gen |= gen0 | gen1;
1210

1211 1212
	if (gen) {
		u32 old0, old1;
1213

1214 1215
		old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
		old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
1216

1217
		if (!bank->regs->irqstatus_raw0) {
1218
			writel_relaxed(old0 | gen, bank->base +
1219
						bank->regs->leveldetect0);
1220
			writel_relaxed(old1 | gen, bank->base +
1221
						bank->regs->leveldetect1);
1222
		}
1223

1224
		if (bank->regs->irqstatus_raw0) {
1225
			writel_relaxed(old0 | l, bank->base +
1226
						bank->regs->leveldetect0);
1227
			writel_relaxed(old1 | l, bank->base +
1228
						bank->regs->leveldetect1);
1229
		}
1230 1231
		writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
		writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
1232 1233 1234
	}
}

A
Arnd Bergmann 已提交
1235 1236
static int gpio_omap_cpu_notifier(struct notifier_block *nb,
				  unsigned long cmd, void *v)
1237
{
A
Arnd Bergmann 已提交
1238 1239
	struct gpio_bank *bank;
	unsigned long flags;
1240 1241
	int ret = NOTIFY_OK;
	u32 isr, mask;
1242

A
Arnd Bergmann 已提交
1243
	bank = container_of(nb, struct gpio_bank, nb);
1244

A
Arnd Bergmann 已提交
1245
	raw_spin_lock_irqsave(&bank->lock, flags);
1246 1247 1248
	if (bank->is_suspended)
		goto out_unlock;

A
Arnd Bergmann 已提交
1249 1250
	switch (cmd) {
	case CPU_CLUSTER_PM_ENTER:
1251 1252 1253 1254
		mask = omap_get_gpio_irqbank_mask(bank);
		isr = readl_relaxed(bank->base + bank->regs->irqstatus) & mask;
		if (isr) {
			ret = NOTIFY_BAD;
A
Arnd Bergmann 已提交
1255
			break;
1256
		}
A
Arnd Bergmann 已提交
1257 1258 1259 1260 1261 1262 1263
		omap_gpio_idle(bank, true);
		break;
	case CPU_CLUSTER_PM_ENTER_FAILED:
	case CPU_CLUSTER_PM_EXIT:
		omap_gpio_unidle(bank);
		break;
	}
1264 1265

out_unlock:
A
Arnd Bergmann 已提交
1266
	raw_spin_unlock_irqrestore(&bank->lock, flags);
1267

1268
	return ret;
1269 1270
}

1271
static const struct omap_gpio_reg_offs omap2_gpio_regs = {
1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
	.revision =		OMAP24XX_GPIO_REVISION,
	.direction =		OMAP24XX_GPIO_OE,
	.datain =		OMAP24XX_GPIO_DATAIN,
	.dataout =		OMAP24XX_GPIO_DATAOUT,
	.set_dataout =		OMAP24XX_GPIO_SETDATAOUT,
	.clr_dataout =		OMAP24XX_GPIO_CLEARDATAOUT,
	.irqstatus =		OMAP24XX_GPIO_IRQSTATUS1,
	.irqstatus2 =		OMAP24XX_GPIO_IRQSTATUS2,
	.irqenable =		OMAP24XX_GPIO_IRQENABLE1,
	.irqenable2 =		OMAP24XX_GPIO_IRQENABLE2,
	.set_irqenable =	OMAP24XX_GPIO_SETIRQENABLE1,
	.clr_irqenable =	OMAP24XX_GPIO_CLEARIRQENABLE1,
	.debounce =		OMAP24XX_GPIO_DEBOUNCE_VAL,
	.debounce_en =		OMAP24XX_GPIO_DEBOUNCE_EN,
	.ctrl =			OMAP24XX_GPIO_CTRL,
	.wkup_en =		OMAP24XX_GPIO_WAKE_EN,
	.leveldetect0 =		OMAP24XX_GPIO_LEVELDETECT0,
	.leveldetect1 =		OMAP24XX_GPIO_LEVELDETECT1,
	.risingdetect =		OMAP24XX_GPIO_RISINGDETECT,
	.fallingdetect =	OMAP24XX_GPIO_FALLINGDETECT,
};

1294
static const struct omap_gpio_reg_offs omap4_gpio_regs = {
1295 1296 1297 1298 1299 1300 1301 1302
	.revision =		OMAP4_GPIO_REVISION,
	.direction =		OMAP4_GPIO_OE,
	.datain =		OMAP4_GPIO_DATAIN,
	.dataout =		OMAP4_GPIO_DATAOUT,
	.set_dataout =		OMAP4_GPIO_SETDATAOUT,
	.clr_dataout =		OMAP4_GPIO_CLEARDATAOUT,
	.irqstatus =		OMAP4_GPIO_IRQSTATUS0,
	.irqstatus2 =		OMAP4_GPIO_IRQSTATUS1,
1303 1304
	.irqstatus_raw0 =	OMAP4_GPIO_IRQSTATUSRAW0,
	.irqstatus_raw1 =	OMAP4_GPIO_IRQSTATUSRAW1,
1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318
	.irqenable =		OMAP4_GPIO_IRQSTATUSSET0,
	.irqenable2 =		OMAP4_GPIO_IRQSTATUSSET1,
	.set_irqenable =	OMAP4_GPIO_IRQSTATUSSET0,
	.clr_irqenable =	OMAP4_GPIO_IRQSTATUSCLR0,
	.debounce =		OMAP4_GPIO_DEBOUNCINGTIME,
	.debounce_en =		OMAP4_GPIO_DEBOUNCENABLE,
	.ctrl =			OMAP4_GPIO_CTRL,
	.wkup_en =		OMAP4_GPIO_IRQWAKEN0,
	.leveldetect0 =		OMAP4_GPIO_LEVELDETECT0,
	.leveldetect1 =		OMAP4_GPIO_LEVELDETECT1,
	.risingdetect =		OMAP4_GPIO_RISINGDETECT,
	.fallingdetect =	OMAP4_GPIO_FALLINGDETECT,
};

1319
static const struct omap_gpio_platform_data omap2_pdata = {
1320 1321 1322 1323 1324
	.regs = &omap2_gpio_regs,
	.bank_width = 32,
	.dbck_flag = false,
};

1325
static const struct omap_gpio_platform_data omap3_pdata = {
1326 1327 1328 1329 1330
	.regs = &omap2_gpio_regs,
	.bank_width = 32,
	.dbck_flag = true,
};

1331
static const struct omap_gpio_platform_data omap4_pdata = {
1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352
	.regs = &omap4_gpio_regs,
	.bank_width = 32,
	.dbck_flag = true,
};

static const struct of_device_id omap_gpio_match[] = {
	{
		.compatible = "ti,omap4-gpio",
		.data = &omap4_pdata,
	},
	{
		.compatible = "ti,omap3-gpio",
		.data = &omap3_pdata,
	},
	{
		.compatible = "ti,omap2-gpio",
		.data = &omap2_pdata,
	},
	{ },
};
MODULE_DEVICE_TABLE(of, omap_gpio_match);
A
Arnd Bergmann 已提交
1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379

static int omap_gpio_probe(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
	struct device_node *node = dev->of_node;
	const struct of_device_id *match;
	const struct omap_gpio_platform_data *pdata;
	struct gpio_bank *bank;
	struct irq_chip *irqc;
	int ret;

	match = of_match_device(of_match_ptr(omap_gpio_match), dev);

	pdata = match ? match->data : dev_get_platdata(dev);
	if (!pdata)
		return -EINVAL;

	bank = devm_kzalloc(dev, sizeof(*bank), GFP_KERNEL);
	if (!bank)
		return -ENOMEM;

	irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL);
	if (!irqc)
		return -ENOMEM;

	irqc->irq_startup = omap_gpio_irq_startup,
	irqc->irq_shutdown = omap_gpio_irq_shutdown,
R
Russell King 已提交
1380
	irqc->irq_ack = dummy_irq_chip.irq_ack,
A
Arnd Bergmann 已提交
1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410
	irqc->irq_mask = omap_gpio_mask_irq,
	irqc->irq_unmask = omap_gpio_unmask_irq,
	irqc->irq_set_type = omap_gpio_irq_type,
	irqc->irq_set_wake = omap_gpio_wake_enable,
	irqc->irq_bus_lock = omap_gpio_irq_bus_lock,
	irqc->irq_bus_sync_unlock = gpio_irq_bus_sync_unlock,
	irqc->name = dev_name(&pdev->dev);
	irqc->flags = IRQCHIP_MASK_ON_SUSPEND;
	irqc->parent_device = dev;

	bank->irq = platform_get_irq(pdev, 0);
	if (bank->irq <= 0) {
		if (!bank->irq)
			bank->irq = -ENXIO;
		if (bank->irq != -EPROBE_DEFER)
			dev_err(dev,
				"can't get irq resource ret=%d\n", bank->irq);
		return bank->irq;
	}

	bank->chip.parent = dev;
	bank->chip.owner = THIS_MODULE;
	bank->dbck_flag = pdata->dbck_flag;
	bank->stride = pdata->bank_stride;
	bank->width = pdata->bank_width;
	bank->is_mpuio = pdata->is_mpuio;
	bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
	bank->regs = pdata->regs;
#ifdef CONFIG_OF_GPIO
	bank->chip.of_node = of_node_get(node);
1411 1412
#endif

A
Arnd Bergmann 已提交
1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
	if (node) {
		if (!of_property_read_bool(node, "ti,gpio-always-on"))
			bank->loses_context = true;
	} else {
		bank->loses_context = pdata->loses_context;

		if (bank->loses_context)
			bank->get_context_loss_count =
				pdata->get_context_loss_count;
	}

1424
	if (bank->regs->set_dataout && bank->regs->clr_dataout)
A
Arnd Bergmann 已提交
1425
		bank->set_dataout = omap_set_gpio_dataout_reg;
1426
	else
A
Arnd Bergmann 已提交
1427 1428 1429 1430 1431 1432
		bank->set_dataout = omap_set_gpio_dataout_mask;

	raw_spin_lock_init(&bank->lock);
	raw_spin_lock_init(&bank->wa_lock);

	/* Static mapping, never released */
1433
	bank->base = devm_platform_ioremap_resource(pdev, 0);
A
Arnd Bergmann 已提交
1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469
	if (IS_ERR(bank->base)) {
		return PTR_ERR(bank->base);
	}

	if (bank->dbck_flag) {
		bank->dbck = devm_clk_get(dev, "dbclk");
		if (IS_ERR(bank->dbck)) {
			dev_err(dev,
				"Could not get gpio dbck. Disable debounce\n");
			bank->dbck_flag = false;
		} else {
			clk_prepare(bank->dbck);
		}
	}

	platform_set_drvdata(pdev, bank);

	pm_runtime_enable(dev);
	pm_runtime_get_sync(dev);

	if (bank->is_mpuio)
		omap_mpuio_init(bank);

	omap_gpio_mod_init(bank);

	ret = omap_gpio_chip_init(bank, irqc);
	if (ret) {
		pm_runtime_put_sync(dev);
		pm_runtime_disable(dev);
		if (bank->dbck_flag)
			clk_unprepare(bank->dbck);
		return ret;
	}

	omap_gpio_show_rev(bank);

1470 1471
	bank->nb.notifier_call = gpio_omap_cpu_notifier;
	cpu_pm_register_notifier(&bank->nb);
A
Arnd Bergmann 已提交
1472 1473 1474 1475 1476 1477 1478 1479 1480 1481

	pm_runtime_put(dev);

	return 0;
}

static int omap_gpio_remove(struct platform_device *pdev)
{
	struct gpio_bank *bank = platform_get_drvdata(pdev);

1482
	cpu_pm_unregister_notifier(&bank->nb);
A
Arnd Bergmann 已提交
1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500
	gpiochip_remove(&bank->chip);
	pm_runtime_disable(&pdev->dev);
	if (bank->dbck_flag)
		clk_unprepare(bank->dbck);

	return 0;
}

static int __maybe_unused omap_gpio_runtime_suspend(struct device *dev)
{
	struct gpio_bank *bank = dev_get_drvdata(dev);
	unsigned long flags;

	raw_spin_lock_irqsave(&bank->lock, flags);
	omap_gpio_idle(bank, true);
	bank->is_suspended = true;
	raw_spin_unlock_irqrestore(&bank->lock, flags);

1501
	return 0;
A
Arnd Bergmann 已提交
1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
}

static int __maybe_unused omap_gpio_runtime_resume(struct device *dev)
{
	struct gpio_bank *bank = dev_get_drvdata(dev);
	unsigned long flags;

	raw_spin_lock_irqsave(&bank->lock, flags);
	omap_gpio_unidle(bank);
	bank->is_suspended = false;
	raw_spin_unlock_irqrestore(&bank->lock, flags);

1514
	return 0;
A
Arnd Bergmann 已提交
1515 1516 1517 1518 1519 1520 1521
}

static const struct dev_pm_ops gpio_pm_ops = {
	SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
									NULL)
};

1522 1523
static struct platform_driver omap_gpio_driver = {
	.probe		= omap_gpio_probe,
1524
	.remove		= omap_gpio_remove,
1525 1526
	.driver		= {
		.name	= "omap_gpio",
1527
		.pm	= &gpio_pm_ops,
A
Arnd Bergmann 已提交
1528
		.of_match_table = omap_gpio_match,
1529 1530 1531
	},
};

1532
/*
1533 1534 1535
 * gpio driver register needs to be done before
 * machine_init functions access gpio APIs.
 * Hence omap_gpio_drv_reg() is a postcore_initcall.
1536
 */
1537
static int __init omap_gpio_drv_reg(void)
1538
{
1539
	return platform_driver_register(&omap_gpio_driver);
1540
}
1541
postcore_initcall(omap_gpio_drv_reg);
1542 1543 1544 1545 1546 1547 1548 1549 1550 1551

static void __exit omap_gpio_exit(void)
{
	platform_driver_unregister(&omap_gpio_driver);
}
module_exit(omap_gpio_exit);

MODULE_DESCRIPTION("omap gpio driver");
MODULE_ALIAS("platform:gpio-omap");
MODULE_LICENSE("GPL v2");