gpio-omap.c 41.2 KB
Newer Older
1 2 3
/*
 * Support functions for OMAP GPIO
 *
4
 * Copyright (C) 2003-2005 Nokia Corporation
5
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
6
 *
7 8 9
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
10 11 12 13 14 15 16 17
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
18
#include <linux/syscore_ops.h>
19
#include <linux/err.h>
20
#include <linux/clk.h>
21
#include <linux/io.h>
22
#include <linux/cpu_pm.h>
23
#include <linux/device.h>
24
#include <linux/pm_runtime.h>
25
#include <linux/pm.h>
26 27
#include <linux/of.h>
#include <linux/of_device.h>
28
#include <linux/gpio/driver.h>
29
#include <linux/bitops.h>
30
#include <linux/platform_data/gpio-omap.h>
31

32
#define OMAP4_GPIO_DEBOUNCINGTIME_MASK 0xFF
33

34 35 36 37 38 39 40 41 42 43 44
struct gpio_regs {
	u32 irqenable1;
	u32 irqenable2;
	u32 wake_en;
	u32 ctrl;
	u32 oe;
	u32 leveldetect0;
	u32 leveldetect1;
	u32 risingdetect;
	u32 fallingdetect;
	u32 dataout;
45 46
	u32 debounce;
	u32 debounce_en;
47 48
};

49
struct gpio_bank {
50
	void __iomem *base;
51
	int irq;
52 53
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;
54
	struct gpio_regs context;
55
	u32 saved_datain;
56
	u32 level_mask;
57
	u32 toggle_mask;
58
	raw_spinlock_t lock;
59
	raw_spinlock_t wa_lock;
D
David Brownell 已提交
60
	struct gpio_chip chip;
61
	struct clk *dbck;
62 63
	struct notifier_block nb;
	unsigned int is_suspended:1;
C
Charulatha V 已提交
64
	u32 mod_usage;
65
	u32 irq_usage;
66
	u32 dbck_enable_mask;
67
	bool dbck_enabled;
68
	bool is_mpuio;
69
	bool dbck_flag;
70
	bool loses_context;
71
	bool context_valid;
72
	int stride;
73
	u32 width;
74
	int context_loss_count;
75

76
	void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable);
77
	int (*get_context_loss_count)(struct device *dev);
78 79

	struct omap_gpio_reg_offs *regs;
80 81
};

82
#define GPIO_MOD_CTRL_BIT	BIT(0)
83

84
#define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
85
#define LINE_USED(line, offset) (line & (BIT(offset)))
86

87 88
static void omap_gpio_unmask_irq(struct irq_data *d);

89
static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
90
{
91
	struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
92
	return gpiochip_get_data(chip);
93 94
}

95
static inline u32 omap_gpio_rmw(void __iomem *reg, u32 mask, bool set)
96
{
97
	u32 val = readl_relaxed(reg);
98

99 100
	if (set)
		val |= mask;
101
	else
102 103 104 105 106 107 108 109 110 111 112 113
		val &= ~mask;

	writel_relaxed(val, reg);

	return val;
}

static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
				    int is_input)
{
	bank->context.oe = omap_gpio_rmw(bank->base + bank->regs->direction,
					 BIT(gpio), is_input);
114 115
}

116 117

/* set data out value using dedicate set/clear register */
118
static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset,
119
				      int enable)
120
{
121
	void __iomem *reg = bank->base;
122
	u32 l = BIT(offset);
123

124
	if (enable) {
125
		reg += bank->regs->set_dataout;
126 127
		bank->context.dataout |= l;
	} else {
128
		reg += bank->regs->clr_dataout;
129 130
		bank->context.dataout &= ~l;
	}
131

132
	writel_relaxed(l, reg);
133 134
}

135
/* set data out value using mask register */
136
static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset,
137
				       int enable)
138
{
139 140
	bank->context.dataout = omap_gpio_rmw(bank->base + bank->regs->dataout,
					      BIT(offset), enable);
141
}
142

143
static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
144 145
{
	if (bank->dbck_enable_mask && !bank->dbck_enabled) {
146
		clk_enable(bank->dbck);
147
		bank->dbck_enabled = true;
148

149
		writel_relaxed(bank->dbck_enable_mask,
150
			     bank->base + bank->regs->debounce_en);
151 152 153
	}
}

154
static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
155 156
{
	if (bank->dbck_enable_mask && bank->dbck_enabled) {
157 158 159 160 161
		/*
		 * Disable debounce before cutting it's clock. If debounce is
		 * enabled but the clock is not, GPIO module seems to be unable
		 * to detect events and generate interrupts at least on OMAP3.
		 */
162
		writel_relaxed(0, bank->base + bank->regs->debounce_en);
163

164
		clk_disable(bank->dbck);
165 166 167 168
		bank->dbck_enabled = false;
	}
}

169
/**
170
 * omap2_set_gpio_debounce - low level gpio debounce time
171
 * @bank: the gpio bank we're acting upon
172
 * @offset: the gpio number on this @bank
173 174
 * @debounce: debounce time to use
 *
175 176 177
 * OMAP's debounce time is in 31us steps
 *   <debounce time> = (GPIO_DEBOUNCINGTIME[7:0].DEBOUNCETIME + 1) x 31
 * so we need to convert and round up to the closest unit.
178 179
 *
 * Return: 0 on success, negative error otherwise.
180
 */
181 182
static int omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned offset,
				   unsigned debounce)
183
{
184
	void __iomem		*reg;
185 186
	u32			val;
	u32			l;
187
	bool			enable = !!debounce;
188

189
	if (!bank->dbck_flag)
190
		return -ENOTSUPP;
191

192 193
	if (enable) {
		debounce = DIV_ROUND_UP(debounce, 31) - 1;
194 195
		if ((debounce & OMAP4_GPIO_DEBOUNCINGTIME_MASK) != debounce)
			return -EINVAL;
196
	}
197

198
	l = BIT(offset);
199

200
	clk_enable(bank->dbck);
201
	reg = bank->base + bank->regs->debounce;
202
	writel_relaxed(debounce, reg);
203

204
	val = omap_gpio_rmw(bank->base + bank->regs->debounce_en, l, enable);
205
	bank->dbck_enable_mask = val;
206

207
	clk_disable(bank->dbck);
208 209 210 211 212 213 214 215
	/*
	 * Enable debounce clock per module.
	 * This call is mandatory because in omap_gpio_request() when
	 * *_runtime_get_sync() is called,  _gpio_dbck_enable() within
	 * runtime callbck fails to turn on dbck because dbck_enable_mask
	 * used within _gpio_dbck_enable() is still not initialized at
	 * that point. Therefore we have to enable dbck here.
	 */
216
	omap_gpio_dbck_enable(bank);
217 218 219 220
	if (bank->dbck_enable_mask) {
		bank->context.debounce = debounce;
		bank->context.debounce_en = val;
	}
221 222

	return 0;
223 224
}

225
/**
226
 * omap_clear_gpio_debounce - clear debounce settings for a gpio
227
 * @bank: the gpio bank we're acting upon
228
 * @offset: the gpio number on this @bank
229 230 231 232 233 234
 *
 * If a gpio is using debounce, then clear the debounce enable bit and if
 * this is the only gpio in this bank using debounce, then clear the debounce
 * time too. The debounce clock will also be disabled when calling this function
 * if this is the only gpio in the bank using debounce.
 */
235
static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned offset)
236
{
237
	u32 gpio_bit = BIT(offset);
238 239 240 241 242 243 244 245 246

	if (!bank->dbck_flag)
		return;

	if (!(bank->dbck_enable_mask & gpio_bit))
		return;

	bank->dbck_enable_mask &= ~gpio_bit;
	bank->context.debounce_en &= ~gpio_bit;
247
        writel_relaxed(bank->context.debounce_en,
248 249 250 251
		     bank->base + bank->regs->debounce_en);

	if (!bank->dbck_enable_mask) {
		bank->context.debounce = 0;
252
		writel_relaxed(bank->context.debounce, bank->base +
253
			     bank->regs->debounce);
254
		clk_disable(bank->dbck);
255 256 257 258
		bank->dbck_enabled = false;
	}
}

259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274
/*
 * Off mode wake-up capable GPIOs in bank(s) that are in the wakeup domain.
 * See TRM section for GPIO for "Wake-Up Generation" for the list of GPIOs
 * in wakeup domain. If bank->non_wakeup_gpios is not configured, assume none
 * are capable waking up the system from off mode.
 */
static bool omap_gpio_is_off_wakeup_capable(struct gpio_bank *bank, u32 gpio_mask)
{
	u32 no_wake = bank->non_wakeup_gpios;

	if (no_wake)
		return !!(~no_wake & gpio_mask);

	return false;
}

275
static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
276
						unsigned trigger)
277
{
278
	void __iomem *base = bank->base;
279
	u32 gpio_bit = BIT(gpio);
280

281
	omap_gpio_rmw(base + bank->regs->leveldetect0, gpio_bit,
282
		      trigger & IRQ_TYPE_LEVEL_LOW);
283
	omap_gpio_rmw(base + bank->regs->leveldetect1, gpio_bit,
284
		      trigger & IRQ_TYPE_LEVEL_HIGH);
285 286 287 288 289 290

	/*
	 * We need the edge detection enabled for to allow the GPIO block
	 * to be woken from idle state.  Set the appropriate edge detection
	 * in addition to the level detection.
	 */
291
	omap_gpio_rmw(base + bank->regs->risingdetect, gpio_bit,
292
		      trigger & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_LEVEL_HIGH));
293
	omap_gpio_rmw(base + bank->regs->fallingdetect, gpio_bit,
294
		      trigger & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW));
295

296
	bank->context.leveldetect0 =
297
			readl_relaxed(bank->base + bank->regs->leveldetect0);
298
	bank->context.leveldetect1 =
299
			readl_relaxed(bank->base + bank->regs->leveldetect1);
300
	bank->context.risingdetect =
301
			readl_relaxed(bank->base + bank->regs->risingdetect);
302
	bank->context.fallingdetect =
303
			readl_relaxed(bank->base + bank->regs->fallingdetect);
304

305 306 307
	bank->level_mask = bank->context.leveldetect0 |
			   bank->context.leveldetect1;

308
	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
309
		omap_gpio_rmw(base + bank->regs->wkup_en, gpio_bit, trigger != 0);
310 311
		bank->context.wake_en =
			readl_relaxed(bank->base + bank->regs->wkup_en);
312
	}
313

314
	/* This part needs to be executed always for OMAP{34xx, 44xx} */
315
	if (!bank->regs->irqctrl && !omap_gpio_is_off_wakeup_capable(bank, gpio)) {
316 317 318 319 320 321 322
		/*
		 * Log the edge gpio and manually trigger the IRQ
		 * after resume if the input level changes
		 * to avoid irq lost during PER RET/OFF mode
		 * Applies for omap2 non-wakeup gpio and all omap3 gpios
		 */
		if (trigger & IRQ_TYPE_EDGE_BOTH)
323 324 325 326
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
327 328
}

329 330 331 332
/*
 * This only applies to chips that can't do both rising and falling edge
 * detection at once.  For all other chips, this function is a noop.
 */
333
static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
334
{
335 336
	if (IS_ENABLED(CONFIG_ARCH_OMAP1) && bank->regs->irqctrl) {
		void __iomem *reg = bank->base + bank->regs->irqctrl;
337

338 339
		writel_relaxed(readl_relaxed(reg) ^ BIT(gpio), reg);
	}
340 341
}

342 343
static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
				    unsigned trigger)
344 345
{
	void __iomem *reg = bank->base;
346
	void __iomem *base = bank->base;
347
	u32 l = 0;
348

349
	if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
350
		omap_set_gpio_trigger(bank, gpio, trigger);
351 352 353
	} else if (bank->regs->irqctrl) {
		reg += bank->regs->irqctrl;

354
		l = readl_relaxed(reg);
355
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
356
			bank->toggle_mask |= BIT(gpio);
357
		if (trigger & IRQ_TYPE_EDGE_RISING)
358
			l |= BIT(gpio);
359
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
360
			l &= ~(BIT(gpio));
361
		else
362 363
			return -EINVAL;

364
		writel_relaxed(l, reg);
365
	} else if (bank->regs->edgectrl1) {
366
		if (gpio & 0x08)
367
			reg += bank->regs->edgectrl2;
368
		else
369 370
			reg += bank->regs->edgectrl1;

371
		gpio &= 0x07;
372
		l = readl_relaxed(reg);
373
		l &= ~(3 << (gpio << 1));
374
		if (trigger & IRQ_TYPE_EDGE_RISING)
375
			l |= 2 << (gpio << 1);
376
		if (trigger & IRQ_TYPE_EDGE_FALLING)
377
			l |= BIT(gpio << 1);
378 379

		/* Enable wake-up during idle for dynamic tick */
380
		omap_gpio_rmw(base + bank->regs->wkup_en, BIT(gpio), trigger);
381
		bank->context.wake_en =
382 383
			readl_relaxed(bank->base + bank->regs->wkup_en);
		writel_relaxed(l, reg);
384
	}
385
	return 0;
386 387
}

388
static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
389 390 391 392 393
{
	if (bank->regs->pinctrl) {
		void __iomem *reg = bank->base + bank->regs->pinctrl;

		/* Claim the pin for MPU */
394
		writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
395 396 397 398 399 400
	}

	if (bank->regs->ctrl && !BANK_USED(bank)) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

401
		ctrl = readl_relaxed(reg);
402 403
		/* Module is enabled, clocks are not gated */
		ctrl &= ~GPIO_MOD_CTRL_BIT;
404
		writel_relaxed(ctrl, reg);
405 406 407 408
		bank->context.ctrl = ctrl;
	}
}

409
static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
410 411 412 413 414 415 416
{
	void __iomem *base = bank->base;

	if (bank->regs->wkup_en &&
	    !LINE_USED(bank->mod_usage, offset) &&
	    !LINE_USED(bank->irq_usage, offset)) {
		/* Disable wake-up during idle for dynamic tick */
417
		omap_gpio_rmw(base + bank->regs->wkup_en, BIT(offset), 0);
418
		bank->context.wake_en =
419
			readl_relaxed(bank->base + bank->regs->wkup_en);
420 421 422 423 424 425
	}

	if (bank->regs->ctrl && !BANK_USED(bank)) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

426
		ctrl = readl_relaxed(reg);
427 428
		/* Module is disabled, clocks are gated */
		ctrl |= GPIO_MOD_CTRL_BIT;
429
		writel_relaxed(ctrl, reg);
430 431 432 433
		bank->context.ctrl = ctrl;
	}
}

434
static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset)
435 436 437
{
	void __iomem *reg = bank->base + bank->regs->direction;

438
	return readl_relaxed(reg) & BIT(offset);
439 440
}

441
static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned offset)
442 443 444 445 446
{
	if (!LINE_USED(bank->mod_usage, offset)) {
		omap_enable_gpio_module(bank, offset);
		omap_set_gpio_direction(bank, offset, 1);
	}
447
	bank->irq_usage |= BIT(offset);
448 449
}

450
static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
451
{
452
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
453
	int retval;
D
David Brownell 已提交
454
	unsigned long flags;
455
	unsigned offset = d->hwirq;
456

457
	if (type & ~IRQ_TYPE_SENSE_MASK)
458
		return -EINVAL;
459

460 461
	if (!bank->regs->leveldetect0 &&
		(type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
462 463
		return -EINVAL;

464
	raw_spin_lock_irqsave(&bank->lock, flags);
465
	retval = omap_set_gpio_triggering(bank, offset, type);
466
	if (retval) {
467
		raw_spin_unlock_irqrestore(&bank->lock, flags);
468
		goto error;
469
	}
470
	omap_gpio_init_irq(bank, offset);
471
	if (!omap_gpio_is_input(bank, offset)) {
472
		raw_spin_unlock_irqrestore(&bank->lock, flags);
473 474
		retval = -EINVAL;
		goto error;
475
	}
476
	raw_spin_unlock_irqrestore(&bank->lock, flags);
477 478

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
479
		irq_set_handler_locked(d, handle_level_irq);
480
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
481 482 483 484 485 486 487
		/*
		 * Edge IRQs are already cleared/acked in irq_handler and
		 * not need to be masked, as result handle_edge_irq()
		 * logic is excessed here and may cause lose of interrupts.
		 * So just use handle_simple_irq.
		 */
		irq_set_handler_locked(d, handle_simple_irq);
488

489 490 491
	return 0;

error:
492
	return retval;
493 494
}

495
static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
496
{
497
	void __iomem *reg = bank->base;
498

499
	reg += bank->regs->irqstatus;
500
	writel_relaxed(gpio_mask, reg);
501 502

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
503 504
	if (bank->regs->irqstatus2) {
		reg = bank->base + bank->regs->irqstatus2;
505
		writel_relaxed(gpio_mask, reg);
506
	}
507 508

	/* Flush posted write for the irq status to avoid spurious interrupts */
509
	readl_relaxed(reg);
510 511
}

512 513
static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank,
					     unsigned offset)
514
{
515
	omap_clear_gpio_irqbank(bank, BIT(offset));
516 517
}

518
static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
519 520
{
	void __iomem *reg = bank->base;
521
	u32 l;
522
	u32 mask = (BIT(bank->width)) - 1;
523

524
	reg += bank->regs->irqenable;
525
	l = readl_relaxed(reg);
526
	if (bank->regs->irqenable_inv)
527 528 529
		l = ~l;
	l &= mask;
	return l;
530 531
}

532 533
static inline void omap_set_gpio_irqenable(struct gpio_bank *bank,
					   unsigned offset, int enable)
534 535
{
	void __iomem *reg = bank->base;
536 537 538 539 540 541 542 543 544 545 546
	u32 gpio_mask = BIT(offset);

	if (bank->regs->set_irqenable && bank->regs->clr_irqenable) {
		if (enable) {
			reg += bank->regs->set_irqenable;
			bank->context.irqenable1 |= gpio_mask;
		} else {
			reg += bank->regs->clr_irqenable;
			bank->context.irqenable1 &= ~gpio_mask;
		}
		writel_relaxed(gpio_mask, reg);
547
	} else {
548 549 550
		bank->context.irqenable1 =
			omap_gpio_rmw(reg + bank->regs->irqenable, gpio_mask,
				      enable ^ bank->regs->irqenable_inv);
551 552 553
	}
}

554
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
555
static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
556
{
557
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
558

559
	return irq_set_irq_wake(bank->irq, enable);
560 561
}

562 563 564 565 566 567 568 569 570
/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
571
static irqreturn_t omap_gpio_irq_handler(int irq, void *gpiobank)
572
{
573
	void __iomem *isr_reg = NULL;
574
	u32 enabled, isr, edge;
575
	unsigned int bit;
576 577
	struct gpio_bank *bank = gpiobank;
	unsigned long wa_lock_flags;
578
	unsigned long lock_flags;
579

580
	isr_reg = bank->base + bank->regs->irqstatus;
581 582 583
	if (WARN_ON(!isr_reg))
		goto exit;

584 585 586
	if (WARN_ONCE(!pm_runtime_active(bank->chip.parent),
		      "gpio irq%i while runtime suspended?\n", irq))
		return IRQ_NONE;
587

588
	while (1) {
589 590
		raw_spin_lock_irqsave(&bank->lock, lock_flags);

591
		enabled = omap_get_gpio_irqbank_mask(bank);
592
		isr = readl_relaxed(isr_reg) & enabled;
593

594 595 596 597 598 599 600 601
		/*
		 * Clear edge sensitive interrupts before calling handler(s)
		 * so subsequent edge transitions are not missed while the
		 * handlers are running.
		 */
		edge = isr & ~bank->level_mask;
		if (edge)
			omap_clear_gpio_irqbank(bank, edge);
602

603 604
		raw_spin_unlock_irqrestore(&bank->lock, lock_flags);

605 606 607
		if (!isr)
			break;

608 609
		while (isr) {
			bit = __ffs(isr);
610
			isr &= ~(BIT(bit));
611

612
			raw_spin_lock_irqsave(&bank->lock, lock_flags);
613 614 615 616 617 618 619
			/*
			 * Some chips can't respond to both rising and falling
			 * at the same time.  If this irq was requested with
			 * both flags, we need to flip the ICR data for the IRQ
			 * to respond to the IRQ for the opposite direction.
			 * This will be indicated in the bank toggle_mask.
			 */
620
			if (bank->toggle_mask & (BIT(bit)))
621
				omap_toggle_gpio_edge_triggering(bank, bit);
622

623 624
			raw_spin_unlock_irqrestore(&bank->lock, lock_flags);

625 626
			raw_spin_lock_irqsave(&bank->wa_lock, wa_lock_flags);

627
			generic_handle_irq(irq_find_mapping(bank->chip.irq.domain,
628
							    bit));
629 630 631

			raw_spin_unlock_irqrestore(&bank->wa_lock,
						   wa_lock_flags);
632
		}
633
	}
634
exit:
635
	return IRQ_HANDLED;
636 637
}

638 639 640 641
static unsigned int omap_gpio_irq_startup(struct irq_data *d)
{
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
	unsigned long flags;
642
	unsigned offset = d->hwirq;
643

644
	raw_spin_lock_irqsave(&bank->lock, flags);
645 646 647 648 649 650 651 652

	if (!LINE_USED(bank->mod_usage, offset))
		omap_set_gpio_direction(bank, offset, 1);
	else if (!omap_gpio_is_input(bank, offset))
		goto err;
	omap_enable_gpio_module(bank, offset);
	bank->irq_usage |= BIT(offset);

653
	raw_spin_unlock_irqrestore(&bank->lock, flags);
654 655 656
	omap_gpio_unmask_irq(d);

	return 0;
657
err:
658
	raw_spin_unlock_irqrestore(&bank->lock, flags);
659
	return -EINVAL;
660 661
}

662
static void omap_gpio_irq_shutdown(struct irq_data *d)
663
{
664
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
665
	unsigned long flags;
666
	unsigned offset = d->hwirq;
667

668
	raw_spin_lock_irqsave(&bank->lock, flags);
669
	bank->irq_usage &= ~(BIT(offset));
670
	omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
671 672
	omap_clear_gpio_irqstatus(bank, offset);
	omap_set_gpio_irqenable(bank, offset, 0);
673 674
	if (!LINE_USED(bank->mod_usage, offset))
		omap_clear_gpio_debounce(bank, offset);
675
	omap_disable_gpio_module(bank, offset);
676
	raw_spin_unlock_irqrestore(&bank->lock, flags);
677 678 679 680 681 682
}

static void omap_gpio_irq_bus_lock(struct irq_data *data)
{
	struct gpio_bank *bank = omap_irq_data_get_bank(data);

683
	pm_runtime_get_sync(bank->chip.parent);
684 685 686 687 688
}

static void gpio_irq_bus_sync_unlock(struct irq_data *data)
{
	struct gpio_bank *bank = omap_irq_data_get_bank(data);
689

690
	pm_runtime_put(bank->chip.parent);
691 692
}

693
static void omap_gpio_mask_irq(struct irq_data *d)
694
{
695
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
696
	unsigned offset = d->hwirq;
697
	unsigned long flags;
698

699
	raw_spin_lock_irqsave(&bank->lock, flags);
700
	omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
701
	omap_set_gpio_irqenable(bank, offset, 0);
702
	raw_spin_unlock_irqrestore(&bank->lock, flags);
703 704
}

705
static void omap_gpio_unmask_irq(struct irq_data *d)
706
{
707
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
708
	unsigned offset = d->hwirq;
709
	u32 trigger = irqd_get_trigger_type(d);
710
	unsigned long flags;
711

712
	raw_spin_lock_irqsave(&bank->lock, flags);
713 714 715 716 717 718 719
	omap_set_gpio_irqenable(bank, offset, 1);

	/*
	 * For level-triggered GPIOs, clearing must be done after the source
	 * is cleared, thus after the handler has run. OMAP4 needs this done
	 * after enabing the interrupt to clear the wakeup status.
	 */
720 721
	if (bank->regs->leveldetect0 && bank->regs->wkup_en &&
	    trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW))
722
		omap_clear_gpio_irqstatus(bank, offset);
723

724 725 726
	if (trigger)
		omap_set_gpio_triggering(bank, offset, trigger);

727
	raw_spin_unlock_irqrestore(&bank->lock, flags);
728 729
}

730 731
/*---------------------------------------------------------------------*/

732
static int omap_mpuio_suspend_noirq(struct device *dev)
D
David Brownell 已提交
733
{
734
	struct gpio_bank	*bank = dev_get_drvdata(dev);
735 736
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
737
	unsigned long		flags;
D
David Brownell 已提交
738

739
	raw_spin_lock_irqsave(&bank->lock, flags);
740
	writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
741
	raw_spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
742 743 744 745

	return 0;
}

746
static int omap_mpuio_resume_noirq(struct device *dev)
D
David Brownell 已提交
747
{
748
	struct gpio_bank	*bank = dev_get_drvdata(dev);
749 750
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
751
	unsigned long		flags;
D
David Brownell 已提交
752

753
	raw_spin_lock_irqsave(&bank->lock, flags);
754
	writel_relaxed(bank->context.wake_en, mask_reg);
755
	raw_spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
756 757 758 759

	return 0;
}

760
static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
761 762 763 764
	.suspend_noirq = omap_mpuio_suspend_noirq,
	.resume_noirq = omap_mpuio_resume_noirq,
};

765
/* use platform_driver for this. */
D
David Brownell 已提交
766 767 768
static struct platform_driver omap_mpuio_driver = {
	.driver		= {
		.name	= "mpuio",
769
		.pm	= &omap_mpuio_dev_pm_ops,
D
David Brownell 已提交
770 771 772 773 774 775 776 777 778 779 780 781
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

782
static inline void omap_mpuio_init(struct gpio_bank *bank)
D
David Brownell 已提交
783
{
784
	platform_set_drvdata(&omap_mpuio_device, bank);
785

D
David Brownell 已提交
786 787 788 789
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

790
/*---------------------------------------------------------------------*/
791

792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank = gpiochip_get_data(chip);
	unsigned long flags;

	pm_runtime_get_sync(chip->parent);

	raw_spin_lock_irqsave(&bank->lock, flags);
	omap_enable_gpio_module(bank, offset);
	bank->mod_usage |= BIT(offset);
	raw_spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}

static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank = gpiochip_get_data(chip);
	unsigned long flags;

	raw_spin_lock_irqsave(&bank->lock, flags);
	bank->mod_usage &= ~(BIT(offset));
	if (!LINE_USED(bank->irq_usage, offset)) {
		omap_set_gpio_direction(bank, offset, 1);
		omap_clear_gpio_debounce(bank, offset);
	}
	omap_disable_gpio_module(bank, offset);
	raw_spin_unlock_irqrestore(&bank->lock, flags);

	pm_runtime_put(chip->parent);
}

824
static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
825
{
826
	struct gpio_bank *bank = gpiochip_get_data(chip);
827

828 829
	return !!(readl_relaxed(bank->base + bank->regs->direction) &
		  BIT(offset));
830 831
}

832
static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
D
David Brownell 已提交
833 834 835 836
{
	struct gpio_bank *bank;
	unsigned long flags;

837
	bank = gpiochip_get_data(chip);
838
	raw_spin_lock_irqsave(&bank->lock, flags);
839
	omap_set_gpio_direction(bank, offset, 1);
840
	raw_spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
841 842 843
	return 0;
}

844
static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
D
David Brownell 已提交
845
{
R
Russell King 已提交
846 847
	struct gpio_bank *bank = gpiochip_get_data(chip);
	void __iomem *reg;
848

849
	if (omap_gpio_is_input(bank, offset))
R
Russell King 已提交
850
		reg = bank->base + bank->regs->datain;
851
	else
R
Russell King 已提交
852 853 854
		reg = bank->base + bank->regs->dataout;

	return (readl_relaxed(reg) & BIT(offset)) != 0;
D
David Brownell 已提交
855 856
}

857
static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
D
David Brownell 已提交
858 859 860 861
{
	struct gpio_bank *bank;
	unsigned long flags;

862
	bank = gpiochip_get_data(chip);
863
	raw_spin_lock_irqsave(&bank->lock, flags);
864
	bank->set_dataout(bank, offset, value);
865
	omap_set_gpio_direction(bank, offset, 0);
866
	raw_spin_unlock_irqrestore(&bank->lock, flags);
867
	return 0;
D
David Brownell 已提交
868 869
}

870 871 872 873
static int omap_gpio_get_multiple(struct gpio_chip *chip, unsigned long *mask,
				  unsigned long *bits)
{
	struct gpio_bank *bank = gpiochip_get_data(chip);
874 875 876 877
	void __iomem *base = bank->base;
	u32 direction, m, val = 0;

	direction = readl_relaxed(base + bank->regs->direction);
878

879 880 881
	m = direction & *mask;
	if (m)
		val |= readl_relaxed(base + bank->regs->datain) & m;
882

883 884 885
	m = ~direction & *mask;
	if (m)
		val |= readl_relaxed(base + bank->regs->dataout) & m;
886

887
	*bits = val;
888 889 890 891

	return 0;
}

892 893
static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
			      unsigned debounce)
894 895 896
{
	struct gpio_bank *bank;
	unsigned long flags;
897
	int ret;
898

899
	bank = gpiochip_get_data(chip);
900

901
	raw_spin_lock_irqsave(&bank->lock, flags);
902
	ret = omap2_set_gpio_debounce(bank, offset, debounce);
903
	raw_spin_unlock_irqrestore(&bank->lock, flags);
904

905 906 907 908 909 910
	if (ret)
		dev_info(chip->parent,
			 "Could not set line %u debounce to %u microseconds (%d)",
			 offset, debounce, ret);

	return ret;
911 912
}

913 914 915 916 917 918 919 920 921 922 923 924
static int omap_gpio_set_config(struct gpio_chip *chip, unsigned offset,
				unsigned long config)
{
	u32 debounce;

	if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
		return -ENOTSUPP;

	debounce = pinconf_to_config_argument(config);
	return omap_gpio_debounce(chip, offset, debounce);
}

925
static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
D
David Brownell 已提交
926 927 928 929
{
	struct gpio_bank *bank;
	unsigned long flags;

930
	bank = gpiochip_get_data(chip);
931
	raw_spin_lock_irqsave(&bank->lock, flags);
932
	bank->set_dataout(bank, offset, value);
933
	raw_spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
934 935
}

936 937 938 939
static void omap_gpio_set_multiple(struct gpio_chip *chip, unsigned long *mask,
				   unsigned long *bits)
{
	struct gpio_bank *bank = gpiochip_get_data(chip);
940
	void __iomem *reg = bank->base + bank->regs->dataout;
941
	unsigned long flags;
942
	u32 l;
943 944

	raw_spin_lock_irqsave(&bank->lock, flags);
945 946 947
	l = (readl_relaxed(reg) & ~*mask) | (*bits & *mask);
	writel_relaxed(l, reg);
	bank->context.dataout = l;
948 949 950
	raw_spin_unlock_irqrestore(&bank->lock, flags);
}

D
David Brownell 已提交
951 952
/*---------------------------------------------------------------------*/

953
static void omap_gpio_show_rev(struct gpio_bank *bank)
T
Tony Lindgren 已提交
954
{
955
	static bool called;
T
Tony Lindgren 已提交
956 957
	u32 rev;

958
	if (called || bank->regs->revision == USHRT_MAX)
T
Tony Lindgren 已提交
959 960
		return;

961
	rev = readw_relaxed(bank->base + bank->regs->revision);
962
	pr_info("OMAP GPIO hardware version %d.%d\n",
T
Tony Lindgren 已提交
963
		(rev >> 4) & 0x0f, rev & 0x0f);
964 965

	called = true;
T
Tony Lindgren 已提交
966 967
}

968
static void omap_gpio_mod_init(struct gpio_bank *bank)
969
{
970 971
	void __iomem *base = bank->base;
	u32 l = 0xffffffff;
972

973 974 975
	if (bank->width == 16)
		l = 0xffff;

976
	if (bank->is_mpuio) {
977
		writel_relaxed(l, bank->base + bank->regs->irqenable);
978
		return;
979
	}
980

981
	omap_gpio_rmw(base + bank->regs->irqenable, l,
982
		      bank->regs->irqenable_inv);
983
	omap_gpio_rmw(base + bank->regs->irqstatus, l,
984
		      !bank->regs->irqenable_inv);
985
	if (bank->regs->debounce_en)
986
		writel_relaxed(0, base + bank->regs->debounce_en);
987

988
	/* Save OE default value (0xffffffff) in the context */
989
	bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
990 991
	 /* Initialize interface clk ungated, module enabled */
	if (bank->regs->ctrl)
992
		writel_relaxed(0, base + bank->regs->ctrl);
993 994
}

N
Nishanth Menon 已提交
995
static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc)
996
{
997
	struct gpio_irq_chip *irq;
998
	static int gpio;
999
	const char *label;
1000
	int irq_base = 0;
1001
	int ret;
1002 1003 1004 1005 1006 1007 1008

	/*
	 * REVISIT eventually switch from OMAP-specific gpio structs
	 * over to the generic ones
	 */
	bank->chip.request = omap_gpio_request;
	bank->chip.free = omap_gpio_free;
1009 1010 1011
	bank->chip.get_direction = omap_gpio_get_direction;
	bank->chip.direction_input = omap_gpio_input;
	bank->chip.get = omap_gpio_get;
1012
	bank->chip.get_multiple = omap_gpio_get_multiple;
1013
	bank->chip.direction_output = omap_gpio_output;
1014
	bank->chip.set_config = omap_gpio_set_config;
1015
	bank->chip.set = omap_gpio_set;
1016
	bank->chip.set_multiple = omap_gpio_set_multiple;
1017
	if (bank->is_mpuio) {
1018
		bank->chip.label = "mpuio";
1019
		if (bank->regs->wkup_en)
1020
			bank->chip.parent = &omap_mpuio_device.dev;
1021 1022
		bank->chip.base = OMAP_MPUIO(0);
	} else {
1023 1024 1025 1026 1027
		label = devm_kasprintf(bank->chip.parent, GFP_KERNEL, "gpio-%d-%d",
				       gpio, gpio + bank->width - 1);
		if (!label)
			return -ENOMEM;
		bank->chip.label = label;
1028 1029
		bank->chip.base = gpio;
	}
1030
	bank->chip.ngpio = bank->width;
1031

1032 1033 1034 1035 1036
#ifdef CONFIG_ARCH_OMAP1
	/*
	 * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
	 * irq_alloc_descs() since a base IRQ offset will no longer be needed.
	 */
1037 1038
	irq_base = devm_irq_alloc_descs(bank->chip.parent,
					-1, 0, bank->width, 0);
1039
	if (irq_base < 0) {
1040
		dev_err(bank->chip.parent, "Couldn't allocate IRQ numbers\n");
1041 1042 1043 1044
		return -ENODEV;
	}
#endif

1045
	/* MPUIO is a bit different, reading IRQ status clears it */
R
Russell King 已提交
1046 1047
	if (bank->is_mpuio && !bank->regs->wkup_en)
		irqc->irq_set_wake = NULL;
1048

1049 1050 1051 1052 1053 1054 1055
	irq = &bank->chip.irq;
	irq->chip = irqc;
	irq->handler = handle_bad_irq;
	irq->default_type = IRQ_TYPE_NONE;
	irq->num_parents = 1;
	irq->parents = &bank->irq;
	irq->first = irq_base;
1056

1057
	ret = gpiochip_add_data(&bank->chip, bank);
1058
	if (ret) {
1059
		dev_err(bank->chip.parent,
1060 1061
			"Could not register gpio chip %d\n", ret);
		return ret;
1062 1063
	}

1064 1065 1066
	ret = devm_request_irq(bank->chip.parent, bank->irq,
			       omap_gpio_irq_handler,
			       0, dev_name(bank->chip.parent), bank);
1067 1068 1069
	if (ret)
		gpiochip_remove(&bank->chip);

1070 1071 1072
	if (!bank->is_mpuio)
		gpio += bank->width;

1073
	return ret;
1074 1075
}

A
Arnd Bergmann 已提交
1076
static void omap_gpio_init_context(struct gpio_bank *p)
1077
{
A
Arnd Bergmann 已提交
1078 1079
	struct omap_gpio_reg_offs *regs = p->regs;
	void __iomem *base = p->base;
1080

A
Arnd Bergmann 已提交
1081 1082 1083 1084 1085 1086 1087 1088 1089
	p->context.ctrl		= readl_relaxed(base + regs->ctrl);
	p->context.oe		= readl_relaxed(base + regs->direction);
	p->context.wake_en	= readl_relaxed(base + regs->wkup_en);
	p->context.leveldetect0	= readl_relaxed(base + regs->leveldetect0);
	p->context.leveldetect1	= readl_relaxed(base + regs->leveldetect1);
	p->context.risingdetect	= readl_relaxed(base + regs->risingdetect);
	p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
	p->context.irqenable1	= readl_relaxed(base + regs->irqenable);
	p->context.irqenable2	= readl_relaxed(base + regs->irqenable2);
1090
	p->context.dataout	= readl_relaxed(base + regs->dataout);
1091

A
Arnd Bergmann 已提交
1092
	p->context_valid = true;
1093 1094
}

A
Arnd Bergmann 已提交
1095
static void omap_gpio_restore_context(struct gpio_bank *bank)
1096
{
1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107
	struct omap_gpio_reg_offs *regs = bank->regs;
	void __iomem *base = bank->base;

	writel_relaxed(bank->context.wake_en, base + regs->wkup_en);
	writel_relaxed(bank->context.ctrl, base + regs->ctrl);
	writel_relaxed(bank->context.leveldetect0, base + regs->leveldetect0);
	writel_relaxed(bank->context.leveldetect1, base + regs->leveldetect1);
	writel_relaxed(bank->context.risingdetect, base + regs->risingdetect);
	writel_relaxed(bank->context.fallingdetect, base + regs->fallingdetect);
	writel_relaxed(bank->context.dataout, base + regs->dataout);
	writel_relaxed(bank->context.oe, base + regs->direction);
T
Tony Lindgren 已提交
1108

A
Arnd Bergmann 已提交
1109
	if (bank->dbck_enable_mask) {
1110
		writel_relaxed(bank->context.debounce, base + regs->debounce);
A
Arnd Bergmann 已提交
1111
		writel_relaxed(bank->context.debounce_en,
1112
			       base + regs->debounce_en);
1113 1114
	}

1115 1116
	writel_relaxed(bank->context.irqenable1, base + regs->irqenable);
	writel_relaxed(bank->context.irqenable2, base + regs->irqenable2);
1117 1118
}

1119
static void omap_gpio_idle(struct gpio_bank *bank, bool may_lose_context)
1120
{
1121
	struct device *dev = bank->chip.parent;
1122 1123 1124 1125
	void __iomem *base = bank->base;
	u32 nowake;

	bank->saved_datain = readl_relaxed(base + bank->regs->datain);
1126

1127 1128 1129
	if (!bank->enabled_non_wakeup_gpios)
		goto update_gpio_context_count;

1130
	if (!may_lose_context)
1131
		goto update_gpio_context_count;
1132

1133
	/*
1134
	 * If going to OFF, remove triggering for all wkup domain
1135 1136 1137
	 * non-wakeup GPIOs.  Otherwise spurious IRQs will be
	 * generated.  See OMAP2420 Errata item 1.101.
	 */
1138 1139
	if (!bank->loses_context && bank->enabled_non_wakeup_gpios) {
		nowake = bank->enabled_non_wakeup_gpios;
1140 1141
		omap_gpio_rmw(base + bank->regs->fallingdetect, nowake, ~nowake);
		omap_gpio_rmw(base + bank->regs->risingdetect, nowake, ~nowake);
1142
	}
1143

1144
update_gpio_context_count:
1145 1146
	if (bank->get_context_loss_count)
		bank->context_loss_count =
1147
				bank->get_context_loss_count(dev);
1148

1149
	omap_gpio_dbck_disable(bank);
1150 1151
}

1152
static void omap_gpio_unidle(struct gpio_bank *bank)
1153
{
1154
	struct device *dev = bank->chip.parent;
1155
	u32 l = 0, gen, gen0, gen1;
1156
	int c;
1157

1158 1159 1160 1161 1162 1163 1164 1165 1166 1167
	/*
	 * On the first resume during the probe, the context has not
	 * been initialised and so initialise it now. Also initialise
	 * the context loss count.
	 */
	if (bank->loses_context && !bank->context_valid) {
		omap_gpio_init_context(bank);

		if (bank->get_context_loss_count)
			bank->context_loss_count =
1168
				bank->get_context_loss_count(dev);
1169 1170
	}

1171
	omap_gpio_dbck_enable(bank);
1172

1173 1174
	if (bank->loses_context) {
		if (!bank->get_context_loss_count) {
1175 1176
			omap_gpio_restore_context(bank);
		} else {
1177
			c = bank->get_context_loss_count(dev);
1178 1179 1180
			if (c != bank->context_loss_count) {
				omap_gpio_restore_context(bank);
			} else {
1181
				return;
1182
			}
1183
		}
1184 1185 1186 1187 1188 1189
	} else {
		/* Restore changes done for OMAP2420 errata 1.101 */
		writel_relaxed(bank->context.fallingdetect,
			       bank->base + bank->regs->fallingdetect);
		writel_relaxed(bank->context.risingdetect,
			       bank->base + bank->regs->risingdetect);
1190
	}
1191

1192
	l = readl_relaxed(bank->base + bank->regs->datain);
1193

1194 1195 1196 1197 1198 1199 1200 1201
	/*
	 * Check if any of the non-wakeup interrupt GPIOs have changed
	 * state.  If so, generate an IRQ by software.  This is
	 * horribly racy, but it's the best we can do to work around
	 * this silicon bug.
	 */
	l ^= bank->saved_datain;
	l &= bank->enabled_non_wakeup_gpios;
1202

1203 1204 1205 1206
	/*
	 * No need to generate IRQs for the rising edge for gpio IRQs
	 * configured with falling edge only; and vice versa.
	 */
1207
	gen0 = l & bank->context.fallingdetect;
1208
	gen0 &= bank->saved_datain;
1209

1210
	gen1 = l & bank->context.risingdetect;
1211
	gen1 &= ~(bank->saved_datain);
1212

1213
	/* FIXME: Consider GPIO IRQs with level detections properly! */
1214 1215
	gen = l & (~(bank->context.fallingdetect) &
					 ~(bank->context.risingdetect));
1216 1217
	/* Consider all GPIO IRQs needed to be updated */
	gen |= gen0 | gen1;
1218

1219 1220
	if (gen) {
		u32 old0, old1;
1221

1222 1223
		old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
		old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
1224

1225
		if (!bank->regs->irqstatus_raw0) {
1226
			writel_relaxed(old0 | gen, bank->base +
1227
						bank->regs->leveldetect0);
1228
			writel_relaxed(old1 | gen, bank->base +
1229
						bank->regs->leveldetect1);
1230
		}
1231

1232
		if (bank->regs->irqstatus_raw0) {
1233
			writel_relaxed(old0 | l, bank->base +
1234
						bank->regs->leveldetect0);
1235
			writel_relaxed(old1 | l, bank->base +
1236
						bank->regs->leveldetect1);
1237
		}
1238 1239
		writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
		writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
1240 1241 1242
	}
}

A
Arnd Bergmann 已提交
1243 1244
static int gpio_omap_cpu_notifier(struct notifier_block *nb,
				  unsigned long cmd, void *v)
1245
{
A
Arnd Bergmann 已提交
1246 1247
	struct gpio_bank *bank;
	unsigned long flags;
1248

A
Arnd Bergmann 已提交
1249
	bank = container_of(nb, struct gpio_bank, nb);
1250

A
Arnd Bergmann 已提交
1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
	raw_spin_lock_irqsave(&bank->lock, flags);
	switch (cmd) {
	case CPU_CLUSTER_PM_ENTER:
		if (bank->is_suspended)
			break;
		omap_gpio_idle(bank, true);
		break;
	case CPU_CLUSTER_PM_ENTER_FAILED:
	case CPU_CLUSTER_PM_EXIT:
		if (bank->is_suspended)
			break;
		omap_gpio_unidle(bank);
		break;
	}
	raw_spin_unlock_irqrestore(&bank->lock, flags);
1266

A
Arnd Bergmann 已提交
1267
	return NOTIFY_OK;
1268 1269
}

1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301
static struct omap_gpio_reg_offs omap2_gpio_regs = {
	.revision =		OMAP24XX_GPIO_REVISION,
	.direction =		OMAP24XX_GPIO_OE,
	.datain =		OMAP24XX_GPIO_DATAIN,
	.dataout =		OMAP24XX_GPIO_DATAOUT,
	.set_dataout =		OMAP24XX_GPIO_SETDATAOUT,
	.clr_dataout =		OMAP24XX_GPIO_CLEARDATAOUT,
	.irqstatus =		OMAP24XX_GPIO_IRQSTATUS1,
	.irqstatus2 =		OMAP24XX_GPIO_IRQSTATUS2,
	.irqenable =		OMAP24XX_GPIO_IRQENABLE1,
	.irqenable2 =		OMAP24XX_GPIO_IRQENABLE2,
	.set_irqenable =	OMAP24XX_GPIO_SETIRQENABLE1,
	.clr_irqenable =	OMAP24XX_GPIO_CLEARIRQENABLE1,
	.debounce =		OMAP24XX_GPIO_DEBOUNCE_VAL,
	.debounce_en =		OMAP24XX_GPIO_DEBOUNCE_EN,
	.ctrl =			OMAP24XX_GPIO_CTRL,
	.wkup_en =		OMAP24XX_GPIO_WAKE_EN,
	.leveldetect0 =		OMAP24XX_GPIO_LEVELDETECT0,
	.leveldetect1 =		OMAP24XX_GPIO_LEVELDETECT1,
	.risingdetect =		OMAP24XX_GPIO_RISINGDETECT,
	.fallingdetect =	OMAP24XX_GPIO_FALLINGDETECT,
};

static struct omap_gpio_reg_offs omap4_gpio_regs = {
	.revision =		OMAP4_GPIO_REVISION,
	.direction =		OMAP4_GPIO_OE,
	.datain =		OMAP4_GPIO_DATAIN,
	.dataout =		OMAP4_GPIO_DATAOUT,
	.set_dataout =		OMAP4_GPIO_SETDATAOUT,
	.clr_dataout =		OMAP4_GPIO_CLEARDATAOUT,
	.irqstatus =		OMAP4_GPIO_IRQSTATUS0,
	.irqstatus2 =		OMAP4_GPIO_IRQSTATUS1,
1302 1303
	.irqstatus_raw0 =	OMAP4_GPIO_IRQSTATUSRAW0,
	.irqstatus_raw1 =	OMAP4_GPIO_IRQSTATUSRAW1,
1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317
	.irqenable =		OMAP4_GPIO_IRQSTATUSSET0,
	.irqenable2 =		OMAP4_GPIO_IRQSTATUSSET1,
	.set_irqenable =	OMAP4_GPIO_IRQSTATUSSET0,
	.clr_irqenable =	OMAP4_GPIO_IRQSTATUSCLR0,
	.debounce =		OMAP4_GPIO_DEBOUNCINGTIME,
	.debounce_en =		OMAP4_GPIO_DEBOUNCENABLE,
	.ctrl =			OMAP4_GPIO_CTRL,
	.wkup_en =		OMAP4_GPIO_IRQWAKEN0,
	.leveldetect0 =		OMAP4_GPIO_LEVELDETECT0,
	.leveldetect1 =		OMAP4_GPIO_LEVELDETECT1,
	.risingdetect =		OMAP4_GPIO_RISINGDETECT,
	.fallingdetect =	OMAP4_GPIO_FALLINGDETECT,
};

1318
static const struct omap_gpio_platform_data omap2_pdata = {
1319 1320 1321 1322 1323
	.regs = &omap2_gpio_regs,
	.bank_width = 32,
	.dbck_flag = false,
};

1324
static const struct omap_gpio_platform_data omap3_pdata = {
1325 1326 1327 1328 1329
	.regs = &omap2_gpio_regs,
	.bank_width = 32,
	.dbck_flag = true,
};

1330
static const struct omap_gpio_platform_data omap4_pdata = {
1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351
	.regs = &omap4_gpio_regs,
	.bank_width = 32,
	.dbck_flag = true,
};

static const struct of_device_id omap_gpio_match[] = {
	{
		.compatible = "ti,omap4-gpio",
		.data = &omap4_pdata,
	},
	{
		.compatible = "ti,omap3-gpio",
		.data = &omap3_pdata,
	},
	{
		.compatible = "ti,omap2-gpio",
		.data = &omap2_pdata,
	},
	{ },
};
MODULE_DEVICE_TABLE(of, omap_gpio_match);
A
Arnd Bergmann 已提交
1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378

static int omap_gpio_probe(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
	struct device_node *node = dev->of_node;
	const struct of_device_id *match;
	const struct omap_gpio_platform_data *pdata;
	struct gpio_bank *bank;
	struct irq_chip *irqc;
	int ret;

	match = of_match_device(of_match_ptr(omap_gpio_match), dev);

	pdata = match ? match->data : dev_get_platdata(dev);
	if (!pdata)
		return -EINVAL;

	bank = devm_kzalloc(dev, sizeof(*bank), GFP_KERNEL);
	if (!bank)
		return -ENOMEM;

	irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL);
	if (!irqc)
		return -ENOMEM;

	irqc->irq_startup = omap_gpio_irq_startup,
	irqc->irq_shutdown = omap_gpio_irq_shutdown,
R
Russell King 已提交
1379
	irqc->irq_ack = dummy_irq_chip.irq_ack,
A
Arnd Bergmann 已提交
1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409
	irqc->irq_mask = omap_gpio_mask_irq,
	irqc->irq_unmask = omap_gpio_unmask_irq,
	irqc->irq_set_type = omap_gpio_irq_type,
	irqc->irq_set_wake = omap_gpio_wake_enable,
	irqc->irq_bus_lock = omap_gpio_irq_bus_lock,
	irqc->irq_bus_sync_unlock = gpio_irq_bus_sync_unlock,
	irqc->name = dev_name(&pdev->dev);
	irqc->flags = IRQCHIP_MASK_ON_SUSPEND;
	irqc->parent_device = dev;

	bank->irq = platform_get_irq(pdev, 0);
	if (bank->irq <= 0) {
		if (!bank->irq)
			bank->irq = -ENXIO;
		if (bank->irq != -EPROBE_DEFER)
			dev_err(dev,
				"can't get irq resource ret=%d\n", bank->irq);
		return bank->irq;
	}

	bank->chip.parent = dev;
	bank->chip.owner = THIS_MODULE;
	bank->dbck_flag = pdata->dbck_flag;
	bank->stride = pdata->bank_stride;
	bank->width = pdata->bank_width;
	bank->is_mpuio = pdata->is_mpuio;
	bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
	bank->regs = pdata->regs;
#ifdef CONFIG_OF_GPIO
	bank->chip.of_node = of_node_get(node);
1410 1411
#endif

A
Arnd Bergmann 已提交
1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422
	if (node) {
		if (!of_property_read_bool(node, "ti,gpio-always-on"))
			bank->loses_context = true;
	} else {
		bank->loses_context = pdata->loses_context;

		if (bank->loses_context)
			bank->get_context_loss_count =
				pdata->get_context_loss_count;
	}

1423
	if (bank->regs->set_dataout && bank->regs->clr_dataout)
A
Arnd Bergmann 已提交
1424
		bank->set_dataout = omap_set_gpio_dataout_reg;
1425
	else
A
Arnd Bergmann 已提交
1426 1427 1428 1429 1430 1431
		bank->set_dataout = omap_set_gpio_dataout_mask;

	raw_spin_lock_init(&bank->lock);
	raw_spin_lock_init(&bank->wa_lock);

	/* Static mapping, never released */
1432
	bank->base = devm_platform_ioremap_resource(pdev, 0);
A
Arnd Bergmann 已提交
1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
	if (IS_ERR(bank->base)) {
		return PTR_ERR(bank->base);
	}

	if (bank->dbck_flag) {
		bank->dbck = devm_clk_get(dev, "dbclk");
		if (IS_ERR(bank->dbck)) {
			dev_err(dev,
				"Could not get gpio dbck. Disable debounce\n");
			bank->dbck_flag = false;
		} else {
			clk_prepare(bank->dbck);
		}
	}

	platform_set_drvdata(pdev, bank);

	pm_runtime_enable(dev);
	pm_runtime_get_sync(dev);

	if (bank->is_mpuio)
		omap_mpuio_init(bank);

	omap_gpio_mod_init(bank);

	ret = omap_gpio_chip_init(bank, irqc);
	if (ret) {
		pm_runtime_put_sync(dev);
		pm_runtime_disable(dev);
		if (bank->dbck_flag)
			clk_unprepare(bank->dbck);
		return ret;
	}

	omap_gpio_show_rev(bank);

1469 1470
	bank->nb.notifier_call = gpio_omap_cpu_notifier;
	cpu_pm_register_notifier(&bank->nb);
A
Arnd Bergmann 已提交
1471 1472 1473 1474 1475 1476 1477 1478 1479 1480

	pm_runtime_put(dev);

	return 0;
}

static int omap_gpio_remove(struct platform_device *pdev)
{
	struct gpio_bank *bank = platform_get_drvdata(pdev);

1481
	cpu_pm_unregister_notifier(&bank->nb);
A
Arnd Bergmann 已提交
1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499
	gpiochip_remove(&bank->chip);
	pm_runtime_disable(&pdev->dev);
	if (bank->dbck_flag)
		clk_unprepare(bank->dbck);

	return 0;
}

static int __maybe_unused omap_gpio_runtime_suspend(struct device *dev)
{
	struct gpio_bank *bank = dev_get_drvdata(dev);
	unsigned long flags;

	raw_spin_lock_irqsave(&bank->lock, flags);
	omap_gpio_idle(bank, true);
	bank->is_suspended = true;
	raw_spin_unlock_irqrestore(&bank->lock, flags);

1500
	return 0;
A
Arnd Bergmann 已提交
1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
}

static int __maybe_unused omap_gpio_runtime_resume(struct device *dev)
{
	struct gpio_bank *bank = dev_get_drvdata(dev);
	unsigned long flags;

	raw_spin_lock_irqsave(&bank->lock, flags);
	omap_gpio_unidle(bank);
	bank->is_suspended = false;
	raw_spin_unlock_irqrestore(&bank->lock, flags);

1513
	return 0;
A
Arnd Bergmann 已提交
1514 1515 1516 1517 1518 1519 1520
}

static const struct dev_pm_ops gpio_pm_ops = {
	SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
									NULL)
};

1521 1522
static struct platform_driver omap_gpio_driver = {
	.probe		= omap_gpio_probe,
1523
	.remove		= omap_gpio_remove,
1524 1525
	.driver		= {
		.name	= "omap_gpio",
1526
		.pm	= &gpio_pm_ops,
A
Arnd Bergmann 已提交
1527
		.of_match_table = omap_gpio_match,
1528 1529 1530
	},
};

1531
/*
1532 1533 1534
 * gpio driver register needs to be done before
 * machine_init functions access gpio APIs.
 * Hence omap_gpio_drv_reg() is a postcore_initcall.
1535
 */
1536
static int __init omap_gpio_drv_reg(void)
1537
{
1538
	return platform_driver_register(&omap_gpio_driver);
1539
}
1540
postcore_initcall(omap_gpio_drv_reg);
1541 1542 1543 1544 1545 1546 1547 1548 1549 1550

static void __exit omap_gpio_exit(void)
{
	platform_driver_unregister(&omap_gpio_driver);
}
module_exit(omap_gpio_exit);

MODULE_DESCRIPTION("omap gpio driver");
MODULE_ALIAS("platform:gpio-omap");
MODULE_LICENSE("GPL v2");