gpio-omap.c 48.2 KB
Newer Older
1 2 3
/*
 * Support functions for OMAP GPIO
 *
4
 * Copyright (C) 2003-2005 Nokia Corporation
5
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
6
 *
7 8 9
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
10 11 12 13 14 15 16 17
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
18
#include <linux/syscore_ops.h>
19
#include <linux/err.h>
20
#include <linux/clk.h>
21
#include <linux/io.h>
22 23
#include <linux/slab.h>
#include <linux/pm_runtime.h>
24

25
#include <mach/hardware.h>
26
#include <asm/irq.h>
27 28
#include <mach/irqs.h>
#include <mach/gpio.h>
29 30 31
#include <asm/mach/irq.h>

struct gpio_bank {
T
Tony Lindgren 已提交
32
	unsigned long pbase;
33
	void __iomem *base;
34 35
	u16 irq;
	u16 virtual_irq_start;
36
	int method;
37
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
38 39
	u32 suspend_wakeup;
	u32 saved_wakeup;
40 41 42 43 44 45 46
#endif
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;

	u32 saved_datain;
	u32 saved_fallingdetect;
	u32 saved_risingdetect;
47
	u32 level_mask;
48
	u32 toggle_mask;
49
	spinlock_t lock;
D
David Brownell 已提交
50
	struct gpio_chip chip;
51
	struct clk *dbck;
C
Charulatha V 已提交
52
	u32 mod_usage;
53
	u32 dbck_enable_mask;
54 55
	struct device *dev;
	bool dbck_flag;
56
	int stride;
57
	u32 width;
58 59
};

60
#ifdef CONFIG_ARCH_OMAP3
61 62 63 64 65 66 67 68 69 70 71
struct omap3_gpio_regs {
	u32 irqenable1;
	u32 irqenable2;
	u32 wake_en;
	u32 ctrl;
	u32 oe;
	u32 leveldetect0;
	u32 leveldetect1;
	u32 risingdetect;
	u32 fallingdetect;
	u32 dataout;
72 73
};

74
static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
75 76
#endif

77 78 79 80 81
/*
 * TODO: Cleanup gpio_bank usage as it is having information
 * related to all instances of the device
 */
static struct gpio_bank *gpio_bank;
82

83 84
/* TODO: Analyze removing gpio_bank_count usage from driver code */
int gpio_bank_count;
85

86 87 88
#define GPIO_INDEX(bank, gpio) (gpio % bank->width)
#define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))

89 90 91 92
static inline int gpio_valid(int gpio)
{
	if (gpio < 0)
		return -1;
93
	if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
94
		if (gpio >= OMAP_MAX_GPIO_LINES + 16)
95 96 97
			return -1;
		return 0;
	}
98
	if (cpu_is_omap15xx() && gpio < 16)
99 100 101
		return 0;
	if ((cpu_is_omap16xx()) && gpio < 64)
		return 0;
102
	if (cpu_is_omap7xx() && gpio < 192)
103
		return 0;
104 105 106
	if (cpu_is_omap2420() && gpio < 128)
		return 0;
	if (cpu_is_omap2430() && gpio < 160)
107
		return 0;
108
	if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
109
		return 0;
110 111 112 113 114
	return -1;
}

static int check_gpio(int gpio)
{
R
Roel Kluin 已提交
115
	if (unlikely(gpio_valid(gpio) < 0)) {
116 117 118 119 120 121 122 123 124
		printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
		dump_stack();
		return -1;
	}
	return 0;
}

static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
{
125
	void __iomem *reg = bank->base;
126 127 128
	u32 l;

	switch (bank->method) {
129
#ifdef CONFIG_ARCH_OMAP1
130
	case METHOD_MPUIO:
131
		reg += OMAP_MPUIO_IO_CNTL / bank->stride;
132
		break;
133 134
#endif
#ifdef CONFIG_ARCH_OMAP15XX
135 136 137
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
138 139
#endif
#ifdef CONFIG_ARCH_OMAP16XX
140 141 142
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
143
#endif
144
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
145 146
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DIR_CONTROL;
147 148
		break;
#endif
149
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
150 151 152
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
153 154
#endif
#if defined(CONFIG_ARCH_OMAP4)
155
	case METHOD_GPIO_44XX:
156 157
		reg += OMAP4_GPIO_OE;
		break;
158 159 160 161
#endif
	default:
		WARN_ON(1);
		return;
162 163 164 165 166 167 168 169 170 171 172
	}
	l = __raw_readl(reg);
	if (is_input)
		l |= 1 << gpio;
	else
		l &= ~(1 << gpio);
	__raw_writel(l, reg);
}

static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
{
173
	void __iomem *reg = bank->base;
174 175 176
	u32 l = 0;

	switch (bank->method) {
177
#ifdef CONFIG_ARCH_OMAP1
178
	case METHOD_MPUIO:
179
		reg += OMAP_MPUIO_OUTPUT / bank->stride;
180 181 182 183 184 185
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
186 187
#endif
#ifdef CONFIG_ARCH_OMAP15XX
188 189 190 191 192 193 194 195
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
196 197
#endif
#ifdef CONFIG_ARCH_OMAP16XX
198 199 200 201 202 203 204
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_DATAOUT;
		else
			reg += OMAP1610_GPIO_CLEAR_DATAOUT;
		l = 1 << gpio;
		break;
205
#endif
206
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
207 208
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DATA_OUTPUT;
209 210 211 212 213 214 215
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
#endif
216
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
217 218 219 220 221 222 223
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETDATAOUT;
		else
			reg += OMAP24XX_GPIO_CLEARDATAOUT;
		l = 1 << gpio;
		break;
224 225
#endif
#ifdef CONFIG_ARCH_OMAP4
226
	case METHOD_GPIO_44XX:
227 228 229 230 231 232
		if (enable)
			reg += OMAP4_GPIO_SETDATAOUT;
		else
			reg += OMAP4_GPIO_CLEARDATAOUT;
		l = 1 << gpio;
		break;
233
#endif
234
	default:
235
		WARN_ON(1);
236 237 238 239 240
		return;
	}
	__raw_writel(l, reg);
}

241
static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
242
{
243
	void __iomem *reg;
244 245

	if (check_gpio(gpio) < 0)
246
		return -EINVAL;
247 248
	reg = bank->base;
	switch (bank->method) {
249
#ifdef CONFIG_ARCH_OMAP1
250
	case METHOD_MPUIO:
251
		reg += OMAP_MPUIO_INPUT_LATCH / bank->stride;
252
		break;
253 254
#endif
#ifdef CONFIG_ARCH_OMAP15XX
255 256 257
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_INPUT;
		break;
258 259
#endif
#ifdef CONFIG_ARCH_OMAP16XX
260 261 262
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DATAIN;
		break;
263
#endif
264
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
265 266
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DATA_INPUT;
267 268
		break;
#endif
269
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
270 271 272
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_DATAIN;
		break;
273 274
#endif
#ifdef CONFIG_ARCH_OMAP4
275
	case METHOD_GPIO_44XX:
276 277
		reg += OMAP4_GPIO_DATAIN;
		break;
278
#endif
279
	default:
280
		return -EINVAL;
281
	}
282
	return (__raw_readl(reg)
283
			& (GPIO_BIT(bank, gpio))) != 0;
284 285
}

286 287 288 289 290 291 292 293 294 295 296
static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
{
	void __iomem *reg;

	if (check_gpio(gpio) < 0)
		return -EINVAL;
	reg = bank->base;

	switch (bank->method) {
#ifdef CONFIG_ARCH_OMAP1
	case METHOD_MPUIO:
297
		reg += OMAP_MPUIO_OUTPUT / bank->stride;
298 299 300 301 302 303 304 305 306 307 308 309
		break;
#endif
#ifdef CONFIG_ARCH_OMAP15XX
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_OUTPUT;
		break;
#endif
#ifdef CONFIG_ARCH_OMAP16XX
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DATAOUT;
		break;
#endif
310
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
311 312
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DATA_OUTPUT;
313 314
		break;
#endif
315
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
316 317 318
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_DATAOUT;
		break;
319 320 321 322 323
#endif
#ifdef CONFIG_ARCH_OMAP4
	case METHOD_GPIO_44XX:
		reg += OMAP4_GPIO_DATAOUT;
		break;
324 325 326 327 328
#endif
	default:
		return -EINVAL;
	}

329
	return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
330 331
}

332 333 334 335 336 337 338 339
#define MOD_REG_BIT(reg, bit_mask, set)	\
do {	\
	int l = __raw_readl(base + reg); \
	if (set) l |= bit_mask; \
	else l &= ~bit_mask; \
	__raw_writel(l, base + reg); \
} while(0)

340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355
/**
 * _set_gpio_debounce - low level gpio debounce time
 * @bank: the gpio bank we're acting upon
 * @gpio: the gpio number on this @gpio
 * @debounce: debounce time to use
 *
 * OMAP's debounce time is in 31us steps so we need
 * to convert and round up to the closest unit.
 */
static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
		unsigned debounce)
{
	void __iomem		*reg = bank->base;
	u32			val;
	u32			l;

356 357 358
	if (!bank->dbck_flag)
		return;

359 360 361 362 363 364 365
	if (debounce < 32)
		debounce = 0x01;
	else if (debounce > 7936)
		debounce = 0xff;
	else
		debounce = (debounce / 0x1f) - 1;

366
	l = GPIO_BIT(bank, gpio);
367

368
	if (bank->method == METHOD_GPIO_44XX)
369 370 371 372 373 374 375
		reg += OMAP4_GPIO_DEBOUNCINGTIME;
	else
		reg += OMAP24XX_GPIO_DEBOUNCE_VAL;

	__raw_writel(debounce, reg);

	reg = bank->base;
376
	if (bank->method == METHOD_GPIO_44XX)
377 378 379 380 381 382 383 384
		reg += OMAP4_GPIO_DEBOUNCENABLE;
	else
		reg += OMAP24XX_GPIO_DEBOUNCE_EN;

	val = __raw_readl(reg);

	if (debounce) {
		val |= l;
385
		clk_enable(bank->dbck);
386 387
	} else {
		val &= ~l;
388
		clk_disable(bank->dbck);
389
	}
390
	bank->dbck_enable_mask = val;
391 392 393 394

	__raw_writel(val, reg);
}

395
#ifdef CONFIG_ARCH_OMAP2PLUS
396 397
static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
						int trigger)
398
{
399
	void __iomem *base = bank->base;
400 401
	u32 gpio_bit = 1 << gpio;

402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420
	if (cpu_is_omap44xx()) {
		MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_LOW);
		MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_HIGH);
		MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_RISING);
		MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_FALLING);
	} else {
		MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_LOW);
		MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_HIGH);
		MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_RISING);
		MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_FALLING);
	}
421
	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
422
		if (cpu_is_omap44xx()) {
423 424
			MOD_REG_BIT(OMAP4_GPIO_IRQWAKEN0, gpio_bit,
				trigger != 0);
425
		} else {
426 427 428 429 430
			/*
			 * GPIO wakeup request can only be generated on edge
			 * transitions
			 */
			if (trigger & IRQ_TYPE_EDGE_BOTH)
431
				__raw_writel(1 << gpio, bank->base
432
					+ OMAP24XX_GPIO_SETWKUENA);
433 434
			else
				__raw_writel(1 << gpio, bank->base
435
					+ OMAP24XX_GPIO_CLEARWKUENA);
436
		}
T
Tero Kristo 已提交
437 438 439
	}
	/* This part needs to be executed always for OMAP34xx */
	if (cpu_is_omap34xx() || (bank->non_wakeup_gpios & gpio_bit)) {
440 441 442 443 444 445 446
		/*
		 * Log the edge gpio and manually trigger the IRQ
		 * after resume if the input level changes
		 * to avoid irq lost during PER RET/OFF mode
		 * Applies for omap2 non-wakeup gpio and all omap3 gpios
		 */
		if (trigger & IRQ_TYPE_EDGE_BOTH)
447 448 449 450
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
451

452 453 454 455 456 457 458 459 460
	if (cpu_is_omap44xx()) {
		bank->level_mask =
			__raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
			__raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
	} else {
		bank->level_mask =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
	}
461
}
462
#endif
463

464
#ifdef CONFIG_ARCH_OMAP1
465 466 467 468 469 470 471 472 473 474 475
/*
 * This only applies to chips that can't do both rising and falling edge
 * detection at once.  For all other chips, this function is a noop.
 */
static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
{
	void __iomem *reg = bank->base;
	u32 l = 0;

	switch (bank->method) {
	case METHOD_MPUIO:
476
		reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499
		break;
#ifdef CONFIG_ARCH_OMAP15XX
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		break;
#endif
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_CONTROL;
		break;
#endif
	default:
		return;
	}

	l = __raw_readl(reg);
	if ((l >> gpio) & 1)
		l &= ~(1 << gpio);
	else
		l |= 1 << gpio;

	__raw_writel(l, reg);
}
500
#endif
501

502 503 504 505
static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
{
	void __iomem *reg = bank->base;
	u32 l = 0;
506 507

	switch (bank->method) {
508
#ifdef CONFIG_ARCH_OMAP1
509
	case METHOD_MPUIO:
510
		reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
511
		l = __raw_readl(reg);
512
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
513
			bank->toggle_mask |= 1 << gpio;
514
		if (trigger & IRQ_TYPE_EDGE_RISING)
515
			l |= 1 << gpio;
516
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
517
			l &= ~(1 << gpio);
518 519
		else
			goto bad;
520
		break;
521 522
#endif
#ifdef CONFIG_ARCH_OMAP15XX
523 524 525
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
526
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
527
			bank->toggle_mask |= 1 << gpio;
528
		if (trigger & IRQ_TYPE_EDGE_RISING)
529
			l |= 1 << gpio;
530
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
531
			l &= ~(1 << gpio);
532 533
		else
			goto bad;
534
		break;
535
#endif
536
#ifdef CONFIG_ARCH_OMAP16XX
537 538 539 540 541 542 543 544
	case METHOD_GPIO_1610:
		if (gpio & 0x08)
			reg += OMAP1610_GPIO_EDGE_CTRL2;
		else
			reg += OMAP1610_GPIO_EDGE_CTRL1;
		gpio &= 0x07;
		l = __raw_readl(reg);
		l &= ~(3 << (gpio << 1));
545
		if (trigger & IRQ_TYPE_EDGE_RISING)
546
			l |= 2 << (gpio << 1);
547
		if (trigger & IRQ_TYPE_EDGE_FALLING)
548
			l |= 1 << (gpio << 1);
549 550 551 552 553
		if (trigger)
			/* Enable wake-up during idle for dynamic tick */
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
		else
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
554
		break;
555
#endif
556
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
557 558
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_CONTROL;
559
		l = __raw_readl(reg);
560
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
561
			bank->toggle_mask |= 1 << gpio;
562 563 564 565 566 567 568 569
		if (trigger & IRQ_TYPE_EDGE_RISING)
			l |= 1 << gpio;
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
			l &= ~(1 << gpio);
		else
			goto bad;
		break;
#endif
570
#ifdef CONFIG_ARCH_OMAP2PLUS
571
	case METHOD_GPIO_24XX:
572
	case METHOD_GPIO_44XX:
573
		set_24xx_gpio_triggering(bank, gpio, trigger);
574
		return 0;
575
#endif
576
	default:
577
		goto bad;
578
	}
579 580 581 582
	__raw_writel(l, reg);
	return 0;
bad:
	return -EINVAL;
583 584
}

585
static int gpio_irq_type(struct irq_data *d, unsigned type)
586 587
{
	struct gpio_bank *bank;
588 589
	unsigned gpio;
	int retval;
D
David Brownell 已提交
590
	unsigned long flags;
591

592 593
	if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
		gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
594
	else
595
		gpio = d->irq - IH_GPIO_BASE;
596 597

	if (check_gpio(gpio) < 0)
598 599
		return -EINVAL;

600
	if (type & ~IRQ_TYPE_SENSE_MASK)
601
		return -EINVAL;
602 603

	/* OMAP1 allows only only edge triggering */
604
	if (!cpu_class_is_omap2()
605
			&& (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
606 607
		return -EINVAL;

608
	bank = irq_data_get_irq_chip_data(d);
D
David Brownell 已提交
609
	spin_lock_irqsave(&bank->lock, flags);
610
	retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
D
David Brownell 已提交
611
	spin_unlock_irqrestore(&bank->lock, flags);
612 613

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
T
Thomas Gleixner 已提交
614
		__irq_set_handler_locked(d->irq, handle_level_irq);
615
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
T
Thomas Gleixner 已提交
616
		__irq_set_handler_locked(d->irq, handle_edge_irq);
617

618
	return retval;
619 620 621 622
}

static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
623
	void __iomem *reg = bank->base;
624 625

	switch (bank->method) {
626
#ifdef CONFIG_ARCH_OMAP15XX
627 628 629
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_STATUS;
		break;
630 631
#endif
#ifdef CONFIG_ARCH_OMAP16XX
632 633 634
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQSTATUS1;
		break;
635
#endif
636
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
637 638
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_STATUS;
639 640
		break;
#endif
641
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
642 643 644
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQSTATUS1;
		break;
645 646
#endif
#if defined(CONFIG_ARCH_OMAP4)
647
	case METHOD_GPIO_44XX:
648 649
		reg += OMAP4_GPIO_IRQSTATUS0;
		break;
650
#endif
651
	default:
652
		WARN_ON(1);
653 654 655
		return;
	}
	__raw_writel(gpio_mask, reg);
656 657

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
658 659 660 661 662
	if (cpu_is_omap24xx() || cpu_is_omap34xx())
		reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
	else if (cpu_is_omap44xx())
		reg = bank->base + OMAP4_GPIO_IRQSTATUS1;

663
	if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx())
664 665 666 667
		__raw_writel(gpio_mask, reg);

	/* Flush posted write for the irq status to avoid spurious interrupts */
	__raw_readl(reg);
668 669 670 671
}

static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
{
672
	_clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
673 674
}

675 676 677
static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
{
	void __iomem *reg = bank->base;
678 679
	int inv = 0;
	u32 l;
680
	u32 mask = (1 << bank->width) - 1;
681 682

	switch (bank->method) {
683
#ifdef CONFIG_ARCH_OMAP1
684
	case METHOD_MPUIO:
685
		reg += OMAP_MPUIO_GPIO_MASKIT / bank->stride;
686
		inv = 1;
687
		break;
688 689
#endif
#ifdef CONFIG_ARCH_OMAP15XX
690 691
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
692
		inv = 1;
693
		break;
694 695
#endif
#ifdef CONFIG_ARCH_OMAP16XX
696 697 698
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQENABLE1;
		break;
699
#endif
700
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
701 702
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_MASK;
703 704 705
		inv = 1;
		break;
#endif
706
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
707 708 709
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQENABLE1;
		break;
710 711
#endif
#if defined(CONFIG_ARCH_OMAP4)
712
	case METHOD_GPIO_44XX:
713 714
		reg += OMAP4_GPIO_IRQSTATUSSET0;
		break;
715
#endif
716
	default:
717
		WARN_ON(1);
718 719 720
		return 0;
	}

721 722 723 724 725
	l = __raw_readl(reg);
	if (inv)
		l = ~l;
	l &= mask;
	return l;
726 727
}

728 729
static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
{
730
	void __iomem *reg = bank->base;
731 732 733
	u32 l;

	switch (bank->method) {
734
#ifdef CONFIG_ARCH_OMAP1
735
	case METHOD_MPUIO:
736
		reg += OMAP_MPUIO_GPIO_MASKIT / bank->stride;
737 738 739 740 741 742
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
743 744
#endif
#ifdef CONFIG_ARCH_OMAP15XX
745 746 747 748 749 750 751 752
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
753 754
#endif
#ifdef CONFIG_ARCH_OMAP16XX
755 756 757 758 759 760 761
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_IRQENABLE1;
		else
			reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
		l = gpio_mask;
		break;
762
#endif
763
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
764 765
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_MASK;
766 767 768 769 770 771 772
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
#endif
773
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
774 775 776 777 778 779 780
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETIRQENABLE1;
		else
			reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
		l = gpio_mask;
		break;
781 782
#endif
#ifdef CONFIG_ARCH_OMAP4
783
	case METHOD_GPIO_44XX:
784 785 786 787 788 789
		if (enable)
			reg += OMAP4_GPIO_IRQSTATUSSET0;
		else
			reg += OMAP4_GPIO_IRQSTATUSCLR0;
		l = gpio_mask;
		break;
790
#endif
791
	default:
792
		WARN_ON(1);
793 794 795 796 797 798 799
		return;
	}
	__raw_writel(l, reg);
}

static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
{
800
	_enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio), enable);
801 802
}

803 804 805 806 807 808 809 810 811 812
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
{
813
	unsigned long uninitialized_var(flags);
D
David Brownell 已提交
814

815
	switch (bank->method) {
816
#ifdef CONFIG_ARCH_OMAP16XX
D
David Brownell 已提交
817
	case METHOD_MPUIO:
818
	case METHOD_GPIO_1610:
D
David Brownell 已提交
819
		spin_lock_irqsave(&bank->lock, flags);
820
		if (enable)
821
			bank->suspend_wakeup |= (1 << gpio);
822
		else
823
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
824
		spin_unlock_irqrestore(&bank->lock, flags);
825
		return 0;
826
#endif
827
#ifdef CONFIG_ARCH_OMAP2PLUS
828
	case METHOD_GPIO_24XX:
829
	case METHOD_GPIO_44XX:
D
David Brownell 已提交
830 831 832
		if (bank->non_wakeup_gpios & (1 << gpio)) {
			printk(KERN_ERR "Unable to modify wakeup on "
					"non-wakeup GPIO%d\n",
833
			       (bank - gpio_bank) * bank->width + gpio);
D
David Brownell 已提交
834 835
			return -EINVAL;
		}
D
David Brownell 已提交
836
		spin_lock_irqsave(&bank->lock, flags);
837
		if (enable)
838
			bank->suspend_wakeup |= (1 << gpio);
839
		else
840
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
841
		spin_unlock_irqrestore(&bank->lock, flags);
842 843
		return 0;
#endif
844 845 846 847 848 849 850
	default:
		printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
		       bank->method);
		return -EINVAL;
	}
}

851 852
static void _reset_gpio(struct gpio_bank *bank, int gpio)
{
853
	_set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
854 855
	_set_gpio_irqenable(bank, gpio, 0);
	_clear_gpio_irqstatus(bank, gpio);
856
	_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
857 858
}

859
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
860
static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
861
{
862
	unsigned int gpio = d->irq - IH_GPIO_BASE;
863 864 865 866 867
	struct gpio_bank *bank;
	int retval;

	if (check_gpio(gpio) < 0)
		return -ENODEV;
868
	bank = irq_data_get_irq_chip_data(d);
869
	retval = _set_gpio_wakeup(bank, GPIO_INDEX(bank, gpio), enable);
870 871 872 873

	return retval;
}

874
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
875
{
876
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
877
	unsigned long flags;
D
David Brownell 已提交
878

D
David Brownell 已提交
879
	spin_lock_irqsave(&bank->lock, flags);
880

881 882 883
	/* Set trigger to none. You need to enable the desired trigger with
	 * request_irq() or set_irq_type().
	 */
884
	_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
885

886
#ifdef CONFIG_ARCH_OMAP15XX
887
	if (bank->method == METHOD_GPIO_1510) {
888
		void __iomem *reg;
889

890
		/* Claim the pin for MPU */
891
		reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
892
		__raw_writel(__raw_readl(reg) | (1 << offset), reg);
893 894
	}
#endif
C
Charulatha V 已提交
895 896
	if (!cpu_class_is_omap1()) {
		if (!bank->mod_usage) {
897
			void __iomem *reg = bank->base;
C
Charulatha V 已提交
898
			u32 ctrl;
899 900 901 902 903 904

			if (cpu_is_omap24xx() || cpu_is_omap34xx())
				reg += OMAP24XX_GPIO_CTRL;
			else if (cpu_is_omap44xx())
				reg += OMAP4_GPIO_CTRL;
			ctrl = __raw_readl(reg);
C
Charulatha V 已提交
905
			/* Module is enabled, clocks are not gated */
906 907
			ctrl &= 0xFFFFFFFE;
			__raw_writel(ctrl, reg);
C
Charulatha V 已提交
908 909 910
		}
		bank->mod_usage |= 1 << offset;
	}
D
David Brownell 已提交
911
	spin_unlock_irqrestore(&bank->lock, flags);
912 913 914 915

	return 0;
}

916
static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
917
{
918
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
919
	unsigned long flags;
920

D
David Brownell 已提交
921
	spin_lock_irqsave(&bank->lock, flags);
922 923 924 925
#ifdef CONFIG_ARCH_OMAP16XX
	if (bank->method == METHOD_GPIO_1610) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
926
		__raw_writel(1 << offset, reg);
927 928
	}
#endif
929 930
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
	if (bank->method == METHOD_GPIO_24XX) {
931 932
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
933
		__raw_writel(1 << offset, reg);
934
	}
935 936 937 938 939 940 941
#endif
#ifdef CONFIG_ARCH_OMAP4
	if (bank->method == METHOD_GPIO_44XX) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
		__raw_writel(1 << offset, reg);
	}
942
#endif
C
Charulatha V 已提交
943 944 945
	if (!cpu_class_is_omap1()) {
		bank->mod_usage &= ~(1 << offset);
		if (!bank->mod_usage) {
946
			void __iomem *reg = bank->base;
C
Charulatha V 已提交
947
			u32 ctrl;
948 949 950 951 952 953

			if (cpu_is_omap24xx() || cpu_is_omap34xx())
				reg += OMAP24XX_GPIO_CTRL;
			else if (cpu_is_omap44xx())
				reg += OMAP4_GPIO_CTRL;
			ctrl = __raw_readl(reg);
C
Charulatha V 已提交
954 955
			/* Module is disabled, clocks are gated */
			ctrl |= 1;
956
			__raw_writel(ctrl, reg);
C
Charulatha V 已提交
957 958
		}
	}
959
	_reset_gpio(bank, bank->chip.base + offset);
D
David Brownell 已提交
960
	spin_unlock_irqrestore(&bank->lock, flags);
961 962 963 964 965 966 967 968 969 970 971
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
972
static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
973
{
974
	void __iomem *isr_reg = NULL;
975
	u32 isr;
976
	unsigned int gpio_irq, gpio_index;
977
	struct gpio_bank *bank;
978 979
	u32 retrigger = 0;
	int unmasked = 0;
980
	struct irq_chip *chip = irq_desc_get_chip(desc);
981

982
	chained_irq_enter(chip, desc);
983

T
Thomas Gleixner 已提交
984
	bank = irq_get_handler_data(irq);
985
#ifdef CONFIG_ARCH_OMAP1
986
	if (bank->method == METHOD_MPUIO)
987 988
		isr_reg = bank->base +
				OMAP_MPUIO_GPIO_INT / bank->stride;
989
#endif
990
#ifdef CONFIG_ARCH_OMAP15XX
991 992 993 994 995 996 997
	if (bank->method == METHOD_GPIO_1510)
		isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (bank->method == METHOD_GPIO_1610)
		isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
#endif
998
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
999 1000
	if (bank->method == METHOD_GPIO_7XX)
		isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
1001
#endif
1002
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1003 1004
	if (bank->method == METHOD_GPIO_24XX)
		isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
1005 1006
#endif
#if defined(CONFIG_ARCH_OMAP4)
1007
	if (bank->method == METHOD_GPIO_44XX)
1008
		isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
1009
#endif
1010 1011 1012 1013

	if (WARN_ON(!isr_reg))
		goto exit;

1014
	while(1) {
1015
		u32 isr_saved, level_mask = 0;
1016
		u32 enabled;
1017

1018 1019
		enabled = _get_gpio_irqbank_mask(bank);
		isr_saved = isr = __raw_readl(isr_reg) & enabled;
1020 1021 1022 1023

		if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
			isr &= 0x0000ffff;

1024
		if (cpu_class_is_omap2()) {
1025
			level_mask = bank->level_mask & enabled;
1026
		}
1027 1028 1029 1030 1031 1032 1033 1034 1035 1036

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
		_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
1037 1038
		if (!level_mask && !unmasked) {
			unmasked = 1;
1039
			chained_irq_exit(chip, desc);
1040
		}
1041

1042 1043
		isr |= retrigger;
		retrigger = 0;
1044 1045 1046 1047 1048
		if (!isr)
			break;

		gpio_irq = bank->virtual_irq_start;
		for (; isr != 0; isr >>= 1, gpio_irq++) {
1049
			gpio_index = GPIO_INDEX(bank, irq_to_gpio(gpio_irq));
1050

1051 1052
			if (!(isr & 1))
				continue;
1053

1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065
#ifdef CONFIG_ARCH_OMAP1
			/*
			 * Some chips can't respond to both rising and falling
			 * at the same time.  If this irq was requested with
			 * both flags, we need to flip the ICR data for the IRQ
			 * to respond to the IRQ for the opposite direction.
			 * This will be indicated in the bank toggle_mask.
			 */
			if (bank->toggle_mask & (1 << gpio_index))
				_toggle_gpio_edge_triggering(bank, gpio_index);
#endif

1066
			generic_handle_irq(gpio_irq);
1067
		}
1068
	}
1069 1070 1071 1072
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
1073
exit:
1074
	if (!unmasked)
1075
		chained_irq_exit(chip, desc);
1076 1077
}

1078
static void gpio_irq_shutdown(struct irq_data *d)
1079
{
1080 1081
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
1082
	unsigned long flags;
1083

1084
	spin_lock_irqsave(&bank->lock, flags);
1085
	_reset_gpio(bank, gpio);
1086
	spin_unlock_irqrestore(&bank->lock, flags);
1087 1088
}

1089
static void gpio_ack_irq(struct irq_data *d)
1090
{
1091 1092
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
1093 1094 1095 1096

	_clear_gpio_irqstatus(bank, gpio);
}

1097
static void gpio_mask_irq(struct irq_data *d)
1098
{
1099 1100
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
1101
	unsigned long flags;
1102

1103
	spin_lock_irqsave(&bank->lock, flags);
1104
	_set_gpio_irqenable(bank, gpio, 0);
1105
	_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
1106
	spin_unlock_irqrestore(&bank->lock, flags);
1107 1108
}

1109
static void gpio_unmask_irq(struct irq_data *d)
1110
{
1111 1112
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
1113
	unsigned int irq_mask = GPIO_BIT(bank, gpio);
1114
	u32 trigger = irqd_get_trigger_type(d);
1115
	unsigned long flags;
1116

1117
	spin_lock_irqsave(&bank->lock, flags);
1118
	if (trigger)
1119
		_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
1120 1121 1122 1123 1124 1125 1126

	/* For level-triggered GPIOs, the clearing must be done after
	 * the HW source is cleared, thus after the handler has run */
	if (bank->level_mask & irq_mask) {
		_set_gpio_irqenable(bank, gpio, 0);
		_clear_gpio_irqstatus(bank, gpio);
	}
1127

K
Kevin Hilman 已提交
1128
	_set_gpio_irqenable(bank, gpio, 1);
1129
	spin_unlock_irqrestore(&bank->lock, flags);
1130 1131
}

1132 1133
static struct irq_chip gpio_irq_chip = {
	.name		= "GPIO",
1134 1135 1136 1137 1138 1139
	.irq_shutdown	= gpio_irq_shutdown,
	.irq_ack	= gpio_ack_irq,
	.irq_mask	= gpio_mask_irq,
	.irq_unmask	= gpio_unmask_irq,
	.irq_set_type	= gpio_irq_type,
	.irq_set_wake	= gpio_wake_enable,
1140 1141 1142 1143 1144 1145 1146 1147
};

/*---------------------------------------------------------------------*/

#ifdef CONFIG_ARCH_OMAP1

/* MPUIO uses the always-on 32k clock */

1148
static void mpuio_ack_irq(struct irq_data *d)
1149 1150 1151 1152
{
	/* The ISR is reset automatically, so do nothing here. */
}

1153
static void mpuio_mask_irq(struct irq_data *d)
1154
{
1155 1156
	unsigned int gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
1157 1158 1159 1160

	_set_gpio_irqenable(bank, gpio, 0);
}

1161
static void mpuio_unmask_irq(struct irq_data *d)
1162
{
1163 1164
	unsigned int gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
1165 1166 1167 1168

	_set_gpio_irqenable(bank, gpio, 1);
}

1169 1170
static struct irq_chip mpuio_irq_chip = {
	.name		= "MPUIO",
1171 1172 1173 1174
	.irq_ack	= mpuio_ack_irq,
	.irq_mask	= mpuio_mask_irq,
	.irq_unmask	= mpuio_unmask_irq,
	.irq_set_type	= gpio_irq_type,
D
David Brownell 已提交
1175 1176
#ifdef CONFIG_ARCH_OMAP16XX
	/* REVISIT: assuming only 16xx supports MPUIO wake events */
1177
	.irq_set_wake	= gpio_wake_enable,
D
David Brownell 已提交
1178
#endif
1179 1180
};

1181 1182 1183

#define bank_is_mpuio(bank)	((bank)->method == METHOD_MPUIO)

D
David Brownell 已提交
1184 1185 1186 1187 1188

#ifdef CONFIG_ARCH_OMAP16XX

#include <linux/platform_device.h>

1189
static int omap_mpuio_suspend_noirq(struct device *dev)
D
David Brownell 已提交
1190
{
1191
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
1192
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
1193 1194
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
1195
	unsigned long		flags;
D
David Brownell 已提交
1196

D
David Brownell 已提交
1197
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1198 1199
	bank->saved_wakeup = __raw_readl(mask_reg);
	__raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
D
David Brownell 已提交
1200
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1201 1202 1203 1204

	return 0;
}

1205
static int omap_mpuio_resume_noirq(struct device *dev)
D
David Brownell 已提交
1206
{
1207
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
1208
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
1209 1210
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
1211
	unsigned long		flags;
D
David Brownell 已提交
1212

D
David Brownell 已提交
1213
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1214
	__raw_writel(bank->saved_wakeup, mask_reg);
D
David Brownell 已提交
1215
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1216 1217 1218 1219

	return 0;
}

1220
static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
1221 1222 1223 1224
	.suspend_noirq = omap_mpuio_suspend_noirq,
	.resume_noirq = omap_mpuio_resume_noirq,
};

1225
/* use platform_driver for this. */
D
David Brownell 已提交
1226 1227 1228
static struct platform_driver omap_mpuio_driver = {
	.driver		= {
		.name	= "mpuio",
1229
		.pm	= &omap_mpuio_dev_pm_ops,
D
David Brownell 已提交
1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

static inline void mpuio_init(void)
{
C
Charulatha V 已提交
1244
	struct gpio_bank *bank = &gpio_bank[0];
1245
	platform_set_drvdata(&omap_mpuio_device, bank);
1246

D
David Brownell 已提交
1247 1248 1249 1250 1251 1252 1253 1254
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

#else
static inline void mpuio_init(void) {}
#endif	/* 16xx */

1255 1256 1257 1258 1259
#else

extern struct irq_chip mpuio_irq_chip;

#define bank_is_mpuio(bank)	0
D
David Brownell 已提交
1260
static inline void mpuio_init(void) {}
1261 1262 1263 1264

#endif

/*---------------------------------------------------------------------*/
1265

D
David Brownell 已提交
1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
/* REVISIT these are stupid implementations!  replace by ones that
 * don't switch on METHOD_* and which mostly avoid spinlocks
 */

static int gpio_input(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_direction(bank, offset, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

1282 1283 1284 1285 1286 1287
static int gpio_is_input(struct gpio_bank *bank, int mask)
{
	void __iomem *reg = bank->base;

	switch (bank->method) {
	case METHOD_MPUIO:
1288
		reg += OMAP_MPUIO_IO_CNTL / bank->stride;
1289 1290 1291 1292 1293 1294 1295
		break;
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
1296 1297
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DIR_CONTROL;
1298 1299 1300 1301
		break;
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
1302 1303 1304 1305 1306 1307
	case METHOD_GPIO_44XX:
		reg += OMAP4_GPIO_OE;
		break;
	default:
		WARN_ONCE(1, "gpio_is_input: incorrect OMAP GPIO method");
		return -EINVAL;
1308 1309 1310 1311
	}
	return __raw_readl(reg) & mask;
}

D
David Brownell 已提交
1312 1313
static int gpio_get(struct gpio_chip *chip, unsigned offset)
{
1314 1315 1316 1317 1318 1319
	struct gpio_bank *bank;
	void __iomem *reg;
	int gpio;
	u32 mask;

	gpio = chip->base + offset;
C
Charulatha V 已提交
1320
	bank = container_of(chip, struct gpio_bank, chip);
1321
	reg = bank->base;
1322
	mask = GPIO_BIT(bank, gpio);
1323 1324 1325 1326 1327

	if (gpio_is_input(bank, mask))
		return _get_gpio_datain(bank, gpio);
	else
		return _get_gpio_dataout(bank, gpio);
D
David Brownell 已提交
1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342
}

static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_dataout(bank, offset, value);
	_set_gpio_direction(bank, offset, 0);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

1343 1344 1345 1346 1347 1348 1349
static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
		unsigned debounce)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
1350 1351 1352 1353 1354 1355 1356

	if (!bank->dbck) {
		bank->dbck = clk_get(bank->dev, "dbclk");
		if (IS_ERR(bank->dbck))
			dev_err(bank->dev, "Could not get gpio dbck\n");
	}

1357 1358 1359 1360 1361 1362 1363
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_debounce(bank, offset, debounce);
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}

D
David Brownell 已提交
1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374
static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_dataout(bank, offset, value);
	spin_unlock_irqrestore(&bank->lock, flags);
}

1375 1376 1377 1378 1379 1380 1381 1382
static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;

	bank = container_of(chip, struct gpio_bank, chip);
	return bank->virtual_irq_start + offset;
}

D
David Brownell 已提交
1383 1384
/*---------------------------------------------------------------------*/

1385
static void __init omap_gpio_show_rev(struct gpio_bank *bank)
T
Tony Lindgren 已提交
1386 1387 1388
{
	u32 rev;

1389 1390
	if (cpu_is_omap16xx() && !(bank->method != METHOD_MPUIO))
		rev = __raw_readw(bank->base + OMAP1610_GPIO_REVISION);
T
Tony Lindgren 已提交
1391
	else if (cpu_is_omap24xx() || cpu_is_omap34xx())
1392
		rev = __raw_readl(bank->base + OMAP24XX_GPIO_REVISION);
T
Tony Lindgren 已提交
1393
	else if (cpu_is_omap44xx())
1394
		rev = __raw_readl(bank->base + OMAP4_GPIO_REVISION);
T
Tony Lindgren 已提交
1395 1396 1397 1398 1399 1400 1401
	else
		return;

	printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
		(rev >> 4) & 0x0f, rev & 0x0f);
}

1402 1403 1404 1405 1406
/* This lock class tells lockdep that GPIO irqs are in a different
 * category than their parents, so it won't report false recursion.
 */
static struct lock_class_key gpio_lock_class;

1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419
static inline int init_gpio_info(struct platform_device *pdev)
{
	/* TODO: Analyze removing gpio_bank_count usage from driver code */
	gpio_bank = kzalloc(gpio_bank_count * sizeof(struct gpio_bank),
				GFP_KERNEL);
	if (!gpio_bank) {
		dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
		return -ENOMEM;
	}
	return 0;
}

/* TODO: Cleanup cpu_is_* checks */
1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448
static void omap_gpio_mod_init(struct gpio_bank *bank, int id)
{
	if (cpu_class_is_omap2()) {
		if (cpu_is_omap44xx()) {
			__raw_writel(0xffffffff, bank->base +
					OMAP4_GPIO_IRQSTATUSCLR0);
			__raw_writel(0x00000000, bank->base +
					 OMAP4_GPIO_DEBOUNCENABLE);
			/* Initialize interface clk ungated, module enabled */
			__raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
		} else if (cpu_is_omap34xx()) {
			__raw_writel(0x00000000, bank->base +
					OMAP24XX_GPIO_IRQENABLE1);
			__raw_writel(0xffffffff, bank->base +
					OMAP24XX_GPIO_IRQSTATUS1);
			__raw_writel(0x00000000, bank->base +
					OMAP24XX_GPIO_DEBOUNCE_EN);

			/* Initialize interface clk ungated, module enabled */
			__raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
		} else if (cpu_is_omap24xx()) {
			static const u32 non_wakeup_gpios[] = {
				0xe203ffc0, 0x08700040
			};
			if (id < ARRAY_SIZE(non_wakeup_gpios))
				bank->non_wakeup_gpios = non_wakeup_gpios[id];
		}
	} else if (cpu_class_is_omap1()) {
		if (bank_is_mpuio(bank))
1449 1450
			__raw_writew(0xffff, bank->base +
				OMAP_MPUIO_GPIO_MASKIT / bank->stride);
1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480
		if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
			__raw_writew(0xffff, bank->base
						+ OMAP1510_GPIO_INT_MASK);
			__raw_writew(0x0000, bank->base
						+ OMAP1510_GPIO_INT_STATUS);
		}
		if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
			__raw_writew(0x0000, bank->base
						+ OMAP1610_GPIO_IRQENABLE1);
			__raw_writew(0xffff, bank->base
						+ OMAP1610_GPIO_IRQSTATUS1);
			__raw_writew(0x0014, bank->base
						+ OMAP1610_GPIO_SYSCONFIG);

			/*
			 * Enable system clock for GPIO module.
			 * The CAM_CLK_CTRL *is* really the right place.
			 */
			omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04,
						ULPD_CAM_CLK_CTRL);
		}
		if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
			__raw_writel(0xffffffff, bank->base
						+ OMAP7XX_GPIO_INT_MASK);
			__raw_writel(0x00000000, bank->base
						+ OMAP7XX_GPIO_INT_STATUS);
		}
	}
}

1481
static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
1482
{
1483
	int j;
1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507
	static int gpio;

	bank->mod_usage = 0;
	/*
	 * REVISIT eventually switch from OMAP-specific gpio structs
	 * over to the generic ones
	 */
	bank->chip.request = omap_gpio_request;
	bank->chip.free = omap_gpio_free;
	bank->chip.direction_input = gpio_input;
	bank->chip.get = gpio_get;
	bank->chip.direction_output = gpio_output;
	bank->chip.set_debounce = gpio_debounce;
	bank->chip.set = gpio_set;
	bank->chip.to_irq = gpio_2irq;
	if (bank_is_mpuio(bank)) {
		bank->chip.label = "mpuio";
#ifdef CONFIG_ARCH_OMAP16XX
		bank->chip.dev = &omap_mpuio_device.dev;
#endif
		bank->chip.base = OMAP_MPUIO(0);
	} else {
		bank->chip.label = "gpio";
		bank->chip.base = gpio;
1508
		gpio += bank->width;
1509
	}
1510
	bank->chip.ngpio = bank->width;
1511 1512 1513 1514

	gpiochip_add(&bank->chip);

	for (j = bank->virtual_irq_start;
1515
		     j < bank->virtual_irq_start + bank->width; j++) {
1516
		irq_set_lockdep_class(j, &gpio_lock_class);
T
Thomas Gleixner 已提交
1517
		irq_set_chip_data(j, bank);
1518
		if (bank_is_mpuio(bank))
T
Thomas Gleixner 已提交
1519
			irq_set_chip(j, &mpuio_irq_chip);
1520
		else
T
Thomas Gleixner 已提交
1521 1522
			irq_set_chip(j, &gpio_irq_chip);
		irq_set_handler(j, handle_simple_irq);
1523 1524
		set_irq_flags(j, IRQF_VALID);
	}
T
Thomas Gleixner 已提交
1525 1526
	irq_set_chained_handler(bank->irq, gpio_irq_handler);
	irq_set_handler_data(bank->irq, bank);
1527 1528
}

1529
static int __devinit omap_gpio_probe(struct platform_device *pdev)
1530
{
1531 1532 1533 1534
	static int gpio_init_done;
	struct omap_gpio_platform_data *pdata;
	struct resource *res;
	int id;
1535 1536
	struct gpio_bank *bank;

1537 1538
	if (!pdev->dev.platform_data)
		return -EINVAL;
1539

1540
	pdata = pdev->dev.platform_data;
1541

1542 1543
	if (!gpio_init_done) {
		int ret;
1544

1545 1546 1547
		ret = init_gpio_info(pdev);
		if (ret)
			return ret;
1548 1549
	}

1550 1551
	id = pdev->id;
	bank = &gpio_bank[id];
1552

1553 1554 1555 1556
	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (unlikely(!res)) {
		dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n", id);
		return -ENODEV;
1557
	}
1558

1559 1560 1561 1562 1563
	bank->irq = res->start;
	bank->virtual_irq_start = pdata->virtual_irq_start;
	bank->method = pdata->bank_type;
	bank->dev = &pdev->dev;
	bank->dbck_flag = pdata->dbck_flag;
1564
	bank->stride = pdata->bank_stride;
1565
	bank->width = pdata->bank_width;
T
Tony Lindgren 已提交
1566

1567
	spin_lock_init(&bank->lock);
T
Tony Lindgren 已提交
1568

1569 1570 1571 1572 1573 1574
	/* Static mapping, never released */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (unlikely(!res)) {
		dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n", id);
		return -ENODEV;
	}
1575

1576 1577 1578 1579
	bank->base = ioremap(res->start, resource_size(res));
	if (!bank->base) {
		dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n", id);
		return -ENOMEM;
1580 1581
	}

1582 1583 1584 1585 1586
	pm_runtime_enable(bank->dev);
	pm_runtime_get_sync(bank->dev);

	omap_gpio_mod_init(bank, id);
	omap_gpio_chip_init(bank);
1587
	omap_gpio_show_rev(bank);
T
Tony Lindgren 已提交
1588

1589 1590 1591
	if (!gpio_init_done)
		gpio_init_done = 1;

1592 1593 1594
	return 0;
}

1595
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
1596
static int omap_gpio_suspend(void)
1597 1598 1599
{
	int i;

1600
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1601 1602 1603 1604 1605 1606 1607
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_status;
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1608
		unsigned long flags;
1609 1610

		switch (bank->method) {
1611
#ifdef CONFIG_ARCH_OMAP16XX
1612 1613 1614 1615 1616
		case METHOD_GPIO_1610:
			wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1617
#endif
1618
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1619
		case METHOD_GPIO_24XX:
1620
			wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
1621 1622 1623
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
			break;
1624 1625
#endif
#ifdef CONFIG_ARCH_OMAP4
1626
		case METHOD_GPIO_44XX:
1627 1628 1629 1630
			wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
			break;
1631
#endif
1632 1633 1634 1635
		default:
			continue;
		}

D
David Brownell 已提交
1636
		spin_lock_irqsave(&bank->lock, flags);
1637 1638 1639
		bank->saved_wakeup = __raw_readl(wake_status);
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->suspend_wakeup, wake_set);
D
David Brownell 已提交
1640
		spin_unlock_irqrestore(&bank->lock, flags);
1641 1642 1643 1644 1645
	}

	return 0;
}

1646
static void omap_gpio_resume(void)
1647 1648 1649
{
	int i;

1650
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1651
		return;
1652 1653 1654 1655 1656

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1657
		unsigned long flags;
1658 1659

		switch (bank->method) {
1660
#ifdef CONFIG_ARCH_OMAP16XX
1661 1662 1663 1664
		case METHOD_GPIO_1610:
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1665
#endif
1666
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1667
		case METHOD_GPIO_24XX:
1668 1669
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1670
			break;
1671 1672
#endif
#ifdef CONFIG_ARCH_OMAP4
1673
		case METHOD_GPIO_44XX:
1674 1675 1676
			wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
			break;
1677
#endif
1678 1679 1680 1681
		default:
			continue;
		}

D
David Brownell 已提交
1682
		spin_lock_irqsave(&bank->lock, flags);
1683 1684
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->saved_wakeup, wake_set);
D
David Brownell 已提交
1685
		spin_unlock_irqrestore(&bank->lock, flags);
1686 1687 1688
	}
}

1689
static struct syscore_ops omap_gpio_syscore_ops = {
1690 1691 1692 1693
	.suspend	= omap_gpio_suspend,
	.resume		= omap_gpio_resume,
};

1694 1695
#endif

1696
#ifdef CONFIG_ARCH_OMAP2PLUS
1697 1698 1699

static int workaround_enabled;

1700
void omap2_gpio_prepare_for_idle(int off_mode)
1701 1702
{
	int i, c = 0;
T
Tero Kristo 已提交
1703
	int min = 0;
1704

T
Tero Kristo 已提交
1705 1706
	if (cpu_is_omap34xx())
		min = 1;
1707

T
Tero Kristo 已提交
1708
	for (i = min; i < gpio_bank_count; i++) {
1709
		struct gpio_bank *bank = &gpio_bank[i];
1710
		u32 l1 = 0, l2 = 0;
1711
		int j;
1712

1713
		for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
1714 1715
			clk_disable(bank->dbck);

1716
		if (!off_mode)
1717 1718 1719 1720 1721
			continue;

		/* If going to OFF, remove triggering for all
		 * non-wakeup GPIOs.  Otherwise spurious IRQs will be
		 * generated.  See OMAP2420 Errata item 1.101. */
1722 1723
		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742

		if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
			bank->saved_datain = __raw_readl(bank->base +
					OMAP24XX_GPIO_DATAIN);
			l1 = __raw_readl(bank->base +
					OMAP24XX_GPIO_FALLINGDETECT);
			l2 = __raw_readl(bank->base +
					OMAP24XX_GPIO_RISINGDETECT);
		}

		if (cpu_is_omap44xx()) {
			bank->saved_datain = __raw_readl(bank->base +
						OMAP4_GPIO_DATAIN);
			l1 = __raw_readl(bank->base +
						OMAP4_GPIO_FALLINGDETECT);
			l2 = __raw_readl(bank->base +
						OMAP4_GPIO_RISINGDETECT);
		}

1743 1744 1745 1746
		bank->saved_fallingdetect = l1;
		bank->saved_risingdetect = l2;
		l1 &= ~bank->enabled_non_wakeup_gpios;
		l2 &= ~bank->enabled_non_wakeup_gpios;
1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759

		if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
			__raw_writel(l1, bank->base +
					OMAP24XX_GPIO_FALLINGDETECT);
			__raw_writel(l2, bank->base +
					OMAP24XX_GPIO_RISINGDETECT);
		}

		if (cpu_is_omap44xx()) {
			__raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
			__raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
		}

1760 1761 1762 1763 1764 1765 1766 1767 1768
		c++;
	}
	if (!c) {
		workaround_enabled = 0;
		return;
	}
	workaround_enabled = 1;
}

1769
void omap2_gpio_resume_after_idle(void)
1770 1771
{
	int i;
T
Tero Kristo 已提交
1772
	int min = 0;
1773

T
Tero Kristo 已提交
1774 1775 1776
	if (cpu_is_omap34xx())
		min = 1;
	for (i = min; i < gpio_bank_count; i++) {
1777
		struct gpio_bank *bank = &gpio_bank[i];
1778
		u32 l = 0, gen, gen0, gen1;
1779
		int j;
1780

1781
		for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
1782 1783
			clk_enable(bank->dbck);

1784 1785 1786
		if (!workaround_enabled)
			continue;

1787 1788
		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1789 1790 1791

		if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
			__raw_writel(bank->saved_fallingdetect,
1792
				 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
1793
			__raw_writel(bank->saved_risingdetect,
1794
				 bank->base + OMAP24XX_GPIO_RISINGDETECT);
1795 1796 1797 1798 1799
			l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
		}

		if (cpu_is_omap44xx()) {
			__raw_writel(bank->saved_fallingdetect,
1800
				 bank->base + OMAP4_GPIO_FALLINGDETECT);
1801
			__raw_writel(bank->saved_risingdetect,
1802
				 bank->base + OMAP4_GPIO_RISINGDETECT);
1803 1804 1805
			l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
		}

1806 1807 1808 1809 1810
		/* Check if any of the non-wakeup interrupt GPIOs have changed
		 * state.  If so, generate an IRQ by software.  This is
		 * horribly racy, but it's the best we can do to work around
		 * this silicon bug. */
		l ^= bank->saved_datain;
T
Tero Kristo 已提交
1811
		l &= bank->enabled_non_wakeup_gpios;
1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829

		/*
		 * No need to generate IRQs for the rising edge for gpio IRQs
		 * configured with falling edge only; and vice versa.
		 */
		gen0 = l & bank->saved_fallingdetect;
		gen0 &= bank->saved_datain;

		gen1 = l & bank->saved_risingdetect;
		gen1 &= ~(bank->saved_datain);

		/* FIXME: Consider GPIO IRQs with level detections properly! */
		gen = l & (~(bank->saved_fallingdetect) &
				~(bank->saved_risingdetect));
		/* Consider all GPIO IRQs needed to be updated */
		gen |= gen0 | gen1;

		if (gen) {
1830
			u32 old0, old1;
1831

1832
			if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
1833 1834 1835 1836
				old0 = __raw_readl(bank->base +
					OMAP24XX_GPIO_LEVELDETECT0);
				old1 = __raw_readl(bank->base +
					OMAP24XX_GPIO_LEVELDETECT1);
1837
				__raw_writel(old0 | gen, bank->base +
1838
					OMAP24XX_GPIO_LEVELDETECT0);
1839
				__raw_writel(old1 | gen, bank->base +
1840
					OMAP24XX_GPIO_LEVELDETECT1);
1841
				__raw_writel(old0, bank->base +
1842
					OMAP24XX_GPIO_LEVELDETECT0);
1843
				__raw_writel(old1, bank->base +
1844 1845 1846 1847 1848
					OMAP24XX_GPIO_LEVELDETECT1);
			}

			if (cpu_is_omap44xx()) {
				old0 = __raw_readl(bank->base +
1849
						OMAP4_GPIO_LEVELDETECT0);
1850
				old1 = __raw_readl(bank->base +
1851
						OMAP4_GPIO_LEVELDETECT1);
1852
				__raw_writel(old0 | l, bank->base +
1853
						OMAP4_GPIO_LEVELDETECT0);
1854
				__raw_writel(old1 | l, bank->base +
1855
						OMAP4_GPIO_LEVELDETECT1);
1856
				__raw_writel(old0, bank->base +
1857
						OMAP4_GPIO_LEVELDETECT0);
1858
				__raw_writel(old1, bank->base +
1859
						OMAP4_GPIO_LEVELDETECT1);
1860
			}
1861 1862 1863 1864 1865
		}
	}

}

1866 1867
#endif

1868
#ifdef CONFIG_ARCH_OMAP3
1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930
/* save the registers of bank 2-6 */
void omap_gpio_save_context(void)
{
	int i;

	/* saving banks from 2-6 only since GPIO1 is in WKUP */
	for (i = 1; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		gpio_context[i].irqenable1 =
			__raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
		gpio_context[i].irqenable2 =
			__raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
		gpio_context[i].wake_en =
			__raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
		gpio_context[i].ctrl =
			__raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
		gpio_context[i].oe =
			__raw_readl(bank->base + OMAP24XX_GPIO_OE);
		gpio_context[i].leveldetect0 =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
		gpio_context[i].leveldetect1 =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
		gpio_context[i].risingdetect =
			__raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
		gpio_context[i].fallingdetect =
			__raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		gpio_context[i].dataout =
			__raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
	}
}

/* restore the required registers of bank 2-6 */
void omap_gpio_restore_context(void)
{
	int i;

	for (i = 1; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		__raw_writel(gpio_context[i].irqenable1,
				bank->base + OMAP24XX_GPIO_IRQENABLE1);
		__raw_writel(gpio_context[i].irqenable2,
				bank->base + OMAP24XX_GPIO_IRQENABLE2);
		__raw_writel(gpio_context[i].wake_en,
				bank->base + OMAP24XX_GPIO_WAKE_EN);
		__raw_writel(gpio_context[i].ctrl,
				bank->base + OMAP24XX_GPIO_CTRL);
		__raw_writel(gpio_context[i].oe,
				bank->base + OMAP24XX_GPIO_OE);
		__raw_writel(gpio_context[i].leveldetect0,
				bank->base + OMAP24XX_GPIO_LEVELDETECT0);
		__raw_writel(gpio_context[i].leveldetect1,
				bank->base + OMAP24XX_GPIO_LEVELDETECT1);
		__raw_writel(gpio_context[i].risingdetect,
				bank->base + OMAP24XX_GPIO_RISINGDETECT);
		__raw_writel(gpio_context[i].fallingdetect,
				bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(gpio_context[i].dataout,
				bank->base + OMAP24XX_GPIO_DATAOUT);
	}
}
#endif

1931 1932 1933 1934 1935 1936 1937
static struct platform_driver omap_gpio_driver = {
	.probe		= omap_gpio_probe,
	.driver		= {
		.name	= "omap_gpio",
	},
};

1938
/*
1939 1940 1941
 * gpio driver register needs to be done before
 * machine_init functions access gpio APIs.
 * Hence omap_gpio_drv_reg() is a postcore_initcall.
1942
 */
1943
static int __init omap_gpio_drv_reg(void)
1944
{
1945
	return platform_driver_register(&omap_gpio_driver);
1946
}
1947
postcore_initcall(omap_gpio_drv_reg);
1948

1949 1950
static int __init omap_gpio_sysinit(void)
{
D
David Brownell 已提交
1951 1952
	mpuio_init();

1953
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
1954 1955
	if (cpu_is_omap16xx() || cpu_class_is_omap2())
		register_syscore_ops(&omap_gpio_syscore_ops);
1956 1957
#endif

1958
	return 0;
1959 1960 1961
}

arch_initcall(omap_gpio_sysinit);