mmu.c 171.2 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
A
Avi Kivity 已提交
2 3 4 5 6 7 8 9 10
/*
 * Kernel-based Virtual Machine driver for Linux
 *
 * This module enables machines with Intel VT-x extensions to run virtual
 * machines without emulation or binary translation.
 *
 * MMU support
 *
 * Copyright (C) 2006 Qumranet, Inc.
N
Nicolas Kaiser 已提交
11
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
12 13 14 15 16
 *
 * Authors:
 *   Yaniv Kamay  <yaniv@qumranet.com>
 *   Avi Kivity   <avi@qumranet.com>
 */
A
Avi Kivity 已提交
17

18
#include "irq.h"
19
#include "ioapic.h"
20
#include "mmu.h"
21
#include "mmu_internal.h"
22
#include "x86.h"
A
Avi Kivity 已提交
23
#include "kvm_cache_regs.h"
24
#include "kvm_emulate.h"
25
#include "cpuid.h"
A
Avi Kivity 已提交
26

27
#include <linux/kvm_host.h>
A
Avi Kivity 已提交
28 29 30 31
#include <linux/types.h>
#include <linux/string.h>
#include <linux/mm.h>
#include <linux/highmem.h>
32 33
#include <linux/moduleparam.h>
#include <linux/export.h>
34
#include <linux/swap.h>
M
Marcelo Tosatti 已提交
35
#include <linux/hugetlb.h>
36
#include <linux/compiler.h>
37
#include <linux/srcu.h>
38
#include <linux/slab.h>
39
#include <linux/sched/signal.h>
40
#include <linux/uaccess.h>
41
#include <linux/hash.h>
42
#include <linux/kern_levels.h>
43
#include <linux/kthread.h>
A
Avi Kivity 已提交
44

A
Avi Kivity 已提交
45
#include <asm/page.h>
46
#include <asm/memtype.h>
A
Avi Kivity 已提交
47
#include <asm/cmpxchg.h>
48
#include <asm/e820/api.h>
49
#include <asm/io.h>
50
#include <asm/vmx.h>
51
#include <asm/kvm_page_track.h>
52
#include "trace.h"
A
Avi Kivity 已提交
53

P
Paolo Bonzini 已提交
54 55 56
extern bool itlb_multihit_kvm_mitigation;

static int __read_mostly nx_huge_pages = -1;
57 58 59 60
#ifdef CONFIG_PREEMPT_RT
/* Recovery can cause latency spikes, disable it for PREEMPT_RT.  */
static uint __read_mostly nx_huge_pages_recovery_ratio = 0;
#else
61
static uint __read_mostly nx_huge_pages_recovery_ratio = 60;
62
#endif
P
Paolo Bonzini 已提交
63 64

static int set_nx_huge_pages(const char *val, const struct kernel_param *kp);
65
static int set_nx_huge_pages_recovery_ratio(const char *val, const struct kernel_param *kp);
P
Paolo Bonzini 已提交
66 67 68 69 70 71

static struct kernel_param_ops nx_huge_pages_ops = {
	.set = set_nx_huge_pages,
	.get = param_get_bool,
};

72 73 74 75 76
static struct kernel_param_ops nx_huge_pages_recovery_ratio_ops = {
	.set = set_nx_huge_pages_recovery_ratio,
	.get = param_get_uint,
};

P
Paolo Bonzini 已提交
77 78
module_param_cb(nx_huge_pages, &nx_huge_pages_ops, &nx_huge_pages, 0644);
__MODULE_PARM_TYPE(nx_huge_pages, "bool");
79 80 81
module_param_cb(nx_huge_pages_recovery_ratio, &nx_huge_pages_recovery_ratio_ops,
		&nx_huge_pages_recovery_ratio, 0644);
__MODULE_PARM_TYPE(nx_huge_pages_recovery_ratio, "uint");
P
Paolo Bonzini 已提交
82

83 84 85
static bool __read_mostly force_flush_and_sync_on_reuse;
module_param_named(flush_on_reuse, force_flush_and_sync_on_reuse, bool, 0644);

86 87 88 89 90 91 92
/*
 * When setting this variable to true it enables Two-Dimensional-Paging
 * where the hardware walks 2 page tables:
 * 1. the guest-virtual to guest-physical
 * 2. while doing 1. it walks guest-physical to host-physical
 * If the hardware supports that we don't need to do shadow paging.
 */
93
bool tdp_enabled = false;
94

95
static int max_huge_page_level __read_mostly;
96
static int max_tdp_level __read_mostly;
97

98 99 100 101
enum {
	AUDIT_PRE_PAGE_FAULT,
	AUDIT_POST_PAGE_FAULT,
	AUDIT_PRE_PTE_WRITE,
102 103 104
	AUDIT_POST_PTE_WRITE,
	AUDIT_PRE_SYNC,
	AUDIT_POST_SYNC
105
};
106

107
#undef MMU_DEBUG
108 109

#ifdef MMU_DEBUG
110 111
static bool dbg = 0;
module_param(dbg, bool, 0644);
112 113 114

#define pgprintk(x...) do { if (dbg) printk(x); } while (0)
#define rmap_printk(x...) do { if (dbg) printk(x); } while (0)
115
#define MMU_WARN_ON(x) WARN_ON(x)
116 117 118
#else
#define pgprintk(x...) do { } while (0)
#define rmap_printk(x...) do { } while (0)
119
#define MMU_WARN_ON(x) do { } while (0)
120
#endif
A
Avi Kivity 已提交
121

122 123
#define PTE_PREFETCH_NUM		8

124
#define PT_FIRST_AVAIL_BITS_SHIFT 10
125 126 127 128 129 130 131 132 133
#define PT64_SECOND_AVAIL_BITS_SHIFT 54

/*
 * The mask used to denote special SPTEs, which can be either MMIO SPTEs or
 * Access Tracking SPTEs.
 */
#define SPTE_SPECIAL_MASK (3ULL << 52)
#define SPTE_AD_ENABLED_MASK (0ULL << 52)
#define SPTE_AD_DISABLED_MASK (1ULL << 52)
134
#define SPTE_AD_WRPROT_ONLY_MASK (2ULL << 52)
135
#define SPTE_MMIO_MASK (3ULL << 52)
A
Avi Kivity 已提交
136 137 138 139

#define PT64_LEVEL_BITS 9

#define PT64_LEVEL_SHIFT(level) \
M
Mike Day 已提交
140
		(PAGE_SHIFT + (level - 1) * PT64_LEVEL_BITS)
A
Avi Kivity 已提交
141 142 143 144 145 146 147 148

#define PT64_INDEX(address, level)\
	(((address) >> PT64_LEVEL_SHIFT(level)) & ((1 << PT64_LEVEL_BITS) - 1))


#define PT32_LEVEL_BITS 10

#define PT32_LEVEL_SHIFT(level) \
M
Mike Day 已提交
149
		(PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS)
A
Avi Kivity 已提交
150

151 152 153
#define PT32_LVL_OFFSET_MASK(level) \
	(PT32_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
						* PT32_LEVEL_BITS))) - 1))
A
Avi Kivity 已提交
154 155 156 157 158

#define PT32_INDEX(address, level)\
	(((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))


159 160 161 162 163
#ifdef CONFIG_DYNAMIC_PHYSICAL_MASK
#define PT64_BASE_ADDR_MASK (physical_mask & ~(u64)(PAGE_SIZE-1))
#else
#define PT64_BASE_ADDR_MASK (((1ULL << 52) - 1) & ~(u64)(PAGE_SIZE-1))
#endif
164 165 166 167 168 169
#define PT64_LVL_ADDR_MASK(level) \
	(PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
						* PT64_LEVEL_BITS))) - 1))
#define PT64_LVL_OFFSET_MASK(level) \
	(PT64_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
						* PT64_LEVEL_BITS))) - 1))
A
Avi Kivity 已提交
170 171 172 173

#define PT32_BASE_ADDR_MASK PAGE_MASK
#define PT32_DIR_BASE_ADDR_MASK \
	(PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
174 175 176
#define PT32_LVL_ADDR_MASK(level) \
	(PAGE_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
					    * PT32_LEVEL_BITS))) - 1))
A
Avi Kivity 已提交
177

178
#define PT64_PERM_MASK (PT_PRESENT_MASK | PT_WRITABLE_MASK | shadow_user_mask \
179
			| shadow_x_mask | shadow_nx_mask | shadow_me_mask)
A
Avi Kivity 已提交
180

181 182 183 184 185
#define ACC_EXEC_MASK    1
#define ACC_WRITE_MASK   PT_WRITABLE_MASK
#define ACC_USER_MASK    PT_USER_MASK
#define ACC_ALL          (ACC_EXEC_MASK | ACC_WRITE_MASK | ACC_USER_MASK)

186 187 188 189
/* The mask for the R/X bits in EPT PTEs */
#define PT64_EPT_READABLE_MASK			0x1ull
#define PT64_EPT_EXECUTABLE_MASK		0x4ull

190 191
#include <trace/events/kvm.h>

192 193
#define SPTE_HOST_WRITEABLE	(1ULL << PT_FIRST_AVAIL_BITS_SHIFT)
#define SPTE_MMU_WRITEABLE	(1ULL << (PT_FIRST_AVAIL_BITS_SHIFT + 1))
194

195 196
#define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)

197 198 199
/* make pte_list_desc fit well in cache line */
#define PTE_LIST_EXT 3

200
/*
201 202
 * Return values of handle_mmio_page_fault, mmu.page_fault, and fast_page_fault().
 *
203 204 205
 * RET_PF_RETRY: let CPU fault again on the address.
 * RET_PF_EMULATE: mmio page fault, emulate the instruction directly.
 * RET_PF_INVALID: the spte is invalid, let the real page fault path update it.
206 207
 * RET_PF_FIXED: The faulting entry has been fixed.
 * RET_PF_SPURIOUS: The faulting entry was already fixed, e.g. by another vCPU.
208 209 210
 */
enum {
	RET_PF_RETRY = 0,
211 212 213 214
	RET_PF_EMULATE,
	RET_PF_INVALID,
	RET_PF_FIXED,
	RET_PF_SPURIOUS,
215 216
};

217 218 219
struct pte_list_desc {
	u64 *sptes[PTE_LIST_EXT];
	struct pte_list_desc *more;
220 221
};

222 223 224 225
struct kvm_shadow_walk_iterator {
	u64 addr;
	hpa_t shadow_addr;
	u64 *sptep;
226
	int level;
227 228 229
	unsigned index;
};

230 231 232 233 234 235 236
#define for_each_shadow_entry_using_root(_vcpu, _root, _addr, _walker)     \
	for (shadow_walk_init_using_root(&(_walker), (_vcpu),              \
					 (_root), (_addr));                \
	     shadow_walk_okay(&(_walker));			           \
	     shadow_walk_next(&(_walker)))

#define for_each_shadow_entry(_vcpu, _addr, _walker)            \
237 238 239 240
	for (shadow_walk_init(&(_walker), _vcpu, _addr);	\
	     shadow_walk_okay(&(_walker));			\
	     shadow_walk_next(&(_walker)))

241 242 243 244 245 246
#define for_each_shadow_entry_lockless(_vcpu, _addr, _walker, spte)	\
	for (shadow_walk_init(&(_walker), _vcpu, _addr);		\
	     shadow_walk_okay(&(_walker)) &&				\
		({ spte = mmu_spte_get_lockless(_walker.sptep); 1; });	\
	     __shadow_walk_next(&(_walker), spte))

247
static struct kmem_cache *pte_list_desc_cache;
248
static struct kmem_cache *mmu_page_header_cache;
249
static struct percpu_counter kvm_total_used_mmu_pages;
250

S
Sheng Yang 已提交
251 252 253 254 255
static u64 __read_mostly shadow_nx_mask;
static u64 __read_mostly shadow_x_mask;	/* mutual exclusive with nx_mask */
static u64 __read_mostly shadow_user_mask;
static u64 __read_mostly shadow_accessed_mask;
static u64 __read_mostly shadow_dirty_mask;
256
static u64 __read_mostly shadow_mmio_value;
257
static u64 __read_mostly shadow_mmio_access_mask;
258
static u64 __read_mostly shadow_present_mask;
259
static u64 __read_mostly shadow_me_mask;
260

261
/*
262 263 264
 * SPTEs used by MMUs without A/D bits are marked with SPTE_AD_DISABLED_MASK;
 * shadow_acc_track_mask is the set of bits to be cleared in non-accessed
 * pages.
265 266 267 268 269 270 271 272 273 274 275 276 277
 */
static u64 __read_mostly shadow_acc_track_mask;

/*
 * The mask/shift to use for saving the original R/X bits when marking the PTE
 * as not-present for access tracking purposes. We do not save the W bit as the
 * PTEs being access tracked also need to be dirty tracked, so the W bit will be
 * restored only when a write is attempted to the page.
 */
static const u64 shadow_acc_track_saved_bits_mask = PT64_EPT_READABLE_MASK |
						    PT64_EPT_EXECUTABLE_MASK;
static const u64 shadow_acc_track_saved_bits_shift = PT64_SECOND_AVAIL_BITS_SHIFT;

278 279 280 281 282 283 284 285 286 287 288
/*
 * This mask must be set on all non-zero Non-Present or Reserved SPTEs in order
 * to guard against L1TF attacks.
 */
static u64 __read_mostly shadow_nonpresent_or_rsvd_mask;

/*
 * The number of high-order 1 bits to use in the mask above.
 */
static const u64 shadow_nonpresent_or_rsvd_mask_len = 5;

289 290 291 292 293 294 295 296 297 298
/*
 * In some cases, we need to preserve the GFN of a non-present or reserved
 * SPTE when we usurp the upper five bits of the physical address space to
 * defend against L1TF, e.g. for MMIO SPTEs.  To preserve the GFN, we'll
 * shift bits of the GFN that overlap with shadow_nonpresent_or_rsvd_mask
 * left into the reserved bits, i.e. the GFN in the SPTE will be split into
 * high and low parts.  This mask covers the lower bits of the GFN.
 */
static u64 __read_mostly shadow_nonpresent_or_rsvd_lower_gfn_mask;

299 300 301 302 303
/*
 * The number of non-reserved physical address bits irrespective of features
 * that repurpose legal bits, e.g. MKTME.
 */
static u8 __read_mostly shadow_phys_bits;
304

305
static void mmu_spte_set(u64 *sptep, u64 spte);
306
static bool is_executable_pte(u64 spte);
307 308
static union kvm_mmu_page_role
kvm_mmu_calc_root_page_role(struct kvm_vcpu *vcpu);
309

310 311 312
#define CREATE_TRACE_POINTS
#include "mmutrace.h"

313 314 315

static inline bool kvm_available_flush_tlb_with_range(void)
{
316
	return kvm_x86_ops.tlb_remote_flush_with_range;
317 318 319 320 321 322 323
}

static void kvm_flush_remote_tlbs_with_range(struct kvm *kvm,
		struct kvm_tlb_range *range)
{
	int ret = -ENOTSUPP;

324 325
	if (range && kvm_x86_ops.tlb_remote_flush_with_range)
		ret = kvm_x86_ops.tlb_remote_flush_with_range(kvm, range);
326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341

	if (ret)
		kvm_flush_remote_tlbs(kvm);
}

static void kvm_flush_remote_tlbs_with_address(struct kvm *kvm,
		u64 start_gfn, u64 pages)
{
	struct kvm_tlb_range range;

	range.start_gfn = start_gfn;
	range.pages = pages;

	kvm_flush_remote_tlbs_with_range(kvm, &range);
}

P
Paolo Bonzini 已提交
342
void kvm_mmu_set_mmio_spte_mask(u64 mmio_value, u64 access_mask)
343
{
344
	BUG_ON((u64)(unsigned)access_mask != access_mask);
345 346
	WARN_ON(mmio_value & (shadow_nonpresent_or_rsvd_mask << shadow_nonpresent_or_rsvd_mask_len));
	WARN_ON(mmio_value & shadow_nonpresent_or_rsvd_lower_gfn_mask);
347
	shadow_mmio_value = mmio_value | SPTE_MMIO_MASK;
348
	shadow_mmio_access_mask = access_mask;
349 350 351
}
EXPORT_SYMBOL_GPL(kvm_mmu_set_mmio_spte_mask);

352 353
static bool is_mmio_spte(u64 spte)
{
P
Paolo Bonzini 已提交
354
	return (spte & SPTE_SPECIAL_MASK) == SPTE_MMIO_MASK;
355 356
}

357 358 359 360 361
static inline bool sp_ad_disabled(struct kvm_mmu_page *sp)
{
	return sp->role.ad_disabled;
}

362 363 364 365 366 367 368 369 370 371 372
static inline bool kvm_vcpu_ad_need_write_protect(struct kvm_vcpu *vcpu)
{
	/*
	 * When using the EPT page-modification log, the GPAs in the log
	 * would come from L2 rather than L1.  Therefore, we need to rely
	 * on write protection to record dirty pages.  This also bypasses
	 * PML, since writes now result in a vmexit.
	 */
	return vcpu->arch.mmu == &vcpu->arch.guest_mmu;
}

373 374
static inline bool spte_ad_enabled(u64 spte)
{
375
	MMU_WARN_ON(is_mmio_spte(spte));
376 377 378 379 380 381 382
	return (spte & SPTE_SPECIAL_MASK) != SPTE_AD_DISABLED_MASK;
}

static inline bool spte_ad_need_write_protect(u64 spte)
{
	MMU_WARN_ON(is_mmio_spte(spte));
	return (spte & SPTE_SPECIAL_MASK) != SPTE_AD_ENABLED_MASK;
383 384
}

P
Paolo Bonzini 已提交
385 386 387 388 389
static bool is_nx_huge_page_enabled(void)
{
	return READ_ONCE(nx_huge_pages);
}

390 391
static inline u64 spte_shadow_accessed_mask(u64 spte)
{
392
	MMU_WARN_ON(is_mmio_spte(spte));
393 394 395 396 397
	return spte_ad_enabled(spte) ? shadow_accessed_mask : 0;
}

static inline u64 spte_shadow_dirty_mask(u64 spte)
{
398
	MMU_WARN_ON(is_mmio_spte(spte));
399 400 401
	return spte_ad_enabled(spte) ? shadow_dirty_mask : 0;
}

402 403
static inline bool is_access_track_spte(u64 spte)
{
404
	return !spte_ad_enabled(spte) && (spte & shadow_acc_track_mask) == 0;
405 406
}

407
/*
408 409
 * Due to limited space in PTEs, the MMIO generation is a 19 bit subset of
 * the memslots generation and is derived as follows:
410
 *
411 412
 * Bits 0-8 of the MMIO generation are propagated to spte bits 3-11
 * Bits 9-18 of the MMIO generation are propagated to spte bits 52-61
413
 *
414 415 416 417 418 419
 * The KVM_MEMSLOT_GEN_UPDATE_IN_PROGRESS flag is intentionally not included in
 * the MMIO generation number, as doing so would require stealing a bit from
 * the "real" generation number and thus effectively halve the maximum number
 * of MMIO generations that can be handled before encountering a wrap (which
 * requires a full MMU zap).  The flag is instead explicitly queried when
 * checking for MMIO spte cache hits.
420
 */
421
#define MMIO_SPTE_GEN_MASK		GENMASK_ULL(17, 0)
422

423 424 425 426
#define MMIO_SPTE_GEN_LOW_START		3
#define MMIO_SPTE_GEN_LOW_END		11
#define MMIO_SPTE_GEN_LOW_MASK		GENMASK_ULL(MMIO_SPTE_GEN_LOW_END, \
						    MMIO_SPTE_GEN_LOW_START)
427

428 429
#define MMIO_SPTE_GEN_HIGH_START	PT64_SECOND_AVAIL_BITS_SHIFT
#define MMIO_SPTE_GEN_HIGH_END		62
430 431
#define MMIO_SPTE_GEN_HIGH_MASK		GENMASK_ULL(MMIO_SPTE_GEN_HIGH_END, \
						    MMIO_SPTE_GEN_HIGH_START)
432

433
static u64 generation_mmio_spte_mask(u64 gen)
434 435 436
{
	u64 mask;

437
	WARN_ON(gen & ~MMIO_SPTE_GEN_MASK);
438
	BUILD_BUG_ON((MMIO_SPTE_GEN_HIGH_MASK | MMIO_SPTE_GEN_LOW_MASK) & SPTE_SPECIAL_MASK);
439

440 441
	mask = (gen << MMIO_SPTE_GEN_LOW_START) & MMIO_SPTE_GEN_LOW_MASK;
	mask |= (gen << MMIO_SPTE_GEN_HIGH_START) & MMIO_SPTE_GEN_HIGH_MASK;
442 443 444
	return mask;
}

445
static u64 get_mmio_spte_generation(u64 spte)
446
{
447
	u64 gen;
448

449 450
	gen = (spte & MMIO_SPTE_GEN_LOW_MASK) >> MMIO_SPTE_GEN_LOW_START;
	gen |= (spte & MMIO_SPTE_GEN_HIGH_MASK) >> MMIO_SPTE_GEN_HIGH_START;
451 452 453
	return gen;
}

454
static u64 make_mmio_spte(struct kvm_vcpu *vcpu, u64 gfn, unsigned int access)
455
{
456

457
	u64 gen = kvm_vcpu_memslots(vcpu)->generation & MMIO_SPTE_GEN_MASK;
458
	u64 mask = generation_mmio_spte_mask(gen);
459
	u64 gpa = gfn << PAGE_SHIFT;
460

461
	access &= shadow_mmio_access_mask;
462 463 464 465
	mask |= shadow_mmio_value | access;
	mask |= gpa | shadow_nonpresent_or_rsvd_mask;
	mask |= (gpa & shadow_nonpresent_or_rsvd_mask)
		<< shadow_nonpresent_or_rsvd_mask_len;
466

467 468 469 470 471 472 473 474 475 476 477
	return mask;
}

static void mark_mmio_spte(struct kvm_vcpu *vcpu, u64 *sptep, u64 gfn,
			   unsigned int access)
{
	u64 mask = make_mmio_spte(vcpu, gfn, access);
	unsigned int gen = get_mmio_spte_generation(mask);

	access = mask & ACC_ALL;

478
	trace_mark_mmio_spte(sptep, gfn, access, gen);
479
	mmu_spte_set(sptep, mask);
480 481 482 483
}

static gfn_t get_mmio_spte_gfn(u64 spte)
{
484
	u64 gpa = spte & shadow_nonpresent_or_rsvd_lower_gfn_mask;
485 486 487 488 489

	gpa |= (spte >> shadow_nonpresent_or_rsvd_mask_len)
	       & shadow_nonpresent_or_rsvd_mask;

	return gpa >> PAGE_SHIFT;
490 491 492 493
}

static unsigned get_mmio_spte_access(u64 spte)
{
494
	return spte & shadow_mmio_access_mask;
495 496
}

497
static bool set_mmio_spte(struct kvm_vcpu *vcpu, u64 *sptep, gfn_t gfn,
498
			  kvm_pfn_t pfn, unsigned int access)
499 500
{
	if (unlikely(is_noslot_pfn(pfn))) {
501
		mark_mmio_spte(vcpu, sptep, gfn, access);
502 503 504 505 506
		return true;
	}

	return false;
}
507

508
static bool check_mmio_spte(struct kvm_vcpu *vcpu, u64 spte)
509
{
510
	u64 kvm_gen, spte_gen, gen;
511

512 513 514
	gen = kvm_vcpu_memslots(vcpu)->generation;
	if (unlikely(gen & KVM_MEMSLOT_GEN_UPDATE_IN_PROGRESS))
		return false;
515

516
	kvm_gen = gen & MMIO_SPTE_GEN_MASK;
517 518 519 520
	spte_gen = get_mmio_spte_generation(spte);

	trace_check_mmio_spte(spte, kvm_gen, spte_gen);
	return likely(kvm_gen == spte_gen);
521 522
}

523 524 525
static gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
                                  struct x86_exception *exception)
{
526
	/* Check if guest physical address doesn't exceed guest maximum */
527
	if (kvm_vcpu_is_illegal_gpa(vcpu, gpa)) {
528 529 530 531
		exception->error_code |= PFERR_RSVD_MASK;
		return UNMAPPED_GVA;
	}

532 533 534
        return gpa;
}

535 536 537 538 539 540 541
/*
 * Sets the shadow PTE masks used by the MMU.
 *
 * Assumptions:
 *  - Setting either @accessed_mask or @dirty_mask requires setting both
 *  - At least one of @accessed_mask or @acc_track_mask must be set
 */
S
Sheng Yang 已提交
542
void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
543
		u64 dirty_mask, u64 nx_mask, u64 x_mask, u64 p_mask,
544
		u64 acc_track_mask, u64 me_mask)
S
Sheng Yang 已提交
545
{
546 547
	BUG_ON(!dirty_mask != !accessed_mask);
	BUG_ON(!accessed_mask && !acc_track_mask);
548
	BUG_ON(acc_track_mask & SPTE_SPECIAL_MASK);
549

S
Sheng Yang 已提交
550 551 552 553 554
	shadow_user_mask = user_mask;
	shadow_accessed_mask = accessed_mask;
	shadow_dirty_mask = dirty_mask;
	shadow_nx_mask = nx_mask;
	shadow_x_mask = x_mask;
555
	shadow_present_mask = p_mask;
556
	shadow_acc_track_mask = acc_track_mask;
557
	shadow_me_mask = me_mask;
S
Sheng Yang 已提交
558 559 560
}
EXPORT_SYMBOL_GPL(kvm_mmu_set_mask_ptes);

561 562 563
static u8 kvm_get_shadow_phys_bits(void)
{
	/*
564 565 566 567
	 * boot_cpu_data.x86_phys_bits is reduced when MKTME or SME are detected
	 * in CPU detection code, but the processor treats those reduced bits as
	 * 'keyID' thus they are not reserved bits. Therefore KVM needs to look at
	 * the physical address bits reported by CPUID.
568
	 */
569 570
	if (likely(boot_cpu_data.extended_cpuid_level >= 0x80000008))
		return cpuid_eax(0x80000008) & 0xff;
571

572 573 574 575 576 577
	/*
	 * Quite weird to have VMX or SVM but not MAXPHYADDR; probably a VM with
	 * custom CPUID.  Proceed with whatever the kernel found since these features
	 * aren't virtualizable (SME/SEV also require CPUIDs higher than 0x80000008).
	 */
	return boot_cpu_data.x86_phys_bits;
578 579
}

580
static void kvm_mmu_reset_all_pte_masks(void)
581
{
582 583
	u8 low_phys_bits;

584 585 586 587 588 589 590
	shadow_user_mask = 0;
	shadow_accessed_mask = 0;
	shadow_dirty_mask = 0;
	shadow_nx_mask = 0;
	shadow_x_mask = 0;
	shadow_present_mask = 0;
	shadow_acc_track_mask = 0;
591

592 593
	shadow_phys_bits = kvm_get_shadow_phys_bits();

594 595 596 597
	/*
	 * If the CPU has 46 or less physical address bits, then set an
	 * appropriate mask to guard against L1TF attacks. Otherwise, it is
	 * assumed that the CPU is not vulnerable to L1TF.
598 599 600 601 602
	 *
	 * Some Intel CPUs address the L1 cache using more PA bits than are
	 * reported by CPUID. Use the PA width of the L1 cache when possible
	 * to achieve more effective mitigation, e.g. if system RAM overlaps
	 * the most significant bits of legal physical address space.
603
	 */
604
	shadow_nonpresent_or_rsvd_mask = 0;
605 606 607 608 609 610
	low_phys_bits = boot_cpu_data.x86_phys_bits;
	if (boot_cpu_has_bug(X86_BUG_L1TF) &&
	    !WARN_ON_ONCE(boot_cpu_data.x86_cache_bits >=
			  52 - shadow_nonpresent_or_rsvd_mask_len)) {
		low_phys_bits = boot_cpu_data.x86_cache_bits
			- shadow_nonpresent_or_rsvd_mask_len;
611
		shadow_nonpresent_or_rsvd_mask =
612 613
			rsvd_bits(low_phys_bits, boot_cpu_data.x86_cache_bits - 1);
	}
614

615 616
	shadow_nonpresent_or_rsvd_lower_gfn_mask =
		GENMASK_ULL(low_phys_bits - 1, PAGE_SHIFT);
617 618
}

A
Avi Kivity 已提交
619 620 621 622 623
static int is_cpuid_PSE36(void)
{
	return 1;
}

624 625
static int is_nx(struct kvm_vcpu *vcpu)
{
626
	return vcpu->arch.efer & EFER_NX;
627 628
}

629 630
static int is_shadow_present_pte(u64 pte)
{
631
	return (pte != 0) && !is_mmio_spte(pte);
632 633
}

M
Marcelo Tosatti 已提交
634 635 636 637 638
static int is_large_pte(u64 pte)
{
	return pte & PT_PAGE_SIZE_MASK;
}

639 640
static int is_last_spte(u64 pte, int level)
{
641
	if (level == PG_LEVEL_4K)
642
		return 1;
643
	if (is_large_pte(pte))
644 645 646 647
		return 1;
	return 0;
}

648 649 650 651 652
static bool is_executable_pte(u64 spte)
{
	return (spte & (shadow_x_mask | shadow_nx_mask)) == shadow_x_mask;
}

D
Dan Williams 已提交
653
static kvm_pfn_t spte_to_pfn(u64 pte)
654
{
655
	return (pte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
656 657
}

658 659 660 661 662 663 664
static gfn_t pse36_gfn_delta(u32 gpte)
{
	int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT;

	return (gpte & PT32_DIR_PSE36_MASK) << shift;
}

665
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
666
static void __set_spte(u64 *sptep, u64 spte)
667
{
668
	WRITE_ONCE(*sptep, spte);
669 670
}

671
static void __update_clear_spte_fast(u64 *sptep, u64 spte)
672
{
673
	WRITE_ONCE(*sptep, spte);
674 675 676 677 678 679
}

static u64 __update_clear_spte_slow(u64 *sptep, u64 spte)
{
	return xchg(sptep, spte);
}
680 681 682

static u64 __get_spte_lockless(u64 *sptep)
{
683
	return READ_ONCE(*sptep);
684
}
685
#else
686 687 688 689 690 691 692
union split_spte {
	struct {
		u32 spte_low;
		u32 spte_high;
	};
	u64 spte;
};
693

694 695
static void count_spte_clear(u64 *sptep, u64 spte)
{
696
	struct kvm_mmu_page *sp =  sptep_to_sp(sptep);
697 698 699 700 701 702 703 704 705

	if (is_shadow_present_pte(spte))
		return;

	/* Ensure the spte is completely set before we increase the count */
	smp_wmb();
	sp->clear_spte_count++;
}

706 707 708
static void __set_spte(u64 *sptep, u64 spte)
{
	union split_spte *ssptep, sspte;
709

710 711 712 713 714 715 716 717 718 719 720 721
	ssptep = (union split_spte *)sptep;
	sspte = (union split_spte)spte;

	ssptep->spte_high = sspte.spte_high;

	/*
	 * If we map the spte from nonpresent to present, We should store
	 * the high bits firstly, then set present bit, so cpu can not
	 * fetch this spte while we are setting the spte.
	 */
	smp_wmb();

722
	WRITE_ONCE(ssptep->spte_low, sspte.spte_low);
723 724
}

725 726 727 728 729 730 731
static void __update_clear_spte_fast(u64 *sptep, u64 spte)
{
	union split_spte *ssptep, sspte;

	ssptep = (union split_spte *)sptep;
	sspte = (union split_spte)spte;

732
	WRITE_ONCE(ssptep->spte_low, sspte.spte_low);
733 734 735 736 737 738 739 740

	/*
	 * If we map the spte from present to nonpresent, we should clear
	 * present bit firstly to avoid vcpu fetch the old high bits.
	 */
	smp_wmb();

	ssptep->spte_high = sspte.spte_high;
741
	count_spte_clear(sptep, spte);
742 743 744 745 746 747 748 749 750 751 752
}

static u64 __update_clear_spte_slow(u64 *sptep, u64 spte)
{
	union split_spte *ssptep, sspte, orig;

	ssptep = (union split_spte *)sptep;
	sspte = (union split_spte)spte;

	/* xchg acts as a barrier before the setting of the high bits */
	orig.spte_low = xchg(&ssptep->spte_low, sspte.spte_low);
753 754
	orig.spte_high = ssptep->spte_high;
	ssptep->spte_high = sspte.spte_high;
755
	count_spte_clear(sptep, spte);
756 757 758

	return orig.spte;
}
759 760 761

/*
 * The idea using the light way get the spte on x86_32 guest is from
762
 * gup_get_pte (mm/gup.c).
763 764 765 766 767 768 769 770 771 772 773 774 775 776
 *
 * An spte tlb flush may be pending, because kvm_set_pte_rmapp
 * coalesces them and we are running out of the MMU lock.  Therefore
 * we need to protect against in-progress updates of the spte.
 *
 * Reading the spte while an update is in progress may get the old value
 * for the high part of the spte.  The race is fine for a present->non-present
 * change (because the high part of the spte is ignored for non-present spte),
 * but for a present->present change we must reread the spte.
 *
 * All such changes are done in two steps (present->non-present and
 * non-present->present), hence it is enough to count the number of
 * present->non-present updates: if it changed while reading the spte,
 * we might have hit the race.  This is done using clear_spte_count.
777 778 779
 */
static u64 __get_spte_lockless(u64 *sptep)
{
780
	struct kvm_mmu_page *sp =  sptep_to_sp(sptep);
781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799
	union split_spte spte, *orig = (union split_spte *)sptep;
	int count;

retry:
	count = sp->clear_spte_count;
	smp_rmb();

	spte.spte_low = orig->spte_low;
	smp_rmb();

	spte.spte_high = orig->spte_high;
	smp_rmb();

	if (unlikely(spte.spte_low != orig->spte_low ||
	      count != sp->clear_spte_count))
		goto retry;

	return spte.spte;
}
800 801
#endif

802
static bool spte_can_locklessly_be_made_writable(u64 spte)
803
{
804 805
	return (spte & (SPTE_HOST_WRITEABLE | SPTE_MMU_WRITEABLE)) ==
		(SPTE_HOST_WRITEABLE | SPTE_MMU_WRITEABLE);
806 807
}

808 809
static bool spte_has_volatile_bits(u64 spte)
{
810 811 812
	if (!is_shadow_present_pte(spte))
		return false;

813
	/*
814
	 * Always atomically update spte if it can be updated
815 816 817 818
	 * out of mmu-lock, it can ensure dirty bit is not lost,
	 * also, it can help us to get a stable is_writable_pte()
	 * to ensure tlb flush is not missed.
	 */
819 820
	if (spte_can_locklessly_be_made_writable(spte) ||
	    is_access_track_spte(spte))
821 822
		return true;

823
	if (spte_ad_enabled(spte)) {
824 825 826 827
		if ((spte & shadow_accessed_mask) == 0 ||
	    	    (is_writable_pte(spte) && (spte & shadow_dirty_mask) == 0))
			return true;
	}
828

829
	return false;
830 831
}

832
static bool is_accessed_spte(u64 spte)
833
{
834 835 836 837
	u64 accessed_mask = spte_shadow_accessed_mask(spte);

	return accessed_mask ? spte & accessed_mask
			     : !is_access_track_spte(spte);
838 839
}

840
static bool is_dirty_spte(u64 spte)
841
{
842 843 844
	u64 dirty_mask = spte_shadow_dirty_mask(spte);

	return dirty_mask ? spte & dirty_mask : spte & PT_WRITABLE_MASK;
845 846
}

847 848 849 850 851 852 853 854 855 856 857 858
/* Rules for using mmu_spte_set:
 * Set the sptep from nonpresent to present.
 * Note: the sptep being assigned *must* be either not present
 * or in a state where the hardware will not attempt to update
 * the spte.
 */
static void mmu_spte_set(u64 *sptep, u64 new_spte)
{
	WARN_ON(is_shadow_present_pte(*sptep));
	__set_spte(sptep, new_spte);
}

859 860 861
/*
 * Update the SPTE (excluding the PFN), but do not track changes in its
 * accessed/dirty status.
862
 */
863
static u64 mmu_spte_update_no_track(u64 *sptep, u64 new_spte)
864
{
865
	u64 old_spte = *sptep;
866

867
	WARN_ON(!is_shadow_present_pte(new_spte));
868

869 870
	if (!is_shadow_present_pte(old_spte)) {
		mmu_spte_set(sptep, new_spte);
871
		return old_spte;
872
	}
873

874
	if (!spte_has_volatile_bits(old_spte))
875
		__update_clear_spte_fast(sptep, new_spte);
876
	else
877
		old_spte = __update_clear_spte_slow(sptep, new_spte);
878

879 880
	WARN_ON(spte_to_pfn(old_spte) != spte_to_pfn(new_spte));

881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902
	return old_spte;
}

/* Rules for using mmu_spte_update:
 * Update the state bits, it means the mapped pfn is not changed.
 *
 * Whenever we overwrite a writable spte with a read-only one we
 * should flush remote TLBs. Otherwise rmap_write_protect
 * will find a read-only spte, even though the writable spte
 * might be cached on a CPU's TLB, the return value indicates this
 * case.
 *
 * Returns true if the TLB needs to be flushed
 */
static bool mmu_spte_update(u64 *sptep, u64 new_spte)
{
	bool flush = false;
	u64 old_spte = mmu_spte_update_no_track(sptep, new_spte);

	if (!is_shadow_present_pte(old_spte))
		return false;

903 904
	/*
	 * For the spte updated out of mmu-lock is safe, since
905
	 * we always atomically update it, see the comments in
906 907
	 * spte_has_volatile_bits().
	 */
908
	if (spte_can_locklessly_be_made_writable(old_spte) &&
909
	      !is_writable_pte(new_spte))
910
		flush = true;
911

912
	/*
913
	 * Flush TLB when accessed/dirty states are changed in the page tables,
914 915 916
	 * to guarantee consistency between TLB and page tables.
	 */

917 918
	if (is_accessed_spte(old_spte) && !is_accessed_spte(new_spte)) {
		flush = true;
919
		kvm_set_pfn_accessed(spte_to_pfn(old_spte));
920 921 922 923
	}

	if (is_dirty_spte(old_spte) && !is_dirty_spte(new_spte)) {
		flush = true;
924
		kvm_set_pfn_dirty(spte_to_pfn(old_spte));
925
	}
926

927
	return flush;
928 929
}

930 931 932 933
/*
 * Rules for using mmu_spte_clear_track_bits:
 * It sets the sptep from present to nonpresent, and track the
 * state bits, it is used to clear the last level sptep.
934
 * Returns non-zero if the PTE was previously valid.
935 936 937
 */
static int mmu_spte_clear_track_bits(u64 *sptep)
{
D
Dan Williams 已提交
938
	kvm_pfn_t pfn;
939 940 941
	u64 old_spte = *sptep;

	if (!spte_has_volatile_bits(old_spte))
942
		__update_clear_spte_fast(sptep, 0ull);
943
	else
944
		old_spte = __update_clear_spte_slow(sptep, 0ull);
945

946
	if (!is_shadow_present_pte(old_spte))
947 948 949
		return 0;

	pfn = spte_to_pfn(old_spte);
950 951 952 953 954 955

	/*
	 * KVM does not hold the refcount of the page used by
	 * kvm mmu, before reclaiming the page, we should
	 * unmap it from mmu first.
	 */
956
	WARN_ON(!kvm_is_reserved_pfn(pfn) && !page_count(pfn_to_page(pfn)));
957

958
	if (is_accessed_spte(old_spte))
959
		kvm_set_pfn_accessed(pfn);
960 961

	if (is_dirty_spte(old_spte))
962
		kvm_set_pfn_dirty(pfn);
963

964 965 966 967 968 969 970 971 972 973
	return 1;
}

/*
 * Rules for using mmu_spte_clear_no_track:
 * Directly clear spte without caring the state bits of sptep,
 * it is used to set the upper level spte.
 */
static void mmu_spte_clear_no_track(u64 *sptep)
{
974
	__update_clear_spte_fast(sptep, 0ull);
975 976
}

977 978 979 980 981
static u64 mmu_spte_get_lockless(u64 *sptep)
{
	return __get_spte_lockless(sptep);
}

982 983
static u64 mark_spte_for_access_track(u64 spte)
{
984
	if (spte_ad_enabled(spte))
985 986
		return spte & ~shadow_accessed_mask;

987
	if (is_access_track_spte(spte))
988 989 990
		return spte;

	/*
991 992 993
	 * Making an Access Tracking PTE will result in removal of write access
	 * from the PTE. So, verify that we will be able to restore the write
	 * access in the fast page fault path later on.
994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
	 */
	WARN_ONCE((spte & PT_WRITABLE_MASK) &&
		  !spte_can_locklessly_be_made_writable(spte),
		  "kvm: Writable SPTE is not locklessly dirty-trackable\n");

	WARN_ONCE(spte & (shadow_acc_track_saved_bits_mask <<
			  shadow_acc_track_saved_bits_shift),
		  "kvm: Access Tracking saved bit locations are not zero\n");

	spte |= (spte & shadow_acc_track_saved_bits_mask) <<
		shadow_acc_track_saved_bits_shift;
	spte &= ~shadow_acc_track_mask;

	return spte;
}

1010 1011 1012 1013 1014 1015 1016
/* Restore an acc-track PTE back to a regular PTE */
static u64 restore_acc_track_spte(u64 spte)
{
	u64 new_spte = spte;
	u64 saved_bits = (spte >> shadow_acc_track_saved_bits_shift)
			 & shadow_acc_track_saved_bits_mask;

1017
	WARN_ON_ONCE(spte_ad_enabled(spte));
1018 1019 1020 1021 1022 1023 1024 1025 1026 1027
	WARN_ON_ONCE(!is_access_track_spte(spte));

	new_spte &= ~shadow_acc_track_mask;
	new_spte &= ~(shadow_acc_track_saved_bits_mask <<
		      shadow_acc_track_saved_bits_shift);
	new_spte |= saved_bits;

	return new_spte;
}

1028 1029 1030 1031 1032 1033 1034 1035
/* Returns the Accessed status of the PTE and resets it at the same time. */
static bool mmu_spte_age(u64 *sptep)
{
	u64 spte = mmu_spte_get_lockless(sptep);

	if (!is_accessed_spte(spte))
		return false;

1036
	if (spte_ad_enabled(spte)) {
1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
		clear_bit((ffs(shadow_accessed_mask) - 1),
			  (unsigned long *)sptep);
	} else {
		/*
		 * Capture the dirty status of the page, so that it doesn't get
		 * lost when the SPTE is marked for access tracking.
		 */
		if (is_writable_pte(spte))
			kvm_set_pfn_dirty(spte_to_pfn(spte));

		spte = mark_spte_for_access_track(spte);
		mmu_spte_update_no_track(sptep, spte);
	}

	return true;
}

1054 1055
static void walk_shadow_page_lockless_begin(struct kvm_vcpu *vcpu)
{
1056 1057 1058 1059 1060
	/*
	 * Prevent page table teardown by making any free-er wait during
	 * kvm_flush_remote_tlbs() IPI to all active vcpus.
	 */
	local_irq_disable();
1061

1062 1063 1064 1065
	/*
	 * Make sure a following spte read is not reordered ahead of the write
	 * to vcpu->mode.
	 */
1066
	smp_store_mb(vcpu->mode, READING_SHADOW_PAGE_TABLES);
1067 1068 1069 1070
}

static void walk_shadow_page_lockless_end(struct kvm_vcpu *vcpu)
{
1071 1072
	/*
	 * Make sure the write to vcpu->mode is not reordered in front of
1073
	 * reads to sptes.  If it does, kvm_mmu_commit_zap_page() can see us
1074 1075
	 * OUTSIDE_GUEST_MODE and proceed to free the shadow page table.
	 */
1076
	smp_store_release(&vcpu->mode, OUTSIDE_GUEST_MODE);
1077
	local_irq_enable();
1078 1079
}

1080
static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu, bool maybe_indirect)
1081
{
1082 1083
	int r;

1084
	/* 1 rmap, 1 parent PTE per level, and the prefetched rmaps. */
1085 1086
	r = kvm_mmu_topup_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache,
				       1 + PT64_ROOT_MAX_LEVEL + PTE_PREFETCH_NUM);
1087
	if (r)
1088
		return r;
1089 1090
	r = kvm_mmu_topup_memory_cache(&vcpu->arch.mmu_shadow_page_cache,
				       PT64_ROOT_MAX_LEVEL);
1091
	if (r)
1092
		return r;
1093
	if (maybe_indirect) {
1094 1095
		r = kvm_mmu_topup_memory_cache(&vcpu->arch.mmu_gfn_array_cache,
					       PT64_ROOT_MAX_LEVEL);
1096 1097 1098
		if (r)
			return r;
	}
1099 1100
	return kvm_mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache,
					  PT64_ROOT_MAX_LEVEL);
1101 1102 1103 1104
}

static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
{
1105 1106 1107 1108
	kvm_mmu_free_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache);
	kvm_mmu_free_memory_cache(&vcpu->arch.mmu_shadow_page_cache);
	kvm_mmu_free_memory_cache(&vcpu->arch.mmu_gfn_array_cache);
	kvm_mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache);
1109 1110
}

1111
static struct pte_list_desc *mmu_alloc_pte_list_desc(struct kvm_vcpu *vcpu)
1112
{
1113
	return kvm_mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_list_desc_cache);
1114 1115
}

1116
static void mmu_free_pte_list_desc(struct pte_list_desc *pte_list_desc)
1117
{
1118
	kmem_cache_free(pte_list_desc_cache, pte_list_desc);
1119 1120
}

1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
static gfn_t kvm_mmu_page_get_gfn(struct kvm_mmu_page *sp, int index)
{
	if (!sp->role.direct)
		return sp->gfns[index];

	return sp->gfn + (index << ((sp->role.level - 1) * PT64_LEVEL_BITS));
}

static void kvm_mmu_page_set_gfn(struct kvm_mmu_page *sp, int index, gfn_t gfn)
{
1131
	if (!sp->role.direct) {
1132
		sp->gfns[index] = gfn;
1133 1134 1135 1136 1137 1138 1139 1140
		return;
	}

	if (WARN_ON(gfn != kvm_mmu_page_get_gfn(sp, index)))
		pr_err_ratelimited("gfn mismatch under direct page %llx "
				   "(expected %llx, got %llx)\n",
				   sp->gfn,
				   kvm_mmu_page_get_gfn(sp, index), gfn);
1141 1142
}

M
Marcelo Tosatti 已提交
1143
/*
1144 1145
 * Return the pointer to the large page information for a given gfn,
 * handling slots that are not large page aligned.
M
Marcelo Tosatti 已提交
1146
 */
1147 1148 1149
static struct kvm_lpage_info *lpage_info_slot(gfn_t gfn,
					      struct kvm_memory_slot *slot,
					      int level)
M
Marcelo Tosatti 已提交
1150 1151 1152
{
	unsigned long idx;

1153
	idx = gfn_to_index(gfn, slot->base_gfn, level);
1154
	return &slot->arch.lpage_info[level - 2][idx];
M
Marcelo Tosatti 已提交
1155 1156
}

1157 1158 1159 1160 1161 1162
static void update_gfn_disallow_lpage_count(struct kvm_memory_slot *slot,
					    gfn_t gfn, int count)
{
	struct kvm_lpage_info *linfo;
	int i;

1163
	for (i = PG_LEVEL_2M; i <= KVM_MAX_HUGEPAGE_LEVEL; ++i) {
1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179
		linfo = lpage_info_slot(gfn, slot, i);
		linfo->disallow_lpage += count;
		WARN_ON(linfo->disallow_lpage < 0);
	}
}

void kvm_mmu_gfn_disallow_lpage(struct kvm_memory_slot *slot, gfn_t gfn)
{
	update_gfn_disallow_lpage_count(slot, gfn, 1);
}

void kvm_mmu_gfn_allow_lpage(struct kvm_memory_slot *slot, gfn_t gfn)
{
	update_gfn_disallow_lpage_count(slot, gfn, -1);
}

1180
static void account_shadowed(struct kvm *kvm, struct kvm_mmu_page *sp)
M
Marcelo Tosatti 已提交
1181
{
1182
	struct kvm_memslots *slots;
1183
	struct kvm_memory_slot *slot;
1184
	gfn_t gfn;
M
Marcelo Tosatti 已提交
1185

1186
	kvm->arch.indirect_shadow_pages++;
1187
	gfn = sp->gfn;
1188 1189
	slots = kvm_memslots_for_spte_role(kvm, sp->role);
	slot = __gfn_to_memslot(slots, gfn);
1190 1191

	/* the non-leaf shadow pages are keeping readonly. */
1192
	if (sp->role.level > PG_LEVEL_4K)
1193 1194 1195
		return kvm_slot_page_track_add_page(kvm, slot, gfn,
						    KVM_PAGE_TRACK_WRITE);

1196
	kvm_mmu_gfn_disallow_lpage(slot, gfn);
M
Marcelo Tosatti 已提交
1197 1198
}

P
Paolo Bonzini 已提交
1199 1200 1201 1202 1203 1204
static void account_huge_nx_page(struct kvm *kvm, struct kvm_mmu_page *sp)
{
	if (sp->lpage_disallowed)
		return;

	++kvm->stat.nx_lpage_splits;
1205 1206
	list_add_tail(&sp->lpage_disallowed_link,
		      &kvm->arch.lpage_disallowed_mmu_pages);
P
Paolo Bonzini 已提交
1207 1208 1209
	sp->lpage_disallowed = true;
}

1210
static void unaccount_shadowed(struct kvm *kvm, struct kvm_mmu_page *sp)
M
Marcelo Tosatti 已提交
1211
{
1212
	struct kvm_memslots *slots;
1213
	struct kvm_memory_slot *slot;
1214
	gfn_t gfn;
M
Marcelo Tosatti 已提交
1215

1216
	kvm->arch.indirect_shadow_pages--;
1217
	gfn = sp->gfn;
1218 1219
	slots = kvm_memslots_for_spte_role(kvm, sp->role);
	slot = __gfn_to_memslot(slots, gfn);
1220
	if (sp->role.level > PG_LEVEL_4K)
1221 1222 1223
		return kvm_slot_page_track_remove_page(kvm, slot, gfn,
						       KVM_PAGE_TRACK_WRITE);

1224
	kvm_mmu_gfn_allow_lpage(slot, gfn);
M
Marcelo Tosatti 已提交
1225 1226
}

P
Paolo Bonzini 已提交
1227 1228 1229 1230
static void unaccount_huge_nx_page(struct kvm *kvm, struct kvm_mmu_page *sp)
{
	--kvm->stat.nx_lpage_splits;
	sp->lpage_disallowed = false;
1231
	list_del(&sp->lpage_disallowed_link);
P
Paolo Bonzini 已提交
1232 1233
}

1234 1235 1236
static struct kvm_memory_slot *
gfn_to_memslot_dirty_bitmap(struct kvm_vcpu *vcpu, gfn_t gfn,
			    bool no_dirty_log)
M
Marcelo Tosatti 已提交
1237 1238
{
	struct kvm_memory_slot *slot;
1239

1240
	slot = kvm_vcpu_gfn_to_memslot(vcpu, gfn);
1241 1242 1243 1244
	if (!slot || slot->flags & KVM_MEMSLOT_INVALID)
		return NULL;
	if (no_dirty_log && slot->dirty_bitmap)
		return NULL;
1245 1246 1247 1248

	return slot;
}

1249
/*
1250
 * About rmap_head encoding:
1251
 *
1252 1253
 * If the bit zero of rmap_head->val is clear, then it points to the only spte
 * in this rmap chain. Otherwise, (rmap_head->val & ~1) points to a struct
1254
 * pte_list_desc containing more mappings.
1255 1256 1257 1258
 */

/*
 * Returns the number of pointers in the rmap chain, not counting the new one.
1259
 */
1260
static int pte_list_add(struct kvm_vcpu *vcpu, u64 *spte,
1261
			struct kvm_rmap_head *rmap_head)
1262
{
1263
	struct pte_list_desc *desc;
1264
	int i, count = 0;
1265

1266
	if (!rmap_head->val) {
1267
		rmap_printk("pte_list_add: %p %llx 0->1\n", spte, *spte);
1268 1269
		rmap_head->val = (unsigned long)spte;
	} else if (!(rmap_head->val & 1)) {
1270 1271
		rmap_printk("pte_list_add: %p %llx 1->many\n", spte, *spte);
		desc = mmu_alloc_pte_list_desc(vcpu);
1272
		desc->sptes[0] = (u64 *)rmap_head->val;
A
Avi Kivity 已提交
1273
		desc->sptes[1] = spte;
1274
		rmap_head->val = (unsigned long)desc | 1;
1275
		++count;
1276
	} else {
1277
		rmap_printk("pte_list_add: %p %llx many->many\n", spte, *spte);
1278
		desc = (struct pte_list_desc *)(rmap_head->val & ~1ul);
1279
		while (desc->sptes[PTE_LIST_EXT-1] && desc->more) {
1280
			desc = desc->more;
1281
			count += PTE_LIST_EXT;
1282
		}
1283 1284
		if (desc->sptes[PTE_LIST_EXT-1]) {
			desc->more = mmu_alloc_pte_list_desc(vcpu);
1285 1286
			desc = desc->more;
		}
A
Avi Kivity 已提交
1287
		for (i = 0; desc->sptes[i]; ++i)
1288
			++count;
A
Avi Kivity 已提交
1289
		desc->sptes[i] = spte;
1290
	}
1291
	return count;
1292 1293
}

1294
static void
1295 1296 1297
pte_list_desc_remove_entry(struct kvm_rmap_head *rmap_head,
			   struct pte_list_desc *desc, int i,
			   struct pte_list_desc *prev_desc)
1298 1299 1300
{
	int j;

1301
	for (j = PTE_LIST_EXT - 1; !desc->sptes[j] && j > i; --j)
1302
		;
A
Avi Kivity 已提交
1303 1304
	desc->sptes[i] = desc->sptes[j];
	desc->sptes[j] = NULL;
1305 1306 1307
	if (j != 0)
		return;
	if (!prev_desc && !desc->more)
1308
		rmap_head->val = 0;
1309 1310 1311 1312
	else
		if (prev_desc)
			prev_desc->more = desc->more;
		else
1313
			rmap_head->val = (unsigned long)desc->more | 1;
1314
	mmu_free_pte_list_desc(desc);
1315 1316
}

1317
static void __pte_list_remove(u64 *spte, struct kvm_rmap_head *rmap_head)
1318
{
1319 1320
	struct pte_list_desc *desc;
	struct pte_list_desc *prev_desc;
1321 1322
	int i;

1323
	if (!rmap_head->val) {
1324
		pr_err("%s: %p 0->BUG\n", __func__, spte);
1325
		BUG();
1326
	} else if (!(rmap_head->val & 1)) {
1327
		rmap_printk("%s:  %p 1->0\n", __func__, spte);
1328
		if ((u64 *)rmap_head->val != spte) {
1329
			pr_err("%s:  %p 1->BUG\n", __func__, spte);
1330 1331
			BUG();
		}
1332
		rmap_head->val = 0;
1333
	} else {
1334
		rmap_printk("%s:  %p many->many\n", __func__, spte);
1335
		desc = (struct pte_list_desc *)(rmap_head->val & ~1ul);
1336 1337
		prev_desc = NULL;
		while (desc) {
1338
			for (i = 0; i < PTE_LIST_EXT && desc->sptes[i]; ++i) {
A
Avi Kivity 已提交
1339
				if (desc->sptes[i] == spte) {
1340 1341
					pte_list_desc_remove_entry(rmap_head,
							desc, i, prev_desc);
1342 1343
					return;
				}
1344
			}
1345 1346 1347
			prev_desc = desc;
			desc = desc->more;
		}
1348
		pr_err("%s: %p many->many\n", __func__, spte);
1349 1350 1351 1352
		BUG();
	}
}

1353 1354 1355 1356 1357 1358
static void pte_list_remove(struct kvm_rmap_head *rmap_head, u64 *sptep)
{
	mmu_spte_clear_track_bits(sptep);
	__pte_list_remove(sptep, rmap_head);
}

1359 1360
static struct kvm_rmap_head *__gfn_to_rmap(gfn_t gfn, int level,
					   struct kvm_memory_slot *slot)
1361
{
1362
	unsigned long idx;
1363

1364
	idx = gfn_to_index(gfn, slot->base_gfn, level);
1365
	return &slot->arch.rmap[level - PG_LEVEL_4K][idx];
1366 1367
}

1368 1369
static struct kvm_rmap_head *gfn_to_rmap(struct kvm *kvm, gfn_t gfn,
					 struct kvm_mmu_page *sp)
1370
{
1371
	struct kvm_memslots *slots;
1372 1373
	struct kvm_memory_slot *slot;

1374 1375
	slots = kvm_memslots_for_spte_role(kvm, sp->role);
	slot = __gfn_to_memslot(slots, gfn);
1376
	return __gfn_to_rmap(gfn, sp->role.level, slot);
1377 1378
}

1379 1380
static bool rmap_can_add(struct kvm_vcpu *vcpu)
{
1381
	struct kvm_mmu_memory_cache *mc;
1382

1383
	mc = &vcpu->arch.mmu_pte_list_desc_cache;
1384
	return kvm_mmu_memory_cache_nr_free_objects(mc);
1385 1386
}

1387 1388 1389
static int rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
{
	struct kvm_mmu_page *sp;
1390
	struct kvm_rmap_head *rmap_head;
1391

1392
	sp = sptep_to_sp(spte);
1393
	kvm_mmu_page_set_gfn(sp, spte - sp->spt, gfn);
1394 1395
	rmap_head = gfn_to_rmap(vcpu->kvm, gfn, sp);
	return pte_list_add(vcpu, spte, rmap_head);
1396 1397 1398 1399 1400 1401
}

static void rmap_remove(struct kvm *kvm, u64 *spte)
{
	struct kvm_mmu_page *sp;
	gfn_t gfn;
1402
	struct kvm_rmap_head *rmap_head;
1403

1404
	sp = sptep_to_sp(spte);
1405
	gfn = kvm_mmu_page_get_gfn(sp, spte - sp->spt);
1406
	rmap_head = gfn_to_rmap(kvm, gfn, sp);
1407
	__pte_list_remove(spte, rmap_head);
1408 1409
}

1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422
/*
 * Used by the following functions to iterate through the sptes linked by a
 * rmap.  All fields are private and not assumed to be used outside.
 */
struct rmap_iterator {
	/* private fields */
	struct pte_list_desc *desc;	/* holds the sptep if not NULL */
	int pos;			/* index of the sptep */
};

/*
 * Iteration must be started by this function.  This should also be used after
 * removing/dropping sptes from the rmap link because in such cases the
M
Miaohe Lin 已提交
1423
 * information in the iterator may not be valid.
1424 1425 1426
 *
 * Returns sptep if found, NULL otherwise.
 */
1427 1428
static u64 *rmap_get_first(struct kvm_rmap_head *rmap_head,
			   struct rmap_iterator *iter)
1429
{
1430 1431
	u64 *sptep;

1432
	if (!rmap_head->val)
1433 1434
		return NULL;

1435
	if (!(rmap_head->val & 1)) {
1436
		iter->desc = NULL;
1437 1438
		sptep = (u64 *)rmap_head->val;
		goto out;
1439 1440
	}

1441
	iter->desc = (struct pte_list_desc *)(rmap_head->val & ~1ul);
1442
	iter->pos = 0;
1443 1444 1445 1446
	sptep = iter->desc->sptes[iter->pos];
out:
	BUG_ON(!is_shadow_present_pte(*sptep));
	return sptep;
1447 1448 1449 1450 1451 1452 1453 1454 1455
}

/*
 * Must be used with a valid iterator: e.g. after rmap_get_first().
 *
 * Returns sptep if found, NULL otherwise.
 */
static u64 *rmap_get_next(struct rmap_iterator *iter)
{
1456 1457
	u64 *sptep;

1458 1459 1460 1461 1462
	if (iter->desc) {
		if (iter->pos < PTE_LIST_EXT - 1) {
			++iter->pos;
			sptep = iter->desc->sptes[iter->pos];
			if (sptep)
1463
				goto out;
1464 1465 1466 1467 1468 1469 1470
		}

		iter->desc = iter->desc->more;

		if (iter->desc) {
			iter->pos = 0;
			/* desc->sptes[0] cannot be NULL */
1471 1472
			sptep = iter->desc->sptes[iter->pos];
			goto out;
1473 1474 1475 1476
		}
	}

	return NULL;
1477 1478 1479
out:
	BUG_ON(!is_shadow_present_pte(*sptep));
	return sptep;
1480 1481
}

1482 1483
#define for_each_rmap_spte(_rmap_head_, _iter_, _spte_)			\
	for (_spte_ = rmap_get_first(_rmap_head_, _iter_);		\
1484
	     _spte_; _spte_ = rmap_get_next(_iter_))
1485

1486
static void drop_spte(struct kvm *kvm, u64 *sptep)
1487
{
1488
	if (mmu_spte_clear_track_bits(sptep))
1489
		rmap_remove(kvm, sptep);
A
Avi Kivity 已提交
1490 1491
}

1492 1493 1494 1495

static bool __drop_large_spte(struct kvm *kvm, u64 *sptep)
{
	if (is_large_pte(*sptep)) {
1496
		WARN_ON(sptep_to_sp(sptep)->role.level == PG_LEVEL_4K);
1497 1498 1499 1500 1501 1502 1503 1504 1505 1506
		drop_spte(kvm, sptep);
		--kvm->stat.lpages;
		return true;
	}

	return false;
}

static void drop_large_spte(struct kvm_vcpu *vcpu, u64 *sptep)
{
1507
	if (__drop_large_spte(vcpu->kvm, sptep)) {
1508
		struct kvm_mmu_page *sp = sptep_to_sp(sptep);
1509 1510 1511 1512

		kvm_flush_remote_tlbs_with_address(vcpu->kvm, sp->gfn,
			KVM_PAGES_PER_HPAGE(sp->role.level));
	}
1513 1514 1515
}

/*
1516
 * Write-protect on the specified @sptep, @pt_protect indicates whether
1517
 * spte write-protection is caused by protecting shadow page table.
1518
 *
T
Tiejun Chen 已提交
1519
 * Note: write protection is difference between dirty logging and spte
1520 1521 1522 1523 1524
 * protection:
 * - for dirty logging, the spte can be set to writable at anytime if
 *   its dirty bitmap is properly set.
 * - for spte protection, the spte can be writable only after unsync-ing
 *   shadow page.
1525
 *
1526
 * Return true if tlb need be flushed.
1527
 */
1528
static bool spte_write_protect(u64 *sptep, bool pt_protect)
1529 1530 1531
{
	u64 spte = *sptep;

1532
	if (!is_writable_pte(spte) &&
1533
	      !(pt_protect && spte_can_locklessly_be_made_writable(spte)))
1534 1535 1536 1537
		return false;

	rmap_printk("rmap_write_protect: spte %p %llx\n", sptep, *sptep);

1538 1539
	if (pt_protect)
		spte &= ~SPTE_MMU_WRITEABLE;
1540
	spte = spte & ~PT_WRITABLE_MASK;
1541

1542
	return mmu_spte_update(sptep, spte);
1543 1544
}

1545 1546
static bool __rmap_write_protect(struct kvm *kvm,
				 struct kvm_rmap_head *rmap_head,
1547
				 bool pt_protect)
1548
{
1549 1550
	u64 *sptep;
	struct rmap_iterator iter;
1551
	bool flush = false;
1552

1553
	for_each_rmap_spte(rmap_head, &iter, sptep)
1554
		flush |= spte_write_protect(sptep, pt_protect);
1555

1556
	return flush;
1557 1558
}

1559
static bool spte_clear_dirty(u64 *sptep)
1560 1561 1562 1563 1564
{
	u64 spte = *sptep;

	rmap_printk("rmap_clear_dirty: spte %p %llx\n", sptep, *sptep);

1565
	MMU_WARN_ON(!spte_ad_enabled(spte));
1566 1567 1568 1569
	spte &= ~shadow_dirty_mask;
	return mmu_spte_update(sptep, spte);
}

1570
static bool spte_wrprot_for_clear_dirty(u64 *sptep)
1571 1572 1573
{
	bool was_writable = test_and_clear_bit(PT_WRITABLE_SHIFT,
					       (unsigned long *)sptep);
1574
	if (was_writable && !spte_ad_enabled(*sptep))
1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585
		kvm_set_pfn_dirty(spte_to_pfn(*sptep));

	return was_writable;
}

/*
 * Gets the GFN ready for another round of dirty logging by clearing the
 *	- D bit on ad-enabled SPTEs, and
 *	- W bit on ad-disabled SPTEs.
 * Returns true iff any D or W bits were cleared.
 */
1586
static bool __rmap_clear_dirty(struct kvm *kvm, struct kvm_rmap_head *rmap_head)
1587 1588 1589 1590 1591
{
	u64 *sptep;
	struct rmap_iterator iter;
	bool flush = false;

1592
	for_each_rmap_spte(rmap_head, &iter, sptep)
1593 1594
		if (spte_ad_need_write_protect(*sptep))
			flush |= spte_wrprot_for_clear_dirty(sptep);
1595
		else
1596
			flush |= spte_clear_dirty(sptep);
1597 1598 1599 1600

	return flush;
}

1601
static bool spte_set_dirty(u64 *sptep)
1602 1603 1604 1605 1606
{
	u64 spte = *sptep;

	rmap_printk("rmap_set_dirty: spte %p %llx\n", sptep, *sptep);

1607
	/*
1608
	 * Similar to the !kvm_x86_ops.slot_disable_log_dirty case,
1609 1610 1611
	 * do not bother adding back write access to pages marked
	 * SPTE_AD_WRPROT_ONLY_MASK.
	 */
1612 1613 1614 1615 1616
	spte |= shadow_dirty_mask;

	return mmu_spte_update(sptep, spte);
}

1617
static bool __rmap_set_dirty(struct kvm *kvm, struct kvm_rmap_head *rmap_head)
1618 1619 1620 1621 1622
{
	u64 *sptep;
	struct rmap_iterator iter;
	bool flush = false;

1623
	for_each_rmap_spte(rmap_head, &iter, sptep)
1624 1625
		if (spte_ad_enabled(*sptep))
			flush |= spte_set_dirty(sptep);
1626 1627 1628 1629

	return flush;
}

1630
/**
1631
 * kvm_mmu_write_protect_pt_masked - write protect selected PT level pages
1632 1633 1634 1635 1636 1637 1638 1639
 * @kvm: kvm instance
 * @slot: slot to protect
 * @gfn_offset: start of the BITS_PER_LONG pages we care about
 * @mask: indicates which pages we should protect
 *
 * Used when we do not need to care about huge page mappings: e.g. during dirty
 * logging we do not have any such mappings.
 */
1640
static void kvm_mmu_write_protect_pt_masked(struct kvm *kvm,
1641 1642
				     struct kvm_memory_slot *slot,
				     gfn_t gfn_offset, unsigned long mask)
1643
{
1644
	struct kvm_rmap_head *rmap_head;
1645

1646
	while (mask) {
1647
		rmap_head = __gfn_to_rmap(slot->base_gfn + gfn_offset + __ffs(mask),
1648
					  PG_LEVEL_4K, slot);
1649
		__rmap_write_protect(kvm, rmap_head, false);
M
Marcelo Tosatti 已提交
1650

1651 1652 1653
		/* clear the first set bit */
		mask &= mask - 1;
	}
1654 1655
}

1656
/**
1657 1658
 * kvm_mmu_clear_dirty_pt_masked - clear MMU D-bit for PT level pages, or write
 * protect the page if the D-bit isn't supported.
1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669
 * @kvm: kvm instance
 * @slot: slot to clear D-bit
 * @gfn_offset: start of the BITS_PER_LONG pages we care about
 * @mask: indicates which pages we should clear D-bit
 *
 * Used for PML to re-log the dirty GPAs after userspace querying dirty_bitmap.
 */
void kvm_mmu_clear_dirty_pt_masked(struct kvm *kvm,
				     struct kvm_memory_slot *slot,
				     gfn_t gfn_offset, unsigned long mask)
{
1670
	struct kvm_rmap_head *rmap_head;
1671 1672

	while (mask) {
1673
		rmap_head = __gfn_to_rmap(slot->base_gfn + gfn_offset + __ffs(mask),
1674
					  PG_LEVEL_4K, slot);
1675
		__rmap_clear_dirty(kvm, rmap_head);
1676 1677 1678 1679 1680 1681 1682

		/* clear the first set bit */
		mask &= mask - 1;
	}
}
EXPORT_SYMBOL_GPL(kvm_mmu_clear_dirty_pt_masked);

1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696
/**
 * kvm_arch_mmu_enable_log_dirty_pt_masked - enable dirty logging for selected
 * PT level pages.
 *
 * It calls kvm_mmu_write_protect_pt_masked to write protect selected pages to
 * enable dirty logging for them.
 *
 * Used when we do not need to care about huge page mappings: e.g. during dirty
 * logging we do not have any such mappings.
 */
void kvm_arch_mmu_enable_log_dirty_pt_masked(struct kvm *kvm,
				struct kvm_memory_slot *slot,
				gfn_t gfn_offset, unsigned long mask)
{
1697 1698
	if (kvm_x86_ops.enable_log_dirty_pt_masked)
		kvm_x86_ops.enable_log_dirty_pt_masked(kvm, slot, gfn_offset,
1699 1700 1701
				mask);
	else
		kvm_mmu_write_protect_pt_masked(kvm, slot, gfn_offset, mask);
1702 1703
}

1704 1705
bool kvm_mmu_slot_gfn_write_protect(struct kvm *kvm,
				    struct kvm_memory_slot *slot, u64 gfn)
1706
{
1707
	struct kvm_rmap_head *rmap_head;
1708
	int i;
1709
	bool write_protected = false;
1710

1711
	for (i = PG_LEVEL_4K; i <= KVM_MAX_HUGEPAGE_LEVEL; ++i) {
1712
		rmap_head = __gfn_to_rmap(gfn, i, slot);
1713
		write_protected |= __rmap_write_protect(kvm, rmap_head, true);
1714 1715 1716
	}

	return write_protected;
1717 1718
}

1719 1720 1721 1722 1723 1724 1725 1726
static bool rmap_write_protect(struct kvm_vcpu *vcpu, u64 gfn)
{
	struct kvm_memory_slot *slot;

	slot = kvm_vcpu_gfn_to_memslot(vcpu, gfn);
	return kvm_mmu_slot_gfn_write_protect(vcpu->kvm, slot, gfn);
}

1727
static bool kvm_zap_rmapp(struct kvm *kvm, struct kvm_rmap_head *rmap_head)
1728
{
1729 1730
	u64 *sptep;
	struct rmap_iterator iter;
1731
	bool flush = false;
1732

1733
	while ((sptep = rmap_get_first(rmap_head, &iter))) {
1734
		rmap_printk("%s: spte %p %llx.\n", __func__, sptep, *sptep);
1735

1736
		pte_list_remove(rmap_head, sptep);
1737
		flush = true;
1738
	}
1739

1740 1741 1742
	return flush;
}

1743
static int kvm_unmap_rmapp(struct kvm *kvm, struct kvm_rmap_head *rmap_head,
1744 1745 1746
			   struct kvm_memory_slot *slot, gfn_t gfn, int level,
			   unsigned long data)
{
1747
	return kvm_zap_rmapp(kvm, rmap_head);
1748 1749
}

1750
static int kvm_set_pte_rmapp(struct kvm *kvm, struct kvm_rmap_head *rmap_head,
1751 1752
			     struct kvm_memory_slot *slot, gfn_t gfn, int level,
			     unsigned long data)
1753
{
1754 1755
	u64 *sptep;
	struct rmap_iterator iter;
1756
	int need_flush = 0;
1757
	u64 new_spte;
1758
	pte_t *ptep = (pte_t *)data;
D
Dan Williams 已提交
1759
	kvm_pfn_t new_pfn;
1760 1761 1762

	WARN_ON(pte_huge(*ptep));
	new_pfn = pte_pfn(*ptep);
1763

1764
restart:
1765
	for_each_rmap_spte(rmap_head, &iter, sptep) {
1766
		rmap_printk("kvm_set_pte_rmapp: spte %p %llx gfn %llx (%d)\n",
1767
			    sptep, *sptep, gfn, level);
1768

1769
		need_flush = 1;
1770

1771
		if (pte_write(*ptep)) {
1772
			pte_list_remove(rmap_head, sptep);
1773
			goto restart;
1774
		} else {
1775
			new_spte = *sptep & ~PT64_BASE_ADDR_MASK;
1776 1777 1778 1779
			new_spte |= (u64)new_pfn << PAGE_SHIFT;

			new_spte &= ~PT_WRITABLE_MASK;
			new_spte &= ~SPTE_HOST_WRITEABLE;
1780 1781

			new_spte = mark_spte_for_access_track(new_spte);
1782 1783 1784

			mmu_spte_clear_track_bits(sptep);
			mmu_spte_set(sptep, new_spte);
1785 1786
		}
	}
1787

1788 1789 1790 1791 1792
	if (need_flush && kvm_available_flush_tlb_with_range()) {
		kvm_flush_remote_tlbs_with_address(kvm, gfn, 1);
		return 0;
	}

1793
	return need_flush;
1794 1795
}

1796 1797 1798 1799 1800 1801 1802 1803 1804 1805
struct slot_rmap_walk_iterator {
	/* input fields. */
	struct kvm_memory_slot *slot;
	gfn_t start_gfn;
	gfn_t end_gfn;
	int start_level;
	int end_level;

	/* output fields. */
	gfn_t gfn;
1806
	struct kvm_rmap_head *rmap;
1807 1808 1809
	int level;

	/* private field. */
1810
	struct kvm_rmap_head *end_rmap;
1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863
};

static void
rmap_walk_init_level(struct slot_rmap_walk_iterator *iterator, int level)
{
	iterator->level = level;
	iterator->gfn = iterator->start_gfn;
	iterator->rmap = __gfn_to_rmap(iterator->gfn, level, iterator->slot);
	iterator->end_rmap = __gfn_to_rmap(iterator->end_gfn, level,
					   iterator->slot);
}

static void
slot_rmap_walk_init(struct slot_rmap_walk_iterator *iterator,
		    struct kvm_memory_slot *slot, int start_level,
		    int end_level, gfn_t start_gfn, gfn_t end_gfn)
{
	iterator->slot = slot;
	iterator->start_level = start_level;
	iterator->end_level = end_level;
	iterator->start_gfn = start_gfn;
	iterator->end_gfn = end_gfn;

	rmap_walk_init_level(iterator, iterator->start_level);
}

static bool slot_rmap_walk_okay(struct slot_rmap_walk_iterator *iterator)
{
	return !!iterator->rmap;
}

static void slot_rmap_walk_next(struct slot_rmap_walk_iterator *iterator)
{
	if (++iterator->rmap <= iterator->end_rmap) {
		iterator->gfn += (1UL << KVM_HPAGE_GFN_SHIFT(iterator->level));
		return;
	}

	if (++iterator->level > iterator->end_level) {
		iterator->rmap = NULL;
		return;
	}

	rmap_walk_init_level(iterator, iterator->level);
}

#define for_each_slot_rmap_range(_slot_, _start_level_, _end_level_,	\
	   _start_gfn, _end_gfn, _iter_)				\
	for (slot_rmap_walk_init(_iter_, _slot_, _start_level_,		\
				 _end_level_, _start_gfn, _end_gfn);	\
	     slot_rmap_walk_okay(_iter_);				\
	     slot_rmap_walk_next(_iter_))

1864 1865 1866 1867 1868
static int kvm_handle_hva_range(struct kvm *kvm,
				unsigned long start,
				unsigned long end,
				unsigned long data,
				int (*handler)(struct kvm *kvm,
1869
					       struct kvm_rmap_head *rmap_head,
1870
					       struct kvm_memory_slot *slot,
1871 1872
					       gfn_t gfn,
					       int level,
1873
					       unsigned long data))
1874
{
1875
	struct kvm_memslots *slots;
1876
	struct kvm_memory_slot *memslot;
1877 1878
	struct slot_rmap_walk_iterator iterator;
	int ret = 0;
1879
	int i;
1880

1881 1882 1883 1884 1885
	for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) {
		slots = __kvm_memslots(kvm, i);
		kvm_for_each_memslot(memslot, slots) {
			unsigned long hva_start, hva_end;
			gfn_t gfn_start, gfn_end;
1886

1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898
			hva_start = max(start, memslot->userspace_addr);
			hva_end = min(end, memslot->userspace_addr +
				      (memslot->npages << PAGE_SHIFT));
			if (hva_start >= hva_end)
				continue;
			/*
			 * {gfn(page) | page intersects with [hva_start, hva_end)} =
			 * {gfn_start, gfn_start+1, ..., gfn_end-1}.
			 */
			gfn_start = hva_to_gfn_memslot(hva_start, memslot);
			gfn_end = hva_to_gfn_memslot(hva_end + PAGE_SIZE - 1, memslot);

1899
			for_each_slot_rmap_range(memslot, PG_LEVEL_4K,
1900
						 KVM_MAX_HUGEPAGE_LEVEL,
1901 1902 1903 1904 1905
						 gfn_start, gfn_end - 1,
						 &iterator)
				ret |= handler(kvm, iterator.rmap, memslot,
					       iterator.gfn, iterator.level, data);
		}
1906 1907
	}

1908
	return ret;
1909 1910
}

1911 1912
static int kvm_handle_hva(struct kvm *kvm, unsigned long hva,
			  unsigned long data,
1913 1914
			  int (*handler)(struct kvm *kvm,
					 struct kvm_rmap_head *rmap_head,
1915
					 struct kvm_memory_slot *slot,
1916
					 gfn_t gfn, int level,
1917 1918 1919
					 unsigned long data))
{
	return kvm_handle_hva_range(kvm, hva, hva + 1, data, handler);
1920 1921
}

1922 1923
int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end,
			unsigned flags)
1924 1925 1926 1927
{
	return kvm_handle_hva_range(kvm, start, end, 0, kvm_unmap_rmapp);
}

1928
int kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte)
1929
{
1930
	return kvm_handle_hva(kvm, hva, (unsigned long)&pte, kvm_set_pte_rmapp);
1931 1932
}

1933
static int kvm_age_rmapp(struct kvm *kvm, struct kvm_rmap_head *rmap_head,
1934 1935
			 struct kvm_memory_slot *slot, gfn_t gfn, int level,
			 unsigned long data)
1936
{
1937
	u64 *sptep;
1938
	struct rmap_iterator iter;
1939 1940
	int young = 0;

1941 1942
	for_each_rmap_spte(rmap_head, &iter, sptep)
		young |= mmu_spte_age(sptep);
1943

1944
	trace_kvm_age_page(gfn, level, slot, young);
1945 1946 1947
	return young;
}

1948
static int kvm_test_age_rmapp(struct kvm *kvm, struct kvm_rmap_head *rmap_head,
1949 1950
			      struct kvm_memory_slot *slot, gfn_t gfn,
			      int level, unsigned long data)
A
Andrea Arcangeli 已提交
1951
{
1952 1953
	u64 *sptep;
	struct rmap_iterator iter;
A
Andrea Arcangeli 已提交
1954

1955 1956 1957 1958
	for_each_rmap_spte(rmap_head, &iter, sptep)
		if (is_accessed_spte(*sptep))
			return 1;
	return 0;
A
Andrea Arcangeli 已提交
1959 1960
}

1961 1962
#define RMAP_RECYCLE_THRESHOLD 1000

1963
static void rmap_recycle(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
1964
{
1965
	struct kvm_rmap_head *rmap_head;
1966 1967
	struct kvm_mmu_page *sp;

1968
	sp = sptep_to_sp(spte);
1969

1970
	rmap_head = gfn_to_rmap(vcpu->kvm, gfn, sp);
1971

1972
	kvm_unmap_rmapp(vcpu->kvm, rmap_head, NULL, gfn, sp->role.level, 0);
1973 1974
	kvm_flush_remote_tlbs_with_address(vcpu->kvm, sp->gfn,
			KVM_PAGES_PER_HPAGE(sp->role.level));
1975 1976
}

A
Andres Lagar-Cavilla 已提交
1977
int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end)
1978
{
A
Andres Lagar-Cavilla 已提交
1979
	return kvm_handle_hva_range(kvm, start, end, 0, kvm_age_rmapp);
1980 1981
}

A
Andrea Arcangeli 已提交
1982 1983 1984 1985 1986
int kvm_test_age_hva(struct kvm *kvm, unsigned long hva)
{
	return kvm_handle_hva(kvm, hva, 0, kvm_test_age_rmapp);
}

1987
#ifdef MMU_DEBUG
1988
static int is_empty_shadow_page(u64 *spt)
A
Avi Kivity 已提交
1989
{
1990 1991 1992
	u64 *pos;
	u64 *end;

1993
	for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++)
1994
		if (is_shadow_present_pte(*pos)) {
1995
			printk(KERN_ERR "%s: %p %llx\n", __func__,
1996
			       pos, *pos);
A
Avi Kivity 已提交
1997
			return 0;
1998
		}
A
Avi Kivity 已提交
1999 2000
	return 1;
}
2001
#endif
A
Avi Kivity 已提交
2002

2003 2004 2005 2006 2007 2008
/*
 * This value is the sum of all of the kvm instances's
 * kvm->arch.n_used_mmu_pages values.  We need a global,
 * aggregate version in order to make the slab shrinker
 * faster
 */
2009
static inline void kvm_mod_used_mmu_pages(struct kvm *kvm, unsigned long nr)
2010 2011 2012 2013 2014
{
	kvm->arch.n_used_mmu_pages += nr;
	percpu_counter_add(&kvm_total_used_mmu_pages, nr);
}

2015
static void kvm_mmu_free_page(struct kvm_mmu_page *sp)
2016
{
2017
	MMU_WARN_ON(!is_empty_shadow_page(sp->spt));
2018
	hlist_del(&sp->hash_link);
2019 2020
	list_del(&sp->link);
	free_page((unsigned long)sp->spt);
2021 2022
	if (!sp->role.direct)
		free_page((unsigned long)sp->gfns);
2023
	kmem_cache_free(mmu_page_header_cache, sp);
2024 2025
}

2026 2027
static unsigned kvm_page_table_hashfn(gfn_t gfn)
{
2028
	return hash_64(gfn, KVM_MMU_HASH_SHIFT);
2029 2030
}

2031
static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu,
2032
				    struct kvm_mmu_page *sp, u64 *parent_pte)
2033 2034 2035 2036
{
	if (!parent_pte)
		return;

2037
	pte_list_add(vcpu, parent_pte, &sp->parent_ptes);
2038 2039
}

2040
static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp,
2041 2042
				       u64 *parent_pte)
{
2043
	__pte_list_remove(parent_pte, &sp->parent_ptes);
2044 2045
}

2046 2047 2048 2049
static void drop_parent_pte(struct kvm_mmu_page *sp,
			    u64 *parent_pte)
{
	mmu_page_remove_parent_pte(sp, parent_pte);
2050
	mmu_spte_clear_no_track(parent_pte);
2051 2052
}

2053
static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu, int direct)
M
Marcelo Tosatti 已提交
2054
{
2055
	struct kvm_mmu_page *sp;
2056

2057 2058
	sp = kvm_mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache);
	sp->spt = kvm_mmu_memory_cache_alloc(&vcpu->arch.mmu_shadow_page_cache);
2059
	if (!direct)
2060
		sp->gfns = kvm_mmu_memory_cache_alloc(&vcpu->arch.mmu_gfn_array_cache);
2061
	set_page_private(virt_to_page(sp->spt), (unsigned long)sp);
2062 2063 2064 2065 2066 2067

	/*
	 * active_mmu_pages must be a FIFO list, as kvm_zap_obsolete_pages()
	 * depends on valid pages being added to the head of the list.  See
	 * comments in kvm_zap_obsolete_pages().
	 */
2068
	sp->mmu_valid_gen = vcpu->kvm->arch.mmu_valid_gen;
2069 2070 2071
	list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages);
	kvm_mod_used_mmu_pages(vcpu->kvm, +1);
	return sp;
M
Marcelo Tosatti 已提交
2072 2073
}

2074
static void mark_unsync(u64 *spte);
2075
static void kvm_mmu_mark_parents_unsync(struct kvm_mmu_page *sp)
2076
{
2077 2078 2079 2080 2081 2082
	u64 *sptep;
	struct rmap_iterator iter;

	for_each_rmap_spte(&sp->parent_ptes, &iter, sptep) {
		mark_unsync(sptep);
	}
2083 2084
}

2085
static void mark_unsync(u64 *spte)
2086
{
2087
	struct kvm_mmu_page *sp;
2088
	unsigned int index;
2089

2090
	sp = sptep_to_sp(spte);
2091 2092
	index = spte - sp->spt;
	if (__test_and_set_bit(index, sp->unsync_child_bitmap))
2093
		return;
2094
	if (sp->unsync_children++)
2095
		return;
2096
	kvm_mmu_mark_parents_unsync(sp);
2097 2098
}

2099
static int nonpaging_sync_page(struct kvm_vcpu *vcpu,
2100
			       struct kvm_mmu_page *sp)
2101
{
2102
	return 0;
2103 2104
}

2105 2106
static void nonpaging_update_pte(struct kvm_vcpu *vcpu,
				 struct kvm_mmu_page *sp, u64 *spte,
2107
				 const void *pte)
2108 2109 2110 2111
{
	WARN_ON(1);
}

2112 2113 2114 2115 2116 2117 2118 2119 2120 2121
#define KVM_PAGE_ARRAY_NR 16

struct kvm_mmu_pages {
	struct mmu_page_and_offset {
		struct kvm_mmu_page *sp;
		unsigned int idx;
	} page[KVM_PAGE_ARRAY_NR];
	unsigned int nr;
};

2122 2123
static int mmu_pages_add(struct kvm_mmu_pages *pvec, struct kvm_mmu_page *sp,
			 int idx)
2124
{
2125
	int i;
2126

2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137
	if (sp->unsync)
		for (i=0; i < pvec->nr; i++)
			if (pvec->page[i].sp == sp)
				return 0;

	pvec->page[pvec->nr].sp = sp;
	pvec->page[pvec->nr].idx = idx;
	pvec->nr++;
	return (pvec->nr == KVM_PAGE_ARRAY_NR);
}

2138 2139 2140 2141 2142 2143 2144
static inline void clear_unsync_child_bit(struct kvm_mmu_page *sp, int idx)
{
	--sp->unsync_children;
	WARN_ON((int)sp->unsync_children < 0);
	__clear_bit(idx, sp->unsync_child_bitmap);
}

2145 2146 2147 2148
static int __mmu_unsync_walk(struct kvm_mmu_page *sp,
			   struct kvm_mmu_pages *pvec)
{
	int i, ret, nr_unsync_leaf = 0;
2149

2150
	for_each_set_bit(i, sp->unsync_child_bitmap, 512) {
2151
		struct kvm_mmu_page *child;
2152 2153
		u64 ent = sp->spt[i];

2154 2155 2156 2157
		if (!is_shadow_present_pte(ent) || is_large_pte(ent)) {
			clear_unsync_child_bit(sp, i);
			continue;
		}
2158

2159
		child = to_shadow_page(ent & PT64_BASE_ADDR_MASK);
2160 2161 2162 2163 2164 2165

		if (child->unsync_children) {
			if (mmu_pages_add(pvec, child, i))
				return -ENOSPC;

			ret = __mmu_unsync_walk(child, pvec);
2166 2167 2168 2169
			if (!ret) {
				clear_unsync_child_bit(sp, i);
				continue;
			} else if (ret > 0) {
2170
				nr_unsync_leaf += ret;
2171
			} else
2172 2173 2174 2175 2176 2177
				return ret;
		} else if (child->unsync) {
			nr_unsync_leaf++;
			if (mmu_pages_add(pvec, child, i))
				return -ENOSPC;
		} else
2178
			clear_unsync_child_bit(sp, i);
2179 2180
	}

2181 2182 2183
	return nr_unsync_leaf;
}

2184 2185
#define INVALID_INDEX (-1)

2186 2187 2188
static int mmu_unsync_walk(struct kvm_mmu_page *sp,
			   struct kvm_mmu_pages *pvec)
{
P
Paolo Bonzini 已提交
2189
	pvec->nr = 0;
2190 2191 2192
	if (!sp->unsync_children)
		return 0;

2193
	mmu_pages_add(pvec, sp, INVALID_INDEX);
2194
	return __mmu_unsync_walk(sp, pvec);
2195 2196 2197 2198 2199
}

static void kvm_unlink_unsync_page(struct kvm *kvm, struct kvm_mmu_page *sp)
{
	WARN_ON(!sp->unsync);
2200
	trace_kvm_mmu_sync_page(sp);
2201 2202 2203 2204
	sp->unsync = 0;
	--kvm->stat.mmu_unsync;
}

2205 2206
static bool kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
				     struct list_head *invalid_list);
2207 2208
static void kvm_mmu_commit_zap_page(struct kvm *kvm,
				    struct list_head *invalid_list);
2209

2210 2211
#define for_each_valid_sp(_kvm, _sp, _list)				\
	hlist_for_each_entry(_sp, _list, hash_link)			\
2212
		if (is_obsolete_sp((_kvm), (_sp))) {			\
2213
		} else
2214 2215

#define for_each_gfn_indirect_valid_sp(_kvm, _sp, _gfn)			\
2216 2217
	for_each_valid_sp(_kvm, _sp,					\
	  &(_kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(_gfn)])	\
2218
		if ((_sp)->gfn != (_gfn) || (_sp)->role.direct) {} else
2219

2220 2221 2222 2223 2224
static inline bool is_ept_sp(struct kvm_mmu_page *sp)
{
	return sp->role.cr0_wp && sp->role.smap_andnot_wp;
}

2225
/* @sp->gfn should be write-protected at the call site */
2226 2227
static bool __kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
			    struct list_head *invalid_list)
2228
{
2229 2230
	if ((!is_ept_sp(sp) && sp->role.gpte_is_8_bytes != !!is_pae(vcpu)) ||
	    vcpu->arch.mmu->sync_page(vcpu, sp) == 0) {
2231
		kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
2232
		return false;
2233 2234
	}

2235
	return true;
2236 2237
}

2238 2239 2240 2241
static bool kvm_mmu_remote_flush_or_zap(struct kvm *kvm,
					struct list_head *invalid_list,
					bool remote_flush)
{
2242
	if (!remote_flush && list_empty(invalid_list))
2243 2244 2245 2246 2247 2248 2249 2250 2251
		return false;

	if (!list_empty(invalid_list))
		kvm_mmu_commit_zap_page(kvm, invalid_list);
	else
		kvm_flush_remote_tlbs(kvm);
	return true;
}

2252 2253 2254
static void kvm_mmu_flush_or_zap(struct kvm_vcpu *vcpu,
				 struct list_head *invalid_list,
				 bool remote_flush, bool local_flush)
2255
{
2256
	if (kvm_mmu_remote_flush_or_zap(vcpu->kvm, invalid_list, remote_flush))
2257
		return;
2258

2259
	if (local_flush)
2260
		kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
2261 2262
}

2263 2264 2265 2266 2267 2268 2269
#ifdef CONFIG_KVM_MMU_AUDIT
#include "mmu_audit.c"
#else
static void kvm_mmu_audit(struct kvm_vcpu *vcpu, int point) { }
static void mmu_audit_disable(void) { }
#endif

2270 2271
static bool is_obsolete_sp(struct kvm *kvm, struct kvm_mmu_page *sp)
{
2272 2273
	return sp->role.invalid ||
	       unlikely(sp->mmu_valid_gen != kvm->arch.mmu_valid_gen);
2274 2275
}

2276
static bool kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
2277
			 struct list_head *invalid_list)
2278
{
2279 2280
	kvm_unlink_unsync_page(vcpu->kvm, sp);
	return __kvm_sync_page(vcpu, sp, invalid_list);
2281 2282
}

2283
/* @gfn should be write-protected at the call site */
2284 2285
static bool kvm_sync_pages(struct kvm_vcpu *vcpu, gfn_t gfn,
			   struct list_head *invalid_list)
2286 2287
{
	struct kvm_mmu_page *s;
2288
	bool ret = false;
2289

2290
	for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn) {
2291
		if (!s->unsync)
2292 2293
			continue;

2294
		WARN_ON(s->role.level != PG_LEVEL_4K);
2295
		ret |= kvm_sync_page(vcpu, s, invalid_list);
2296 2297
	}

2298
	return ret;
2299 2300
}

2301
struct mmu_page_path {
2302 2303
	struct kvm_mmu_page *parent[PT64_ROOT_MAX_LEVEL];
	unsigned int idx[PT64_ROOT_MAX_LEVEL];
2304 2305
};

2306
#define for_each_sp(pvec, sp, parents, i)			\
P
Paolo Bonzini 已提交
2307
		for (i = mmu_pages_first(&pvec, &parents);	\
2308 2309 2310
			i < pvec.nr && ({ sp = pvec.page[i].sp; 1;});	\
			i = mmu_pages_next(&pvec, &parents, i))

2311 2312 2313
static int mmu_pages_next(struct kvm_mmu_pages *pvec,
			  struct mmu_page_path *parents,
			  int i)
2314 2315 2316 2317 2318
{
	int n;

	for (n = i+1; n < pvec->nr; n++) {
		struct kvm_mmu_page *sp = pvec->page[n].sp;
P
Paolo Bonzini 已提交
2319 2320
		unsigned idx = pvec->page[n].idx;
		int level = sp->role.level;
2321

P
Paolo Bonzini 已提交
2322
		parents->idx[level-1] = idx;
2323
		if (level == PG_LEVEL_4K)
P
Paolo Bonzini 已提交
2324
			break;
2325

P
Paolo Bonzini 已提交
2326
		parents->parent[level-2] = sp;
2327 2328 2329 2330 2331
	}

	return n;
}

P
Paolo Bonzini 已提交
2332 2333 2334 2335 2336 2337 2338 2339 2340
static int mmu_pages_first(struct kvm_mmu_pages *pvec,
			   struct mmu_page_path *parents)
{
	struct kvm_mmu_page *sp;
	int level;

	if (pvec->nr == 0)
		return 0;

2341 2342
	WARN_ON(pvec->page[0].idx != INVALID_INDEX);

P
Paolo Bonzini 已提交
2343 2344
	sp = pvec->page[0].sp;
	level = sp->role.level;
2345
	WARN_ON(level == PG_LEVEL_4K);
P
Paolo Bonzini 已提交
2346 2347 2348 2349 2350 2351 2352 2353 2354 2355

	parents->parent[level-2] = sp;

	/* Also set up a sentinel.  Further entries in pvec are all
	 * children of sp, so this element is never overwritten.
	 */
	parents->parent[level-1] = NULL;
	return mmu_pages_next(pvec, parents, 0);
}

2356
static void mmu_pages_clear_parents(struct mmu_page_path *parents)
2357
{
2358 2359 2360 2361 2362 2363 2364 2365 2366
	struct kvm_mmu_page *sp;
	unsigned int level = 0;

	do {
		unsigned int idx = parents->idx[level];
		sp = parents->parent[level];
		if (!sp)
			return;

2367
		WARN_ON(idx == INVALID_INDEX);
2368
		clear_unsync_child_bit(sp, idx);
2369
		level++;
P
Paolo Bonzini 已提交
2370
	} while (!sp->unsync_children);
2371
}
2372

2373 2374 2375 2376 2377 2378 2379
static void mmu_sync_children(struct kvm_vcpu *vcpu,
			      struct kvm_mmu_page *parent)
{
	int i;
	struct kvm_mmu_page *sp;
	struct mmu_page_path parents;
	struct kvm_mmu_pages pages;
2380
	LIST_HEAD(invalid_list);
2381
	bool flush = false;
2382 2383

	while (mmu_unsync_walk(parent, &pages)) {
2384
		bool protected = false;
2385 2386

		for_each_sp(pages, sp, parents, i)
2387
			protected |= rmap_write_protect(vcpu, sp->gfn);
2388

2389
		if (protected) {
2390
			kvm_flush_remote_tlbs(vcpu->kvm);
2391 2392
			flush = false;
		}
2393

2394
		for_each_sp(pages, sp, parents, i) {
2395
			flush |= kvm_sync_page(vcpu, sp, &invalid_list);
2396 2397
			mmu_pages_clear_parents(&parents);
		}
2398 2399 2400 2401 2402
		if (need_resched() || spin_needbreak(&vcpu->kvm->mmu_lock)) {
			kvm_mmu_flush_or_zap(vcpu, &invalid_list, false, flush);
			cond_resched_lock(&vcpu->kvm->mmu_lock);
			flush = false;
		}
2403
	}
2404 2405

	kvm_mmu_flush_or_zap(vcpu, &invalid_list, false, flush);
2406 2407
}

2408 2409
static void __clear_sp_write_flooding_count(struct kvm_mmu_page *sp)
{
2410
	atomic_set(&sp->write_flooding_count,  0);
2411 2412 2413 2414
}

static void clear_sp_write_flooding_count(u64 *spte)
{
2415
	__clear_sp_write_flooding_count(sptep_to_sp(spte));
2416 2417
}

2418 2419 2420 2421
static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu,
					     gfn_t gfn,
					     gva_t gaddr,
					     unsigned level,
2422
					     int direct,
2423
					     unsigned int access)
2424
{
2425
	bool direct_mmu = vcpu->arch.mmu->direct_map;
2426
	union kvm_mmu_page_role role;
2427
	struct hlist_head *sp_list;
2428
	unsigned quadrant;
2429 2430
	struct kvm_mmu_page *sp;
	bool need_sync = false;
2431
	bool flush = false;
2432
	int collisions = 0;
2433
	LIST_HEAD(invalid_list);
2434

2435
	role = vcpu->arch.mmu->mmu_role.base;
2436
	role.level = level;
2437
	role.direct = direct;
2438
	if (role.direct)
2439
		role.gpte_is_8_bytes = true;
2440
	role.access = access;
2441
	if (!direct_mmu && vcpu->arch.mmu->root_level <= PT32_ROOT_LEVEL) {
2442 2443 2444 2445
		quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level));
		quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1;
		role.quadrant = quadrant;
	}
2446 2447 2448

	sp_list = &vcpu->kvm->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)];
	for_each_valid_sp(vcpu->kvm, sp, sp_list) {
2449 2450 2451 2452 2453
		if (sp->gfn != gfn) {
			collisions++;
			continue;
		}

2454 2455
		if (!need_sync && sp->unsync)
			need_sync = true;
2456

2457 2458
		if (sp->role.word != role.word)
			continue;
2459

2460 2461 2462
		if (direct_mmu)
			goto trace_get_page;

2463 2464 2465 2466 2467 2468 2469 2470
		if (sp->unsync) {
			/* The page is good, but __kvm_sync_page might still end
			 * up zapping it.  If so, break in order to rebuild it.
			 */
			if (!__kvm_sync_page(vcpu, sp, &invalid_list))
				break;

			WARN_ON(!list_empty(&invalid_list));
2471
			kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
2472
		}
2473

2474
		if (sp->unsync_children)
2475
			kvm_make_request(KVM_REQ_MMU_SYNC, vcpu);
2476

2477
		__clear_sp_write_flooding_count(sp);
2478 2479

trace_get_page:
2480
		trace_kvm_mmu_get_page(sp, false);
2481
		goto out;
2482
	}
2483

A
Avi Kivity 已提交
2484
	++vcpu->kvm->stat.mmu_cache_miss;
2485 2486 2487

	sp = kvm_mmu_alloc_page(vcpu, direct);

2488 2489
	sp->gfn = gfn;
	sp->role = role;
2490
	hlist_add_head(&sp->hash_link, sp_list);
2491
	if (!direct) {
2492 2493 2494 2495 2496 2497
		/*
		 * we should do write protection before syncing pages
		 * otherwise the content of the synced shadow page may
		 * be inconsistent with guest page table.
		 */
		account_shadowed(vcpu->kvm, sp);
2498
		if (level == PG_LEVEL_4K && rmap_write_protect(vcpu, gfn))
2499
			kvm_flush_remote_tlbs_with_address(vcpu->kvm, gfn, 1);
2500

2501
		if (level > PG_LEVEL_4K && need_sync)
2502
			flush |= kvm_sync_pages(vcpu, gfn, &invalid_list);
2503
	}
A
Avi Kivity 已提交
2504
	trace_kvm_mmu_get_page(sp, true);
2505 2506

	kvm_mmu_flush_or_zap(vcpu, &invalid_list, false, flush);
2507 2508 2509
out:
	if (collisions > vcpu->kvm->stat.max_mmu_page_hash_collisions)
		vcpu->kvm->stat.max_mmu_page_hash_collisions = collisions;
2510
	return sp;
2511 2512
}

2513 2514 2515
static void shadow_walk_init_using_root(struct kvm_shadow_walk_iterator *iterator,
					struct kvm_vcpu *vcpu, hpa_t root,
					u64 addr)
2516 2517
{
	iterator->addr = addr;
2518
	iterator->shadow_addr = root;
2519
	iterator->level = vcpu->arch.mmu->shadow_root_level;
2520

2521
	if (iterator->level == PT64_ROOT_4LEVEL &&
2522 2523
	    vcpu->arch.mmu->root_level < PT64_ROOT_4LEVEL &&
	    !vcpu->arch.mmu->direct_map)
2524 2525
		--iterator->level;

2526
	if (iterator->level == PT32E_ROOT_LEVEL) {
2527 2528 2529 2530
		/*
		 * prev_root is currently only used for 64-bit hosts. So only
		 * the active root_hpa is valid here.
		 */
2531
		BUG_ON(root != vcpu->arch.mmu->root_hpa);
2532

2533
		iterator->shadow_addr
2534
			= vcpu->arch.mmu->pae_root[(addr >> 30) & 3];
2535 2536 2537 2538 2539 2540 2541
		iterator->shadow_addr &= PT64_BASE_ADDR_MASK;
		--iterator->level;
		if (!iterator->shadow_addr)
			iterator->level = 0;
	}
}

2542 2543 2544
static void shadow_walk_init(struct kvm_shadow_walk_iterator *iterator,
			     struct kvm_vcpu *vcpu, u64 addr)
{
2545
	shadow_walk_init_using_root(iterator, vcpu, vcpu->arch.mmu->root_hpa,
2546 2547 2548
				    addr);
}

2549 2550
static bool shadow_walk_okay(struct kvm_shadow_walk_iterator *iterator)
{
2551
	if (iterator->level < PG_LEVEL_4K)
2552
		return false;
2553

2554 2555 2556 2557 2558
	iterator->index = SHADOW_PT_INDEX(iterator->addr, iterator->level);
	iterator->sptep	= ((u64 *)__va(iterator->shadow_addr)) + iterator->index;
	return true;
}

2559 2560
static void __shadow_walk_next(struct kvm_shadow_walk_iterator *iterator,
			       u64 spte)
2561
{
2562
	if (is_last_spte(spte, iterator->level)) {
2563 2564 2565 2566
		iterator->level = 0;
		return;
	}

2567
	iterator->shadow_addr = spte & PT64_BASE_ADDR_MASK;
2568 2569 2570
	--iterator->level;
}

2571 2572
static void shadow_walk_next(struct kvm_shadow_walk_iterator *iterator)
{
2573
	__shadow_walk_next(iterator, *iterator->sptep);
2574 2575
}

2576 2577
static void link_shadow_page(struct kvm_vcpu *vcpu, u64 *sptep,
			     struct kvm_mmu_page *sp)
2578 2579 2580
{
	u64 spte;

2581
	BUILD_BUG_ON(VMX_EPT_WRITABLE_MASK != PT_WRITABLE_MASK);
2582

2583
	spte = __pa(sp->spt) | shadow_present_mask | PT_WRITABLE_MASK |
2584
	       shadow_user_mask | shadow_x_mask | shadow_me_mask;
2585 2586

	if (sp_ad_disabled(sp))
2587
		spte |= SPTE_AD_DISABLED_MASK;
2588 2589
	else
		spte |= shadow_accessed_mask;
X
Xiao Guangrong 已提交
2590

2591
	mmu_spte_set(sptep, spte);
2592 2593 2594 2595 2596

	mmu_page_add_parent_pte(vcpu, sp, sptep);

	if (sp->unsync_children || sp->unsync)
		mark_unsync(sptep);
2597 2598
}

2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611
static void validate_direct_spte(struct kvm_vcpu *vcpu, u64 *sptep,
				   unsigned direct_access)
{
	if (is_shadow_present_pte(*sptep) && !is_large_pte(*sptep)) {
		struct kvm_mmu_page *child;

		/*
		 * For the direct sp, if the guest pte's dirty bit
		 * changed form clean to dirty, it will corrupt the
		 * sp's access: allow writable in the read-only sp,
		 * so we should update the spte at this point to get
		 * a new sp with the correct access.
		 */
2612
		child = to_shadow_page(*sptep & PT64_BASE_ADDR_MASK);
2613 2614 2615
		if (child->role.access == direct_access)
			return;

2616
		drop_parent_pte(child, sptep);
2617
		kvm_flush_remote_tlbs_with_address(vcpu->kvm, child->gfn, 1);
2618 2619 2620
	}
}

2621 2622 2623
/* Returns the number of zapped non-leaf child shadow pages. */
static int mmu_page_zap_pte(struct kvm *kvm, struct kvm_mmu_page *sp,
			    u64 *spte, struct list_head *invalid_list)
2624 2625 2626 2627 2628 2629
{
	u64 pte;
	struct kvm_mmu_page *child;

	pte = *spte;
	if (is_shadow_present_pte(pte)) {
X
Xiao Guangrong 已提交
2630
		if (is_last_spte(pte, sp->role.level)) {
2631
			drop_spte(kvm, spte);
X
Xiao Guangrong 已提交
2632 2633 2634
			if (is_large_pte(pte))
				--kvm->stat.lpages;
		} else {
2635
			child = to_shadow_page(pte & PT64_BASE_ADDR_MASK);
2636
			drop_parent_pte(child, spte);
2637 2638 2639 2640 2641 2642 2643 2644 2645 2646

			/*
			 * Recursively zap nested TDP SPs, parentless SPs are
			 * unlikely to be used again in the near future.  This
			 * avoids retaining a large number of stale nested SPs.
			 */
			if (tdp_enabled && invalid_list &&
			    child->role.guest_mode && !child->parent_ptes.val)
				return kvm_mmu_prepare_zap_page(kvm, child,
								invalid_list);
2647
		}
2648
	} else if (is_mmio_spte(pte)) {
2649
		mmu_spte_clear_no_track(spte);
2650
	}
2651
	return 0;
2652 2653
}

2654 2655 2656
static int kvm_mmu_page_unlink_children(struct kvm *kvm,
					struct kvm_mmu_page *sp,
					struct list_head *invalid_list)
2657
{
2658
	int zapped = 0;
2659 2660
	unsigned i;

2661
	for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
2662 2663 2664
		zapped += mmu_page_zap_pte(kvm, sp, sp->spt + i, invalid_list);

	return zapped;
2665 2666
}

2667
static void kvm_mmu_unlink_parents(struct kvm *kvm, struct kvm_mmu_page *sp)
2668
{
2669 2670
	u64 *sptep;
	struct rmap_iterator iter;
2671

2672
	while ((sptep = rmap_get_first(&sp->parent_ptes, &iter)))
2673
		drop_parent_pte(sp, sptep);
2674 2675
}

2676
static int mmu_zap_unsync_children(struct kvm *kvm,
2677 2678
				   struct kvm_mmu_page *parent,
				   struct list_head *invalid_list)
2679
{
2680 2681 2682
	int i, zapped = 0;
	struct mmu_page_path parents;
	struct kvm_mmu_pages pages;
2683

2684
	if (parent->role.level == PG_LEVEL_4K)
2685
		return 0;
2686 2687 2688 2689 2690

	while (mmu_unsync_walk(parent, &pages)) {
		struct kvm_mmu_page *sp;

		for_each_sp(pages, sp, parents, i) {
2691
			kvm_mmu_prepare_zap_page(kvm, sp, invalid_list);
2692
			mmu_pages_clear_parents(&parents);
2693
			zapped++;
2694 2695 2696 2697
		}
	}

	return zapped;
2698 2699
}

2700 2701 2702 2703
static bool __kvm_mmu_prepare_zap_page(struct kvm *kvm,
				       struct kvm_mmu_page *sp,
				       struct list_head *invalid_list,
				       int *nr_zapped)
2704
{
2705
	bool list_unstable;
A
Avi Kivity 已提交
2706

2707
	trace_kvm_mmu_prepare_zap_page(sp);
2708
	++kvm->stat.mmu_shadow_zapped;
2709
	*nr_zapped = mmu_zap_unsync_children(kvm, sp, invalid_list);
2710
	*nr_zapped += kvm_mmu_page_unlink_children(kvm, sp, invalid_list);
2711
	kvm_mmu_unlink_parents(kvm, sp);
2712

2713 2714 2715
	/* Zapping children means active_mmu_pages has become unstable. */
	list_unstable = *nr_zapped;

2716
	if (!sp->role.invalid && !sp->role.direct)
2717
		unaccount_shadowed(kvm, sp);
2718

2719 2720
	if (sp->unsync)
		kvm_unlink_unsync_page(kvm, sp);
2721
	if (!sp->root_count) {
2722
		/* Count self */
2723
		(*nr_zapped)++;
2724 2725 2726 2727 2728 2729 2730 2731 2732 2733

		/*
		 * Already invalid pages (previously active roots) are not on
		 * the active page list.  See list_del() in the "else" case of
		 * !sp->root_count.
		 */
		if (sp->role.invalid)
			list_add(&sp->link, invalid_list);
		else
			list_move(&sp->link, invalid_list);
2734
		kvm_mod_used_mmu_pages(kvm, -1);
2735
	} else {
2736 2737 2738 2739 2740
		/*
		 * Remove the active root from the active page list, the root
		 * will be explicitly freed when the root_count hits zero.
		 */
		list_del(&sp->link);
2741

2742 2743 2744 2745 2746 2747
		/*
		 * Obsolete pages cannot be used on any vCPUs, see the comment
		 * in kvm_mmu_zap_all_fast().  Note, is_obsolete_sp() also
		 * treats invalid shadow pages as being obsolete.
		 */
		if (!is_obsolete_sp(kvm, sp))
2748
			kvm_reload_remote_mmus(kvm);
2749
	}
2750

P
Paolo Bonzini 已提交
2751 2752 2753
	if (sp->lpage_disallowed)
		unaccount_huge_nx_page(kvm, sp);

2754
	sp->role.invalid = 1;
2755 2756 2757 2758 2759 2760 2761 2762 2763 2764
	return list_unstable;
}

static bool kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
				     struct list_head *invalid_list)
{
	int nr_zapped;

	__kvm_mmu_prepare_zap_page(kvm, sp, invalid_list, &nr_zapped);
	return nr_zapped;
2765 2766
}

2767 2768 2769
static void kvm_mmu_commit_zap_page(struct kvm *kvm,
				    struct list_head *invalid_list)
{
2770
	struct kvm_mmu_page *sp, *nsp;
2771 2772 2773 2774

	if (list_empty(invalid_list))
		return;

2775
	/*
2776 2777 2778 2779 2780 2781 2782
	 * We need to make sure everyone sees our modifications to
	 * the page tables and see changes to vcpu->mode here. The barrier
	 * in the kvm_flush_remote_tlbs() achieves this. This pairs
	 * with vcpu_enter_guest and walk_shadow_page_lockless_begin/end.
	 *
	 * In addition, kvm_flush_remote_tlbs waits for all vcpus to exit
	 * guest mode and/or lockless shadow page table walks.
2783 2784
	 */
	kvm_flush_remote_tlbs(kvm);
2785

2786
	list_for_each_entry_safe(sp, nsp, invalid_list, link) {
2787
		WARN_ON(!sp->role.invalid || sp->root_count);
2788
		kvm_mmu_free_page(sp);
2789
	}
2790 2791
}

2792 2793
static unsigned long kvm_mmu_zap_oldest_mmu_pages(struct kvm *kvm,
						  unsigned long nr_to_zap)
2794
{
2795 2796
	unsigned long total_zapped = 0;
	struct kvm_mmu_page *sp, *tmp;
2797
	LIST_HEAD(invalid_list);
2798 2799
	bool unstable;
	int nr_zapped;
2800 2801

	if (list_empty(&kvm->arch.active_mmu_pages))
2802 2803
		return 0;

2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816
restart:
	list_for_each_entry_safe(sp, tmp, &kvm->arch.active_mmu_pages, link) {
		/*
		 * Don't zap active root pages, the page itself can't be freed
		 * and zapping it will just force vCPUs to realloc and reload.
		 */
		if (sp->root_count)
			continue;

		unstable = __kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list,
						      &nr_zapped);
		total_zapped += nr_zapped;
		if (total_zapped >= nr_to_zap)
2817 2818
			break;

2819 2820
		if (unstable)
			goto restart;
2821
	}
2822

2823 2824 2825 2826 2827 2828
	kvm_mmu_commit_zap_page(kvm, &invalid_list);

	kvm->stat.mmu_recycled += total_zapped;
	return total_zapped;
}

2829 2830 2831 2832 2833 2834 2835
static inline unsigned long kvm_mmu_available_pages(struct kvm *kvm)
{
	if (kvm->arch.n_max_mmu_pages > kvm->arch.n_used_mmu_pages)
		return kvm->arch.n_max_mmu_pages -
			kvm->arch.n_used_mmu_pages;

	return 0;
2836 2837
}

2838 2839
static int make_mmu_pages_available(struct kvm_vcpu *vcpu)
{
2840
	unsigned long avail = kvm_mmu_available_pages(vcpu->kvm);
2841

2842
	if (likely(avail >= KVM_MIN_FREE_MMU_PAGES))
2843 2844
		return 0;

2845
	kvm_mmu_zap_oldest_mmu_pages(vcpu->kvm, KVM_REFILL_PAGES - avail);
2846 2847 2848 2849 2850 2851

	if (!kvm_mmu_available_pages(vcpu->kvm))
		return -ENOSPC;
	return 0;
}

2852 2853
/*
 * Changing the number of mmu pages allocated to the vm
2854
 * Note: if goal_nr_mmu_pages is too small, you will get dead lock
2855
 */
2856
void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned long goal_nr_mmu_pages)
2857
{
2858 2859
	spin_lock(&kvm->mmu_lock);

2860
	if (kvm->arch.n_used_mmu_pages > goal_nr_mmu_pages) {
2861 2862
		kvm_mmu_zap_oldest_mmu_pages(kvm, kvm->arch.n_used_mmu_pages -
						  goal_nr_mmu_pages);
2863

2864
		goal_nr_mmu_pages = kvm->arch.n_used_mmu_pages;
2865 2866
	}

2867
	kvm->arch.n_max_mmu_pages = goal_nr_mmu_pages;
2868 2869

	spin_unlock(&kvm->mmu_lock);
2870 2871
}

2872
int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn)
2873
{
2874
	struct kvm_mmu_page *sp;
2875
	LIST_HEAD(invalid_list);
2876 2877
	int r;

2878
	pgprintk("%s: looking for gfn %llx\n", __func__, gfn);
2879
	r = 0;
2880
	spin_lock(&kvm->mmu_lock);
2881
	for_each_gfn_indirect_valid_sp(kvm, sp, gfn) {
2882
		pgprintk("%s: gfn %llx role %x\n", __func__, gfn,
2883 2884
			 sp->role.word);
		r = 1;
2885
		kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
2886
	}
2887
	kvm_mmu_commit_zap_page(kvm, &invalid_list);
2888 2889
	spin_unlock(&kvm->mmu_lock);

2890
	return r;
2891
}
2892
EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page);
2893

2894
static void kvm_unsync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
2895 2896 2897 2898 2899 2900 2901 2902
{
	trace_kvm_mmu_unsync_page(sp);
	++vcpu->kvm->stat.mmu_unsync;
	sp->unsync = 1;

	kvm_mmu_mark_parents_unsync(sp);
}

2903 2904
static bool mmu_need_write_protect(struct kvm_vcpu *vcpu, gfn_t gfn,
				   bool can_unsync)
2905
{
2906
	struct kvm_mmu_page *sp;
2907

2908 2909
	if (kvm_page_track_is_active(vcpu, gfn, KVM_PAGE_TRACK_WRITE))
		return true;
2910

2911
	for_each_gfn_indirect_valid_sp(vcpu->kvm, sp, gfn) {
2912
		if (!can_unsync)
2913
			return true;
2914

2915 2916
		if (sp->unsync)
			continue;
2917

2918
		WARN_ON(sp->role.level != PG_LEVEL_4K);
2919
		kvm_unsync_page(vcpu, sp);
2920
	}
2921

2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960
	/*
	 * We need to ensure that the marking of unsync pages is visible
	 * before the SPTE is updated to allow writes because
	 * kvm_mmu_sync_roots() checks the unsync flags without holding
	 * the MMU lock and so can race with this. If the SPTE was updated
	 * before the page had been marked as unsync-ed, something like the
	 * following could happen:
	 *
	 * CPU 1                    CPU 2
	 * ---------------------------------------------------------------------
	 * 1.2 Host updates SPTE
	 *     to be writable
	 *                      2.1 Guest writes a GPTE for GVA X.
	 *                          (GPTE being in the guest page table shadowed
	 *                           by the SP from CPU 1.)
	 *                          This reads SPTE during the page table walk.
	 *                          Since SPTE.W is read as 1, there is no
	 *                          fault.
	 *
	 *                      2.2 Guest issues TLB flush.
	 *                          That causes a VM Exit.
	 *
	 *                      2.3 kvm_mmu_sync_pages() reads sp->unsync.
	 *                          Since it is false, so it just returns.
	 *
	 *                      2.4 Guest accesses GVA X.
	 *                          Since the mapping in the SP was not updated,
	 *                          so the old mapping for GVA X incorrectly
	 *                          gets used.
	 * 1.1 Host marks SP
	 *     as unsync
	 *     (sp->unsync = true)
	 *
	 * The write barrier below ensures that 1.1 happens before 1.2 and thus
	 * the situation in 2.4 does not arise. The implicit barrier in 2.2
	 * pairs with this write barrier.
	 */
	smp_wmb();

2961
	return false;
2962 2963
}

D
Dan Williams 已提交
2964
static bool kvm_is_mmio_pfn(kvm_pfn_t pfn)
2965 2966
{
	if (pfn_valid(pfn))
2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978
		return !is_zero_pfn(pfn) && PageReserved(pfn_to_page(pfn)) &&
			/*
			 * Some reserved pages, such as those from NVDIMM
			 * DAX devices, are not for MMIO, and can be mapped
			 * with cached memory type for better performance.
			 * However, the above check misconceives those pages
			 * as MMIO, and results in KVM mapping them with UC
			 * memory type, which would hurt the performance.
			 * Therefore, we check the host memory type in addition
			 * and only treat UC/UC-/WC pages as MMIO.
			 */
			(!pat_enabled() || pat_pfn_immune_to_uc_mtrr(pfn));
2979

2980 2981 2982
	return !e820__mapped_raw_any(pfn_to_hpa(pfn),
				     pfn_to_hpa(pfn + 1) - 1,
				     E820_TYPE_RAM);
2983 2984
}

2985 2986 2987
/* Bits which may be returned by set_spte() */
#define SET_SPTE_WRITE_PROTECTED_PT	BIT(0)
#define SET_SPTE_NEED_REMOTE_TLB_FLUSH	BIT(1)
2988
#define SET_SPTE_SPURIOUS		BIT(2)
2989

A
Avi Kivity 已提交
2990
static int set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
2991
		    unsigned int pte_access, int level,
D
Dan Williams 已提交
2992
		    gfn_t gfn, kvm_pfn_t pfn, bool speculative,
2993
		    bool can_unsync, bool host_writable)
2994
{
2995
	u64 spte = 0;
M
Marcelo Tosatti 已提交
2996
	int ret = 0;
2997
	struct kvm_mmu_page *sp;
S
Sheng Yang 已提交
2998

2999
	if (set_mmio_spte(vcpu, sptep, gfn, pfn, pte_access))
3000 3001
		return 0;

3002
	sp = sptep_to_sp(sptep);
3003
	if (sp_ad_disabled(sp))
3004
		spte |= SPTE_AD_DISABLED_MASK;
3005 3006
	else if (kvm_vcpu_ad_need_write_protect(vcpu))
		spte |= SPTE_AD_WRPROT_ONLY_MASK;
3007

3008 3009 3010 3011 3012 3013
	/*
	 * For the EPT case, shadow_present_mask is 0 if hardware
	 * supports exec-only page table entries.  In that case,
	 * ACC_USER_MASK and shadow_user_mask are used to represent
	 * read access.  See FNAME(gpte_access) in paging_tmpl.h.
	 */
3014
	spte |= shadow_present_mask;
3015
	if (!speculative)
3016
		spte |= spte_shadow_accessed_mask(spte);
3017

3018
	if (level > PG_LEVEL_4K && (pte_access & ACC_EXEC_MASK) &&
P
Paolo Bonzini 已提交
3019 3020 3021 3022
	    is_nx_huge_page_enabled()) {
		pte_access &= ~ACC_EXEC_MASK;
	}

S
Sheng Yang 已提交
3023 3024 3025 3026
	if (pte_access & ACC_EXEC_MASK)
		spte |= shadow_x_mask;
	else
		spte |= shadow_nx_mask;
3027

3028
	if (pte_access & ACC_USER_MASK)
S
Sheng Yang 已提交
3029
		spte |= shadow_user_mask;
3030

3031
	if (level > PG_LEVEL_4K)
M
Marcelo Tosatti 已提交
3032
		spte |= PT_PAGE_SIZE_MASK;
3033
	if (tdp_enabled)
3034
		spte |= kvm_x86_ops.get_mt_mask(vcpu, gfn,
3035
			kvm_is_mmio_pfn(pfn));
3036

3037
	if (host_writable)
3038
		spte |= SPTE_HOST_WRITEABLE;
3039 3040
	else
		pte_access &= ~ACC_WRITE_MASK;
3041

3042 3043 3044
	if (!kvm_is_mmio_pfn(pfn))
		spte |= shadow_me_mask;

3045
	spte |= (u64)pfn << PAGE_SHIFT;
3046

3047
	if (pte_access & ACC_WRITE_MASK) {
3048
		spte |= PT_WRITABLE_MASK | SPTE_MMU_WRITEABLE;
3049

3050 3051 3052 3053 3054 3055
		/*
		 * Optimization: for pte sync, if spte was writable the hash
		 * lookup is unnecessary (and expensive). Write protection
		 * is responsibility of mmu_get_page / kvm_sync_page.
		 * Same reasoning can be applied to dirty page accounting.
		 */
3056
		if (!can_unsync && is_writable_pte(*sptep))
3057 3058
			goto set_pte;

3059
		if (mmu_need_write_protect(vcpu, gfn, can_unsync)) {
3060
			pgprintk("%s: found shadow page for %llx, marking ro\n",
3061
				 __func__, gfn);
3062
			ret |= SET_SPTE_WRITE_PROTECTED_PT;
3063
			pte_access &= ~ACC_WRITE_MASK;
3064
			spte &= ~(PT_WRITABLE_MASK | SPTE_MMU_WRITEABLE);
3065 3066 3067
		}
	}

3068
	if (pte_access & ACC_WRITE_MASK) {
3069
		kvm_vcpu_mark_page_dirty(vcpu, gfn);
3070
		spte |= spte_shadow_dirty_mask(spte);
3071
	}
3072

3073 3074 3075
	if (speculative)
		spte = mark_spte_for_access_track(spte);

3076
set_pte:
3077 3078 3079
	if (*sptep == spte)
		ret |= SET_SPTE_SPURIOUS;
	else if (mmu_spte_update(sptep, spte))
3080
		ret |= SET_SPTE_NEED_REMOTE_TLB_FLUSH;
M
Marcelo Tosatti 已提交
3081 3082 3083
	return ret;
}

3084 3085 3086 3087
static int mmu_set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
			unsigned int pte_access, int write_fault, int level,
			gfn_t gfn, kvm_pfn_t pfn, bool speculative,
			bool host_writable)
M
Marcelo Tosatti 已提交
3088 3089
{
	int was_rmapped = 0;
3090
	int rmap_count;
3091
	int set_spte_ret;
3092
	int ret = RET_PF_FIXED;
3093
	bool flush = false;
M
Marcelo Tosatti 已提交
3094

3095 3096
	pgprintk("%s: spte %llx write_fault %d gfn %llx\n", __func__,
		 *sptep, write_fault, gfn);
M
Marcelo Tosatti 已提交
3097

3098
	if (is_shadow_present_pte(*sptep)) {
M
Marcelo Tosatti 已提交
3099 3100 3101 3102
		/*
		 * If we overwrite a PTE page pointer with a 2MB PMD, unlink
		 * the parent of the now unreachable PTE.
		 */
3103
		if (level > PG_LEVEL_4K && !is_large_pte(*sptep)) {
M
Marcelo Tosatti 已提交
3104
			struct kvm_mmu_page *child;
A
Avi Kivity 已提交
3105
			u64 pte = *sptep;
M
Marcelo Tosatti 已提交
3106

3107
			child = to_shadow_page(pte & PT64_BASE_ADDR_MASK);
3108
			drop_parent_pte(child, sptep);
3109
			flush = true;
A
Avi Kivity 已提交
3110
		} else if (pfn != spte_to_pfn(*sptep)) {
3111
			pgprintk("hfn old %llx new %llx\n",
A
Avi Kivity 已提交
3112
				 spte_to_pfn(*sptep), pfn);
3113
			drop_spte(vcpu->kvm, sptep);
3114
			flush = true;
3115 3116
		} else
			was_rmapped = 1;
M
Marcelo Tosatti 已提交
3117
	}
3118

3119 3120 3121
	set_spte_ret = set_spte(vcpu, sptep, pte_access, level, gfn, pfn,
				speculative, true, host_writable);
	if (set_spte_ret & SET_SPTE_WRITE_PROTECTED_PT) {
M
Marcelo Tosatti 已提交
3122
		if (write_fault)
3123
			ret = RET_PF_EMULATE;
3124
		kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
3125
	}
3126

3127
	if (set_spte_ret & SET_SPTE_NEED_REMOTE_TLB_FLUSH || flush)
3128 3129
		kvm_flush_remote_tlbs_with_address(vcpu->kvm, gfn,
				KVM_PAGES_PER_HPAGE(level));
M
Marcelo Tosatti 已提交
3130

3131
	if (unlikely(is_mmio_spte(*sptep)))
3132
		ret = RET_PF_EMULATE;
3133

3134 3135 3136 3137 3138 3139 3140 3141 3142
	/*
	 * The fault is fully spurious if and only if the new SPTE and old SPTE
	 * are identical, and emulation is not required.
	 */
	if ((set_spte_ret & SET_SPTE_SPURIOUS) && ret == RET_PF_FIXED) {
		WARN_ON_ONCE(!was_rmapped);
		return RET_PF_SPURIOUS;
	}

A
Avi Kivity 已提交
3143
	pgprintk("%s: setting spte %llx\n", __func__, *sptep);
3144
	trace_kvm_mmu_set_spte(level, gfn, sptep);
A
Avi Kivity 已提交
3145
	if (!was_rmapped && is_large_pte(*sptep))
M
Marcelo Tosatti 已提交
3146 3147
		++vcpu->kvm->stat.lpages;

3148 3149 3150 3151 3152 3153
	if (is_shadow_present_pte(*sptep)) {
		if (!was_rmapped) {
			rmap_count = rmap_add(vcpu, sptep, gfn);
			if (rmap_count > RMAP_RECYCLE_THRESHOLD)
				rmap_recycle(vcpu, sptep, gfn);
		}
3154
	}
3155

3156
	return ret;
3157 3158
}

D
Dan Williams 已提交
3159
static kvm_pfn_t pte_prefetch_gfn_to_pfn(struct kvm_vcpu *vcpu, gfn_t gfn,
3160 3161 3162 3163
				     bool no_dirty_log)
{
	struct kvm_memory_slot *slot;

3164
	slot = gfn_to_memslot_dirty_bitmap(vcpu, gfn, no_dirty_log);
3165
	if (!slot)
3166
		return KVM_PFN_ERR_FAULT;
3167

3168
	return gfn_to_pfn_memslot_atomic(slot, gfn);
3169 3170 3171 3172 3173 3174 3175
}

static int direct_pte_prefetch_many(struct kvm_vcpu *vcpu,
				    struct kvm_mmu_page *sp,
				    u64 *start, u64 *end)
{
	struct page *pages[PTE_PREFETCH_NUM];
3176
	struct kvm_memory_slot *slot;
3177
	unsigned int access = sp->role.access;
3178 3179 3180 3181
	int i, ret;
	gfn_t gfn;

	gfn = kvm_mmu_page_get_gfn(sp, start - sp->spt);
3182 3183
	slot = gfn_to_memslot_dirty_bitmap(vcpu, gfn, access & ACC_WRITE_MASK);
	if (!slot)
3184 3185
		return -1;

3186
	ret = gfn_to_page_many_atomic(slot, gfn, pages, end - start);
3187 3188 3189
	if (ret <= 0)
		return -1;

3190
	for (i = 0; i < ret; i++, gfn++, start++) {
3191 3192
		mmu_set_spte(vcpu, start, access, 0, sp->role.level, gfn,
			     page_to_pfn(pages[i]), true, true);
3193 3194
		put_page(pages[i]);
	}
3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210

	return 0;
}

static void __direct_pte_prefetch(struct kvm_vcpu *vcpu,
				  struct kvm_mmu_page *sp, u64 *sptep)
{
	u64 *spte, *start = NULL;
	int i;

	WARN_ON(!sp->role.direct);

	i = (sptep - sp->spt) & ~(PTE_PREFETCH_NUM - 1);
	spte = sp->spt + i;

	for (i = 0; i < PTE_PREFETCH_NUM; i++, spte++) {
3211
		if (is_shadow_present_pte(*spte) || spte == sptep) {
3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225
			if (!start)
				continue;
			if (direct_pte_prefetch_many(vcpu, sp, start, spte) < 0)
				break;
			start = NULL;
		} else if (!start)
			start = spte;
	}
}

static void direct_pte_prefetch(struct kvm_vcpu *vcpu, u64 *sptep)
{
	struct kvm_mmu_page *sp;

3226
	sp = sptep_to_sp(sptep);
3227

3228
	/*
3229 3230 3231
	 * Without accessed bits, there's no way to distinguish between
	 * actually accessed translations and prefetched, so disable pte
	 * prefetch if accessed bits aren't available.
3232
	 */
3233
	if (sp_ad_disabled(sp))
3234 3235
		return;

3236
	if (sp->role.level > PG_LEVEL_4K)
3237 3238 3239 3240 3241
		return;

	__direct_pte_prefetch(vcpu, sp, sptep);
}

3242
static int host_pfn_mapping_level(struct kvm_vcpu *vcpu, gfn_t gfn,
3243
				  kvm_pfn_t pfn, struct kvm_memory_slot *slot)
3244 3245 3246 3247 3248
{
	unsigned long hva;
	pte_t *pte;
	int level;

3249
	if (!PageCompound(pfn_to_page(pfn)) && !kvm_is_zone_device_pfn(pfn))
3250
		return PG_LEVEL_4K;
3251

3252 3253 3254 3255 3256 3257 3258 3259
	/*
	 * Note, using the already-retrieved memslot and __gfn_to_hva_memslot()
	 * is not solely for performance, it's also necessary to avoid the
	 * "writable" check in __gfn_to_hva_many(), which will always fail on
	 * read-only memslots due to gfn_to_hva() assuming writes.  Earlier
	 * page fault steps have already verified the guest isn't writing a
	 * read-only memslot.
	 */
3260 3261 3262 3263
	hva = __gfn_to_hva_memslot(slot, gfn);

	pte = lookup_address_in_mm(vcpu->kvm->mm, hva, &level);
	if (unlikely(!pte))
3264
		return PG_LEVEL_4K;
3265 3266 3267 3268

	return level;
}

3269
static int kvm_mmu_hugepage_adjust(struct kvm_vcpu *vcpu, gfn_t gfn,
3270 3271
				   int max_level, kvm_pfn_t *pfnp,
				   bool huge_page_disallowed, int *req_level)
3272
{
3273
	struct kvm_memory_slot *slot;
3274
	struct kvm_lpage_info *linfo;
3275
	kvm_pfn_t pfn = *pfnp;
3276
	kvm_pfn_t mask;
3277
	int level;
3278

3279 3280
	*req_level = PG_LEVEL_4K;

3281 3282
	if (unlikely(max_level == PG_LEVEL_4K))
		return PG_LEVEL_4K;
3283

3284
	if (is_error_noslot_pfn(pfn) || kvm_is_reserved_pfn(pfn))
3285
		return PG_LEVEL_4K;
3286

3287 3288
	slot = gfn_to_memslot_dirty_bitmap(vcpu, gfn, true);
	if (!slot)
3289
		return PG_LEVEL_4K;
3290

3291
	max_level = min(max_level, max_huge_page_level);
3292
	for ( ; max_level > PG_LEVEL_4K; max_level--) {
3293 3294
		linfo = lpage_info_slot(gfn, slot, max_level);
		if (!linfo->disallow_lpage)
3295 3296 3297
			break;
	}

3298 3299
	if (max_level == PG_LEVEL_4K)
		return PG_LEVEL_4K;
3300 3301

	level = host_pfn_mapping_level(vcpu, gfn, pfn, slot);
3302
	if (level == PG_LEVEL_4K)
3303
		return level;
3304

3305 3306 3307 3308 3309 3310 3311 3312
	*req_level = level = min(level, max_level);

	/*
	 * Enforce the iTLB multihit workaround after capturing the requested
	 * level, which will be used to do precise, accurate accounting.
	 */
	if (huge_page_disallowed)
		return PG_LEVEL_4K;
3313 3314

	/*
3315 3316
	 * mmu_notifier_retry() was successful and mmu_lock is held, so
	 * the pmd can't be split from under us.
3317
	 */
3318 3319 3320
	mask = KVM_PAGES_PER_HPAGE(level) - 1;
	VM_BUG_ON((gfn & mask) != (pfn & mask));
	*pfnp = pfn & ~mask;
3321 3322

	return level;
3323 3324
}

P
Paolo Bonzini 已提交
3325 3326 3327 3328 3329 3330
static void disallowed_hugepage_adjust(struct kvm_shadow_walk_iterator it,
				       gfn_t gfn, kvm_pfn_t *pfnp, int *levelp)
{
	int level = *levelp;
	u64 spte = *it.sptep;

3331
	if (it.level == level && level > PG_LEVEL_4K &&
P
Paolo Bonzini 已提交
3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347
	    is_nx_huge_page_enabled() &&
	    is_shadow_present_pte(spte) &&
	    !is_large_pte(spte)) {
		/*
		 * A small SPTE exists for this pfn, but FNAME(fetch)
		 * and __direct_map would like to create a large PTE
		 * instead: just force them to go down another level,
		 * patching back for them into pfn the next 9 bits of
		 * the address.
		 */
		u64 page_mask = KVM_PAGES_PER_HPAGE(level) - KVM_PAGES_PER_HPAGE(level - 1);
		*pfnp |= gfn & page_mask;
		(*levelp)--;
	}
}

3348
static int __direct_map(struct kvm_vcpu *vcpu, gpa_t gpa, u32 error_code,
3349
			int map_writable, int max_level, kvm_pfn_t pfn,
3350
			bool prefault, bool is_tdp)
3351
{
3352 3353 3354 3355
	bool nx_huge_page_workaround_enabled = is_nx_huge_page_enabled();
	bool write = error_code & PFERR_WRITE_MASK;
	bool exec = error_code & PFERR_FETCH_MASK;
	bool huge_page_disallowed = exec && nx_huge_page_workaround_enabled;
3356
	struct kvm_shadow_walk_iterator it;
3357
	struct kvm_mmu_page *sp;
3358
	int level, req_level, ret;
3359 3360
	gfn_t gfn = gpa >> PAGE_SHIFT;
	gfn_t base_gfn = gfn;
A
Avi Kivity 已提交
3361

3362
	if (WARN_ON(!VALID_PAGE(vcpu->arch.mmu->root_hpa)))
3363
		return RET_PF_RETRY;
3364

3365 3366
	level = kvm_mmu_hugepage_adjust(vcpu, gfn, max_level, &pfn,
					huge_page_disallowed, &req_level);
3367

3368
	trace_kvm_mmu_spte_requested(gpa, level, pfn);
3369
	for_each_shadow_entry(vcpu, gpa, it) {
P
Paolo Bonzini 已提交
3370 3371 3372 3373 3374 3375
		/*
		 * We cannot overwrite existing page tables with an NX
		 * large page, as the leaf could be executable.
		 */
		disallowed_hugepage_adjust(it, gfn, &pfn, &level);

3376 3377
		base_gfn = gfn & ~(KVM_PAGES_PER_HPAGE(it.level) - 1);
		if (it.level == level)
3378
			break;
A
Avi Kivity 已提交
3379

3380 3381 3382 3383
		drop_large_spte(vcpu, it.sptep);
		if (!is_shadow_present_pte(*it.sptep)) {
			sp = kvm_mmu_get_page(vcpu, base_gfn, it.addr,
					      it.level - 1, true, ACC_ALL);
3384

3385
			link_shadow_page(vcpu, it.sptep, sp);
3386 3387
			if (is_tdp && huge_page_disallowed &&
			    req_level >= it.level)
P
Paolo Bonzini 已提交
3388
				account_huge_nx_page(vcpu->kvm, sp);
3389 3390
		}
	}
3391 3392 3393 3394

	ret = mmu_set_spte(vcpu, it.sptep, ACC_ALL,
			   write, level, base_gfn, pfn, prefault,
			   map_writable);
3395 3396 3397
	if (ret == RET_PF_SPURIOUS)
		return ret;

3398 3399 3400
	direct_pte_prefetch(vcpu, it.sptep);
	++vcpu->stat.pf_fixed;
	return ret;
A
Avi Kivity 已提交
3401 3402
}

H
Huang Ying 已提交
3403
static void kvm_send_hwpoison_signal(unsigned long address, struct task_struct *tsk)
3404
{
3405
	send_sig_mceerr(BUS_MCEERR_AR, (void __user *)address, PAGE_SHIFT, tsk);
3406 3407
}

D
Dan Williams 已提交
3408
static int kvm_handle_bad_page(struct kvm_vcpu *vcpu, gfn_t gfn, kvm_pfn_t pfn)
3409
{
X
Xiao Guangrong 已提交
3410 3411 3412 3413 3414 3415
	/*
	 * Do not cache the mmio info caused by writing the readonly gfn
	 * into the spte otherwise read access on readonly gfn also can
	 * caused mmio page fault and treat it as mmio access.
	 */
	if (pfn == KVM_PFN_ERR_RO_FAULT)
3416
		return RET_PF_EMULATE;
X
Xiao Guangrong 已提交
3417

3418
	if (pfn == KVM_PFN_ERR_HWPOISON) {
3419
		kvm_send_hwpoison_signal(kvm_vcpu_gfn_to_hva(vcpu, gfn), current);
3420
		return RET_PF_RETRY;
3421
	}
3422

3423
	return -EFAULT;
3424 3425
}

3426
static bool handle_abnormal_pfn(struct kvm_vcpu *vcpu, gva_t gva, gfn_t gfn,
3427 3428
				kvm_pfn_t pfn, unsigned int access,
				int *ret_val)
3429 3430
{
	/* The pfn is invalid, report the error! */
3431
	if (unlikely(is_error_pfn(pfn))) {
3432
		*ret_val = kvm_handle_bad_page(vcpu, gfn, pfn);
3433
		return true;
3434 3435
	}

3436
	if (unlikely(is_noslot_pfn(pfn)))
3437 3438
		vcpu_cache_mmio_info(vcpu, gva, gfn,
				     access & shadow_mmio_access_mask);
3439

3440
	return false;
3441 3442
}

3443
static bool page_fault_can_be_fast(u32 error_code)
3444
{
3445 3446 3447 3448 3449 3450 3451
	/*
	 * Do not fix the mmio spte with invalid generation number which
	 * need to be updated by slow page fault path.
	 */
	if (unlikely(error_code & PFERR_RSVD_MASK))
		return false;

3452 3453 3454 3455 3456
	/* See if the page fault is due to an NX violation */
	if (unlikely(((error_code & (PFERR_FETCH_MASK | PFERR_PRESENT_MASK))
		      == (PFERR_FETCH_MASK | PFERR_PRESENT_MASK))))
		return false;

3457
	/*
3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468
	 * #PF can be fast if:
	 * 1. The shadow page table entry is not present, which could mean that
	 *    the fault is potentially caused by access tracking (if enabled).
	 * 2. The shadow page table entry is present and the fault
	 *    is caused by write-protect, that means we just need change the W
	 *    bit of the spte which can be done out of mmu-lock.
	 *
	 * However, if access tracking is disabled we know that a non-present
	 * page must be a genuine page fault where we have to create a new SPTE.
	 * So, if access tracking is disabled, we return true only for write
	 * accesses to a present page.
3469 3470
	 */

3471 3472 3473
	return shadow_acc_track_mask != 0 ||
	       ((error_code & (PFERR_WRITE_MASK | PFERR_PRESENT_MASK))
		== (PFERR_WRITE_MASK | PFERR_PRESENT_MASK));
3474 3475
}

3476 3477 3478 3479
/*
 * Returns true if the SPTE was fixed successfully. Otherwise,
 * someone else modified the SPTE from its original value.
 */
3480
static bool
3481
fast_pf_fix_direct_spte(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
3482
			u64 *sptep, u64 old_spte, u64 new_spte)
3483 3484 3485 3486 3487
{
	gfn_t gfn;

	WARN_ON(!sp->role.direct);

3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499
	/*
	 * Theoretically we could also set dirty bit (and flush TLB) here in
	 * order to eliminate unnecessary PML logging. See comments in
	 * set_spte. But fast_page_fault is very unlikely to happen with PML
	 * enabled, so we do not do this. This might result in the same GPA
	 * to be logged in PML buffer again when the write really happens, and
	 * eventually to be called by mark_page_dirty twice. But it's also no
	 * harm. This also avoids the TLB flush needed after setting dirty bit
	 * so non-PML cases won't be impacted.
	 *
	 * Compare with set_spte where instead shadow_dirty_mask is set.
	 */
3500
	if (cmpxchg64(sptep, old_spte, new_spte) != old_spte)
3501 3502
		return false;

3503
	if (is_writable_pte(new_spte) && !is_writable_pte(old_spte)) {
3504 3505 3506 3507 3508 3509 3510
		/*
		 * The gfn of direct spte is stable since it is
		 * calculated by sp->gfn.
		 */
		gfn = kvm_mmu_page_get_gfn(sp, sptep - sp->spt);
		kvm_vcpu_mark_page_dirty(vcpu, gfn);
	}
3511 3512 3513 3514

	return true;
}

3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526
static bool is_access_allowed(u32 fault_err_code, u64 spte)
{
	if (fault_err_code & PFERR_FETCH_MASK)
		return is_executable_pte(spte);

	if (fault_err_code & PFERR_WRITE_MASK)
		return is_writable_pte(spte);

	/* Fault was on Read access */
	return spte & PT_PRESENT_MASK;
}

3527
/*
3528
 * Returns one of RET_PF_INVALID, RET_PF_FIXED or RET_PF_SPURIOUS.
3529
 */
3530 3531
static int fast_page_fault(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa,
			   u32 error_code)
3532 3533
{
	struct kvm_shadow_walk_iterator iterator;
3534
	struct kvm_mmu_page *sp;
3535
	int ret = RET_PF_INVALID;
3536
	u64 spte = 0ull;
3537
	uint retry_count = 0;
3538

3539
	if (!page_fault_can_be_fast(error_code))
3540
		return ret;
3541 3542 3543

	walk_shadow_page_lockless_begin(vcpu);

3544
	do {
3545
		u64 new_spte;
3546

3547
		for_each_shadow_entry_lockless(vcpu, cr2_or_gpa, iterator, spte)
3548
			if (!is_shadow_present_pte(spte))
3549 3550
				break;

3551
		sp = sptep_to_sp(iterator.sptep);
3552 3553
		if (!is_last_spte(spte, sp->role.level))
			break;
3554

3555
		/*
3556 3557 3558 3559 3560
		 * Check whether the memory access that caused the fault would
		 * still cause it if it were to be performed right now. If not,
		 * then this is a spurious fault caused by TLB lazily flushed,
		 * or some other CPU has already fixed the PTE after the
		 * current CPU took the fault.
3561 3562 3563 3564
		 *
		 * Need not check the access of upper level table entries since
		 * they are always ACC_ALL.
		 */
3565
		if (is_access_allowed(error_code, spte)) {
3566
			ret = RET_PF_SPURIOUS;
3567 3568
			break;
		}
3569

3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580
		new_spte = spte;

		if (is_access_track_spte(spte))
			new_spte = restore_acc_track_spte(new_spte);

		/*
		 * Currently, to simplify the code, write-protection can
		 * be removed in the fast path only if the SPTE was
		 * write-protected for dirty-logging or access tracking.
		 */
		if ((error_code & PFERR_WRITE_MASK) &&
3581
		    spte_can_locklessly_be_made_writable(spte)) {
3582
			new_spte |= PT_WRITABLE_MASK;
3583 3584

			/*
3585 3586 3587 3588 3589 3590 3591 3592 3593
			 * Do not fix write-permission on the large spte.  Since
			 * we only dirty the first page into the dirty-bitmap in
			 * fast_pf_fix_direct_spte(), other pages are missed
			 * if its slot has dirty logging enabled.
			 *
			 * Instead, we let the slow page fault path create a
			 * normal spte to fix the access.
			 *
			 * See the comments in kvm_arch_commit_memory_region().
3594
			 */
3595
			if (sp->role.level > PG_LEVEL_4K)
3596
				break;
3597
		}
3598

3599
		/* Verify that the fault can be handled in the fast path */
3600 3601
		if (new_spte == spte ||
		    !is_access_allowed(error_code, new_spte))
3602 3603 3604 3605 3606
			break;

		/*
		 * Currently, fast page fault only works for direct mapping
		 * since the gfn is not stable for indirect shadow page. See
3607
		 * Documentation/virt/kvm/locking.rst to get more detail.
3608
		 */
3609 3610 3611
		if (fast_pf_fix_direct_spte(vcpu, sp, iterator.sptep, spte,
					    new_spte)) {
			ret = RET_PF_FIXED;
3612
			break;
3613
		}
3614 3615 3616 3617 3618 3619 3620 3621

		if (++retry_count > 4) {
			printk_once(KERN_WARNING
				"kvm: Fast #PF retrying more than 4 times.\n");
			break;
		}

	} while (true);
3622

3623
	trace_fast_page_fault(vcpu, cr2_or_gpa, error_code, iterator.sptep,
3624
			      spte, ret);
3625 3626
	walk_shadow_page_lockless_end(vcpu);

3627
	return ret;
3628 3629
}

3630 3631
static void mmu_free_root_page(struct kvm *kvm, hpa_t *root_hpa,
			       struct list_head *invalid_list)
3632
{
3633
	struct kvm_mmu_page *sp;
3634

3635
	if (!VALID_PAGE(*root_hpa))
A
Avi Kivity 已提交
3636
		return;
3637

3638
	sp = to_shadow_page(*root_hpa & PT64_BASE_ADDR_MASK);
3639 3640 3641
	--sp->root_count;
	if (!sp->root_count && sp->role.invalid)
		kvm_mmu_prepare_zap_page(kvm, sp, invalid_list);
3642

3643 3644 3645
	*root_hpa = INVALID_PAGE;
}

3646
/* roots_to_free must be some combination of the KVM_MMU_ROOT_* flags */
3647 3648
void kvm_mmu_free_roots(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
			ulong roots_to_free)
3649
{
3650
	struct kvm *kvm = vcpu->kvm;
3651 3652
	int i;
	LIST_HEAD(invalid_list);
3653
	bool free_active_root = roots_to_free & KVM_MMU_ROOT_CURRENT;
3654

3655
	BUILD_BUG_ON(KVM_MMU_NUM_PREV_ROOTS >= BITS_PER_LONG);
3656

3657
	/* Before acquiring the MMU lock, see if we need to do any real work. */
3658 3659 3660 3661 3662 3663 3664 3665 3666
	if (!(free_active_root && VALID_PAGE(mmu->root_hpa))) {
		for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
			if ((roots_to_free & KVM_MMU_ROOT_PREVIOUS(i)) &&
			    VALID_PAGE(mmu->prev_roots[i].hpa))
				break;

		if (i == KVM_MMU_NUM_PREV_ROOTS)
			return;
	}
3667

3668
	spin_lock(&kvm->mmu_lock);
3669

3670 3671
	for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
		if (roots_to_free & KVM_MMU_ROOT_PREVIOUS(i))
3672
			mmu_free_root_page(kvm, &mmu->prev_roots[i].hpa,
3673
					   &invalid_list);
3674

3675 3676 3677
	if (free_active_root) {
		if (mmu->shadow_root_level >= PT64_ROOT_4LEVEL &&
		    (mmu->root_level >= PT64_ROOT_4LEVEL || mmu->direct_map)) {
3678
			mmu_free_root_page(kvm, &mmu->root_hpa, &invalid_list);
3679 3680 3681
		} else {
			for (i = 0; i < 4; ++i)
				if (mmu->pae_root[i] != 0)
3682
					mmu_free_root_page(kvm,
3683 3684 3685 3686
							   &mmu->pae_root[i],
							   &invalid_list);
			mmu->root_hpa = INVALID_PAGE;
		}
3687
		mmu->root_pgd = 0;
3688
	}
3689

3690 3691
	kvm_mmu_commit_zap_page(kvm, &invalid_list);
	spin_unlock(&kvm->mmu_lock);
3692
}
3693
EXPORT_SYMBOL_GPL(kvm_mmu_free_roots);
3694

3695 3696 3697 3698
static int mmu_check_root(struct kvm_vcpu *vcpu, gfn_t root_gfn)
{
	int ret = 0;

3699
	if (!kvm_vcpu_is_visible_gfn(vcpu, root_gfn)) {
3700
		kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
3701 3702 3703 3704 3705 3706
		ret = 1;
	}

	return ret;
}

3707 3708
static hpa_t mmu_alloc_root(struct kvm_vcpu *vcpu, gfn_t gfn, gva_t gva,
			    u8 level, bool direct)
3709 3710
{
	struct kvm_mmu_page *sp;
3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728

	spin_lock(&vcpu->kvm->mmu_lock);

	if (make_mmu_pages_available(vcpu)) {
		spin_unlock(&vcpu->kvm->mmu_lock);
		return INVALID_PAGE;
	}
	sp = kvm_mmu_get_page(vcpu, gfn, gva, level, direct, ACC_ALL);
	++sp->root_count;

	spin_unlock(&vcpu->kvm->mmu_lock);
	return __pa(sp->spt);
}

static int mmu_alloc_direct_roots(struct kvm_vcpu *vcpu)
{
	u8 shadow_root_level = vcpu->arch.mmu->shadow_root_level;
	hpa_t root;
3729
	unsigned i;
3730

3731 3732 3733
	if (shadow_root_level >= PT64_ROOT_4LEVEL) {
		root = mmu_alloc_root(vcpu, 0, 0, shadow_root_level, true);
		if (!VALID_PAGE(root))
3734
			return -ENOSPC;
3735 3736
		vcpu->arch.mmu->root_hpa = root;
	} else if (shadow_root_level == PT32E_ROOT_LEVEL) {
3737
		for (i = 0; i < 4; ++i) {
3738
			MMU_WARN_ON(VALID_PAGE(vcpu->arch.mmu->pae_root[i]));
3739

3740 3741 3742
			root = mmu_alloc_root(vcpu, i << (30 - PAGE_SHIFT),
					      i << 30, PT32_ROOT_LEVEL, true);
			if (!VALID_PAGE(root))
3743
				return -ENOSPC;
3744
			vcpu->arch.mmu->pae_root[i] = root | PT_PRESENT_MASK;
3745
		}
3746
		vcpu->arch.mmu->root_hpa = __pa(vcpu->arch.mmu->pae_root);
3747 3748
	} else
		BUG();
3749

3750 3751
	/* root_pgd is ignored for direct MMUs. */
	vcpu->arch.mmu->root_pgd = 0;
3752 3753 3754 3755 3756

	return 0;
}

static int mmu_alloc_shadow_roots(struct kvm_vcpu *vcpu)
3757
{
3758
	u64 pdptr, pm_mask;
3759
	gfn_t root_gfn, root_pgd;
3760
	hpa_t root;
3761
	int i;
3762

3763 3764
	root_pgd = vcpu->arch.mmu->get_guest_pgd(vcpu);
	root_gfn = root_pgd >> PAGE_SHIFT;
3765

3766 3767 3768 3769 3770 3771 3772
	if (mmu_check_root(vcpu, root_gfn))
		return 1;

	/*
	 * Do we shadow a long mode page table? If so we need to
	 * write-protect the guests page table root.
	 */
3773
	if (vcpu->arch.mmu->root_level >= PT64_ROOT_4LEVEL) {
3774
		MMU_WARN_ON(VALID_PAGE(vcpu->arch.mmu->root_hpa));
3775

3776 3777 3778
		root = mmu_alloc_root(vcpu, root_gfn, 0,
				      vcpu->arch.mmu->shadow_root_level, false);
		if (!VALID_PAGE(root))
3779
			return -ENOSPC;
3780
		vcpu->arch.mmu->root_hpa = root;
3781
		goto set_root_pgd;
3782
	}
3783

3784 3785
	/*
	 * We shadow a 32 bit page table. This may be a legacy 2-level
3786 3787
	 * or a PAE 3-level page table. In either case we need to be aware that
	 * the shadow page table may be a PAE or a long mode page table.
3788
	 */
3789
	pm_mask = PT_PRESENT_MASK;
3790
	if (vcpu->arch.mmu->shadow_root_level == PT64_ROOT_4LEVEL)
3791 3792
		pm_mask |= PT_ACCESSED_MASK | PT_WRITABLE_MASK | PT_USER_MASK;

3793
	for (i = 0; i < 4; ++i) {
3794
		MMU_WARN_ON(VALID_PAGE(vcpu->arch.mmu->pae_root[i]));
3795 3796
		if (vcpu->arch.mmu->root_level == PT32E_ROOT_LEVEL) {
			pdptr = vcpu->arch.mmu->get_pdptr(vcpu, i);
B
Bandan Das 已提交
3797
			if (!(pdptr & PT_PRESENT_MASK)) {
3798
				vcpu->arch.mmu->pae_root[i] = 0;
A
Avi Kivity 已提交
3799 3800
				continue;
			}
A
Avi Kivity 已提交
3801
			root_gfn = pdptr >> PAGE_SHIFT;
3802 3803
			if (mmu_check_root(vcpu, root_gfn))
				return 1;
3804
		}
3805

3806 3807 3808 3809
		root = mmu_alloc_root(vcpu, root_gfn, i << 30,
				      PT32_ROOT_LEVEL, false);
		if (!VALID_PAGE(root))
			return -ENOSPC;
3810
		vcpu->arch.mmu->pae_root[i] = root | pm_mask;
3811
	}
3812
	vcpu->arch.mmu->root_hpa = __pa(vcpu->arch.mmu->pae_root);
3813 3814 3815 3816 3817

	/*
	 * If we shadow a 32 bit page table with a long mode page
	 * table we enter this path.
	 */
3818 3819
	if (vcpu->arch.mmu->shadow_root_level == PT64_ROOT_4LEVEL) {
		if (vcpu->arch.mmu->lm_root == NULL) {
3820 3821 3822 3823 3824 3825 3826
			/*
			 * The additional page necessary for this is only
			 * allocated on demand.
			 */

			u64 *lm_root;

3827
			lm_root = (void*)get_zeroed_page(GFP_KERNEL_ACCOUNT);
3828 3829 3830
			if (lm_root == NULL)
				return 1;

3831
			lm_root[0] = __pa(vcpu->arch.mmu->pae_root) | pm_mask;
3832

3833
			vcpu->arch.mmu->lm_root = lm_root;
3834 3835
		}

3836
		vcpu->arch.mmu->root_hpa = __pa(vcpu->arch.mmu->lm_root);
3837 3838
	}

3839 3840
set_root_pgd:
	vcpu->arch.mmu->root_pgd = root_pgd;
3841

3842
	return 0;
3843 3844
}

3845 3846
static int mmu_alloc_roots(struct kvm_vcpu *vcpu)
{
3847
	if (vcpu->arch.mmu->direct_map)
3848 3849 3850 3851 3852
		return mmu_alloc_direct_roots(vcpu);
	else
		return mmu_alloc_shadow_roots(vcpu);
}

3853
void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu)
3854 3855 3856 3857
{
	int i;
	struct kvm_mmu_page *sp;

3858
	if (vcpu->arch.mmu->direct_map)
3859 3860
		return;

3861
	if (!VALID_PAGE(vcpu->arch.mmu->root_hpa))
3862
		return;
3863

3864
	vcpu_clear_mmio_info(vcpu, MMIO_GVA_ANY);
3865

3866 3867
	if (vcpu->arch.mmu->root_level >= PT64_ROOT_4LEVEL) {
		hpa_t root = vcpu->arch.mmu->root_hpa;
3868
		sp = to_shadow_page(root);
3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886

		/*
		 * Even if another CPU was marking the SP as unsync-ed
		 * simultaneously, any guest page table changes are not
		 * guaranteed to be visible anyway until this VCPU issues a TLB
		 * flush strictly after those changes are made. We only need to
		 * ensure that the other CPU sets these flags before any actual
		 * changes to the page tables are made. The comments in
		 * mmu_need_write_protect() describe what could go wrong if this
		 * requirement isn't satisfied.
		 */
		if (!smp_load_acquire(&sp->unsync) &&
		    !smp_load_acquire(&sp->unsync_children))
			return;

		spin_lock(&vcpu->kvm->mmu_lock);
		kvm_mmu_audit(vcpu, AUDIT_PRE_SYNC);

3887
		mmu_sync_children(vcpu, sp);
3888

3889
		kvm_mmu_audit(vcpu, AUDIT_POST_SYNC);
3890
		spin_unlock(&vcpu->kvm->mmu_lock);
3891 3892
		return;
	}
3893 3894 3895 3896

	spin_lock(&vcpu->kvm->mmu_lock);
	kvm_mmu_audit(vcpu, AUDIT_PRE_SYNC);

3897
	for (i = 0; i < 4; ++i) {
3898
		hpa_t root = vcpu->arch.mmu->pae_root[i];
3899

3900
		if (root && VALID_PAGE(root)) {
3901
			root &= PT64_BASE_ADDR_MASK;
3902
			sp = to_shadow_page(root);
3903 3904 3905 3906
			mmu_sync_children(vcpu, sp);
		}
	}

3907
	kvm_mmu_audit(vcpu, AUDIT_POST_SYNC);
3908
	spin_unlock(&vcpu->kvm->mmu_lock);
3909
}
N
Nadav Har'El 已提交
3910
EXPORT_SYMBOL_GPL(kvm_mmu_sync_roots);
3911

3912
static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gpa_t vaddr,
3913
				  u32 access, struct x86_exception *exception)
A
Avi Kivity 已提交
3914
{
3915 3916
	if (exception)
		exception->error_code = 0;
A
Avi Kivity 已提交
3917 3918 3919
	return vaddr;
}

3920
static gpa_t nonpaging_gva_to_gpa_nested(struct kvm_vcpu *vcpu, gpa_t vaddr,
3921 3922
					 u32 access,
					 struct x86_exception *exception)
3923
{
3924 3925
	if (exception)
		exception->error_code = 0;
3926
	return vcpu->arch.nested_mmu.translate_gpa(vcpu, vaddr, access, exception);
3927 3928
}

3929 3930 3931
static bool
__is_rsvd_bits_set(struct rsvd_bits_validate *rsvd_check, u64 pte, int level)
{
3932
	int bit7 = (pte >> 7) & 1;
3933

3934
	return pte & rsvd_check->rsvd_bits_mask[bit7][level-1];
3935 3936
}

3937
static bool __is_bad_mt_xwr(struct rsvd_bits_validate *rsvd_check, u64 pte)
3938
{
3939
	return rsvd_check->bad_mt_xwr & BIT_ULL(pte & 0x3f);
3940 3941
}

3942
static bool mmio_info_in_cache(struct kvm_vcpu *vcpu, u64 addr, bool direct)
3943
{
3944 3945 3946 3947 3948 3949 3950
	/*
	 * A nested guest cannot use the MMIO cache if it is using nested
	 * page tables, because cr2 is a nGPA while the cache stores GPAs.
	 */
	if (mmu_is_nested(vcpu))
		return false;

3951 3952 3953 3954 3955 3956
	if (direct)
		return vcpu_match_mmio_gpa(vcpu, addr);

	return vcpu_match_mmio_gva(vcpu, addr);
}

3957 3958 3959
/* return true if reserved bit is detected on spte. */
static bool
walk_shadow_page_get_mmio_spte(struct kvm_vcpu *vcpu, u64 addr, u64 *sptep)
3960 3961
{
	struct kvm_shadow_walk_iterator iterator;
3962
	u64 sptes[PT64_ROOT_MAX_LEVEL], spte = 0ull;
3963
	struct rsvd_bits_validate *rsvd_check;
3964 3965
	int root, leaf;
	bool reserved = false;
3966

3967
	rsvd_check = &vcpu->arch.mmu->shadow_zero_check;
3968

3969
	walk_shadow_page_lockless_begin(vcpu);
3970

3971 3972
	for (shadow_walk_init(&iterator, vcpu, addr),
		 leaf = root = iterator.level;
3973 3974 3975 3976 3977
	     shadow_walk_okay(&iterator);
	     __shadow_walk_next(&iterator, spte)) {
		spte = mmu_spte_get_lockless(iterator.sptep);

		sptes[leaf - 1] = spte;
3978
		leaf--;
3979

3980 3981
		if (!is_shadow_present_pte(spte))
			break;
3982

3983 3984 3985 3986 3987 3988 3989
		/*
		 * Use a bitwise-OR instead of a logical-OR to aggregate the
		 * reserved bit and EPT's invalid memtype/XWR checks to avoid
		 * adding a Jcc in the loop.
		 */
		reserved |= __is_bad_mt_xwr(rsvd_check, spte) |
			    __is_rsvd_bits_set(rsvd_check, spte, iterator.level);
3990 3991
	}

3992 3993
	walk_shadow_page_lockless_end(vcpu);

3994 3995 3996
	if (reserved) {
		pr_err("%s: detect reserved bits on spte, addr 0x%llx, dump hierarchy:\n",
		       __func__, addr);
3997
		while (root > leaf) {
3998 3999 4000 4001 4002
			pr_err("------ spte 0x%llx level %d.\n",
			       sptes[root - 1], root);
			root--;
		}
	}
4003

4004 4005
	*sptep = spte;
	return reserved;
4006 4007
}

P
Paolo Bonzini 已提交
4008
static int handle_mmio_page_fault(struct kvm_vcpu *vcpu, u64 addr, bool direct)
4009 4010
{
	u64 spte;
4011
	bool reserved;
4012

4013
	if (mmio_info_in_cache(vcpu, addr, direct))
4014
		return RET_PF_EMULATE;
4015

4016
	reserved = walk_shadow_page_get_mmio_spte(vcpu, addr, &spte);
4017
	if (WARN_ON(reserved))
4018
		return -EINVAL;
4019 4020 4021

	if (is_mmio_spte(spte)) {
		gfn_t gfn = get_mmio_spte_gfn(spte);
4022
		unsigned int access = get_mmio_spte_access(spte);
4023

4024
		if (!check_mmio_spte(vcpu, spte))
4025
			return RET_PF_INVALID;
4026

4027 4028
		if (direct)
			addr = 0;
X
Xiao Guangrong 已提交
4029 4030

		trace_handle_mmio_page_fault(addr, gfn, access);
4031
		vcpu_cache_mmio_info(vcpu, addr, gfn, access);
4032
		return RET_PF_EMULATE;
4033 4034 4035 4036 4037 4038
	}

	/*
	 * If the page table is zapped by other cpus, let CPU fault again on
	 * the address.
	 */
4039
	return RET_PF_RETRY;
4040 4041
}

4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061
static bool page_fault_handle_page_track(struct kvm_vcpu *vcpu,
					 u32 error_code, gfn_t gfn)
{
	if (unlikely(error_code & PFERR_RSVD_MASK))
		return false;

	if (!(error_code & PFERR_PRESENT_MASK) ||
	      !(error_code & PFERR_WRITE_MASK))
		return false;

	/*
	 * guest is writing the page which is write tracked which can
	 * not be fixed by page fault handler.
	 */
	if (kvm_page_track_is_active(vcpu, gfn, KVM_PAGE_TRACK_WRITE))
		return true;

	return false;
}

4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075
static void shadow_page_table_clear_flood(struct kvm_vcpu *vcpu, gva_t addr)
{
	struct kvm_shadow_walk_iterator iterator;
	u64 spte;

	walk_shadow_page_lockless_begin(vcpu);
	for_each_shadow_entry_lockless(vcpu, addr, iterator, spte) {
		clear_sp_write_flooding_count(iterator.sptep);
		if (!is_shadow_present_pte(spte))
			break;
	}
	walk_shadow_page_lockless_end(vcpu);
}

4076 4077
static bool kvm_arch_setup_async_pf(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa,
				    gfn_t gfn)
4078 4079
{
	struct kvm_arch_async_pf arch;
X
Xiao Guangrong 已提交
4080

4081
	arch.token = (vcpu->arch.apf.id++ << 12) | vcpu->vcpu_id;
4082
	arch.gfn = gfn;
4083
	arch.direct_map = vcpu->arch.mmu->direct_map;
4084
	arch.cr3 = vcpu->arch.mmu->get_guest_pgd(vcpu);
4085

4086 4087
	return kvm_setup_async_pf(vcpu, cr2_or_gpa,
				  kvm_vcpu_gfn_to_hva(vcpu, gfn), &arch);
4088 4089
}

4090
static bool try_async_pf(struct kvm_vcpu *vcpu, bool prefault, gfn_t gfn,
4091 4092
			 gpa_t cr2_or_gpa, kvm_pfn_t *pfn, bool write,
			 bool *writable)
4093
{
4094
	struct kvm_memory_slot *slot = kvm_vcpu_gfn_to_memslot(vcpu, gfn);
4095 4096
	bool async;

4097 4098
	/* Don't expose private memslots to L2. */
	if (is_guest_mode(vcpu) && !kvm_is_visible_memslot(slot)) {
4099
		*pfn = KVM_PFN_NOSLOT;
4100
		*writable = false;
4101 4102 4103
		return false;
	}

4104 4105
	async = false;
	*pfn = __gfn_to_pfn_memslot(slot, gfn, false, &async, write, writable);
4106 4107 4108
	if (!async)
		return false; /* *pfn has correct page already */

4109
	if (!prefault && kvm_can_do_async_pf(vcpu)) {
4110
		trace_kvm_try_async_get_page(cr2_or_gpa, gfn);
4111
		if (kvm_find_async_pf_gfn(vcpu, gfn)) {
4112
			trace_kvm_async_pf_doublefault(cr2_or_gpa, gfn);
4113 4114
			kvm_make_request(KVM_REQ_APF_HALT, vcpu);
			return true;
4115
		} else if (kvm_arch_setup_async_pf(vcpu, cr2_or_gpa, gfn))
4116 4117 4118
			return true;
	}

4119
	*pfn = __gfn_to_pfn_memslot(slot, gfn, false, NULL, write, writable);
4120 4121 4122
	return false;
}

4123 4124
static int direct_page_fault(struct kvm_vcpu *vcpu, gpa_t gpa, u32 error_code,
			     bool prefault, int max_level, bool is_tdp)
A
Avi Kivity 已提交
4125
{
4126
	bool write = error_code & PFERR_WRITE_MASK;
4127
	bool map_writable;
A
Avi Kivity 已提交
4128

4129 4130 4131
	gfn_t gfn = gpa >> PAGE_SHIFT;
	unsigned long mmu_seq;
	kvm_pfn_t pfn;
4132
	int r;
4133

4134
	if (page_fault_handle_page_track(vcpu, error_code, gfn))
4135
		return RET_PF_EMULATE;
4136

4137 4138 4139
	r = fast_page_fault(vcpu, gpa, error_code);
	if (r != RET_PF_INVALID)
		return r;
4140

4141
	r = mmu_topup_memory_caches(vcpu, false);
4142 4143
	if (r)
		return r;
4144

4145 4146 4147 4148 4149 4150
	mmu_seq = vcpu->kvm->mmu_notifier_seq;
	smp_rmb();

	if (try_async_pf(vcpu, prefault, gfn, gpa, &pfn, write, &map_writable))
		return RET_PF_RETRY;

4151
	if (handle_abnormal_pfn(vcpu, is_tdp ? 0 : gpa, gfn, pfn, ACC_ALL, &r))
4152
		return r;
A
Avi Kivity 已提交
4153

4154 4155 4156 4157
	r = RET_PF_RETRY;
	spin_lock(&vcpu->kvm->mmu_lock);
	if (mmu_notifier_retry(vcpu->kvm, mmu_seq))
		goto out_unlock;
4158 4159
	r = make_mmu_pages_available(vcpu);
	if (r)
4160
		goto out_unlock;
4161 4162
	r = __direct_map(vcpu, gpa, error_code, map_writable, max_level, pfn,
			 prefault, is_tdp);
4163

4164 4165 4166 4167
out_unlock:
	spin_unlock(&vcpu->kvm->mmu_lock);
	kvm_release_pfn_clean(pfn);
	return r;
A
Avi Kivity 已提交
4168 4169
}

4170 4171 4172 4173 4174 4175 4176
static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gpa_t gpa,
				u32 error_code, bool prefault)
{
	pgprintk("%s: gva %lx error %x\n", __func__, gpa, error_code);

	/* This path builds a PAE pagetable, we can map 2mb pages at maximum. */
	return direct_page_fault(vcpu, gpa & PAGE_MASK, error_code, prefault,
4177
				 PG_LEVEL_2M, false);
4178 4179
}

4180
int kvm_handle_page_fault(struct kvm_vcpu *vcpu, u64 error_code,
4181
				u64 fault_address, char *insn, int insn_len)
4182 4183
{
	int r = 1;
4184
	u32 flags = vcpu->arch.apf.host_apf_flags;
4185

4186 4187 4188 4189 4190 4191
#ifndef CONFIG_X86_64
	/* A 64-bit CR2 should be impossible on 32-bit KVM. */
	if (WARN_ON_ONCE(fault_address >> 32))
		return -EFAULT;
#endif

P
Paolo Bonzini 已提交
4192
	vcpu->arch.l1tf_flush_l1d = true;
4193
	if (!flags) {
4194 4195
		trace_kvm_page_fault(fault_address, error_code);

4196
		if (kvm_event_needs_reinjection(vcpu))
4197 4198 4199
			kvm_mmu_unprotect_page_virt(vcpu, fault_address);
		r = kvm_mmu_page_fault(vcpu, fault_address, error_code, insn,
				insn_len);
4200
	} else if (flags & KVM_PV_REASON_PAGE_NOT_PRESENT) {
4201
		vcpu->arch.apf.host_apf_flags = 0;
4202
		local_irq_disable();
4203
		kvm_async_pf_task_wait_schedule(fault_address);
4204
		local_irq_enable();
4205 4206
	} else {
		WARN_ONCE(1, "Unexpected host async PF flags: %x\n", flags);
4207
	}
4208

4209 4210 4211 4212
	return r;
}
EXPORT_SYMBOL_GPL(kvm_handle_page_fault);

4213 4214
int kvm_tdp_page_fault(struct kvm_vcpu *vcpu, gpa_t gpa, u32 error_code,
		       bool prefault)
4215
{
4216
	int max_level;
4217

4218
	for (max_level = KVM_MAX_HUGEPAGE_LEVEL;
4219
	     max_level > PG_LEVEL_4K;
4220 4221
	     max_level--) {
		int page_num = KVM_PAGES_PER_HPAGE(max_level);
4222
		gfn_t base = (gpa >> PAGE_SHIFT) & ~(page_num - 1);
4223

4224 4225
		if (kvm_mtrr_check_gfn_range_consistency(vcpu, base, page_num))
			break;
4226
	}
4227

4228 4229
	return direct_page_fault(vcpu, gpa, error_code, prefault,
				 max_level, true);
4230 4231
}

4232 4233
static void nonpaging_init_context(struct kvm_vcpu *vcpu,
				   struct kvm_mmu *context)
A
Avi Kivity 已提交
4234 4235 4236
{
	context->page_fault = nonpaging_page_fault;
	context->gva_to_gpa = nonpaging_gva_to_gpa;
4237
	context->sync_page = nonpaging_sync_page;
4238
	context->invlpg = NULL;
4239
	context->update_pte = nonpaging_update_pte;
4240
	context->root_level = 0;
A
Avi Kivity 已提交
4241
	context->shadow_root_level = PT32E_ROOT_LEVEL;
4242
	context->direct_map = true;
4243
	context->nx = false;
A
Avi Kivity 已提交
4244 4245
}

4246
static inline bool is_root_usable(struct kvm_mmu_root_info *root, gpa_t pgd,
4247 4248
				  union kvm_mmu_page_role role)
{
4249
	return (role.direct || pgd == root->pgd) &&
4250 4251
	       VALID_PAGE(root->hpa) && to_shadow_page(root->hpa) &&
	       role.word == to_shadow_page(root->hpa)->role.word;
4252 4253
}

4254
/*
4255
 * Find out if a previously cached root matching the new pgd/role is available.
4256 4257 4258 4259 4260 4261
 * The current root is also inserted into the cache.
 * If a matching root was found, it is assigned to kvm_mmu->root_hpa and true is
 * returned.
 * Otherwise, the LRU root from the cache is assigned to kvm_mmu->root_hpa and
 * false is returned. This root should now be freed by the caller.
 */
4262
static bool cached_root_available(struct kvm_vcpu *vcpu, gpa_t new_pgd,
4263 4264 4265 4266
				  union kvm_mmu_page_role new_role)
{
	uint i;
	struct kvm_mmu_root_info root;
4267
	struct kvm_mmu *mmu = vcpu->arch.mmu;
4268

4269
	root.pgd = mmu->root_pgd;
4270 4271
	root.hpa = mmu->root_hpa;

4272
	if (is_root_usable(&root, new_pgd, new_role))
4273 4274
		return true;

4275 4276 4277
	for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++) {
		swap(root, mmu->prev_roots[i]);

4278
		if (is_root_usable(&root, new_pgd, new_role))
4279 4280 4281 4282
			break;
	}

	mmu->root_hpa = root.hpa;
4283
	mmu->root_pgd = root.pgd;
4284 4285 4286 4287

	return i < KVM_MMU_NUM_PREV_ROOTS;
}

4288
static bool fast_pgd_switch(struct kvm_vcpu *vcpu, gpa_t new_pgd,
4289
			    union kvm_mmu_page_role new_role)
A
Avi Kivity 已提交
4290
{
4291
	struct kvm_mmu *mmu = vcpu->arch.mmu;
4292 4293 4294 4295 4296 4297 4298

	/*
	 * For now, limit the fast switch to 64-bit hosts+VMs in order to avoid
	 * having to deal with PDPTEs. We may add support for 32-bit hosts/VMs
	 * later if necessary.
	 */
	if (mmu->shadow_root_level >= PT64_ROOT_4LEVEL &&
4299
	    mmu->root_level >= PT64_ROOT_4LEVEL)
4300
		return cached_root_available(vcpu, new_pgd, new_role);
4301 4302

	return false;
A
Avi Kivity 已提交
4303 4304
}

4305
static void __kvm_mmu_new_pgd(struct kvm_vcpu *vcpu, gpa_t new_pgd,
4306
			      union kvm_mmu_page_role new_role,
4307
			      bool skip_tlb_flush, bool skip_mmu_sync)
A
Avi Kivity 已提交
4308
{
4309
	if (!fast_pgd_switch(vcpu, new_pgd, new_role)) {
4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321
		kvm_mmu_free_roots(vcpu, vcpu->arch.mmu, KVM_MMU_ROOT_CURRENT);
		return;
	}

	/*
	 * It's possible that the cached previous root page is obsolete because
	 * of a change in the MMU generation number. However, changing the
	 * generation number is accompanied by KVM_REQ_MMU_RELOAD, which will
	 * free the root set here and allocate a new one.
	 */
	kvm_make_request(KVM_REQ_LOAD_MMU_PGD, vcpu);

4322
	if (!skip_mmu_sync || force_flush_and_sync_on_reuse)
4323
		kvm_make_request(KVM_REQ_MMU_SYNC, vcpu);
4324
	if (!skip_tlb_flush || force_flush_and_sync_on_reuse)
4325 4326 4327 4328 4329 4330 4331 4332 4333 4334
		kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);

	/*
	 * The last MMIO access's GVA and GPA are cached in the VCPU. When
	 * switching to a new CR3, that GVA->GPA mapping may no longer be
	 * valid. So clear any cached MMIO info even when we don't need to sync
	 * the shadow page tables.
	 */
	vcpu_clear_mmio_info(vcpu, MMIO_GVA_ANY);

4335
	__clear_sp_write_flooding_count(to_shadow_page(vcpu->arch.mmu->root_hpa));
A
Avi Kivity 已提交
4336 4337
}

4338
void kvm_mmu_new_pgd(struct kvm_vcpu *vcpu, gpa_t new_pgd, bool skip_tlb_flush,
4339
		     bool skip_mmu_sync)
4340
{
4341
	__kvm_mmu_new_pgd(vcpu, new_pgd, kvm_mmu_calc_root_page_role(vcpu),
4342
			  skip_tlb_flush, skip_mmu_sync);
4343
}
4344
EXPORT_SYMBOL_GPL(kvm_mmu_new_pgd);
4345

4346 4347
static unsigned long get_cr3(struct kvm_vcpu *vcpu)
{
4348
	return kvm_read_cr3(vcpu);
4349 4350
}

4351
static bool sync_mmio_spte(struct kvm_vcpu *vcpu, u64 *sptep, gfn_t gfn,
4352
			   unsigned int access, int *nr_present)
4353 4354 4355 4356 4357 4358 4359 4360
{
	if (unlikely(is_mmio_spte(*sptep))) {
		if (gfn != get_mmio_spte_gfn(*sptep)) {
			mmu_spte_clear_no_track(sptep);
			return true;
		}

		(*nr_present)++;
4361
		mark_mmio_spte(vcpu, sptep, gfn, access);
4362 4363 4364 4365 4366 4367
		return true;
	}

	return false;
}

4368 4369
static inline bool is_last_gpte(struct kvm_mmu *mmu,
				unsigned level, unsigned gpte)
A
Avi Kivity 已提交
4370
{
4371 4372 4373 4374 4375 4376 4377
	/*
	 * The RHS has bit 7 set iff level < mmu->last_nonleaf_level.
	 * If it is clear, there are no large pages at this level, so clear
	 * PT_PAGE_SIZE_MASK in gpte if that is the case.
	 */
	gpte &= level - mmu->last_nonleaf_level;

4378
	/*
4379 4380 4381
	 * PG_LEVEL_4K always terminates.  The RHS has bit 7 set
	 * iff level <= PG_LEVEL_4K, which for our purpose means
	 * level == PG_LEVEL_4K; set PT_PAGE_SIZE_MASK in gpte then.
4382
	 */
4383
	gpte |= level - PG_LEVEL_4K - 1;
4384

4385
	return gpte & PT_PAGE_SIZE_MASK;
A
Avi Kivity 已提交
4386 4387
}

4388 4389 4390 4391 4392
#define PTTYPE_EPT 18 /* arbitrary */
#define PTTYPE PTTYPE_EPT
#include "paging_tmpl.h"
#undef PTTYPE

A
Avi Kivity 已提交
4393 4394 4395 4396 4397 4398 4399 4400
#define PTTYPE 64
#include "paging_tmpl.h"
#undef PTTYPE

#define PTTYPE 32
#include "paging_tmpl.h"
#undef PTTYPE

4401 4402 4403 4404
static void
__reset_rsvds_bits_mask(struct kvm_vcpu *vcpu,
			struct rsvd_bits_validate *rsvd_check,
			int maxphyaddr, int level, bool nx, bool gbpages,
4405
			bool pse, bool amd)
4406 4407
{
	u64 exb_bit_rsvd = 0;
4408
	u64 gbpages_bit_rsvd = 0;
4409
	u64 nonleaf_bit8_rsvd = 0;
4410

4411
	rsvd_check->bad_mt_xwr = 0;
4412

4413
	if (!nx)
4414
		exb_bit_rsvd = rsvd_bits(63, 63);
4415
	if (!gbpages)
4416
		gbpages_bit_rsvd = rsvd_bits(7, 7);
4417 4418 4419 4420 4421

	/*
	 * Non-leaf PML4Es and PDPEs reserve bit 8 (which would be the G bit for
	 * leaf entries) on AMD CPUs only.
	 */
4422
	if (amd)
4423 4424
		nonleaf_bit8_rsvd = rsvd_bits(8, 8);

4425
	switch (level) {
4426 4427
	case PT32_ROOT_LEVEL:
		/* no rsvd bits for 2 level 4K page table entries */
4428 4429 4430 4431
		rsvd_check->rsvd_bits_mask[0][1] = 0;
		rsvd_check->rsvd_bits_mask[0][0] = 0;
		rsvd_check->rsvd_bits_mask[1][0] =
			rsvd_check->rsvd_bits_mask[0][0];
4432

4433
		if (!pse) {
4434
			rsvd_check->rsvd_bits_mask[1][1] = 0;
4435 4436 4437
			break;
		}

4438 4439
		if (is_cpuid_PSE36())
			/* 36bits PSE 4MB page */
4440
			rsvd_check->rsvd_bits_mask[1][1] = rsvd_bits(17, 21);
4441 4442
		else
			/* 32 bits PSE 4MB page */
4443
			rsvd_check->rsvd_bits_mask[1][1] = rsvd_bits(13, 21);
4444 4445
		break;
	case PT32E_ROOT_LEVEL:
4446
		rsvd_check->rsvd_bits_mask[0][2] =
4447
			rsvd_bits(maxphyaddr, 63) |
4448
			rsvd_bits(5, 8) | rsvd_bits(1, 2);	/* PDPTE */
4449
		rsvd_check->rsvd_bits_mask[0][1] = exb_bit_rsvd |
4450
			rsvd_bits(maxphyaddr, 62);	/* PDE */
4451
		rsvd_check->rsvd_bits_mask[0][0] = exb_bit_rsvd |
4452
			rsvd_bits(maxphyaddr, 62); 	/* PTE */
4453
		rsvd_check->rsvd_bits_mask[1][1] = exb_bit_rsvd |
4454 4455
			rsvd_bits(maxphyaddr, 62) |
			rsvd_bits(13, 20);		/* large page */
4456 4457
		rsvd_check->rsvd_bits_mask[1][0] =
			rsvd_check->rsvd_bits_mask[0][0];
4458
		break;
4459 4460 4461 4462 4463 4464
	case PT64_ROOT_5LEVEL:
		rsvd_check->rsvd_bits_mask[0][4] = exb_bit_rsvd |
			nonleaf_bit8_rsvd | rsvd_bits(7, 7) |
			rsvd_bits(maxphyaddr, 51);
		rsvd_check->rsvd_bits_mask[1][4] =
			rsvd_check->rsvd_bits_mask[0][4];
4465
		fallthrough;
4466
	case PT64_ROOT_4LEVEL:
4467 4468
		rsvd_check->rsvd_bits_mask[0][3] = exb_bit_rsvd |
			nonleaf_bit8_rsvd | rsvd_bits(7, 7) |
4469
			rsvd_bits(maxphyaddr, 51);
4470
		rsvd_check->rsvd_bits_mask[0][2] = exb_bit_rsvd |
4471
			gbpages_bit_rsvd |
4472
			rsvd_bits(maxphyaddr, 51);
4473 4474 4475 4476 4477 4478 4479
		rsvd_check->rsvd_bits_mask[0][1] = exb_bit_rsvd |
			rsvd_bits(maxphyaddr, 51);
		rsvd_check->rsvd_bits_mask[0][0] = exb_bit_rsvd |
			rsvd_bits(maxphyaddr, 51);
		rsvd_check->rsvd_bits_mask[1][3] =
			rsvd_check->rsvd_bits_mask[0][3];
		rsvd_check->rsvd_bits_mask[1][2] = exb_bit_rsvd |
4480
			gbpages_bit_rsvd | rsvd_bits(maxphyaddr, 51) |
4481
			rsvd_bits(13, 29);
4482
		rsvd_check->rsvd_bits_mask[1][1] = exb_bit_rsvd |
4483 4484
			rsvd_bits(maxphyaddr, 51) |
			rsvd_bits(13, 20);		/* large page */
4485 4486
		rsvd_check->rsvd_bits_mask[1][0] =
			rsvd_check->rsvd_bits_mask[0][0];
4487 4488 4489 4490
		break;
	}
}

4491 4492 4493 4494 4495
static void reset_rsvds_bits_mask(struct kvm_vcpu *vcpu,
				  struct kvm_mmu *context)
{
	__reset_rsvds_bits_mask(vcpu, &context->guest_rsvd_check,
				cpuid_maxphyaddr(vcpu), context->root_level,
4496 4497
				context->nx,
				guest_cpuid_has(vcpu, X86_FEATURE_GBPAGES),
4498 4499
				is_pse(vcpu),
				guest_cpuid_is_amd_or_hygon(vcpu));
4500 4501
}

4502 4503 4504
static void
__reset_rsvds_bits_mask_ept(struct rsvd_bits_validate *rsvd_check,
			    int maxphyaddr, bool execonly)
4505
{
4506
	u64 bad_mt_xwr;
4507

4508 4509
	rsvd_check->rsvd_bits_mask[0][4] =
		rsvd_bits(maxphyaddr, 51) | rsvd_bits(3, 7);
4510
	rsvd_check->rsvd_bits_mask[0][3] =
4511
		rsvd_bits(maxphyaddr, 51) | rsvd_bits(3, 7);
4512
	rsvd_check->rsvd_bits_mask[0][2] =
4513
		rsvd_bits(maxphyaddr, 51) | rsvd_bits(3, 6);
4514
	rsvd_check->rsvd_bits_mask[0][1] =
4515
		rsvd_bits(maxphyaddr, 51) | rsvd_bits(3, 6);
4516
	rsvd_check->rsvd_bits_mask[0][0] = rsvd_bits(maxphyaddr, 51);
4517 4518

	/* large page */
4519
	rsvd_check->rsvd_bits_mask[1][4] = rsvd_check->rsvd_bits_mask[0][4];
4520 4521
	rsvd_check->rsvd_bits_mask[1][3] = rsvd_check->rsvd_bits_mask[0][3];
	rsvd_check->rsvd_bits_mask[1][2] =
4522
		rsvd_bits(maxphyaddr, 51) | rsvd_bits(12, 29);
4523
	rsvd_check->rsvd_bits_mask[1][1] =
4524
		rsvd_bits(maxphyaddr, 51) | rsvd_bits(12, 20);
4525
	rsvd_check->rsvd_bits_mask[1][0] = rsvd_check->rsvd_bits_mask[0][0];
4526

4527 4528 4529 4530 4531 4532 4533 4534
	bad_mt_xwr = 0xFFull << (2 * 8);	/* bits 3..5 must not be 2 */
	bad_mt_xwr |= 0xFFull << (3 * 8);	/* bits 3..5 must not be 3 */
	bad_mt_xwr |= 0xFFull << (7 * 8);	/* bits 3..5 must not be 7 */
	bad_mt_xwr |= REPEAT_BYTE(1ull << 2);	/* bits 0..2 must not be 010 */
	bad_mt_xwr |= REPEAT_BYTE(1ull << 6);	/* bits 0..2 must not be 110 */
	if (!execonly) {
		/* bits 0..2 must not be 100 unless VMX capabilities allow it */
		bad_mt_xwr |= REPEAT_BYTE(1ull << 4);
4535
	}
4536
	rsvd_check->bad_mt_xwr = bad_mt_xwr;
4537 4538
}

4539 4540 4541 4542 4543 4544 4545
static void reset_rsvds_bits_mask_ept(struct kvm_vcpu *vcpu,
		struct kvm_mmu *context, bool execonly)
{
	__reset_rsvds_bits_mask_ept(&context->guest_rsvd_check,
				    cpuid_maxphyaddr(vcpu), execonly);
}

4546 4547 4548 4549 4550 4551 4552 4553
/*
 * the page table on host is the shadow page table for the page
 * table in guest or amd nested guest, its mmu features completely
 * follow the features in guest.
 */
void
reset_shadow_zero_bits_mask(struct kvm_vcpu *vcpu, struct kvm_mmu *context)
{
4554 4555
	bool uses_nx = context->nx ||
		context->mmu_role.base.smep_andnot_wp;
4556 4557
	struct rsvd_bits_validate *shadow_zero_check;
	int i;
4558

4559 4560 4561 4562
	/*
	 * Passing "true" to the last argument is okay; it adds a check
	 * on bit 8 of the SPTEs which KVM doesn't use anyway.
	 */
4563 4564
	shadow_zero_check = &context->shadow_zero_check;
	__reset_rsvds_bits_mask(vcpu, shadow_zero_check,
4565
				shadow_phys_bits,
4566
				context->shadow_root_level, uses_nx,
4567 4568
				guest_cpuid_has(vcpu, X86_FEATURE_GBPAGES),
				is_pse(vcpu), true);
4569 4570 4571 4572 4573 4574 4575 4576 4577

	if (!shadow_me_mask)
		return;

	for (i = context->shadow_root_level; --i >= 0;) {
		shadow_zero_check->rsvd_bits_mask[0][i] &= ~shadow_me_mask;
		shadow_zero_check->rsvd_bits_mask[1][i] &= ~shadow_me_mask;
	}

4578 4579 4580
}
EXPORT_SYMBOL_GPL(reset_shadow_zero_bits_mask);

4581 4582 4583 4584 4585 4586
static inline bool boot_cpu_is_amd(void)
{
	WARN_ON_ONCE(!tdp_enabled);
	return shadow_x_mask == 0;
}

4587 4588 4589 4590 4591 4592 4593 4594
/*
 * the direct page table on host, use as much mmu features as
 * possible, however, kvm currently does not do execution-protection.
 */
static void
reset_tdp_shadow_zero_bits_mask(struct kvm_vcpu *vcpu,
				struct kvm_mmu *context)
{
4595 4596 4597 4598 4599
	struct rsvd_bits_validate *shadow_zero_check;
	int i;

	shadow_zero_check = &context->shadow_zero_check;

4600
	if (boot_cpu_is_amd())
4601
		__reset_rsvds_bits_mask(vcpu, shadow_zero_check,
4602
					shadow_phys_bits,
4603
					context->shadow_root_level, false,
4604 4605
					boot_cpu_has(X86_FEATURE_GBPAGES),
					true, true);
4606
	else
4607
		__reset_rsvds_bits_mask_ept(shadow_zero_check,
4608
					    shadow_phys_bits,
4609 4610
					    false);

4611 4612 4613 4614 4615 4616 4617
	if (!shadow_me_mask)
		return;

	for (i = context->shadow_root_level; --i >= 0;) {
		shadow_zero_check->rsvd_bits_mask[0][i] &= ~shadow_me_mask;
		shadow_zero_check->rsvd_bits_mask[1][i] &= ~shadow_me_mask;
	}
4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628
}

/*
 * as the comments in reset_shadow_zero_bits_mask() except it
 * is the shadow page table for intel nested guest.
 */
static void
reset_ept_shadow_zero_bits_mask(struct kvm_vcpu *vcpu,
				struct kvm_mmu *context, bool execonly)
{
	__reset_rsvds_bits_mask_ept(&context->shadow_zero_check,
4629
				    shadow_phys_bits, execonly);
4630 4631
}

4632 4633 4634 4635 4636 4637 4638 4639 4640 4641
#define BYTE_MASK(access) \
	((1 & (access) ? 2 : 0) | \
	 (2 & (access) ? 4 : 0) | \
	 (3 & (access) ? 8 : 0) | \
	 (4 & (access) ? 16 : 0) | \
	 (5 & (access) ? 32 : 0) | \
	 (6 & (access) ? 64 : 0) | \
	 (7 & (access) ? 128 : 0))


4642 4643
static void update_permission_bitmask(struct kvm_vcpu *vcpu,
				      struct kvm_mmu *mmu, bool ept)
4644
{
4645 4646 4647 4648 4649 4650 4651 4652 4653
	unsigned byte;

	const u8 x = BYTE_MASK(ACC_EXEC_MASK);
	const u8 w = BYTE_MASK(ACC_WRITE_MASK);
	const u8 u = BYTE_MASK(ACC_USER_MASK);

	bool cr4_smep = kvm_read_cr4_bits(vcpu, X86_CR4_SMEP) != 0;
	bool cr4_smap = kvm_read_cr4_bits(vcpu, X86_CR4_SMAP) != 0;
	bool cr0_wp = is_write_protection(vcpu);
4654 4655

	for (byte = 0; byte < ARRAY_SIZE(mmu->permissions); ++byte) {
4656 4657
		unsigned pfec = byte << 1;

F
Feng Wu 已提交
4658
		/*
4659 4660
		 * Each "*f" variable has a 1 bit for each UWX value
		 * that causes a fault with the given PFEC.
F
Feng Wu 已提交
4661
		 */
4662

4663
		/* Faults from writes to non-writable pages */
4664
		u8 wf = (pfec & PFERR_WRITE_MASK) ? (u8)~w : 0;
4665
		/* Faults from user mode accesses to supervisor pages */
4666
		u8 uf = (pfec & PFERR_USER_MASK) ? (u8)~u : 0;
4667
		/* Faults from fetches of non-executable pages*/
4668
		u8 ff = (pfec & PFERR_FETCH_MASK) ? (u8)~x : 0;
4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693
		/* Faults from kernel mode fetches of user pages */
		u8 smepf = 0;
		/* Faults from kernel mode accesses of user pages */
		u8 smapf = 0;

		if (!ept) {
			/* Faults from kernel mode accesses to user pages */
			u8 kf = (pfec & PFERR_USER_MASK) ? 0 : u;

			/* Not really needed: !nx will cause pte.nx to fault */
			if (!mmu->nx)
				ff = 0;

			/* Allow supervisor writes if !cr0.wp */
			if (!cr0_wp)
				wf = (pfec & PFERR_USER_MASK) ? wf : 0;

			/* Disallow supervisor fetches of user code if cr4.smep */
			if (cr4_smep)
				smepf = (pfec & PFERR_FETCH_MASK) ? kf : 0;

			/*
			 * SMAP:kernel-mode data accesses from user-mode
			 * mappings should fault. A fault is considered
			 * as a SMAP violation if all of the following
P
Peng Hao 已提交
4694
			 * conditions are true:
4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707
			 *   - X86_CR4_SMAP is set in CR4
			 *   - A user page is accessed
			 *   - The access is not a fetch
			 *   - Page fault in kernel mode
			 *   - if CPL = 3 or X86_EFLAGS_AC is clear
			 *
			 * Here, we cover the first three conditions.
			 * The fourth is computed dynamically in permission_fault();
			 * PFERR_RSVD_MASK bit will be set in PFEC if the access is
			 * *not* subject to SMAP restrictions.
			 */
			if (cr4_smap)
				smapf = (pfec & (PFERR_RSVD_MASK|PFERR_FETCH_MASK)) ? 0 : kf;
4708
		}
4709 4710

		mmu->permissions[byte] = ff | uf | wf | smepf | smapf;
4711 4712 4713
	}
}

4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788
/*
* PKU is an additional mechanism by which the paging controls access to
* user-mode addresses based on the value in the PKRU register.  Protection
* key violations are reported through a bit in the page fault error code.
* Unlike other bits of the error code, the PK bit is not known at the
* call site of e.g. gva_to_gpa; it must be computed directly in
* permission_fault based on two bits of PKRU, on some machine state (CR4,
* CR0, EFER, CPL), and on other bits of the error code and the page tables.
*
* In particular the following conditions come from the error code, the
* page tables and the machine state:
* - PK is always zero unless CR4.PKE=1 and EFER.LMA=1
* - PK is always zero if RSVD=1 (reserved bit set) or F=1 (instruction fetch)
* - PK is always zero if U=0 in the page tables
* - PKRU.WD is ignored if CR0.WP=0 and the access is a supervisor access.
*
* The PKRU bitmask caches the result of these four conditions.  The error
* code (minus the P bit) and the page table's U bit form an index into the
* PKRU bitmask.  Two bits of the PKRU bitmask are then extracted and ANDed
* with the two bits of the PKRU register corresponding to the protection key.
* For the first three conditions above the bits will be 00, thus masking
* away both AD and WD.  For all reads or if the last condition holds, WD
* only will be masked away.
*/
static void update_pkru_bitmask(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
				bool ept)
{
	unsigned bit;
	bool wp;

	if (ept) {
		mmu->pkru_mask = 0;
		return;
	}

	/* PKEY is enabled only if CR4.PKE and EFER.LMA are both set. */
	if (!kvm_read_cr4_bits(vcpu, X86_CR4_PKE) || !is_long_mode(vcpu)) {
		mmu->pkru_mask = 0;
		return;
	}

	wp = is_write_protection(vcpu);

	for (bit = 0; bit < ARRAY_SIZE(mmu->permissions); ++bit) {
		unsigned pfec, pkey_bits;
		bool check_pkey, check_write, ff, uf, wf, pte_user;

		pfec = bit << 1;
		ff = pfec & PFERR_FETCH_MASK;
		uf = pfec & PFERR_USER_MASK;
		wf = pfec & PFERR_WRITE_MASK;

		/* PFEC.RSVD is replaced by ACC_USER_MASK. */
		pte_user = pfec & PFERR_RSVD_MASK;

		/*
		 * Only need to check the access which is not an
		 * instruction fetch and is to a user page.
		 */
		check_pkey = (!ff && pte_user);
		/*
		 * write access is controlled by PKRU if it is a
		 * user access or CR0.WP = 1.
		 */
		check_write = check_pkey && wf && (uf || wp);

		/* PKRU.AD stops both read and write access. */
		pkey_bits = !!check_pkey;
		/* PKRU.WD stops write access. */
		pkey_bits |= (!!check_write) << 1;

		mmu->pkru_mask |= (pkey_bits & 3) << pfec;
	}
}

4789
static void update_last_nonleaf_level(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu)
A
Avi Kivity 已提交
4790
{
4791 4792 4793 4794 4795
	unsigned root_level = mmu->root_level;

	mmu->last_nonleaf_level = root_level;
	if (root_level == PT32_ROOT_LEVEL && is_pse(vcpu))
		mmu->last_nonleaf_level++;
A
Avi Kivity 已提交
4796 4797
}

4798 4799 4800
static void paging64_init_context_common(struct kvm_vcpu *vcpu,
					 struct kvm_mmu *context,
					 int level)
A
Avi Kivity 已提交
4801
{
4802
	context->nx = is_nx(vcpu);
4803
	context->root_level = level;
4804

4805
	reset_rsvds_bits_mask(vcpu, context);
4806
	update_permission_bitmask(vcpu, context, false);
4807
	update_pkru_bitmask(vcpu, context, false);
4808
	update_last_nonleaf_level(vcpu, context);
A
Avi Kivity 已提交
4809

4810
	MMU_WARN_ON(!is_pae(vcpu));
A
Avi Kivity 已提交
4811 4812
	context->page_fault = paging64_page_fault;
	context->gva_to_gpa = paging64_gva_to_gpa;
4813
	context->sync_page = paging64_sync_page;
M
Marcelo Tosatti 已提交
4814
	context->invlpg = paging64_invlpg;
4815
	context->update_pte = paging64_update_pte;
4816
	context->shadow_root_level = level;
4817
	context->direct_map = false;
A
Avi Kivity 已提交
4818 4819
}

4820 4821
static void paging64_init_context(struct kvm_vcpu *vcpu,
				  struct kvm_mmu *context)
4822
{
4823 4824 4825 4826
	int root_level = is_la57_mode(vcpu) ?
			 PT64_ROOT_5LEVEL : PT64_ROOT_4LEVEL;

	paging64_init_context_common(vcpu, context, root_level);
4827 4828
}

4829 4830
static void paging32_init_context(struct kvm_vcpu *vcpu,
				  struct kvm_mmu *context)
A
Avi Kivity 已提交
4831
{
4832
	context->nx = false;
4833
	context->root_level = PT32_ROOT_LEVEL;
4834

4835
	reset_rsvds_bits_mask(vcpu, context);
4836
	update_permission_bitmask(vcpu, context, false);
4837
	update_pkru_bitmask(vcpu, context, false);
4838
	update_last_nonleaf_level(vcpu, context);
A
Avi Kivity 已提交
4839 4840 4841

	context->page_fault = paging32_page_fault;
	context->gva_to_gpa = paging32_gva_to_gpa;
4842
	context->sync_page = paging32_sync_page;
M
Marcelo Tosatti 已提交
4843
	context->invlpg = paging32_invlpg;
4844
	context->update_pte = paging32_update_pte;
A
Avi Kivity 已提交
4845
	context->shadow_root_level = PT32E_ROOT_LEVEL;
4846
	context->direct_map = false;
A
Avi Kivity 已提交
4847 4848
}

4849 4850
static void paging32E_init_context(struct kvm_vcpu *vcpu,
				   struct kvm_mmu *context)
A
Avi Kivity 已提交
4851
{
4852
	paging64_init_context_common(vcpu, context, PT32E_ROOT_LEVEL);
A
Avi Kivity 已提交
4853 4854
}

4855 4856 4857 4858
static union kvm_mmu_extended_role kvm_calc_mmu_role_ext(struct kvm_vcpu *vcpu)
{
	union kvm_mmu_extended_role ext = {0};

4859
	ext.cr0_pg = !!is_paging(vcpu);
4860
	ext.cr4_pae = !!is_pae(vcpu);
4861 4862 4863 4864
	ext.cr4_smep = !!kvm_read_cr4_bits(vcpu, X86_CR4_SMEP);
	ext.cr4_smap = !!kvm_read_cr4_bits(vcpu, X86_CR4_SMAP);
	ext.cr4_pse = !!is_pse(vcpu);
	ext.cr4_pke = !!kvm_read_cr4_bits(vcpu, X86_CR4_PKE);
4865
	ext.maxphyaddr = cpuid_maxphyaddr(vcpu);
4866 4867 4868 4869 4870 4871

	ext.valid = 1;

	return ext;
}

4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890
static union kvm_mmu_role kvm_calc_mmu_role_common(struct kvm_vcpu *vcpu,
						   bool base_only)
{
	union kvm_mmu_role role = {0};

	role.base.access = ACC_ALL;
	role.base.nxe = !!is_nx(vcpu);
	role.base.cr0_wp = is_write_protection(vcpu);
	role.base.smm = is_smm(vcpu);
	role.base.guest_mode = is_guest_mode(vcpu);

	if (base_only)
		return role;

	role.ext = kvm_calc_mmu_role_ext(vcpu);

	return role;
}

4891 4892 4893
static inline int kvm_mmu_get_tdp_level(struct kvm_vcpu *vcpu)
{
	/* Use 5-level TDP if and only if it's useful/necessary. */
4894
	if (max_tdp_level == 5 && cpuid_maxphyaddr(vcpu) <= 48)
4895 4896
		return 4;

4897
	return max_tdp_level;
4898 4899
}

4900 4901
static union kvm_mmu_role
kvm_calc_tdp_mmu_root_page_role(struct kvm_vcpu *vcpu, bool base_only)
4902
{
4903
	union kvm_mmu_role role = kvm_calc_mmu_role_common(vcpu, base_only);
4904

4905
	role.base.ad_disabled = (shadow_accessed_mask == 0);
4906
	role.base.level = kvm_mmu_get_tdp_level(vcpu);
4907
	role.base.direct = true;
4908
	role.base.gpte_is_8_bytes = true;
4909 4910 4911 4912

	return role;
}

4913
static void init_kvm_tdp_mmu(struct kvm_vcpu *vcpu)
4914
{
4915
	struct kvm_mmu *context = &vcpu->arch.root_mmu;
4916 4917
	union kvm_mmu_role new_role =
		kvm_calc_tdp_mmu_root_page_role(vcpu, false);
4918

4919 4920 4921 4922
	if (new_role.as_u64 == context->mmu_role.as_u64)
		return;

	context->mmu_role.as_u64 = new_role.as_u64;
4923
	context->page_fault = kvm_tdp_page_fault;
4924
	context->sync_page = nonpaging_sync_page;
4925
	context->invlpg = NULL;
4926
	context->update_pte = nonpaging_update_pte;
4927
	context->shadow_root_level = kvm_mmu_get_tdp_level(vcpu);
4928
	context->direct_map = true;
4929
	context->get_guest_pgd = get_cr3;
4930
	context->get_pdptr = kvm_pdptr_read;
4931
	context->inject_page_fault = kvm_inject_page_fault;
4932 4933

	if (!is_paging(vcpu)) {
4934
		context->nx = false;
4935 4936 4937
		context->gva_to_gpa = nonpaging_gva_to_gpa;
		context->root_level = 0;
	} else if (is_long_mode(vcpu)) {
4938
		context->nx = is_nx(vcpu);
4939 4940
		context->root_level = is_la57_mode(vcpu) ?
				PT64_ROOT_5LEVEL : PT64_ROOT_4LEVEL;
4941 4942
		reset_rsvds_bits_mask(vcpu, context);
		context->gva_to_gpa = paging64_gva_to_gpa;
4943
	} else if (is_pae(vcpu)) {
4944
		context->nx = is_nx(vcpu);
4945
		context->root_level = PT32E_ROOT_LEVEL;
4946 4947
		reset_rsvds_bits_mask(vcpu, context);
		context->gva_to_gpa = paging64_gva_to_gpa;
4948
	} else {
4949
		context->nx = false;
4950
		context->root_level = PT32_ROOT_LEVEL;
4951 4952
		reset_rsvds_bits_mask(vcpu, context);
		context->gva_to_gpa = paging32_gva_to_gpa;
4953 4954
	}

4955
	update_permission_bitmask(vcpu, context, false);
4956
	update_pkru_bitmask(vcpu, context, false);
4957
	update_last_nonleaf_level(vcpu, context);
4958
	reset_tdp_shadow_zero_bits_mask(vcpu, context);
4959 4960
}

4961
static union kvm_mmu_role
4962
kvm_calc_shadow_root_page_role_common(struct kvm_vcpu *vcpu, bool base_only)
4963 4964 4965 4966 4967 4968 4969
{
	union kvm_mmu_role role = kvm_calc_mmu_role_common(vcpu, base_only);

	role.base.smep_andnot_wp = role.ext.cr4_smep &&
		!is_write_protection(vcpu);
	role.base.smap_andnot_wp = role.ext.cr4_smap &&
		!is_write_protection(vcpu);
4970
	role.base.gpte_is_8_bytes = !!is_pae(vcpu);
4971

4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982
	return role;
}

static union kvm_mmu_role
kvm_calc_shadow_mmu_root_page_role(struct kvm_vcpu *vcpu, bool base_only)
{
	union kvm_mmu_role role =
		kvm_calc_shadow_root_page_role_common(vcpu, base_only);

	role.base.direct = !is_paging(vcpu);

4983
	if (!is_long_mode(vcpu))
4984
		role.base.level = PT32E_ROOT_LEVEL;
4985
	else if (is_la57_mode(vcpu))
4986
		role.base.level = PT64_ROOT_5LEVEL;
4987
	else
4988
		role.base.level = PT64_ROOT_4LEVEL;
4989 4990 4991 4992

	return role;
}

4993 4994 4995
static void shadow_mmu_init_context(struct kvm_vcpu *vcpu, struct kvm_mmu *context,
				    u32 cr0, u32 cr4, u32 efer,
				    union kvm_mmu_role new_role)
4996
{
4997
	if (!(cr0 & X86_CR0_PG))
4998
		nonpaging_init_context(vcpu, context);
4999
	else if (efer & EFER_LMA)
5000
		paging64_init_context(vcpu, context);
5001
	else if (cr4 & X86_CR4_PAE)
5002
		paging32E_init_context(vcpu, context);
A
Avi Kivity 已提交
5003
	else
5004
		paging32_init_context(vcpu, context);
5005

5006
	context->mmu_role.as_u64 = new_role.as_u64;
5007
	reset_shadow_zero_bits_mask(vcpu, context);
5008
}
5009 5010 5011

static void kvm_init_shadow_mmu(struct kvm_vcpu *vcpu, u32 cr0, u32 cr4, u32 efer)
{
5012
	struct kvm_mmu *context = &vcpu->arch.root_mmu;
5013 5014 5015 5016
	union kvm_mmu_role new_role =
		kvm_calc_shadow_mmu_root_page_role(vcpu, false);

	if (new_role.as_u64 != context->mmu_role.as_u64)
5017
		shadow_mmu_init_context(vcpu, context, cr0, cr4, efer, new_role);
5018 5019
}

5020 5021 5022 5023 5024 5025 5026
static union kvm_mmu_role
kvm_calc_shadow_npt_root_page_role(struct kvm_vcpu *vcpu)
{
	union kvm_mmu_role role =
		kvm_calc_shadow_root_page_role_common(vcpu, false);

	role.base.direct = false;
5027
	role.base.level = kvm_mmu_get_tdp_level(vcpu);
5028 5029 5030 5031

	return role;
}

5032 5033 5034
void kvm_init_shadow_npt_mmu(struct kvm_vcpu *vcpu, u32 cr0, u32 cr4, u32 efer,
			     gpa_t nested_cr3)
{
5035
	struct kvm_mmu *context = &vcpu->arch.guest_mmu;
5036
	union kvm_mmu_role new_role = kvm_calc_shadow_npt_root_page_role(vcpu);
5037

5038 5039
	context->shadow_root_level = new_role.base.level;

5040 5041
	__kvm_mmu_new_pgd(vcpu, nested_cr3, new_role.base, false, false);

5042
	if (new_role.as_u64 != context->mmu_role.as_u64)
5043
		shadow_mmu_init_context(vcpu, context, cr0, cr4, efer, new_role);
5044 5045
}
EXPORT_SYMBOL_GPL(kvm_init_shadow_npt_mmu);
5046

5047 5048
static union kvm_mmu_role
kvm_calc_shadow_ept_root_page_role(struct kvm_vcpu *vcpu, bool accessed_dirty,
5049
				   bool execonly, u8 level)
5050
{
5051
	union kvm_mmu_role role = {0};
5052

5053 5054
	/* SMM flag is inherited from root_mmu */
	role.base.smm = vcpu->arch.root_mmu.mmu_role.base.smm;
5055

5056
	role.base.level = level;
5057
	role.base.gpte_is_8_bytes = true;
5058 5059 5060 5061
	role.base.direct = false;
	role.base.ad_disabled = !accessed_dirty;
	role.base.guest_mode = true;
	role.base.access = ACC_ALL;
5062

5063 5064 5065 5066 5067 5068 5069
	/*
	 * WP=1 and NOT_WP=1 is an impossible combination, use WP and the
	 * SMAP variation to denote shadow EPT entries.
	 */
	role.base.cr0_wp = true;
	role.base.smap_andnot_wp = true;

5070
	role.ext = kvm_calc_mmu_role_ext(vcpu);
5071
	role.ext.execonly = execonly;
5072 5073 5074 5075

	return role;
}

5076
void kvm_init_shadow_ept_mmu(struct kvm_vcpu *vcpu, bool execonly,
5077
			     bool accessed_dirty, gpa_t new_eptp)
N
Nadav Har'El 已提交
5078
{
5079
	struct kvm_mmu *context = &vcpu->arch.guest_mmu;
5080
	u8 level = vmx_eptp_page_walk_level(new_eptp);
5081 5082
	union kvm_mmu_role new_role =
		kvm_calc_shadow_ept_root_page_role(vcpu, accessed_dirty,
5083
						   execonly, level);
5084

5085
	__kvm_mmu_new_pgd(vcpu, new_eptp, new_role.base, true, true);
5086 5087 5088

	if (new_role.as_u64 == context->mmu_role.as_u64)
		return;
5089

5090
	context->shadow_root_level = level;
N
Nadav Har'El 已提交
5091 5092

	context->nx = true;
5093
	context->ept_ad = accessed_dirty;
N
Nadav Har'El 已提交
5094 5095 5096 5097 5098
	context->page_fault = ept_page_fault;
	context->gva_to_gpa = ept_gva_to_gpa;
	context->sync_page = ept_sync_page;
	context->invlpg = ept_invlpg;
	context->update_pte = ept_update_pte;
5099
	context->root_level = level;
N
Nadav Har'El 已提交
5100
	context->direct_map = false;
5101
	context->mmu_role.as_u64 = new_role.as_u64;
5102

N
Nadav Har'El 已提交
5103
	update_permission_bitmask(vcpu, context, true);
5104
	update_pkru_bitmask(vcpu, context, true);
5105
	update_last_nonleaf_level(vcpu, context);
N
Nadav Har'El 已提交
5106
	reset_rsvds_bits_mask_ept(vcpu, context, execonly);
5107
	reset_ept_shadow_zero_bits_mask(vcpu, context, execonly);
N
Nadav Har'El 已提交
5108 5109 5110
}
EXPORT_SYMBOL_GPL(kvm_init_shadow_ept_mmu);

5111
static void init_kvm_softmmu(struct kvm_vcpu *vcpu)
5112
{
5113
	struct kvm_mmu *context = &vcpu->arch.root_mmu;
5114

5115 5116 5117 5118 5119
	kvm_init_shadow_mmu(vcpu,
			    kvm_read_cr0_bits(vcpu, X86_CR0_PG),
			    kvm_read_cr4_bits(vcpu, X86_CR4_PAE),
			    vcpu->arch.efer);

5120
	context->get_guest_pgd     = get_cr3;
5121 5122
	context->get_pdptr         = kvm_pdptr_read;
	context->inject_page_fault = kvm_inject_page_fault;
A
Avi Kivity 已提交
5123 5124
}

5125
static void init_kvm_nested_mmu(struct kvm_vcpu *vcpu)
5126
{
5127
	union kvm_mmu_role new_role = kvm_calc_mmu_role_common(vcpu, false);
5128 5129
	struct kvm_mmu *g_context = &vcpu->arch.nested_mmu;

5130 5131 5132 5133
	if (new_role.as_u64 == g_context->mmu_role.as_u64)
		return;

	g_context->mmu_role.as_u64 = new_role.as_u64;
5134
	g_context->get_guest_pgd     = get_cr3;
5135
	g_context->get_pdptr         = kvm_pdptr_read;
5136 5137
	g_context->inject_page_fault = kvm_inject_page_fault;

5138 5139 5140 5141 5142 5143
	/*
	 * L2 page tables are never shadowed, so there is no need to sync
	 * SPTEs.
	 */
	g_context->invlpg            = NULL;

5144
	/*
5145
	 * Note that arch.mmu->gva_to_gpa translates l2_gpa to l1_gpa using
5146 5147 5148 5149 5150
	 * L1's nested page tables (e.g. EPT12). The nested translation
	 * of l2_gva to l1_gpa is done by arch.nested_mmu.gva_to_gpa using
	 * L2's page tables as the first level of translation and L1's
	 * nested page tables as the second level of translation. Basically
	 * the gva_to_gpa functions between mmu and nested_mmu are swapped.
5151 5152
	 */
	if (!is_paging(vcpu)) {
5153
		g_context->nx = false;
5154 5155 5156
		g_context->root_level = 0;
		g_context->gva_to_gpa = nonpaging_gva_to_gpa_nested;
	} else if (is_long_mode(vcpu)) {
5157
		g_context->nx = is_nx(vcpu);
5158 5159
		g_context->root_level = is_la57_mode(vcpu) ?
					PT64_ROOT_5LEVEL : PT64_ROOT_4LEVEL;
5160
		reset_rsvds_bits_mask(vcpu, g_context);
5161 5162
		g_context->gva_to_gpa = paging64_gva_to_gpa_nested;
	} else if (is_pae(vcpu)) {
5163
		g_context->nx = is_nx(vcpu);
5164
		g_context->root_level = PT32E_ROOT_LEVEL;
5165
		reset_rsvds_bits_mask(vcpu, g_context);
5166 5167
		g_context->gva_to_gpa = paging64_gva_to_gpa_nested;
	} else {
5168
		g_context->nx = false;
5169
		g_context->root_level = PT32_ROOT_LEVEL;
5170
		reset_rsvds_bits_mask(vcpu, g_context);
5171 5172 5173
		g_context->gva_to_gpa = paging32_gva_to_gpa_nested;
	}

5174
	update_permission_bitmask(vcpu, g_context, false);
5175
	update_pkru_bitmask(vcpu, g_context, false);
5176
	update_last_nonleaf_level(vcpu, g_context);
5177 5178
}

5179
void kvm_init_mmu(struct kvm_vcpu *vcpu, bool reset_roots)
5180
{
5181
	if (reset_roots) {
5182 5183
		uint i;

5184
		vcpu->arch.mmu->root_hpa = INVALID_PAGE;
5185 5186

		for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
5187
			vcpu->arch.mmu->prev_roots[i] = KVM_MMU_ROOT_INFO_INVALID;
5188 5189
	}

5190
	if (mmu_is_nested(vcpu))
5191
		init_kvm_nested_mmu(vcpu);
5192
	else if (tdp_enabled)
5193
		init_kvm_tdp_mmu(vcpu);
5194
	else
5195
		init_kvm_softmmu(vcpu);
5196
}
5197
EXPORT_SYMBOL_GPL(kvm_init_mmu);
5198

5199 5200 5201
static union kvm_mmu_page_role
kvm_mmu_calc_root_page_role(struct kvm_vcpu *vcpu)
{
5202 5203
	union kvm_mmu_role role;

5204
	if (tdp_enabled)
5205
		role = kvm_calc_tdp_mmu_root_page_role(vcpu, true);
5206
	else
5207 5208 5209
		role = kvm_calc_shadow_mmu_root_page_role(vcpu, true);

	return role.base;
5210
}
5211

5212
void kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
5213
{
5214
	kvm_mmu_unload(vcpu);
5215
	kvm_init_mmu(vcpu, true);
A
Avi Kivity 已提交
5216
}
5217
EXPORT_SYMBOL_GPL(kvm_mmu_reset_context);
A
Avi Kivity 已提交
5218 5219

int kvm_mmu_load(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
5220
{
5221 5222
	int r;

5223
	r = mmu_topup_memory_caches(vcpu, !vcpu->arch.mmu->direct_map);
A
Avi Kivity 已提交
5224 5225
	if (r)
		goto out;
5226
	r = mmu_alloc_roots(vcpu);
5227
	kvm_mmu_sync_roots(vcpu);
5228 5229
	if (r)
		goto out;
5230
	kvm_mmu_load_pgd(vcpu);
5231
	kvm_x86_ops.tlb_flush_current(vcpu);
5232 5233
out:
	return r;
A
Avi Kivity 已提交
5234
}
A
Avi Kivity 已提交
5235 5236 5237 5238
EXPORT_SYMBOL_GPL(kvm_mmu_load);

void kvm_mmu_unload(struct kvm_vcpu *vcpu)
{
5239 5240 5241 5242
	kvm_mmu_free_roots(vcpu, &vcpu->arch.root_mmu, KVM_MMU_ROOTS_ALL);
	WARN_ON(VALID_PAGE(vcpu->arch.root_mmu.root_hpa));
	kvm_mmu_free_roots(vcpu, &vcpu->arch.guest_mmu, KVM_MMU_ROOTS_ALL);
	WARN_ON(VALID_PAGE(vcpu->arch.guest_mmu.root_hpa));
A
Avi Kivity 已提交
5243
}
5244
EXPORT_SYMBOL_GPL(kvm_mmu_unload);
A
Avi Kivity 已提交
5245

5246
static void mmu_pte_write_new_pte(struct kvm_vcpu *vcpu,
5247 5248
				  struct kvm_mmu_page *sp, u64 *spte,
				  const void *new)
5249
{
5250
	if (sp->role.level != PG_LEVEL_4K) {
5251 5252
		++vcpu->kvm->stat.mmu_pde_zapped;
		return;
5253
        }
5254

A
Avi Kivity 已提交
5255
	++vcpu->kvm->stat.mmu_pte_updated;
5256
	vcpu->arch.mmu->update_pte(vcpu, sp, spte, new);
5257 5258
}

5259 5260 5261 5262 5263 5264 5265 5266
static bool need_remote_flush(u64 old, u64 new)
{
	if (!is_shadow_present_pte(old))
		return false;
	if (!is_shadow_present_pte(new))
		return true;
	if ((old ^ new) & PT64_BASE_ADDR_MASK)
		return true;
5267 5268
	old ^= shadow_nx_mask;
	new ^= shadow_nx_mask;
5269 5270 5271
	return (old & ~new & PT64_PERM_MASK) != 0;
}

5272
static u64 mmu_pte_write_fetch_gpte(struct kvm_vcpu *vcpu, gpa_t *gpa,
5273
				    int *bytes)
5274
{
5275
	u64 gentry = 0;
5276
	int r;
5277 5278 5279

	/*
	 * Assume that the pte write on a page table of the same type
5280 5281
	 * as the current vcpu paging mode since we update the sptes only
	 * when they have the same mode.
5282
	 */
5283
	if (is_pae(vcpu) && *bytes == 4) {
5284
		/* Handle a 32-bit guest writing two halves of a 64-bit gpte */
5285 5286
		*gpa &= ~(gpa_t)7;
		*bytes = 8;
5287 5288
	}

5289 5290 5291 5292
	if (*bytes == 4 || *bytes == 8) {
		r = kvm_vcpu_read_guest_atomic(vcpu, *gpa, &gentry, *bytes);
		if (r)
			gentry = 0;
5293 5294
	}

5295 5296 5297 5298 5299 5300 5301
	return gentry;
}

/*
 * If we're seeing too many writes to a page, it may no longer be a page table,
 * or we may be forking, in which case it is better to unmap the page.
 */
5302
static bool detect_write_flooding(struct kvm_mmu_page *sp)
5303
{
5304 5305 5306 5307
	/*
	 * Skip write-flooding detected for the sp whose level is 1, because
	 * it can become unsync, then the guest page is not write-protected.
	 */
5308
	if (sp->role.level == PG_LEVEL_4K)
5309
		return false;
5310

5311 5312
	atomic_inc(&sp->write_flooding_count);
	return atomic_read(&sp->write_flooding_count) >= 3;
5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327
}

/*
 * Misaligned accesses are too much trouble to fix up; also, they usually
 * indicate a page is not used as a page table.
 */
static bool detect_write_misaligned(struct kvm_mmu_page *sp, gpa_t gpa,
				    int bytes)
{
	unsigned offset, pte_size, misaligned;

	pgprintk("misaligned: gpa %llx bytes %d role %x\n",
		 gpa, bytes, sp->role.word);

	offset = offset_in_page(gpa);
5328
	pte_size = sp->role.gpte_is_8_bytes ? 8 : 4;
5329 5330 5331 5332 5333 5334 5335 5336

	/*
	 * Sometimes, the OS only writes the last one bytes to update status
	 * bits, for example, in linux, andb instruction is used in clear_bit().
	 */
	if (!(offset & (pte_size - 1)) && bytes == 1)
		return false;

5337 5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348 5349 5350 5351
	misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
	misaligned |= bytes < 4;

	return misaligned;
}

static u64 *get_written_sptes(struct kvm_mmu_page *sp, gpa_t gpa, int *nspte)
{
	unsigned page_offset, quadrant;
	u64 *spte;
	int level;

	page_offset = offset_in_page(gpa);
	level = sp->role.level;
	*nspte = 1;
5352
	if (!sp->role.gpte_is_8_bytes) {
5353 5354 5355 5356 5357 5358 5359 5360 5361 5362 5363 5364 5365 5366 5367 5368 5369 5370 5371 5372 5373
		page_offset <<= 1;	/* 32->64 */
		/*
		 * A 32-bit pde maps 4MB while the shadow pdes map
		 * only 2MB.  So we need to double the offset again
		 * and zap two pdes instead of one.
		 */
		if (level == PT32_ROOT_LEVEL) {
			page_offset &= ~7; /* kill rounding error */
			page_offset <<= 1;
			*nspte = 2;
		}
		quadrant = page_offset >> PAGE_SHIFT;
		page_offset &= ~PAGE_MASK;
		if (quadrant != sp->role.quadrant)
			return NULL;
	}

	spte = &sp->spt[page_offset / sizeof(*spte)];
	return spte;
}

5374 5375 5376 5377 5378 5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389
/*
 * Ignore various flags when determining if a SPTE can be immediately
 * overwritten for the current MMU.
 *  - level: explicitly checked in mmu_pte_write_new_pte(), and will never
 *    match the current MMU role, as MMU's level tracks the root level.
 *  - access: updated based on the new guest PTE
 *  - quadrant: handled by get_written_sptes()
 *  - invalid: always false (loop only walks valid shadow pages)
 */
static const union kvm_mmu_page_role role_ign = {
	.level = 0xf,
	.access = 0x7,
	.quadrant = 0x3,
	.invalid = 0x1,
};

5390
static void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
5391 5392
			      const u8 *new, int bytes,
			      struct kvm_page_track_notifier_node *node)
5393 5394 5395 5396 5397 5398
{
	gfn_t gfn = gpa >> PAGE_SHIFT;
	struct kvm_mmu_page *sp;
	LIST_HEAD(invalid_list);
	u64 entry, gentry, *spte;
	int npte;
5399
	bool remote_flush, local_flush;
5400 5401 5402 5403 5404

	/*
	 * If we don't have indirect shadow pages, it means no page is
	 * write-protected, so we can exit simply.
	 */
5405
	if (!READ_ONCE(vcpu->kvm->arch.indirect_shadow_pages))
5406 5407
		return;

5408
	remote_flush = local_flush = false;
5409 5410 5411 5412 5413 5414 5415 5416

	pgprintk("%s: gpa %llx bytes %d\n", __func__, gpa, bytes);

	/*
	 * No need to care whether allocation memory is successful
	 * or not since pte prefetch is skiped if it does not have
	 * enough objects in the cache.
	 */
5417
	mmu_topup_memory_caches(vcpu, true);
5418 5419

	spin_lock(&vcpu->kvm->mmu_lock);
5420 5421 5422

	gentry = mmu_pte_write_fetch_gpte(vcpu, &gpa, &bytes);

5423
	++vcpu->kvm->stat.mmu_pte_write;
5424
	kvm_mmu_audit(vcpu, AUDIT_PRE_PTE_WRITE);
5425

5426
	for_each_gfn_indirect_valid_sp(vcpu->kvm, sp, gfn) {
5427
		if (detect_write_misaligned(sp, gpa, bytes) ||
5428
		      detect_write_flooding(sp)) {
5429
			kvm_mmu_prepare_zap_page(vcpu->kvm, sp, &invalid_list);
A
Avi Kivity 已提交
5430
			++vcpu->kvm->stat.mmu_flooded;
5431 5432
			continue;
		}
5433 5434 5435 5436 5437

		spte = get_written_sptes(sp, gpa, &npte);
		if (!spte)
			continue;

5438
		local_flush = true;
5439
		while (npte--) {
5440 5441
			u32 base_role = vcpu->arch.mmu->mmu_role.base.word;

5442
			entry = *spte;
5443
			mmu_page_zap_pte(vcpu->kvm, sp, spte, NULL);
5444
			if (gentry &&
5445 5446
			    !((sp->role.word ^ base_role) & ~role_ign.word) &&
			    rmap_can_add(vcpu))
5447
				mmu_pte_write_new_pte(vcpu, sp, spte, &gentry);
G
Gleb Natapov 已提交
5448
			if (need_remote_flush(entry, *spte))
5449
				remote_flush = true;
5450
			++spte;
5451 5452
		}
	}
5453
	kvm_mmu_flush_or_zap(vcpu, &invalid_list, remote_flush, local_flush);
5454
	kvm_mmu_audit(vcpu, AUDIT_POST_PTE_WRITE);
5455
	spin_unlock(&vcpu->kvm->mmu_lock);
5456 5457
}

5458 5459
int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
{
5460 5461
	gpa_t gpa;
	int r;
5462

5463
	if (vcpu->arch.mmu->direct_map)
5464 5465
		return 0;

5466
	gpa = kvm_mmu_gva_to_gpa_read(vcpu, gva, NULL);
5467 5468

	r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
5469

5470
	return r;
5471
}
5472
EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page_virt);
5473

5474
int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa, u64 error_code,
5475
		       void *insn, int insn_len)
5476
{
5477
	int r, emulation_type = EMULTYPE_PF;
5478
	bool direct = vcpu->arch.mmu->direct_map;
5479

5480
	if (WARN_ON(!VALID_PAGE(vcpu->arch.mmu->root_hpa)))
5481 5482
		return RET_PF_RETRY;

5483
	r = RET_PF_INVALID;
5484
	if (unlikely(error_code & PFERR_RSVD_MASK)) {
5485
		r = handle_mmio_page_fault(vcpu, cr2_or_gpa, direct);
5486
		if (r == RET_PF_EMULATE)
5487 5488
			goto emulate;
	}
5489

5490
	if (r == RET_PF_INVALID) {
5491 5492
		r = kvm_mmu_do_page_fault(vcpu, cr2_or_gpa,
					  lower_32_bits(error_code), false);
5493 5494
		if (WARN_ON_ONCE(r == RET_PF_INVALID))
			return -EIO;
5495 5496
	}

5497
	if (r < 0)
5498
		return r;
5499 5500
	if (r != RET_PF_EMULATE)
		return 1;
5501

5502 5503 5504 5505 5506 5507 5508
	/*
	 * Before emulating the instruction, check if the error code
	 * was due to a RO violation while translating the guest page.
	 * This can occur when using nested virtualization with nested
	 * paging in both guests. If true, we simply unprotect the page
	 * and resume the guest.
	 */
5509
	if (vcpu->arch.mmu->direct_map &&
5510
	    (error_code & PFERR_NESTED_GUEST_PAGE) == PFERR_NESTED_GUEST_PAGE) {
5511
		kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(cr2_or_gpa));
5512 5513 5514
		return 1;
	}

5515 5516 5517 5518 5519 5520
	/*
	 * vcpu->arch.mmu.page_fault returned RET_PF_EMULATE, but we can still
	 * optimistically try to just unprotect the page and let the processor
	 * re-execute the instruction that caused the page fault.  Do not allow
	 * retrying MMIO emulation, as it's not only pointless but could also
	 * cause us to enter an infinite loop because the processor will keep
5521 5522 5523 5524
	 * faulting on the non-existent MMIO address.  Retrying an instruction
	 * from a nested guest is also pointless and dangerous as we are only
	 * explicitly shadowing L1's page tables, i.e. unprotecting something
	 * for L1 isn't going to magically fix whatever issue cause L2 to fail.
5525
	 */
5526
	if (!mmio_info_in_cache(vcpu, cr2_or_gpa, direct) && !is_guest_mode(vcpu))
5527
		emulation_type |= EMULTYPE_ALLOW_RETRY_PF;
5528
emulate:
5529
	return x86_emulate_instruction(vcpu, cr2_or_gpa, emulation_type, insn,
5530
				       insn_len);
5531 5532 5533
}
EXPORT_SYMBOL_GPL(kvm_mmu_page_fault);

5534 5535
void kvm_mmu_invalidate_gva(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
			    gva_t gva, hpa_t root_hpa)
M
Marcelo Tosatti 已提交
5536
{
5537
	int i;
5538

5539 5540 5541 5542 5543 5544 5545 5546 5547 5548
	/* It's actually a GPA for vcpu->arch.guest_mmu.  */
	if (mmu != &vcpu->arch.guest_mmu) {
		/* INVLPG on a non-canonical address is a NOP according to the SDM.  */
		if (is_noncanonical_address(gva, vcpu))
			return;

		kvm_x86_ops.tlb_flush_gva(vcpu, gva);
	}

	if (!mmu->invlpg)
5549 5550
		return;

5551 5552
	if (root_hpa == INVALID_PAGE) {
		mmu->invlpg(vcpu, gva, mmu->root_hpa);
5553

5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566 5567 5568 5569 5570 5571 5572
		/*
		 * INVLPG is required to invalidate any global mappings for the VA,
		 * irrespective of PCID. Since it would take us roughly similar amount
		 * of work to determine whether any of the prev_root mappings of the VA
		 * is marked global, or to just sync it blindly, so we might as well
		 * just always sync it.
		 *
		 * Mappings not reachable via the current cr3 or the prev_roots will be
		 * synced when switching to that cr3, so nothing needs to be done here
		 * for them.
		 */
		for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
			if (VALID_PAGE(mmu->prev_roots[i].hpa))
				mmu->invlpg(vcpu, gva, mmu->prev_roots[i].hpa);
	} else {
		mmu->invlpg(vcpu, gva, root_hpa);
	}
}
EXPORT_SYMBOL_GPL(kvm_mmu_invalidate_gva);
5573

5574 5575 5576
void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
{
	kvm_mmu_invalidate_gva(vcpu, vcpu->arch.mmu, gva, INVALID_PAGE);
M
Marcelo Tosatti 已提交
5577 5578 5579 5580
	++vcpu->stat.invlpg;
}
EXPORT_SYMBOL_GPL(kvm_mmu_invlpg);

5581

5582 5583
void kvm_mmu_invpcid_gva(struct kvm_vcpu *vcpu, gva_t gva, unsigned long pcid)
{
5584
	struct kvm_mmu *mmu = vcpu->arch.mmu;
5585
	bool tlb_flush = false;
5586
	uint i;
5587 5588

	if (pcid == kvm_get_active_pcid(vcpu)) {
5589
		mmu->invlpg(vcpu, gva, mmu->root_hpa);
5590
		tlb_flush = true;
5591 5592
	}

5593 5594
	for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++) {
		if (VALID_PAGE(mmu->prev_roots[i].hpa) &&
5595
		    pcid == kvm_get_pcid(vcpu, mmu->prev_roots[i].pgd)) {
5596 5597 5598
			mmu->invlpg(vcpu, gva, mmu->prev_roots[i].hpa);
			tlb_flush = true;
		}
5599
	}
5600

5601
	if (tlb_flush)
5602
		kvm_x86_ops.tlb_flush_gva(vcpu, gva);
5603

5604 5605 5606
	++vcpu->stat.invlpg;

	/*
5607 5608 5609
	 * Mappings not reachable via the current cr3 or the prev_roots will be
	 * synced when switching to that cr3, so nothing needs to be done here
	 * for them.
5610 5611 5612 5613
	 */
}
EXPORT_SYMBOL_GPL(kvm_mmu_invpcid_gva);

5614 5615
void kvm_configure_mmu(bool enable_tdp, int tdp_max_root_level,
		       int tdp_huge_page_level)
5616
{
5617
	tdp_enabled = enable_tdp;
5618
	max_tdp_level = tdp_max_root_level;
5619 5620

	/*
5621
	 * max_huge_page_level reflects KVM's MMU capabilities irrespective
5622 5623 5624 5625 5626 5627
	 * of kernel support, e.g. KVM may be capable of using 1GB pages when
	 * the kernel is not.  But, KVM never creates a page size greater than
	 * what is used by the kernel for any given HVA, i.e. the kernel's
	 * capabilities are ultimately consulted by kvm_mmu_hugepage_adjust().
	 */
	if (tdp_enabled)
5628
		max_huge_page_level = tdp_huge_page_level;
5629
	else if (boot_cpu_has(X86_FEATURE_GBPAGES))
5630
		max_huge_page_level = PG_LEVEL_1G;
5631
	else
5632
		max_huge_page_level = PG_LEVEL_2M;
5633
}
5634
EXPORT_SYMBOL_GPL(kvm_configure_mmu);
5635 5636 5637 5638 5639 5640 5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651 5652 5653 5654

/* The return value indicates if tlb flush on all vcpus is needed. */
typedef bool (*slot_level_handler) (struct kvm *kvm, struct kvm_rmap_head *rmap_head);

/* The caller should hold mmu-lock before calling this function. */
static __always_inline bool
slot_handle_level_range(struct kvm *kvm, struct kvm_memory_slot *memslot,
			slot_level_handler fn, int start_level, int end_level,
			gfn_t start_gfn, gfn_t end_gfn, bool lock_flush_tlb)
{
	struct slot_rmap_walk_iterator iterator;
	bool flush = false;

	for_each_slot_rmap_range(memslot, start_level, end_level, start_gfn,
			end_gfn, &iterator) {
		if (iterator.rmap)
			flush |= fn(kvm, iterator.rmap);

		if (need_resched() || spin_needbreak(&kvm->mmu_lock)) {
			if (flush && lock_flush_tlb) {
5655 5656 5657
				kvm_flush_remote_tlbs_with_address(kvm,
						start_gfn,
						iterator.gfn - start_gfn + 1);
5658 5659 5660 5661 5662 5663 5664
				flush = false;
			}
			cond_resched_lock(&kvm->mmu_lock);
		}
	}

	if (flush && lock_flush_tlb) {
5665 5666
		kvm_flush_remote_tlbs_with_address(kvm, start_gfn,
						   end_gfn - start_gfn + 1);
5667 5668 5669 5670 5671 5672 5673 5674 5675 5676 5677 5678 5679 5680 5681 5682 5683 5684 5685 5686 5687
		flush = false;
	}

	return flush;
}

static __always_inline bool
slot_handle_level(struct kvm *kvm, struct kvm_memory_slot *memslot,
		  slot_level_handler fn, int start_level, int end_level,
		  bool lock_flush_tlb)
{
	return slot_handle_level_range(kvm, memslot, fn, start_level,
			end_level, memslot->base_gfn,
			memslot->base_gfn + memslot->npages - 1,
			lock_flush_tlb);
}

static __always_inline bool
slot_handle_all_level(struct kvm *kvm, struct kvm_memory_slot *memslot,
		      slot_level_handler fn, bool lock_flush_tlb)
{
5688
	return slot_handle_level(kvm, memslot, fn, PG_LEVEL_4K,
5689
				 KVM_MAX_HUGEPAGE_LEVEL, lock_flush_tlb);
5690 5691 5692 5693 5694 5695
}

static __always_inline bool
slot_handle_large_level(struct kvm *kvm, struct kvm_memory_slot *memslot,
			slot_level_handler fn, bool lock_flush_tlb)
{
5696
	return slot_handle_level(kvm, memslot, fn, PG_LEVEL_4K + 1,
5697
				 KVM_MAX_HUGEPAGE_LEVEL, lock_flush_tlb);
5698 5699 5700 5701 5702 5703
}

static __always_inline bool
slot_handle_leaf(struct kvm *kvm, struct kvm_memory_slot *memslot,
		 slot_level_handler fn, bool lock_flush_tlb)
{
5704 5705
	return slot_handle_level(kvm, memslot, fn, PG_LEVEL_4K,
				 PG_LEVEL_4K, lock_flush_tlb);
5706 5707
}

5708
static void free_mmu_pages(struct kvm_mmu *mmu)
A
Avi Kivity 已提交
5709
{
5710 5711
	free_page((unsigned long)mmu->pae_root);
	free_page((unsigned long)mmu->lm_root);
A
Avi Kivity 已提交
5712 5713
}

5714
static int alloc_mmu_pages(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu)
A
Avi Kivity 已提交
5715
{
5716
	struct page *page;
A
Avi Kivity 已提交
5717 5718
	int i;

5719
	/*
5720 5721 5722 5723 5724 5725 5726
	 * When using PAE paging, the four PDPTEs are treated as 'root' pages,
	 * while the PDP table is a per-vCPU construct that's allocated at MMU
	 * creation.  When emulating 32-bit mode, cr3 is only 32 bits even on
	 * x86_64.  Therefore we need to allocate the PDP table in the first
	 * 4GB of memory, which happens to fit the DMA32 zone.  Except for
	 * SVM's 32-bit NPT support, TDP paging doesn't use PAE paging and can
	 * skip allocating the PDP table.
5727
	 */
5728
	if (tdp_enabled && kvm_mmu_get_tdp_level(vcpu) > PT32E_ROOT_LEVEL)
5729 5730
		return 0;

5731
	page = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_DMA32);
5732
	if (!page)
5733 5734
		return -ENOMEM;

5735
	mmu->pae_root = page_address(page);
5736
	for (i = 0; i < 4; ++i)
5737
		mmu->pae_root[i] = INVALID_PAGE;
5738

A
Avi Kivity 已提交
5739 5740 5741
	return 0;
}

5742
int kvm_mmu_create(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
5743
{
5744
	uint i;
5745
	int ret;
5746

5747
	vcpu->arch.mmu_pte_list_desc_cache.kmem_cache = pte_list_desc_cache;
5748 5749
	vcpu->arch.mmu_pte_list_desc_cache.gfp_zero = __GFP_ZERO;

5750
	vcpu->arch.mmu_page_header_cache.kmem_cache = mmu_page_header_cache;
5751
	vcpu->arch.mmu_page_header_cache.gfp_zero = __GFP_ZERO;
5752

5753 5754
	vcpu->arch.mmu_shadow_page_cache.gfp_zero = __GFP_ZERO;

5755 5756
	vcpu->arch.mmu = &vcpu->arch.root_mmu;
	vcpu->arch.walk_mmu = &vcpu->arch.root_mmu;
A
Avi Kivity 已提交
5757

5758
	vcpu->arch.root_mmu.root_hpa = INVALID_PAGE;
5759
	vcpu->arch.root_mmu.root_pgd = 0;
5760
	vcpu->arch.root_mmu.translate_gpa = translate_gpa;
5761
	for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
5762
		vcpu->arch.root_mmu.prev_roots[i] = KVM_MMU_ROOT_INFO_INVALID;
A
Avi Kivity 已提交
5763

5764
	vcpu->arch.guest_mmu.root_hpa = INVALID_PAGE;
5765
	vcpu->arch.guest_mmu.root_pgd = 0;
5766 5767 5768
	vcpu->arch.guest_mmu.translate_gpa = translate_gpa;
	for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
		vcpu->arch.guest_mmu.prev_roots[i] = KVM_MMU_ROOT_INFO_INVALID;
5769

5770
	vcpu->arch.nested_mmu.translate_gpa = translate_nested_gpa;
5771 5772 5773 5774 5775 5776 5777 5778 5779 5780 5781 5782 5783

	ret = alloc_mmu_pages(vcpu, &vcpu->arch.guest_mmu);
	if (ret)
		return ret;

	ret = alloc_mmu_pages(vcpu, &vcpu->arch.root_mmu);
	if (ret)
		goto fail_allocate_root;

	return ret;
 fail_allocate_root:
	free_mmu_pages(&vcpu->arch.guest_mmu);
	return ret;
A
Avi Kivity 已提交
5784 5785
}

5786
#define BATCH_ZAP_PAGES	10
5787 5788 5789
static void kvm_zap_obsolete_pages(struct kvm *kvm)
{
	struct kvm_mmu_page *sp, *node;
5790
	int nr_zapped, batch = 0;
5791 5792 5793 5794 5795 5796 5797 5798 5799 5800 5801 5802

restart:
	list_for_each_entry_safe_reverse(sp, node,
	      &kvm->arch.active_mmu_pages, link) {
		/*
		 * No obsolete valid page exists before a newly created page
		 * since active_mmu_pages is a FIFO list.
		 */
		if (!is_obsolete_sp(kvm, sp))
			break;

		/*
5803 5804 5805
		 * Invalid pages should never land back on the list of active
		 * pages.  Skip the bogus page, otherwise we'll get stuck in an
		 * infinite loop if the page gets put back on the list (again).
5806
		 */
5807
		if (WARN_ON(sp->role.invalid))
5808 5809
			continue;

5810 5811 5812 5813 5814 5815
		/*
		 * No need to flush the TLB since we're only zapping shadow
		 * pages with an obsolete generation number and all vCPUS have
		 * loaded a new root, i.e. the shadow pages being zapped cannot
		 * be in active use by the guest.
		 */
5816
		if (batch >= BATCH_ZAP_PAGES &&
5817
		    cond_resched_lock(&kvm->mmu_lock)) {
5818
			batch = 0;
5819 5820 5821
			goto restart;
		}

5822 5823
		if (__kvm_mmu_prepare_zap_page(kvm, sp,
				&kvm->arch.zapped_obsolete_pages, &nr_zapped)) {
5824
			batch += nr_zapped;
5825
			goto restart;
5826
		}
5827 5828
	}

5829 5830 5831 5832 5833
	/*
	 * Trigger a remote TLB flush before freeing the page tables to ensure
	 * KVM is not in the middle of a lockless shadow page table walk, which
	 * may reference the pages.
	 */
5834
	kvm_mmu_commit_zap_page(kvm, &kvm->arch.zapped_obsolete_pages);
5835 5836 5837 5838 5839 5840 5841 5842 5843 5844 5845 5846 5847
}

/*
 * Fast invalidate all shadow pages and use lock-break technique
 * to zap obsolete pages.
 *
 * It's required when memslot is being deleted or VM is being
 * destroyed, in these cases, we should ensure that KVM MMU does
 * not use any resource of the being-deleted slot or all slots
 * after calling the function.
 */
static void kvm_mmu_zap_all_fast(struct kvm *kvm)
{
5848 5849
	lockdep_assert_held(&kvm->slots_lock);

5850
	spin_lock(&kvm->mmu_lock);
5851
	trace_kvm_mmu_zap_all_fast(kvm);
5852 5853 5854 5855 5856 5857 5858 5859 5860

	/*
	 * Toggle mmu_valid_gen between '0' and '1'.  Because slots_lock is
	 * held for the entire duration of zapping obsolete pages, it's
	 * impossible for there to be multiple invalid generations associated
	 * with *valid* shadow pages at any given time, i.e. there is exactly
	 * one valid generation and (at most) one invalid generation.
	 */
	kvm->arch.mmu_valid_gen = kvm->arch.mmu_valid_gen ? 0 : 1;
5861

5862 5863 5864 5865 5866 5867 5868 5869 5870 5871
	/*
	 * Notify all vcpus to reload its shadow page table and flush TLB.
	 * Then all vcpus will switch to new shadow page table with the new
	 * mmu_valid_gen.
	 *
	 * Note: we need to do this under the protection of mmu_lock,
	 * otherwise, vcpu would purge shadow page but miss tlb flush.
	 */
	kvm_reload_remote_mmus(kvm);

5872 5873 5874 5875
	kvm_zap_obsolete_pages(kvm);
	spin_unlock(&kvm->mmu_lock);
}

5876 5877 5878 5879 5880
static bool kvm_has_zapped_obsolete_pages(struct kvm *kvm)
{
	return unlikely(!list_empty_careful(&kvm->arch.zapped_obsolete_pages));
}

5881
static void kvm_mmu_invalidate_zap_pages_in_memslot(struct kvm *kvm,
5882 5883
			struct kvm_memory_slot *slot,
			struct kvm_page_track_notifier_node *node)
5884
{
5885
	kvm_mmu_zap_all_fast(kvm);
5886 5887
}

5888
void kvm_mmu_init_vm(struct kvm *kvm)
5889
{
5890
	struct kvm_page_track_notifier_node *node = &kvm->arch.mmu_sp_tracker;
5891

5892
	node->track_write = kvm_mmu_pte_write;
5893
	node->track_flush_slot = kvm_mmu_invalidate_zap_pages_in_memslot;
5894
	kvm_page_track_register_notifier(kvm, node);
5895 5896
}

5897
void kvm_mmu_uninit_vm(struct kvm *kvm)
5898
{
5899
	struct kvm_page_track_notifier_node *node = &kvm->arch.mmu_sp_tracker;
5900

5901
	kvm_page_track_unregister_notifier(kvm, node);
5902 5903
}

X
Xiao Guangrong 已提交
5904 5905 5906 5907
void kvm_zap_gfn_range(struct kvm *kvm, gfn_t gfn_start, gfn_t gfn_end)
{
	struct kvm_memslots *slots;
	struct kvm_memory_slot *memslot;
5908
	int i;
X
Xiao Guangrong 已提交
5909 5910

	spin_lock(&kvm->mmu_lock);
5911 5912 5913 5914 5915 5916 5917 5918 5919
	for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) {
		slots = __kvm_memslots(kvm, i);
		kvm_for_each_memslot(memslot, slots) {
			gfn_t start, end;

			start = max(gfn_start, memslot->base_gfn);
			end = min(gfn_end, memslot->base_gfn + memslot->npages);
			if (start >= end)
				continue;
X
Xiao Guangrong 已提交
5920

5921
			slot_handle_level_range(kvm, memslot, kvm_zap_rmapp,
5922
						PG_LEVEL_4K,
5923
						KVM_MAX_HUGEPAGE_LEVEL,
5924
						start, end - 1, true);
5925
		}
X
Xiao Guangrong 已提交
5926 5927 5928 5929 5930
	}

	spin_unlock(&kvm->mmu_lock);
}

5931 5932
static bool slot_rmap_write_protect(struct kvm *kvm,
				    struct kvm_rmap_head *rmap_head)
5933
{
5934
	return __rmap_write_protect(kvm, rmap_head, false);
5935 5936
}

5937
void kvm_mmu_slot_remove_write_access(struct kvm *kvm,
5938 5939
				      struct kvm_memory_slot *memslot,
				      int start_level)
A
Avi Kivity 已提交
5940
{
5941
	bool flush;
A
Avi Kivity 已提交
5942

5943
	spin_lock(&kvm->mmu_lock);
5944
	flush = slot_handle_level(kvm, memslot, slot_rmap_write_protect,
5945
				start_level, KVM_MAX_HUGEPAGE_LEVEL, false);
5946
	spin_unlock(&kvm->mmu_lock);
5947 5948 5949 5950 5951 5952 5953 5954

	/*
	 * We can flush all the TLBs out of the mmu lock without TLB
	 * corruption since we just change the spte from writable to
	 * readonly so that we only need to care the case of changing
	 * spte from present to present (changing the spte from present
	 * to nonpresent will flush all the TLBs immediately), in other
	 * words, the only case we care is mmu_spte_update() where we
W
Wei Yang 已提交
5955
	 * have checked SPTE_HOST_WRITEABLE | SPTE_MMU_WRITEABLE
5956 5957 5958
	 * instead of PT_WRITABLE_MASK, that means it does not depend
	 * on PT_WRITABLE_MASK anymore.
	 */
5959
	if (flush)
5960
		kvm_arch_flush_remote_tlbs_memslot(kvm, memslot);
A
Avi Kivity 已提交
5961
}
5962

5963
static bool kvm_mmu_zap_collapsible_spte(struct kvm *kvm,
5964
					 struct kvm_rmap_head *rmap_head)
5965 5966 5967 5968
{
	u64 *sptep;
	struct rmap_iterator iter;
	int need_tlb_flush = 0;
D
Dan Williams 已提交
5969
	kvm_pfn_t pfn;
5970 5971
	struct kvm_mmu_page *sp;

5972
restart:
5973
	for_each_rmap_spte(rmap_head, &iter, sptep) {
5974
		sp = sptep_to_sp(sptep);
5975 5976 5977
		pfn = spte_to_pfn(*sptep);

		/*
5978 5979 5980 5981 5982
		 * We cannot do huge page mapping for indirect shadow pages,
		 * which are found on the last rmap (level = 1) when not using
		 * tdp; such shadow pages are synced with the page table in
		 * the guest, and the guest page table is using 4K page size
		 * mapping if the indirect sp has level = 1.
5983
		 */
5984
		if (sp->role.direct && !kvm_is_reserved_pfn(pfn) &&
5985 5986
		    (kvm_is_zone_device_pfn(pfn) ||
		     PageCompound(pfn_to_page(pfn)))) {
5987
			pte_list_remove(rmap_head, sptep);
5988 5989 5990 5991 5992 5993 5994

			if (kvm_available_flush_tlb_with_range())
				kvm_flush_remote_tlbs_with_address(kvm, sp->gfn,
					KVM_PAGES_PER_HPAGE(sp->role.level));
			else
				need_tlb_flush = 1;

5995 5996
			goto restart;
		}
5997 5998 5999 6000 6001 6002
	}

	return need_tlb_flush;
}

void kvm_mmu_zap_collapsible_sptes(struct kvm *kvm,
6003
				   const struct kvm_memory_slot *memslot)
6004
{
6005
	/* FIXME: const-ify all uses of struct kvm_memory_slot.  */
6006
	spin_lock(&kvm->mmu_lock);
6007 6008
	slot_handle_leaf(kvm, (struct kvm_memory_slot *)memslot,
			 kvm_mmu_zap_collapsible_spte, true);
6009 6010 6011
	spin_unlock(&kvm->mmu_lock);
}

6012 6013 6014 6015
void kvm_arch_flush_remote_tlbs_memslot(struct kvm *kvm,
					struct kvm_memory_slot *memslot)
{
	/*
6016 6017 6018 6019 6020
	 * All current use cases for flushing the TLBs for a specific memslot
	 * are related to dirty logging, and do the TLB flush out of mmu_lock.
	 * The interaction between the various operations on memslot must be
	 * serialized by slots_locks to ensure the TLB flush from one operation
	 * is observed by any other operation on the same memslot.
6021 6022
	 */
	lockdep_assert_held(&kvm->slots_lock);
6023 6024
	kvm_flush_remote_tlbs_with_address(kvm, memslot->base_gfn,
					   memslot->npages);
6025 6026
}

6027 6028 6029
void kvm_mmu_slot_leaf_clear_dirty(struct kvm *kvm,
				   struct kvm_memory_slot *memslot)
{
6030
	bool flush;
6031 6032

	spin_lock(&kvm->mmu_lock);
6033
	flush = slot_handle_leaf(kvm, memslot, __rmap_clear_dirty, false);
6034 6035 6036 6037 6038 6039 6040 6041 6042
	spin_unlock(&kvm->mmu_lock);

	/*
	 * It's also safe to flush TLBs out of mmu lock here as currently this
	 * function is only used for dirty logging, in which case flushing TLB
	 * out of mmu lock also guarantees no dirty pages will be lost in
	 * dirty_bitmap.
	 */
	if (flush)
6043
		kvm_arch_flush_remote_tlbs_memslot(kvm, memslot);
6044 6045 6046 6047 6048 6049
}
EXPORT_SYMBOL_GPL(kvm_mmu_slot_leaf_clear_dirty);

void kvm_mmu_slot_largepage_remove_write_access(struct kvm *kvm,
					struct kvm_memory_slot *memslot)
{
6050
	bool flush;
6051 6052

	spin_lock(&kvm->mmu_lock);
6053 6054
	flush = slot_handle_large_level(kvm, memslot, slot_rmap_write_protect,
					false);
6055 6056 6057
	spin_unlock(&kvm->mmu_lock);

	if (flush)
6058
		kvm_arch_flush_remote_tlbs_memslot(kvm, memslot);
6059 6060 6061 6062 6063 6064
}
EXPORT_SYMBOL_GPL(kvm_mmu_slot_largepage_remove_write_access);

void kvm_mmu_slot_set_dirty(struct kvm *kvm,
			    struct kvm_memory_slot *memslot)
{
6065
	bool flush;
6066 6067

	spin_lock(&kvm->mmu_lock);
6068
	flush = slot_handle_all_level(kvm, memslot, __rmap_set_dirty, false);
6069 6070 6071
	spin_unlock(&kvm->mmu_lock);

	if (flush)
6072
		kvm_arch_flush_remote_tlbs_memslot(kvm, memslot);
6073 6074 6075
}
EXPORT_SYMBOL_GPL(kvm_mmu_slot_set_dirty);

6076
void kvm_mmu_zap_all(struct kvm *kvm)
6077 6078
{
	struct kvm_mmu_page *sp, *node;
6079
	LIST_HEAD(invalid_list);
6080
	int ign;
6081

6082
	spin_lock(&kvm->mmu_lock);
6083
restart:
6084
	list_for_each_entry_safe(sp, node, &kvm->arch.active_mmu_pages, link) {
6085
		if (WARN_ON(sp->role.invalid))
6086
			continue;
6087
		if (__kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list, &ign))
6088
			goto restart;
6089
		if (cond_resched_lock(&kvm->mmu_lock))
6090 6091 6092
			goto restart;
	}

6093
	kvm_mmu_commit_zap_page(kvm, &invalid_list);
6094 6095 6096
	spin_unlock(&kvm->mmu_lock);
}

6097
void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm, u64 gen)
6098
{
6099
	WARN_ON(gen & KVM_MEMSLOT_GEN_UPDATE_IN_PROGRESS);
6100

6101
	gen &= MMIO_SPTE_GEN_MASK;
6102

6103
	/*
6104 6105 6106 6107 6108 6109 6110 6111
	 * Generation numbers are incremented in multiples of the number of
	 * address spaces in order to provide unique generations across all
	 * address spaces.  Strip what is effectively the address space
	 * modifier prior to checking for a wrap of the MMIO generation so
	 * that a wrap in any address space is detected.
	 */
	gen &= ~((u64)KVM_ADDRESS_SPACE_NUM - 1);

6112
	/*
6113
	 * The very rare case: if the MMIO generation number has wrapped,
6114 6115
	 * zap all shadow pages.
	 */
6116
	if (unlikely(gen == 0)) {
6117
		kvm_debug_ratelimited("kvm: zapping shadow pages for mmio generation wraparound\n");
6118
		kvm_mmu_zap_all_fast(kvm);
6119
	}
6120 6121
}

6122 6123
static unsigned long
mmu_shrink_scan(struct shrinker *shrink, struct shrink_control *sc)
6124 6125
{
	struct kvm *kvm;
6126
	int nr_to_scan = sc->nr_to_scan;
6127
	unsigned long freed = 0;
6128

J
Junaid Shahid 已提交
6129
	mutex_lock(&kvm_lock);
6130 6131

	list_for_each_entry(kvm, &vm_list, vm_list) {
6132
		int idx;
6133
		LIST_HEAD(invalid_list);
6134

6135 6136 6137 6138 6139 6140 6141 6142
		/*
		 * Never scan more than sc->nr_to_scan VM instances.
		 * Will not hit this condition practically since we do not try
		 * to shrink more than one VM and it is very unlikely to see
		 * !n_used_mmu_pages so many times.
		 */
		if (!nr_to_scan--)
			break;
6143 6144 6145 6146 6147 6148
		/*
		 * n_used_mmu_pages is accessed without holding kvm->mmu_lock
		 * here. We may skip a VM instance errorneosly, but we do not
		 * want to shrink a VM that only started to populate its MMU
		 * anyway.
		 */
6149 6150
		if (!kvm->arch.n_used_mmu_pages &&
		    !kvm_has_zapped_obsolete_pages(kvm))
6151 6152
			continue;

6153
		idx = srcu_read_lock(&kvm->srcu);
6154 6155
		spin_lock(&kvm->mmu_lock);

6156 6157 6158 6159 6160 6161
		if (kvm_has_zapped_obsolete_pages(kvm)) {
			kvm_mmu_commit_zap_page(kvm,
			      &kvm->arch.zapped_obsolete_pages);
			goto unlock;
		}

6162
		freed = kvm_mmu_zap_oldest_mmu_pages(kvm, sc->nr_to_scan);
6163

6164
unlock:
6165
		spin_unlock(&kvm->mmu_lock);
6166
		srcu_read_unlock(&kvm->srcu, idx);
6167

6168 6169 6170 6171 6172
		/*
		 * unfair on small ones
		 * per-vm shrinkers cry out
		 * sadness comes quickly
		 */
6173 6174
		list_move_tail(&kvm->vm_list, &vm_list);
		break;
6175 6176
	}

J
Junaid Shahid 已提交
6177
	mutex_unlock(&kvm_lock);
6178 6179 6180 6181 6182 6183
	return freed;
}

static unsigned long
mmu_shrink_count(struct shrinker *shrink, struct shrink_control *sc)
{
6184
	return percpu_counter_read_positive(&kvm_total_used_mmu_pages);
6185 6186 6187
}

static struct shrinker mmu_shrinker = {
6188 6189
	.count_objects = mmu_shrink_count,
	.scan_objects = mmu_shrink_scan,
6190 6191 6192
	.seeks = DEFAULT_SEEKS * 10,
};

I
Ingo Molnar 已提交
6193
static void mmu_destroy_caches(void)
6194
{
6195 6196
	kmem_cache_destroy(pte_list_desc_cache);
	kmem_cache_destroy(mmu_page_header_cache);
6197 6198
}

6199 6200 6201 6202 6203
static void kvm_set_mmio_spte_mask(void)
{
	u64 mask;

	/*
6204 6205 6206 6207 6208
	 * Set a reserved PA bit in MMIO SPTEs to generate page faults with
	 * PFEC.RSVD=1 on MMIO accesses.  64-bit PTEs (PAE, x86-64, and EPT
	 * paging) support a maximum of 52 bits of PA, i.e. if the CPU supports
	 * 52-bit physical addresses then there are no reserved PA bits in the
	 * PTEs and so the reserved PA approach must be disabled.
6209
	 */
6210 6211 6212 6213
	if (shadow_phys_bits < 52)
		mask = BIT_ULL(51) | PT_PRESENT_MASK;
	else
		mask = 0;
6214

P
Paolo Bonzini 已提交
6215
	kvm_mmu_set_mmio_spte_mask(mask, ACC_WRITE_MASK | ACC_USER_MASK);
6216 6217
}

P
Paolo Bonzini 已提交
6218 6219 6220 6221 6222 6223 6224 6225 6226 6227 6228 6229 6230 6231 6232 6233 6234 6235 6236 6237 6238 6239 6240 6241 6242 6243 6244 6245 6246 6247 6248 6249 6250 6251
static bool get_nx_auto_mode(void)
{
	/* Return true when CPU has the bug, and mitigations are ON */
	return boot_cpu_has_bug(X86_BUG_ITLB_MULTIHIT) && !cpu_mitigations_off();
}

static void __set_nx_huge_pages(bool val)
{
	nx_huge_pages = itlb_multihit_kvm_mitigation = val;
}

static int set_nx_huge_pages(const char *val, const struct kernel_param *kp)
{
	bool old_val = nx_huge_pages;
	bool new_val;

	/* In "auto" mode deploy workaround only if CPU has the bug. */
	if (sysfs_streq(val, "off"))
		new_val = 0;
	else if (sysfs_streq(val, "force"))
		new_val = 1;
	else if (sysfs_streq(val, "auto"))
		new_val = get_nx_auto_mode();
	else if (strtobool(val, &new_val) < 0)
		return -EINVAL;

	__set_nx_huge_pages(new_val);

	if (new_val != old_val) {
		struct kvm *kvm;

		mutex_lock(&kvm_lock);

		list_for_each_entry(kvm, &vm_list, vm_list) {
6252
			mutex_lock(&kvm->slots_lock);
P
Paolo Bonzini 已提交
6253
			kvm_mmu_zap_all_fast(kvm);
6254
			mutex_unlock(&kvm->slots_lock);
6255 6256

			wake_up_process(kvm->arch.nx_lpage_recovery_thread);
P
Paolo Bonzini 已提交
6257 6258 6259 6260 6261 6262 6263
		}
		mutex_unlock(&kvm_lock);
	}

	return 0;
}

6264 6265
int kvm_mmu_module_init(void)
{
6266 6267
	int ret = -ENOMEM;

P
Paolo Bonzini 已提交
6268 6269 6270
	if (nx_huge_pages == -1)
		__set_nx_huge_pages(get_nx_auto_mode());

6271 6272 6273 6274 6275 6276 6277 6278 6279 6280
	/*
	 * MMU roles use union aliasing which is, generally speaking, an
	 * undefined behavior. However, we supposedly know how compilers behave
	 * and the current status quo is unlikely to change. Guardians below are
	 * supposed to let us know if the assumption becomes false.
	 */
	BUILD_BUG_ON(sizeof(union kvm_mmu_page_role) != sizeof(u32));
	BUILD_BUG_ON(sizeof(union kvm_mmu_extended_role) != sizeof(u32));
	BUILD_BUG_ON(sizeof(union kvm_mmu_role) != sizeof(u64));

6281
	kvm_mmu_reset_all_pte_masks();
6282

6283 6284
	kvm_set_mmio_spte_mask();

6285 6286
	pte_list_desc_cache = kmem_cache_create("pte_list_desc",
					    sizeof(struct pte_list_desc),
6287
					    0, SLAB_ACCOUNT, NULL);
6288
	if (!pte_list_desc_cache)
6289
		goto out;
6290

6291 6292
	mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header",
						  sizeof(struct kvm_mmu_page),
6293
						  0, SLAB_ACCOUNT, NULL);
6294
	if (!mmu_page_header_cache)
6295
		goto out;
6296

6297
	if (percpu_counter_init(&kvm_total_used_mmu_pages, 0, GFP_KERNEL))
6298
		goto out;
6299

6300 6301 6302
	ret = register_shrinker(&mmu_shrinker);
	if (ret)
		goto out;
6303

6304 6305
	return 0;

6306
out:
6307
	mmu_destroy_caches();
6308
	return ret;
6309 6310
}

6311
/*
P
Peng Hao 已提交
6312
 * Calculate mmu pages needed for kvm.
6313
 */
6314
unsigned long kvm_mmu_calculate_default_mmu_pages(struct kvm *kvm)
6315
{
6316 6317
	unsigned long nr_mmu_pages;
	unsigned long nr_pages = 0;
6318
	struct kvm_memslots *slots;
6319
	struct kvm_memory_slot *memslot;
6320
	int i;
6321

6322 6323
	for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) {
		slots = __kvm_memslots(kvm, i);
6324

6325 6326 6327
		kvm_for_each_memslot(memslot, slots)
			nr_pages += memslot->npages;
	}
6328 6329

	nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000;
6330
	nr_mmu_pages = max(nr_mmu_pages, KVM_MIN_ALLOC_MMU_PAGES);
6331 6332 6333 6334

	return nr_mmu_pages;
}

6335 6336
void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
{
6337
	kvm_mmu_unload(vcpu);
6338 6339
	free_mmu_pages(&vcpu->arch.root_mmu);
	free_mmu_pages(&vcpu->arch.guest_mmu);
6340
	mmu_free_memory_caches(vcpu);
6341 6342 6343 6344 6345 6346 6347
}

void kvm_mmu_module_exit(void)
{
	mmu_destroy_caches();
	percpu_counter_destroy(&kvm_total_used_mmu_pages);
	unregister_shrinker(&mmu_shrinker);
6348 6349
	mmu_audit_disable();
}
6350 6351 6352 6353 6354 6355 6356 6357 6358 6359 6360 6361 6362 6363 6364 6365 6366 6367 6368 6369 6370 6371 6372 6373 6374 6375 6376 6377 6378 6379 6380 6381 6382 6383 6384 6385 6386 6387 6388

static int set_nx_huge_pages_recovery_ratio(const char *val, const struct kernel_param *kp)
{
	unsigned int old_val;
	int err;

	old_val = nx_huge_pages_recovery_ratio;
	err = param_set_uint(val, kp);
	if (err)
		return err;

	if (READ_ONCE(nx_huge_pages) &&
	    !old_val && nx_huge_pages_recovery_ratio) {
		struct kvm *kvm;

		mutex_lock(&kvm_lock);

		list_for_each_entry(kvm, &vm_list, vm_list)
			wake_up_process(kvm->arch.nx_lpage_recovery_thread);

		mutex_unlock(&kvm_lock);
	}

	return err;
}

static void kvm_recover_nx_lpages(struct kvm *kvm)
{
	int rcu_idx;
	struct kvm_mmu_page *sp;
	unsigned int ratio;
	LIST_HEAD(invalid_list);
	ulong to_zap;

	rcu_idx = srcu_read_lock(&kvm->srcu);
	spin_lock(&kvm->mmu_lock);

	ratio = READ_ONCE(nx_huge_pages_recovery_ratio);
	to_zap = ratio ? DIV_ROUND_UP(kvm->stat.nx_lpage_splits, ratio) : 0;
6389 6390 6391 6392
	for ( ; to_zap; --to_zap) {
		if (list_empty(&kvm->arch.lpage_disallowed_mmu_pages))
			break;

6393 6394 6395 6396 6397 6398 6399 6400 6401 6402 6403 6404
		/*
		 * We use a separate list instead of just using active_mmu_pages
		 * because the number of lpage_disallowed pages is expected to
		 * be relatively small compared to the total.
		 */
		sp = list_first_entry(&kvm->arch.lpage_disallowed_mmu_pages,
				      struct kvm_mmu_page,
				      lpage_disallowed_link);
		WARN_ON_ONCE(!sp->lpage_disallowed);
		kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
		WARN_ON_ONCE(sp->lpage_disallowed);

6405
		if (need_resched() || spin_needbreak(&kvm->mmu_lock)) {
6406
			kvm_mmu_commit_zap_page(kvm, &invalid_list);
6407
			cond_resched_lock(&kvm->mmu_lock);
6408 6409
		}
	}
6410
	kvm_mmu_commit_zap_page(kvm, &invalid_list);
6411 6412 6413 6414 6415 6416 6417 6418 6419 6420 6421 6422 6423 6424 6425 6426 6427 6428 6429 6430 6431 6432 6433 6434 6435 6436 6437 6438 6439 6440 6441 6442 6443 6444 6445 6446 6447 6448 6449 6450 6451 6452 6453 6454 6455 6456 6457 6458 6459 6460 6461 6462 6463 6464 6465

	spin_unlock(&kvm->mmu_lock);
	srcu_read_unlock(&kvm->srcu, rcu_idx);
}

static long get_nx_lpage_recovery_timeout(u64 start_time)
{
	return READ_ONCE(nx_huge_pages) && READ_ONCE(nx_huge_pages_recovery_ratio)
		? start_time + 60 * HZ - get_jiffies_64()
		: MAX_SCHEDULE_TIMEOUT;
}

static int kvm_nx_lpage_recovery_worker(struct kvm *kvm, uintptr_t data)
{
	u64 start_time;
	long remaining_time;

	while (true) {
		start_time = get_jiffies_64();
		remaining_time = get_nx_lpage_recovery_timeout(start_time);

		set_current_state(TASK_INTERRUPTIBLE);
		while (!kthread_should_stop() && remaining_time > 0) {
			schedule_timeout(remaining_time);
			remaining_time = get_nx_lpage_recovery_timeout(start_time);
			set_current_state(TASK_INTERRUPTIBLE);
		}

		set_current_state(TASK_RUNNING);

		if (kthread_should_stop())
			return 0;

		kvm_recover_nx_lpages(kvm);
	}
}

int kvm_mmu_post_init_vm(struct kvm *kvm)
{
	int err;

	err = kvm_vm_create_worker_thread(kvm, kvm_nx_lpage_recovery_worker, 0,
					  "kvm-nx-lpage-recovery",
					  &kvm->arch.nx_lpage_recovery_thread);
	if (!err)
		kthread_unpark(kvm->arch.nx_lpage_recovery_thread);

	return err;
}

void kvm_mmu_pre_destroy_vm(struct kvm *kvm)
{
	if (kvm->arch.nx_lpage_recovery_thread)
		kthread_stop(kvm->arch.nx_lpage_recovery_thread);
}