i915_driver.c 53.4 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/acpi.h>
31
#include <linux/device.h>
32
#include <linux/module.h>
33
#include <linux/oom.h>
34 35
#include <linux/pci.h>
#include <linux/pm.h>
36
#include <linux/pm_runtime.h>
37 38
#include <linux/pnp.h>
#include <linux/slab.h>
39
#include <linux/string_helpers.h>
40
#include <linux/vga_switcheroo.h>
41 42
#include <linux/vt.h>

43
#include <drm/drm_aperture.h>
44
#include <drm/drm_atomic_helper.h>
45
#include <drm/drm_ioctl.h>
46
#include <drm/drm_managed.h>
47
#include <drm/drm_probe_helper.h>
48

49 50 51
#include "display/intel_acpi.h"
#include "display/intel_bw.h"
#include "display/intel_cdclk.h"
52
#include "display/intel_display_types.h"
53
#include "display/intel_dmc.h"
54
#include "display/intel_dp.h"
55
#include "display/intel_dpt.h"
56 57 58
#include "display/intel_fbdev.h"
#include "display/intel_hotplug.h"
#include "display/intel_overlay.h"
59
#include "display/intel_pch_refclk.h"
60
#include "display/intel_pipe_crc.h"
61
#include "display/intel_pps.h"
62
#include "display/intel_sprite.h"
63
#include "display/intel_vga.h"
64

65
#include "gem/i915_gem_context.h"
66
#include "gem/i915_gem_create.h"
67
#include "gem/i915_gem_dmabuf.h"
68
#include "gem/i915_gem_ioctls.h"
69
#include "gem/i915_gem_mman.h"
70
#include "gem/i915_gem_pm.h"
71
#include "gt/intel_gt.h"
72
#include "gt/intel_gt_pm.h"
73
#include "gt/intel_rc6.h"
74

75 76
#include "pxp/intel_pxp_pm.h"

77
#include "i915_file_private.h"
78
#include "i915_debugfs.h"
79
#include "i915_driver.h"
80
#include "i915_drm_client.h"
81
#include "i915_drv.h"
82
#include "i915_getparam.h"
83
#include "i915_ioc32.h"
84
#include "i915_ioctl.h"
85
#include "i915_irq.h"
86
#include "i915_memcpy.h"
87
#include "i915_perf.h"
L
Lionel Landwerlin 已提交
88
#include "i915_query.h"
89
#include "i915_suspend.h"
90
#include "i915_switcheroo.h"
91
#include "i915_sysfs.h"
92
#include "i915_utils.h"
93
#include "i915_vgpu.h"
94
#include "intel_dram.h"
95
#include "intel_gvt.h"
96
#include "intel_memory_region.h"
97
#include "intel_pci_config.h"
98
#include "intel_pcode.h"
99
#include "intel_pm.h"
100
#include "intel_region_ttm.h"
101
#include "vlv_suspend.h"
J
Jesse Barnes 已提交
102

103 104 105
/* Intel Rapid Start Technology ACPI device name */
static const char irst_name[] = "INT3392";

106
static const struct drm_driver i915_drm_driver;
107

108 109 110 111 112 113
static void i915_release_bridge_dev(struct drm_device *dev,
				    void *bridge)
{
	pci_dev_put(bridge);
}

114
static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
115
{
116
	int domain = pci_domain_nr(to_pci_dev(dev_priv->drm.dev)->bus);
117 118 119

	dev_priv->bridge_dev =
		pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
120
	if (!dev_priv->bridge_dev) {
121
		drm_err(&dev_priv->drm, "bridge device not found\n");
122
		return -EIO;
123
	}
124 125 126

	return drmm_add_action_or_reset(&dev_priv->drm, i915_release_bridge_dev,
					dev_priv->bridge_dev);
127 128 129 130
}

/* Allocate space for the MCH regs if needed, return nonzero on error */
static int
131
intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
132
{
133
	int reg = GRAPHICS_VER(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
134 135 136 137
	u32 temp_lo, temp_hi = 0;
	u64 mchbar_addr;
	int ret;

138
	if (GRAPHICS_VER(dev_priv) >= 4)
139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159
		pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
	pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
	mchbar_addr = ((u64)temp_hi << 32) | temp_lo;

	/* If ACPI doesn't have it, assume we need to allocate it ourselves */
#ifdef CONFIG_PNP
	if (mchbar_addr &&
	    pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
		return 0;
#endif

	/* Get some space for it */
	dev_priv->mch_res.name = "i915 MCHBAR";
	dev_priv->mch_res.flags = IORESOURCE_MEM;
	ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
				     &dev_priv->mch_res,
				     MCHBAR_SIZE, MCHBAR_SIZE,
				     PCIBIOS_MIN_MEM,
				     0, pcibios_align_resource,
				     dev_priv->bridge_dev);
	if (ret) {
160
		drm_dbg(&dev_priv->drm, "failed bus alloc: %d\n", ret);
161 162 163 164
		dev_priv->mch_res.start = 0;
		return ret;
	}

165
	if (GRAPHICS_VER(dev_priv) >= 4)
166 167 168 169 170 171 172 173 174 175
		pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
				       upper_32_bits(dev_priv->mch_res.start));

	pci_write_config_dword(dev_priv->bridge_dev, reg,
			       lower_32_bits(dev_priv->mch_res.start));
	return 0;
}

/* Setup MCHBAR if possible, return true if we should disable it again */
static void
176
intel_setup_mchbar(struct drm_i915_private *dev_priv)
177
{
178
	int mchbar_reg = GRAPHICS_VER(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
179 180 181
	u32 temp;
	bool enabled;

182
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
183 184 185 186
		return;

	dev_priv->mchbar_need_disable = false;

187
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
188 189 190 191 192 193 194 195 196 197 198
		pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
		enabled = !!(temp & DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		enabled = temp & 1;
	}

	/* If it's already enabled, don't have to do anything */
	if (enabled)
		return;

199
	if (intel_alloc_mchbar_resource(dev_priv))
200 201 202 203 204
		return;

	dev_priv->mchbar_need_disable = true;

	/* Space is allocated or reserved, so enable it. */
205
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
206 207 208 209 210 211 212 213 214
		pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
				       temp | DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
	}
}

static void
215
intel_teardown_mchbar(struct drm_i915_private *dev_priv)
216
{
217
	int mchbar_reg = GRAPHICS_VER(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
218 219

	if (dev_priv->mchbar_need_disable) {
220
		if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247
			u32 deven_val;

			pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
					      &deven_val);
			deven_val &= ~DEVEN_MCHBAR_EN;
			pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
					       deven_val);
		} else {
			u32 mchbar_val;

			pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
					      &mchbar_val);
			mchbar_val &= ~1;
			pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
					       mchbar_val);
		}
	}

	if (dev_priv->mch_res.start)
		release_resource(&dev_priv->mch_res);
}

static int i915_workqueues_init(struct drm_i915_private *dev_priv)
{
	/*
	 * The i915 workqueue is primarily used for batched retirement of
	 * requests (and thus managing bo) once the task has been completed
248
	 * by the GPU. i915_retire_requests() is called directly when we
249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271
	 * need high-priority retirement, such as waiting for an explicit
	 * bo.
	 *
	 * It is also used for periodic low-priority events, such as
	 * idle-timers and recording error state.
	 *
	 * All tasks on the workqueue are expected to acquire the dev mutex
	 * so there is no point in running more than one instance of the
	 * workqueue at any time.  Use an ordered one.
	 */
	dev_priv->wq = alloc_ordered_workqueue("i915", 0);
	if (dev_priv->wq == NULL)
		goto out_err;

	dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
	if (dev_priv->hotplug.dp_wq == NULL)
		goto out_free_wq;

	return 0;

out_free_wq:
	destroy_workqueue(dev_priv->wq);
out_err:
272
	drm_err(&dev_priv->drm, "Failed to allocate workqueues.\n");
273 274 275 276 277 278 279 280 281 282

	return -ENOMEM;
}

static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
{
	destroy_workqueue(dev_priv->hotplug.dp_wq);
	destroy_workqueue(dev_priv->wq);
}

283 284 285 286
/*
 * We don't keep the workarounds for pre-production hardware, so we expect our
 * driver to fail on these machines in one way or another. A little warning on
 * dmesg may help both the user and the bug triagers.
287 288 289 290 291
 *
 * Our policy for removing pre-production workarounds is to keep the
 * current gen workarounds as a guide to the bring-up of the next gen
 * (workarounds have a habit of persisting!). Anything older than that
 * should be removed along with the complications they introduce.
292 293 294
 */
static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
{
295 296 297
	bool pre = false;

	pre |= IS_HSW_EARLY_SDV(dev_priv);
298 299 300 301
	pre |= IS_SKYLAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x6;
	pre |= IS_BROXTON(dev_priv) && INTEL_REVID(dev_priv) < 0xA;
	pre |= IS_KABYLAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x1;
	pre |= IS_GEMINILAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x3;
302
	pre |= IS_ICELAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x7;
303

304
	if (pre) {
305
		drm_err(&dev_priv->drm, "This is a pre-production stepping. "
306
			  "It may not be fully functional.\n");
307 308
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
	}
309 310
}

311 312
static void sanitize_gpu(struct drm_i915_private *i915)
{
313 314 315 316 317 318 319
	if (!INTEL_INFO(i915)->gpu_reset_clobbers_display) {
		struct intel_gt *gt;
		unsigned int i;

		for_each_gt(gt, i915, i)
			__intel_gt_reset(gt, ALL_ENGINES);
	}
320 321
}

322
/**
323
 * i915_driver_early_probe - setup state not requiring device access
324 325 326 327 328 329 330 331
 * @dev_priv: device private
 *
 * Initialize everything that is a "SW-only" state, that is state not
 * requiring accessing the device or exposing the driver via kernel internal
 * or userspace interfaces. Example steps belonging here: lock initialization,
 * system memory allocation, setting up device specific attributes and
 * function hooks not requiring accessing the device.
 */
332
static int i915_driver_early_probe(struct drm_i915_private *dev_priv)
333 334 335
{
	int ret = 0;

336
	if (i915_inject_probe_failure(dev_priv))
337 338
		return -ENODEV;

339
	intel_device_info_subplatform_init(dev_priv);
340
	intel_step_init(dev_priv);
341

342
	intel_uncore_mmio_debug_init_early(dev_priv);
343

344 345 346
	spin_lock_init(&dev_priv->irq_lock);
	spin_lock_init(&dev_priv->gpu_error.lock);
	mutex_init(&dev_priv->backlight_lock);
L
Lyude 已提交
347

348
	mutex_init(&dev_priv->sb_lock);
349
	cpu_latency_qos_add_request(&dev_priv->sb_qos, PM_QOS_DEFAULT_VALUE);
350

351
	mutex_init(&dev_priv->audio.mutex);
352 353
	mutex_init(&dev_priv->wm.wm_mutex);
	mutex_init(&dev_priv->pps_mutex);
354
	mutex_init(&dev_priv->hdcp_comp_mutex);
355

356
	i915_memcpy_init_early(dev_priv);
357
	intel_runtime_pm_init_early(&dev_priv->runtime_pm);
358

359 360
	ret = i915_workqueues_init(dev_priv);
	if (ret < 0)
361
		return ret;
362

363
	ret = vlv_suspend_init(dev_priv);
364 365 366
	if (ret < 0)
		goto err_workqueues;

367 368 369 370
	ret = intel_region_ttm_device_init(dev_priv);
	if (ret)
		goto err_ttm;

371 372
	intel_wopcm_init_early(&dev_priv->wopcm);

373
	intel_root_gt_init_early(dev_priv);
374

375 376
	i915_drm_clients_init(&dev_priv->clients, dev_priv);

377
	i915_gem_init_early(dev_priv);
378

379
	/* This must be called before any calls to HAS_PCH_* */
380
	intel_detect_pch(dev_priv);
381

382
	intel_pm_setup(dev_priv);
383 384
	ret = intel_power_domains_init(dev_priv);
	if (ret < 0)
385
		goto err_gem;
386 387 388 389
	intel_irq_init(dev_priv);
	intel_init_display_hooks(dev_priv);
	intel_init_clock_gating_hooks(dev_priv);

390
	intel_detect_preproduction_hw(dev_priv);
391 392 393

	return 0;

394
err_gem:
395
	i915_gem_cleanup_early(dev_priv);
396
	intel_gt_driver_late_release_all(dev_priv);
397
	i915_drm_clients_fini(&dev_priv->clients);
398 399
	intel_region_ttm_device_fini(dev_priv);
err_ttm:
400
	vlv_suspend_cleanup(dev_priv);
401
err_workqueues:
402 403 404 405 406
	i915_workqueues_cleanup(dev_priv);
	return ret;
}

/**
407
 * i915_driver_late_release - cleanup the setup done in
408
 *			       i915_driver_early_probe()
409 410
 * @dev_priv: device private
 */
411
static void i915_driver_late_release(struct drm_i915_private *dev_priv)
412
{
413
	intel_irq_fini(dev_priv);
414
	intel_power_domains_cleanup(dev_priv);
415
	i915_gem_cleanup_early(dev_priv);
416
	intel_gt_driver_late_release_all(dev_priv);
417
	i915_drm_clients_fini(&dev_priv->clients);
418
	intel_region_ttm_device_fini(dev_priv);
419
	vlv_suspend_cleanup(dev_priv);
420
	i915_workqueues_cleanup(dev_priv);
421

422
	cpu_latency_qos_remove_request(&dev_priv->sb_qos);
423
	mutex_destroy(&dev_priv->sb_lock);
424 425

	i915_params_free(&dev_priv->params);
426 427 428
}

/**
429
 * i915_driver_mmio_probe - setup device MMIO
430 431 432 433 434 435 436
 * @dev_priv: device private
 *
 * Setup minimal device state necessary for MMIO accesses later in the
 * initialization sequence. The setup here should avoid any other device-wide
 * side effects or exposing the driver via kernel internal or user space
 * interfaces.
 */
437
static int i915_driver_mmio_probe(struct drm_i915_private *dev_priv)
438
{
439 440
	struct intel_gt *gt;
	int ret, i;
441

442
	if (i915_inject_probe_failure(dev_priv))
443 444
		return -ENODEV;

445 446 447
	ret = i915_get_bridge_dev(dev_priv);
	if (ret < 0)
		return ret;
448

449 450 451 452 453 454 455 456 457 458 459
	for_each_gt(gt, dev_priv, i) {
		ret = intel_uncore_init_mmio(gt->uncore);
		if (ret)
			return ret;

		ret = drmm_add_action_or_reset(&dev_priv->drm,
					       intel_uncore_fini_mmio,
					       gt->uncore);
		if (ret)
			return ret;
	}
460

461 462
	/* Try to make sure MCHBAR is enabled before poking at it */
	intel_setup_mchbar(dev_priv);
463
	intel_device_info_runtime_init(dev_priv);
464

465 466 467 468 469
	for_each_gt(gt, dev_priv, i) {
		ret = intel_gt_init_mmio(gt);
		if (ret)
			goto err_uncore;
	}
470

471 472 473
	/* As early as possible, scrub existing GPU state before clobbering */
	sanitize_gpu(dev_priv);

474 475
	return 0;

476
err_uncore:
477
	intel_teardown_mchbar(dev_priv);
478 479 480 481 482

	return ret;
}

/**
483
 * i915_driver_mmio_release - cleanup the setup done in i915_driver_mmio_probe()
484 485
 * @dev_priv: device private
 */
486
static void i915_driver_mmio_release(struct drm_i915_private *dev_priv)
487
{
488
	intel_teardown_mchbar(dev_priv);
489 490
}

491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512
/**
 * i915_set_dma_info - set all relevant PCI dma info as configured for the
 * platform
 * @i915: valid i915 instance
 *
 * Set the dma max segment size, device and coherent masks.  The dma mask set
 * needs to occur before i915_ggtt_probe_hw.
 *
 * A couple of platforms have special needs.  Address them as well.
 *
 */
static int i915_set_dma_info(struct drm_i915_private *i915)
{
	unsigned int mask_size = INTEL_INFO(i915)->dma_mask_size;
	int ret;

	GEM_BUG_ON(!mask_size);

	/*
	 * We don't have a max segment size, so set it to the max so sg's
	 * debugging layer doesn't complain
	 */
513
	dma_set_max_seg_size(i915->drm.dev, UINT_MAX);
514

515
	ret = dma_set_mask(i915->drm.dev, DMA_BIT_MASK(mask_size));
516 517 518 519
	if (ret)
		goto mask_err;

	/* overlay on gen2 is broken and can't address above 1G */
520
	if (GRAPHICS_VER(i915) == 2)
521 522 523 524 525 526 527 528 529 530 531 532 533 534
		mask_size = 30;

	/*
	 * 965GM sometimes incorrectly writes to hardware status page (HWS)
	 * using 32bit addressing, overwriting memory if HWS is located
	 * above 4GB.
	 *
	 * The documentation also mentions an issue with undefined
	 * behaviour if any general state is accessed within a page above 4GB,
	 * which also needs to be handled carefully.
	 */
	if (IS_I965G(i915) || IS_I965GM(i915))
		mask_size = 32;

535
	ret = dma_set_coherent_mask(i915->drm.dev, DMA_BIT_MASK(mask_size));
536 537 538 539 540 541 542 543 544 545
	if (ret)
		goto mask_err;

	return 0;

mask_err:
	drm_err(&i915->drm, "Can't set DMA mask/consistent mask (%d)\n", ret);
	return ret;
}

546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561
static int i915_pcode_init(struct drm_i915_private *i915)
{
	struct intel_gt *gt;
	int id, ret;

	for_each_gt(gt, i915, id) {
		ret = intel_pcode_init(gt->uncore);
		if (ret) {
			drm_err(&gt->i915->drm, "gt%d: intel_pcode_init failed %d\n", id, ret);
			return ret;
		}
	}

	return 0;
}

562
/**
563
 * i915_driver_hw_probe - setup state requiring device access
564 565 566 567 568
 * @dev_priv: device private
 *
 * Setup state that requires accessing the device, but doesn't require
 * exposing the driver via kernel internal or userspace interfaces.
 */
569
static int i915_driver_hw_probe(struct drm_i915_private *dev_priv)
570
{
571
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
572 573
	int ret;

574
	if (i915_inject_probe_failure(dev_priv))
575 576
		return -ENODEV;

577 578
	if (HAS_PPGTT(dev_priv)) {
		if (intel_vgpu_active(dev_priv) &&
579
		    !intel_vgpu_has_full_ppgtt(dev_priv)) {
580 581 582 583 584 585
			i915_report_error(dev_priv,
					  "incompatible vGPU found, support for isolated ppGTT required\n");
			return -ENXIO;
		}
	}

586 587 588 589 590 591 592 593 594 595 596 597 598 599
	if (HAS_EXECLISTS(dev_priv)) {
		/*
		 * Older GVT emulation depends upon intercepting CSB mmio,
		 * which we no longer use, preferring to use the HWSP cache
		 * instead.
		 */
		if (intel_vgpu_active(dev_priv) &&
		    !intel_vgpu_has_hwsp_emulation(dev_priv)) {
			i915_report_error(dev_priv,
					  "old vGPU host found, support for HWSP emulation required\n");
			return -ENXIO;
		}
	}

600
	/* needs to be done before ggtt probe */
601
	intel_dram_edram_detect(dev_priv);
602

603 604 605 606
	ret = i915_set_dma_info(dev_priv);
	if (ret)
		return ret;

607 608
	i915_perf_init(dev_priv);

A
Andi Shyti 已提交
609 610 611
	ret = intel_gt_assign_ggtt(to_gt(dev_priv));
	if (ret)
		goto err_perf;
612

613
	ret = i915_ggtt_probe_hw(dev_priv);
614
	if (ret)
615
		goto err_perf;
616

617
	ret = drm_aperture_remove_conflicting_pci_framebuffers(pdev, dev_priv->drm.driver);
618
	if (ret)
619
		goto err_ggtt;
620

621
	ret = i915_ggtt_init_hw(dev_priv);
622
	if (ret)
623
		goto err_ggtt;
624

625 626 627 628
	ret = intel_memory_regions_hw_probe(dev_priv);
	if (ret)
		goto err_ggtt;

629
	ret = intel_gt_tiles_init(dev_priv);
630 631 632
	if (ret)
		goto err_mem_regions;

633
	ret = i915_ggtt_enable_hw(dev_priv);
634
	if (ret) {
635
		drm_err(&dev_priv->drm, "failed to enable GGTT\n");
636
		goto err_mem_regions;
637 638
	}

D
David Weinehall 已提交
639
	pci_set_master(pdev);
640 641 642 643 644 645 646 647 648

	/* On the 945G/GM, the chipset reports the MSI capability on the
	 * integrated graphics even though the support isn't actually there
	 * according to the published specs.  It doesn't appear to function
	 * correctly in testing on 945G.
	 * This may be a side effect of MSI having been made available for PEG
	 * and the registers being closely associated.
	 *
	 * According to chipset errata, on the 965GM, MSI interrupts may
649 650 651 652
	 * be lost or delayed, and was defeatured. MSI interrupts seem to
	 * get lost on g4x as well, and interrupt delivery seems to stay
	 * properly dead afterwards. So we'll just disable them for all
	 * pre-gen5 chipsets.
653 654 655 656 657 658
	 *
	 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
	 * interrupts even when in MSI mode. This results in spurious
	 * interrupt warnings if the legacy irq no. is shared with another
	 * device. The kernel then disables that interrupt source and so
	 * prevents the other device from working properly.
659
	 */
660
	if (GRAPHICS_VER(dev_priv) >= 5) {
D
David Weinehall 已提交
661
		if (pci_enable_msi(pdev) < 0)
662
			drm_dbg(&dev_priv->drm, "can't enable MSI");
663 664
	}

665 666
	ret = intel_gvt_init(dev_priv);
	if (ret)
667 668 669
		goto err_msi;

	intel_opregion_setup(dev_priv);
670

671
	ret = i915_pcode_init(dev_priv);
672 673
	if (ret)
		goto err_msi;
674

675
	/*
676 677
	 * Fill the dram structure to get the system dram info. This will be
	 * used for memory latency calculation.
678
	 */
679
	intel_dram_detect(dev_priv);
680

681
	intel_bw_init_hw(dev_priv);
682

683 684
	return 0;

685 686 687
err_msi:
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
688 689
err_mem_regions:
	intel_memory_regions_driver_release(dev_priv);
690
err_ggtt:
691
	i915_ggtt_driver_release(dev_priv);
692 693
	i915_gem_drain_freed_objects(dev_priv);
	i915_ggtt_driver_late_release(dev_priv);
694 695
err_perf:
	i915_perf_fini(dev_priv);
696 697 698 699
	return ret;
}

/**
700
 * i915_driver_hw_remove - cleanup the setup done in i915_driver_hw_probe()
701 702
 * @dev_priv: device private
 */
703
static void i915_driver_hw_remove(struct drm_i915_private *dev_priv)
704
{
705
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
706

707 708
	i915_perf_fini(dev_priv);

D
David Weinehall 已提交
709 710
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
711 712 713 714 715 716 717 718 719 720 721
}

/**
 * i915_driver_register - register the driver with the rest of the system
 * @dev_priv: device private
 *
 * Perform any steps necessary to make the driver available via kernel
 * internal or userspace interfaces.
 */
static void i915_driver_register(struct drm_i915_private *dev_priv)
{
722
	struct drm_device *dev = &dev_priv->drm;
723 724
	struct intel_gt *gt;
	unsigned int i;
725

726
	i915_gem_driver_register(dev_priv);
727
	i915_pmu_register(dev_priv);
728

729
	intel_vgpu_register(dev_priv);
730 731

	/* Reveal our presence to userspace */
732
	if (drm_dev_register(dev, 0)) {
733 734
		drm_err(&dev_priv->drm,
			"Failed to register driver for userspace access!\n");
735
		return;
736 737
	}

738 739
	i915_debugfs_register(dev_priv);
	i915_setup_sysfs(dev_priv);
740

741 742
	/* Depends on sysfs having been initialized */
	i915_perf_register(dev_priv);
743

744 745
	for_each_gt(gt, dev_priv, i)
		intel_gt_driver_register(gt);
746

747
	intel_display_driver_register(dev_priv);
748

749
	intel_power_domains_enable(dev_priv);
750
	intel_runtime_pm_enable(&dev_priv->runtime_pm);
751 752 753 754 755

	intel_register_dsm_handler();

	if (i915_switcheroo_register(dev_priv))
		drm_err(&dev_priv->drm, "Failed to register vga switcheroo!\n");
756 757 758 759 760 761 762 763
}

/**
 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
 * @dev_priv: device private
 */
static void i915_driver_unregister(struct drm_i915_private *dev_priv)
{
764 765 766
	struct intel_gt *gt;
	unsigned int i;

767 768 769 770
	i915_switcheroo_unregister(dev_priv);

	intel_unregister_dsm_handler();

771
	intel_runtime_pm_disable(&dev_priv->runtime_pm);
772
	intel_power_domains_disable(dev_priv);
773

774
	intel_display_driver_unregister(dev_priv);
775

776 777
	for_each_gt(gt, dev_priv, i)
		intel_gt_driver_unregister(gt);
778

779
	i915_perf_unregister(dev_priv);
780
	i915_pmu_unregister(dev_priv);
781

D
David Weinehall 已提交
782
	i915_teardown_sysfs(dev_priv);
783
	drm_dev_unplug(&dev_priv->drm);
784

785
	i915_gem_driver_unregister(dev_priv);
786 787
}

788 789 790
void
i915_print_iommu_status(struct drm_i915_private *i915, struct drm_printer *p)
{
791
	drm_printf(p, "iommu: %s\n",
792
		   str_enabled_disabled(i915_vtd_active(i915)));
793 794
}

795 796
static void i915_welcome_messages(struct drm_i915_private *dev_priv)
{
797
	if (drm_debug_enabled(DRM_UT_DRIVER)) {
798
		struct drm_printer p = drm_debug_printer("i915 device info:");
799 800
		struct intel_gt *gt;
		unsigned int i;
801

802
		drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n",
803 804 805
			   INTEL_DEVID(dev_priv),
			   INTEL_REVID(dev_priv),
			   intel_platform_name(INTEL_INFO(dev_priv)->platform),
806 807
			   intel_subplatform(RUNTIME_INFO(dev_priv),
					     INTEL_INFO(dev_priv)->platform),
808
			   GRAPHICS_VER(dev_priv));
809

810 811
		intel_device_info_print_static(INTEL_INFO(dev_priv), &p);
		intel_device_info_print_runtime(RUNTIME_INFO(dev_priv), &p);
812
		i915_print_iommu_status(dev_priv, &p);
813 814
		for_each_gt(gt, dev_priv, i)
			intel_gt_info_print(&gt->info, &p);
815 816 817
	}

	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
818
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG enabled\n");
819
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
820
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG_GEM enabled\n");
821
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
822 823
		drm_info(&dev_priv->drm,
			 "DRM_I915_DEBUG_RUNTIME_PM enabled\n");
824 825
}

826 827 828 829 830 831 832 833
static struct drm_i915_private *
i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
	struct intel_device_info *device_info;
	struct drm_i915_private *i915;

834
	i915 = devm_drm_dev_alloc(&pdev->dev, &i915_drm_driver,
D
Daniel Vetter 已提交
835 836 837
				  struct drm_i915_private, drm);
	if (IS_ERR(i915))
		return i915;
838

839
	pci_set_drvdata(pdev, i915);
840

841 842 843
	/* Device parameters start as a copy of module parameters. */
	i915_params_copy(&i915->params, &i915_modparams);

844 845 846
	/* Setup the write-once "constant" device info */
	device_info = mkwrite_device_info(i915);
	memcpy(device_info, match_info, sizeof(*device_info));
847
	RUNTIME_INFO(i915)->device_id = pdev->device;
848 849 850 851

	return i915;
}

852
/**
853
 * i915_driver_probe - setup chip and create an initial config
854 855
 * @pdev: PCI device
 * @ent: matching PCI ID entry
856
 *
857
 * The driver probe routine has to do several things:
858 859 860 861 862
 *   - drive output discovery via intel_modeset_init()
 *   - initialize the memory manager
 *   - allocate initial config memory
 *   - setup the DRM framebuffer with the allocated memory
 */
863
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
864
{
865 866
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
867
	struct drm_i915_private *i915;
868
	int ret;
869

870 871 872
	i915 = i915_driver_create(pdev, ent);
	if (IS_ERR(i915))
		return PTR_ERR(i915);
873

874
	/* Disable nuclear pageflip by default on pre-ILK */
875
	if (!i915->params.nuclear_pageflip && match_info->graphics.ver < 5)
876
		i915->drm.driver_features &= ~DRIVER_ATOMIC;
877

878 879
	ret = pci_enable_device(pdev);
	if (ret)
880
		goto out_fini;
D
Damien Lespiau 已提交
881

882
	ret = i915_driver_early_probe(i915);
883 884
	if (ret < 0)
		goto out_pci_disable;
885

886
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
L
Linus Torvalds 已提交
887

888
	intel_vgpu_detect(i915);
889

890
	ret = intel_gt_probe_all(i915);
891 892
	if (ret < 0)
		goto out_runtime_pm_put;
J
Jesse Barnes 已提交
893

894 895 896 897
	ret = i915_driver_mmio_probe(i915);
	if (ret < 0)
		goto out_tiles_cleanup;

898
	ret = i915_driver_hw_probe(i915);
899 900
	if (ret < 0)
		goto out_cleanup_mmio;
901

902
	ret = intel_modeset_init_noirq(i915);
903
	if (ret < 0)
904
		goto out_cleanup_hw;
905

906 907 908 909
	ret = intel_irq_install(i915);
	if (ret)
		goto out_cleanup_modeset;

910 911
	ret = intel_modeset_init_nogem(i915);
	if (ret)
912 913
		goto out_cleanup_irq;

914 915 916 917 918 919 920 921
	ret = i915_gem_init(i915);
	if (ret)
		goto out_cleanup_modeset2;

	ret = intel_modeset_init(i915);
	if (ret)
		goto out_cleanup_gem;

922
	i915_driver_register(i915);
923

924
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
925

926
	i915_welcome_messages(i915);
927

928 929
	i915->do_release = true;

930 931
	return 0;

932 933 934 935 936 937 938 939 940 941
out_cleanup_gem:
	i915_gem_suspend(i915);
	i915_gem_driver_remove(i915);
	i915_gem_driver_release(i915);
out_cleanup_modeset2:
	/* FIXME clean up the error path */
	intel_modeset_driver_remove(i915);
	intel_irq_uninstall(i915);
	intel_modeset_driver_remove_noirq(i915);
	goto out_cleanup_modeset;
942 943 944
out_cleanup_irq:
	intel_irq_uninstall(i915);
out_cleanup_modeset:
945
	intel_modeset_driver_remove_nogem(i915);
946
out_cleanup_hw:
947 948 949
	i915_driver_hw_remove(i915);
	intel_memory_regions_driver_release(i915);
	i915_ggtt_driver_release(i915);
950 951
	i915_gem_drain_freed_objects(i915);
	i915_ggtt_driver_late_release(i915);
952
out_cleanup_mmio:
953
	i915_driver_mmio_release(i915);
954 955
out_tiles_cleanup:
	intel_gt_release_all(i915);
956
out_runtime_pm_put:
957 958
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
	i915_driver_late_release(i915);
959 960
out_pci_disable:
	pci_disable_device(pdev);
961
out_fini:
962
	i915_probe_error(i915, "Device initialization failed (%d)\n", ret);
963 964 965
	return ret;
}

966
void i915_driver_remove(struct drm_i915_private *i915)
967
{
968
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
969

970
	i915_driver_unregister(i915);
971

972 973 974
	/* Flush any external code that still may be under the RCU lock */
	synchronize_rcu();

975
	i915_gem_suspend(i915);
B
Ben Widawsky 已提交
976

977
	intel_gvt_driver_remove(i915);
978

979
	intel_modeset_driver_remove(i915);
980

981 982
	intel_irq_uninstall(i915);

983
	intel_modeset_driver_remove_noirq(i915);
984

985 986
	i915_reset_error_state(i915);
	i915_gem_driver_remove(i915);
987

988
	intel_modeset_driver_remove_nogem(i915);
989

990
	i915_driver_hw_remove(i915);
991

992
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
993 994 995 996 997
}

static void i915_driver_release(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
998
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
999

1000 1001 1002
	if (!dev_priv->do_release)
		return;

1003
	disable_rpm_wakeref_asserts(rpm);
1004

1005
	i915_gem_driver_release(dev_priv);
1006

1007
	intel_memory_regions_driver_release(dev_priv);
1008
	i915_ggtt_driver_release(dev_priv);
1009
	i915_gem_drain_freed_objects(dev_priv);
1010
	i915_ggtt_driver_late_release(dev_priv);
1011

1012
	i915_driver_mmio_release(dev_priv);
1013

1014
	enable_rpm_wakeref_asserts(rpm);
1015
	intel_runtime_pm_driver_release(rpm);
1016

1017
	i915_driver_late_release(dev_priv);
1018 1019
}

1020
static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1021
{
1022
	struct drm_i915_private *i915 = to_i915(dev);
1023
	int ret;
1024

1025
	ret = i915_gem_open(i915, file);
1026 1027
	if (ret)
		return ret;
1028

1029 1030
	return 0;
}
1031

1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045
/**
 * i915_driver_lastclose - clean up after all DRM clients have exited
 * @dev: DRM device
 *
 * Take care of cleaning up after all DRM clients have exited.  In the
 * mode setting case, we want to restore the kernel's initial mode (just
 * in case the last client left us in a bad state).
 *
 * Additionally, in the non-mode setting case, we'll tear down the GTT
 * and DMA structures, since the kernel won't be using them, and clea
 * up any GEM state.
 */
static void i915_driver_lastclose(struct drm_device *dev)
{
1046 1047
	struct drm_i915_private *i915 = to_i915(dev);

1048
	intel_fbdev_restore_mode(dev);
1049 1050 1051

	if (HAS_DISPLAY(i915))
		vga_switcheroo_process_delayed_switch();
1052
}
1053

1054
static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1055
{
1056 1057
	struct drm_i915_file_private *file_priv = file->driver_priv;

1058
	i915_gem_context_close(file);
1059
	i915_drm_client_put(file_priv->client);
1060

1061
	kfree_rcu(file_priv, rcu);
1062 1063 1064

	/* Catch up with all the deferred frees from "this" client */
	i915_gem_flush_free_objects(to_i915(dev));
1065 1066
}

1067 1068
static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
{
1069
	struct drm_device *dev = &dev_priv->drm;
1070
	struct intel_encoder *encoder;
1071

1072 1073 1074
	if (!HAS_DISPLAY(dev_priv))
		return;

1075
	drm_modeset_lock_all(dev);
1076 1077 1078
	for_each_intel_encoder(dev, encoder)
		if (encoder->suspend)
			encoder->suspend(encoder);
1079 1080 1081
	drm_modeset_unlock_all(dev);
}

1082 1083 1084 1085 1086
static void intel_shutdown_encoders(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = &dev_priv->drm;
	struct intel_encoder *encoder;

1087 1088 1089
	if (!HAS_DISPLAY(dev_priv))
		return;

1090 1091 1092 1093 1094 1095 1096
	drm_modeset_lock_all(dev);
	for_each_intel_encoder(dev, encoder)
		if (encoder->shutdown)
			encoder->shutdown(encoder);
	drm_modeset_unlock_all(dev);
}

1097 1098
void i915_driver_shutdown(struct drm_i915_private *i915)
{
1099
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
1100 1101
	intel_runtime_pm_disable(&i915->runtime_pm);
	intel_power_domains_disable(i915);
1102

1103 1104
	i915_gem_suspend(i915);

1105 1106
	if (HAS_DISPLAY(i915)) {
		drm_kms_helper_poll_disable(&i915->drm);
1107

1108 1109
		drm_atomic_helper_shutdown(&i915->drm);
	}
1110 1111 1112 1113 1114 1115 1116

	intel_dp_mst_suspend(i915);

	intel_runtime_pm_disable_interrupts(i915);
	intel_hpd_cancel_work(i915);

	intel_suspend_encoders(i915);
1117
	intel_shutdown_encoders(i915);
1118

1119
	intel_dmc_ucode_suspend(i915);
1120

1121 1122 1123
	/*
	 * The only requirement is to reboot with display DC states disabled,
	 * for now leaving all display power wells in the INIT power domain
1124 1125 1126 1127 1128 1129 1130
	 * enabled.
	 *
	 * TODO:
	 * - unify the pci_driver::shutdown sequence here with the
	 *   pci_driver.driver.pm.poweroff,poweroff_late sequence.
	 * - unify the driver remove and system/runtime suspend sequences with
	 *   the above unified shutdown/poweroff sequence.
1131 1132
	 */
	intel_power_domains_driver_remove(i915);
1133
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
1134 1135

	intel_runtime_pm_driver_release(&i915->runtime_pm);
1136 1137
}

1138 1139 1140 1141 1142 1143 1144 1145
static bool suspend_to_idle(struct drm_i915_private *dev_priv)
{
#if IS_ENABLED(CONFIG_ACPI_SLEEP)
	if (acpi_target_system_state() < ACPI_STATE_S3)
		return true;
#endif
	return false;
}
1146

1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
static int i915_drm_prepare(struct drm_device *dev)
{
	struct drm_i915_private *i915 = to_i915(dev);

	/*
	 * NB intel_display_suspend() may issue new requests after we've
	 * ostensibly marked the GPU as ready-to-sleep here. We need to
	 * split out that work and pull it forward so that after point,
	 * the GPU is not woken again.
	 */
1157
	return i915_gem_backup_suspend(i915);
1158 1159
}

1160
static int i915_drm_suspend(struct drm_device *dev)
J
Jesse Barnes 已提交
1161
{
1162
	struct drm_i915_private *dev_priv = to_i915(dev);
1163
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1164
	pci_power_t opregion_target_state;
1165

1166
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1167

1168 1169
	/* We do a lot of poking in a lot of registers, make sure they work
	 * properly. */
1170
	intel_power_domains_disable(dev_priv);
1171 1172
	if (HAS_DISPLAY(dev_priv))
		drm_kms_helper_poll_disable(dev);
1173

D
David Weinehall 已提交
1174
	pci_save_state(pdev);
J
Jesse Barnes 已提交
1175

1176
	intel_display_suspend(dev);
1177

1178
	intel_dp_mst_suspend(dev_priv);
1179

1180 1181
	intel_runtime_pm_disable_interrupts(dev_priv);
	intel_hpd_cancel_work(dev_priv);
1182

1183
	intel_suspend_encoders(dev_priv);
1184

1185
	intel_suspend_hw(dev_priv);
1186

1187 1188
	/* Must be called before GGTT is suspended. */
	intel_dpt_suspend(dev_priv);
1189
	i915_ggtt_suspend(to_gt(dev_priv)->ggtt);
1190

1191
	i915_save_display(dev_priv);
1192

1193
	opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
1194
	intel_opregion_suspend(dev_priv, opregion_target_state);
1195

1196
	intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
1197

1198 1199
	dev_priv->suspend_count++;

1200
	intel_dmc_ucode_suspend(dev_priv);
1201

1202
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1203

1204
	return 0;
1205 1206
}

1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
static enum i915_drm_suspend_mode
get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
{
	if (hibernate)
		return I915_DRM_SUSPEND_HIBERNATE;

	if (suspend_to_idle(dev_priv))
		return I915_DRM_SUSPEND_IDLE;

	return I915_DRM_SUSPEND_MEM;
}

1219
static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
1220
{
1221
	struct drm_i915_private *dev_priv = to_i915(dev);
1222
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1223
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1224 1225
	struct intel_gt *gt;
	int ret, i;
1226

1227
	disable_rpm_wakeref_asserts(rpm);
1228

1229 1230
	i915_gem_suspend_late(dev_priv);

1231 1232
	for_each_gt(gt, dev_priv, i)
		intel_uncore_suspend(gt->uncore);
1233

1234 1235
	intel_power_domains_suspend(dev_priv,
				    get_suspend_mode(dev_priv, hibernation));
1236

1237 1238
	intel_display_power_suspend_late(dev_priv);

1239
	ret = vlv_suspend_complete(dev_priv);
1240
	if (ret) {
1241
		drm_err(&dev_priv->drm, "Suspend complete failed: %d\n", ret);
1242
		intel_power_domains_resume(dev_priv);
1243

1244
		goto out;
1245 1246
	}

1247 1248 1249 1250 1251 1252 1253 1254
	/*
	 * FIXME: Temporary hammer to avoid freezing the machine on our DGFX
	 * This should be totally removed when we handle the pci states properly
	 * on runtime PM and on s2idle cases.
	 */
	if (suspend_to_idle(dev_priv))
		pci_d3cold_disable(pdev);

D
David Weinehall 已提交
1255
	pci_disable_device(pdev);
1256
	/*
1257
	 * During hibernation on some platforms the BIOS may try to access
1258 1259
	 * the device even though it's already in D3 and hang the machine. So
	 * leave the device in D0 on those platforms and hope the BIOS will
1260 1261 1262 1263 1264 1265 1266
	 * power down the device properly. The issue was seen on multiple old
	 * GENs with different BIOS vendors, so having an explicit blacklist
	 * is inpractical; apply the workaround on everything pre GEN6. The
	 * platforms where the issue was seen:
	 * Lenovo Thinkpad X301, X61s, X60, T60, X41
	 * Fujitsu FSC S7110
	 * Acer Aspire 1830T
1267
	 */
1268
	if (!(hibernation && GRAPHICS_VER(dev_priv) < 6))
D
David Weinehall 已提交
1269
		pci_set_power_state(pdev, PCI_D3hot);
1270

1271
out:
1272
	enable_rpm_wakeref_asserts(rpm);
1273
	if (!dev_priv->uncore.user_forcewake_count)
1274
		intel_runtime_pm_driver_release(rpm);
1275 1276

	return ret;
1277 1278
}

1279 1280
int i915_driver_suspend_switcheroo(struct drm_i915_private *i915,
				   pm_message_t state)
1281 1282 1283
{
	int error;

1284 1285
	if (drm_WARN_ON_ONCE(&i915->drm, state.event != PM_EVENT_SUSPEND &&
			     state.event != PM_EVENT_FREEZE))
1286
		return -EINVAL;
1287

1288
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1289
		return 0;
1290

1291
	error = i915_drm_suspend(&i915->drm);
1292 1293 1294
	if (error)
		return error;

1295
	return i915_drm_suspend_late(&i915->drm, false);
J
Jesse Barnes 已提交
1296 1297
}

1298
static int i915_drm_resume(struct drm_device *dev)
1299
{
1300
	struct drm_i915_private *dev_priv = to_i915(dev);
1301
	int ret;
1302

1303
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1304

1305
	ret = i915_pcode_init(dev_priv);
1306 1307 1308
	if (ret)
		return ret;

1309 1310
	sanitize_gpu(dev_priv);

1311
	ret = i915_ggtt_enable_hw(dev_priv);
1312
	if (ret)
1313
		drm_err(&dev_priv->drm, "failed to re-enable GGTT\n");
1314

1315
	i915_ggtt_resume(to_gt(dev_priv)->ggtt);
1316 1317
	/* Must be called after GGTT is resumed. */
	intel_dpt_resume(dev_priv);
1318

1319
	intel_dmc_ucode_resume(dev_priv);
1320

1321
	i915_restore_display(dev_priv);
1322
	intel_pps_unlock_regs_wa(dev_priv);
1323

1324
	intel_init_pch_refclk(dev_priv);
1325

1326 1327 1328 1329 1330
	/*
	 * Interrupts have to be enabled before any batches are run. If not the
	 * GPU will hang. i915_gem_init_hw() will initiate batches to
	 * update/restore the context.
	 *
1331 1332
	 * drm_mode_config_reset() needs AUX interrupts.
	 *
1333 1334 1335 1336 1337
	 * Modeset enabling in intel_modeset_init_hw() also needs working
	 * interrupts.
	 */
	intel_runtime_pm_enable_interrupts(dev_priv);

1338 1339
	if (HAS_DISPLAY(dev_priv))
		drm_mode_config_reset(dev);
1340

1341
	i915_gem_resume(dev_priv);
1342

1343
	intel_modeset_init_hw(dev_priv);
1344
	intel_init_clock_gating(dev_priv);
1345
	intel_hpd_init(dev_priv);
1346

1347
	/* MST sideband requires HPD interrupts enabled */
1348
	intel_dp_mst_resume(dev_priv);
1349 1350
	intel_display_resume(dev);

1351
	intel_hpd_poll_disable(dev_priv);
1352 1353
	if (HAS_DISPLAY(dev_priv))
		drm_kms_helper_poll_enable(dev);
1354

1355
	intel_opregion_resume(dev_priv);
1356

1357
	intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
1358

1359 1360
	intel_power_domains_enable(dev_priv);

1361 1362
	intel_gvt_resume(dev_priv);

1363
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1364

1365
	return 0;
1366 1367
}

1368
static int i915_drm_resume_early(struct drm_device *dev)
1369
{
1370
	struct drm_i915_private *dev_priv = to_i915(dev);
1371
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1372 1373
	struct intel_gt *gt;
	int ret, i;
1374

1375 1376 1377 1378 1379 1380 1381 1382 1383
	/*
	 * We have a resume ordering issue with the snd-hda driver also
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an early
	 * resume hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394

	/*
	 * Note that we need to set the power state explicitly, since we
	 * powered off the device during freeze and the PCI core won't power
	 * it back up for us during thaw. Powering off the device during
	 * freeze is not a hard requirement though, and during the
	 * suspend/resume phases the PCI core makes sure we get here with the
	 * device powered on. So in case we change our freeze logic and keep
	 * the device powered we can also remove the following set power state
	 * call.
	 */
D
David Weinehall 已提交
1395
	ret = pci_set_power_state(pdev, PCI_D0);
1396
	if (ret) {
1397 1398
		drm_err(&dev_priv->drm,
			"failed to set PCI D0 power state (%d)\n", ret);
1399
		return ret;
1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
	}

	/*
	 * Note that pci_enable_device() first enables any parent bridge
	 * device and only then sets the power state for this device. The
	 * bridge enabling is a nop though, since bridge devices are resumed
	 * first. The order of enabling power and enabling the device is
	 * imposed by the PCI core as described above, so here we preserve the
	 * same order for the freeze/thaw phases.
	 *
	 * TODO: eventually we should remove pci_disable_device() /
	 * pci_enable_enable_device() from suspend/resume. Due to how they
	 * depend on the device enable refcount we can't anyway depend on them
	 * disabling/enabling the device.
	 */
1415 1416
	if (pci_enable_device(pdev))
		return -EIO;
1417

D
David Weinehall 已提交
1418
	pci_set_master(pdev);
1419

1420 1421
	pci_d3cold_enable(pdev);

1422
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1423

1424
	ret = vlv_resume_prepare(dev_priv, false);
1425
	if (ret)
1426
		drm_err(&dev_priv->drm,
1427
			"Resume prepare failed: %d, continuing anyway\n", ret);
1428

1429 1430 1431 1432
	for_each_gt(gt, dev_priv, i) {
		intel_uncore_resume_early(gt->uncore);
		intel_gt_check_and_clear_faults(gt);
	}
1433

1434
	intel_display_power_resume_early(dev_priv);
1435

1436
	intel_power_domains_resume(dev_priv);
1437

1438
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1439

1440
	return ret;
1441 1442
}

1443
int i915_driver_resume_switcheroo(struct drm_i915_private *i915)
1444
{
1445
	int ret;
1446

1447
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1448 1449
		return 0;

1450
	ret = i915_drm_resume_early(&i915->drm);
1451 1452 1453
	if (ret)
		return ret;

1454
	return i915_drm_resume(&i915->drm);
1455 1456
}

1457 1458
static int i915_pm_prepare(struct device *kdev)
{
1459
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1460

1461
	if (!i915) {
1462 1463 1464 1465
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

1466
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1467 1468
		return 0;

1469
	return i915_drm_prepare(&i915->drm);
1470 1471
}

1472
static int i915_pm_suspend(struct device *kdev)
1473
{
1474
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1475

1476
	if (!i915) {
1477
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
1478 1479
		return -ENODEV;
	}
1480

1481 1482
	i915_ggtt_mark_pte_lost(i915, false);

1483
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1484 1485
		return 0;

1486
	return i915_drm_suspend(&i915->drm);
1487 1488
}

1489
static int i915_pm_suspend_late(struct device *kdev)
1490
{
1491
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1492 1493

	/*
D
Damien Lespiau 已提交
1494
	 * We have a suspend ordering issue with the snd-hda driver also
1495 1496 1497 1498 1499 1500 1501
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an late
	 * suspend hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1502
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1503
		return 0;
1504

1505
	return i915_drm_suspend_late(&i915->drm, false);
1506 1507
}

1508
static int i915_pm_poweroff_late(struct device *kdev)
1509
{
1510
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1511

1512
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1513 1514
		return 0;

1515
	return i915_drm_suspend_late(&i915->drm, true);
1516 1517
}

1518
static int i915_pm_resume_early(struct device *kdev)
1519
{
1520
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1521

1522
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1523 1524
		return 0;

1525
	return i915_drm_resume_early(&i915->drm);
1526 1527
}

1528
static int i915_pm_resume(struct device *kdev)
1529
{
1530
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1531

1532
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1533 1534
		return 0;

1535 1536 1537 1538 1539 1540 1541 1542
	/*
	 * If IRST is enabled, or if we can't detect whether it's enabled,
	 * then we must assume we lost the GGTT page table entries, since
	 * they are not retained if IRST decided to enter S4.
	 */
	if (!IS_ENABLED(CONFIG_ACPI) || acpi_dev_present(irst_name, NULL, -1))
		i915_ggtt_mark_pte_lost(i915, true);

1543
	return i915_drm_resume(&i915->drm);
1544 1545
}

1546
/* freeze: before creating the hibernation_image */
1547
static int i915_pm_freeze(struct device *kdev)
1548
{
1549
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1550 1551
	int ret;

1552 1553
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend(&i915->drm);
1554 1555 1556
		if (ret)
			return ret;
	}
1557

1558
	ret = i915_gem_freeze(i915);
1559 1560 1561 1562
	if (ret)
		return ret;

	return 0;
1563 1564
}

1565
static int i915_pm_freeze_late(struct device *kdev)
1566
{
1567
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1568 1569
	int ret;

1570 1571
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend_late(&i915->drm, true);
1572 1573 1574
		if (ret)
			return ret;
	}
1575

1576
	ret = i915_gem_freeze_late(i915);
1577 1578 1579 1580
	if (ret)
		return ret;

	return 0;
1581 1582 1583
}

/* thaw: called after creating the hibernation image, but before turning off. */
1584
static int i915_pm_thaw_early(struct device *kdev)
1585
{
1586
	return i915_pm_resume_early(kdev);
1587 1588
}

1589
static int i915_pm_thaw(struct device *kdev)
1590
{
1591
	return i915_pm_resume(kdev);
1592 1593 1594
}

/* restore: called after loading the hibernation image. */
1595
static int i915_pm_restore_early(struct device *kdev)
1596
{
1597
	return i915_pm_resume_early(kdev);
1598 1599
}

1600
static int i915_pm_restore(struct device *kdev)
1601
{
1602 1603 1604
	struct drm_i915_private *i915 = kdev_to_i915(kdev);

	i915_ggtt_mark_pte_lost(i915, true);
1605
	return i915_pm_resume(kdev);
1606 1607
}

1608
static int intel_runtime_suspend(struct device *kdev)
1609
{
1610
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1611
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1612
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1613 1614
	struct intel_gt *gt;
	int ret, i;
1615

1616
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
1617 1618
		return -ENODEV;

1619
	drm_dbg(&dev_priv->drm, "Suspending device\n");
1620

1621
	disable_rpm_wakeref_asserts(rpm);
1622

1623 1624 1625 1626
	/*
	 * We are safe here against re-faults, since the fault handler takes
	 * an RPM reference.
	 */
1627
	i915_gem_runtime_suspend(dev_priv);
1628

1629 1630
	for_each_gt(gt, dev_priv, i)
		intel_gt_runtime_suspend(gt);
1631

1632
	intel_runtime_pm_disable_interrupts(dev_priv);
1633

1634 1635
	for_each_gt(gt, dev_priv, i)
		intel_uncore_suspend(gt->uncore);
1636

1637 1638
	intel_display_power_suspend(dev_priv);

1639
	ret = vlv_suspend_complete(dev_priv);
1640
	if (ret) {
1641 1642
		drm_err(&dev_priv->drm,
			"Runtime suspend failed, disabling it (%d)\n", ret);
1643
		intel_uncore_runtime_resume(&dev_priv->uncore);
1644

1645
		intel_runtime_pm_enable_interrupts(dev_priv);
1646

M
Michał Winiarski 已提交
1647
		intel_gt_runtime_resume(to_gt(dev_priv));
1648

1649
		enable_rpm_wakeref_asserts(rpm);
1650

1651 1652
		return ret;
	}
1653

1654
	enable_rpm_wakeref_asserts(rpm);
1655
	intel_runtime_pm_driver_release(rpm);
1656

1657
	if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore))
1658 1659
		drm_err(&dev_priv->drm,
			"Unclaimed access detected prior to suspending\n");
1660

1661 1662 1663 1664 1665 1666
	/*
	 * FIXME: Temporary hammer to avoid freezing the machine on our DGFX
	 * This should be totally removed when we handle the pci states properly
	 * on runtime PM and on s2idle cases.
	 */
	pci_d3cold_disable(pdev);
1667
	rpm->suspended = true;
1668 1669

	/*
1670 1671
	 * FIXME: We really should find a document that references the arguments
	 * used below!
1672
	 */
1673
	if (IS_BROADWELL(dev_priv)) {
1674 1675 1676 1677 1678 1679
		/*
		 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
		 * being detected, and the call we do at intel_runtime_resume()
		 * won't be able to restore them. Since PCI_D3hot matches the
		 * actual specification and appears to be working, use it.
		 */
1680
		intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
1681
	} else {
1682 1683 1684 1685 1686 1687 1688
		/*
		 * current versions of firmware which depend on this opregion
		 * notification have repurposed the D1 definition to mean
		 * "runtime suspended" vs. what you would normally expect (D3)
		 * to distinguish it from notifications that might be sent via
		 * the suspend path.
		 */
1689
		intel_opregion_notify_adapter(dev_priv, PCI_D1);
1690
	}
1691

1692
	assert_forcewakes_inactive(&dev_priv->uncore);
1693

1694
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
1695
		intel_hpd_poll_enable(dev_priv);
1696

1697
	drm_dbg(&dev_priv->drm, "Device suspended\n");
1698 1699 1700
	return 0;
}

1701
static int intel_runtime_resume(struct device *kdev)
1702
{
1703
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1704
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1705
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1706 1707
	struct intel_gt *gt;
	int ret, i;
1708

1709
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
1710
		return -ENODEV;
1711

1712
	drm_dbg(&dev_priv->drm, "Resuming device\n");
1713

1714
	drm_WARN_ON_ONCE(&dev_priv->drm, atomic_read(&rpm->wakeref_count));
1715
	disable_rpm_wakeref_asserts(rpm);
1716

1717
	intel_opregion_notify_adapter(dev_priv, PCI_D0);
1718
	rpm->suspended = false;
1719
	pci_d3cold_enable(pdev);
1720
	if (intel_uncore_unclaimed_mmio(&dev_priv->uncore))
1721 1722
		drm_dbg(&dev_priv->drm,
			"Unclaimed access during suspend, bios?\n");
1723

1724 1725
	intel_display_power_resume(dev_priv);

1726
	ret = vlv_resume_prepare(dev_priv, true);
1727

1728 1729
	for_each_gt(gt, dev_priv, i)
		intel_uncore_runtime_resume(gt->uncore);
1730

1731 1732
	intel_runtime_pm_enable_interrupts(dev_priv);

1733 1734 1735 1736
	/*
	 * No point of rolling back things in case of an error, as the best
	 * we can do is to hope that things will still work (and disable RPM).
	 */
1737 1738
	for_each_gt(gt, dev_priv, i)
		intel_gt_runtime_resume(gt);
1739

1740 1741 1742 1743 1744
	/*
	 * On VLV/CHV display interrupts are part of the display
	 * power well, so hpd is reinitialized from there. For
	 * everyone else do it here.
	 */
1745
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
1746
		intel_hpd_init(dev_priv);
1747 1748
		intel_hpd_poll_disable(dev_priv);
	}
1749

1750 1751
	intel_enable_ipc(dev_priv);

1752
	enable_rpm_wakeref_asserts(rpm);
1753

1754
	if (ret)
1755 1756
		drm_err(&dev_priv->drm,
			"Runtime resume failed, disabling it (%d)\n", ret);
1757
	else
1758
		drm_dbg(&dev_priv->drm, "Device resumed\n");
1759 1760

	return ret;
1761 1762
}

1763
const struct dev_pm_ops i915_pm_ops = {
1764 1765 1766 1767
	/*
	 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
	 * PMSG_RESUME]
	 */
1768
	.prepare = i915_pm_prepare,
1769
	.suspend = i915_pm_suspend,
1770 1771
	.suspend_late = i915_pm_suspend_late,
	.resume_early = i915_pm_resume_early,
1772
	.resume = i915_pm_resume,
1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788

	/*
	 * S4 event handlers
	 * @freeze, @freeze_late    : called (1) before creating the
	 *                            hibernation image [PMSG_FREEZE] and
	 *                            (2) after rebooting, before restoring
	 *                            the image [PMSG_QUIESCE]
	 * @thaw, @thaw_early       : called (1) after creating the hibernation
	 *                            image, before writing it [PMSG_THAW]
	 *                            and (2) after failing to create or
	 *                            restore the image [PMSG_RECOVER]
	 * @poweroff, @poweroff_late: called after writing the hibernation
	 *                            image, before rebooting [PMSG_HIBERNATE]
	 * @restore, @restore_early : called after rebooting and restoring the
	 *                            hibernation image [PMSG_RESTORE]
	 */
1789 1790 1791 1792
	.freeze = i915_pm_freeze,
	.freeze_late = i915_pm_freeze_late,
	.thaw_early = i915_pm_thaw_early,
	.thaw = i915_pm_thaw,
1793
	.poweroff = i915_pm_suspend,
1794
	.poweroff_late = i915_pm_poweroff_late,
1795 1796
	.restore_early = i915_pm_restore_early,
	.restore = i915_pm_restore,
1797 1798

	/* S0ix (via runtime suspend) event handlers */
1799 1800
	.runtime_suspend = intel_runtime_suspend,
	.runtime_resume = intel_runtime_resume,
1801 1802
};

1803 1804 1805
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
1806
	.release = drm_release_noglobal,
1807
	.unlocked_ioctl = drm_ioctl,
1808
	.mmap = i915_gem_mmap,
1809 1810
	.poll = drm_poll,
	.read = drm_read,
1811
	.compat_ioctl = i915_ioc32_compat_ioctl,
1812
	.llseek = noop_llseek,
1813 1814 1815
#ifdef CONFIG_PROC_FS
	.show_fdinfo = i915_drm_client_fdinfo,
#endif
1816 1817
};

1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831
static int
i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file)
{
	return -ENODEV;
}

static const struct drm_ioctl_desc i915_ioctls[] = {
	DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
1832
	DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_RENDER_ALLOW),
1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843
	DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1844
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, drm_invalid_op, DRM_AUTH),
1845
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_RENDER_ALLOW),
1846 1847
	DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
1848
	DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_RENDER_ALLOW),
1849 1850
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
1851
	DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_RENDER_ALLOW),
1852 1853 1854
	DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
1855
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE_EXT, i915_gem_create_ext_ioctl, DRM_RENDER_ALLOW),
1856 1857 1858
	DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
1859
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_OFFSET, i915_gem_mmap_offset_ioctl, DRM_RENDER_ALLOW),
1860 1861
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
1862 1863
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
1864
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
1865
	DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
1866
	DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
D
Daniel Vetter 已提交
1867 1868 1869 1870
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
1871
	DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_RENDER_ALLOW),
1872
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
1873 1874 1875 1876 1877 1878
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
1879
	DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
1880 1881 1882
	DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_RENDER_ALLOW),
1883 1884
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_CREATE, i915_gem_vm_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_DESTROY, i915_gem_vm_destroy_ioctl, DRM_RENDER_ALLOW),
1885 1886
};

1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901
/*
 * Interface history:
 *
 * 1.1: Original.
 * 1.2: Add Power Management
 * 1.3: Add vblank support
 * 1.4: Fix cmdbuffer path, add heap destroy
 * 1.5: Add vblank pipe configuration
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
 */
#define DRIVER_MAJOR		1
#define DRIVER_MINOR		6
#define DRIVER_PATCHLEVEL	0

1902
static const struct drm_driver i915_drm_driver = {
1903 1904
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
1905
	 */
1906
	.driver_features =
1907
	    DRIVER_GEM |
1908 1909
	    DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ |
	    DRIVER_SYNCOBJ_TIMELINE,
1910
	.release = i915_driver_release,
1911
	.open = i915_driver_open,
1912
	.lastclose = i915_driver_lastclose,
1913
	.postclose = i915_driver_postclose,
1914

1915 1916 1917 1918
	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
	.gem_prime_import = i915_gem_prime_import,

1919
	.dumb_create = i915_gem_dumb_create,
1920 1921
	.dumb_map_offset = i915_gem_dumb_mmap_offset,

L
Linus Torvalds 已提交
1922
	.ioctls = i915_ioctls,
1923
	.num_ioctls = ARRAY_SIZE(i915_ioctls),
1924
	.fops = &i915_driver_fops,
1925 1926 1927 1928 1929 1930
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
1931
};