i915_driver.c 51.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/acpi.h>
31
#include <linux/device.h>
32
#include <linux/module.h>
33
#include <linux/oom.h>
34 35
#include <linux/pci.h>
#include <linux/pm.h>
36
#include <linux/pm_runtime.h>
37 38
#include <linux/pnp.h>
#include <linux/slab.h>
39
#include <linux/vga_switcheroo.h>
40 41
#include <linux/vt.h>

42
#include <drm/drm_aperture.h>
43
#include <drm/drm_atomic_helper.h>
44
#include <drm/drm_ioctl.h>
45
#include <drm/drm_managed.h>
46
#include <drm/drm_probe_helper.h>
47

48 49 50
#include "display/intel_acpi.h"
#include "display/intel_bw.h"
#include "display/intel_cdclk.h"
51
#include "display/intel_display_types.h"
52
#include "display/intel_dmc.h"
53
#include "display/intel_dp.h"
54
#include "display/intel_dpt.h"
55 56 57
#include "display/intel_fbdev.h"
#include "display/intel_hotplug.h"
#include "display/intel_overlay.h"
58
#include "display/intel_pch_refclk.h"
59
#include "display/intel_pipe_crc.h"
60
#include "display/intel_pps.h"
61
#include "display/intel_sprite.h"
62
#include "display/intel_vga.h"
63

64
#include "gem/i915_gem_context.h"
65
#include "gem/i915_gem_create.h"
66
#include "gem/i915_gem_dmabuf.h"
67
#include "gem/i915_gem_ioctls.h"
68
#include "gem/i915_gem_mman.h"
69
#include "gem/i915_gem_pm.h"
70
#include "gt/intel_gt.h"
71
#include "gt/intel_gt_pm.h"
72
#include "gt/intel_rc6.h"
73

74 75
#include "pxp/intel_pxp_pm.h"

76
#include "i915_file_private.h"
77
#include "i915_debugfs.h"
78
#include "i915_driver.h"
79
#include "i915_drv.h"
80
#include "i915_getparam.h"
81
#include "i915_ioc32.h"
82
#include "i915_ioctl.h"
83
#include "i915_irq.h"
84
#include "i915_memcpy.h"
85
#include "i915_perf.h"
L
Lionel Landwerlin 已提交
86
#include "i915_query.h"
87
#include "i915_suspend.h"
88
#include "i915_switcheroo.h"
89
#include "i915_sysfs.h"
90
#include "i915_vgpu.h"
91
#include "intel_dram.h"
92
#include "intel_gvt.h"
93
#include "intel_memory_region.h"
94
#include "intel_pci_config.h"
95
#include "intel_pcode.h"
96
#include "intel_pm.h"
97
#include "intel_region_ttm.h"
98
#include "vlv_suspend.h"
J
Jesse Barnes 已提交
99

100
static const struct drm_driver i915_drm_driver;
101

102
static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
103
{
104
	int domain = pci_domain_nr(to_pci_dev(dev_priv->drm.dev)->bus);
105 106 107

	dev_priv->bridge_dev =
		pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
108
	if (!dev_priv->bridge_dev) {
109
		drm_err(&dev_priv->drm, "bridge device not found\n");
110
		return -EIO;
111 112 113 114 115 116
	}
	return 0;
}

/* Allocate space for the MCH regs if needed, return nonzero on error */
static int
117
intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
118
{
119
	int reg = GRAPHICS_VER(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
120 121 122 123
	u32 temp_lo, temp_hi = 0;
	u64 mchbar_addr;
	int ret;

124
	if (GRAPHICS_VER(dev_priv) >= 4)
125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145
		pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
	pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
	mchbar_addr = ((u64)temp_hi << 32) | temp_lo;

	/* If ACPI doesn't have it, assume we need to allocate it ourselves */
#ifdef CONFIG_PNP
	if (mchbar_addr &&
	    pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
		return 0;
#endif

	/* Get some space for it */
	dev_priv->mch_res.name = "i915 MCHBAR";
	dev_priv->mch_res.flags = IORESOURCE_MEM;
	ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
				     &dev_priv->mch_res,
				     MCHBAR_SIZE, MCHBAR_SIZE,
				     PCIBIOS_MIN_MEM,
				     0, pcibios_align_resource,
				     dev_priv->bridge_dev);
	if (ret) {
146
		drm_dbg(&dev_priv->drm, "failed bus alloc: %d\n", ret);
147 148 149 150
		dev_priv->mch_res.start = 0;
		return ret;
	}

151
	if (GRAPHICS_VER(dev_priv) >= 4)
152 153 154 155 156 157 158 159 160 161
		pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
				       upper_32_bits(dev_priv->mch_res.start));

	pci_write_config_dword(dev_priv->bridge_dev, reg,
			       lower_32_bits(dev_priv->mch_res.start));
	return 0;
}

/* Setup MCHBAR if possible, return true if we should disable it again */
static void
162
intel_setup_mchbar(struct drm_i915_private *dev_priv)
163
{
164
	int mchbar_reg = GRAPHICS_VER(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
165 166 167
	u32 temp;
	bool enabled;

168
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
169 170 171 172
		return;

	dev_priv->mchbar_need_disable = false;

173
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
174 175 176 177 178 179 180 181 182 183 184
		pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
		enabled = !!(temp & DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		enabled = temp & 1;
	}

	/* If it's already enabled, don't have to do anything */
	if (enabled)
		return;

185
	if (intel_alloc_mchbar_resource(dev_priv))
186 187 188 189 190
		return;

	dev_priv->mchbar_need_disable = true;

	/* Space is allocated or reserved, so enable it. */
191
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
192 193 194 195 196 197 198 199 200
		pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
				       temp | DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
	}
}

static void
201
intel_teardown_mchbar(struct drm_i915_private *dev_priv)
202
{
203
	int mchbar_reg = GRAPHICS_VER(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
204 205

	if (dev_priv->mchbar_need_disable) {
206
		if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233
			u32 deven_val;

			pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
					      &deven_val);
			deven_val &= ~DEVEN_MCHBAR_EN;
			pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
					       deven_val);
		} else {
			u32 mchbar_val;

			pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
					      &mchbar_val);
			mchbar_val &= ~1;
			pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
					       mchbar_val);
		}
	}

	if (dev_priv->mch_res.start)
		release_resource(&dev_priv->mch_res);
}

static int i915_workqueues_init(struct drm_i915_private *dev_priv)
{
	/*
	 * The i915 workqueue is primarily used for batched retirement of
	 * requests (and thus managing bo) once the task has been completed
234
	 * by the GPU. i915_retire_requests() is called directly when we
235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257
	 * need high-priority retirement, such as waiting for an explicit
	 * bo.
	 *
	 * It is also used for periodic low-priority events, such as
	 * idle-timers and recording error state.
	 *
	 * All tasks on the workqueue are expected to acquire the dev mutex
	 * so there is no point in running more than one instance of the
	 * workqueue at any time.  Use an ordered one.
	 */
	dev_priv->wq = alloc_ordered_workqueue("i915", 0);
	if (dev_priv->wq == NULL)
		goto out_err;

	dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
	if (dev_priv->hotplug.dp_wq == NULL)
		goto out_free_wq;

	return 0;

out_free_wq:
	destroy_workqueue(dev_priv->wq);
out_err:
258
	drm_err(&dev_priv->drm, "Failed to allocate workqueues.\n");
259 260 261 262 263 264 265 266 267 268

	return -ENOMEM;
}

static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
{
	destroy_workqueue(dev_priv->hotplug.dp_wq);
	destroy_workqueue(dev_priv->wq);
}

269 270 271 272
/*
 * We don't keep the workarounds for pre-production hardware, so we expect our
 * driver to fail on these machines in one way or another. A little warning on
 * dmesg may help both the user and the bug triagers.
273 274 275 276 277
 *
 * Our policy for removing pre-production workarounds is to keep the
 * current gen workarounds as a guide to the bring-up of the next gen
 * (workarounds have a habit of persisting!). Anything older than that
 * should be removed along with the complications they introduce.
278 279 280
 */
static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
{
281 282 283
	bool pre = false;

	pre |= IS_HSW_EARLY_SDV(dev_priv);
284 285 286 287
	pre |= IS_SKYLAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x6;
	pre |= IS_BROXTON(dev_priv) && INTEL_REVID(dev_priv) < 0xA;
	pre |= IS_KABYLAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x1;
	pre |= IS_GEMINILAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x3;
288
	pre |= IS_ICELAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x7;
289

290
	if (pre) {
291
		drm_err(&dev_priv->drm, "This is a pre-production stepping. "
292
			  "It may not be fully functional.\n");
293 294
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
	}
295 296
}

297 298 299
static void sanitize_gpu(struct drm_i915_private *i915)
{
	if (!INTEL_INFO(i915)->gpu_reset_clobbers_display)
M
Michał Winiarski 已提交
300
		__intel_gt_reset(to_gt(i915), ALL_ENGINES);
301 302
}

303
/**
304
 * i915_driver_early_probe - setup state not requiring device access
305 306 307 308 309 310 311 312
 * @dev_priv: device private
 *
 * Initialize everything that is a "SW-only" state, that is state not
 * requiring accessing the device or exposing the driver via kernel internal
 * or userspace interfaces. Example steps belonging here: lock initialization,
 * system memory allocation, setting up device specific attributes and
 * function hooks not requiring accessing the device.
 */
313
static int i915_driver_early_probe(struct drm_i915_private *dev_priv)
314 315 316
{
	int ret = 0;

317
	if (i915_inject_probe_failure(dev_priv))
318 319
		return -ENODEV;

320
	intel_device_info_subplatform_init(dev_priv);
321
	intel_step_init(dev_priv);
322

323
	intel_uncore_mmio_debug_init_early(&dev_priv->mmio_debug);
324

325 326 327
	spin_lock_init(&dev_priv->irq_lock);
	spin_lock_init(&dev_priv->gpu_error.lock);
	mutex_init(&dev_priv->backlight_lock);
L
Lyude 已提交
328

329
	mutex_init(&dev_priv->sb_lock);
330
	cpu_latency_qos_add_request(&dev_priv->sb_qos, PM_QOS_DEFAULT_VALUE);
331

332
	mutex_init(&dev_priv->audio.mutex);
333 334
	mutex_init(&dev_priv->wm.wm_mutex);
	mutex_init(&dev_priv->pps_mutex);
335
	mutex_init(&dev_priv->hdcp_comp_mutex);
336

337
	i915_memcpy_init_early(dev_priv);
338
	intel_runtime_pm_init_early(&dev_priv->runtime_pm);
339

340 341
	ret = i915_workqueues_init(dev_priv);
	if (ret < 0)
342
		return ret;
343

344
	ret = vlv_suspend_init(dev_priv);
345 346 347
	if (ret < 0)
		goto err_workqueues;

348 349 350 351
	ret = intel_region_ttm_device_init(dev_priv);
	if (ret)
		goto err_ttm;

352 353
	intel_wopcm_init_early(&dev_priv->wopcm);

354
	intel_root_gt_init_early(dev_priv);
355

356
	i915_gem_init_early(dev_priv);
357

358
	/* This must be called before any calls to HAS_PCH_* */
359
	intel_detect_pch(dev_priv);
360

361
	intel_pm_setup(dev_priv);
362 363
	ret = intel_power_domains_init(dev_priv);
	if (ret < 0)
364
		goto err_gem;
365 366 367 368
	intel_irq_init(dev_priv);
	intel_init_display_hooks(dev_priv);
	intel_init_clock_gating_hooks(dev_priv);

369
	intel_detect_preproduction_hw(dev_priv);
370 371 372

	return 0;

373
err_gem:
374
	i915_gem_cleanup_early(dev_priv);
375
	intel_gt_driver_late_release_all(dev_priv);
376 377
	intel_region_ttm_device_fini(dev_priv);
err_ttm:
378
	vlv_suspend_cleanup(dev_priv);
379
err_workqueues:
380 381 382 383 384
	i915_workqueues_cleanup(dev_priv);
	return ret;
}

/**
385
 * i915_driver_late_release - cleanup the setup done in
386
 *			       i915_driver_early_probe()
387 388
 * @dev_priv: device private
 */
389
static void i915_driver_late_release(struct drm_i915_private *dev_priv)
390
{
391
	intel_irq_fini(dev_priv);
392
	intel_power_domains_cleanup(dev_priv);
393
	i915_gem_cleanup_early(dev_priv);
394
	intel_gt_driver_late_release_all(dev_priv);
395
	intel_region_ttm_device_fini(dev_priv);
396
	vlv_suspend_cleanup(dev_priv);
397
	i915_workqueues_cleanup(dev_priv);
398

399
	cpu_latency_qos_remove_request(&dev_priv->sb_qos);
400
	mutex_destroy(&dev_priv->sb_lock);
401 402

	i915_params_free(&dev_priv->params);
403 404 405
}

/**
406
 * i915_driver_mmio_probe - setup device MMIO
407 408 409 410 411 412 413
 * @dev_priv: device private
 *
 * Setup minimal device state necessary for MMIO accesses later in the
 * initialization sequence. The setup here should avoid any other device-wide
 * side effects or exposing the driver via kernel internal or user space
 * interfaces.
 */
414
static int i915_driver_mmio_probe(struct drm_i915_private *dev_priv)
415 416 417
{
	int ret;

418
	if (i915_inject_probe_failure(dev_priv))
419 420
		return -ENODEV;

421 422 423
	ret = i915_get_bridge_dev(dev_priv);
	if (ret < 0)
		return ret;
424

425 426
	ret = intel_uncore_init_mmio(&dev_priv->uncore);
	if (ret)
427
		return ret;
428

429 430
	/* Try to make sure MCHBAR is enabled before poking at it */
	intel_setup_mchbar(dev_priv);
431
	intel_device_info_runtime_init(dev_priv);
432

M
Michał Winiarski 已提交
433
	ret = intel_gt_init_mmio(to_gt(dev_priv));
434 435 436
	if (ret)
		goto err_uncore;

437 438 439
	/* As early as possible, scrub existing GPU state before clobbering */
	sanitize_gpu(dev_priv);

440 441
	return 0;

442
err_uncore:
443
	intel_teardown_mchbar(dev_priv);
444
	intel_uncore_fini_mmio(&dev_priv->uncore);
445 446 447 448 449 450
	pci_dev_put(dev_priv->bridge_dev);

	return ret;
}

/**
451
 * i915_driver_mmio_release - cleanup the setup done in i915_driver_mmio_probe()
452 453
 * @dev_priv: device private
 */
454
static void i915_driver_mmio_release(struct drm_i915_private *dev_priv)
455
{
456
	intel_teardown_mchbar(dev_priv);
457
	intel_uncore_fini_mmio(&dev_priv->uncore);
458 459 460
	pci_dev_put(dev_priv->bridge_dev);
}

461 462
static void intel_sanitize_options(struct drm_i915_private *dev_priv)
{
463
	intel_gvt_sanitize_options(dev_priv);
464 465
}

466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487
/**
 * i915_set_dma_info - set all relevant PCI dma info as configured for the
 * platform
 * @i915: valid i915 instance
 *
 * Set the dma max segment size, device and coherent masks.  The dma mask set
 * needs to occur before i915_ggtt_probe_hw.
 *
 * A couple of platforms have special needs.  Address them as well.
 *
 */
static int i915_set_dma_info(struct drm_i915_private *i915)
{
	unsigned int mask_size = INTEL_INFO(i915)->dma_mask_size;
	int ret;

	GEM_BUG_ON(!mask_size);

	/*
	 * We don't have a max segment size, so set it to the max so sg's
	 * debugging layer doesn't complain
	 */
488
	dma_set_max_seg_size(i915->drm.dev, UINT_MAX);
489

490
	ret = dma_set_mask(i915->drm.dev, DMA_BIT_MASK(mask_size));
491 492 493 494
	if (ret)
		goto mask_err;

	/* overlay on gen2 is broken and can't address above 1G */
495
	if (GRAPHICS_VER(i915) == 2)
496 497 498 499 500 501 502 503 504 505 506 507 508 509
		mask_size = 30;

	/*
	 * 965GM sometimes incorrectly writes to hardware status page (HWS)
	 * using 32bit addressing, overwriting memory if HWS is located
	 * above 4GB.
	 *
	 * The documentation also mentions an issue with undefined
	 * behaviour if any general state is accessed within a page above 4GB,
	 * which also needs to be handled carefully.
	 */
	if (IS_I965G(i915) || IS_I965GM(i915))
		mask_size = 32;

510
	ret = dma_set_coherent_mask(i915->drm.dev, DMA_BIT_MASK(mask_size));
511 512 513 514 515 516 517 518 519 520
	if (ret)
		goto mask_err;

	return 0;

mask_err:
	drm_err(&i915->drm, "Can't set DMA mask/consistent mask (%d)\n", ret);
	return ret;
}

521
/**
522
 * i915_driver_hw_probe - setup state requiring device access
523 524 525 526 527
 * @dev_priv: device private
 *
 * Setup state that requires accessing the device, but doesn't require
 * exposing the driver via kernel internal or userspace interfaces.
 */
528
static int i915_driver_hw_probe(struct drm_i915_private *dev_priv)
529
{
530
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
531 532
	int ret;

533
	if (i915_inject_probe_failure(dev_priv))
534 535
		return -ENODEV;

536 537
	if (HAS_PPGTT(dev_priv)) {
		if (intel_vgpu_active(dev_priv) &&
538
		    !intel_vgpu_has_full_ppgtt(dev_priv)) {
539 540 541 542 543 544
			i915_report_error(dev_priv,
					  "incompatible vGPU found, support for isolated ppGTT required\n");
			return -ENXIO;
		}
	}

545 546 547 548 549 550 551 552 553 554 555 556 557 558
	if (HAS_EXECLISTS(dev_priv)) {
		/*
		 * Older GVT emulation depends upon intercepting CSB mmio,
		 * which we no longer use, preferring to use the HWSP cache
		 * instead.
		 */
		if (intel_vgpu_active(dev_priv) &&
		    !intel_vgpu_has_hwsp_emulation(dev_priv)) {
			i915_report_error(dev_priv,
					  "old vGPU host found, support for HWSP emulation required\n");
			return -ENXIO;
		}
	}

559
	intel_sanitize_options(dev_priv);
560

561
	/* needs to be done before ggtt probe */
562
	intel_dram_edram_detect(dev_priv);
563

564 565 566 567
	ret = i915_set_dma_info(dev_priv);
	if (ret)
		return ret;

568 569
	i915_perf_init(dev_priv);

A
Andi Shyti 已提交
570 571 572
	ret = intel_gt_assign_ggtt(to_gt(dev_priv));
	if (ret)
		goto err_perf;
573

574
	ret = i915_ggtt_probe_hw(dev_priv);
575
	if (ret)
576
		goto err_perf;
577

578
	ret = drm_aperture_remove_conflicting_pci_framebuffers(pdev, dev_priv->drm.driver);
579
	if (ret)
580
		goto err_ggtt;
581

582
	ret = i915_ggtt_init_hw(dev_priv);
583
	if (ret)
584
		goto err_ggtt;
585

586 587 588 589
	ret = intel_memory_regions_hw_probe(dev_priv);
	if (ret)
		goto err_ggtt;

590
	ret = intel_gt_tiles_init(dev_priv);
591 592 593
	if (ret)
		goto err_mem_regions;

594
	ret = i915_ggtt_enable_hw(dev_priv);
595
	if (ret) {
596
		drm_err(&dev_priv->drm, "failed to enable GGTT\n");
597
		goto err_mem_regions;
598 599
	}

D
David Weinehall 已提交
600
	pci_set_master(pdev);
601 602 603 604 605 606 607 608 609

	/* On the 945G/GM, the chipset reports the MSI capability on the
	 * integrated graphics even though the support isn't actually there
	 * according to the published specs.  It doesn't appear to function
	 * correctly in testing on 945G.
	 * This may be a side effect of MSI having been made available for PEG
	 * and the registers being closely associated.
	 *
	 * According to chipset errata, on the 965GM, MSI interrupts may
610 611 612 613
	 * be lost or delayed, and was defeatured. MSI interrupts seem to
	 * get lost on g4x as well, and interrupt delivery seems to stay
	 * properly dead afterwards. So we'll just disable them for all
	 * pre-gen5 chipsets.
614 615 616 617 618 619
	 *
	 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
	 * interrupts even when in MSI mode. This results in spurious
	 * interrupt warnings if the legacy irq no. is shared with another
	 * device. The kernel then disables that interrupt source and so
	 * prevents the other device from working properly.
620
	 */
621
	if (GRAPHICS_VER(dev_priv) >= 5) {
D
David Weinehall 已提交
622
		if (pci_enable_msi(pdev) < 0)
623
			drm_dbg(&dev_priv->drm, "can't enable MSI");
624 625
	}

626 627
	ret = intel_gvt_init(dev_priv);
	if (ret)
628 629 630
		goto err_msi;

	intel_opregion_setup(dev_priv);
631

632 633 634
	ret = intel_pcode_init(dev_priv);
	if (ret)
		goto err_msi;
635

636
	/*
637 638
	 * Fill the dram structure to get the system dram info. This will be
	 * used for memory latency calculation.
639
	 */
640
	intel_dram_detect(dev_priv);
641

642
	intel_bw_init_hw(dev_priv);
643

644 645
	return 0;

646 647 648
err_msi:
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
649 650
err_mem_regions:
	intel_memory_regions_driver_release(dev_priv);
651
err_ggtt:
652
	i915_ggtt_driver_release(dev_priv);
653 654
	i915_gem_drain_freed_objects(dev_priv);
	i915_ggtt_driver_late_release(dev_priv);
655 656
err_perf:
	i915_perf_fini(dev_priv);
657 658 659 660
	return ret;
}

/**
661
 * i915_driver_hw_remove - cleanup the setup done in i915_driver_hw_probe()
662 663
 * @dev_priv: device private
 */
664
static void i915_driver_hw_remove(struct drm_i915_private *dev_priv)
665
{
666
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
667

668 669
	i915_perf_fini(dev_priv);

D
David Weinehall 已提交
670 671
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
672 673 674 675 676 677 678 679 680 681 682
}

/**
 * i915_driver_register - register the driver with the rest of the system
 * @dev_priv: device private
 *
 * Perform any steps necessary to make the driver available via kernel
 * internal or userspace interfaces.
 */
static void i915_driver_register(struct drm_i915_private *dev_priv)
{
683
	struct drm_device *dev = &dev_priv->drm;
684

685
	i915_gem_driver_register(dev_priv);
686
	i915_pmu_register(dev_priv);
687

688
	intel_vgpu_register(dev_priv);
689 690

	/* Reveal our presence to userspace */
691
	if (drm_dev_register(dev, 0)) {
692 693
		drm_err(&dev_priv->drm,
			"Failed to register driver for userspace access!\n");
694
		return;
695 696
	}

697 698
	i915_debugfs_register(dev_priv);
	i915_setup_sysfs(dev_priv);
699

700 701
	/* Depends on sysfs having been initialized */
	i915_perf_register(dev_priv);
702

M
Michał Winiarski 已提交
703
	intel_gt_driver_register(to_gt(dev_priv));
704

705
	intel_display_driver_register(dev_priv);
706

707
	intel_power_domains_enable(dev_priv);
708
	intel_runtime_pm_enable(&dev_priv->runtime_pm);
709 710 711 712 713

	intel_register_dsm_handler();

	if (i915_switcheroo_register(dev_priv))
		drm_err(&dev_priv->drm, "Failed to register vga switcheroo!\n");
714 715 716 717 718 719 720 721
}

/**
 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
 * @dev_priv: device private
 */
static void i915_driver_unregister(struct drm_i915_private *dev_priv)
{
722 723 724 725
	i915_switcheroo_unregister(dev_priv);

	intel_unregister_dsm_handler();

726
	intel_runtime_pm_disable(&dev_priv->runtime_pm);
727
	intel_power_domains_disable(dev_priv);
728

729
	intel_display_driver_unregister(dev_priv);
730

M
Michał Winiarski 已提交
731
	intel_gt_driver_unregister(to_gt(dev_priv));
732

733
	i915_perf_unregister(dev_priv);
734
	i915_pmu_unregister(dev_priv);
735

D
David Weinehall 已提交
736
	i915_teardown_sysfs(dev_priv);
737
	drm_dev_unplug(&dev_priv->drm);
738

739
	i915_gem_driver_unregister(dev_priv);
740 741
}

742 743 744 745 746 747
void
i915_print_iommu_status(struct drm_i915_private *i915, struct drm_printer *p)
{
	drm_printf(p, "iommu: %s\n", enableddisabled(intel_vtd_active(i915)));
}

748 749
static void i915_welcome_messages(struct drm_i915_private *dev_priv)
{
750
	if (drm_debug_enabled(DRM_UT_DRIVER)) {
751 752
		struct drm_printer p = drm_debug_printer("i915 device info:");

753
		drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n",
754 755 756
			   INTEL_DEVID(dev_priv),
			   INTEL_REVID(dev_priv),
			   intel_platform_name(INTEL_INFO(dev_priv)->platform),
757 758
			   intel_subplatform(RUNTIME_INFO(dev_priv),
					     INTEL_INFO(dev_priv)->platform),
759
			   GRAPHICS_VER(dev_priv));
760

761 762
		intel_device_info_print_static(INTEL_INFO(dev_priv), &p);
		intel_device_info_print_runtime(RUNTIME_INFO(dev_priv), &p);
763
		i915_print_iommu_status(dev_priv, &p);
M
Michał Winiarski 已提交
764
		intel_gt_info_print(&to_gt(dev_priv)->info, &p);
765 766 767
	}

	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
768
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG enabled\n");
769
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
770
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG_GEM enabled\n");
771
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
772 773
		drm_info(&dev_priv->drm,
			 "DRM_I915_DEBUG_RUNTIME_PM enabled\n");
774 775
}

776 777 778 779 780 781 782 783
static struct drm_i915_private *
i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
	struct intel_device_info *device_info;
	struct drm_i915_private *i915;

784
	i915 = devm_drm_dev_alloc(&pdev->dev, &i915_drm_driver,
D
Daniel Vetter 已提交
785 786 787
				  struct drm_i915_private, drm);
	if (IS_ERR(i915))
		return i915;
788

789
	pci_set_drvdata(pdev, i915);
790

791 792 793
	/* Device parameters start as a copy of module parameters. */
	i915_params_copy(&i915->params, &i915_modparams);

794 795 796
	/* Setup the write-once "constant" device info */
	device_info = mkwrite_device_info(i915);
	memcpy(device_info, match_info, sizeof(*device_info));
797
	RUNTIME_INFO(i915)->device_id = pdev->device;
798 799 800 801

	return i915;
}

802
/**
803
 * i915_driver_probe - setup chip and create an initial config
804 805
 * @pdev: PCI device
 * @ent: matching PCI ID entry
806
 *
807
 * The driver probe routine has to do several things:
808 809 810 811 812
 *   - drive output discovery via intel_modeset_init()
 *   - initialize the memory manager
 *   - allocate initial config memory
 *   - setup the DRM framebuffer with the allocated memory
 */
813
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
814
{
815 816
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
817
	struct drm_i915_private *i915;
818
	int ret;
819

820 821 822
	i915 = i915_driver_create(pdev, ent);
	if (IS_ERR(i915))
		return PTR_ERR(i915);
823

824
	/* Disable nuclear pageflip by default on pre-ILK */
825
	if (!i915->params.nuclear_pageflip && match_info->graphics.ver < 5)
826
		i915->drm.driver_features &= ~DRIVER_ATOMIC;
827

828 829
	ret = pci_enable_device(pdev);
	if (ret)
830
		goto out_fini;
D
Damien Lespiau 已提交
831

832
	ret = i915_driver_early_probe(i915);
833 834
	if (ret < 0)
		goto out_pci_disable;
835

836
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
L
Linus Torvalds 已提交
837

838
	intel_vgpu_detect(i915);
839

840
	ret = intel_gt_probe_all(i915);
841 842
	if (ret < 0)
		goto out_runtime_pm_put;
J
Jesse Barnes 已提交
843

844 845 846 847
	ret = i915_driver_mmio_probe(i915);
	if (ret < 0)
		goto out_tiles_cleanup;

848
	ret = i915_driver_hw_probe(i915);
849 850
	if (ret < 0)
		goto out_cleanup_mmio;
851

852
	ret = intel_modeset_init_noirq(i915);
853
	if (ret < 0)
854
		goto out_cleanup_hw;
855

856 857 858 859
	ret = intel_irq_install(i915);
	if (ret)
		goto out_cleanup_modeset;

860 861
	ret = intel_modeset_init_nogem(i915);
	if (ret)
862 863
		goto out_cleanup_irq;

864 865 866 867 868 869 870 871
	ret = i915_gem_init(i915);
	if (ret)
		goto out_cleanup_modeset2;

	ret = intel_modeset_init(i915);
	if (ret)
		goto out_cleanup_gem;

872
	i915_driver_register(i915);
873

874
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
875

876
	i915_welcome_messages(i915);
877

878 879
	i915->do_release = true;

880 881
	return 0;

882 883 884 885 886 887 888 889 890 891
out_cleanup_gem:
	i915_gem_suspend(i915);
	i915_gem_driver_remove(i915);
	i915_gem_driver_release(i915);
out_cleanup_modeset2:
	/* FIXME clean up the error path */
	intel_modeset_driver_remove(i915);
	intel_irq_uninstall(i915);
	intel_modeset_driver_remove_noirq(i915);
	goto out_cleanup_modeset;
892 893 894
out_cleanup_irq:
	intel_irq_uninstall(i915);
out_cleanup_modeset:
895
	intel_modeset_driver_remove_nogem(i915);
896
out_cleanup_hw:
897 898 899
	i915_driver_hw_remove(i915);
	intel_memory_regions_driver_release(i915);
	i915_ggtt_driver_release(i915);
900 901
	i915_gem_drain_freed_objects(i915);
	i915_ggtt_driver_late_release(i915);
902
out_cleanup_mmio:
903
	i915_driver_mmio_release(i915);
904 905
out_tiles_cleanup:
	intel_gt_release_all(i915);
906
out_runtime_pm_put:
907 908
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
	i915_driver_late_release(i915);
909 910
out_pci_disable:
	pci_disable_device(pdev);
911
out_fini:
912
	i915_probe_error(i915, "Device initialization failed (%d)\n", ret);
913 914 915
	return ret;
}

916
void i915_driver_remove(struct drm_i915_private *i915)
917
{
918
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
919

920
	i915_driver_unregister(i915);
921

922 923 924
	/* Flush any external code that still may be under the RCU lock */
	synchronize_rcu();

925
	i915_gem_suspend(i915);
B
Ben Widawsky 已提交
926

927
	intel_gvt_driver_remove(i915);
928

929
	intel_modeset_driver_remove(i915);
930

931 932
	intel_irq_uninstall(i915);

933
	intel_modeset_driver_remove_noirq(i915);
934

935 936
	i915_reset_error_state(i915);
	i915_gem_driver_remove(i915);
937

938
	intel_modeset_driver_remove_nogem(i915);
939

940
	i915_driver_hw_remove(i915);
941

942
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
943 944 945 946 947
}

static void i915_driver_release(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
948
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
949

950 951 952
	if (!dev_priv->do_release)
		return;

953
	disable_rpm_wakeref_asserts(rpm);
954

955
	i915_gem_driver_release(dev_priv);
956

957
	intel_memory_regions_driver_release(dev_priv);
958
	i915_ggtt_driver_release(dev_priv);
959
	i915_gem_drain_freed_objects(dev_priv);
960
	i915_ggtt_driver_late_release(dev_priv);
961

962
	i915_driver_mmio_release(dev_priv);
963

964
	enable_rpm_wakeref_asserts(rpm);
965
	intel_runtime_pm_driver_release(rpm);
966

967
	i915_driver_late_release(dev_priv);
968 969
}

970
static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
971
{
972
	struct drm_i915_private *i915 = to_i915(dev);
973
	int ret;
974

975
	ret = i915_gem_open(i915, file);
976 977
	if (ret)
		return ret;
978

979 980
	return 0;
}
981

982 983 984 985 986 987 988 989 990 991 992 993 994 995
/**
 * i915_driver_lastclose - clean up after all DRM clients have exited
 * @dev: DRM device
 *
 * Take care of cleaning up after all DRM clients have exited.  In the
 * mode setting case, we want to restore the kernel's initial mode (just
 * in case the last client left us in a bad state).
 *
 * Additionally, in the non-mode setting case, we'll tear down the GTT
 * and DMA structures, since the kernel won't be using them, and clea
 * up any GEM state.
 */
static void i915_driver_lastclose(struct drm_device *dev)
{
996 997
	struct drm_i915_private *i915 = to_i915(dev);

998
	intel_fbdev_restore_mode(dev);
999 1000 1001

	if (HAS_DISPLAY(i915))
		vga_switcheroo_process_delayed_switch();
1002
}
1003

1004
static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1005
{
1006 1007
	struct drm_i915_file_private *file_priv = file->driver_priv;

1008
	i915_gem_context_close(file);
1009

1010
	kfree_rcu(file_priv, rcu);
1011 1012 1013

	/* Catch up with all the deferred frees from "this" client */
	i915_gem_flush_free_objects(to_i915(dev));
1014 1015
}

1016 1017
static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
{
1018
	struct drm_device *dev = &dev_priv->drm;
1019
	struct intel_encoder *encoder;
1020

1021 1022 1023
	if (!HAS_DISPLAY(dev_priv))
		return;

1024
	drm_modeset_lock_all(dev);
1025 1026 1027
	for_each_intel_encoder(dev, encoder)
		if (encoder->suspend)
			encoder->suspend(encoder);
1028 1029 1030
	drm_modeset_unlock_all(dev);
}

1031 1032 1033 1034 1035
static void intel_shutdown_encoders(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = &dev_priv->drm;
	struct intel_encoder *encoder;

1036 1037 1038
	if (!HAS_DISPLAY(dev_priv))
		return;

1039 1040 1041 1042 1043 1044 1045
	drm_modeset_lock_all(dev);
	for_each_intel_encoder(dev, encoder)
		if (encoder->shutdown)
			encoder->shutdown(encoder);
	drm_modeset_unlock_all(dev);
}

1046 1047
void i915_driver_shutdown(struct drm_i915_private *i915)
{
1048
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
1049 1050
	intel_runtime_pm_disable(&i915->runtime_pm);
	intel_power_domains_disable(i915);
1051

1052 1053
	i915_gem_suspend(i915);

1054 1055
	if (HAS_DISPLAY(i915)) {
		drm_kms_helper_poll_disable(&i915->drm);
1056

1057 1058
		drm_atomic_helper_shutdown(&i915->drm);
	}
1059 1060 1061 1062 1063 1064 1065

	intel_dp_mst_suspend(i915);

	intel_runtime_pm_disable_interrupts(i915);
	intel_hpd_cancel_work(i915);

	intel_suspend_encoders(i915);
1066
	intel_shutdown_encoders(i915);
1067

1068
	intel_dmc_ucode_suspend(i915);
1069

1070 1071 1072
	/*
	 * The only requirement is to reboot with display DC states disabled,
	 * for now leaving all display power wells in the INIT power domain
1073 1074 1075 1076 1077 1078 1079
	 * enabled.
	 *
	 * TODO:
	 * - unify the pci_driver::shutdown sequence here with the
	 *   pci_driver.driver.pm.poweroff,poweroff_late sequence.
	 * - unify the driver remove and system/runtime suspend sequences with
	 *   the above unified shutdown/poweroff sequence.
1080 1081
	 */
	intel_power_domains_driver_remove(i915);
1082
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
1083 1084

	intel_runtime_pm_driver_release(&i915->runtime_pm);
1085 1086
}

1087 1088 1089 1090 1091 1092 1093 1094
static bool suspend_to_idle(struct drm_i915_private *dev_priv)
{
#if IS_ENABLED(CONFIG_ACPI_SLEEP)
	if (acpi_target_system_state() < ACPI_STATE_S3)
		return true;
#endif
	return false;
}
1095

1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
static int i915_drm_prepare(struct drm_device *dev)
{
	struct drm_i915_private *i915 = to_i915(dev);

	/*
	 * NB intel_display_suspend() may issue new requests after we've
	 * ostensibly marked the GPU as ready-to-sleep here. We need to
	 * split out that work and pull it forward so that after point,
	 * the GPU is not woken again.
	 */
1106
	return i915_gem_backup_suspend(i915);
1107 1108
}

1109
static int i915_drm_suspend(struct drm_device *dev)
J
Jesse Barnes 已提交
1110
{
1111
	struct drm_i915_private *dev_priv = to_i915(dev);
1112
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1113
	pci_power_t opregion_target_state;
1114

1115
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1116

1117 1118
	/* We do a lot of poking in a lot of registers, make sure they work
	 * properly. */
1119
	intel_power_domains_disable(dev_priv);
1120 1121
	if (HAS_DISPLAY(dev_priv))
		drm_kms_helper_poll_disable(dev);
1122

D
David Weinehall 已提交
1123
	pci_save_state(pdev);
J
Jesse Barnes 已提交
1124

1125
	intel_display_suspend(dev);
1126

1127
	intel_dp_mst_suspend(dev_priv);
1128

1129 1130
	intel_runtime_pm_disable_interrupts(dev_priv);
	intel_hpd_cancel_work(dev_priv);
1131

1132
	intel_suspend_encoders(dev_priv);
1133

1134
	intel_suspend_hw(dev_priv);
1135

1136 1137
	/* Must be called before GGTT is suspended. */
	intel_dpt_suspend(dev_priv);
1138
	i915_ggtt_suspend(to_gt(dev_priv)->ggtt);
1139

1140
	i915_save_display(dev_priv);
1141

1142
	opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
1143
	intel_opregion_suspend(dev_priv, opregion_target_state);
1144

1145
	intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
1146

1147 1148
	dev_priv->suspend_count++;

1149
	intel_dmc_ucode_suspend(dev_priv);
1150

1151
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1152

1153
	return 0;
1154 1155
}

1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167
static enum i915_drm_suspend_mode
get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
{
	if (hibernate)
		return I915_DRM_SUSPEND_HIBERNATE;

	if (suspend_to_idle(dev_priv))
		return I915_DRM_SUSPEND_IDLE;

	return I915_DRM_SUSPEND_MEM;
}

1168
static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
1169
{
1170
	struct drm_i915_private *dev_priv = to_i915(dev);
1171
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1172
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1173
	int ret;
1174

1175
	disable_rpm_wakeref_asserts(rpm);
1176

1177 1178
	i915_gem_suspend_late(dev_priv);

1179
	intel_uncore_suspend(&dev_priv->uncore);
1180

1181 1182
	intel_power_domains_suspend(dev_priv,
				    get_suspend_mode(dev_priv, hibernation));
1183

1184 1185
	intel_display_power_suspend_late(dev_priv);

1186
	ret = vlv_suspend_complete(dev_priv);
1187
	if (ret) {
1188
		drm_err(&dev_priv->drm, "Suspend complete failed: %d\n", ret);
1189
		intel_power_domains_resume(dev_priv);
1190

1191
		goto out;
1192 1193
	}

1194 1195 1196 1197 1198 1199 1200 1201
	/*
	 * FIXME: Temporary hammer to avoid freezing the machine on our DGFX
	 * This should be totally removed when we handle the pci states properly
	 * on runtime PM and on s2idle cases.
	 */
	if (suspend_to_idle(dev_priv))
		pci_d3cold_disable(pdev);

D
David Weinehall 已提交
1202
	pci_disable_device(pdev);
1203
	/*
1204
	 * During hibernation on some platforms the BIOS may try to access
1205 1206
	 * the device even though it's already in D3 and hang the machine. So
	 * leave the device in D0 on those platforms and hope the BIOS will
1207 1208 1209 1210 1211 1212 1213
	 * power down the device properly. The issue was seen on multiple old
	 * GENs with different BIOS vendors, so having an explicit blacklist
	 * is inpractical; apply the workaround on everything pre GEN6. The
	 * platforms where the issue was seen:
	 * Lenovo Thinkpad X301, X61s, X60, T60, X41
	 * Fujitsu FSC S7110
	 * Acer Aspire 1830T
1214
	 */
1215
	if (!(hibernation && GRAPHICS_VER(dev_priv) < 6))
D
David Weinehall 已提交
1216
		pci_set_power_state(pdev, PCI_D3hot);
1217

1218
out:
1219
	enable_rpm_wakeref_asserts(rpm);
1220
	if (!dev_priv->uncore.user_forcewake_count)
1221
		intel_runtime_pm_driver_release(rpm);
1222 1223

	return ret;
1224 1225
}

1226 1227
int i915_driver_suspend_switcheroo(struct drm_i915_private *i915,
				   pm_message_t state)
1228 1229 1230
{
	int error;

1231 1232
	if (drm_WARN_ON_ONCE(&i915->drm, state.event != PM_EVENT_SUSPEND &&
			     state.event != PM_EVENT_FREEZE))
1233
		return -EINVAL;
1234

1235
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1236
		return 0;
1237

1238
	error = i915_drm_suspend(&i915->drm);
1239 1240 1241
	if (error)
		return error;

1242
	return i915_drm_suspend_late(&i915->drm, false);
J
Jesse Barnes 已提交
1243 1244
}

1245
static int i915_drm_resume(struct drm_device *dev)
1246
{
1247
	struct drm_i915_private *dev_priv = to_i915(dev);
1248
	int ret;
1249

1250
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1251

1252 1253 1254 1255
	ret = intel_pcode_init(dev_priv);
	if (ret)
		return ret;

1256 1257
	sanitize_gpu(dev_priv);

1258
	ret = i915_ggtt_enable_hw(dev_priv);
1259
	if (ret)
1260
		drm_err(&dev_priv->drm, "failed to re-enable GGTT\n");
1261

1262
	i915_ggtt_resume(to_gt(dev_priv)->ggtt);
1263 1264
	/* Must be called after GGTT is resumed. */
	intel_dpt_resume(dev_priv);
1265

1266
	intel_dmc_ucode_resume(dev_priv);
1267

1268
	i915_restore_display(dev_priv);
1269
	intel_pps_unlock_regs_wa(dev_priv);
1270

1271
	intel_init_pch_refclk(dev_priv);
1272

1273 1274 1275 1276 1277
	/*
	 * Interrupts have to be enabled before any batches are run. If not the
	 * GPU will hang. i915_gem_init_hw() will initiate batches to
	 * update/restore the context.
	 *
1278 1279
	 * drm_mode_config_reset() needs AUX interrupts.
	 *
1280 1281 1282 1283 1284
	 * Modeset enabling in intel_modeset_init_hw() also needs working
	 * interrupts.
	 */
	intel_runtime_pm_enable_interrupts(dev_priv);

1285 1286
	if (HAS_DISPLAY(dev_priv))
		drm_mode_config_reset(dev);
1287

1288
	i915_gem_resume(dev_priv);
1289

1290
	intel_modeset_init_hw(dev_priv);
1291
	intel_init_clock_gating(dev_priv);
1292
	intel_hpd_init(dev_priv);
1293

1294
	/* MST sideband requires HPD interrupts enabled */
1295
	intel_dp_mst_resume(dev_priv);
1296 1297
	intel_display_resume(dev);

1298
	intel_hpd_poll_disable(dev_priv);
1299 1300
	if (HAS_DISPLAY(dev_priv))
		drm_kms_helper_poll_enable(dev);
1301

1302
	intel_opregion_resume(dev_priv);
1303

1304
	intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
1305

1306 1307
	intel_power_domains_enable(dev_priv);

1308 1309
	intel_gvt_resume(dev_priv);

1310
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1311

1312
	return 0;
1313 1314
}

1315
static int i915_drm_resume_early(struct drm_device *dev)
1316
{
1317
	struct drm_i915_private *dev_priv = to_i915(dev);
1318
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1319
	int ret;
1320

1321 1322 1323 1324 1325 1326 1327 1328 1329
	/*
	 * We have a resume ordering issue with the snd-hda driver also
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an early
	 * resume hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340

	/*
	 * Note that we need to set the power state explicitly, since we
	 * powered off the device during freeze and the PCI core won't power
	 * it back up for us during thaw. Powering off the device during
	 * freeze is not a hard requirement though, and during the
	 * suspend/resume phases the PCI core makes sure we get here with the
	 * device powered on. So in case we change our freeze logic and keep
	 * the device powered we can also remove the following set power state
	 * call.
	 */
D
David Weinehall 已提交
1341
	ret = pci_set_power_state(pdev, PCI_D0);
1342
	if (ret) {
1343 1344
		drm_err(&dev_priv->drm,
			"failed to set PCI D0 power state (%d)\n", ret);
1345
		return ret;
1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
	}

	/*
	 * Note that pci_enable_device() first enables any parent bridge
	 * device and only then sets the power state for this device. The
	 * bridge enabling is a nop though, since bridge devices are resumed
	 * first. The order of enabling power and enabling the device is
	 * imposed by the PCI core as described above, so here we preserve the
	 * same order for the freeze/thaw phases.
	 *
	 * TODO: eventually we should remove pci_disable_device() /
	 * pci_enable_enable_device() from suspend/resume. Due to how they
	 * depend on the device enable refcount we can't anyway depend on them
	 * disabling/enabling the device.
	 */
1361 1362
	if (pci_enable_device(pdev))
		return -EIO;
1363

D
David Weinehall 已提交
1364
	pci_set_master(pdev);
1365

1366 1367
	pci_d3cold_enable(pdev);

1368
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1369

1370
	ret = vlv_resume_prepare(dev_priv, false);
1371
	if (ret)
1372
		drm_err(&dev_priv->drm,
1373
			"Resume prepare failed: %d, continuing anyway\n", ret);
1374

1375 1376
	intel_uncore_resume_early(&dev_priv->uncore);

M
Michał Winiarski 已提交
1377
	intel_gt_check_and_clear_faults(to_gt(dev_priv));
1378

1379
	intel_display_power_resume_early(dev_priv);
1380

1381
	intel_power_domains_resume(dev_priv);
1382

1383
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1384

1385
	return ret;
1386 1387
}

1388
int i915_driver_resume_switcheroo(struct drm_i915_private *i915)
1389
{
1390
	int ret;
1391

1392
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1393 1394
		return 0;

1395
	ret = i915_drm_resume_early(&i915->drm);
1396 1397 1398
	if (ret)
		return ret;

1399
	return i915_drm_resume(&i915->drm);
1400 1401
}

1402 1403
static int i915_pm_prepare(struct device *kdev)
{
1404
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1405

1406
	if (!i915) {
1407 1408 1409 1410
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

1411
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1412 1413
		return 0;

1414
	return i915_drm_prepare(&i915->drm);
1415 1416
}

1417
static int i915_pm_suspend(struct device *kdev)
1418
{
1419
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1420

1421
	if (!i915) {
1422
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
1423 1424
		return -ENODEV;
	}
1425

1426
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1427 1428
		return 0;

1429
	return i915_drm_suspend(&i915->drm);
1430 1431
}

1432
static int i915_pm_suspend_late(struct device *kdev)
1433
{
1434
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1435 1436

	/*
D
Damien Lespiau 已提交
1437
	 * We have a suspend ordering issue with the snd-hda driver also
1438 1439 1440 1441 1442 1443 1444
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an late
	 * suspend hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1445
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1446
		return 0;
1447

1448
	return i915_drm_suspend_late(&i915->drm, false);
1449 1450
}

1451
static int i915_pm_poweroff_late(struct device *kdev)
1452
{
1453
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1454

1455
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1456 1457
		return 0;

1458
	return i915_drm_suspend_late(&i915->drm, true);
1459 1460
}

1461
static int i915_pm_resume_early(struct device *kdev)
1462
{
1463
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1464

1465
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1466 1467
		return 0;

1468
	return i915_drm_resume_early(&i915->drm);
1469 1470
}

1471
static int i915_pm_resume(struct device *kdev)
1472
{
1473
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1474

1475
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1476 1477
		return 0;

1478
	return i915_drm_resume(&i915->drm);
1479 1480
}

1481
/* freeze: before creating the hibernation_image */
1482
static int i915_pm_freeze(struct device *kdev)
1483
{
1484
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1485 1486
	int ret;

1487 1488
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend(&i915->drm);
1489 1490 1491
		if (ret)
			return ret;
	}
1492

1493
	ret = i915_gem_freeze(i915);
1494 1495 1496 1497
	if (ret)
		return ret;

	return 0;
1498 1499
}

1500
static int i915_pm_freeze_late(struct device *kdev)
1501
{
1502
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1503 1504
	int ret;

1505 1506
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend_late(&i915->drm, true);
1507 1508 1509
		if (ret)
			return ret;
	}
1510

1511
	ret = i915_gem_freeze_late(i915);
1512 1513 1514 1515
	if (ret)
		return ret;

	return 0;
1516 1517 1518
}

/* thaw: called after creating the hibernation image, but before turning off. */
1519
static int i915_pm_thaw_early(struct device *kdev)
1520
{
1521
	return i915_pm_resume_early(kdev);
1522 1523
}

1524
static int i915_pm_thaw(struct device *kdev)
1525
{
1526
	return i915_pm_resume(kdev);
1527 1528 1529
}

/* restore: called after loading the hibernation image. */
1530
static int i915_pm_restore_early(struct device *kdev)
1531
{
1532
	return i915_pm_resume_early(kdev);
1533 1534
}

1535
static int i915_pm_restore(struct device *kdev)
1536
{
1537
	return i915_pm_resume(kdev);
1538 1539
}

1540
static int intel_runtime_suspend(struct device *kdev)
1541
{
1542
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1543
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1544
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1545
	int ret;
1546

1547
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
1548 1549
		return -ENODEV;

1550
	drm_dbg_kms(&dev_priv->drm, "Suspending device\n");
1551

1552
	disable_rpm_wakeref_asserts(rpm);
1553

1554 1555 1556 1557
	/*
	 * We are safe here against re-faults, since the fault handler takes
	 * an RPM reference.
	 */
1558
	i915_gem_runtime_suspend(dev_priv);
1559

M
Michał Winiarski 已提交
1560
	intel_gt_runtime_suspend(to_gt(dev_priv));
1561

1562
	intel_runtime_pm_disable_interrupts(dev_priv);
1563

1564
	intel_uncore_suspend(&dev_priv->uncore);
1565

1566 1567
	intel_display_power_suspend(dev_priv);

1568
	ret = vlv_suspend_complete(dev_priv);
1569
	if (ret) {
1570 1571
		drm_err(&dev_priv->drm,
			"Runtime suspend failed, disabling it (%d)\n", ret);
1572
		intel_uncore_runtime_resume(&dev_priv->uncore);
1573

1574
		intel_runtime_pm_enable_interrupts(dev_priv);
1575

M
Michał Winiarski 已提交
1576
		intel_gt_runtime_resume(to_gt(dev_priv));
1577

1578
		enable_rpm_wakeref_asserts(rpm);
1579

1580 1581
		return ret;
	}
1582

1583
	enable_rpm_wakeref_asserts(rpm);
1584
	intel_runtime_pm_driver_release(rpm);
1585

1586
	if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore))
1587 1588
		drm_err(&dev_priv->drm,
			"Unclaimed access detected prior to suspending\n");
1589

1590 1591 1592 1593 1594 1595
	/*
	 * FIXME: Temporary hammer to avoid freezing the machine on our DGFX
	 * This should be totally removed when we handle the pci states properly
	 * on runtime PM and on s2idle cases.
	 */
	pci_d3cold_disable(pdev);
1596
	rpm->suspended = true;
1597 1598

	/*
1599 1600
	 * FIXME: We really should find a document that references the arguments
	 * used below!
1601
	 */
1602
	if (IS_BROADWELL(dev_priv)) {
1603 1604 1605 1606 1607 1608
		/*
		 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
		 * being detected, and the call we do at intel_runtime_resume()
		 * won't be able to restore them. Since PCI_D3hot matches the
		 * actual specification and appears to be working, use it.
		 */
1609
		intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
1610
	} else {
1611 1612 1613 1614 1615 1616 1617
		/*
		 * current versions of firmware which depend on this opregion
		 * notification have repurposed the D1 definition to mean
		 * "runtime suspended" vs. what you would normally expect (D3)
		 * to distinguish it from notifications that might be sent via
		 * the suspend path.
		 */
1618
		intel_opregion_notify_adapter(dev_priv, PCI_D1);
1619
	}
1620

1621
	assert_forcewakes_inactive(&dev_priv->uncore);
1622

1623
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
1624
		intel_hpd_poll_enable(dev_priv);
1625

1626
	drm_dbg_kms(&dev_priv->drm, "Device suspended\n");
1627 1628 1629
	return 0;
}

1630
static int intel_runtime_resume(struct device *kdev)
1631
{
1632
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1633
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1634
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1635
	int ret;
1636

1637
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
1638
		return -ENODEV;
1639

1640
	drm_dbg_kms(&dev_priv->drm, "Resuming device\n");
1641

1642
	drm_WARN_ON_ONCE(&dev_priv->drm, atomic_read(&rpm->wakeref_count));
1643
	disable_rpm_wakeref_asserts(rpm);
1644

1645
	intel_opregion_notify_adapter(dev_priv, PCI_D0);
1646
	rpm->suspended = false;
1647
	pci_d3cold_enable(pdev);
1648
	if (intel_uncore_unclaimed_mmio(&dev_priv->uncore))
1649 1650
		drm_dbg(&dev_priv->drm,
			"Unclaimed access during suspend, bios?\n");
1651

1652 1653
	intel_display_power_resume(dev_priv);

1654
	ret = vlv_resume_prepare(dev_priv, true);
1655

1656
	intel_uncore_runtime_resume(&dev_priv->uncore);
1657

1658 1659
	intel_runtime_pm_enable_interrupts(dev_priv);

1660 1661 1662 1663
	/*
	 * No point of rolling back things in case of an error, as the best
	 * we can do is to hope that things will still work (and disable RPM).
	 */
M
Michał Winiarski 已提交
1664
	intel_gt_runtime_resume(to_gt(dev_priv));
1665

1666 1667 1668 1669 1670
	/*
	 * On VLV/CHV display interrupts are part of the display
	 * power well, so hpd is reinitialized from there. For
	 * everyone else do it here.
	 */
1671
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
1672
		intel_hpd_init(dev_priv);
1673 1674
		intel_hpd_poll_disable(dev_priv);
	}
1675

1676 1677
	intel_enable_ipc(dev_priv);

1678
	enable_rpm_wakeref_asserts(rpm);
1679

1680
	if (ret)
1681 1682
		drm_err(&dev_priv->drm,
			"Runtime resume failed, disabling it (%d)\n", ret);
1683
	else
1684
		drm_dbg_kms(&dev_priv->drm, "Device resumed\n");
1685 1686

	return ret;
1687 1688
}

1689
const struct dev_pm_ops i915_pm_ops = {
1690 1691 1692 1693
	/*
	 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
	 * PMSG_RESUME]
	 */
1694
	.prepare = i915_pm_prepare,
1695
	.suspend = i915_pm_suspend,
1696 1697
	.suspend_late = i915_pm_suspend_late,
	.resume_early = i915_pm_resume_early,
1698
	.resume = i915_pm_resume,
1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714

	/*
	 * S4 event handlers
	 * @freeze, @freeze_late    : called (1) before creating the
	 *                            hibernation image [PMSG_FREEZE] and
	 *                            (2) after rebooting, before restoring
	 *                            the image [PMSG_QUIESCE]
	 * @thaw, @thaw_early       : called (1) after creating the hibernation
	 *                            image, before writing it [PMSG_THAW]
	 *                            and (2) after failing to create or
	 *                            restore the image [PMSG_RECOVER]
	 * @poweroff, @poweroff_late: called after writing the hibernation
	 *                            image, before rebooting [PMSG_HIBERNATE]
	 * @restore, @restore_early : called after rebooting and restoring the
	 *                            hibernation image [PMSG_RESTORE]
	 */
1715 1716 1717 1718
	.freeze = i915_pm_freeze,
	.freeze_late = i915_pm_freeze_late,
	.thaw_early = i915_pm_thaw_early,
	.thaw = i915_pm_thaw,
1719
	.poweroff = i915_pm_suspend,
1720
	.poweroff_late = i915_pm_poweroff_late,
1721 1722
	.restore_early = i915_pm_restore_early,
	.restore = i915_pm_restore,
1723 1724

	/* S0ix (via runtime suspend) event handlers */
1725 1726
	.runtime_suspend = intel_runtime_suspend,
	.runtime_resume = intel_runtime_resume,
1727 1728
};

1729 1730 1731
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
1732
	.release = drm_release_noglobal,
1733
	.unlocked_ioctl = drm_ioctl,
1734
	.mmap = i915_gem_mmap,
1735 1736
	.poll = drm_poll,
	.read = drm_read,
1737
	.compat_ioctl = i915_ioc32_compat_ioctl,
1738 1739 1740
	.llseek = noop_llseek,
};

1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754
static int
i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file)
{
	return -ENODEV;
}

static const struct drm_ioctl_desc i915_ioctls[] = {
	DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
1755
	DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_RENDER_ALLOW),
1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766
	DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1767
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, drm_invalid_op, DRM_AUTH),
1768
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_RENDER_ALLOW),
1769 1770
	DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
1771
	DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_RENDER_ALLOW),
1772 1773
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
1774
	DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_RENDER_ALLOW),
1775 1776 1777
	DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
1778
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE_EXT, i915_gem_create_ext_ioctl, DRM_RENDER_ALLOW),
1779 1780 1781
	DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
1782
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_OFFSET, i915_gem_mmap_offset_ioctl, DRM_RENDER_ALLOW),
1783 1784
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
1785 1786
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
1787
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
1788
	DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
1789
	DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
D
Daniel Vetter 已提交
1790 1791 1792 1793
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
1794
	DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_RENDER_ALLOW),
1795
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
1796 1797 1798 1799 1800 1801
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
1802
	DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
1803 1804 1805
	DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_RENDER_ALLOW),
1806 1807
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_CREATE, i915_gem_vm_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_DESTROY, i915_gem_vm_destroy_ioctl, DRM_RENDER_ALLOW),
1808 1809
};

1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824
/*
 * Interface history:
 *
 * 1.1: Original.
 * 1.2: Add Power Management
 * 1.3: Add vblank support
 * 1.4: Fix cmdbuffer path, add heap destroy
 * 1.5: Add vblank pipe configuration
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
 */
#define DRIVER_MAJOR		1
#define DRIVER_MINOR		6
#define DRIVER_PATCHLEVEL	0

1825
static const struct drm_driver i915_drm_driver = {
1826 1827
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
1828
	 */
1829
	.driver_features =
1830
	    DRIVER_GEM |
1831 1832
	    DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ |
	    DRIVER_SYNCOBJ_TIMELINE,
1833
	.release = i915_driver_release,
1834
	.open = i915_driver_open,
1835
	.lastclose = i915_driver_lastclose,
1836
	.postclose = i915_driver_postclose,
1837

1838 1839 1840 1841
	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
	.gem_prime_import = i915_gem_prime_import,

1842
	.dumb_create = i915_gem_dumb_create,
1843 1844
	.dumb_map_offset = i915_gem_dumb_mmap_offset,

L
Linus Torvalds 已提交
1845
	.ioctls = i915_ioctls,
1846
	.num_ioctls = ARRAY_SIZE(i915_ioctls),
1847
	.fops = &i915_driver_fops,
1848 1849 1850 1851 1852 1853
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
1854
};