i915_driver.c 51.4 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/acpi.h>
31
#include <linux/device.h>
32
#include <linux/module.h>
33
#include <linux/oom.h>
34 35
#include <linux/pci.h>
#include <linux/pm.h>
36
#include <linux/pm_runtime.h>
37 38
#include <linux/pnp.h>
#include <linux/slab.h>
39
#include <linux/vga_switcheroo.h>
40 41
#include <linux/vt.h>

42
#include <drm/drm_aperture.h>
43
#include <drm/drm_atomic_helper.h>
44
#include <drm/drm_ioctl.h>
45
#include <drm/drm_managed.h>
46
#include <drm/drm_probe_helper.h>
47

48 49 50
#include "display/intel_acpi.h"
#include "display/intel_bw.h"
#include "display/intel_cdclk.h"
51
#include "display/intel_display_types.h"
52
#include "display/intel_dmc.h"
53
#include "display/intel_dp.h"
54
#include "display/intel_dpt.h"
55 56 57
#include "display/intel_fbdev.h"
#include "display/intel_hotplug.h"
#include "display/intel_overlay.h"
58
#include "display/intel_pch_refclk.h"
59
#include "display/intel_pipe_crc.h"
60
#include "display/intel_pps.h"
61
#include "display/intel_sprite.h"
62
#include "display/intel_vga.h"
63

64
#include "gem/i915_gem_context.h"
65
#include "gem/i915_gem_ioctls.h"
66
#include "gem/i915_gem_mman.h"
67
#include "gem/i915_gem_pm.h"
68
#include "gt/intel_gt.h"
69
#include "gt/intel_gt_pm.h"
70
#include "gt/intel_rc6.h"
71

72 73
#include "pxp/intel_pxp_pm.h"

74
#include "i915_debugfs.h"
75
#include "i915_driver.h"
76
#include "i915_drv.h"
77
#include "i915_getparam.h"
78
#include "i915_ioc32.h"
79
#include "i915_irq.h"
80
#include "i915_memcpy.h"
81
#include "i915_perf.h"
L
Lionel Landwerlin 已提交
82
#include "i915_query.h"
83
#include "i915_suspend.h"
84
#include "i915_switcheroo.h"
85
#include "i915_sysfs.h"
86
#include "i915_vgpu.h"
87
#include "intel_dram.h"
88
#include "intel_gvt.h"
89
#include "intel_memory_region.h"
90
#include "intel_pci_config.h"
91
#include "intel_pcode.h"
92
#include "intel_pm.h"
93
#include "intel_region_ttm.h"
94
#include "vlv_suspend.h"
J
Jesse Barnes 已提交
95

96
static const struct drm_driver i915_drm_driver;
97

98
static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
99
{
100
	int domain = pci_domain_nr(to_pci_dev(dev_priv->drm.dev)->bus);
101 102 103

	dev_priv->bridge_dev =
		pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
104
	if (!dev_priv->bridge_dev) {
105
		drm_err(&dev_priv->drm, "bridge device not found\n");
106
		return -EIO;
107 108 109 110 111 112
	}
	return 0;
}

/* Allocate space for the MCH regs if needed, return nonzero on error */
static int
113
intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
114
{
115
	int reg = GRAPHICS_VER(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
116 117 118 119
	u32 temp_lo, temp_hi = 0;
	u64 mchbar_addr;
	int ret;

120
	if (GRAPHICS_VER(dev_priv) >= 4)
121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141
		pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
	pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
	mchbar_addr = ((u64)temp_hi << 32) | temp_lo;

	/* If ACPI doesn't have it, assume we need to allocate it ourselves */
#ifdef CONFIG_PNP
	if (mchbar_addr &&
	    pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
		return 0;
#endif

	/* Get some space for it */
	dev_priv->mch_res.name = "i915 MCHBAR";
	dev_priv->mch_res.flags = IORESOURCE_MEM;
	ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
				     &dev_priv->mch_res,
				     MCHBAR_SIZE, MCHBAR_SIZE,
				     PCIBIOS_MIN_MEM,
				     0, pcibios_align_resource,
				     dev_priv->bridge_dev);
	if (ret) {
142
		drm_dbg(&dev_priv->drm, "failed bus alloc: %d\n", ret);
143 144 145 146
		dev_priv->mch_res.start = 0;
		return ret;
	}

147
	if (GRAPHICS_VER(dev_priv) >= 4)
148 149 150 151 152 153 154 155 156 157
		pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
				       upper_32_bits(dev_priv->mch_res.start));

	pci_write_config_dword(dev_priv->bridge_dev, reg,
			       lower_32_bits(dev_priv->mch_res.start));
	return 0;
}

/* Setup MCHBAR if possible, return true if we should disable it again */
static void
158
intel_setup_mchbar(struct drm_i915_private *dev_priv)
159
{
160
	int mchbar_reg = GRAPHICS_VER(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
161 162 163
	u32 temp;
	bool enabled;

164
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
165 166 167 168
		return;

	dev_priv->mchbar_need_disable = false;

169
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
170 171 172 173 174 175 176 177 178 179 180
		pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
		enabled = !!(temp & DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		enabled = temp & 1;
	}

	/* If it's already enabled, don't have to do anything */
	if (enabled)
		return;

181
	if (intel_alloc_mchbar_resource(dev_priv))
182 183 184 185 186
		return;

	dev_priv->mchbar_need_disable = true;

	/* Space is allocated or reserved, so enable it. */
187
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
188 189 190 191 192 193 194 195 196
		pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
				       temp | DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
	}
}

static void
197
intel_teardown_mchbar(struct drm_i915_private *dev_priv)
198
{
199
	int mchbar_reg = GRAPHICS_VER(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
200 201

	if (dev_priv->mchbar_need_disable) {
202
		if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229
			u32 deven_val;

			pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
					      &deven_val);
			deven_val &= ~DEVEN_MCHBAR_EN;
			pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
					       deven_val);
		} else {
			u32 mchbar_val;

			pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
					      &mchbar_val);
			mchbar_val &= ~1;
			pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
					       mchbar_val);
		}
	}

	if (dev_priv->mch_res.start)
		release_resource(&dev_priv->mch_res);
}

static int i915_workqueues_init(struct drm_i915_private *dev_priv)
{
	/*
	 * The i915 workqueue is primarily used for batched retirement of
	 * requests (and thus managing bo) once the task has been completed
230
	 * by the GPU. i915_retire_requests() is called directly when we
231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253
	 * need high-priority retirement, such as waiting for an explicit
	 * bo.
	 *
	 * It is also used for periodic low-priority events, such as
	 * idle-timers and recording error state.
	 *
	 * All tasks on the workqueue are expected to acquire the dev mutex
	 * so there is no point in running more than one instance of the
	 * workqueue at any time.  Use an ordered one.
	 */
	dev_priv->wq = alloc_ordered_workqueue("i915", 0);
	if (dev_priv->wq == NULL)
		goto out_err;

	dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
	if (dev_priv->hotplug.dp_wq == NULL)
		goto out_free_wq;

	return 0;

out_free_wq:
	destroy_workqueue(dev_priv->wq);
out_err:
254
	drm_err(&dev_priv->drm, "Failed to allocate workqueues.\n");
255 256 257 258 259 260 261 262 263 264

	return -ENOMEM;
}

static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
{
	destroy_workqueue(dev_priv->hotplug.dp_wq);
	destroy_workqueue(dev_priv->wq);
}

265 266 267 268
/*
 * We don't keep the workarounds for pre-production hardware, so we expect our
 * driver to fail on these machines in one way or another. A little warning on
 * dmesg may help both the user and the bug triagers.
269 270 271 272 273
 *
 * Our policy for removing pre-production workarounds is to keep the
 * current gen workarounds as a guide to the bring-up of the next gen
 * (workarounds have a habit of persisting!). Anything older than that
 * should be removed along with the complications they introduce.
274 275 276
 */
static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
{
277 278 279
	bool pre = false;

	pre |= IS_HSW_EARLY_SDV(dev_priv);
280 281 282 283
	pre |= IS_SKYLAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x6;
	pre |= IS_BROXTON(dev_priv) && INTEL_REVID(dev_priv) < 0xA;
	pre |= IS_KABYLAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x1;
	pre |= IS_GEMINILAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x3;
284
	pre |= IS_ICELAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x7;
285

286
	if (pre) {
287
		drm_err(&dev_priv->drm, "This is a pre-production stepping. "
288
			  "It may not be fully functional.\n");
289 290
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
	}
291 292
}

293 294 295 296 297 298
static void sanitize_gpu(struct drm_i915_private *i915)
{
	if (!INTEL_INFO(i915)->gpu_reset_clobbers_display)
		__intel_gt_reset(&i915->gt, ALL_ENGINES);
}

299
/**
300
 * i915_driver_early_probe - setup state not requiring device access
301 302 303 304 305 306 307 308
 * @dev_priv: device private
 *
 * Initialize everything that is a "SW-only" state, that is state not
 * requiring accessing the device or exposing the driver via kernel internal
 * or userspace interfaces. Example steps belonging here: lock initialization,
 * system memory allocation, setting up device specific attributes and
 * function hooks not requiring accessing the device.
 */
309
static int i915_driver_early_probe(struct drm_i915_private *dev_priv)
310 311 312
{
	int ret = 0;

313
	if (i915_inject_probe_failure(dev_priv))
314 315
		return -ENODEV;

316
	intel_device_info_subplatform_init(dev_priv);
317
	intel_step_init(dev_priv);
318

319
	intel_uncore_mmio_debug_init_early(&dev_priv->mmio_debug);
320
	intel_uncore_init_early(&dev_priv->uncore, dev_priv);
321

322 323 324
	spin_lock_init(&dev_priv->irq_lock);
	spin_lock_init(&dev_priv->gpu_error.lock);
	mutex_init(&dev_priv->backlight_lock);
L
Lyude 已提交
325

326
	mutex_init(&dev_priv->sb_lock);
327
	cpu_latency_qos_add_request(&dev_priv->sb_qos, PM_QOS_DEFAULT_VALUE);
328

329
	mutex_init(&dev_priv->audio.mutex);
330 331
	mutex_init(&dev_priv->wm.wm_mutex);
	mutex_init(&dev_priv->pps_mutex);
332
	mutex_init(&dev_priv->hdcp_comp_mutex);
333

334
	i915_memcpy_init_early(dev_priv);
335
	intel_runtime_pm_init_early(&dev_priv->runtime_pm);
336

337 338
	ret = i915_workqueues_init(dev_priv);
	if (ret < 0)
339
		return ret;
340

341
	ret = vlv_suspend_init(dev_priv);
342 343 344
	if (ret < 0)
		goto err_workqueues;

345 346 347 348
	ret = intel_region_ttm_device_init(dev_priv);
	if (ret)
		goto err_ttm;

349 350
	intel_wopcm_init_early(&dev_priv->wopcm);

351
	intel_gt_init_early(&dev_priv->gt, dev_priv);
352

353
	i915_gem_init_early(dev_priv);
354

355
	/* This must be called before any calls to HAS_PCH_* */
356
	intel_detect_pch(dev_priv);
357

358
	intel_pm_setup(dev_priv);
359 360
	ret = intel_power_domains_init(dev_priv);
	if (ret < 0)
361
		goto err_gem;
362 363 364 365
	intel_irq_init(dev_priv);
	intel_init_display_hooks(dev_priv);
	intel_init_clock_gating_hooks(dev_priv);

366
	intel_detect_preproduction_hw(dev_priv);
367 368 369

	return 0;

370
err_gem:
371
	i915_gem_cleanup_early(dev_priv);
372
	intel_gt_driver_late_release(&dev_priv->gt);
373 374
	intel_region_ttm_device_fini(dev_priv);
err_ttm:
375
	vlv_suspend_cleanup(dev_priv);
376
err_workqueues:
377 378 379 380 381
	i915_workqueues_cleanup(dev_priv);
	return ret;
}

/**
382
 * i915_driver_late_release - cleanup the setup done in
383
 *			       i915_driver_early_probe()
384 385
 * @dev_priv: device private
 */
386
static void i915_driver_late_release(struct drm_i915_private *dev_priv)
387
{
388
	intel_irq_fini(dev_priv);
389
	intel_power_domains_cleanup(dev_priv);
390
	i915_gem_cleanup_early(dev_priv);
391
	intel_gt_driver_late_release(&dev_priv->gt);
392
	intel_region_ttm_device_fini(dev_priv);
393
	vlv_suspend_cleanup(dev_priv);
394
	i915_workqueues_cleanup(dev_priv);
395

396
	cpu_latency_qos_remove_request(&dev_priv->sb_qos);
397
	mutex_destroy(&dev_priv->sb_lock);
398 399

	i915_params_free(&dev_priv->params);
400 401 402
}

/**
403
 * i915_driver_mmio_probe - setup device MMIO
404 405 406 407 408 409 410
 * @dev_priv: device private
 *
 * Setup minimal device state necessary for MMIO accesses later in the
 * initialization sequence. The setup here should avoid any other device-wide
 * side effects or exposing the driver via kernel internal or user space
 * interfaces.
 */
411
static int i915_driver_mmio_probe(struct drm_i915_private *dev_priv)
412 413 414
{
	int ret;

415
	if (i915_inject_probe_failure(dev_priv))
416 417
		return -ENODEV;

418 419 420
	ret = i915_get_bridge_dev(dev_priv);
	if (ret < 0)
		return ret;
421

422
	ret = intel_uncore_init_mmio(&dev_priv->uncore);
423
	if (ret < 0)
424
		goto err_bridge;
425

426 427
	/* Try to make sure MCHBAR is enabled before poking at it */
	intel_setup_mchbar(dev_priv);
428
	intel_device_info_runtime_init(dev_priv);
429

430
	ret = intel_gt_init_mmio(&dev_priv->gt);
431 432 433
	if (ret)
		goto err_uncore;

434 435 436
	/* As early as possible, scrub existing GPU state before clobbering */
	sanitize_gpu(dev_priv);

437 438
	return 0;

439
err_uncore:
440
	intel_teardown_mchbar(dev_priv);
441
	intel_uncore_fini_mmio(&dev_priv->uncore);
442
err_bridge:
443 444 445 446 447 448
	pci_dev_put(dev_priv->bridge_dev);

	return ret;
}

/**
449
 * i915_driver_mmio_release - cleanup the setup done in i915_driver_mmio_probe()
450 451
 * @dev_priv: device private
 */
452
static void i915_driver_mmio_release(struct drm_i915_private *dev_priv)
453
{
454
	intel_teardown_mchbar(dev_priv);
455
	intel_uncore_fini_mmio(&dev_priv->uncore);
456 457 458
	pci_dev_put(dev_priv->bridge_dev);
}

459 460
static void intel_sanitize_options(struct drm_i915_private *dev_priv)
{
461
	intel_gvt_sanitize_options(dev_priv);
462 463
}

464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485
/**
 * i915_set_dma_info - set all relevant PCI dma info as configured for the
 * platform
 * @i915: valid i915 instance
 *
 * Set the dma max segment size, device and coherent masks.  The dma mask set
 * needs to occur before i915_ggtt_probe_hw.
 *
 * A couple of platforms have special needs.  Address them as well.
 *
 */
static int i915_set_dma_info(struct drm_i915_private *i915)
{
	unsigned int mask_size = INTEL_INFO(i915)->dma_mask_size;
	int ret;

	GEM_BUG_ON(!mask_size);

	/*
	 * We don't have a max segment size, so set it to the max so sg's
	 * debugging layer doesn't complain
	 */
486
	dma_set_max_seg_size(i915->drm.dev, UINT_MAX);
487

488
	ret = dma_set_mask(i915->drm.dev, DMA_BIT_MASK(mask_size));
489 490 491 492
	if (ret)
		goto mask_err;

	/* overlay on gen2 is broken and can't address above 1G */
493
	if (GRAPHICS_VER(i915) == 2)
494 495 496 497 498 499 500 501 502 503 504 505 506 507
		mask_size = 30;

	/*
	 * 965GM sometimes incorrectly writes to hardware status page (HWS)
	 * using 32bit addressing, overwriting memory if HWS is located
	 * above 4GB.
	 *
	 * The documentation also mentions an issue with undefined
	 * behaviour if any general state is accessed within a page above 4GB,
	 * which also needs to be handled carefully.
	 */
	if (IS_I965G(i915) || IS_I965GM(i915))
		mask_size = 32;

508
	ret = dma_set_coherent_mask(i915->drm.dev, DMA_BIT_MASK(mask_size));
509 510 511 512 513 514 515 516 517 518
	if (ret)
		goto mask_err;

	return 0;

mask_err:
	drm_err(&i915->drm, "Can't set DMA mask/consistent mask (%d)\n", ret);
	return ret;
}

519
/**
520
 * i915_driver_hw_probe - setup state requiring device access
521 522 523 524 525
 * @dev_priv: device private
 *
 * Setup state that requires accessing the device, but doesn't require
 * exposing the driver via kernel internal or userspace interfaces.
 */
526
static int i915_driver_hw_probe(struct drm_i915_private *dev_priv)
527
{
528
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
529 530
	int ret;

531
	if (i915_inject_probe_failure(dev_priv))
532 533
		return -ENODEV;

534 535
	if (HAS_PPGTT(dev_priv)) {
		if (intel_vgpu_active(dev_priv) &&
536
		    !intel_vgpu_has_full_ppgtt(dev_priv)) {
537 538 539 540 541 542
			i915_report_error(dev_priv,
					  "incompatible vGPU found, support for isolated ppGTT required\n");
			return -ENXIO;
		}
	}

543 544 545 546 547 548 549 550 551 552 553 554 555 556
	if (HAS_EXECLISTS(dev_priv)) {
		/*
		 * Older GVT emulation depends upon intercepting CSB mmio,
		 * which we no longer use, preferring to use the HWSP cache
		 * instead.
		 */
		if (intel_vgpu_active(dev_priv) &&
		    !intel_vgpu_has_hwsp_emulation(dev_priv)) {
			i915_report_error(dev_priv,
					  "old vGPU host found, support for HWSP emulation required\n");
			return -ENXIO;
		}
	}

557
	intel_sanitize_options(dev_priv);
558

559
	/* needs to be done before ggtt probe */
560
	intel_dram_edram_detect(dev_priv);
561

562 563 564 565
	ret = i915_set_dma_info(dev_priv);
	if (ret)
		return ret;

566 567
	i915_perf_init(dev_priv);

568
	ret = i915_ggtt_probe_hw(dev_priv);
569
	if (ret)
570
		goto err_perf;
571

572
	ret = drm_aperture_remove_conflicting_pci_framebuffers(pdev, dev_priv->drm.driver);
573
	if (ret)
574
		goto err_ggtt;
575

576
	ret = i915_ggtt_init_hw(dev_priv);
577
	if (ret)
578
		goto err_ggtt;
579

580 581 582 583
	ret = intel_memory_regions_hw_probe(dev_priv);
	if (ret)
		goto err_ggtt;

584
	intel_gt_init_hw_early(&dev_priv->gt, &dev_priv->ggtt);
585

586 587 588 589
	ret = intel_gt_probe_lmem(&dev_priv->gt);
	if (ret)
		goto err_mem_regions;

590
	ret = i915_ggtt_enable_hw(dev_priv);
591
	if (ret) {
592
		drm_err(&dev_priv->drm, "failed to enable GGTT\n");
593
		goto err_mem_regions;
594 595
	}

D
David Weinehall 已提交
596
	pci_set_master(pdev);
597 598 599 600 601 602 603 604 605

	/* On the 945G/GM, the chipset reports the MSI capability on the
	 * integrated graphics even though the support isn't actually there
	 * according to the published specs.  It doesn't appear to function
	 * correctly in testing on 945G.
	 * This may be a side effect of MSI having been made available for PEG
	 * and the registers being closely associated.
	 *
	 * According to chipset errata, on the 965GM, MSI interrupts may
606 607 608 609
	 * be lost or delayed, and was defeatured. MSI interrupts seem to
	 * get lost on g4x as well, and interrupt delivery seems to stay
	 * properly dead afterwards. So we'll just disable them for all
	 * pre-gen5 chipsets.
610 611 612 613 614 615
	 *
	 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
	 * interrupts even when in MSI mode. This results in spurious
	 * interrupt warnings if the legacy irq no. is shared with another
	 * device. The kernel then disables that interrupt source and so
	 * prevents the other device from working properly.
616
	 */
617
	if (GRAPHICS_VER(dev_priv) >= 5) {
D
David Weinehall 已提交
618
		if (pci_enable_msi(pdev) < 0)
619
			drm_dbg(&dev_priv->drm, "can't enable MSI");
620 621
	}

622 623
	ret = intel_gvt_init(dev_priv);
	if (ret)
624 625 626
		goto err_msi;

	intel_opregion_setup(dev_priv);
627

628 629 630
	ret = intel_pcode_init(dev_priv);
	if (ret)
		goto err_msi;
631

632
	/*
633 634
	 * Fill the dram structure to get the system dram info. This will be
	 * used for memory latency calculation.
635
	 */
636
	intel_dram_detect(dev_priv);
637

638
	intel_bw_init_hw(dev_priv);
639

640 641
	return 0;

642 643 644
err_msi:
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
645 646
err_mem_regions:
	intel_memory_regions_driver_release(dev_priv);
647
err_ggtt:
648
	i915_ggtt_driver_release(dev_priv);
649 650
	i915_gem_drain_freed_objects(dev_priv);
	i915_ggtt_driver_late_release(dev_priv);
651 652
err_perf:
	i915_perf_fini(dev_priv);
653 654 655 656
	return ret;
}

/**
657
 * i915_driver_hw_remove - cleanup the setup done in i915_driver_hw_probe()
658 659
 * @dev_priv: device private
 */
660
static void i915_driver_hw_remove(struct drm_i915_private *dev_priv)
661
{
662
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
663

664 665
	i915_perf_fini(dev_priv);

D
David Weinehall 已提交
666 667
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
668 669 670 671 672 673 674 675 676 677 678
}

/**
 * i915_driver_register - register the driver with the rest of the system
 * @dev_priv: device private
 *
 * Perform any steps necessary to make the driver available via kernel
 * internal or userspace interfaces.
 */
static void i915_driver_register(struct drm_i915_private *dev_priv)
{
679
	struct drm_device *dev = &dev_priv->drm;
680

681
	i915_gem_driver_register(dev_priv);
682
	i915_pmu_register(dev_priv);
683

684
	intel_vgpu_register(dev_priv);
685 686

	/* Reveal our presence to userspace */
687
	if (drm_dev_register(dev, 0)) {
688 689
		drm_err(&dev_priv->drm,
			"Failed to register driver for userspace access!\n");
690
		return;
691 692
	}

693 694
	i915_debugfs_register(dev_priv);
	i915_setup_sysfs(dev_priv);
695

696 697
	/* Depends on sysfs having been initialized */
	i915_perf_register(dev_priv);
698

699
	intel_gt_driver_register(&dev_priv->gt);
700

701
	intel_display_driver_register(dev_priv);
702

703
	intel_power_domains_enable(dev_priv);
704
	intel_runtime_pm_enable(&dev_priv->runtime_pm);
705 706 707 708 709

	intel_register_dsm_handler();

	if (i915_switcheroo_register(dev_priv))
		drm_err(&dev_priv->drm, "Failed to register vga switcheroo!\n");
710 711 712 713 714 715 716 717
}

/**
 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
 * @dev_priv: device private
 */
static void i915_driver_unregister(struct drm_i915_private *dev_priv)
{
718 719 720 721
	i915_switcheroo_unregister(dev_priv);

	intel_unregister_dsm_handler();

722
	intel_runtime_pm_disable(&dev_priv->runtime_pm);
723
	intel_power_domains_disable(dev_priv);
724

725
	intel_display_driver_unregister(dev_priv);
726

727
	intel_gt_driver_unregister(&dev_priv->gt);
728

729
	i915_perf_unregister(dev_priv);
730
	i915_pmu_unregister(dev_priv);
731

D
David Weinehall 已提交
732
	i915_teardown_sysfs(dev_priv);
733
	drm_dev_unplug(&dev_priv->drm);
734

735
	i915_gem_driver_unregister(dev_priv);
736 737
}

738 739
static void i915_welcome_messages(struct drm_i915_private *dev_priv)
{
740
	if (drm_debug_enabled(DRM_UT_DRIVER)) {
741 742
		struct drm_printer p = drm_debug_printer("i915 device info:");

743
		drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n",
744 745 746
			   INTEL_DEVID(dev_priv),
			   INTEL_REVID(dev_priv),
			   intel_platform_name(INTEL_INFO(dev_priv)->platform),
747 748
			   intel_subplatform(RUNTIME_INFO(dev_priv),
					     INTEL_INFO(dev_priv)->platform),
749
			   GRAPHICS_VER(dev_priv));
750

751 752
		intel_device_info_print_static(INTEL_INFO(dev_priv), &p);
		intel_device_info_print_runtime(RUNTIME_INFO(dev_priv), &p);
753
		intel_gt_info_print(&dev_priv->gt.info, &p);
754 755 756
	}

	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
757
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG enabled\n");
758
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
759
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG_GEM enabled\n");
760
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
761 762
		drm_info(&dev_priv->drm,
			 "DRM_I915_DEBUG_RUNTIME_PM enabled\n");
763 764
}

765 766 767 768 769 770 771 772
static struct drm_i915_private *
i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
	struct intel_device_info *device_info;
	struct drm_i915_private *i915;

773
	i915 = devm_drm_dev_alloc(&pdev->dev, &i915_drm_driver,
D
Daniel Vetter 已提交
774 775 776
				  struct drm_i915_private, drm);
	if (IS_ERR(i915))
		return i915;
777

778
	pci_set_drvdata(pdev, i915);
779

780 781 782
	/* Device parameters start as a copy of module parameters. */
	i915_params_copy(&i915->params, &i915_modparams);

783 784 785
	/* Setup the write-once "constant" device info */
	device_info = mkwrite_device_info(i915);
	memcpy(device_info, match_info, sizeof(*device_info));
786
	RUNTIME_INFO(i915)->device_id = pdev->device;
787 788 789 790

	return i915;
}

791
/**
792
 * i915_driver_probe - setup chip and create an initial config
793 794
 * @pdev: PCI device
 * @ent: matching PCI ID entry
795
 *
796
 * The driver probe routine has to do several things:
797 798 799 800 801
 *   - drive output discovery via intel_modeset_init()
 *   - initialize the memory manager
 *   - allocate initial config memory
 *   - setup the DRM framebuffer with the allocated memory
 */
802
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
803
{
804 805
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
806
	struct drm_i915_private *i915;
807
	int ret;
808

809 810 811
	i915 = i915_driver_create(pdev, ent);
	if (IS_ERR(i915))
		return PTR_ERR(i915);
812

813
	/* Disable nuclear pageflip by default on pre-ILK */
814
	if (!i915->params.nuclear_pageflip && match_info->graphics_ver < 5)
815
		i915->drm.driver_features &= ~DRIVER_ATOMIC;
816

817 818 819 820
	/*
	 * Check if we support fake LMEM -- for now we only unleash this for
	 * the live selftests(test-and-exit).
	 */
821
#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
822
	if (IS_ENABLED(CONFIG_DRM_I915_UNSTABLE_FAKE_LMEM)) {
823
		if (GRAPHICS_VER(i915) >= 9 && i915_selftest.live < 0 &&
824
		    i915->params.fake_lmem_start) {
825
			mkwrite_device_info(i915)->memory_regions =
826
				REGION_SMEM | REGION_LMEM | REGION_STOLEN_SMEM;
827
			GEM_BUG_ON(!HAS_LMEM(i915));
828 829
		}
	}
830
#endif
831

832 833
	ret = pci_enable_device(pdev);
	if (ret)
834
		goto out_fini;
D
Damien Lespiau 已提交
835

836
	ret = i915_driver_early_probe(i915);
837 838
	if (ret < 0)
		goto out_pci_disable;
839

840
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
L
Linus Torvalds 已提交
841

842
	intel_vgpu_detect(i915);
843

844
	ret = i915_driver_mmio_probe(i915);
845 846
	if (ret < 0)
		goto out_runtime_pm_put;
J
Jesse Barnes 已提交
847

848
	ret = i915_driver_hw_probe(i915);
849 850
	if (ret < 0)
		goto out_cleanup_mmio;
851

852
	ret = intel_modeset_init_noirq(i915);
853
	if (ret < 0)
854
		goto out_cleanup_hw;
855

856 857 858 859
	ret = intel_irq_install(i915);
	if (ret)
		goto out_cleanup_modeset;

860 861
	ret = intel_modeset_init_nogem(i915);
	if (ret)
862 863
		goto out_cleanup_irq;

864 865 866 867 868 869 870 871
	ret = i915_gem_init(i915);
	if (ret)
		goto out_cleanup_modeset2;

	ret = intel_modeset_init(i915);
	if (ret)
		goto out_cleanup_gem;

872
	i915_driver_register(i915);
873

874
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
875

876
	i915_welcome_messages(i915);
877

878 879
	i915->do_release = true;

880 881
	return 0;

882 883 884 885 886 887 888 889 890 891
out_cleanup_gem:
	i915_gem_suspend(i915);
	i915_gem_driver_remove(i915);
	i915_gem_driver_release(i915);
out_cleanup_modeset2:
	/* FIXME clean up the error path */
	intel_modeset_driver_remove(i915);
	intel_irq_uninstall(i915);
	intel_modeset_driver_remove_noirq(i915);
	goto out_cleanup_modeset;
892 893 894
out_cleanup_irq:
	intel_irq_uninstall(i915);
out_cleanup_modeset:
895
	intel_modeset_driver_remove_nogem(i915);
896
out_cleanup_hw:
897 898 899
	i915_driver_hw_remove(i915);
	intel_memory_regions_driver_release(i915);
	i915_ggtt_driver_release(i915);
900 901
	i915_gem_drain_freed_objects(i915);
	i915_ggtt_driver_late_release(i915);
902
out_cleanup_mmio:
903
	i915_driver_mmio_release(i915);
904
out_runtime_pm_put:
905 906
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
	i915_driver_late_release(i915);
907 908
out_pci_disable:
	pci_disable_device(pdev);
909
out_fini:
910
	i915_probe_error(i915, "Device initialization failed (%d)\n", ret);
911 912 913
	return ret;
}

914
void i915_driver_remove(struct drm_i915_private *i915)
915
{
916
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
917

918
	i915_driver_unregister(i915);
919

920 921 922
	/* Flush any external code that still may be under the RCU lock */
	synchronize_rcu();

923
	i915_gem_suspend(i915);
B
Ben Widawsky 已提交
924

925
	intel_gvt_driver_remove(i915);
926

927
	intel_modeset_driver_remove(i915);
928

929 930
	intel_irq_uninstall(i915);

931
	intel_modeset_driver_remove_noirq(i915);
932

933 934
	i915_reset_error_state(i915);
	i915_gem_driver_remove(i915);
935

936
	intel_modeset_driver_remove_nogem(i915);
937

938
	i915_driver_hw_remove(i915);
939

940
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
941 942 943 944 945
}

static void i915_driver_release(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
946
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
947

948 949 950
	if (!dev_priv->do_release)
		return;

951
	disable_rpm_wakeref_asserts(rpm);
952

953
	i915_gem_driver_release(dev_priv);
954

955
	intel_memory_regions_driver_release(dev_priv);
956
	i915_ggtt_driver_release(dev_priv);
957
	i915_gem_drain_freed_objects(dev_priv);
958
	i915_ggtt_driver_late_release(dev_priv);
959

960
	i915_driver_mmio_release(dev_priv);
961

962
	enable_rpm_wakeref_asserts(rpm);
963
	intel_runtime_pm_driver_release(rpm);
964

965
	i915_driver_late_release(dev_priv);
966 967
}

968
static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
969
{
970
	struct drm_i915_private *i915 = to_i915(dev);
971
	int ret;
972

973
	ret = i915_gem_open(i915, file);
974 975
	if (ret)
		return ret;
976

977 978
	return 0;
}
979

980 981 982 983 984 985 986 987 988 989 990 991 992 993
/**
 * i915_driver_lastclose - clean up after all DRM clients have exited
 * @dev: DRM device
 *
 * Take care of cleaning up after all DRM clients have exited.  In the
 * mode setting case, we want to restore the kernel's initial mode (just
 * in case the last client left us in a bad state).
 *
 * Additionally, in the non-mode setting case, we'll tear down the GTT
 * and DMA structures, since the kernel won't be using them, and clea
 * up any GEM state.
 */
static void i915_driver_lastclose(struct drm_device *dev)
{
994 995
	struct drm_i915_private *i915 = to_i915(dev);

996
	intel_fbdev_restore_mode(dev);
997 998 999

	if (HAS_DISPLAY(i915))
		vga_switcheroo_process_delayed_switch();
1000
}
1001

1002
static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1003
{
1004 1005
	struct drm_i915_file_private *file_priv = file->driver_priv;

1006
	i915_gem_context_close(file);
1007

1008
	kfree_rcu(file_priv, rcu);
1009 1010 1011

	/* Catch up with all the deferred frees from "this" client */
	i915_gem_flush_free_objects(to_i915(dev));
1012 1013
}

1014 1015
static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
{
1016
	struct drm_device *dev = &dev_priv->drm;
1017
	struct intel_encoder *encoder;
1018

1019 1020 1021
	if (!HAS_DISPLAY(dev_priv))
		return;

1022
	drm_modeset_lock_all(dev);
1023 1024 1025
	for_each_intel_encoder(dev, encoder)
		if (encoder->suspend)
			encoder->suspend(encoder);
1026 1027 1028
	drm_modeset_unlock_all(dev);
}

1029 1030 1031 1032 1033
static void intel_shutdown_encoders(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = &dev_priv->drm;
	struct intel_encoder *encoder;

1034 1035 1036
	if (!HAS_DISPLAY(dev_priv))
		return;

1037 1038 1039 1040 1041 1042 1043
	drm_modeset_lock_all(dev);
	for_each_intel_encoder(dev, encoder)
		if (encoder->shutdown)
			encoder->shutdown(encoder);
	drm_modeset_unlock_all(dev);
}

1044 1045
void i915_driver_shutdown(struct drm_i915_private *i915)
{
1046
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
1047 1048
	intel_runtime_pm_disable(&i915->runtime_pm);
	intel_power_domains_disable(i915);
1049

1050 1051
	i915_gem_suspend(i915);

1052 1053
	if (HAS_DISPLAY(i915)) {
		drm_kms_helper_poll_disable(&i915->drm);
1054

1055 1056
		drm_atomic_helper_shutdown(&i915->drm);
	}
1057 1058 1059 1060 1061 1062 1063

	intel_dp_mst_suspend(i915);

	intel_runtime_pm_disable_interrupts(i915);
	intel_hpd_cancel_work(i915);

	intel_suspend_encoders(i915);
1064
	intel_shutdown_encoders(i915);
1065

1066
	intel_dmc_ucode_suspend(i915);
1067

1068 1069 1070
	/*
	 * The only requirement is to reboot with display DC states disabled,
	 * for now leaving all display power wells in the INIT power domain
1071 1072 1073 1074 1075 1076 1077
	 * enabled.
	 *
	 * TODO:
	 * - unify the pci_driver::shutdown sequence here with the
	 *   pci_driver.driver.pm.poweroff,poweroff_late sequence.
	 * - unify the driver remove and system/runtime suspend sequences with
	 *   the above unified shutdown/poweroff sequence.
1078 1079
	 */
	intel_power_domains_driver_remove(i915);
1080
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
1081 1082

	intel_runtime_pm_driver_release(&i915->runtime_pm);
1083 1084
}

1085 1086 1087 1088 1089 1090 1091 1092
static bool suspend_to_idle(struct drm_i915_private *dev_priv)
{
#if IS_ENABLED(CONFIG_ACPI_SLEEP)
	if (acpi_target_system_state() < ACPI_STATE_S3)
		return true;
#endif
	return false;
}
1093

1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
static int i915_drm_prepare(struct drm_device *dev)
{
	struct drm_i915_private *i915 = to_i915(dev);

	/*
	 * NB intel_display_suspend() may issue new requests after we've
	 * ostensibly marked the GPU as ready-to-sleep here. We need to
	 * split out that work and pull it forward so that after point,
	 * the GPU is not woken again.
	 */
1104
	return i915_gem_backup_suspend(i915);
1105 1106
}

1107
static int i915_drm_suspend(struct drm_device *dev)
J
Jesse Barnes 已提交
1108
{
1109
	struct drm_i915_private *dev_priv = to_i915(dev);
1110
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1111
	pci_power_t opregion_target_state;
1112

1113
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1114

1115 1116
	/* We do a lot of poking in a lot of registers, make sure they work
	 * properly. */
1117
	intel_power_domains_disable(dev_priv);
1118 1119
	if (HAS_DISPLAY(dev_priv))
		drm_kms_helper_poll_disable(dev);
1120

D
David Weinehall 已提交
1121
	pci_save_state(pdev);
J
Jesse Barnes 已提交
1122

1123
	intel_display_suspend(dev);
1124

1125
	intel_dp_mst_suspend(dev_priv);
1126

1127 1128
	intel_runtime_pm_disable_interrupts(dev_priv);
	intel_hpd_cancel_work(dev_priv);
1129

1130
	intel_suspend_encoders(dev_priv);
1131

1132
	intel_suspend_hw(dev_priv);
1133

1134 1135
	/* Must be called before GGTT is suspended. */
	intel_dpt_suspend(dev_priv);
1136
	i915_ggtt_suspend(&dev_priv->ggtt);
1137

1138
	i915_save_display(dev_priv);
1139

1140
	opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
1141
	intel_opregion_suspend(dev_priv, opregion_target_state);
1142

1143
	intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
1144

1145 1146
	dev_priv->suspend_count++;

1147
	intel_dmc_ucode_suspend(dev_priv);
1148

1149
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1150

1151
	return 0;
1152 1153
}

1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165
static enum i915_drm_suspend_mode
get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
{
	if (hibernate)
		return I915_DRM_SUSPEND_HIBERNATE;

	if (suspend_to_idle(dev_priv))
		return I915_DRM_SUSPEND_IDLE;

	return I915_DRM_SUSPEND_MEM;
}

1166
static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
1167
{
1168
	struct drm_i915_private *dev_priv = to_i915(dev);
1169
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1170
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1171
	int ret;
1172

1173
	disable_rpm_wakeref_asserts(rpm);
1174

1175 1176
	i915_gem_suspend_late(dev_priv);

1177
	intel_uncore_suspend(&dev_priv->uncore);
1178

1179 1180
	intel_power_domains_suspend(dev_priv,
				    get_suspend_mode(dev_priv, hibernation));
1181

1182 1183
	intel_display_power_suspend_late(dev_priv);

1184
	ret = vlv_suspend_complete(dev_priv);
1185
	if (ret) {
1186
		drm_err(&dev_priv->drm, "Suspend complete failed: %d\n", ret);
1187
		intel_power_domains_resume(dev_priv);
1188

1189
		goto out;
1190 1191
	}

1192 1193 1194 1195 1196 1197 1198 1199
	/*
	 * FIXME: Temporary hammer to avoid freezing the machine on our DGFX
	 * This should be totally removed when we handle the pci states properly
	 * on runtime PM and on s2idle cases.
	 */
	if (suspend_to_idle(dev_priv))
		pci_d3cold_disable(pdev);

D
David Weinehall 已提交
1200
	pci_disable_device(pdev);
1201
	/*
1202
	 * During hibernation on some platforms the BIOS may try to access
1203 1204
	 * the device even though it's already in D3 and hang the machine. So
	 * leave the device in D0 on those platforms and hope the BIOS will
1205 1206 1207 1208 1209 1210 1211
	 * power down the device properly. The issue was seen on multiple old
	 * GENs with different BIOS vendors, so having an explicit blacklist
	 * is inpractical; apply the workaround on everything pre GEN6. The
	 * platforms where the issue was seen:
	 * Lenovo Thinkpad X301, X61s, X60, T60, X41
	 * Fujitsu FSC S7110
	 * Acer Aspire 1830T
1212
	 */
1213
	if (!(hibernation && GRAPHICS_VER(dev_priv) < 6))
D
David Weinehall 已提交
1214
		pci_set_power_state(pdev, PCI_D3hot);
1215

1216
out:
1217
	enable_rpm_wakeref_asserts(rpm);
1218
	if (!dev_priv->uncore.user_forcewake_count)
1219
		intel_runtime_pm_driver_release(rpm);
1220 1221

	return ret;
1222 1223
}

1224 1225
int i915_driver_suspend_switcheroo(struct drm_i915_private *i915,
				   pm_message_t state)
1226 1227 1228
{
	int error;

1229 1230
	if (drm_WARN_ON_ONCE(&i915->drm, state.event != PM_EVENT_SUSPEND &&
			     state.event != PM_EVENT_FREEZE))
1231
		return -EINVAL;
1232

1233
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1234
		return 0;
1235

1236
	error = i915_drm_suspend(&i915->drm);
1237 1238 1239
	if (error)
		return error;

1240
	return i915_drm_suspend_late(&i915->drm, false);
J
Jesse Barnes 已提交
1241 1242
}

1243
static int i915_drm_resume(struct drm_device *dev)
1244
{
1245
	struct drm_i915_private *dev_priv = to_i915(dev);
1246
	int ret;
1247

1248
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1249

1250 1251 1252 1253
	ret = intel_pcode_init(dev_priv);
	if (ret)
		return ret;

1254 1255
	sanitize_gpu(dev_priv);

1256
	ret = i915_ggtt_enable_hw(dev_priv);
1257
	if (ret)
1258
		drm_err(&dev_priv->drm, "failed to re-enable GGTT\n");
1259

1260
	i915_ggtt_resume(&dev_priv->ggtt);
1261 1262
	/* Must be called after GGTT is resumed. */
	intel_dpt_resume(dev_priv);
1263

1264
	intel_dmc_ucode_resume(dev_priv);
1265

1266
	i915_restore_display(dev_priv);
1267
	intel_pps_unlock_regs_wa(dev_priv);
1268

1269
	intel_init_pch_refclk(dev_priv);
1270

1271 1272 1273 1274 1275
	/*
	 * Interrupts have to be enabled before any batches are run. If not the
	 * GPU will hang. i915_gem_init_hw() will initiate batches to
	 * update/restore the context.
	 *
1276 1277
	 * drm_mode_config_reset() needs AUX interrupts.
	 *
1278 1279 1280 1281 1282
	 * Modeset enabling in intel_modeset_init_hw() also needs working
	 * interrupts.
	 */
	intel_runtime_pm_enable_interrupts(dev_priv);

1283 1284
	if (HAS_DISPLAY(dev_priv))
		drm_mode_config_reset(dev);
1285

1286
	i915_gem_resume(dev_priv);
1287

1288
	intel_modeset_init_hw(dev_priv);
1289
	intel_init_clock_gating(dev_priv);
1290
	intel_hpd_init(dev_priv);
1291

1292
	/* MST sideband requires HPD interrupts enabled */
1293
	intel_dp_mst_resume(dev_priv);
1294 1295
	intel_display_resume(dev);

1296
	intel_hpd_poll_disable(dev_priv);
1297 1298
	if (HAS_DISPLAY(dev_priv))
		drm_kms_helper_poll_enable(dev);
1299

1300
	intel_opregion_resume(dev_priv);
1301

1302
	intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
1303

1304 1305
	intel_power_domains_enable(dev_priv);

1306 1307
	intel_gvt_resume(dev_priv);

1308
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1309

1310
	return 0;
1311 1312
}

1313
static int i915_drm_resume_early(struct drm_device *dev)
1314
{
1315
	struct drm_i915_private *dev_priv = to_i915(dev);
1316
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1317
	int ret;
1318

1319 1320 1321 1322 1323 1324 1325 1326 1327
	/*
	 * We have a resume ordering issue with the snd-hda driver also
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an early
	 * resume hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338

	/*
	 * Note that we need to set the power state explicitly, since we
	 * powered off the device during freeze and the PCI core won't power
	 * it back up for us during thaw. Powering off the device during
	 * freeze is not a hard requirement though, and during the
	 * suspend/resume phases the PCI core makes sure we get here with the
	 * device powered on. So in case we change our freeze logic and keep
	 * the device powered we can also remove the following set power state
	 * call.
	 */
D
David Weinehall 已提交
1339
	ret = pci_set_power_state(pdev, PCI_D0);
1340
	if (ret) {
1341 1342
		drm_err(&dev_priv->drm,
			"failed to set PCI D0 power state (%d)\n", ret);
1343
		return ret;
1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358
	}

	/*
	 * Note that pci_enable_device() first enables any parent bridge
	 * device and only then sets the power state for this device. The
	 * bridge enabling is a nop though, since bridge devices are resumed
	 * first. The order of enabling power and enabling the device is
	 * imposed by the PCI core as described above, so here we preserve the
	 * same order for the freeze/thaw phases.
	 *
	 * TODO: eventually we should remove pci_disable_device() /
	 * pci_enable_enable_device() from suspend/resume. Due to how they
	 * depend on the device enable refcount we can't anyway depend on them
	 * disabling/enabling the device.
	 */
1359 1360
	if (pci_enable_device(pdev))
		return -EIO;
1361

D
David Weinehall 已提交
1362
	pci_set_master(pdev);
1363

1364 1365
	pci_d3cold_enable(pdev);

1366
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1367

1368
	ret = vlv_resume_prepare(dev_priv, false);
1369
	if (ret)
1370
		drm_err(&dev_priv->drm,
1371
			"Resume prepare failed: %d, continuing anyway\n", ret);
1372

1373 1374
	intel_uncore_resume_early(&dev_priv->uncore);

1375
	intel_gt_check_and_clear_faults(&dev_priv->gt);
1376

1377
	intel_display_power_resume_early(dev_priv);
1378

1379
	intel_power_domains_resume(dev_priv);
1380

1381
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1382

1383
	return ret;
1384 1385
}

1386
int i915_driver_resume_switcheroo(struct drm_i915_private *i915)
1387
{
1388
	int ret;
1389

1390
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1391 1392
		return 0;

1393
	ret = i915_drm_resume_early(&i915->drm);
1394 1395 1396
	if (ret)
		return ret;

1397
	return i915_drm_resume(&i915->drm);
1398 1399
}

1400 1401
static int i915_pm_prepare(struct device *kdev)
{
1402
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1403

1404
	if (!i915) {
1405 1406 1407 1408
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

1409
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1410 1411
		return 0;

1412
	return i915_drm_prepare(&i915->drm);
1413 1414
}

1415
static int i915_pm_suspend(struct device *kdev)
1416
{
1417
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1418

1419
	if (!i915) {
1420
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
1421 1422
		return -ENODEV;
	}
1423

1424
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1425 1426
		return 0;

1427
	return i915_drm_suspend(&i915->drm);
1428 1429
}

1430
static int i915_pm_suspend_late(struct device *kdev)
1431
{
1432
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1433 1434

	/*
D
Damien Lespiau 已提交
1435
	 * We have a suspend ordering issue with the snd-hda driver also
1436 1437 1438 1439 1440 1441 1442
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an late
	 * suspend hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1443
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1444
		return 0;
1445

1446
	return i915_drm_suspend_late(&i915->drm, false);
1447 1448
}

1449
static int i915_pm_poweroff_late(struct device *kdev)
1450
{
1451
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1452

1453
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1454 1455
		return 0;

1456
	return i915_drm_suspend_late(&i915->drm, true);
1457 1458
}

1459
static int i915_pm_resume_early(struct device *kdev)
1460
{
1461
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1462

1463
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1464 1465
		return 0;

1466
	return i915_drm_resume_early(&i915->drm);
1467 1468
}

1469
static int i915_pm_resume(struct device *kdev)
1470
{
1471
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1472

1473
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1474 1475
		return 0;

1476
	return i915_drm_resume(&i915->drm);
1477 1478
}

1479
/* freeze: before creating the hibernation_image */
1480
static int i915_pm_freeze(struct device *kdev)
1481
{
1482
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1483 1484
	int ret;

1485 1486
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend(&i915->drm);
1487 1488 1489
		if (ret)
			return ret;
	}
1490

1491
	ret = i915_gem_freeze(i915);
1492 1493 1494 1495
	if (ret)
		return ret;

	return 0;
1496 1497
}

1498
static int i915_pm_freeze_late(struct device *kdev)
1499
{
1500
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1501 1502
	int ret;

1503 1504
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend_late(&i915->drm, true);
1505 1506 1507
		if (ret)
			return ret;
	}
1508

1509
	ret = i915_gem_freeze_late(i915);
1510 1511 1512 1513
	if (ret)
		return ret;

	return 0;
1514 1515 1516
}

/* thaw: called after creating the hibernation image, but before turning off. */
1517
static int i915_pm_thaw_early(struct device *kdev)
1518
{
1519
	return i915_pm_resume_early(kdev);
1520 1521
}

1522
static int i915_pm_thaw(struct device *kdev)
1523
{
1524
	return i915_pm_resume(kdev);
1525 1526 1527
}

/* restore: called after loading the hibernation image. */
1528
static int i915_pm_restore_early(struct device *kdev)
1529
{
1530
	return i915_pm_resume_early(kdev);
1531 1532
}

1533
static int i915_pm_restore(struct device *kdev)
1534
{
1535
	return i915_pm_resume(kdev);
1536 1537
}

1538
static int intel_runtime_suspend(struct device *kdev)
1539
{
1540
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1541
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1542
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1543
	int ret;
1544

1545
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
1546 1547
		return -ENODEV;

1548
	drm_dbg_kms(&dev_priv->drm, "Suspending device\n");
1549

1550
	disable_rpm_wakeref_asserts(rpm);
1551

1552 1553 1554 1555
	/*
	 * We are safe here against re-faults, since the fault handler takes
	 * an RPM reference.
	 */
1556
	i915_gem_runtime_suspend(dev_priv);
1557

1558
	intel_gt_runtime_suspend(&dev_priv->gt);
1559

1560
	intel_runtime_pm_disable_interrupts(dev_priv);
1561

1562
	intel_uncore_suspend(&dev_priv->uncore);
1563

1564 1565
	intel_display_power_suspend(dev_priv);

1566
	ret = vlv_suspend_complete(dev_priv);
1567
	if (ret) {
1568 1569
		drm_err(&dev_priv->drm,
			"Runtime suspend failed, disabling it (%d)\n", ret);
1570
		intel_uncore_runtime_resume(&dev_priv->uncore);
1571

1572
		intel_runtime_pm_enable_interrupts(dev_priv);
1573

1574
		intel_gt_runtime_resume(&dev_priv->gt);
1575

1576
		enable_rpm_wakeref_asserts(rpm);
1577

1578 1579
		return ret;
	}
1580

1581
	enable_rpm_wakeref_asserts(rpm);
1582
	intel_runtime_pm_driver_release(rpm);
1583

1584
	if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore))
1585 1586
		drm_err(&dev_priv->drm,
			"Unclaimed access detected prior to suspending\n");
1587

1588 1589 1590 1591 1592 1593
	/*
	 * FIXME: Temporary hammer to avoid freezing the machine on our DGFX
	 * This should be totally removed when we handle the pci states properly
	 * on runtime PM and on s2idle cases.
	 */
	pci_d3cold_disable(pdev);
1594
	rpm->suspended = true;
1595 1596

	/*
1597 1598
	 * FIXME: We really should find a document that references the arguments
	 * used below!
1599
	 */
1600
	if (IS_BROADWELL(dev_priv)) {
1601 1602 1603 1604 1605 1606
		/*
		 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
		 * being detected, and the call we do at intel_runtime_resume()
		 * won't be able to restore them. Since PCI_D3hot matches the
		 * actual specification and appears to be working, use it.
		 */
1607
		intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
1608
	} else {
1609 1610 1611 1612 1613 1614 1615
		/*
		 * current versions of firmware which depend on this opregion
		 * notification have repurposed the D1 definition to mean
		 * "runtime suspended" vs. what you would normally expect (D3)
		 * to distinguish it from notifications that might be sent via
		 * the suspend path.
		 */
1616
		intel_opregion_notify_adapter(dev_priv, PCI_D1);
1617
	}
1618

1619
	assert_forcewakes_inactive(&dev_priv->uncore);
1620

1621
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
1622
		intel_hpd_poll_enable(dev_priv);
1623

1624
	drm_dbg_kms(&dev_priv->drm, "Device suspended\n");
1625 1626 1627
	return 0;
}

1628
static int intel_runtime_resume(struct device *kdev)
1629
{
1630
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1631
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1632
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1633
	int ret;
1634

1635
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
1636
		return -ENODEV;
1637

1638
	drm_dbg_kms(&dev_priv->drm, "Resuming device\n");
1639

1640
	drm_WARN_ON_ONCE(&dev_priv->drm, atomic_read(&rpm->wakeref_count));
1641
	disable_rpm_wakeref_asserts(rpm);
1642

1643
	intel_opregion_notify_adapter(dev_priv, PCI_D0);
1644
	rpm->suspended = false;
1645
	pci_d3cold_enable(pdev);
1646
	if (intel_uncore_unclaimed_mmio(&dev_priv->uncore))
1647 1648
		drm_dbg(&dev_priv->drm,
			"Unclaimed access during suspend, bios?\n");
1649

1650 1651
	intel_display_power_resume(dev_priv);

1652
	ret = vlv_resume_prepare(dev_priv, true);
1653

1654
	intel_uncore_runtime_resume(&dev_priv->uncore);
1655

1656 1657
	intel_runtime_pm_enable_interrupts(dev_priv);

1658 1659 1660 1661
	/*
	 * No point of rolling back things in case of an error, as the best
	 * we can do is to hope that things will still work (and disable RPM).
	 */
1662
	intel_gt_runtime_resume(&dev_priv->gt);
1663

1664 1665 1666 1667 1668
	/*
	 * On VLV/CHV display interrupts are part of the display
	 * power well, so hpd is reinitialized from there. For
	 * everyone else do it here.
	 */
1669
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
1670
		intel_hpd_init(dev_priv);
1671 1672
		intel_hpd_poll_disable(dev_priv);
	}
1673

1674 1675
	intel_enable_ipc(dev_priv);

1676
	enable_rpm_wakeref_asserts(rpm);
1677

1678
	if (ret)
1679 1680
		drm_err(&dev_priv->drm,
			"Runtime resume failed, disabling it (%d)\n", ret);
1681
	else
1682
		drm_dbg_kms(&dev_priv->drm, "Device resumed\n");
1683 1684

	return ret;
1685 1686
}

1687
const struct dev_pm_ops i915_pm_ops = {
1688 1689 1690 1691
	/*
	 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
	 * PMSG_RESUME]
	 */
1692
	.prepare = i915_pm_prepare,
1693
	.suspend = i915_pm_suspend,
1694 1695
	.suspend_late = i915_pm_suspend_late,
	.resume_early = i915_pm_resume_early,
1696
	.resume = i915_pm_resume,
1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712

	/*
	 * S4 event handlers
	 * @freeze, @freeze_late    : called (1) before creating the
	 *                            hibernation image [PMSG_FREEZE] and
	 *                            (2) after rebooting, before restoring
	 *                            the image [PMSG_QUIESCE]
	 * @thaw, @thaw_early       : called (1) after creating the hibernation
	 *                            image, before writing it [PMSG_THAW]
	 *                            and (2) after failing to create or
	 *                            restore the image [PMSG_RECOVER]
	 * @poweroff, @poweroff_late: called after writing the hibernation
	 *                            image, before rebooting [PMSG_HIBERNATE]
	 * @restore, @restore_early : called after rebooting and restoring the
	 *                            hibernation image [PMSG_RESTORE]
	 */
1713 1714 1715 1716
	.freeze = i915_pm_freeze,
	.freeze_late = i915_pm_freeze_late,
	.thaw_early = i915_pm_thaw_early,
	.thaw = i915_pm_thaw,
1717
	.poweroff = i915_pm_suspend,
1718
	.poweroff_late = i915_pm_poweroff_late,
1719 1720
	.restore_early = i915_pm_restore_early,
	.restore = i915_pm_restore,
1721 1722

	/* S0ix (via runtime suspend) event handlers */
1723 1724
	.runtime_suspend = intel_runtime_suspend,
	.runtime_resume = intel_runtime_resume,
1725 1726
};

1727 1728 1729
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
1730
	.release = drm_release_noglobal,
1731
	.unlocked_ioctl = drm_ioctl,
1732
	.mmap = i915_gem_mmap,
1733 1734
	.poll = drm_poll,
	.read = drm_read,
1735
	.compat_ioctl = i915_ioc32_compat_ioctl,
1736 1737 1738
	.llseek = noop_llseek,
};

1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752
static int
i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file)
{
	return -ENODEV;
}

static const struct drm_ioctl_desc i915_ioctls[] = {
	DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
1753
	DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_RENDER_ALLOW),
1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764
	DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1765
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, drm_invalid_op, DRM_AUTH),
1766
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_RENDER_ALLOW),
1767 1768
	DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
1769
	DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_RENDER_ALLOW),
1770 1771
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
1772
	DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_RENDER_ALLOW),
1773 1774 1775
	DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
1776
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE_EXT, i915_gem_create_ext_ioctl, DRM_RENDER_ALLOW),
1777 1778 1779
	DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
1780
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_OFFSET, i915_gem_mmap_offset_ioctl, DRM_RENDER_ALLOW),
1781 1782
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
1783 1784
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
1785
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
1786
	DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
1787
	DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
D
Daniel Vetter 已提交
1788 1789 1790 1791
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
1792
	DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_RENDER_ALLOW),
1793
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
1794 1795 1796 1797 1798 1799
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
1800
	DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
1801 1802 1803
	DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_RENDER_ALLOW),
1804 1805
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_CREATE, i915_gem_vm_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_DESTROY, i915_gem_vm_destroy_ioctl, DRM_RENDER_ALLOW),
1806 1807
};

1808
static const struct drm_driver i915_drm_driver = {
1809 1810
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
1811
	 */
1812
	.driver_features =
1813
	    DRIVER_GEM |
1814 1815
	    DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ |
	    DRIVER_SYNCOBJ_TIMELINE,
1816
	.release = i915_driver_release,
1817
	.open = i915_driver_open,
1818
	.lastclose = i915_driver_lastclose,
1819
	.postclose = i915_driver_postclose,
1820

1821 1822 1823 1824
	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
	.gem_prime_import = i915_gem_prime_import,

1825
	.dumb_create = i915_gem_dumb_create,
1826 1827
	.dumb_map_offset = i915_gem_dumb_mmap_offset,

L
Linus Torvalds 已提交
1828
	.ioctls = i915_ioctls,
1829
	.num_ioctls = ARRAY_SIZE(i915_ioctls),
1830
	.fops = &i915_driver_fops,
1831 1832 1833 1834 1835 1836
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
1837
};