i915_driver.c 51.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/acpi.h>
31
#include <linux/device.h>
32
#include <linux/module.h>
33
#include <linux/oom.h>
34 35
#include <linux/pci.h>
#include <linux/pm.h>
36
#include <linux/pm_runtime.h>
37 38
#include <linux/pnp.h>
#include <linux/slab.h>
39
#include <linux/vga_switcheroo.h>
40 41
#include <linux/vt.h>

42
#include <drm/drm_aperture.h>
43
#include <drm/drm_atomic_helper.h>
44
#include <drm/drm_ioctl.h>
45
#include <drm/drm_managed.h>
46
#include <drm/drm_probe_helper.h>
47

48 49 50
#include "display/intel_acpi.h"
#include "display/intel_bw.h"
#include "display/intel_cdclk.h"
51
#include "display/intel_display_types.h"
52
#include "display/intel_dmc.h"
53
#include "display/intel_dp.h"
54
#include "display/intel_dpt.h"
55 56 57
#include "display/intel_fbdev.h"
#include "display/intel_hotplug.h"
#include "display/intel_overlay.h"
58
#include "display/intel_pch_refclk.h"
59
#include "display/intel_pipe_crc.h"
60
#include "display/intel_pps.h"
61
#include "display/intel_sprite.h"
62
#include "display/intel_vga.h"
63

64
#include "gem/i915_gem_context.h"
65
#include "gem/i915_gem_ioctls.h"
66
#include "gem/i915_gem_mman.h"
67
#include "gem/i915_gem_pm.h"
68
#include "gt/intel_gt.h"
69
#include "gt/intel_gt_pm.h"
70
#include "gt/intel_rc6.h"
71

72 73
#include "pxp/intel_pxp_pm.h"

74
#include "i915_debugfs.h"
75
#include "i915_driver.h"
76
#include "i915_drv.h"
77
#include "i915_getparam.h"
78
#include "i915_ioc32.h"
79
#include "i915_irq.h"
80
#include "i915_memcpy.h"
81
#include "i915_perf.h"
L
Lionel Landwerlin 已提交
82
#include "i915_query.h"
83
#include "i915_suspend.h"
84
#include "i915_switcheroo.h"
85
#include "i915_sysfs.h"
86
#include "i915_vgpu.h"
87
#include "intel_dram.h"
88
#include "intel_gvt.h"
89
#include "intel_memory_region.h"
90
#include "intel_pcode.h"
91
#include "intel_pm.h"
92
#include "intel_region_ttm.h"
93
#include "vlv_suspend.h"
J
Jesse Barnes 已提交
94

95
static const struct drm_driver i915_drm_driver;
96

97
static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
98
{
99
	int domain = pci_domain_nr(to_pci_dev(dev_priv->drm.dev)->bus);
100 101 102

	dev_priv->bridge_dev =
		pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
103
	if (!dev_priv->bridge_dev) {
104
		drm_err(&dev_priv->drm, "bridge device not found\n");
105
		return -EIO;
106 107 108 109 110 111
	}
	return 0;
}

/* Allocate space for the MCH regs if needed, return nonzero on error */
static int
112
intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
113
{
114
	int reg = GRAPHICS_VER(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
115 116 117 118
	u32 temp_lo, temp_hi = 0;
	u64 mchbar_addr;
	int ret;

119
	if (GRAPHICS_VER(dev_priv) >= 4)
120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140
		pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
	pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
	mchbar_addr = ((u64)temp_hi << 32) | temp_lo;

	/* If ACPI doesn't have it, assume we need to allocate it ourselves */
#ifdef CONFIG_PNP
	if (mchbar_addr &&
	    pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
		return 0;
#endif

	/* Get some space for it */
	dev_priv->mch_res.name = "i915 MCHBAR";
	dev_priv->mch_res.flags = IORESOURCE_MEM;
	ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
				     &dev_priv->mch_res,
				     MCHBAR_SIZE, MCHBAR_SIZE,
				     PCIBIOS_MIN_MEM,
				     0, pcibios_align_resource,
				     dev_priv->bridge_dev);
	if (ret) {
141
		drm_dbg(&dev_priv->drm, "failed bus alloc: %d\n", ret);
142 143 144 145
		dev_priv->mch_res.start = 0;
		return ret;
	}

146
	if (GRAPHICS_VER(dev_priv) >= 4)
147 148 149 150 151 152 153 154 155 156
		pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
				       upper_32_bits(dev_priv->mch_res.start));

	pci_write_config_dword(dev_priv->bridge_dev, reg,
			       lower_32_bits(dev_priv->mch_res.start));
	return 0;
}

/* Setup MCHBAR if possible, return true if we should disable it again */
static void
157
intel_setup_mchbar(struct drm_i915_private *dev_priv)
158
{
159
	int mchbar_reg = GRAPHICS_VER(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
160 161 162
	u32 temp;
	bool enabled;

163
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
164 165 166 167
		return;

	dev_priv->mchbar_need_disable = false;

168
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
169 170 171 172 173 174 175 176 177 178 179
		pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
		enabled = !!(temp & DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		enabled = temp & 1;
	}

	/* If it's already enabled, don't have to do anything */
	if (enabled)
		return;

180
	if (intel_alloc_mchbar_resource(dev_priv))
181 182 183 184 185
		return;

	dev_priv->mchbar_need_disable = true;

	/* Space is allocated or reserved, so enable it. */
186
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
187 188 189 190 191 192 193 194 195
		pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
				       temp | DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
	}
}

static void
196
intel_teardown_mchbar(struct drm_i915_private *dev_priv)
197
{
198
	int mchbar_reg = GRAPHICS_VER(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
199 200

	if (dev_priv->mchbar_need_disable) {
201
		if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228
			u32 deven_val;

			pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
					      &deven_val);
			deven_val &= ~DEVEN_MCHBAR_EN;
			pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
					       deven_val);
		} else {
			u32 mchbar_val;

			pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
					      &mchbar_val);
			mchbar_val &= ~1;
			pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
					       mchbar_val);
		}
	}

	if (dev_priv->mch_res.start)
		release_resource(&dev_priv->mch_res);
}

static int i915_workqueues_init(struct drm_i915_private *dev_priv)
{
	/*
	 * The i915 workqueue is primarily used for batched retirement of
	 * requests (and thus managing bo) once the task has been completed
229
	 * by the GPU. i915_retire_requests() is called directly when we
230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252
	 * need high-priority retirement, such as waiting for an explicit
	 * bo.
	 *
	 * It is also used for periodic low-priority events, such as
	 * idle-timers and recording error state.
	 *
	 * All tasks on the workqueue are expected to acquire the dev mutex
	 * so there is no point in running more than one instance of the
	 * workqueue at any time.  Use an ordered one.
	 */
	dev_priv->wq = alloc_ordered_workqueue("i915", 0);
	if (dev_priv->wq == NULL)
		goto out_err;

	dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
	if (dev_priv->hotplug.dp_wq == NULL)
		goto out_free_wq;

	return 0;

out_free_wq:
	destroy_workqueue(dev_priv->wq);
out_err:
253
	drm_err(&dev_priv->drm, "Failed to allocate workqueues.\n");
254 255 256 257 258 259 260 261 262 263

	return -ENOMEM;
}

static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
{
	destroy_workqueue(dev_priv->hotplug.dp_wq);
	destroy_workqueue(dev_priv->wq);
}

264 265 266 267
/*
 * We don't keep the workarounds for pre-production hardware, so we expect our
 * driver to fail on these machines in one way or another. A little warning on
 * dmesg may help both the user and the bug triagers.
268 269 270 271 272
 *
 * Our policy for removing pre-production workarounds is to keep the
 * current gen workarounds as a guide to the bring-up of the next gen
 * (workarounds have a habit of persisting!). Anything older than that
 * should be removed along with the complications they introduce.
273 274 275
 */
static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
{
276 277 278
	bool pre = false;

	pre |= IS_HSW_EARLY_SDV(dev_priv);
279 280 281 282
	pre |= IS_SKYLAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x6;
	pre |= IS_BROXTON(dev_priv) && INTEL_REVID(dev_priv) < 0xA;
	pre |= IS_KABYLAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x1;
	pre |= IS_GEMINILAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x3;
283
	pre |= IS_ICELAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x7;
284

285
	if (pre) {
286
		drm_err(&dev_priv->drm, "This is a pre-production stepping. "
287
			  "It may not be fully functional.\n");
288 289
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
	}
290 291
}

292 293 294 295 296 297
static void sanitize_gpu(struct drm_i915_private *i915)
{
	if (!INTEL_INFO(i915)->gpu_reset_clobbers_display)
		__intel_gt_reset(&i915->gt, ALL_ENGINES);
}

298
/**
299
 * i915_driver_early_probe - setup state not requiring device access
300 301 302 303 304 305 306 307
 * @dev_priv: device private
 *
 * Initialize everything that is a "SW-only" state, that is state not
 * requiring accessing the device or exposing the driver via kernel internal
 * or userspace interfaces. Example steps belonging here: lock initialization,
 * system memory allocation, setting up device specific attributes and
 * function hooks not requiring accessing the device.
 */
308
static int i915_driver_early_probe(struct drm_i915_private *dev_priv)
309 310 311
{
	int ret = 0;

312
	if (i915_inject_probe_failure(dev_priv))
313 314
		return -ENODEV;

315
	intel_device_info_subplatform_init(dev_priv);
316
	intel_step_init(dev_priv);
317

318
	intel_uncore_mmio_debug_init_early(&dev_priv->mmio_debug);
319
	intel_uncore_init_early(&dev_priv->uncore, dev_priv);
320

321 322 323
	spin_lock_init(&dev_priv->irq_lock);
	spin_lock_init(&dev_priv->gpu_error.lock);
	mutex_init(&dev_priv->backlight_lock);
L
Lyude 已提交
324

325
	mutex_init(&dev_priv->sb_lock);
326
	cpu_latency_qos_add_request(&dev_priv->sb_qos, PM_QOS_DEFAULT_VALUE);
327

328
	mutex_init(&dev_priv->audio.mutex);
329 330
	mutex_init(&dev_priv->wm.wm_mutex);
	mutex_init(&dev_priv->pps_mutex);
331
	mutex_init(&dev_priv->hdcp_comp_mutex);
332

333
	i915_memcpy_init_early(dev_priv);
334
	intel_runtime_pm_init_early(&dev_priv->runtime_pm);
335

336 337
	ret = i915_workqueues_init(dev_priv);
	if (ret < 0)
338
		return ret;
339

340
	ret = vlv_suspend_init(dev_priv);
341 342 343
	if (ret < 0)
		goto err_workqueues;

344 345 346 347
	ret = intel_region_ttm_device_init(dev_priv);
	if (ret)
		goto err_ttm;

348 349
	intel_wopcm_init_early(&dev_priv->wopcm);

350
	intel_gt_init_early(&dev_priv->gt, dev_priv);
351

352
	i915_gem_init_early(dev_priv);
353

354
	/* This must be called before any calls to HAS_PCH_* */
355
	intel_detect_pch(dev_priv);
356

357
	intel_pm_setup(dev_priv);
358 359
	ret = intel_power_domains_init(dev_priv);
	if (ret < 0)
360
		goto err_gem;
361 362 363 364
	intel_irq_init(dev_priv);
	intel_init_display_hooks(dev_priv);
	intel_init_clock_gating_hooks(dev_priv);

365
	intel_detect_preproduction_hw(dev_priv);
366 367 368

	return 0;

369
err_gem:
370
	i915_gem_cleanup_early(dev_priv);
371
	intel_gt_driver_late_release(&dev_priv->gt);
372 373
	intel_region_ttm_device_fini(dev_priv);
err_ttm:
374
	vlv_suspend_cleanup(dev_priv);
375
err_workqueues:
376 377 378 379 380
	i915_workqueues_cleanup(dev_priv);
	return ret;
}

/**
381
 * i915_driver_late_release - cleanup the setup done in
382
 *			       i915_driver_early_probe()
383 384
 * @dev_priv: device private
 */
385
static void i915_driver_late_release(struct drm_i915_private *dev_priv)
386
{
387
	intel_irq_fini(dev_priv);
388
	intel_power_domains_cleanup(dev_priv);
389
	i915_gem_cleanup_early(dev_priv);
390
	intel_gt_driver_late_release(&dev_priv->gt);
391
	intel_region_ttm_device_fini(dev_priv);
392
	vlv_suspend_cleanup(dev_priv);
393
	i915_workqueues_cleanup(dev_priv);
394

395
	cpu_latency_qos_remove_request(&dev_priv->sb_qos);
396
	mutex_destroy(&dev_priv->sb_lock);
397 398

	i915_params_free(&dev_priv->params);
399 400 401
}

/**
402
 * i915_driver_mmio_probe - setup device MMIO
403 404 405 406 407 408 409
 * @dev_priv: device private
 *
 * Setup minimal device state necessary for MMIO accesses later in the
 * initialization sequence. The setup here should avoid any other device-wide
 * side effects or exposing the driver via kernel internal or user space
 * interfaces.
 */
410
static int i915_driver_mmio_probe(struct drm_i915_private *dev_priv)
411 412 413
{
	int ret;

414
	if (i915_inject_probe_failure(dev_priv))
415 416
		return -ENODEV;

417 418 419
	ret = i915_get_bridge_dev(dev_priv);
	if (ret < 0)
		return ret;
420

421
	ret = intel_uncore_init_mmio(&dev_priv->uncore);
422
	if (ret < 0)
423
		goto err_bridge;
424

425 426
	/* Try to make sure MCHBAR is enabled before poking at it */
	intel_setup_mchbar(dev_priv);
427
	intel_device_info_runtime_init(dev_priv);
428

429
	ret = intel_gt_init_mmio(&dev_priv->gt);
430 431 432
	if (ret)
		goto err_uncore;

433 434 435
	/* As early as possible, scrub existing GPU state before clobbering */
	sanitize_gpu(dev_priv);

436 437
	return 0;

438
err_uncore:
439
	intel_teardown_mchbar(dev_priv);
440
	intel_uncore_fini_mmio(&dev_priv->uncore);
441
err_bridge:
442 443 444 445 446 447
	pci_dev_put(dev_priv->bridge_dev);

	return ret;
}

/**
448
 * i915_driver_mmio_release - cleanup the setup done in i915_driver_mmio_probe()
449 450
 * @dev_priv: device private
 */
451
static void i915_driver_mmio_release(struct drm_i915_private *dev_priv)
452
{
453
	intel_teardown_mchbar(dev_priv);
454
	intel_uncore_fini_mmio(&dev_priv->uncore);
455 456 457
	pci_dev_put(dev_priv->bridge_dev);
}

458 459
static void intel_sanitize_options(struct drm_i915_private *dev_priv)
{
460
	intel_gvt_sanitize_options(dev_priv);
461 462
}

463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484
/**
 * i915_set_dma_info - set all relevant PCI dma info as configured for the
 * platform
 * @i915: valid i915 instance
 *
 * Set the dma max segment size, device and coherent masks.  The dma mask set
 * needs to occur before i915_ggtt_probe_hw.
 *
 * A couple of platforms have special needs.  Address them as well.
 *
 */
static int i915_set_dma_info(struct drm_i915_private *i915)
{
	unsigned int mask_size = INTEL_INFO(i915)->dma_mask_size;
	int ret;

	GEM_BUG_ON(!mask_size);

	/*
	 * We don't have a max segment size, so set it to the max so sg's
	 * debugging layer doesn't complain
	 */
485
	dma_set_max_seg_size(i915->drm.dev, UINT_MAX);
486

487
	ret = dma_set_mask(i915->drm.dev, DMA_BIT_MASK(mask_size));
488 489 490 491
	if (ret)
		goto mask_err;

	/* overlay on gen2 is broken and can't address above 1G */
492
	if (GRAPHICS_VER(i915) == 2)
493 494 495 496 497 498 499 500 501 502 503 504 505 506
		mask_size = 30;

	/*
	 * 965GM sometimes incorrectly writes to hardware status page (HWS)
	 * using 32bit addressing, overwriting memory if HWS is located
	 * above 4GB.
	 *
	 * The documentation also mentions an issue with undefined
	 * behaviour if any general state is accessed within a page above 4GB,
	 * which also needs to be handled carefully.
	 */
	if (IS_I965G(i915) || IS_I965GM(i915))
		mask_size = 32;

507
	ret = dma_set_coherent_mask(i915->drm.dev, DMA_BIT_MASK(mask_size));
508 509 510 511 512 513 514 515 516 517
	if (ret)
		goto mask_err;

	return 0;

mask_err:
	drm_err(&i915->drm, "Can't set DMA mask/consistent mask (%d)\n", ret);
	return ret;
}

518
/**
519
 * i915_driver_hw_probe - setup state requiring device access
520 521 522 523 524
 * @dev_priv: device private
 *
 * Setup state that requires accessing the device, but doesn't require
 * exposing the driver via kernel internal or userspace interfaces.
 */
525
static int i915_driver_hw_probe(struct drm_i915_private *dev_priv)
526
{
527
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
528 529
	int ret;

530
	if (i915_inject_probe_failure(dev_priv))
531 532
		return -ENODEV;

533 534
	if (HAS_PPGTT(dev_priv)) {
		if (intel_vgpu_active(dev_priv) &&
535
		    !intel_vgpu_has_full_ppgtt(dev_priv)) {
536 537 538 539 540 541
			i915_report_error(dev_priv,
					  "incompatible vGPU found, support for isolated ppGTT required\n");
			return -ENXIO;
		}
	}

542 543 544 545 546 547 548 549 550 551 552 553 554 555
	if (HAS_EXECLISTS(dev_priv)) {
		/*
		 * Older GVT emulation depends upon intercepting CSB mmio,
		 * which we no longer use, preferring to use the HWSP cache
		 * instead.
		 */
		if (intel_vgpu_active(dev_priv) &&
		    !intel_vgpu_has_hwsp_emulation(dev_priv)) {
			i915_report_error(dev_priv,
					  "old vGPU host found, support for HWSP emulation required\n");
			return -ENXIO;
		}
	}

556
	intel_sanitize_options(dev_priv);
557

558
	/* needs to be done before ggtt probe */
559
	intel_dram_edram_detect(dev_priv);
560

561 562 563 564
	ret = i915_set_dma_info(dev_priv);
	if (ret)
		return ret;

565 566
	i915_perf_init(dev_priv);

567
	ret = i915_ggtt_probe_hw(dev_priv);
568
	if (ret)
569
		goto err_perf;
570

571
	ret = drm_aperture_remove_conflicting_pci_framebuffers(pdev, dev_priv->drm.driver);
572
	if (ret)
573
		goto err_ggtt;
574

575
	ret = i915_ggtt_init_hw(dev_priv);
576
	if (ret)
577
		goto err_ggtt;
578

579 580 581 582
	ret = intel_memory_regions_hw_probe(dev_priv);
	if (ret)
		goto err_ggtt;

583
	intel_gt_init_hw_early(&dev_priv->gt, &dev_priv->ggtt);
584

585 586 587 588
	ret = intel_gt_probe_lmem(&dev_priv->gt);
	if (ret)
		goto err_mem_regions;

589
	ret = i915_ggtt_enable_hw(dev_priv);
590
	if (ret) {
591
		drm_err(&dev_priv->drm, "failed to enable GGTT\n");
592
		goto err_mem_regions;
593 594
	}

D
David Weinehall 已提交
595
	pci_set_master(pdev);
596 597 598 599 600 601 602 603 604

	/* On the 945G/GM, the chipset reports the MSI capability on the
	 * integrated graphics even though the support isn't actually there
	 * according to the published specs.  It doesn't appear to function
	 * correctly in testing on 945G.
	 * This may be a side effect of MSI having been made available for PEG
	 * and the registers being closely associated.
	 *
	 * According to chipset errata, on the 965GM, MSI interrupts may
605 606 607 608
	 * be lost or delayed, and was defeatured. MSI interrupts seem to
	 * get lost on g4x as well, and interrupt delivery seems to stay
	 * properly dead afterwards. So we'll just disable them for all
	 * pre-gen5 chipsets.
609 610 611 612 613 614
	 *
	 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
	 * interrupts even when in MSI mode. This results in spurious
	 * interrupt warnings if the legacy irq no. is shared with another
	 * device. The kernel then disables that interrupt source and so
	 * prevents the other device from working properly.
615
	 */
616
	if (GRAPHICS_VER(dev_priv) >= 5) {
D
David Weinehall 已提交
617
		if (pci_enable_msi(pdev) < 0)
618
			drm_dbg(&dev_priv->drm, "can't enable MSI");
619 620
	}

621 622
	ret = intel_gvt_init(dev_priv);
	if (ret)
623 624 625
		goto err_msi;

	intel_opregion_setup(dev_priv);
626

627 628 629
	ret = intel_pcode_init(dev_priv);
	if (ret)
		goto err_msi;
630

631
	/*
632 633
	 * Fill the dram structure to get the system dram info. This will be
	 * used for memory latency calculation.
634
	 */
635
	intel_dram_detect(dev_priv);
636

637
	intel_bw_init_hw(dev_priv);
638

639 640
	return 0;

641 642 643
err_msi:
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
644 645
err_mem_regions:
	intel_memory_regions_driver_release(dev_priv);
646
err_ggtt:
647
	i915_ggtt_driver_release(dev_priv);
648 649
	i915_gem_drain_freed_objects(dev_priv);
	i915_ggtt_driver_late_release(dev_priv);
650 651
err_perf:
	i915_perf_fini(dev_priv);
652 653 654 655
	return ret;
}

/**
656
 * i915_driver_hw_remove - cleanup the setup done in i915_driver_hw_probe()
657 658
 * @dev_priv: device private
 */
659
static void i915_driver_hw_remove(struct drm_i915_private *dev_priv)
660
{
661
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
662

663 664
	i915_perf_fini(dev_priv);

D
David Weinehall 已提交
665 666
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
667 668 669 670 671 672 673 674 675 676 677
}

/**
 * i915_driver_register - register the driver with the rest of the system
 * @dev_priv: device private
 *
 * Perform any steps necessary to make the driver available via kernel
 * internal or userspace interfaces.
 */
static void i915_driver_register(struct drm_i915_private *dev_priv)
{
678
	struct drm_device *dev = &dev_priv->drm;
679

680
	i915_gem_driver_register(dev_priv);
681
	i915_pmu_register(dev_priv);
682

683
	intel_vgpu_register(dev_priv);
684 685

	/* Reveal our presence to userspace */
686
	if (drm_dev_register(dev, 0)) {
687 688
		drm_err(&dev_priv->drm,
			"Failed to register driver for userspace access!\n");
689
		return;
690 691
	}

692 693
	i915_debugfs_register(dev_priv);
	i915_setup_sysfs(dev_priv);
694

695 696
	/* Depends on sysfs having been initialized */
	i915_perf_register(dev_priv);
697

698
	intel_gt_driver_register(&dev_priv->gt);
699

700
	intel_display_driver_register(dev_priv);
701

702
	intel_power_domains_enable(dev_priv);
703
	intel_runtime_pm_enable(&dev_priv->runtime_pm);
704 705 706 707 708

	intel_register_dsm_handler();

	if (i915_switcheroo_register(dev_priv))
		drm_err(&dev_priv->drm, "Failed to register vga switcheroo!\n");
709 710 711 712 713 714 715 716
}

/**
 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
 * @dev_priv: device private
 */
static void i915_driver_unregister(struct drm_i915_private *dev_priv)
{
717 718 719 720
	i915_switcheroo_unregister(dev_priv);

	intel_unregister_dsm_handler();

721
	intel_runtime_pm_disable(&dev_priv->runtime_pm);
722
	intel_power_domains_disable(dev_priv);
723

724
	intel_display_driver_unregister(dev_priv);
725

726
	intel_gt_driver_unregister(&dev_priv->gt);
727

728
	i915_perf_unregister(dev_priv);
729
	i915_pmu_unregister(dev_priv);
730

D
David Weinehall 已提交
731
	i915_teardown_sysfs(dev_priv);
732
	drm_dev_unplug(&dev_priv->drm);
733

734
	i915_gem_driver_unregister(dev_priv);
735 736
}

737 738
static void i915_welcome_messages(struct drm_i915_private *dev_priv)
{
739
	if (drm_debug_enabled(DRM_UT_DRIVER)) {
740 741
		struct drm_printer p = drm_debug_printer("i915 device info:");

742
		drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n",
743 744 745
			   INTEL_DEVID(dev_priv),
			   INTEL_REVID(dev_priv),
			   intel_platform_name(INTEL_INFO(dev_priv)->platform),
746 747
			   intel_subplatform(RUNTIME_INFO(dev_priv),
					     INTEL_INFO(dev_priv)->platform),
748
			   GRAPHICS_VER(dev_priv));
749

750 751
		intel_device_info_print_static(INTEL_INFO(dev_priv), &p);
		intel_device_info_print_runtime(RUNTIME_INFO(dev_priv), &p);
752
		intel_gt_info_print(&dev_priv->gt.info, &p);
753 754 755
	}

	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
756
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG enabled\n");
757
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
758
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG_GEM enabled\n");
759
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
760 761
		drm_info(&dev_priv->drm,
			 "DRM_I915_DEBUG_RUNTIME_PM enabled\n");
762 763
}

764 765 766 767 768 769 770 771
static struct drm_i915_private *
i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
	struct intel_device_info *device_info;
	struct drm_i915_private *i915;

772
	i915 = devm_drm_dev_alloc(&pdev->dev, &i915_drm_driver,
D
Daniel Vetter 已提交
773 774 775
				  struct drm_i915_private, drm);
	if (IS_ERR(i915))
		return i915;
776

777
	pci_set_drvdata(pdev, i915);
778

779 780 781
	/* Device parameters start as a copy of module parameters. */
	i915_params_copy(&i915->params, &i915_modparams);

782 783 784
	/* Setup the write-once "constant" device info */
	device_info = mkwrite_device_info(i915);
	memcpy(device_info, match_info, sizeof(*device_info));
785
	RUNTIME_INFO(i915)->device_id = pdev->device;
786 787 788 789

	return i915;
}

790
/**
791
 * i915_driver_probe - setup chip and create an initial config
792 793
 * @pdev: PCI device
 * @ent: matching PCI ID entry
794
 *
795
 * The driver probe routine has to do several things:
796 797 798 799 800
 *   - drive output discovery via intel_modeset_init()
 *   - initialize the memory manager
 *   - allocate initial config memory
 *   - setup the DRM framebuffer with the allocated memory
 */
801
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
802
{
803 804
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
805
	struct drm_i915_private *i915;
806
	int ret;
807

808 809 810
	i915 = i915_driver_create(pdev, ent);
	if (IS_ERR(i915))
		return PTR_ERR(i915);
811

812
	/* Disable nuclear pageflip by default on pre-ILK */
813
	if (!i915->params.nuclear_pageflip && match_info->graphics_ver < 5)
814
		i915->drm.driver_features &= ~DRIVER_ATOMIC;
815

816 817 818 819
	/*
	 * Check if we support fake LMEM -- for now we only unleash this for
	 * the live selftests(test-and-exit).
	 */
820
#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
821
	if (IS_ENABLED(CONFIG_DRM_I915_UNSTABLE_FAKE_LMEM)) {
822
		if (GRAPHICS_VER(i915) >= 9 && i915_selftest.live < 0 &&
823
		    i915->params.fake_lmem_start) {
824
			mkwrite_device_info(i915)->memory_regions =
825
				REGION_SMEM | REGION_LMEM | REGION_STOLEN_SMEM;
826
			GEM_BUG_ON(!HAS_LMEM(i915));
827 828
		}
	}
829
#endif
830

831 832
	ret = pci_enable_device(pdev);
	if (ret)
833
		goto out_fini;
D
Damien Lespiau 已提交
834

835
	ret = i915_driver_early_probe(i915);
836 837
	if (ret < 0)
		goto out_pci_disable;
838

839
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
L
Linus Torvalds 已提交
840

841
	intel_vgpu_detect(i915);
842

843
	ret = i915_driver_mmio_probe(i915);
844 845
	if (ret < 0)
		goto out_runtime_pm_put;
J
Jesse Barnes 已提交
846

847
	ret = i915_driver_hw_probe(i915);
848 849
	if (ret < 0)
		goto out_cleanup_mmio;
850

851
	ret = intel_modeset_init_noirq(i915);
852
	if (ret < 0)
853
		goto out_cleanup_hw;
854

855 856 857 858
	ret = intel_irq_install(i915);
	if (ret)
		goto out_cleanup_modeset;

859 860
	ret = intel_modeset_init_nogem(i915);
	if (ret)
861 862
		goto out_cleanup_irq;

863 864 865 866 867 868 869 870
	ret = i915_gem_init(i915);
	if (ret)
		goto out_cleanup_modeset2;

	ret = intel_modeset_init(i915);
	if (ret)
		goto out_cleanup_gem;

871
	i915_driver_register(i915);
872

873
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
874

875
	i915_welcome_messages(i915);
876

877 878
	i915->do_release = true;

879 880
	return 0;

881 882 883 884 885 886 887 888 889 890
out_cleanup_gem:
	i915_gem_suspend(i915);
	i915_gem_driver_remove(i915);
	i915_gem_driver_release(i915);
out_cleanup_modeset2:
	/* FIXME clean up the error path */
	intel_modeset_driver_remove(i915);
	intel_irq_uninstall(i915);
	intel_modeset_driver_remove_noirq(i915);
	goto out_cleanup_modeset;
891 892 893
out_cleanup_irq:
	intel_irq_uninstall(i915);
out_cleanup_modeset:
894
	intel_modeset_driver_remove_nogem(i915);
895
out_cleanup_hw:
896 897 898
	i915_driver_hw_remove(i915);
	intel_memory_regions_driver_release(i915);
	i915_ggtt_driver_release(i915);
899 900
	i915_gem_drain_freed_objects(i915);
	i915_ggtt_driver_late_release(i915);
901
out_cleanup_mmio:
902
	i915_driver_mmio_release(i915);
903
out_runtime_pm_put:
904 905
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
	i915_driver_late_release(i915);
906 907
out_pci_disable:
	pci_disable_device(pdev);
908
out_fini:
909
	i915_probe_error(i915, "Device initialization failed (%d)\n", ret);
910 911 912
	return ret;
}

913
void i915_driver_remove(struct drm_i915_private *i915)
914
{
915
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
916

917
	i915_driver_unregister(i915);
918

919 920 921
	/* Flush any external code that still may be under the RCU lock */
	synchronize_rcu();

922
	i915_gem_suspend(i915);
B
Ben Widawsky 已提交
923

924
	intel_gvt_driver_remove(i915);
925

926
	intel_modeset_driver_remove(i915);
927

928 929
	intel_irq_uninstall(i915);

930
	intel_modeset_driver_remove_noirq(i915);
931

932 933
	i915_reset_error_state(i915);
	i915_gem_driver_remove(i915);
934

935
	intel_modeset_driver_remove_nogem(i915);
936

937
	i915_driver_hw_remove(i915);
938

939
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
940 941 942 943 944
}

static void i915_driver_release(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
945
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
946

947 948 949
	if (!dev_priv->do_release)
		return;

950
	disable_rpm_wakeref_asserts(rpm);
951

952
	i915_gem_driver_release(dev_priv);
953

954
	intel_memory_regions_driver_release(dev_priv);
955
	i915_ggtt_driver_release(dev_priv);
956
	i915_gem_drain_freed_objects(dev_priv);
957
	i915_ggtt_driver_late_release(dev_priv);
958

959
	i915_driver_mmio_release(dev_priv);
960

961
	enable_rpm_wakeref_asserts(rpm);
962
	intel_runtime_pm_driver_release(rpm);
963

964
	i915_driver_late_release(dev_priv);
965 966
}

967
static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
968
{
969
	struct drm_i915_private *i915 = to_i915(dev);
970
	int ret;
971

972
	ret = i915_gem_open(i915, file);
973 974
	if (ret)
		return ret;
975

976 977
	return 0;
}
978

979 980 981 982 983 984 985 986 987 988 989 990 991 992
/**
 * i915_driver_lastclose - clean up after all DRM clients have exited
 * @dev: DRM device
 *
 * Take care of cleaning up after all DRM clients have exited.  In the
 * mode setting case, we want to restore the kernel's initial mode (just
 * in case the last client left us in a bad state).
 *
 * Additionally, in the non-mode setting case, we'll tear down the GTT
 * and DMA structures, since the kernel won't be using them, and clea
 * up any GEM state.
 */
static void i915_driver_lastclose(struct drm_device *dev)
{
993 994
	struct drm_i915_private *i915 = to_i915(dev);

995
	intel_fbdev_restore_mode(dev);
996 997 998

	if (HAS_DISPLAY(i915))
		vga_switcheroo_process_delayed_switch();
999
}
1000

1001
static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1002
{
1003 1004
	struct drm_i915_file_private *file_priv = file->driver_priv;

1005
	i915_gem_context_close(file);
1006

1007
	kfree_rcu(file_priv, rcu);
1008 1009 1010

	/* Catch up with all the deferred frees from "this" client */
	i915_gem_flush_free_objects(to_i915(dev));
1011 1012
}

1013 1014
static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
{
1015
	struct drm_device *dev = &dev_priv->drm;
1016
	struct intel_encoder *encoder;
1017

1018 1019 1020
	if (!HAS_DISPLAY(dev_priv))
		return;

1021
	drm_modeset_lock_all(dev);
1022 1023 1024
	for_each_intel_encoder(dev, encoder)
		if (encoder->suspend)
			encoder->suspend(encoder);
1025 1026 1027
	drm_modeset_unlock_all(dev);
}

1028 1029 1030 1031 1032
static void intel_shutdown_encoders(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = &dev_priv->drm;
	struct intel_encoder *encoder;

1033 1034 1035
	if (!HAS_DISPLAY(dev_priv))
		return;

1036 1037 1038 1039 1040 1041 1042
	drm_modeset_lock_all(dev);
	for_each_intel_encoder(dev, encoder)
		if (encoder->shutdown)
			encoder->shutdown(encoder);
	drm_modeset_unlock_all(dev);
}

1043 1044
void i915_driver_shutdown(struct drm_i915_private *i915)
{
1045
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
1046 1047
	intel_runtime_pm_disable(&i915->runtime_pm);
	intel_power_domains_disable(i915);
1048

1049 1050
	i915_gem_suspend(i915);

1051 1052
	if (HAS_DISPLAY(i915)) {
		drm_kms_helper_poll_disable(&i915->drm);
1053

1054 1055
		drm_atomic_helper_shutdown(&i915->drm);
	}
1056 1057 1058 1059 1060 1061 1062

	intel_dp_mst_suspend(i915);

	intel_runtime_pm_disable_interrupts(i915);
	intel_hpd_cancel_work(i915);

	intel_suspend_encoders(i915);
1063
	intel_shutdown_encoders(i915);
1064

1065
	intel_dmc_ucode_suspend(i915);
1066

1067 1068 1069
	/*
	 * The only requirement is to reboot with display DC states disabled,
	 * for now leaving all display power wells in the INIT power domain
1070 1071 1072 1073 1074 1075 1076
	 * enabled.
	 *
	 * TODO:
	 * - unify the pci_driver::shutdown sequence here with the
	 *   pci_driver.driver.pm.poweroff,poweroff_late sequence.
	 * - unify the driver remove and system/runtime suspend sequences with
	 *   the above unified shutdown/poweroff sequence.
1077 1078
	 */
	intel_power_domains_driver_remove(i915);
1079
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
1080 1081

	intel_runtime_pm_driver_release(&i915->runtime_pm);
1082 1083
}

1084 1085 1086 1087 1088 1089 1090 1091
static bool suspend_to_idle(struct drm_i915_private *dev_priv)
{
#if IS_ENABLED(CONFIG_ACPI_SLEEP)
	if (acpi_target_system_state() < ACPI_STATE_S3)
		return true;
#endif
	return false;
}
1092

1093 1094 1095 1096 1097 1098 1099 1100 1101 1102
static int i915_drm_prepare(struct drm_device *dev)
{
	struct drm_i915_private *i915 = to_i915(dev);

	/*
	 * NB intel_display_suspend() may issue new requests after we've
	 * ostensibly marked the GPU as ready-to-sleep here. We need to
	 * split out that work and pull it forward so that after point,
	 * the GPU is not woken again.
	 */
1103
	return i915_gem_backup_suspend(i915);
1104 1105
}

1106
static int i915_drm_suspend(struct drm_device *dev)
J
Jesse Barnes 已提交
1107
{
1108
	struct drm_i915_private *dev_priv = to_i915(dev);
1109
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1110
	pci_power_t opregion_target_state;
1111

1112
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1113

1114 1115
	/* We do a lot of poking in a lot of registers, make sure they work
	 * properly. */
1116
	intel_power_domains_disable(dev_priv);
1117 1118
	if (HAS_DISPLAY(dev_priv))
		drm_kms_helper_poll_disable(dev);
1119

D
David Weinehall 已提交
1120
	pci_save_state(pdev);
J
Jesse Barnes 已提交
1121

1122
	intel_display_suspend(dev);
1123

1124
	intel_dp_mst_suspend(dev_priv);
1125

1126 1127
	intel_runtime_pm_disable_interrupts(dev_priv);
	intel_hpd_cancel_work(dev_priv);
1128

1129
	intel_suspend_encoders(dev_priv);
1130

1131
	intel_suspend_hw(dev_priv);
1132

1133 1134
	/* Must be called before GGTT is suspended. */
	intel_dpt_suspend(dev_priv);
1135
	i915_ggtt_suspend(&dev_priv->ggtt);
1136

1137
	i915_save_display(dev_priv);
1138

1139
	opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
1140
	intel_opregion_suspend(dev_priv, opregion_target_state);
1141

1142
	intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
1143

1144 1145
	dev_priv->suspend_count++;

1146
	intel_dmc_ucode_suspend(dev_priv);
1147

1148
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1149

1150
	return 0;
1151 1152
}

1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164
static enum i915_drm_suspend_mode
get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
{
	if (hibernate)
		return I915_DRM_SUSPEND_HIBERNATE;

	if (suspend_to_idle(dev_priv))
		return I915_DRM_SUSPEND_IDLE;

	return I915_DRM_SUSPEND_MEM;
}

1165
static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
1166
{
1167
	struct drm_i915_private *dev_priv = to_i915(dev);
1168
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1169
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1170
	int ret;
1171

1172
	disable_rpm_wakeref_asserts(rpm);
1173

1174 1175
	i915_gem_suspend_late(dev_priv);

1176
	intel_uncore_suspend(&dev_priv->uncore);
1177

1178 1179
	intel_power_domains_suspend(dev_priv,
				    get_suspend_mode(dev_priv, hibernation));
1180

1181 1182
	intel_display_power_suspend_late(dev_priv);

1183
	ret = vlv_suspend_complete(dev_priv);
1184
	if (ret) {
1185
		drm_err(&dev_priv->drm, "Suspend complete failed: %d\n", ret);
1186
		intel_power_domains_resume(dev_priv);
1187

1188
		goto out;
1189 1190
	}

1191 1192 1193 1194 1195 1196 1197 1198
	/*
	 * FIXME: Temporary hammer to avoid freezing the machine on our DGFX
	 * This should be totally removed when we handle the pci states properly
	 * on runtime PM and on s2idle cases.
	 */
	if (suspend_to_idle(dev_priv))
		pci_d3cold_disable(pdev);

D
David Weinehall 已提交
1199
	pci_disable_device(pdev);
1200
	/*
1201
	 * During hibernation on some platforms the BIOS may try to access
1202 1203
	 * the device even though it's already in D3 and hang the machine. So
	 * leave the device in D0 on those platforms and hope the BIOS will
1204 1205 1206 1207 1208 1209 1210
	 * power down the device properly. The issue was seen on multiple old
	 * GENs with different BIOS vendors, so having an explicit blacklist
	 * is inpractical; apply the workaround on everything pre GEN6. The
	 * platforms where the issue was seen:
	 * Lenovo Thinkpad X301, X61s, X60, T60, X41
	 * Fujitsu FSC S7110
	 * Acer Aspire 1830T
1211
	 */
1212
	if (!(hibernation && GRAPHICS_VER(dev_priv) < 6))
D
David Weinehall 已提交
1213
		pci_set_power_state(pdev, PCI_D3hot);
1214

1215
out:
1216
	enable_rpm_wakeref_asserts(rpm);
1217
	if (!dev_priv->uncore.user_forcewake_count)
1218
		intel_runtime_pm_driver_release(rpm);
1219 1220

	return ret;
1221 1222
}

1223 1224
int i915_driver_suspend_switcheroo(struct drm_i915_private *i915,
				   pm_message_t state)
1225 1226 1227
{
	int error;

1228 1229
	if (drm_WARN_ON_ONCE(&i915->drm, state.event != PM_EVENT_SUSPEND &&
			     state.event != PM_EVENT_FREEZE))
1230
		return -EINVAL;
1231

1232
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1233
		return 0;
1234

1235
	error = i915_drm_suspend(&i915->drm);
1236 1237 1238
	if (error)
		return error;

1239
	return i915_drm_suspend_late(&i915->drm, false);
J
Jesse Barnes 已提交
1240 1241
}

1242
static int i915_drm_resume(struct drm_device *dev)
1243
{
1244
	struct drm_i915_private *dev_priv = to_i915(dev);
1245
	int ret;
1246

1247
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1248

1249 1250 1251 1252
	ret = intel_pcode_init(dev_priv);
	if (ret)
		return ret;

1253 1254
	sanitize_gpu(dev_priv);

1255
	ret = i915_ggtt_enable_hw(dev_priv);
1256
	if (ret)
1257
		drm_err(&dev_priv->drm, "failed to re-enable GGTT\n");
1258

1259
	i915_ggtt_resume(&dev_priv->ggtt);
1260 1261
	/* Must be called after GGTT is resumed. */
	intel_dpt_resume(dev_priv);
1262

1263
	intel_dmc_ucode_resume(dev_priv);
1264

1265
	i915_restore_display(dev_priv);
1266
	intel_pps_unlock_regs_wa(dev_priv);
1267

1268
	intel_init_pch_refclk(dev_priv);
1269

1270 1271 1272 1273 1274
	/*
	 * Interrupts have to be enabled before any batches are run. If not the
	 * GPU will hang. i915_gem_init_hw() will initiate batches to
	 * update/restore the context.
	 *
1275 1276
	 * drm_mode_config_reset() needs AUX interrupts.
	 *
1277 1278 1279 1280 1281
	 * Modeset enabling in intel_modeset_init_hw() also needs working
	 * interrupts.
	 */
	intel_runtime_pm_enable_interrupts(dev_priv);

1282 1283
	if (HAS_DISPLAY(dev_priv))
		drm_mode_config_reset(dev);
1284

1285
	i915_gem_resume(dev_priv);
1286

1287
	intel_modeset_init_hw(dev_priv);
1288
	intel_init_clock_gating(dev_priv);
1289
	intel_hpd_init(dev_priv);
1290

1291
	/* MST sideband requires HPD interrupts enabled */
1292
	intel_dp_mst_resume(dev_priv);
1293 1294
	intel_display_resume(dev);

1295
	intel_hpd_poll_disable(dev_priv);
1296 1297
	if (HAS_DISPLAY(dev_priv))
		drm_kms_helper_poll_enable(dev);
1298

1299
	intel_opregion_resume(dev_priv);
1300

1301
	intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
1302

1303 1304
	intel_power_domains_enable(dev_priv);

1305 1306
	intel_gvt_resume(dev_priv);

1307
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1308

1309
	return 0;
1310 1311
}

1312
static int i915_drm_resume_early(struct drm_device *dev)
1313
{
1314
	struct drm_i915_private *dev_priv = to_i915(dev);
1315
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1316
	int ret;
1317

1318 1319 1320 1321 1322 1323 1324 1325 1326
	/*
	 * We have a resume ordering issue with the snd-hda driver also
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an early
	 * resume hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337

	/*
	 * Note that we need to set the power state explicitly, since we
	 * powered off the device during freeze and the PCI core won't power
	 * it back up for us during thaw. Powering off the device during
	 * freeze is not a hard requirement though, and during the
	 * suspend/resume phases the PCI core makes sure we get here with the
	 * device powered on. So in case we change our freeze logic and keep
	 * the device powered we can also remove the following set power state
	 * call.
	 */
D
David Weinehall 已提交
1338
	ret = pci_set_power_state(pdev, PCI_D0);
1339
	if (ret) {
1340 1341
		drm_err(&dev_priv->drm,
			"failed to set PCI D0 power state (%d)\n", ret);
1342
		return ret;
1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357
	}

	/*
	 * Note that pci_enable_device() first enables any parent bridge
	 * device and only then sets the power state for this device. The
	 * bridge enabling is a nop though, since bridge devices are resumed
	 * first. The order of enabling power and enabling the device is
	 * imposed by the PCI core as described above, so here we preserve the
	 * same order for the freeze/thaw phases.
	 *
	 * TODO: eventually we should remove pci_disable_device() /
	 * pci_enable_enable_device() from suspend/resume. Due to how they
	 * depend on the device enable refcount we can't anyway depend on them
	 * disabling/enabling the device.
	 */
1358 1359
	if (pci_enable_device(pdev))
		return -EIO;
1360

D
David Weinehall 已提交
1361
	pci_set_master(pdev);
1362

1363 1364
	pci_d3cold_enable(pdev);

1365
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1366

1367
	ret = vlv_resume_prepare(dev_priv, false);
1368
	if (ret)
1369
		drm_err(&dev_priv->drm,
1370
			"Resume prepare failed: %d, continuing anyway\n", ret);
1371

1372 1373
	intel_uncore_resume_early(&dev_priv->uncore);

1374
	intel_gt_check_and_clear_faults(&dev_priv->gt);
1375

1376
	intel_display_power_resume_early(dev_priv);
1377

1378
	intel_power_domains_resume(dev_priv);
1379

1380
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1381

1382
	return ret;
1383 1384
}

1385
int i915_driver_resume_switcheroo(struct drm_i915_private *i915)
1386
{
1387
	int ret;
1388

1389
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1390 1391
		return 0;

1392
	ret = i915_drm_resume_early(&i915->drm);
1393 1394 1395
	if (ret)
		return ret;

1396
	return i915_drm_resume(&i915->drm);
1397 1398
}

1399 1400
static int i915_pm_prepare(struct device *kdev)
{
1401
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1402

1403
	if (!i915) {
1404 1405 1406 1407
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

1408
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1409 1410
		return 0;

1411
	return i915_drm_prepare(&i915->drm);
1412 1413
}

1414
static int i915_pm_suspend(struct device *kdev)
1415
{
1416
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1417

1418
	if (!i915) {
1419
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
1420 1421
		return -ENODEV;
	}
1422

1423
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1424 1425
		return 0;

1426
	return i915_drm_suspend(&i915->drm);
1427 1428
}

1429
static int i915_pm_suspend_late(struct device *kdev)
1430
{
1431
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1432 1433

	/*
D
Damien Lespiau 已提交
1434
	 * We have a suspend ordering issue with the snd-hda driver also
1435 1436 1437 1438 1439 1440 1441
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an late
	 * suspend hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1442
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1443
		return 0;
1444

1445
	return i915_drm_suspend_late(&i915->drm, false);
1446 1447
}

1448
static int i915_pm_poweroff_late(struct device *kdev)
1449
{
1450
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1451

1452
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1453 1454
		return 0;

1455
	return i915_drm_suspend_late(&i915->drm, true);
1456 1457
}

1458
static int i915_pm_resume_early(struct device *kdev)
1459
{
1460
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1461

1462
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1463 1464
		return 0;

1465
	return i915_drm_resume_early(&i915->drm);
1466 1467
}

1468
static int i915_pm_resume(struct device *kdev)
1469
{
1470
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1471

1472
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1473 1474
		return 0;

1475
	return i915_drm_resume(&i915->drm);
1476 1477
}

1478
/* freeze: before creating the hibernation_image */
1479
static int i915_pm_freeze(struct device *kdev)
1480
{
1481
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1482 1483
	int ret;

1484 1485
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend(&i915->drm);
1486 1487 1488
		if (ret)
			return ret;
	}
1489

1490
	ret = i915_gem_freeze(i915);
1491 1492 1493 1494
	if (ret)
		return ret;

	return 0;
1495 1496
}

1497
static int i915_pm_freeze_late(struct device *kdev)
1498
{
1499
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1500 1501
	int ret;

1502 1503
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend_late(&i915->drm, true);
1504 1505 1506
		if (ret)
			return ret;
	}
1507

1508
	ret = i915_gem_freeze_late(i915);
1509 1510 1511 1512
	if (ret)
		return ret;

	return 0;
1513 1514 1515
}

/* thaw: called after creating the hibernation image, but before turning off. */
1516
static int i915_pm_thaw_early(struct device *kdev)
1517
{
1518
	return i915_pm_resume_early(kdev);
1519 1520
}

1521
static int i915_pm_thaw(struct device *kdev)
1522
{
1523
	return i915_pm_resume(kdev);
1524 1525 1526
}

/* restore: called after loading the hibernation image. */
1527
static int i915_pm_restore_early(struct device *kdev)
1528
{
1529
	return i915_pm_resume_early(kdev);
1530 1531
}

1532
static int i915_pm_restore(struct device *kdev)
1533
{
1534
	return i915_pm_resume(kdev);
1535 1536
}

1537
static int intel_runtime_suspend(struct device *kdev)
1538
{
1539
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1540
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1541
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1542
	int ret;
1543

1544
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
1545 1546
		return -ENODEV;

1547
	drm_dbg_kms(&dev_priv->drm, "Suspending device\n");
1548

1549
	disable_rpm_wakeref_asserts(rpm);
1550

1551 1552 1553 1554
	/*
	 * We are safe here against re-faults, since the fault handler takes
	 * an RPM reference.
	 */
1555
	i915_gem_runtime_suspend(dev_priv);
1556

1557
	intel_gt_runtime_suspend(&dev_priv->gt);
1558

1559
	intel_runtime_pm_disable_interrupts(dev_priv);
1560

1561
	intel_uncore_suspend(&dev_priv->uncore);
1562

1563 1564
	intel_display_power_suspend(dev_priv);

1565
	ret = vlv_suspend_complete(dev_priv);
1566
	if (ret) {
1567 1568
		drm_err(&dev_priv->drm,
			"Runtime suspend failed, disabling it (%d)\n", ret);
1569
		intel_uncore_runtime_resume(&dev_priv->uncore);
1570

1571
		intel_runtime_pm_enable_interrupts(dev_priv);
1572

1573
		intel_gt_runtime_resume(&dev_priv->gt);
1574

1575
		enable_rpm_wakeref_asserts(rpm);
1576

1577 1578
		return ret;
	}
1579

1580
	enable_rpm_wakeref_asserts(rpm);
1581
	intel_runtime_pm_driver_release(rpm);
1582

1583
	if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore))
1584 1585
		drm_err(&dev_priv->drm,
			"Unclaimed access detected prior to suspending\n");
1586

1587 1588 1589 1590 1591 1592
	/*
	 * FIXME: Temporary hammer to avoid freezing the machine on our DGFX
	 * This should be totally removed when we handle the pci states properly
	 * on runtime PM and on s2idle cases.
	 */
	pci_d3cold_disable(pdev);
1593
	rpm->suspended = true;
1594 1595

	/*
1596 1597
	 * FIXME: We really should find a document that references the arguments
	 * used below!
1598
	 */
1599
	if (IS_BROADWELL(dev_priv)) {
1600 1601 1602 1603 1604 1605
		/*
		 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
		 * being detected, and the call we do at intel_runtime_resume()
		 * won't be able to restore them. Since PCI_D3hot matches the
		 * actual specification and appears to be working, use it.
		 */
1606
		intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
1607
	} else {
1608 1609 1610 1611 1612 1613 1614
		/*
		 * current versions of firmware which depend on this opregion
		 * notification have repurposed the D1 definition to mean
		 * "runtime suspended" vs. what you would normally expect (D3)
		 * to distinguish it from notifications that might be sent via
		 * the suspend path.
		 */
1615
		intel_opregion_notify_adapter(dev_priv, PCI_D1);
1616
	}
1617

1618
	assert_forcewakes_inactive(&dev_priv->uncore);
1619

1620
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
1621
		intel_hpd_poll_enable(dev_priv);
1622

1623
	drm_dbg_kms(&dev_priv->drm, "Device suspended\n");
1624 1625 1626
	return 0;
}

1627
static int intel_runtime_resume(struct device *kdev)
1628
{
1629
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1630
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1631
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1632
	int ret;
1633

1634
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
1635
		return -ENODEV;
1636

1637
	drm_dbg_kms(&dev_priv->drm, "Resuming device\n");
1638

1639
	drm_WARN_ON_ONCE(&dev_priv->drm, atomic_read(&rpm->wakeref_count));
1640
	disable_rpm_wakeref_asserts(rpm);
1641

1642
	intel_opregion_notify_adapter(dev_priv, PCI_D0);
1643
	rpm->suspended = false;
1644
	pci_d3cold_enable(pdev);
1645
	if (intel_uncore_unclaimed_mmio(&dev_priv->uncore))
1646 1647
		drm_dbg(&dev_priv->drm,
			"Unclaimed access during suspend, bios?\n");
1648

1649 1650
	intel_display_power_resume(dev_priv);

1651
	ret = vlv_resume_prepare(dev_priv, true);
1652

1653
	intel_uncore_runtime_resume(&dev_priv->uncore);
1654

1655 1656
	intel_runtime_pm_enable_interrupts(dev_priv);

1657 1658 1659 1660
	/*
	 * No point of rolling back things in case of an error, as the best
	 * we can do is to hope that things will still work (and disable RPM).
	 */
1661
	intel_gt_runtime_resume(&dev_priv->gt);
1662

1663 1664 1665 1666 1667
	/*
	 * On VLV/CHV display interrupts are part of the display
	 * power well, so hpd is reinitialized from there. For
	 * everyone else do it here.
	 */
1668
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
1669
		intel_hpd_init(dev_priv);
1670 1671
		intel_hpd_poll_disable(dev_priv);
	}
1672

1673 1674
	intel_enable_ipc(dev_priv);

1675
	enable_rpm_wakeref_asserts(rpm);
1676

1677
	if (ret)
1678 1679
		drm_err(&dev_priv->drm,
			"Runtime resume failed, disabling it (%d)\n", ret);
1680
	else
1681
		drm_dbg_kms(&dev_priv->drm, "Device resumed\n");
1682 1683

	return ret;
1684 1685
}

1686
const struct dev_pm_ops i915_pm_ops = {
1687 1688 1689 1690
	/*
	 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
	 * PMSG_RESUME]
	 */
1691
	.prepare = i915_pm_prepare,
1692
	.suspend = i915_pm_suspend,
1693 1694
	.suspend_late = i915_pm_suspend_late,
	.resume_early = i915_pm_resume_early,
1695
	.resume = i915_pm_resume,
1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711

	/*
	 * S4 event handlers
	 * @freeze, @freeze_late    : called (1) before creating the
	 *                            hibernation image [PMSG_FREEZE] and
	 *                            (2) after rebooting, before restoring
	 *                            the image [PMSG_QUIESCE]
	 * @thaw, @thaw_early       : called (1) after creating the hibernation
	 *                            image, before writing it [PMSG_THAW]
	 *                            and (2) after failing to create or
	 *                            restore the image [PMSG_RECOVER]
	 * @poweroff, @poweroff_late: called after writing the hibernation
	 *                            image, before rebooting [PMSG_HIBERNATE]
	 * @restore, @restore_early : called after rebooting and restoring the
	 *                            hibernation image [PMSG_RESTORE]
	 */
1712 1713 1714 1715
	.freeze = i915_pm_freeze,
	.freeze_late = i915_pm_freeze_late,
	.thaw_early = i915_pm_thaw_early,
	.thaw = i915_pm_thaw,
1716
	.poweroff = i915_pm_suspend,
1717
	.poweroff_late = i915_pm_poweroff_late,
1718 1719
	.restore_early = i915_pm_restore_early,
	.restore = i915_pm_restore,
1720 1721

	/* S0ix (via runtime suspend) event handlers */
1722 1723
	.runtime_suspend = intel_runtime_suspend,
	.runtime_resume = intel_runtime_resume,
1724 1725
};

1726 1727 1728
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
1729
	.release = drm_release_noglobal,
1730
	.unlocked_ioctl = drm_ioctl,
1731
	.mmap = i915_gem_mmap,
1732 1733
	.poll = drm_poll,
	.read = drm_read,
1734
	.compat_ioctl = i915_ioc32_compat_ioctl,
1735 1736 1737
	.llseek = noop_llseek,
};

1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751
static int
i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file)
{
	return -ENODEV;
}

static const struct drm_ioctl_desc i915_ioctls[] = {
	DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
1752
	DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_RENDER_ALLOW),
1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763
	DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1764
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, drm_invalid_op, DRM_AUTH),
1765
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_RENDER_ALLOW),
1766 1767
	DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
1768
	DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_RENDER_ALLOW),
1769 1770
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
1771
	DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_RENDER_ALLOW),
1772 1773 1774
	DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
1775
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE_EXT, i915_gem_create_ext_ioctl, DRM_RENDER_ALLOW),
1776 1777 1778
	DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
1779
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_OFFSET, i915_gem_mmap_offset_ioctl, DRM_RENDER_ALLOW),
1780 1781
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
1782 1783
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
1784
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
1785
	DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
1786
	DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
D
Daniel Vetter 已提交
1787 1788 1789 1790
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
1791
	DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_RENDER_ALLOW),
1792
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
1793 1794 1795 1796 1797 1798
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
1799
	DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
1800 1801 1802
	DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_RENDER_ALLOW),
1803 1804
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_CREATE, i915_gem_vm_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_DESTROY, i915_gem_vm_destroy_ioctl, DRM_RENDER_ALLOW),
1805 1806
};

1807
static const struct drm_driver i915_drm_driver = {
1808 1809
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
1810
	 */
1811
	.driver_features =
1812
	    DRIVER_GEM |
1813 1814
	    DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ |
	    DRIVER_SYNCOBJ_TIMELINE,
1815
	.release = i915_driver_release,
1816
	.open = i915_driver_open,
1817
	.lastclose = i915_driver_lastclose,
1818
	.postclose = i915_driver_postclose,
1819

1820 1821 1822 1823
	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
	.gem_prime_import = i915_gem_prime_import,

1824
	.dumb_create = i915_gem_dumb_create,
1825 1826
	.dumb_map_offset = i915_gem_dumb_mmap_offset,

L
Linus Torvalds 已提交
1827
	.ioctls = i915_ioctls,
1828
	.num_ioctls = ARRAY_SIZE(i915_ioctls),
1829
	.fops = &i915_driver_fops,
1830 1831 1832 1833 1834 1835
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
1836
};