i915_driver.c 52.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/acpi.h>
31
#include <linux/device.h>
32
#include <linux/module.h>
33
#include <linux/oom.h>
34 35
#include <linux/pci.h>
#include <linux/pm.h>
36
#include <linux/pm_runtime.h>
37 38
#include <linux/pnp.h>
#include <linux/slab.h>
39
#include <linux/string_helpers.h>
40
#include <linux/vga_switcheroo.h>
41 42
#include <linux/vt.h>

43
#include <drm/drm_aperture.h>
44
#include <drm/drm_atomic_helper.h>
45
#include <drm/drm_ioctl.h>
46
#include <drm/drm_managed.h>
47
#include <drm/drm_probe_helper.h>
48

49 50 51
#include "display/intel_acpi.h"
#include "display/intel_bw.h"
#include "display/intel_cdclk.h"
52
#include "display/intel_display_types.h"
53
#include "display/intel_dmc.h"
54
#include "display/intel_dp.h"
55
#include "display/intel_dpt.h"
56 57 58
#include "display/intel_fbdev.h"
#include "display/intel_hotplug.h"
#include "display/intel_overlay.h"
59
#include "display/intel_pch_refclk.h"
60
#include "display/intel_pipe_crc.h"
61
#include "display/intel_pps.h"
62
#include "display/intel_sprite.h"
63
#include "display/intel_vga.h"
64

65
#include "gem/i915_gem_context.h"
66
#include "gem/i915_gem_create.h"
67
#include "gem/i915_gem_dmabuf.h"
68
#include "gem/i915_gem_ioctls.h"
69
#include "gem/i915_gem_mman.h"
70
#include "gem/i915_gem_pm.h"
71
#include "gt/intel_gt.h"
72
#include "gt/intel_gt_pm.h"
73
#include "gt/intel_rc6.h"
74

75 76
#include "pxp/intel_pxp_pm.h"

77
#include "i915_file_private.h"
78
#include "i915_debugfs.h"
79
#include "i915_driver.h"
80
#include "i915_drm_client.h"
81
#include "i915_drv.h"
82
#include "i915_getparam.h"
83
#include "i915_ioc32.h"
84
#include "i915_ioctl.h"
85
#include "i915_irq.h"
86
#include "i915_memcpy.h"
87
#include "i915_perf.h"
L
Lionel Landwerlin 已提交
88
#include "i915_query.h"
89
#include "i915_suspend.h"
90
#include "i915_switcheroo.h"
91
#include "i915_sysfs.h"
92
#include "i915_utils.h"
93
#include "i915_vgpu.h"
94
#include "intel_dram.h"
95
#include "intel_gvt.h"
96
#include "intel_memory_region.h"
97
#include "intel_pci_config.h"
98
#include "intel_pcode.h"
99
#include "intel_pm.h"
100
#include "intel_region_ttm.h"
101
#include "vlv_suspend.h"
J
Jesse Barnes 已提交
102

103 104 105
/* Intel Rapid Start Technology ACPI device name */
static const char irst_name[] = "INT3392";

106
static const struct drm_driver i915_drm_driver;
107

108
static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
109
{
110
	int domain = pci_domain_nr(to_pci_dev(dev_priv->drm.dev)->bus);
111 112 113

	dev_priv->bridge_dev =
		pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
114
	if (!dev_priv->bridge_dev) {
115
		drm_err(&dev_priv->drm, "bridge device not found\n");
116
		return -EIO;
117 118 119 120 121 122
	}
	return 0;
}

/* Allocate space for the MCH regs if needed, return nonzero on error */
static int
123
intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
124
{
125
	int reg = GRAPHICS_VER(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
126 127 128 129
	u32 temp_lo, temp_hi = 0;
	u64 mchbar_addr;
	int ret;

130
	if (GRAPHICS_VER(dev_priv) >= 4)
131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151
		pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
	pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
	mchbar_addr = ((u64)temp_hi << 32) | temp_lo;

	/* If ACPI doesn't have it, assume we need to allocate it ourselves */
#ifdef CONFIG_PNP
	if (mchbar_addr &&
	    pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
		return 0;
#endif

	/* Get some space for it */
	dev_priv->mch_res.name = "i915 MCHBAR";
	dev_priv->mch_res.flags = IORESOURCE_MEM;
	ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
				     &dev_priv->mch_res,
				     MCHBAR_SIZE, MCHBAR_SIZE,
				     PCIBIOS_MIN_MEM,
				     0, pcibios_align_resource,
				     dev_priv->bridge_dev);
	if (ret) {
152
		drm_dbg(&dev_priv->drm, "failed bus alloc: %d\n", ret);
153 154 155 156
		dev_priv->mch_res.start = 0;
		return ret;
	}

157
	if (GRAPHICS_VER(dev_priv) >= 4)
158 159 160 161 162 163 164 165 166 167
		pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
				       upper_32_bits(dev_priv->mch_res.start));

	pci_write_config_dword(dev_priv->bridge_dev, reg,
			       lower_32_bits(dev_priv->mch_res.start));
	return 0;
}

/* Setup MCHBAR if possible, return true if we should disable it again */
static void
168
intel_setup_mchbar(struct drm_i915_private *dev_priv)
169
{
170
	int mchbar_reg = GRAPHICS_VER(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
171 172 173
	u32 temp;
	bool enabled;

174
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
175 176 177 178
		return;

	dev_priv->mchbar_need_disable = false;

179
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
180 181 182 183 184 185 186 187 188 189 190
		pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
		enabled = !!(temp & DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		enabled = temp & 1;
	}

	/* If it's already enabled, don't have to do anything */
	if (enabled)
		return;

191
	if (intel_alloc_mchbar_resource(dev_priv))
192 193 194 195 196
		return;

	dev_priv->mchbar_need_disable = true;

	/* Space is allocated or reserved, so enable it. */
197
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
198 199 200 201 202 203 204 205 206
		pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
				       temp | DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
	}
}

static void
207
intel_teardown_mchbar(struct drm_i915_private *dev_priv)
208
{
209
	int mchbar_reg = GRAPHICS_VER(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
210 211

	if (dev_priv->mchbar_need_disable) {
212
		if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239
			u32 deven_val;

			pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
					      &deven_val);
			deven_val &= ~DEVEN_MCHBAR_EN;
			pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
					       deven_val);
		} else {
			u32 mchbar_val;

			pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
					      &mchbar_val);
			mchbar_val &= ~1;
			pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
					       mchbar_val);
		}
	}

	if (dev_priv->mch_res.start)
		release_resource(&dev_priv->mch_res);
}

static int i915_workqueues_init(struct drm_i915_private *dev_priv)
{
	/*
	 * The i915 workqueue is primarily used for batched retirement of
	 * requests (and thus managing bo) once the task has been completed
240
	 * by the GPU. i915_retire_requests() is called directly when we
241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263
	 * need high-priority retirement, such as waiting for an explicit
	 * bo.
	 *
	 * It is also used for periodic low-priority events, such as
	 * idle-timers and recording error state.
	 *
	 * All tasks on the workqueue are expected to acquire the dev mutex
	 * so there is no point in running more than one instance of the
	 * workqueue at any time.  Use an ordered one.
	 */
	dev_priv->wq = alloc_ordered_workqueue("i915", 0);
	if (dev_priv->wq == NULL)
		goto out_err;

	dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
	if (dev_priv->hotplug.dp_wq == NULL)
		goto out_free_wq;

	return 0;

out_free_wq:
	destroy_workqueue(dev_priv->wq);
out_err:
264
	drm_err(&dev_priv->drm, "Failed to allocate workqueues.\n");
265 266 267 268 269 270 271 272 273 274

	return -ENOMEM;
}

static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
{
	destroy_workqueue(dev_priv->hotplug.dp_wq);
	destroy_workqueue(dev_priv->wq);
}

275 276 277 278
/*
 * We don't keep the workarounds for pre-production hardware, so we expect our
 * driver to fail on these machines in one way or another. A little warning on
 * dmesg may help both the user and the bug triagers.
279 280 281 282 283
 *
 * Our policy for removing pre-production workarounds is to keep the
 * current gen workarounds as a guide to the bring-up of the next gen
 * (workarounds have a habit of persisting!). Anything older than that
 * should be removed along with the complications they introduce.
284 285 286
 */
static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
{
287 288 289
	bool pre = false;

	pre |= IS_HSW_EARLY_SDV(dev_priv);
290 291 292 293
	pre |= IS_SKYLAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x6;
	pre |= IS_BROXTON(dev_priv) && INTEL_REVID(dev_priv) < 0xA;
	pre |= IS_KABYLAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x1;
	pre |= IS_GEMINILAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x3;
294
	pre |= IS_ICELAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x7;
295

296
	if (pre) {
297
		drm_err(&dev_priv->drm, "This is a pre-production stepping. "
298
			  "It may not be fully functional.\n");
299 300
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
	}
301 302
}

303 304 305
static void sanitize_gpu(struct drm_i915_private *i915)
{
	if (!INTEL_INFO(i915)->gpu_reset_clobbers_display)
M
Michał Winiarski 已提交
306
		__intel_gt_reset(to_gt(i915), ALL_ENGINES);
307 308
}

309
/**
310
 * i915_driver_early_probe - setup state not requiring device access
311 312 313 314 315 316 317 318
 * @dev_priv: device private
 *
 * Initialize everything that is a "SW-only" state, that is state not
 * requiring accessing the device or exposing the driver via kernel internal
 * or userspace interfaces. Example steps belonging here: lock initialization,
 * system memory allocation, setting up device specific attributes and
 * function hooks not requiring accessing the device.
 */
319
static int i915_driver_early_probe(struct drm_i915_private *dev_priv)
320 321 322
{
	int ret = 0;

323
	if (i915_inject_probe_failure(dev_priv))
324 325
		return -ENODEV;

326
	intel_device_info_subplatform_init(dev_priv);
327
	intel_step_init(dev_priv);
328

329
	intel_uncore_mmio_debug_init_early(&dev_priv->mmio_debug);
330

331 332 333
	spin_lock_init(&dev_priv->irq_lock);
	spin_lock_init(&dev_priv->gpu_error.lock);
	mutex_init(&dev_priv->backlight_lock);
L
Lyude 已提交
334

335
	mutex_init(&dev_priv->sb_lock);
336
	cpu_latency_qos_add_request(&dev_priv->sb_qos, PM_QOS_DEFAULT_VALUE);
337

338
	mutex_init(&dev_priv->audio.mutex);
339 340
	mutex_init(&dev_priv->wm.wm_mutex);
	mutex_init(&dev_priv->pps_mutex);
341
	mutex_init(&dev_priv->hdcp_comp_mutex);
342

343
	i915_memcpy_init_early(dev_priv);
344
	intel_runtime_pm_init_early(&dev_priv->runtime_pm);
345

346 347
	ret = i915_workqueues_init(dev_priv);
	if (ret < 0)
348
		return ret;
349

350
	ret = vlv_suspend_init(dev_priv);
351 352 353
	if (ret < 0)
		goto err_workqueues;

354 355 356 357
	ret = intel_region_ttm_device_init(dev_priv);
	if (ret)
		goto err_ttm;

358 359
	intel_wopcm_init_early(&dev_priv->wopcm);

360
	intel_root_gt_init_early(dev_priv);
361

362 363
	i915_drm_clients_init(&dev_priv->clients, dev_priv);

364
	i915_gem_init_early(dev_priv);
365

366
	/* This must be called before any calls to HAS_PCH_* */
367
	intel_detect_pch(dev_priv);
368

369
	intel_pm_setup(dev_priv);
370 371
	ret = intel_power_domains_init(dev_priv);
	if (ret < 0)
372
		goto err_gem;
373 374 375 376
	intel_irq_init(dev_priv);
	intel_init_display_hooks(dev_priv);
	intel_init_clock_gating_hooks(dev_priv);

377
	intel_detect_preproduction_hw(dev_priv);
378 379 380

	return 0;

381
err_gem:
382
	i915_gem_cleanup_early(dev_priv);
383
	intel_gt_driver_late_release_all(dev_priv);
384
	i915_drm_clients_fini(&dev_priv->clients);
385 386
	intel_region_ttm_device_fini(dev_priv);
err_ttm:
387
	vlv_suspend_cleanup(dev_priv);
388
err_workqueues:
389 390 391 392 393
	i915_workqueues_cleanup(dev_priv);
	return ret;
}

/**
394
 * i915_driver_late_release - cleanup the setup done in
395
 *			       i915_driver_early_probe()
396 397
 * @dev_priv: device private
 */
398
static void i915_driver_late_release(struct drm_i915_private *dev_priv)
399
{
400
	intel_irq_fini(dev_priv);
401
	intel_power_domains_cleanup(dev_priv);
402
	i915_gem_cleanup_early(dev_priv);
403
	intel_gt_driver_late_release_all(dev_priv);
404
	i915_drm_clients_fini(&dev_priv->clients);
405
	intel_region_ttm_device_fini(dev_priv);
406
	vlv_suspend_cleanup(dev_priv);
407
	i915_workqueues_cleanup(dev_priv);
408

409
	cpu_latency_qos_remove_request(&dev_priv->sb_qos);
410
	mutex_destroy(&dev_priv->sb_lock);
411 412

	i915_params_free(&dev_priv->params);
413 414 415
}

/**
416
 * i915_driver_mmio_probe - setup device MMIO
417 418 419 420 421 422 423
 * @dev_priv: device private
 *
 * Setup minimal device state necessary for MMIO accesses later in the
 * initialization sequence. The setup here should avoid any other device-wide
 * side effects or exposing the driver via kernel internal or user space
 * interfaces.
 */
424
static int i915_driver_mmio_probe(struct drm_i915_private *dev_priv)
425 426 427
{
	int ret;

428
	if (i915_inject_probe_failure(dev_priv))
429 430
		return -ENODEV;

431 432 433
	ret = i915_get_bridge_dev(dev_priv);
	if (ret < 0)
		return ret;
434

435 436
	ret = intel_uncore_init_mmio(&dev_priv->uncore);
	if (ret)
437
		return ret;
438

439 440
	/* Try to make sure MCHBAR is enabled before poking at it */
	intel_setup_mchbar(dev_priv);
441
	intel_device_info_runtime_init(dev_priv);
442

M
Michał Winiarski 已提交
443
	ret = intel_gt_init_mmio(to_gt(dev_priv));
444 445 446
	if (ret)
		goto err_uncore;

447 448 449
	/* As early as possible, scrub existing GPU state before clobbering */
	sanitize_gpu(dev_priv);

450 451
	return 0;

452
err_uncore:
453
	intel_teardown_mchbar(dev_priv);
454
	intel_uncore_fini_mmio(&dev_priv->uncore);
455 456 457 458 459 460
	pci_dev_put(dev_priv->bridge_dev);

	return ret;
}

/**
461
 * i915_driver_mmio_release - cleanup the setup done in i915_driver_mmio_probe()
462 463
 * @dev_priv: device private
 */
464
static void i915_driver_mmio_release(struct drm_i915_private *dev_priv)
465
{
466
	intel_teardown_mchbar(dev_priv);
467
	intel_uncore_fini_mmio(&dev_priv->uncore);
468 469 470
	pci_dev_put(dev_priv->bridge_dev);
}

471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492
/**
 * i915_set_dma_info - set all relevant PCI dma info as configured for the
 * platform
 * @i915: valid i915 instance
 *
 * Set the dma max segment size, device and coherent masks.  The dma mask set
 * needs to occur before i915_ggtt_probe_hw.
 *
 * A couple of platforms have special needs.  Address them as well.
 *
 */
static int i915_set_dma_info(struct drm_i915_private *i915)
{
	unsigned int mask_size = INTEL_INFO(i915)->dma_mask_size;
	int ret;

	GEM_BUG_ON(!mask_size);

	/*
	 * We don't have a max segment size, so set it to the max so sg's
	 * debugging layer doesn't complain
	 */
493
	dma_set_max_seg_size(i915->drm.dev, UINT_MAX);
494

495
	ret = dma_set_mask(i915->drm.dev, DMA_BIT_MASK(mask_size));
496 497 498 499
	if (ret)
		goto mask_err;

	/* overlay on gen2 is broken and can't address above 1G */
500
	if (GRAPHICS_VER(i915) == 2)
501 502 503 504 505 506 507 508 509 510 511 512 513 514
		mask_size = 30;

	/*
	 * 965GM sometimes incorrectly writes to hardware status page (HWS)
	 * using 32bit addressing, overwriting memory if HWS is located
	 * above 4GB.
	 *
	 * The documentation also mentions an issue with undefined
	 * behaviour if any general state is accessed within a page above 4GB,
	 * which also needs to be handled carefully.
	 */
	if (IS_I965G(i915) || IS_I965GM(i915))
		mask_size = 32;

515
	ret = dma_set_coherent_mask(i915->drm.dev, DMA_BIT_MASK(mask_size));
516 517 518 519 520 521 522 523 524 525
	if (ret)
		goto mask_err;

	return 0;

mask_err:
	drm_err(&i915->drm, "Can't set DMA mask/consistent mask (%d)\n", ret);
	return ret;
}

526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541
static int i915_pcode_init(struct drm_i915_private *i915)
{
	struct intel_gt *gt;
	int id, ret;

	for_each_gt(gt, i915, id) {
		ret = intel_pcode_init(gt->uncore);
		if (ret) {
			drm_err(&gt->i915->drm, "gt%d: intel_pcode_init failed %d\n", id, ret);
			return ret;
		}
	}

	return 0;
}

542
/**
543
 * i915_driver_hw_probe - setup state requiring device access
544 545 546 547 548
 * @dev_priv: device private
 *
 * Setup state that requires accessing the device, but doesn't require
 * exposing the driver via kernel internal or userspace interfaces.
 */
549
static int i915_driver_hw_probe(struct drm_i915_private *dev_priv)
550
{
551
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
552 553
	int ret;

554
	if (i915_inject_probe_failure(dev_priv))
555 556
		return -ENODEV;

557 558
	if (HAS_PPGTT(dev_priv)) {
		if (intel_vgpu_active(dev_priv) &&
559
		    !intel_vgpu_has_full_ppgtt(dev_priv)) {
560 561 562 563 564 565
			i915_report_error(dev_priv,
					  "incompatible vGPU found, support for isolated ppGTT required\n");
			return -ENXIO;
		}
	}

566 567 568 569 570 571 572 573 574 575 576 577 578 579
	if (HAS_EXECLISTS(dev_priv)) {
		/*
		 * Older GVT emulation depends upon intercepting CSB mmio,
		 * which we no longer use, preferring to use the HWSP cache
		 * instead.
		 */
		if (intel_vgpu_active(dev_priv) &&
		    !intel_vgpu_has_hwsp_emulation(dev_priv)) {
			i915_report_error(dev_priv,
					  "old vGPU host found, support for HWSP emulation required\n");
			return -ENXIO;
		}
	}

580
	/* needs to be done before ggtt probe */
581
	intel_dram_edram_detect(dev_priv);
582

583 584 585 586
	ret = i915_set_dma_info(dev_priv);
	if (ret)
		return ret;

587 588
	i915_perf_init(dev_priv);

A
Andi Shyti 已提交
589 590 591
	ret = intel_gt_assign_ggtt(to_gt(dev_priv));
	if (ret)
		goto err_perf;
592

593
	ret = i915_ggtt_probe_hw(dev_priv);
594
	if (ret)
595
		goto err_perf;
596

597
	ret = drm_aperture_remove_conflicting_pci_framebuffers(pdev, dev_priv->drm.driver);
598
	if (ret)
599
		goto err_ggtt;
600

601
	ret = i915_ggtt_init_hw(dev_priv);
602
	if (ret)
603
		goto err_ggtt;
604

605 606 607 608
	ret = intel_memory_regions_hw_probe(dev_priv);
	if (ret)
		goto err_ggtt;

609
	ret = intel_gt_tiles_init(dev_priv);
610 611 612
	if (ret)
		goto err_mem_regions;

613
	ret = i915_ggtt_enable_hw(dev_priv);
614
	if (ret) {
615
		drm_err(&dev_priv->drm, "failed to enable GGTT\n");
616
		goto err_mem_regions;
617 618
	}

D
David Weinehall 已提交
619
	pci_set_master(pdev);
620 621 622 623 624 625 626 627 628

	/* On the 945G/GM, the chipset reports the MSI capability on the
	 * integrated graphics even though the support isn't actually there
	 * according to the published specs.  It doesn't appear to function
	 * correctly in testing on 945G.
	 * This may be a side effect of MSI having been made available for PEG
	 * and the registers being closely associated.
	 *
	 * According to chipset errata, on the 965GM, MSI interrupts may
629 630 631 632
	 * be lost or delayed, and was defeatured. MSI interrupts seem to
	 * get lost on g4x as well, and interrupt delivery seems to stay
	 * properly dead afterwards. So we'll just disable them for all
	 * pre-gen5 chipsets.
633 634 635 636 637 638
	 *
	 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
	 * interrupts even when in MSI mode. This results in spurious
	 * interrupt warnings if the legacy irq no. is shared with another
	 * device. The kernel then disables that interrupt source and so
	 * prevents the other device from working properly.
639
	 */
640
	if (GRAPHICS_VER(dev_priv) >= 5) {
D
David Weinehall 已提交
641
		if (pci_enable_msi(pdev) < 0)
642
			drm_dbg(&dev_priv->drm, "can't enable MSI");
643 644
	}

645 646
	ret = intel_gvt_init(dev_priv);
	if (ret)
647 648 649
		goto err_msi;

	intel_opregion_setup(dev_priv);
650

651
	ret = i915_pcode_init(dev_priv);
652 653
	if (ret)
		goto err_msi;
654

655
	/*
656 657
	 * Fill the dram structure to get the system dram info. This will be
	 * used for memory latency calculation.
658
	 */
659
	intel_dram_detect(dev_priv);
660

661
	intel_bw_init_hw(dev_priv);
662

663 664
	return 0;

665 666 667
err_msi:
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
668 669
err_mem_regions:
	intel_memory_regions_driver_release(dev_priv);
670
err_ggtt:
671
	i915_ggtt_driver_release(dev_priv);
672 673
	i915_gem_drain_freed_objects(dev_priv);
	i915_ggtt_driver_late_release(dev_priv);
674 675
err_perf:
	i915_perf_fini(dev_priv);
676 677 678 679
	return ret;
}

/**
680
 * i915_driver_hw_remove - cleanup the setup done in i915_driver_hw_probe()
681 682
 * @dev_priv: device private
 */
683
static void i915_driver_hw_remove(struct drm_i915_private *dev_priv)
684
{
685
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
686

687 688
	i915_perf_fini(dev_priv);

D
David Weinehall 已提交
689 690
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
691 692 693 694 695 696 697 698 699 700 701
}

/**
 * i915_driver_register - register the driver with the rest of the system
 * @dev_priv: device private
 *
 * Perform any steps necessary to make the driver available via kernel
 * internal or userspace interfaces.
 */
static void i915_driver_register(struct drm_i915_private *dev_priv)
{
702
	struct drm_device *dev = &dev_priv->drm;
703

704
	i915_gem_driver_register(dev_priv);
705
	i915_pmu_register(dev_priv);
706

707
	intel_vgpu_register(dev_priv);
708 709

	/* Reveal our presence to userspace */
710
	if (drm_dev_register(dev, 0)) {
711 712
		drm_err(&dev_priv->drm,
			"Failed to register driver for userspace access!\n");
713
		return;
714 715
	}

716 717
	i915_debugfs_register(dev_priv);
	i915_setup_sysfs(dev_priv);
718

719 720
	/* Depends on sysfs having been initialized */
	i915_perf_register(dev_priv);
721

M
Michał Winiarski 已提交
722
	intel_gt_driver_register(to_gt(dev_priv));
723

724
	intel_display_driver_register(dev_priv);
725

726
	intel_power_domains_enable(dev_priv);
727
	intel_runtime_pm_enable(&dev_priv->runtime_pm);
728 729 730 731 732

	intel_register_dsm_handler();

	if (i915_switcheroo_register(dev_priv))
		drm_err(&dev_priv->drm, "Failed to register vga switcheroo!\n");
733 734 735 736 737 738 739 740
}

/**
 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
 * @dev_priv: device private
 */
static void i915_driver_unregister(struct drm_i915_private *dev_priv)
{
741 742 743 744
	i915_switcheroo_unregister(dev_priv);

	intel_unregister_dsm_handler();

745
	intel_runtime_pm_disable(&dev_priv->runtime_pm);
746
	intel_power_domains_disable(dev_priv);
747

748
	intel_display_driver_unregister(dev_priv);
749

M
Michał Winiarski 已提交
750
	intel_gt_driver_unregister(to_gt(dev_priv));
751

752
	i915_perf_unregister(dev_priv);
753
	i915_pmu_unregister(dev_priv);
754

D
David Weinehall 已提交
755
	i915_teardown_sysfs(dev_priv);
756
	drm_dev_unplug(&dev_priv->drm);
757

758
	i915_gem_driver_unregister(dev_priv);
759 760
}

761 762 763
void
i915_print_iommu_status(struct drm_i915_private *i915, struct drm_printer *p)
{
764
	drm_printf(p, "iommu: %s\n",
765
		   str_enabled_disabled(i915_vtd_active(i915)));
766 767
}

768 769
static void i915_welcome_messages(struct drm_i915_private *dev_priv)
{
770
	if (drm_debug_enabled(DRM_UT_DRIVER)) {
771 772
		struct drm_printer p = drm_debug_printer("i915 device info:");

773
		drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n",
774 775 776
			   INTEL_DEVID(dev_priv),
			   INTEL_REVID(dev_priv),
			   intel_platform_name(INTEL_INFO(dev_priv)->platform),
777 778
			   intel_subplatform(RUNTIME_INFO(dev_priv),
					     INTEL_INFO(dev_priv)->platform),
779
			   GRAPHICS_VER(dev_priv));
780

781 782
		intel_device_info_print_static(INTEL_INFO(dev_priv), &p);
		intel_device_info_print_runtime(RUNTIME_INFO(dev_priv), &p);
783
		i915_print_iommu_status(dev_priv, &p);
M
Michał Winiarski 已提交
784
		intel_gt_info_print(&to_gt(dev_priv)->info, &p);
785 786 787
	}

	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
788
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG enabled\n");
789
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
790
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG_GEM enabled\n");
791
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
792 793
		drm_info(&dev_priv->drm,
			 "DRM_I915_DEBUG_RUNTIME_PM enabled\n");
794 795
}

796 797 798 799 800 801 802 803
static struct drm_i915_private *
i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
	struct intel_device_info *device_info;
	struct drm_i915_private *i915;

804
	i915 = devm_drm_dev_alloc(&pdev->dev, &i915_drm_driver,
D
Daniel Vetter 已提交
805 806 807
				  struct drm_i915_private, drm);
	if (IS_ERR(i915))
		return i915;
808

809
	pci_set_drvdata(pdev, i915);
810

811 812 813
	/* Device parameters start as a copy of module parameters. */
	i915_params_copy(&i915->params, &i915_modparams);

814 815 816
	/* Setup the write-once "constant" device info */
	device_info = mkwrite_device_info(i915);
	memcpy(device_info, match_info, sizeof(*device_info));
817
	RUNTIME_INFO(i915)->device_id = pdev->device;
818 819 820 821

	return i915;
}

822
/**
823
 * i915_driver_probe - setup chip and create an initial config
824 825
 * @pdev: PCI device
 * @ent: matching PCI ID entry
826
 *
827
 * The driver probe routine has to do several things:
828 829 830 831 832
 *   - drive output discovery via intel_modeset_init()
 *   - initialize the memory manager
 *   - allocate initial config memory
 *   - setup the DRM framebuffer with the allocated memory
 */
833
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
834
{
835 836
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
837
	struct drm_i915_private *i915;
838
	int ret;
839

840 841 842
	i915 = i915_driver_create(pdev, ent);
	if (IS_ERR(i915))
		return PTR_ERR(i915);
843

844
	/* Disable nuclear pageflip by default on pre-ILK */
845
	if (!i915->params.nuclear_pageflip && match_info->graphics.ver < 5)
846
		i915->drm.driver_features &= ~DRIVER_ATOMIC;
847

848 849
	ret = pci_enable_device(pdev);
	if (ret)
850
		goto out_fini;
D
Damien Lespiau 已提交
851

852
	ret = i915_driver_early_probe(i915);
853 854
	if (ret < 0)
		goto out_pci_disable;
855

856
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
L
Linus Torvalds 已提交
857

858
	intel_vgpu_detect(i915);
859

860
	ret = intel_gt_probe_all(i915);
861 862
	if (ret < 0)
		goto out_runtime_pm_put;
J
Jesse Barnes 已提交
863

864 865 866 867
	ret = i915_driver_mmio_probe(i915);
	if (ret < 0)
		goto out_tiles_cleanup;

868
	ret = i915_driver_hw_probe(i915);
869 870
	if (ret < 0)
		goto out_cleanup_mmio;
871

872
	ret = intel_modeset_init_noirq(i915);
873
	if (ret < 0)
874
		goto out_cleanup_hw;
875

876 877 878 879
	ret = intel_irq_install(i915);
	if (ret)
		goto out_cleanup_modeset;

880 881
	ret = intel_modeset_init_nogem(i915);
	if (ret)
882 883
		goto out_cleanup_irq;

884 885 886 887 888 889 890 891
	ret = i915_gem_init(i915);
	if (ret)
		goto out_cleanup_modeset2;

	ret = intel_modeset_init(i915);
	if (ret)
		goto out_cleanup_gem;

892
	i915_driver_register(i915);
893

894
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
895

896
	i915_welcome_messages(i915);
897

898 899
	i915->do_release = true;

900 901
	return 0;

902 903 904 905 906 907 908 909 910 911
out_cleanup_gem:
	i915_gem_suspend(i915);
	i915_gem_driver_remove(i915);
	i915_gem_driver_release(i915);
out_cleanup_modeset2:
	/* FIXME clean up the error path */
	intel_modeset_driver_remove(i915);
	intel_irq_uninstall(i915);
	intel_modeset_driver_remove_noirq(i915);
	goto out_cleanup_modeset;
912 913 914
out_cleanup_irq:
	intel_irq_uninstall(i915);
out_cleanup_modeset:
915
	intel_modeset_driver_remove_nogem(i915);
916
out_cleanup_hw:
917 918 919
	i915_driver_hw_remove(i915);
	intel_memory_regions_driver_release(i915);
	i915_ggtt_driver_release(i915);
920 921
	i915_gem_drain_freed_objects(i915);
	i915_ggtt_driver_late_release(i915);
922
out_cleanup_mmio:
923
	i915_driver_mmio_release(i915);
924 925
out_tiles_cleanup:
	intel_gt_release_all(i915);
926
out_runtime_pm_put:
927 928
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
	i915_driver_late_release(i915);
929 930
out_pci_disable:
	pci_disable_device(pdev);
931
out_fini:
932
	i915_probe_error(i915, "Device initialization failed (%d)\n", ret);
933 934 935
	return ret;
}

936
void i915_driver_remove(struct drm_i915_private *i915)
937
{
938
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
939

940
	i915_driver_unregister(i915);
941

942 943 944
	/* Flush any external code that still may be under the RCU lock */
	synchronize_rcu();

945
	i915_gem_suspend(i915);
B
Ben Widawsky 已提交
946

947
	intel_gvt_driver_remove(i915);
948

949
	intel_modeset_driver_remove(i915);
950

951 952
	intel_irq_uninstall(i915);

953
	intel_modeset_driver_remove_noirq(i915);
954

955 956
	i915_reset_error_state(i915);
	i915_gem_driver_remove(i915);
957

958
	intel_modeset_driver_remove_nogem(i915);
959

960
	i915_driver_hw_remove(i915);
961

962
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
963 964 965 966 967
}

static void i915_driver_release(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
968
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
969

970 971 972
	if (!dev_priv->do_release)
		return;

973
	disable_rpm_wakeref_asserts(rpm);
974

975
	i915_gem_driver_release(dev_priv);
976

977
	intel_memory_regions_driver_release(dev_priv);
978
	i915_ggtt_driver_release(dev_priv);
979
	i915_gem_drain_freed_objects(dev_priv);
980
	i915_ggtt_driver_late_release(dev_priv);
981

982
	i915_driver_mmio_release(dev_priv);
983

984
	enable_rpm_wakeref_asserts(rpm);
985
	intel_runtime_pm_driver_release(rpm);
986

987
	i915_driver_late_release(dev_priv);
988 989
}

990
static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
991
{
992
	struct drm_i915_private *i915 = to_i915(dev);
993
	int ret;
994

995
	ret = i915_gem_open(i915, file);
996 997
	if (ret)
		return ret;
998

999 1000
	return 0;
}
1001

1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
/**
 * i915_driver_lastclose - clean up after all DRM clients have exited
 * @dev: DRM device
 *
 * Take care of cleaning up after all DRM clients have exited.  In the
 * mode setting case, we want to restore the kernel's initial mode (just
 * in case the last client left us in a bad state).
 *
 * Additionally, in the non-mode setting case, we'll tear down the GTT
 * and DMA structures, since the kernel won't be using them, and clea
 * up any GEM state.
 */
static void i915_driver_lastclose(struct drm_device *dev)
{
1016 1017
	struct drm_i915_private *i915 = to_i915(dev);

1018
	intel_fbdev_restore_mode(dev);
1019 1020 1021

	if (HAS_DISPLAY(i915))
		vga_switcheroo_process_delayed_switch();
1022
}
1023

1024
static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1025
{
1026 1027
	struct drm_i915_file_private *file_priv = file->driver_priv;

1028
	i915_gem_context_close(file);
1029
	i915_drm_client_put(file_priv->client);
1030

1031
	kfree_rcu(file_priv, rcu);
1032 1033 1034

	/* Catch up with all the deferred frees from "this" client */
	i915_gem_flush_free_objects(to_i915(dev));
1035 1036
}

1037 1038
static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
{
1039
	struct drm_device *dev = &dev_priv->drm;
1040
	struct intel_encoder *encoder;
1041

1042 1043 1044
	if (!HAS_DISPLAY(dev_priv))
		return;

1045
	drm_modeset_lock_all(dev);
1046 1047 1048
	for_each_intel_encoder(dev, encoder)
		if (encoder->suspend)
			encoder->suspend(encoder);
1049 1050 1051
	drm_modeset_unlock_all(dev);
}

1052 1053 1054 1055 1056
static void intel_shutdown_encoders(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = &dev_priv->drm;
	struct intel_encoder *encoder;

1057 1058 1059
	if (!HAS_DISPLAY(dev_priv))
		return;

1060 1061 1062 1063 1064 1065 1066
	drm_modeset_lock_all(dev);
	for_each_intel_encoder(dev, encoder)
		if (encoder->shutdown)
			encoder->shutdown(encoder);
	drm_modeset_unlock_all(dev);
}

1067 1068
void i915_driver_shutdown(struct drm_i915_private *i915)
{
1069
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
1070 1071
	intel_runtime_pm_disable(&i915->runtime_pm);
	intel_power_domains_disable(i915);
1072

1073 1074
	i915_gem_suspend(i915);

1075 1076
	if (HAS_DISPLAY(i915)) {
		drm_kms_helper_poll_disable(&i915->drm);
1077

1078 1079
		drm_atomic_helper_shutdown(&i915->drm);
	}
1080 1081 1082 1083 1084 1085 1086

	intel_dp_mst_suspend(i915);

	intel_runtime_pm_disable_interrupts(i915);
	intel_hpd_cancel_work(i915);

	intel_suspend_encoders(i915);
1087
	intel_shutdown_encoders(i915);
1088

1089
	intel_dmc_ucode_suspend(i915);
1090

1091 1092 1093
	/*
	 * The only requirement is to reboot with display DC states disabled,
	 * for now leaving all display power wells in the INIT power domain
1094 1095 1096 1097 1098 1099 1100
	 * enabled.
	 *
	 * TODO:
	 * - unify the pci_driver::shutdown sequence here with the
	 *   pci_driver.driver.pm.poweroff,poweroff_late sequence.
	 * - unify the driver remove and system/runtime suspend sequences with
	 *   the above unified shutdown/poweroff sequence.
1101 1102
	 */
	intel_power_domains_driver_remove(i915);
1103
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
1104 1105

	intel_runtime_pm_driver_release(&i915->runtime_pm);
1106 1107
}

1108 1109 1110 1111 1112 1113 1114 1115
static bool suspend_to_idle(struct drm_i915_private *dev_priv)
{
#if IS_ENABLED(CONFIG_ACPI_SLEEP)
	if (acpi_target_system_state() < ACPI_STATE_S3)
		return true;
#endif
	return false;
}
1116

1117 1118 1119 1120 1121 1122 1123 1124 1125 1126
static int i915_drm_prepare(struct drm_device *dev)
{
	struct drm_i915_private *i915 = to_i915(dev);

	/*
	 * NB intel_display_suspend() may issue new requests after we've
	 * ostensibly marked the GPU as ready-to-sleep here. We need to
	 * split out that work and pull it forward so that after point,
	 * the GPU is not woken again.
	 */
1127
	return i915_gem_backup_suspend(i915);
1128 1129
}

1130
static int i915_drm_suspend(struct drm_device *dev)
J
Jesse Barnes 已提交
1131
{
1132
	struct drm_i915_private *dev_priv = to_i915(dev);
1133
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1134
	pci_power_t opregion_target_state;
1135

1136
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1137

1138 1139
	/* We do a lot of poking in a lot of registers, make sure they work
	 * properly. */
1140
	intel_power_domains_disable(dev_priv);
1141 1142
	if (HAS_DISPLAY(dev_priv))
		drm_kms_helper_poll_disable(dev);
1143

D
David Weinehall 已提交
1144
	pci_save_state(pdev);
J
Jesse Barnes 已提交
1145

1146
	intel_display_suspend(dev);
1147

1148
	intel_dp_mst_suspend(dev_priv);
1149

1150 1151
	intel_runtime_pm_disable_interrupts(dev_priv);
	intel_hpd_cancel_work(dev_priv);
1152

1153
	intel_suspend_encoders(dev_priv);
1154

1155
	intel_suspend_hw(dev_priv);
1156

1157 1158
	/* Must be called before GGTT is suspended. */
	intel_dpt_suspend(dev_priv);
1159
	i915_ggtt_suspend(to_gt(dev_priv)->ggtt);
1160

1161
	i915_save_display(dev_priv);
1162

1163
	opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
1164
	intel_opregion_suspend(dev_priv, opregion_target_state);
1165

1166
	intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
1167

1168 1169
	dev_priv->suspend_count++;

1170
	intel_dmc_ucode_suspend(dev_priv);
1171

1172
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1173

1174
	return 0;
1175 1176
}

1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188
static enum i915_drm_suspend_mode
get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
{
	if (hibernate)
		return I915_DRM_SUSPEND_HIBERNATE;

	if (suspend_to_idle(dev_priv))
		return I915_DRM_SUSPEND_IDLE;

	return I915_DRM_SUSPEND_MEM;
}

1189
static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
1190
{
1191
	struct drm_i915_private *dev_priv = to_i915(dev);
1192
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1193
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1194
	int ret;
1195

1196
	disable_rpm_wakeref_asserts(rpm);
1197

1198 1199
	i915_gem_suspend_late(dev_priv);

1200
	intel_uncore_suspend(&dev_priv->uncore);
1201

1202 1203
	intel_power_domains_suspend(dev_priv,
				    get_suspend_mode(dev_priv, hibernation));
1204

1205 1206
	intel_display_power_suspend_late(dev_priv);

1207
	ret = vlv_suspend_complete(dev_priv);
1208
	if (ret) {
1209
		drm_err(&dev_priv->drm, "Suspend complete failed: %d\n", ret);
1210
		intel_power_domains_resume(dev_priv);
1211

1212
		goto out;
1213 1214
	}

1215 1216 1217 1218 1219 1220 1221 1222
	/*
	 * FIXME: Temporary hammer to avoid freezing the machine on our DGFX
	 * This should be totally removed when we handle the pci states properly
	 * on runtime PM and on s2idle cases.
	 */
	if (suspend_to_idle(dev_priv))
		pci_d3cold_disable(pdev);

D
David Weinehall 已提交
1223
	pci_disable_device(pdev);
1224
	/*
1225
	 * During hibernation on some platforms the BIOS may try to access
1226 1227
	 * the device even though it's already in D3 and hang the machine. So
	 * leave the device in D0 on those platforms and hope the BIOS will
1228 1229 1230 1231 1232 1233 1234
	 * power down the device properly. The issue was seen on multiple old
	 * GENs with different BIOS vendors, so having an explicit blacklist
	 * is inpractical; apply the workaround on everything pre GEN6. The
	 * platforms where the issue was seen:
	 * Lenovo Thinkpad X301, X61s, X60, T60, X41
	 * Fujitsu FSC S7110
	 * Acer Aspire 1830T
1235
	 */
1236
	if (!(hibernation && GRAPHICS_VER(dev_priv) < 6))
D
David Weinehall 已提交
1237
		pci_set_power_state(pdev, PCI_D3hot);
1238

1239
out:
1240
	enable_rpm_wakeref_asserts(rpm);
1241
	if (!dev_priv->uncore.user_forcewake_count)
1242
		intel_runtime_pm_driver_release(rpm);
1243 1244

	return ret;
1245 1246
}

1247 1248
int i915_driver_suspend_switcheroo(struct drm_i915_private *i915,
				   pm_message_t state)
1249 1250 1251
{
	int error;

1252 1253
	if (drm_WARN_ON_ONCE(&i915->drm, state.event != PM_EVENT_SUSPEND &&
			     state.event != PM_EVENT_FREEZE))
1254
		return -EINVAL;
1255

1256
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1257
		return 0;
1258

1259
	error = i915_drm_suspend(&i915->drm);
1260 1261 1262
	if (error)
		return error;

1263
	return i915_drm_suspend_late(&i915->drm, false);
J
Jesse Barnes 已提交
1264 1265
}

1266
static int i915_drm_resume(struct drm_device *dev)
1267
{
1268
	struct drm_i915_private *dev_priv = to_i915(dev);
1269
	int ret;
1270

1271
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1272

1273
	ret = i915_pcode_init(dev_priv);
1274 1275 1276
	if (ret)
		return ret;

1277 1278
	sanitize_gpu(dev_priv);

1279
	ret = i915_ggtt_enable_hw(dev_priv);
1280
	if (ret)
1281
		drm_err(&dev_priv->drm, "failed to re-enable GGTT\n");
1282

1283
	i915_ggtt_resume(to_gt(dev_priv)->ggtt);
1284 1285
	/* Must be called after GGTT is resumed. */
	intel_dpt_resume(dev_priv);
1286

1287
	intel_dmc_ucode_resume(dev_priv);
1288

1289
	i915_restore_display(dev_priv);
1290
	intel_pps_unlock_regs_wa(dev_priv);
1291

1292
	intel_init_pch_refclk(dev_priv);
1293

1294 1295 1296 1297 1298
	/*
	 * Interrupts have to be enabled before any batches are run. If not the
	 * GPU will hang. i915_gem_init_hw() will initiate batches to
	 * update/restore the context.
	 *
1299 1300
	 * drm_mode_config_reset() needs AUX interrupts.
	 *
1301 1302 1303 1304 1305
	 * Modeset enabling in intel_modeset_init_hw() also needs working
	 * interrupts.
	 */
	intel_runtime_pm_enable_interrupts(dev_priv);

1306 1307
	if (HAS_DISPLAY(dev_priv))
		drm_mode_config_reset(dev);
1308

1309
	i915_gem_resume(dev_priv);
1310

1311
	intel_modeset_init_hw(dev_priv);
1312
	intel_init_clock_gating(dev_priv);
1313
	intel_hpd_init(dev_priv);
1314

1315
	/* MST sideband requires HPD interrupts enabled */
1316
	intel_dp_mst_resume(dev_priv);
1317 1318
	intel_display_resume(dev);

1319
	intel_hpd_poll_disable(dev_priv);
1320 1321
	if (HAS_DISPLAY(dev_priv))
		drm_kms_helper_poll_enable(dev);
1322

1323
	intel_opregion_resume(dev_priv);
1324

1325
	intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
1326

1327 1328
	intel_power_domains_enable(dev_priv);

1329 1330
	intel_gvt_resume(dev_priv);

1331
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1332

1333
	return 0;
1334 1335
}

1336
static int i915_drm_resume_early(struct drm_device *dev)
1337
{
1338
	struct drm_i915_private *dev_priv = to_i915(dev);
1339
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1340
	int ret;
1341

1342 1343 1344 1345 1346 1347 1348 1349 1350
	/*
	 * We have a resume ordering issue with the snd-hda driver also
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an early
	 * resume hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361

	/*
	 * Note that we need to set the power state explicitly, since we
	 * powered off the device during freeze and the PCI core won't power
	 * it back up for us during thaw. Powering off the device during
	 * freeze is not a hard requirement though, and during the
	 * suspend/resume phases the PCI core makes sure we get here with the
	 * device powered on. So in case we change our freeze logic and keep
	 * the device powered we can also remove the following set power state
	 * call.
	 */
D
David Weinehall 已提交
1362
	ret = pci_set_power_state(pdev, PCI_D0);
1363
	if (ret) {
1364 1365
		drm_err(&dev_priv->drm,
			"failed to set PCI D0 power state (%d)\n", ret);
1366
		return ret;
1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381
	}

	/*
	 * Note that pci_enable_device() first enables any parent bridge
	 * device and only then sets the power state for this device. The
	 * bridge enabling is a nop though, since bridge devices are resumed
	 * first. The order of enabling power and enabling the device is
	 * imposed by the PCI core as described above, so here we preserve the
	 * same order for the freeze/thaw phases.
	 *
	 * TODO: eventually we should remove pci_disable_device() /
	 * pci_enable_enable_device() from suspend/resume. Due to how they
	 * depend on the device enable refcount we can't anyway depend on them
	 * disabling/enabling the device.
	 */
1382 1383
	if (pci_enable_device(pdev))
		return -EIO;
1384

D
David Weinehall 已提交
1385
	pci_set_master(pdev);
1386

1387 1388
	pci_d3cold_enable(pdev);

1389
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1390

1391
	ret = vlv_resume_prepare(dev_priv, false);
1392
	if (ret)
1393
		drm_err(&dev_priv->drm,
1394
			"Resume prepare failed: %d, continuing anyway\n", ret);
1395

1396 1397
	intel_uncore_resume_early(&dev_priv->uncore);

M
Michał Winiarski 已提交
1398
	intel_gt_check_and_clear_faults(to_gt(dev_priv));
1399

1400
	intel_display_power_resume_early(dev_priv);
1401

1402
	intel_power_domains_resume(dev_priv);
1403

1404
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1405

1406
	return ret;
1407 1408
}

1409
int i915_driver_resume_switcheroo(struct drm_i915_private *i915)
1410
{
1411
	int ret;
1412

1413
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1414 1415
		return 0;

1416
	ret = i915_drm_resume_early(&i915->drm);
1417 1418 1419
	if (ret)
		return ret;

1420
	return i915_drm_resume(&i915->drm);
1421 1422
}

1423 1424
static int i915_pm_prepare(struct device *kdev)
{
1425
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1426

1427
	if (!i915) {
1428 1429 1430 1431
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

1432
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1433 1434
		return 0;

1435
	return i915_drm_prepare(&i915->drm);
1436 1437
}

1438
static int i915_pm_suspend(struct device *kdev)
1439
{
1440
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1441

1442
	if (!i915) {
1443
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
1444 1445
		return -ENODEV;
	}
1446

1447 1448
	i915_ggtt_mark_pte_lost(i915, false);

1449
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1450 1451
		return 0;

1452
	return i915_drm_suspend(&i915->drm);
1453 1454
}

1455
static int i915_pm_suspend_late(struct device *kdev)
1456
{
1457
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1458 1459

	/*
D
Damien Lespiau 已提交
1460
	 * We have a suspend ordering issue with the snd-hda driver also
1461 1462 1463 1464 1465 1466 1467
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an late
	 * suspend hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1468
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1469
		return 0;
1470

1471
	return i915_drm_suspend_late(&i915->drm, false);
1472 1473
}

1474
static int i915_pm_poweroff_late(struct device *kdev)
1475
{
1476
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1477

1478
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1479 1480
		return 0;

1481
	return i915_drm_suspend_late(&i915->drm, true);
1482 1483
}

1484
static int i915_pm_resume_early(struct device *kdev)
1485
{
1486
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1487

1488
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1489 1490
		return 0;

1491
	return i915_drm_resume_early(&i915->drm);
1492 1493
}

1494
static int i915_pm_resume(struct device *kdev)
1495
{
1496
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1497

1498
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1499 1500
		return 0;

1501 1502 1503 1504 1505 1506 1507 1508
	/*
	 * If IRST is enabled, or if we can't detect whether it's enabled,
	 * then we must assume we lost the GGTT page table entries, since
	 * they are not retained if IRST decided to enter S4.
	 */
	if (!IS_ENABLED(CONFIG_ACPI) || acpi_dev_present(irst_name, NULL, -1))
		i915_ggtt_mark_pte_lost(i915, true);

1509
	return i915_drm_resume(&i915->drm);
1510 1511
}

1512
/* freeze: before creating the hibernation_image */
1513
static int i915_pm_freeze(struct device *kdev)
1514
{
1515
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1516 1517
	int ret;

1518 1519
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend(&i915->drm);
1520 1521 1522
		if (ret)
			return ret;
	}
1523

1524
	ret = i915_gem_freeze(i915);
1525 1526 1527 1528
	if (ret)
		return ret;

	return 0;
1529 1530
}

1531
static int i915_pm_freeze_late(struct device *kdev)
1532
{
1533
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1534 1535
	int ret;

1536 1537
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend_late(&i915->drm, true);
1538 1539 1540
		if (ret)
			return ret;
	}
1541

1542
	ret = i915_gem_freeze_late(i915);
1543 1544 1545 1546
	if (ret)
		return ret;

	return 0;
1547 1548 1549
}

/* thaw: called after creating the hibernation image, but before turning off. */
1550
static int i915_pm_thaw_early(struct device *kdev)
1551
{
1552
	return i915_pm_resume_early(kdev);
1553 1554
}

1555
static int i915_pm_thaw(struct device *kdev)
1556
{
1557
	return i915_pm_resume(kdev);
1558 1559 1560
}

/* restore: called after loading the hibernation image. */
1561
static int i915_pm_restore_early(struct device *kdev)
1562
{
1563
	return i915_pm_resume_early(kdev);
1564 1565
}

1566
static int i915_pm_restore(struct device *kdev)
1567
{
1568 1569 1570
	struct drm_i915_private *i915 = kdev_to_i915(kdev);

	i915_ggtt_mark_pte_lost(i915, true);
1571
	return i915_pm_resume(kdev);
1572 1573
}

1574
static int intel_runtime_suspend(struct device *kdev)
1575
{
1576
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1577
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1578
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1579
	int ret;
1580

1581
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
1582 1583
		return -ENODEV;

1584
	drm_dbg(&dev_priv->drm, "Suspending device\n");
1585

1586
	disable_rpm_wakeref_asserts(rpm);
1587

1588 1589 1590 1591
	/*
	 * We are safe here against re-faults, since the fault handler takes
	 * an RPM reference.
	 */
1592
	i915_gem_runtime_suspend(dev_priv);
1593

M
Michał Winiarski 已提交
1594
	intel_gt_runtime_suspend(to_gt(dev_priv));
1595

1596
	intel_runtime_pm_disable_interrupts(dev_priv);
1597

1598
	intel_uncore_suspend(&dev_priv->uncore);
1599

1600 1601
	intel_display_power_suspend(dev_priv);

1602
	ret = vlv_suspend_complete(dev_priv);
1603
	if (ret) {
1604 1605
		drm_err(&dev_priv->drm,
			"Runtime suspend failed, disabling it (%d)\n", ret);
1606
		intel_uncore_runtime_resume(&dev_priv->uncore);
1607

1608
		intel_runtime_pm_enable_interrupts(dev_priv);
1609

M
Michał Winiarski 已提交
1610
		intel_gt_runtime_resume(to_gt(dev_priv));
1611

1612
		enable_rpm_wakeref_asserts(rpm);
1613

1614 1615
		return ret;
	}
1616

1617
	enable_rpm_wakeref_asserts(rpm);
1618
	intel_runtime_pm_driver_release(rpm);
1619

1620
	if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore))
1621 1622
		drm_err(&dev_priv->drm,
			"Unclaimed access detected prior to suspending\n");
1623

1624 1625 1626 1627 1628 1629
	/*
	 * FIXME: Temporary hammer to avoid freezing the machine on our DGFX
	 * This should be totally removed when we handle the pci states properly
	 * on runtime PM and on s2idle cases.
	 */
	pci_d3cold_disable(pdev);
1630
	rpm->suspended = true;
1631 1632

	/*
1633 1634
	 * FIXME: We really should find a document that references the arguments
	 * used below!
1635
	 */
1636
	if (IS_BROADWELL(dev_priv)) {
1637 1638 1639 1640 1641 1642
		/*
		 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
		 * being detected, and the call we do at intel_runtime_resume()
		 * won't be able to restore them. Since PCI_D3hot matches the
		 * actual specification and appears to be working, use it.
		 */
1643
		intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
1644
	} else {
1645 1646 1647 1648 1649 1650 1651
		/*
		 * current versions of firmware which depend on this opregion
		 * notification have repurposed the D1 definition to mean
		 * "runtime suspended" vs. what you would normally expect (D3)
		 * to distinguish it from notifications that might be sent via
		 * the suspend path.
		 */
1652
		intel_opregion_notify_adapter(dev_priv, PCI_D1);
1653
	}
1654

1655
	assert_forcewakes_inactive(&dev_priv->uncore);
1656

1657
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
1658
		intel_hpd_poll_enable(dev_priv);
1659

1660
	drm_dbg(&dev_priv->drm, "Device suspended\n");
1661 1662 1663
	return 0;
}

1664
static int intel_runtime_resume(struct device *kdev)
1665
{
1666
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1667
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1668
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1669
	int ret;
1670

1671
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
1672
		return -ENODEV;
1673

1674
	drm_dbg(&dev_priv->drm, "Resuming device\n");
1675

1676
	drm_WARN_ON_ONCE(&dev_priv->drm, atomic_read(&rpm->wakeref_count));
1677
	disable_rpm_wakeref_asserts(rpm);
1678

1679
	intel_opregion_notify_adapter(dev_priv, PCI_D0);
1680
	rpm->suspended = false;
1681
	pci_d3cold_enable(pdev);
1682
	if (intel_uncore_unclaimed_mmio(&dev_priv->uncore))
1683 1684
		drm_dbg(&dev_priv->drm,
			"Unclaimed access during suspend, bios?\n");
1685

1686 1687
	intel_display_power_resume(dev_priv);

1688
	ret = vlv_resume_prepare(dev_priv, true);
1689

1690
	intel_uncore_runtime_resume(&dev_priv->uncore);
1691

1692 1693
	intel_runtime_pm_enable_interrupts(dev_priv);

1694 1695 1696 1697
	/*
	 * No point of rolling back things in case of an error, as the best
	 * we can do is to hope that things will still work (and disable RPM).
	 */
M
Michał Winiarski 已提交
1698
	intel_gt_runtime_resume(to_gt(dev_priv));
1699

1700 1701 1702 1703 1704
	/*
	 * On VLV/CHV display interrupts are part of the display
	 * power well, so hpd is reinitialized from there. For
	 * everyone else do it here.
	 */
1705
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
1706
		intel_hpd_init(dev_priv);
1707 1708
		intel_hpd_poll_disable(dev_priv);
	}
1709

1710 1711
	intel_enable_ipc(dev_priv);

1712
	enable_rpm_wakeref_asserts(rpm);
1713

1714
	if (ret)
1715 1716
		drm_err(&dev_priv->drm,
			"Runtime resume failed, disabling it (%d)\n", ret);
1717
	else
1718
		drm_dbg(&dev_priv->drm, "Device resumed\n");
1719 1720

	return ret;
1721 1722
}

1723
const struct dev_pm_ops i915_pm_ops = {
1724 1725 1726 1727
	/*
	 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
	 * PMSG_RESUME]
	 */
1728
	.prepare = i915_pm_prepare,
1729
	.suspend = i915_pm_suspend,
1730 1731
	.suspend_late = i915_pm_suspend_late,
	.resume_early = i915_pm_resume_early,
1732
	.resume = i915_pm_resume,
1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748

	/*
	 * S4 event handlers
	 * @freeze, @freeze_late    : called (1) before creating the
	 *                            hibernation image [PMSG_FREEZE] and
	 *                            (2) after rebooting, before restoring
	 *                            the image [PMSG_QUIESCE]
	 * @thaw, @thaw_early       : called (1) after creating the hibernation
	 *                            image, before writing it [PMSG_THAW]
	 *                            and (2) after failing to create or
	 *                            restore the image [PMSG_RECOVER]
	 * @poweroff, @poweroff_late: called after writing the hibernation
	 *                            image, before rebooting [PMSG_HIBERNATE]
	 * @restore, @restore_early : called after rebooting and restoring the
	 *                            hibernation image [PMSG_RESTORE]
	 */
1749 1750 1751 1752
	.freeze = i915_pm_freeze,
	.freeze_late = i915_pm_freeze_late,
	.thaw_early = i915_pm_thaw_early,
	.thaw = i915_pm_thaw,
1753
	.poweroff = i915_pm_suspend,
1754
	.poweroff_late = i915_pm_poweroff_late,
1755 1756
	.restore_early = i915_pm_restore_early,
	.restore = i915_pm_restore,
1757 1758

	/* S0ix (via runtime suspend) event handlers */
1759 1760
	.runtime_suspend = intel_runtime_suspend,
	.runtime_resume = intel_runtime_resume,
1761 1762
};

1763 1764 1765
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
1766
	.release = drm_release_noglobal,
1767
	.unlocked_ioctl = drm_ioctl,
1768
	.mmap = i915_gem_mmap,
1769 1770
	.poll = drm_poll,
	.read = drm_read,
1771
	.compat_ioctl = i915_ioc32_compat_ioctl,
1772
	.llseek = noop_llseek,
1773 1774 1775
#ifdef CONFIG_PROC_FS
	.show_fdinfo = i915_drm_client_fdinfo,
#endif
1776 1777
};

1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791
static int
i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file)
{
	return -ENODEV;
}

static const struct drm_ioctl_desc i915_ioctls[] = {
	DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
1792
	DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_RENDER_ALLOW),
1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803
	DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1804
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, drm_invalid_op, DRM_AUTH),
1805
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_RENDER_ALLOW),
1806 1807
	DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
1808
	DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_RENDER_ALLOW),
1809 1810
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
1811
	DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_RENDER_ALLOW),
1812 1813 1814
	DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
1815
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE_EXT, i915_gem_create_ext_ioctl, DRM_RENDER_ALLOW),
1816 1817 1818
	DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
1819
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_OFFSET, i915_gem_mmap_offset_ioctl, DRM_RENDER_ALLOW),
1820 1821
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
1822 1823
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
1824
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
1825
	DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
1826
	DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
D
Daniel Vetter 已提交
1827 1828 1829 1830
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
1831
	DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_RENDER_ALLOW),
1832
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
1833 1834 1835 1836 1837 1838
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
1839
	DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
1840 1841 1842
	DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_RENDER_ALLOW),
1843 1844
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_CREATE, i915_gem_vm_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_DESTROY, i915_gem_vm_destroy_ioctl, DRM_RENDER_ALLOW),
1845 1846
};

1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861
/*
 * Interface history:
 *
 * 1.1: Original.
 * 1.2: Add Power Management
 * 1.3: Add vblank support
 * 1.4: Fix cmdbuffer path, add heap destroy
 * 1.5: Add vblank pipe configuration
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
 */
#define DRIVER_MAJOR		1
#define DRIVER_MINOR		6
#define DRIVER_PATCHLEVEL	0

1862
static const struct drm_driver i915_drm_driver = {
1863 1864
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
1865
	 */
1866
	.driver_features =
1867
	    DRIVER_GEM |
1868 1869
	    DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ |
	    DRIVER_SYNCOBJ_TIMELINE,
1870
	.release = i915_driver_release,
1871
	.open = i915_driver_open,
1872
	.lastclose = i915_driver_lastclose,
1873
	.postclose = i915_driver_postclose,
1874

1875 1876 1877 1878
	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
	.gem_prime_import = i915_gem_prime_import,

1879
	.dumb_create = i915_gem_dumb_create,
1880 1881
	.dumb_map_offset = i915_gem_dumb_mmap_offset,

L
Linus Torvalds 已提交
1882
	.ioctls = i915_ioctls,
1883
	.num_ioctls = ARRAY_SIZE(i915_ioctls),
1884
	.fops = &i915_driver_fops,
1885 1886 1887 1888 1889 1890
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
1891
};