i915_driver.c 51.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/acpi.h>
31
#include <linux/device.h>
32
#include <linux/module.h>
33
#include <linux/oom.h>
34 35
#include <linux/pci.h>
#include <linux/pm.h>
36
#include <linux/pm_runtime.h>
37 38
#include <linux/pnp.h>
#include <linux/slab.h>
39
#include <linux/vga_switcheroo.h>
40 41
#include <linux/vt.h>

42
#include <drm/drm_aperture.h>
43
#include <drm/drm_atomic_helper.h>
44
#include <drm/drm_ioctl.h>
45
#include <drm/drm_managed.h>
46
#include <drm/drm_probe_helper.h>
47

48 49 50
#include "display/intel_acpi.h"
#include "display/intel_bw.h"
#include "display/intel_cdclk.h"
51
#include "display/intel_display_types.h"
52
#include "display/intel_dmc.h"
53
#include "display/intel_dp.h"
54
#include "display/intel_dpt.h"
55 56 57
#include "display/intel_fbdev.h"
#include "display/intel_hotplug.h"
#include "display/intel_overlay.h"
58
#include "display/intel_pch_refclk.h"
59
#include "display/intel_pipe_crc.h"
60
#include "display/intel_pps.h"
61
#include "display/intel_sprite.h"
62
#include "display/intel_vga.h"
63

64
#include "gem/i915_gem_context.h"
65
#include "gem/i915_gem_create.h"
66
#include "gem/i915_gem_dmabuf.h"
67
#include "gem/i915_gem_ioctls.h"
68
#include "gem/i915_gem_mman.h"
69
#include "gem/i915_gem_pm.h"
70
#include "gt/intel_gt.h"
71
#include "gt/intel_gt_pm.h"
72
#include "gt/intel_rc6.h"
73

74 75
#include "pxp/intel_pxp_pm.h"

76
#include "i915_file_private.h"
77
#include "i915_debugfs.h"
78
#include "i915_driver.h"
79
#include "i915_drv.h"
80
#include "i915_getparam.h"
81
#include "i915_ioc32.h"
82
#include "i915_ioctl.h"
83
#include "i915_irq.h"
84
#include "i915_memcpy.h"
85
#include "i915_perf.h"
L
Lionel Landwerlin 已提交
86
#include "i915_query.h"
87
#include "i915_suspend.h"
88
#include "i915_switcheroo.h"
89
#include "i915_sysfs.h"
90
#include "i915_vgpu.h"
91
#include "intel_dram.h"
92
#include "intel_gvt.h"
93
#include "intel_memory_region.h"
94
#include "intel_pci_config.h"
95
#include "intel_pcode.h"
96
#include "intel_pm.h"
97
#include "intel_region_ttm.h"
98
#include "vlv_suspend.h"
J
Jesse Barnes 已提交
99

100
static const struct drm_driver i915_drm_driver;
101

102
static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
103
{
104
	int domain = pci_domain_nr(to_pci_dev(dev_priv->drm.dev)->bus);
105 106 107

	dev_priv->bridge_dev =
		pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
108
	if (!dev_priv->bridge_dev) {
109
		drm_err(&dev_priv->drm, "bridge device not found\n");
110
		return -EIO;
111 112 113 114 115 116
	}
	return 0;
}

/* Allocate space for the MCH regs if needed, return nonzero on error */
static int
117
intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
118
{
119
	int reg = GRAPHICS_VER(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
120 121 122 123
	u32 temp_lo, temp_hi = 0;
	u64 mchbar_addr;
	int ret;

124
	if (GRAPHICS_VER(dev_priv) >= 4)
125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145
		pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
	pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
	mchbar_addr = ((u64)temp_hi << 32) | temp_lo;

	/* If ACPI doesn't have it, assume we need to allocate it ourselves */
#ifdef CONFIG_PNP
	if (mchbar_addr &&
	    pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
		return 0;
#endif

	/* Get some space for it */
	dev_priv->mch_res.name = "i915 MCHBAR";
	dev_priv->mch_res.flags = IORESOURCE_MEM;
	ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
				     &dev_priv->mch_res,
				     MCHBAR_SIZE, MCHBAR_SIZE,
				     PCIBIOS_MIN_MEM,
				     0, pcibios_align_resource,
				     dev_priv->bridge_dev);
	if (ret) {
146
		drm_dbg(&dev_priv->drm, "failed bus alloc: %d\n", ret);
147 148 149 150
		dev_priv->mch_res.start = 0;
		return ret;
	}

151
	if (GRAPHICS_VER(dev_priv) >= 4)
152 153 154 155 156 157 158 159 160 161
		pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
				       upper_32_bits(dev_priv->mch_res.start));

	pci_write_config_dword(dev_priv->bridge_dev, reg,
			       lower_32_bits(dev_priv->mch_res.start));
	return 0;
}

/* Setup MCHBAR if possible, return true if we should disable it again */
static void
162
intel_setup_mchbar(struct drm_i915_private *dev_priv)
163
{
164
	int mchbar_reg = GRAPHICS_VER(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
165 166 167
	u32 temp;
	bool enabled;

168
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
169 170 171 172
		return;

	dev_priv->mchbar_need_disable = false;

173
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
174 175 176 177 178 179 180 181 182 183 184
		pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
		enabled = !!(temp & DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		enabled = temp & 1;
	}

	/* If it's already enabled, don't have to do anything */
	if (enabled)
		return;

185
	if (intel_alloc_mchbar_resource(dev_priv))
186 187 188 189 190
		return;

	dev_priv->mchbar_need_disable = true;

	/* Space is allocated or reserved, so enable it. */
191
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
192 193 194 195 196 197 198 199 200
		pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
				       temp | DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
	}
}

static void
201
intel_teardown_mchbar(struct drm_i915_private *dev_priv)
202
{
203
	int mchbar_reg = GRAPHICS_VER(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
204 205

	if (dev_priv->mchbar_need_disable) {
206
		if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233
			u32 deven_val;

			pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
					      &deven_val);
			deven_val &= ~DEVEN_MCHBAR_EN;
			pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
					       deven_val);
		} else {
			u32 mchbar_val;

			pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
					      &mchbar_val);
			mchbar_val &= ~1;
			pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
					       mchbar_val);
		}
	}

	if (dev_priv->mch_res.start)
		release_resource(&dev_priv->mch_res);
}

static int i915_workqueues_init(struct drm_i915_private *dev_priv)
{
	/*
	 * The i915 workqueue is primarily used for batched retirement of
	 * requests (and thus managing bo) once the task has been completed
234
	 * by the GPU. i915_retire_requests() is called directly when we
235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257
	 * need high-priority retirement, such as waiting for an explicit
	 * bo.
	 *
	 * It is also used for periodic low-priority events, such as
	 * idle-timers and recording error state.
	 *
	 * All tasks on the workqueue are expected to acquire the dev mutex
	 * so there is no point in running more than one instance of the
	 * workqueue at any time.  Use an ordered one.
	 */
	dev_priv->wq = alloc_ordered_workqueue("i915", 0);
	if (dev_priv->wq == NULL)
		goto out_err;

	dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
	if (dev_priv->hotplug.dp_wq == NULL)
		goto out_free_wq;

	return 0;

out_free_wq:
	destroy_workqueue(dev_priv->wq);
out_err:
258
	drm_err(&dev_priv->drm, "Failed to allocate workqueues.\n");
259 260 261 262 263 264 265 266 267 268

	return -ENOMEM;
}

static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
{
	destroy_workqueue(dev_priv->hotplug.dp_wq);
	destroy_workqueue(dev_priv->wq);
}

269 270 271 272
/*
 * We don't keep the workarounds for pre-production hardware, so we expect our
 * driver to fail on these machines in one way or another. A little warning on
 * dmesg may help both the user and the bug triagers.
273 274 275 276 277
 *
 * Our policy for removing pre-production workarounds is to keep the
 * current gen workarounds as a guide to the bring-up of the next gen
 * (workarounds have a habit of persisting!). Anything older than that
 * should be removed along with the complications they introduce.
278 279 280
 */
static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
{
281 282 283
	bool pre = false;

	pre |= IS_HSW_EARLY_SDV(dev_priv);
284 285 286 287
	pre |= IS_SKYLAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x6;
	pre |= IS_BROXTON(dev_priv) && INTEL_REVID(dev_priv) < 0xA;
	pre |= IS_KABYLAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x1;
	pre |= IS_GEMINILAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x3;
288
	pre |= IS_ICELAKE(dev_priv) && INTEL_REVID(dev_priv) < 0x7;
289

290
	if (pre) {
291
		drm_err(&dev_priv->drm, "This is a pre-production stepping. "
292
			  "It may not be fully functional.\n");
293 294
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
	}
295 296
}

297 298 299
static void sanitize_gpu(struct drm_i915_private *i915)
{
	if (!INTEL_INFO(i915)->gpu_reset_clobbers_display)
M
Michał Winiarski 已提交
300
		__intel_gt_reset(to_gt(i915), ALL_ENGINES);
301 302
}

303
/**
304
 * i915_driver_early_probe - setup state not requiring device access
305 306 307 308 309 310 311 312
 * @dev_priv: device private
 *
 * Initialize everything that is a "SW-only" state, that is state not
 * requiring accessing the device or exposing the driver via kernel internal
 * or userspace interfaces. Example steps belonging here: lock initialization,
 * system memory allocation, setting up device specific attributes and
 * function hooks not requiring accessing the device.
 */
313
static int i915_driver_early_probe(struct drm_i915_private *dev_priv)
314 315 316
{
	int ret = 0;

317
	if (i915_inject_probe_failure(dev_priv))
318 319
		return -ENODEV;

320
	intel_device_info_subplatform_init(dev_priv);
321
	intel_step_init(dev_priv);
322

M
Michał Winiarski 已提交
323
	intel_gt_init_early(to_gt(dev_priv), dev_priv);
324
	intel_uncore_mmio_debug_init_early(&dev_priv->mmio_debug);
M
Michał Winiarski 已提交
325
	intel_uncore_init_early(&dev_priv->uncore, to_gt(dev_priv));
326

327 328 329
	spin_lock_init(&dev_priv->irq_lock);
	spin_lock_init(&dev_priv->gpu_error.lock);
	mutex_init(&dev_priv->backlight_lock);
L
Lyude 已提交
330

331
	mutex_init(&dev_priv->sb_lock);
332
	cpu_latency_qos_add_request(&dev_priv->sb_qos, PM_QOS_DEFAULT_VALUE);
333

334
	mutex_init(&dev_priv->audio.mutex);
335 336
	mutex_init(&dev_priv->wm.wm_mutex);
	mutex_init(&dev_priv->pps_mutex);
337
	mutex_init(&dev_priv->hdcp_comp_mutex);
338

339
	i915_memcpy_init_early(dev_priv);
340
	intel_runtime_pm_init_early(&dev_priv->runtime_pm);
341

342 343
	ret = i915_workqueues_init(dev_priv);
	if (ret < 0)
344
		return ret;
345

346
	ret = vlv_suspend_init(dev_priv);
347 348 349
	if (ret < 0)
		goto err_workqueues;

350 351 352 353
	ret = intel_region_ttm_device_init(dev_priv);
	if (ret)
		goto err_ttm;

354 355
	intel_wopcm_init_early(&dev_priv->wopcm);

M
Michał Winiarski 已提交
356
	__intel_gt_init_early(to_gt(dev_priv), dev_priv);
357

358
	i915_gem_init_early(dev_priv);
359

360
	/* This must be called before any calls to HAS_PCH_* */
361
	intel_detect_pch(dev_priv);
362

363
	intel_pm_setup(dev_priv);
364 365
	ret = intel_power_domains_init(dev_priv);
	if (ret < 0)
366
		goto err_gem;
367 368 369 370
	intel_irq_init(dev_priv);
	intel_init_display_hooks(dev_priv);
	intel_init_clock_gating_hooks(dev_priv);

371
	intel_detect_preproduction_hw(dev_priv);
372 373 374

	return 0;

375
err_gem:
376
	i915_gem_cleanup_early(dev_priv);
M
Michał Winiarski 已提交
377
	intel_gt_driver_late_release(to_gt(dev_priv));
378 379
	intel_region_ttm_device_fini(dev_priv);
err_ttm:
380
	vlv_suspend_cleanup(dev_priv);
381
err_workqueues:
382 383 384 385 386
	i915_workqueues_cleanup(dev_priv);
	return ret;
}

/**
387
 * i915_driver_late_release - cleanup the setup done in
388
 *			       i915_driver_early_probe()
389 390
 * @dev_priv: device private
 */
391
static void i915_driver_late_release(struct drm_i915_private *dev_priv)
392
{
393
	intel_irq_fini(dev_priv);
394
	intel_power_domains_cleanup(dev_priv);
395
	i915_gem_cleanup_early(dev_priv);
M
Michał Winiarski 已提交
396
	intel_gt_driver_late_release(to_gt(dev_priv));
397
	intel_region_ttm_device_fini(dev_priv);
398
	vlv_suspend_cleanup(dev_priv);
399
	i915_workqueues_cleanup(dev_priv);
400

401
	cpu_latency_qos_remove_request(&dev_priv->sb_qos);
402
	mutex_destroy(&dev_priv->sb_lock);
403 404

	i915_params_free(&dev_priv->params);
405 406 407
}

/**
408
 * i915_driver_mmio_probe - setup device MMIO
409 410 411 412 413 414 415
 * @dev_priv: device private
 *
 * Setup minimal device state necessary for MMIO accesses later in the
 * initialization sequence. The setup here should avoid any other device-wide
 * side effects or exposing the driver via kernel internal or user space
 * interfaces.
 */
416
static int i915_driver_mmio_probe(struct drm_i915_private *dev_priv)
417 418 419
{
	int ret;

420
	if (i915_inject_probe_failure(dev_priv))
421 422
		return -ENODEV;

423 424 425
	ret = i915_get_bridge_dev(dev_priv);
	if (ret < 0)
		return ret;
426

427
	ret = intel_uncore_setup_mmio(&dev_priv->uncore);
428
	if (ret < 0)
429
		goto err_bridge;
430

431 432 433 434
	ret = intel_uncore_init_mmio(&dev_priv->uncore);
	if (ret)
		goto err_mmio;

435 436
	/* Try to make sure MCHBAR is enabled before poking at it */
	intel_setup_mchbar(dev_priv);
437
	intel_device_info_runtime_init(dev_priv);
438

M
Michał Winiarski 已提交
439
	ret = intel_gt_init_mmio(to_gt(dev_priv));
440 441 442
	if (ret)
		goto err_uncore;

443 444 445
	/* As early as possible, scrub existing GPU state before clobbering */
	sanitize_gpu(dev_priv);

446 447
	return 0;

448
err_uncore:
449
	intel_teardown_mchbar(dev_priv);
450
	intel_uncore_fini_mmio(&dev_priv->uncore);
451 452
err_mmio:
	intel_uncore_cleanup_mmio(&dev_priv->uncore);
453
err_bridge:
454 455 456 457 458 459
	pci_dev_put(dev_priv->bridge_dev);

	return ret;
}

/**
460
 * i915_driver_mmio_release - cleanup the setup done in i915_driver_mmio_probe()
461 462
 * @dev_priv: device private
 */
463
static void i915_driver_mmio_release(struct drm_i915_private *dev_priv)
464
{
465
	intel_teardown_mchbar(dev_priv);
466
	intel_uncore_fini_mmio(&dev_priv->uncore);
467
	intel_uncore_cleanup_mmio(&dev_priv->uncore);
468 469 470
	pci_dev_put(dev_priv->bridge_dev);
}

471 472
static void intel_sanitize_options(struct drm_i915_private *dev_priv)
{
473
	intel_gvt_sanitize_options(dev_priv);
474 475
}

476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497
/**
 * i915_set_dma_info - set all relevant PCI dma info as configured for the
 * platform
 * @i915: valid i915 instance
 *
 * Set the dma max segment size, device and coherent masks.  The dma mask set
 * needs to occur before i915_ggtt_probe_hw.
 *
 * A couple of platforms have special needs.  Address them as well.
 *
 */
static int i915_set_dma_info(struct drm_i915_private *i915)
{
	unsigned int mask_size = INTEL_INFO(i915)->dma_mask_size;
	int ret;

	GEM_BUG_ON(!mask_size);

	/*
	 * We don't have a max segment size, so set it to the max so sg's
	 * debugging layer doesn't complain
	 */
498
	dma_set_max_seg_size(i915->drm.dev, UINT_MAX);
499

500
	ret = dma_set_mask(i915->drm.dev, DMA_BIT_MASK(mask_size));
501 502 503 504
	if (ret)
		goto mask_err;

	/* overlay on gen2 is broken and can't address above 1G */
505
	if (GRAPHICS_VER(i915) == 2)
506 507 508 509 510 511 512 513 514 515 516 517 518 519
		mask_size = 30;

	/*
	 * 965GM sometimes incorrectly writes to hardware status page (HWS)
	 * using 32bit addressing, overwriting memory if HWS is located
	 * above 4GB.
	 *
	 * The documentation also mentions an issue with undefined
	 * behaviour if any general state is accessed within a page above 4GB,
	 * which also needs to be handled carefully.
	 */
	if (IS_I965G(i915) || IS_I965GM(i915))
		mask_size = 32;

520
	ret = dma_set_coherent_mask(i915->drm.dev, DMA_BIT_MASK(mask_size));
521 522 523 524 525 526 527 528 529 530
	if (ret)
		goto mask_err;

	return 0;

mask_err:
	drm_err(&i915->drm, "Can't set DMA mask/consistent mask (%d)\n", ret);
	return ret;
}

531
/**
532
 * i915_driver_hw_probe - setup state requiring device access
533 534 535 536 537
 * @dev_priv: device private
 *
 * Setup state that requires accessing the device, but doesn't require
 * exposing the driver via kernel internal or userspace interfaces.
 */
538
static int i915_driver_hw_probe(struct drm_i915_private *dev_priv)
539
{
540
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
541 542
	int ret;

543
	if (i915_inject_probe_failure(dev_priv))
544 545
		return -ENODEV;

546 547
	if (HAS_PPGTT(dev_priv)) {
		if (intel_vgpu_active(dev_priv) &&
548
		    !intel_vgpu_has_full_ppgtt(dev_priv)) {
549 550 551 552 553 554
			i915_report_error(dev_priv,
					  "incompatible vGPU found, support for isolated ppGTT required\n");
			return -ENXIO;
		}
	}

555 556 557 558 559 560 561 562 563 564 565 566 567 568
	if (HAS_EXECLISTS(dev_priv)) {
		/*
		 * Older GVT emulation depends upon intercepting CSB mmio,
		 * which we no longer use, preferring to use the HWSP cache
		 * instead.
		 */
		if (intel_vgpu_active(dev_priv) &&
		    !intel_vgpu_has_hwsp_emulation(dev_priv)) {
			i915_report_error(dev_priv,
					  "old vGPU host found, support for HWSP emulation required\n");
			return -ENXIO;
		}
	}

569
	intel_sanitize_options(dev_priv);
570

571
	/* needs to be done before ggtt probe */
572
	intel_dram_edram_detect(dev_priv);
573

574 575 576 577
	ret = i915_set_dma_info(dev_priv);
	if (ret)
		return ret;

578 579
	i915_perf_init(dev_priv);

A
Andi Shyti 已提交
580 581 582
	ret = intel_gt_assign_ggtt(to_gt(dev_priv));
	if (ret)
		goto err_perf;
583

584
	ret = i915_ggtt_probe_hw(dev_priv);
585
	if (ret)
586
		goto err_perf;
587

588
	ret = drm_aperture_remove_conflicting_pci_framebuffers(pdev, dev_priv->drm.driver);
589
	if (ret)
590
		goto err_ggtt;
591

592
	ret = i915_ggtt_init_hw(dev_priv);
593
	if (ret)
594
		goto err_ggtt;
595

596 597 598 599
	ret = intel_memory_regions_hw_probe(dev_priv);
	if (ret)
		goto err_ggtt;

M
Michał Winiarski 已提交
600
	ret = intel_gt_probe_lmem(to_gt(dev_priv));
601 602 603
	if (ret)
		goto err_mem_regions;

604
	ret = i915_ggtt_enable_hw(dev_priv);
605
	if (ret) {
606
		drm_err(&dev_priv->drm, "failed to enable GGTT\n");
607
		goto err_mem_regions;
608 609
	}

D
David Weinehall 已提交
610
	pci_set_master(pdev);
611 612 613 614 615 616 617 618 619

	/* On the 945G/GM, the chipset reports the MSI capability on the
	 * integrated graphics even though the support isn't actually there
	 * according to the published specs.  It doesn't appear to function
	 * correctly in testing on 945G.
	 * This may be a side effect of MSI having been made available for PEG
	 * and the registers being closely associated.
	 *
	 * According to chipset errata, on the 965GM, MSI interrupts may
620 621 622 623
	 * be lost or delayed, and was defeatured. MSI interrupts seem to
	 * get lost on g4x as well, and interrupt delivery seems to stay
	 * properly dead afterwards. So we'll just disable them for all
	 * pre-gen5 chipsets.
624 625 626 627 628 629
	 *
	 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
	 * interrupts even when in MSI mode. This results in spurious
	 * interrupt warnings if the legacy irq no. is shared with another
	 * device. The kernel then disables that interrupt source and so
	 * prevents the other device from working properly.
630
	 */
631
	if (GRAPHICS_VER(dev_priv) >= 5) {
D
David Weinehall 已提交
632
		if (pci_enable_msi(pdev) < 0)
633
			drm_dbg(&dev_priv->drm, "can't enable MSI");
634 635
	}

636 637
	ret = intel_gvt_init(dev_priv);
	if (ret)
638 639 640
		goto err_msi;

	intel_opregion_setup(dev_priv);
641

642 643 644
	ret = intel_pcode_init(dev_priv);
	if (ret)
		goto err_msi;
645

646
	/*
647 648
	 * Fill the dram structure to get the system dram info. This will be
	 * used for memory latency calculation.
649
	 */
650
	intel_dram_detect(dev_priv);
651

652
	intel_bw_init_hw(dev_priv);
653

654 655
	return 0;

656 657 658
err_msi:
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
659 660
err_mem_regions:
	intel_memory_regions_driver_release(dev_priv);
661
err_ggtt:
662
	i915_ggtt_driver_release(dev_priv);
663 664
	i915_gem_drain_freed_objects(dev_priv);
	i915_ggtt_driver_late_release(dev_priv);
665 666
err_perf:
	i915_perf_fini(dev_priv);
667 668 669 670
	return ret;
}

/**
671
 * i915_driver_hw_remove - cleanup the setup done in i915_driver_hw_probe()
672 673
 * @dev_priv: device private
 */
674
static void i915_driver_hw_remove(struct drm_i915_private *dev_priv)
675
{
676
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
677

678 679
	i915_perf_fini(dev_priv);

D
David Weinehall 已提交
680 681
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
682 683 684 685 686 687 688 689 690 691 692
}

/**
 * i915_driver_register - register the driver with the rest of the system
 * @dev_priv: device private
 *
 * Perform any steps necessary to make the driver available via kernel
 * internal or userspace interfaces.
 */
static void i915_driver_register(struct drm_i915_private *dev_priv)
{
693
	struct drm_device *dev = &dev_priv->drm;
694

695
	i915_gem_driver_register(dev_priv);
696
	i915_pmu_register(dev_priv);
697

698
	intel_vgpu_register(dev_priv);
699 700

	/* Reveal our presence to userspace */
701
	if (drm_dev_register(dev, 0)) {
702 703
		drm_err(&dev_priv->drm,
			"Failed to register driver for userspace access!\n");
704
		return;
705 706
	}

707 708
	i915_debugfs_register(dev_priv);
	i915_setup_sysfs(dev_priv);
709

710 711
	/* Depends on sysfs having been initialized */
	i915_perf_register(dev_priv);
712

M
Michał Winiarski 已提交
713
	intel_gt_driver_register(to_gt(dev_priv));
714

715
	intel_display_driver_register(dev_priv);
716

717
	intel_power_domains_enable(dev_priv);
718
	intel_runtime_pm_enable(&dev_priv->runtime_pm);
719 720 721 722 723

	intel_register_dsm_handler();

	if (i915_switcheroo_register(dev_priv))
		drm_err(&dev_priv->drm, "Failed to register vga switcheroo!\n");
724 725 726 727 728 729 730 731
}

/**
 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
 * @dev_priv: device private
 */
static void i915_driver_unregister(struct drm_i915_private *dev_priv)
{
732 733 734 735
	i915_switcheroo_unregister(dev_priv);

	intel_unregister_dsm_handler();

736
	intel_runtime_pm_disable(&dev_priv->runtime_pm);
737
	intel_power_domains_disable(dev_priv);
738

739
	intel_display_driver_unregister(dev_priv);
740

M
Michał Winiarski 已提交
741
	intel_gt_driver_unregister(to_gt(dev_priv));
742

743
	i915_perf_unregister(dev_priv);
744
	i915_pmu_unregister(dev_priv);
745

D
David Weinehall 已提交
746
	i915_teardown_sysfs(dev_priv);
747
	drm_dev_unplug(&dev_priv->drm);
748

749
	i915_gem_driver_unregister(dev_priv);
750 751
}

752 753 754 755 756 757
void
i915_print_iommu_status(struct drm_i915_private *i915, struct drm_printer *p)
{
	drm_printf(p, "iommu: %s\n", enableddisabled(intel_vtd_active(i915)));
}

758 759
static void i915_welcome_messages(struct drm_i915_private *dev_priv)
{
760
	if (drm_debug_enabled(DRM_UT_DRIVER)) {
761 762
		struct drm_printer p = drm_debug_printer("i915 device info:");

763
		drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n",
764 765 766
			   INTEL_DEVID(dev_priv),
			   INTEL_REVID(dev_priv),
			   intel_platform_name(INTEL_INFO(dev_priv)->platform),
767 768
			   intel_subplatform(RUNTIME_INFO(dev_priv),
					     INTEL_INFO(dev_priv)->platform),
769
			   GRAPHICS_VER(dev_priv));
770

771 772
		intel_device_info_print_static(INTEL_INFO(dev_priv), &p);
		intel_device_info_print_runtime(RUNTIME_INFO(dev_priv), &p);
773
		i915_print_iommu_status(dev_priv, &p);
M
Michał Winiarski 已提交
774
		intel_gt_info_print(&to_gt(dev_priv)->info, &p);
775 776 777
	}

	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
778
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG enabled\n");
779
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
780
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG_GEM enabled\n");
781
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
782 783
		drm_info(&dev_priv->drm,
			 "DRM_I915_DEBUG_RUNTIME_PM enabled\n");
784 785
}

786 787 788 789 790 791 792 793
static struct drm_i915_private *
i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
	struct intel_device_info *device_info;
	struct drm_i915_private *i915;

794
	i915 = devm_drm_dev_alloc(&pdev->dev, &i915_drm_driver,
D
Daniel Vetter 已提交
795 796 797
				  struct drm_i915_private, drm);
	if (IS_ERR(i915))
		return i915;
798

799
	pci_set_drvdata(pdev, i915);
800

801 802 803
	/* Device parameters start as a copy of module parameters. */
	i915_params_copy(&i915->params, &i915_modparams);

804 805 806
	/* Setup the write-once "constant" device info */
	device_info = mkwrite_device_info(i915);
	memcpy(device_info, match_info, sizeof(*device_info));
807
	RUNTIME_INFO(i915)->device_id = pdev->device;
808 809 810 811

	return i915;
}

812
/**
813
 * i915_driver_probe - setup chip and create an initial config
814 815
 * @pdev: PCI device
 * @ent: matching PCI ID entry
816
 *
817
 * The driver probe routine has to do several things:
818 819 820 821 822
 *   - drive output discovery via intel_modeset_init()
 *   - initialize the memory manager
 *   - allocate initial config memory
 *   - setup the DRM framebuffer with the allocated memory
 */
823
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
824
{
825 826
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
827
	struct drm_i915_private *i915;
828
	int ret;
829

830 831 832
	i915 = i915_driver_create(pdev, ent);
	if (IS_ERR(i915))
		return PTR_ERR(i915);
833

834
	/* Disable nuclear pageflip by default on pre-ILK */
835
	if (!i915->params.nuclear_pageflip && match_info->graphics.ver < 5)
836
		i915->drm.driver_features &= ~DRIVER_ATOMIC;
837

838 839
	ret = pci_enable_device(pdev);
	if (ret)
840
		goto out_fini;
D
Damien Lespiau 已提交
841

842
	ret = i915_driver_early_probe(i915);
843 844
	if (ret < 0)
		goto out_pci_disable;
845

846
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
L
Linus Torvalds 已提交
847

848
	intel_vgpu_detect(i915);
849

850
	ret = i915_driver_mmio_probe(i915);
851 852
	if (ret < 0)
		goto out_runtime_pm_put;
J
Jesse Barnes 已提交
853

854
	ret = i915_driver_hw_probe(i915);
855 856
	if (ret < 0)
		goto out_cleanup_mmio;
857

858
	ret = intel_modeset_init_noirq(i915);
859
	if (ret < 0)
860
		goto out_cleanup_hw;
861

862 863 864 865
	ret = intel_irq_install(i915);
	if (ret)
		goto out_cleanup_modeset;

866 867
	ret = intel_modeset_init_nogem(i915);
	if (ret)
868 869
		goto out_cleanup_irq;

870 871 872 873 874 875 876 877
	ret = i915_gem_init(i915);
	if (ret)
		goto out_cleanup_modeset2;

	ret = intel_modeset_init(i915);
	if (ret)
		goto out_cleanup_gem;

878
	i915_driver_register(i915);
879

880
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
881

882
	i915_welcome_messages(i915);
883

884 885
	i915->do_release = true;

886 887
	return 0;

888 889 890 891 892 893 894 895 896 897
out_cleanup_gem:
	i915_gem_suspend(i915);
	i915_gem_driver_remove(i915);
	i915_gem_driver_release(i915);
out_cleanup_modeset2:
	/* FIXME clean up the error path */
	intel_modeset_driver_remove(i915);
	intel_irq_uninstall(i915);
	intel_modeset_driver_remove_noirq(i915);
	goto out_cleanup_modeset;
898 899 900
out_cleanup_irq:
	intel_irq_uninstall(i915);
out_cleanup_modeset:
901
	intel_modeset_driver_remove_nogem(i915);
902
out_cleanup_hw:
903 904 905
	i915_driver_hw_remove(i915);
	intel_memory_regions_driver_release(i915);
	i915_ggtt_driver_release(i915);
906 907
	i915_gem_drain_freed_objects(i915);
	i915_ggtt_driver_late_release(i915);
908
out_cleanup_mmio:
909
	i915_driver_mmio_release(i915);
910
out_runtime_pm_put:
911 912
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
	i915_driver_late_release(i915);
913 914
out_pci_disable:
	pci_disable_device(pdev);
915
out_fini:
916
	i915_probe_error(i915, "Device initialization failed (%d)\n", ret);
917 918 919
	return ret;
}

920
void i915_driver_remove(struct drm_i915_private *i915)
921
{
922
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
923

924
	i915_driver_unregister(i915);
925

926 927 928
	/* Flush any external code that still may be under the RCU lock */
	synchronize_rcu();

929
	i915_gem_suspend(i915);
B
Ben Widawsky 已提交
930

931
	intel_gvt_driver_remove(i915);
932

933
	intel_modeset_driver_remove(i915);
934

935 936
	intel_irq_uninstall(i915);

937
	intel_modeset_driver_remove_noirq(i915);
938

939 940
	i915_reset_error_state(i915);
	i915_gem_driver_remove(i915);
941

942
	intel_modeset_driver_remove_nogem(i915);
943

944
	i915_driver_hw_remove(i915);
945

946
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
947 948 949 950 951
}

static void i915_driver_release(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
952
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
953

954 955 956
	if (!dev_priv->do_release)
		return;

957
	disable_rpm_wakeref_asserts(rpm);
958

959
	i915_gem_driver_release(dev_priv);
960

961
	intel_memory_regions_driver_release(dev_priv);
962
	i915_ggtt_driver_release(dev_priv);
963
	i915_gem_drain_freed_objects(dev_priv);
964
	i915_ggtt_driver_late_release(dev_priv);
965

966
	i915_driver_mmio_release(dev_priv);
967

968
	enable_rpm_wakeref_asserts(rpm);
969
	intel_runtime_pm_driver_release(rpm);
970

971
	i915_driver_late_release(dev_priv);
972 973
}

974
static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
975
{
976
	struct drm_i915_private *i915 = to_i915(dev);
977
	int ret;
978

979
	ret = i915_gem_open(i915, file);
980 981
	if (ret)
		return ret;
982

983 984
	return 0;
}
985

986 987 988 989 990 991 992 993 994 995 996 997 998 999
/**
 * i915_driver_lastclose - clean up after all DRM clients have exited
 * @dev: DRM device
 *
 * Take care of cleaning up after all DRM clients have exited.  In the
 * mode setting case, we want to restore the kernel's initial mode (just
 * in case the last client left us in a bad state).
 *
 * Additionally, in the non-mode setting case, we'll tear down the GTT
 * and DMA structures, since the kernel won't be using them, and clea
 * up any GEM state.
 */
static void i915_driver_lastclose(struct drm_device *dev)
{
1000 1001
	struct drm_i915_private *i915 = to_i915(dev);

1002
	intel_fbdev_restore_mode(dev);
1003 1004 1005

	if (HAS_DISPLAY(i915))
		vga_switcheroo_process_delayed_switch();
1006
}
1007

1008
static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1009
{
1010 1011
	struct drm_i915_file_private *file_priv = file->driver_priv;

1012
	i915_gem_context_close(file);
1013

1014
	kfree_rcu(file_priv, rcu);
1015 1016 1017

	/* Catch up with all the deferred frees from "this" client */
	i915_gem_flush_free_objects(to_i915(dev));
1018 1019
}

1020 1021
static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
{
1022
	struct drm_device *dev = &dev_priv->drm;
1023
	struct intel_encoder *encoder;
1024

1025 1026 1027
	if (!HAS_DISPLAY(dev_priv))
		return;

1028
	drm_modeset_lock_all(dev);
1029 1030 1031
	for_each_intel_encoder(dev, encoder)
		if (encoder->suspend)
			encoder->suspend(encoder);
1032 1033 1034
	drm_modeset_unlock_all(dev);
}

1035 1036 1037 1038 1039
static void intel_shutdown_encoders(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = &dev_priv->drm;
	struct intel_encoder *encoder;

1040 1041 1042
	if (!HAS_DISPLAY(dev_priv))
		return;

1043 1044 1045 1046 1047 1048 1049
	drm_modeset_lock_all(dev);
	for_each_intel_encoder(dev, encoder)
		if (encoder->shutdown)
			encoder->shutdown(encoder);
	drm_modeset_unlock_all(dev);
}

1050 1051
void i915_driver_shutdown(struct drm_i915_private *i915)
{
1052
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
1053 1054
	intel_runtime_pm_disable(&i915->runtime_pm);
	intel_power_domains_disable(i915);
1055

1056 1057
	i915_gem_suspend(i915);

1058 1059
	if (HAS_DISPLAY(i915)) {
		drm_kms_helper_poll_disable(&i915->drm);
1060

1061 1062
		drm_atomic_helper_shutdown(&i915->drm);
	}
1063 1064 1065 1066 1067 1068 1069

	intel_dp_mst_suspend(i915);

	intel_runtime_pm_disable_interrupts(i915);
	intel_hpd_cancel_work(i915);

	intel_suspend_encoders(i915);
1070
	intel_shutdown_encoders(i915);
1071

1072
	intel_dmc_ucode_suspend(i915);
1073

1074 1075 1076
	/*
	 * The only requirement is to reboot with display DC states disabled,
	 * for now leaving all display power wells in the INIT power domain
1077 1078 1079 1080 1081 1082 1083
	 * enabled.
	 *
	 * TODO:
	 * - unify the pci_driver::shutdown sequence here with the
	 *   pci_driver.driver.pm.poweroff,poweroff_late sequence.
	 * - unify the driver remove and system/runtime suspend sequences with
	 *   the above unified shutdown/poweroff sequence.
1084 1085
	 */
	intel_power_domains_driver_remove(i915);
1086
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
1087 1088

	intel_runtime_pm_driver_release(&i915->runtime_pm);
1089 1090
}

1091 1092 1093 1094 1095 1096 1097 1098
static bool suspend_to_idle(struct drm_i915_private *dev_priv)
{
#if IS_ENABLED(CONFIG_ACPI_SLEEP)
	if (acpi_target_system_state() < ACPI_STATE_S3)
		return true;
#endif
	return false;
}
1099

1100 1101 1102 1103 1104 1105 1106 1107 1108 1109
static int i915_drm_prepare(struct drm_device *dev)
{
	struct drm_i915_private *i915 = to_i915(dev);

	/*
	 * NB intel_display_suspend() may issue new requests after we've
	 * ostensibly marked the GPU as ready-to-sleep here. We need to
	 * split out that work and pull it forward so that after point,
	 * the GPU is not woken again.
	 */
1110
	return i915_gem_backup_suspend(i915);
1111 1112
}

1113
static int i915_drm_suspend(struct drm_device *dev)
J
Jesse Barnes 已提交
1114
{
1115
	struct drm_i915_private *dev_priv = to_i915(dev);
1116
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1117
	pci_power_t opregion_target_state;
1118

1119
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1120

1121 1122
	/* We do a lot of poking in a lot of registers, make sure they work
	 * properly. */
1123
	intel_power_domains_disable(dev_priv);
1124 1125
	if (HAS_DISPLAY(dev_priv))
		drm_kms_helper_poll_disable(dev);
1126

D
David Weinehall 已提交
1127
	pci_save_state(pdev);
J
Jesse Barnes 已提交
1128

1129
	intel_display_suspend(dev);
1130

1131
	intel_dp_mst_suspend(dev_priv);
1132

1133 1134
	intel_runtime_pm_disable_interrupts(dev_priv);
	intel_hpd_cancel_work(dev_priv);
1135

1136
	intel_suspend_encoders(dev_priv);
1137

1138
	intel_suspend_hw(dev_priv);
1139

1140 1141
	/* Must be called before GGTT is suspended. */
	intel_dpt_suspend(dev_priv);
1142
	i915_ggtt_suspend(to_gt(dev_priv)->ggtt);
1143

1144
	i915_save_display(dev_priv);
1145

1146
	opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
1147
	intel_opregion_suspend(dev_priv, opregion_target_state);
1148

1149
	intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
1150

1151 1152
	dev_priv->suspend_count++;

1153
	intel_dmc_ucode_suspend(dev_priv);
1154

1155
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1156

1157
	return 0;
1158 1159
}

1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
static enum i915_drm_suspend_mode
get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
{
	if (hibernate)
		return I915_DRM_SUSPEND_HIBERNATE;

	if (suspend_to_idle(dev_priv))
		return I915_DRM_SUSPEND_IDLE;

	return I915_DRM_SUSPEND_MEM;
}

1172
static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
1173
{
1174
	struct drm_i915_private *dev_priv = to_i915(dev);
1175
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1176
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1177
	int ret;
1178

1179
	disable_rpm_wakeref_asserts(rpm);
1180

1181 1182
	i915_gem_suspend_late(dev_priv);

1183
	intel_uncore_suspend(&dev_priv->uncore);
1184

1185 1186
	intel_power_domains_suspend(dev_priv,
				    get_suspend_mode(dev_priv, hibernation));
1187

1188 1189
	intel_display_power_suspend_late(dev_priv);

1190
	ret = vlv_suspend_complete(dev_priv);
1191
	if (ret) {
1192
		drm_err(&dev_priv->drm, "Suspend complete failed: %d\n", ret);
1193
		intel_power_domains_resume(dev_priv);
1194

1195
		goto out;
1196 1197
	}

1198 1199 1200 1201 1202 1203 1204 1205
	/*
	 * FIXME: Temporary hammer to avoid freezing the machine on our DGFX
	 * This should be totally removed when we handle the pci states properly
	 * on runtime PM and on s2idle cases.
	 */
	if (suspend_to_idle(dev_priv))
		pci_d3cold_disable(pdev);

D
David Weinehall 已提交
1206
	pci_disable_device(pdev);
1207
	/*
1208
	 * During hibernation on some platforms the BIOS may try to access
1209 1210
	 * the device even though it's already in D3 and hang the machine. So
	 * leave the device in D0 on those platforms and hope the BIOS will
1211 1212 1213 1214 1215 1216 1217
	 * power down the device properly. The issue was seen on multiple old
	 * GENs with different BIOS vendors, so having an explicit blacklist
	 * is inpractical; apply the workaround on everything pre GEN6. The
	 * platforms where the issue was seen:
	 * Lenovo Thinkpad X301, X61s, X60, T60, X41
	 * Fujitsu FSC S7110
	 * Acer Aspire 1830T
1218
	 */
1219
	if (!(hibernation && GRAPHICS_VER(dev_priv) < 6))
D
David Weinehall 已提交
1220
		pci_set_power_state(pdev, PCI_D3hot);
1221

1222
out:
1223
	enable_rpm_wakeref_asserts(rpm);
1224
	if (!dev_priv->uncore.user_forcewake_count)
1225
		intel_runtime_pm_driver_release(rpm);
1226 1227

	return ret;
1228 1229
}

1230 1231
int i915_driver_suspend_switcheroo(struct drm_i915_private *i915,
				   pm_message_t state)
1232 1233 1234
{
	int error;

1235 1236
	if (drm_WARN_ON_ONCE(&i915->drm, state.event != PM_EVENT_SUSPEND &&
			     state.event != PM_EVENT_FREEZE))
1237
		return -EINVAL;
1238

1239
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1240
		return 0;
1241

1242
	error = i915_drm_suspend(&i915->drm);
1243 1244 1245
	if (error)
		return error;

1246
	return i915_drm_suspend_late(&i915->drm, false);
J
Jesse Barnes 已提交
1247 1248
}

1249
static int i915_drm_resume(struct drm_device *dev)
1250
{
1251
	struct drm_i915_private *dev_priv = to_i915(dev);
1252
	int ret;
1253

1254
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1255

1256 1257 1258 1259
	ret = intel_pcode_init(dev_priv);
	if (ret)
		return ret;

1260 1261
	sanitize_gpu(dev_priv);

1262
	ret = i915_ggtt_enable_hw(dev_priv);
1263
	if (ret)
1264
		drm_err(&dev_priv->drm, "failed to re-enable GGTT\n");
1265

1266
	i915_ggtt_resume(to_gt(dev_priv)->ggtt);
1267 1268
	/* Must be called after GGTT is resumed. */
	intel_dpt_resume(dev_priv);
1269

1270
	intel_dmc_ucode_resume(dev_priv);
1271

1272
	i915_restore_display(dev_priv);
1273
	intel_pps_unlock_regs_wa(dev_priv);
1274

1275
	intel_init_pch_refclk(dev_priv);
1276

1277 1278 1279 1280 1281
	/*
	 * Interrupts have to be enabled before any batches are run. If not the
	 * GPU will hang. i915_gem_init_hw() will initiate batches to
	 * update/restore the context.
	 *
1282 1283
	 * drm_mode_config_reset() needs AUX interrupts.
	 *
1284 1285 1286 1287 1288
	 * Modeset enabling in intel_modeset_init_hw() also needs working
	 * interrupts.
	 */
	intel_runtime_pm_enable_interrupts(dev_priv);

1289 1290
	if (HAS_DISPLAY(dev_priv))
		drm_mode_config_reset(dev);
1291

1292
	i915_gem_resume(dev_priv);
1293

1294
	intel_modeset_init_hw(dev_priv);
1295
	intel_init_clock_gating(dev_priv);
1296
	intel_hpd_init(dev_priv);
1297

1298
	/* MST sideband requires HPD interrupts enabled */
1299
	intel_dp_mst_resume(dev_priv);
1300 1301
	intel_display_resume(dev);

1302
	intel_hpd_poll_disable(dev_priv);
1303 1304
	if (HAS_DISPLAY(dev_priv))
		drm_kms_helper_poll_enable(dev);
1305

1306
	intel_opregion_resume(dev_priv);
1307

1308
	intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
1309

1310 1311
	intel_power_domains_enable(dev_priv);

1312 1313
	intel_gvt_resume(dev_priv);

1314
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1315

1316
	return 0;
1317 1318
}

1319
static int i915_drm_resume_early(struct drm_device *dev)
1320
{
1321
	struct drm_i915_private *dev_priv = to_i915(dev);
1322
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1323
	int ret;
1324

1325 1326 1327 1328 1329 1330 1331 1332 1333
	/*
	 * We have a resume ordering issue with the snd-hda driver also
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an early
	 * resume hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344

	/*
	 * Note that we need to set the power state explicitly, since we
	 * powered off the device during freeze and the PCI core won't power
	 * it back up for us during thaw. Powering off the device during
	 * freeze is not a hard requirement though, and during the
	 * suspend/resume phases the PCI core makes sure we get here with the
	 * device powered on. So in case we change our freeze logic and keep
	 * the device powered we can also remove the following set power state
	 * call.
	 */
D
David Weinehall 已提交
1345
	ret = pci_set_power_state(pdev, PCI_D0);
1346
	if (ret) {
1347 1348
		drm_err(&dev_priv->drm,
			"failed to set PCI D0 power state (%d)\n", ret);
1349
		return ret;
1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364
	}

	/*
	 * Note that pci_enable_device() first enables any parent bridge
	 * device and only then sets the power state for this device. The
	 * bridge enabling is a nop though, since bridge devices are resumed
	 * first. The order of enabling power and enabling the device is
	 * imposed by the PCI core as described above, so here we preserve the
	 * same order for the freeze/thaw phases.
	 *
	 * TODO: eventually we should remove pci_disable_device() /
	 * pci_enable_enable_device() from suspend/resume. Due to how they
	 * depend on the device enable refcount we can't anyway depend on them
	 * disabling/enabling the device.
	 */
1365 1366
	if (pci_enable_device(pdev))
		return -EIO;
1367

D
David Weinehall 已提交
1368
	pci_set_master(pdev);
1369

1370 1371
	pci_d3cold_enable(pdev);

1372
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1373

1374
	ret = vlv_resume_prepare(dev_priv, false);
1375
	if (ret)
1376
		drm_err(&dev_priv->drm,
1377
			"Resume prepare failed: %d, continuing anyway\n", ret);
1378

1379 1380
	intel_uncore_resume_early(&dev_priv->uncore);

M
Michał Winiarski 已提交
1381
	intel_gt_check_and_clear_faults(to_gt(dev_priv));
1382

1383
	intel_display_power_resume_early(dev_priv);
1384

1385
	intel_power_domains_resume(dev_priv);
1386

1387
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1388

1389
	return ret;
1390 1391
}

1392
int i915_driver_resume_switcheroo(struct drm_i915_private *i915)
1393
{
1394
	int ret;
1395

1396
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1397 1398
		return 0;

1399
	ret = i915_drm_resume_early(&i915->drm);
1400 1401 1402
	if (ret)
		return ret;

1403
	return i915_drm_resume(&i915->drm);
1404 1405
}

1406 1407
static int i915_pm_prepare(struct device *kdev)
{
1408
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1409

1410
	if (!i915) {
1411 1412 1413 1414
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

1415
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1416 1417
		return 0;

1418
	return i915_drm_prepare(&i915->drm);
1419 1420
}

1421
static int i915_pm_suspend(struct device *kdev)
1422
{
1423
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1424

1425
	if (!i915) {
1426
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
1427 1428
		return -ENODEV;
	}
1429

1430
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1431 1432
		return 0;

1433
	return i915_drm_suspend(&i915->drm);
1434 1435
}

1436
static int i915_pm_suspend_late(struct device *kdev)
1437
{
1438
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1439 1440

	/*
D
Damien Lespiau 已提交
1441
	 * We have a suspend ordering issue with the snd-hda driver also
1442 1443 1444 1445 1446 1447 1448
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an late
	 * suspend hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1449
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1450
		return 0;
1451

1452
	return i915_drm_suspend_late(&i915->drm, false);
1453 1454
}

1455
static int i915_pm_poweroff_late(struct device *kdev)
1456
{
1457
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1458

1459
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1460 1461
		return 0;

1462
	return i915_drm_suspend_late(&i915->drm, true);
1463 1464
}

1465
static int i915_pm_resume_early(struct device *kdev)
1466
{
1467
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1468

1469
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1470 1471
		return 0;

1472
	return i915_drm_resume_early(&i915->drm);
1473 1474
}

1475
static int i915_pm_resume(struct device *kdev)
1476
{
1477
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1478

1479
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1480 1481
		return 0;

1482
	return i915_drm_resume(&i915->drm);
1483 1484
}

1485
/* freeze: before creating the hibernation_image */
1486
static int i915_pm_freeze(struct device *kdev)
1487
{
1488
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1489 1490
	int ret;

1491 1492
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend(&i915->drm);
1493 1494 1495
		if (ret)
			return ret;
	}
1496

1497
	ret = i915_gem_freeze(i915);
1498 1499 1500 1501
	if (ret)
		return ret;

	return 0;
1502 1503
}

1504
static int i915_pm_freeze_late(struct device *kdev)
1505
{
1506
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1507 1508
	int ret;

1509 1510
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend_late(&i915->drm, true);
1511 1512 1513
		if (ret)
			return ret;
	}
1514

1515
	ret = i915_gem_freeze_late(i915);
1516 1517 1518 1519
	if (ret)
		return ret;

	return 0;
1520 1521 1522
}

/* thaw: called after creating the hibernation image, but before turning off. */
1523
static int i915_pm_thaw_early(struct device *kdev)
1524
{
1525
	return i915_pm_resume_early(kdev);
1526 1527
}

1528
static int i915_pm_thaw(struct device *kdev)
1529
{
1530
	return i915_pm_resume(kdev);
1531 1532 1533
}

/* restore: called after loading the hibernation image. */
1534
static int i915_pm_restore_early(struct device *kdev)
1535
{
1536
	return i915_pm_resume_early(kdev);
1537 1538
}

1539
static int i915_pm_restore(struct device *kdev)
1540
{
1541
	return i915_pm_resume(kdev);
1542 1543
}

1544
static int intel_runtime_suspend(struct device *kdev)
1545
{
1546
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1547
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1548
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1549
	int ret;
1550

1551
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
1552 1553
		return -ENODEV;

1554
	drm_dbg_kms(&dev_priv->drm, "Suspending device\n");
1555

1556
	disable_rpm_wakeref_asserts(rpm);
1557

1558 1559 1560 1561
	/*
	 * We are safe here against re-faults, since the fault handler takes
	 * an RPM reference.
	 */
1562
	i915_gem_runtime_suspend(dev_priv);
1563

M
Michał Winiarski 已提交
1564
	intel_gt_runtime_suspend(to_gt(dev_priv));
1565

1566
	intel_runtime_pm_disable_interrupts(dev_priv);
1567

1568
	intel_uncore_suspend(&dev_priv->uncore);
1569

1570 1571
	intel_display_power_suspend(dev_priv);

1572
	ret = vlv_suspend_complete(dev_priv);
1573
	if (ret) {
1574 1575
		drm_err(&dev_priv->drm,
			"Runtime suspend failed, disabling it (%d)\n", ret);
1576
		intel_uncore_runtime_resume(&dev_priv->uncore);
1577

1578
		intel_runtime_pm_enable_interrupts(dev_priv);
1579

M
Michał Winiarski 已提交
1580
		intel_gt_runtime_resume(to_gt(dev_priv));
1581

1582
		enable_rpm_wakeref_asserts(rpm);
1583

1584 1585
		return ret;
	}
1586

1587
	enable_rpm_wakeref_asserts(rpm);
1588
	intel_runtime_pm_driver_release(rpm);
1589

1590
	if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore))
1591 1592
		drm_err(&dev_priv->drm,
			"Unclaimed access detected prior to suspending\n");
1593

1594 1595 1596 1597 1598 1599
	/*
	 * FIXME: Temporary hammer to avoid freezing the machine on our DGFX
	 * This should be totally removed when we handle the pci states properly
	 * on runtime PM and on s2idle cases.
	 */
	pci_d3cold_disable(pdev);
1600
	rpm->suspended = true;
1601 1602

	/*
1603 1604
	 * FIXME: We really should find a document that references the arguments
	 * used below!
1605
	 */
1606
	if (IS_BROADWELL(dev_priv)) {
1607 1608 1609 1610 1611 1612
		/*
		 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
		 * being detected, and the call we do at intel_runtime_resume()
		 * won't be able to restore them. Since PCI_D3hot matches the
		 * actual specification and appears to be working, use it.
		 */
1613
		intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
1614
	} else {
1615 1616 1617 1618 1619 1620 1621
		/*
		 * current versions of firmware which depend on this opregion
		 * notification have repurposed the D1 definition to mean
		 * "runtime suspended" vs. what you would normally expect (D3)
		 * to distinguish it from notifications that might be sent via
		 * the suspend path.
		 */
1622
		intel_opregion_notify_adapter(dev_priv, PCI_D1);
1623
	}
1624

1625
	assert_forcewakes_inactive(&dev_priv->uncore);
1626

1627
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
1628
		intel_hpd_poll_enable(dev_priv);
1629

1630
	drm_dbg_kms(&dev_priv->drm, "Device suspended\n");
1631 1632 1633
	return 0;
}

1634
static int intel_runtime_resume(struct device *kdev)
1635
{
1636
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1637
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1638
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1639
	int ret;
1640

1641
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
1642
		return -ENODEV;
1643

1644
	drm_dbg_kms(&dev_priv->drm, "Resuming device\n");
1645

1646
	drm_WARN_ON_ONCE(&dev_priv->drm, atomic_read(&rpm->wakeref_count));
1647
	disable_rpm_wakeref_asserts(rpm);
1648

1649
	intel_opregion_notify_adapter(dev_priv, PCI_D0);
1650
	rpm->suspended = false;
1651
	pci_d3cold_enable(pdev);
1652
	if (intel_uncore_unclaimed_mmio(&dev_priv->uncore))
1653 1654
		drm_dbg(&dev_priv->drm,
			"Unclaimed access during suspend, bios?\n");
1655

1656 1657
	intel_display_power_resume(dev_priv);

1658
	ret = vlv_resume_prepare(dev_priv, true);
1659

1660
	intel_uncore_runtime_resume(&dev_priv->uncore);
1661

1662 1663
	intel_runtime_pm_enable_interrupts(dev_priv);

1664 1665 1666 1667
	/*
	 * No point of rolling back things in case of an error, as the best
	 * we can do is to hope that things will still work (and disable RPM).
	 */
M
Michał Winiarski 已提交
1668
	intel_gt_runtime_resume(to_gt(dev_priv));
1669

1670 1671 1672 1673 1674
	/*
	 * On VLV/CHV display interrupts are part of the display
	 * power well, so hpd is reinitialized from there. For
	 * everyone else do it here.
	 */
1675
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
1676
		intel_hpd_init(dev_priv);
1677 1678
		intel_hpd_poll_disable(dev_priv);
	}
1679

1680 1681
	intel_enable_ipc(dev_priv);

1682
	enable_rpm_wakeref_asserts(rpm);
1683

1684
	if (ret)
1685 1686
		drm_err(&dev_priv->drm,
			"Runtime resume failed, disabling it (%d)\n", ret);
1687
	else
1688
		drm_dbg_kms(&dev_priv->drm, "Device resumed\n");
1689 1690

	return ret;
1691 1692
}

1693
const struct dev_pm_ops i915_pm_ops = {
1694 1695 1696 1697
	/*
	 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
	 * PMSG_RESUME]
	 */
1698
	.prepare = i915_pm_prepare,
1699
	.suspend = i915_pm_suspend,
1700 1701
	.suspend_late = i915_pm_suspend_late,
	.resume_early = i915_pm_resume_early,
1702
	.resume = i915_pm_resume,
1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718

	/*
	 * S4 event handlers
	 * @freeze, @freeze_late    : called (1) before creating the
	 *                            hibernation image [PMSG_FREEZE] and
	 *                            (2) after rebooting, before restoring
	 *                            the image [PMSG_QUIESCE]
	 * @thaw, @thaw_early       : called (1) after creating the hibernation
	 *                            image, before writing it [PMSG_THAW]
	 *                            and (2) after failing to create or
	 *                            restore the image [PMSG_RECOVER]
	 * @poweroff, @poweroff_late: called after writing the hibernation
	 *                            image, before rebooting [PMSG_HIBERNATE]
	 * @restore, @restore_early : called after rebooting and restoring the
	 *                            hibernation image [PMSG_RESTORE]
	 */
1719 1720 1721 1722
	.freeze = i915_pm_freeze,
	.freeze_late = i915_pm_freeze_late,
	.thaw_early = i915_pm_thaw_early,
	.thaw = i915_pm_thaw,
1723
	.poweroff = i915_pm_suspend,
1724
	.poweroff_late = i915_pm_poweroff_late,
1725 1726
	.restore_early = i915_pm_restore_early,
	.restore = i915_pm_restore,
1727 1728

	/* S0ix (via runtime suspend) event handlers */
1729 1730
	.runtime_suspend = intel_runtime_suspend,
	.runtime_resume = intel_runtime_resume,
1731 1732
};

1733 1734 1735
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
1736
	.release = drm_release_noglobal,
1737
	.unlocked_ioctl = drm_ioctl,
1738
	.mmap = i915_gem_mmap,
1739 1740
	.poll = drm_poll,
	.read = drm_read,
1741
	.compat_ioctl = i915_ioc32_compat_ioctl,
1742 1743 1744
	.llseek = noop_llseek,
};

1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758
static int
i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file)
{
	return -ENODEV;
}

static const struct drm_ioctl_desc i915_ioctls[] = {
	DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
1759
	DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_RENDER_ALLOW),
1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770
	DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1771
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, drm_invalid_op, DRM_AUTH),
1772
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_RENDER_ALLOW),
1773 1774
	DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
1775
	DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_RENDER_ALLOW),
1776 1777
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
1778
	DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_RENDER_ALLOW),
1779 1780 1781
	DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
1782
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE_EXT, i915_gem_create_ext_ioctl, DRM_RENDER_ALLOW),
1783 1784 1785
	DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
1786
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_OFFSET, i915_gem_mmap_offset_ioctl, DRM_RENDER_ALLOW),
1787 1788
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
1789 1790
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
1791
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
1792
	DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
1793
	DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
D
Daniel Vetter 已提交
1794 1795 1796 1797
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
1798
	DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_RENDER_ALLOW),
1799
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
1800 1801 1802 1803 1804 1805
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
1806
	DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
1807 1808 1809
	DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_RENDER_ALLOW),
1810 1811
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_CREATE, i915_gem_vm_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_DESTROY, i915_gem_vm_destroy_ioctl, DRM_RENDER_ALLOW),
1812 1813
};

1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828
/*
 * Interface history:
 *
 * 1.1: Original.
 * 1.2: Add Power Management
 * 1.3: Add vblank support
 * 1.4: Fix cmdbuffer path, add heap destroy
 * 1.5: Add vblank pipe configuration
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
 */
#define DRIVER_MAJOR		1
#define DRIVER_MINOR		6
#define DRIVER_PATCHLEVEL	0

1829
static const struct drm_driver i915_drm_driver = {
1830 1831
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
1832
	 */
1833
	.driver_features =
1834
	    DRIVER_GEM |
1835 1836
	    DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ |
	    DRIVER_SYNCOBJ_TIMELINE,
1837
	.release = i915_driver_release,
1838
	.open = i915_driver_open,
1839
	.lastclose = i915_driver_lastclose,
1840
	.postclose = i915_driver_postclose,
1841

1842 1843 1844 1845
	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
	.gem_prime_import = i915_gem_prime_import,

1846
	.dumb_create = i915_gem_dumb_create,
1847 1848
	.dumb_map_offset = i915_gem_dumb_mmap_offset,

L
Linus Torvalds 已提交
1849
	.ioctls = i915_ioctls,
1850
	.num_ioctls = ARRAY_SIZE(i915_ioctls),
1851
	.fops = &i915_driver_fops,
1852 1853 1854 1855 1856 1857
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
1858
};