common.c 10.5 KB
Newer Older
1
/*
2
 * arch/arm/mach-orion5x/common.c
3
 *
4
 * Core functions for Marvell Orion 5x SoCs
5 6 7
 *
 * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
 *
L
Lennert Buytenhek 已提交
8 9
 * This file is licensed under the terms of the GNU General Public
 * License version 2.  This program is licensed "as is" without any
10 11 12 13 14
 * warranty of any kind, whether express or implied.
 */

#include <linux/kernel.h>
#include <linux/init.h>
15
#include <linux/platform_device.h>
16
#include <linux/dma-mapping.h>
17
#include <linux/serial_8250.h>
18
#include <linux/mv643xx_i2c.h>
19
#include <linux/ata_platform.h>
20
#include <linux/delay.h>
21
#include <linux/clk-provider.h>
22
#include <linux/cpu.h>
23
#include <net/dsa.h>
24
#include <asm/page.h>
25
#include <asm/setup.h>
26
#include <asm/system_misc.h>
27
#include <asm/mach/arch.h>
28
#include <asm/mach/map.h>
29
#include <asm/mach/time.h>
30
#include <mach/bridge-regs.h>
31 32
#include <mach/hardware.h>
#include <mach/orion5x.h>
33 34
#include <linux/platform_data/mtd-orion_nand.h>
#include <linux/platform_data/usb-ehci-orion.h>
35
#include <plat/time.h>
36
#include <plat/common.h>
37 38 39 40 41
#include "common.h"

/*****************************************************************************
 * I/O Address Mapping
 ****************************************************************************/
42
static struct map_desc orion5x_io_desc[] __initdata = {
43
	{
44
		.virtual	= (unsigned long) ORION5X_REGS_VIRT_BASE,
45 46
		.pfn		= __phys_to_pfn(ORION5X_REGS_PHYS_BASE),
		.length		= ORION5X_REGS_SIZE,
47 48
		.type		= MT_DEVICE,
	}, {
49
		.virtual	= (unsigned long) ORION5X_PCIE_WA_VIRT_BASE,
50 51
		.pfn		= __phys_to_pfn(ORION5X_PCIE_WA_PHYS_BASE),
		.length		= ORION5X_PCIE_WA_SIZE,
52
		.type		= MT_DEVICE,
53 54 55
	},
};

56
void __init orion5x_map_io(void)
57
{
58
	iotable_init(orion5x_io_desc, ARRAY_SIZE(orion5x_io_desc));
59
}
60

61

62 63 64 65 66
/*****************************************************************************
 * CLK tree
 ****************************************************************************/
static struct clk *tclk;

67
void __init clk_init(void)
68 69 70
{
	tclk = clk_register_fixed_rate(NULL, "tclk", NULL, CLK_IS_ROOT,
				       orion5x_tclk);
71 72

	orion_clkdev_init(tclk);
73 74
}

75 76 77 78 79
/*****************************************************************************
 * EHCI0
 ****************************************************************************/
void __init orion5x_ehci0_init(void)
{
80 81
	orion_ehci_init(ORION5X_USB0_PHYS_BASE, IRQ_ORION5X_USB0_CTRL,
			EHCI_PHY_ORION);
82 83 84 85 86 87 88 89
}


/*****************************************************************************
 * EHCI1
 ****************************************************************************/
void __init orion5x_ehci1_init(void)
{
90
	orion_ehci_1_init(ORION5X_USB1_PHYS_BASE, IRQ_ORION5X_USB1_CTRL);
91 92 93
}


94
/*****************************************************************************
95
 * GE00
96
 ****************************************************************************/
97
void __init orion5x_eth_init(struct mv643xx_eth_platform_data *eth_data)
98
{
99
	orion_ge00_init(eth_data,
100
			ORION5X_ETH_PHYS_BASE, IRQ_ORION5X_ETH_SUM,
101 102
			IRQ_ORION5X_ETH_ERR,
			MV643XX_TX_CSUM_DEFAULT_LIMIT);
103 104
}

105

106 107 108 109 110
/*****************************************************************************
 * Ethernet switch
 ****************************************************************************/
void __init orion5x_eth_switch_init(struct dsa_platform_data *d, int irq)
{
111
	orion_ge00_switch_init(d, irq);
112 113 114
}


115
/*****************************************************************************
116
 * I2C
117
 ****************************************************************************/
118 119
void __init orion5x_i2c_init(void)
{
120 121
	orion_i2c_init(I2C_PHYS_BASE, IRQ_ORION5X_I2C, 8);

122 123 124
}


125
/*****************************************************************************
126
 * SATA
127
 ****************************************************************************/
128
void __init orion5x_sata_init(struct mv_sata_platform_data *sata_data)
129
{
130
	orion_sata_init(sata_data, ORION5X_SATA_PHYS_BASE, IRQ_ORION5X_SATA);
131 132
}

133

134 135 136
/*****************************************************************************
 * SPI
 ****************************************************************************/
137
void __init orion5x_spi_init(void)
138
{
139
	orion_spi_init(SPI_PHYS_BASE);
140 141 142
}


143
/*****************************************************************************
144 145 146 147
 * UART0
 ****************************************************************************/
void __init orion5x_uart0_init(void)
{
148
	orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
149
			 IRQ_ORION5X_UART0, tclk);
150 151 152 153
}

/*****************************************************************************
 * UART1
154
 ****************************************************************************/
155 156
void __init orion5x_uart1_init(void)
{
157
	orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
158
			 IRQ_ORION5X_UART1, tclk);
159
}
160

161 162 163 164 165
/*****************************************************************************
 * XOR engine
 ****************************************************************************/
void __init orion5x_xor_init(void)
{
166
	orion_xor0_init(ORION5X_XOR_PHYS_BASE,
167 168
			ORION5X_XOR_PHYS_BASE + 0x200,
			IRQ_ORION5X_XOR0, IRQ_ORION5X_XOR1);
169 170
}

171 172 173 174
/*****************************************************************************
 * Cryptographic Engines and Security Accelerator (CESA)
 ****************************************************************************/
static void __init orion5x_crypto_init(void)
175
{
176 177 178 179
	mvebu_mbus_add_window_by_id(ORION_MBUS_SRAM_TARGET,
				    ORION_MBUS_SRAM_ATTR,
				    ORION5X_SRAM_PHYS_BASE,
				    ORION5X_SRAM_SIZE);
180 181
	orion_crypto_init(ORION5X_CRYPTO_PHYS_BASE, ORION5X_SRAM_PHYS_BASE,
			  SZ_8K, IRQ_ORION5X_CESA);
182
}
183

184 185 186
/*****************************************************************************
 * Watchdog
 ****************************************************************************/
187
static void __init orion5x_wdt_init(void)
188
{
189
	orion_wdt_init();
190 191 192
}


193 194 195
/*****************************************************************************
 * Time handling
 ****************************************************************************/
196 197
void __init orion5x_init_early(void)
{
198 199 200
	u32 rev, dev;
	const char *mbus_soc_name;

201
	orion_time_set_base(TIMER_VIRT_BASE);
202

203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225
	/* Initialize the MBUS driver */
	orion5x_pcie_id(&dev, &rev);
	if (dev == MV88F5281_DEV_ID)
		mbus_soc_name = "marvell,orion5x-88f5281-mbus";
	else if (dev == MV88F5182_DEV_ID)
		mbus_soc_name = "marvell,orion5x-88f5182-mbus";
	else if (dev == MV88F5181_DEV_ID)
		mbus_soc_name = "marvell,orion5x-88f5181-mbus";
	else if (dev == MV88F6183_DEV_ID)
		mbus_soc_name = "marvell,orion5x-88f6183-mbus";
	else
		mbus_soc_name = NULL;
	mvebu_mbus_init(mbus_soc_name, ORION5X_BRIDGE_WINS_BASE,
			ORION5X_BRIDGE_WINS_SZ,
			ORION5X_DDR_WINS_BASE, ORION5X_DDR_WINS_SZ);
}

void orion5x_setup_wins(void)
{
	/*
	 * The PCIe windows will no longer be statically allocated
	 * here once Orion5x is migrated to the pci-mvebu driver.
	 */
226 227 228
	mvebu_mbus_add_window_remap_by_id(ORION_MBUS_PCIE_IO_TARGET,
					  ORION_MBUS_PCIE_IO_ATTR,
					  ORION5X_PCIE_IO_PHYS_BASE,
229
					  ORION5X_PCIE_IO_SIZE,
230 231 232 233 234 235 236 237
					  ORION5X_PCIE_IO_BUS_BASE);
	mvebu_mbus_add_window_by_id(ORION_MBUS_PCIE_MEM_TARGET,
				    ORION_MBUS_PCIE_MEM_ATTR,
				    ORION5X_PCIE_MEM_PHYS_BASE,
				    ORION5X_PCIE_MEM_SIZE);
	mvebu_mbus_add_window_remap_by_id(ORION_MBUS_PCI_IO_TARGET,
					  ORION_MBUS_PCI_IO_ATTR,
					  ORION5X_PCI_IO_PHYS_BASE,
238
					  ORION5X_PCI_IO_SIZE,
239 240 241 242 243
					  ORION5X_PCI_IO_BUS_BASE);
	mvebu_mbus_add_window_by_id(ORION_MBUS_PCI_MEM_TARGET,
				    ORION_MBUS_PCI_MEM_ATTR,
				    ORION5X_PCI_MEM_PHYS_BASE,
				    ORION5X_PCI_MEM_SIZE);
244 245
}

246 247
int orion5x_tclk;

248
static int __init orion5x_find_tclk(void)
249
{
250 251 252 253 254 255 256
	u32 dev, rev;

	orion5x_pcie_id(&dev, &rev);
	if (dev == MV88F6183_DEV_ID &&
	    (readl(MPP_RESET_SAMPLE) & 0x00000200) == 0)
		return 133333333;

257 258 259
	return 166666667;
}

S
Stephen Warren 已提交
260
void __init orion5x_timer_init(void)
261
{
262
	orion5x_tclk = orion5x_find_tclk();
263 264 265

	orion_time_init(ORION5X_BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
			IRQ_ORION5X_BRIDGE, orion5x_tclk);
266 267
}

268

269 270 271 272
/*****************************************************************************
 * General
 ****************************************************************************/
/*
273
 * Identify device ID and rev from PCIe configuration header space '0'.
274
 */
275
void __init orion5x_id(u32 *dev, u32 *rev, char **dev_name)
276
{
277
	orion5x_pcie_id(dev, rev);
278 279 280 281 282 283

	if (*dev == MV88F5281_DEV_ID) {
		if (*rev == MV88F5281_REV_D2) {
			*dev_name = "MV88F5281-D2";
		} else if (*rev == MV88F5281_REV_D1) {
			*dev_name = "MV88F5281-D1";
284 285
		} else if (*rev == MV88F5281_REV_D0) {
			*dev_name = "MV88F5281-D0";
286 287 288 289 290 291 292 293 294
		} else {
			*dev_name = "MV88F5281-Rev-Unsupported";
		}
	} else if (*dev == MV88F5182_DEV_ID) {
		if (*rev == MV88F5182_REV_A2) {
			*dev_name = "MV88F5182-A2";
		} else {
			*dev_name = "MV88F5182-Rev-Unsupported";
		}
295 296 297
	} else if (*dev == MV88F5181_DEV_ID) {
		if (*rev == MV88F5181_REV_B1) {
			*dev_name = "MV88F5181-Rev-B1";
298 299
		} else if (*rev == MV88F5181L_REV_A1) {
			*dev_name = "MV88F5181L-Rev-A1";
300
		} else {
301
			*dev_name = "MV88F5181(L)-Rev-Unsupported";
302
		}
303 304 305 306 307 308
	} else if (*dev == MV88F6183_DEV_ID) {
		if (*rev == MV88F6183_REV_B0) {
			*dev_name = "MV88F6183-Rev-B0";
		} else {
			*dev_name = "MV88F6183-Rev-Unsupported";
		}
309 310 311 312 313
	} else {
		*dev_name = "Device-Unknown";
	}
}

314
void __init orion5x_init(void)
315 316 317 318
{
	char *dev_name;
	u32 dev, rev;

319
	orion5x_id(&dev, &rev, &dev_name);
320 321
	printk(KERN_INFO "Orion ID: %s. TCLK=%d.\n", dev_name, orion5x_tclk);

322 323 324
	/*
	 * Setup Orion address map
	 */
325
	orion5x_setup_wins();
326

327 328 329
	/* Setup root of clk tree */
	clk_init();

330 331 332 333 334 335
	/*
	 * Don't issue "Wait for Interrupt" instruction if we are
	 * running on D0 5281 silicon.
	 */
	if (dev == MV88F5281_DEV_ID && rev == MV88F5281_REV_D0) {
		printk(KERN_INFO "Orion: Applying 5281 D0 WFI workaround.\n");
T
Thomas Gleixner 已提交
336
		cpu_idle_poll_ctrl(true);
337
	}
338

339 340 341 342 343 344 345 346
	/*
	 * The 5082/5181l/5182/6082/6082l/6183 have crypto
	 * while 5180n/5181/5281 don't have crypto.
	 */
	if ((dev == MV88F5181_DEV_ID && rev >= MV88F5181L_REV_A0) ||
	    dev == MV88F5182_DEV_ID || dev == MV88F6183_DEV_ID)
		orion5x_crypto_init();

347 348 349 350
	/*
	 * Register watchdog driver
	 */
	orion5x_wdt_init();
351
}
352

353
void orion5x_restart(enum reboot_mode mode, const char *cmd)
354 355 356 357 358 359 360 361 362 363
{
	/*
	 * Enable and issue soft reset
	 */
	orion5x_setbits(RSTOUTn_MASK, (1 << 2));
	orion5x_setbits(CPU_SOFT_RESET, 1);
	mdelay(200);
	orion5x_clrbits(CPU_SOFT_RESET, 1);
}

364 365 366 367
/*
 * Many orion-based systems have buggy bootloader implementations.
 * This is a common fixup for bogus memory tags.
 */
L
Laura Abbott 已提交
368
void __init tag_fixup_mem32(struct tag *t, char **from)
369 370 371 372 373 374 375 376 377 378 379
{
	for (; t->hdr.size; t = tag_next(t))
		if (t->hdr.tag == ATAG_MEM &&
		    (!t->u.mem.size || t->u.mem.size & ~PAGE_MASK ||
		     t->u.mem.start & ~PAGE_MASK)) {
			printk(KERN_WARNING
			       "Clearing invalid memory bank %dKB@0x%08x\n",
			       t->u.mem.size / 1024, t->u.mem.start);
			t->hdr.tag = 0;
		}
}