common.c 18.1 KB
Newer Older
1
/*
2
 * arch/arm/mach-orion5x/common.c
3
 *
4
 * Core functions for Marvell Orion 5x SoCs
5 6 7
 *
 * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
 *
L
Lennert Buytenhek 已提交
8 9
 * This file is licensed under the terms of the GNU General Public
 * License version 2.  This program is licensed "as is" without any
10 11 12 13 14
 * warranty of any kind, whether express or implied.
 */

#include <linux/kernel.h>
#include <linux/init.h>
15 16
#include <linux/platform_device.h>
#include <linux/serial_8250.h>
17
#include <linux/mbus.h>
18
#include <linux/mv643xx_eth.h>
19
#include <linux/mv643xx_i2c.h>
20
#include <linux/ata_platform.h>
21
#include <linux/spi/orion_spi.h>
22
#include <net/dsa.h>
23
#include <asm/page.h>
24
#include <asm/setup.h>
25
#include <asm/timex.h>
26
#include <asm/mach/arch.h>
27
#include <asm/mach/map.h>
28
#include <asm/mach/time.h>
29
#include <mach/bridge-regs.h>
30 31
#include <mach/hardware.h>
#include <mach/orion5x.h>
32
#include <plat/ehci-orion.h>
33
#include <plat/mv_xor.h>
34
#include <plat/orion_nand.h>
35
#include <plat/orion_wdt.h>
36
#include <plat/time.h>
37 38 39 40 41
#include "common.h"

/*****************************************************************************
 * I/O Address Mapping
 ****************************************************************************/
42
static struct map_desc orion5x_io_desc[] __initdata = {
43
	{
44 45 46
		.virtual	= ORION5X_REGS_VIRT_BASE,
		.pfn		= __phys_to_pfn(ORION5X_REGS_PHYS_BASE),
		.length		= ORION5X_REGS_SIZE,
47 48
		.type		= MT_DEVICE,
	}, {
49 50 51
		.virtual	= ORION5X_PCIE_IO_VIRT_BASE,
		.pfn		= __phys_to_pfn(ORION5X_PCIE_IO_PHYS_BASE),
		.length		= ORION5X_PCIE_IO_SIZE,
52 53
		.type		= MT_DEVICE,
	}, {
54 55 56
		.virtual	= ORION5X_PCI_IO_VIRT_BASE,
		.pfn		= __phys_to_pfn(ORION5X_PCI_IO_PHYS_BASE),
		.length		= ORION5X_PCI_IO_SIZE,
57 58
		.type		= MT_DEVICE,
	}, {
59 60 61
		.virtual	= ORION5X_PCIE_WA_VIRT_BASE,
		.pfn		= __phys_to_pfn(ORION5X_PCIE_WA_PHYS_BASE),
		.length		= ORION5X_PCIE_WA_SIZE,
62
		.type		= MT_DEVICE,
63 64 65
	},
};

66
void __init orion5x_map_io(void)
67
{
68
	iotable_init(orion5x_io_desc, ARRAY_SIZE(orion5x_io_desc));
69
}
70

71

72
/*****************************************************************************
73
 * EHCI
74
 ****************************************************************************/
75 76
static struct orion_ehci_data orion5x_ehci_data = {
	.dram		= &orion5x_mbus_dram_info,
77
	.phy_version	= EHCI_PHY_ORION,
78 79
};

80
static u64 ehci_dmamask = 0xffffffffUL;
81 82


83 84 85
/*****************************************************************************
 * EHCI0
 ****************************************************************************/
86
static struct resource orion5x_ehci0_resources[] = {
87
	{
88
		.start	= ORION5X_USB0_PHYS_BASE,
89
		.end	= ORION5X_USB0_PHYS_BASE + SZ_4K - 1,
90
		.flags	= IORESOURCE_MEM,
91
	}, {
92 93
		.start	= IRQ_ORION5X_USB0_CTRL,
		.end	= IRQ_ORION5X_USB0_CTRL,
94 95 96 97
		.flags	= IORESOURCE_IRQ,
	},
};

98
static struct platform_device orion5x_ehci0 = {
99 100 101 102 103
	.name		= "orion-ehci",
	.id		= 0,
	.dev		= {
		.dma_mask		= &ehci_dmamask,
		.coherent_dma_mask	= 0xffffffff,
104
		.platform_data		= &orion5x_ehci_data,
105
	},
106 107
	.resource	= orion5x_ehci0_resources,
	.num_resources	= ARRAY_SIZE(orion5x_ehci0_resources),
108 109
};

110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130
void __init orion5x_ehci0_init(void)
{
	platform_device_register(&orion5x_ehci0);
}


/*****************************************************************************
 * EHCI1
 ****************************************************************************/
static struct resource orion5x_ehci1_resources[] = {
	{
		.start	= ORION5X_USB1_PHYS_BASE,
		.end	= ORION5X_USB1_PHYS_BASE + SZ_4K - 1,
		.flags	= IORESOURCE_MEM,
	}, {
		.start	= IRQ_ORION5X_USB1_CTRL,
		.end	= IRQ_ORION5X_USB1_CTRL,
		.flags	= IORESOURCE_IRQ,
	},
};

131
static struct platform_device orion5x_ehci1 = {
132 133 134 135 136
	.name		= "orion-ehci",
	.id		= 1,
	.dev		= {
		.dma_mask		= &ehci_dmamask,
		.coherent_dma_mask	= 0xffffffff,
137
		.platform_data		= &orion5x_ehci_data,
138
	},
139 140
	.resource	= orion5x_ehci1_resources,
	.num_resources	= ARRAY_SIZE(orion5x_ehci1_resources),
141 142
};

143 144 145 146 147 148
void __init orion5x_ehci1_init(void)
{
	platform_device_register(&orion5x_ehci1);
}


149
/*****************************************************************************
150
 * GigE
151
 ****************************************************************************/
152 153 154 155
struct mv643xx_eth_shared_platform_data orion5x_eth_shared_data = {
	.dram		= &orion5x_mbus_dram_info,
};

156
static struct resource orion5x_eth_shared_resources[] = {
157
	{
158 159
		.start	= ORION5X_ETH_PHYS_BASE + 0x2000,
		.end	= ORION5X_ETH_PHYS_BASE + 0x3fff,
160
		.flags	= IORESOURCE_MEM,
161 162 163 164
	}, {
		.start	= IRQ_ORION5X_ETH_ERR,
		.end	= IRQ_ORION5X_ETH_ERR,
		.flags	= IORESOURCE_IRQ,
165 166 167
	},
};

168
static struct platform_device orion5x_eth_shared = {
169 170
	.name		= MV643XX_ETH_SHARED_NAME,
	.id		= 0,
171 172 173
	.dev		= {
		.platform_data	= &orion5x_eth_shared_data,
	},
174
	.num_resources	= ARRAY_SIZE(orion5x_eth_shared_resources),
175
	.resource	= orion5x_eth_shared_resources,
176 177
};

178
static struct resource orion5x_eth_resources[] = {
179 180
	{
		.name	= "eth irq",
181 182
		.start	= IRQ_ORION5X_ETH_SUM,
		.end	= IRQ_ORION5X_ETH_SUM,
183
		.flags	= IORESOURCE_IRQ,
184
	},
185 186
};

187
static struct platform_device orion5x_eth = {
188 189 190
	.name		= MV643XX_ETH_NAME,
	.id		= 0,
	.num_resources	= 1,
191
	.resource	= orion5x_eth_resources,
192 193 194
	.dev		= {
		.coherent_dma_mask	= 0xffffffff,
	},
195 196
};

197
void __init orion5x_eth_init(struct mv643xx_eth_platform_data *eth_data)
198
{
199
	eth_data->shared = &orion5x_eth_shared;
200
	orion5x_eth.dev.platform_data = eth_data;
201

202 203
	platform_device_register(&orion5x_eth_shared);
	platform_device_register(&orion5x_eth);
204 205
}

206

207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226
/*****************************************************************************
 * Ethernet switch
 ****************************************************************************/
static struct resource orion5x_switch_resources[] = {
	{
		.start	= 0,
		.end	= 0,
		.flags	= IORESOURCE_IRQ,
	},
};

static struct platform_device orion5x_switch_device = {
	.name		= "dsa",
	.id		= 0,
	.num_resources	= 0,
	.resource	= orion5x_switch_resources,
};

void __init orion5x_eth_switch_init(struct dsa_platform_data *d, int irq)
{
227 228
	int i;

229 230 231 232 233 234 235
	if (irq != NO_IRQ) {
		orion5x_switch_resources[0].start = irq;
		orion5x_switch_resources[0].end = irq;
		orion5x_switch_device.num_resources = 1;
	}

	d->netdev = &orion5x_eth.dev;
236 237
	for (i = 0; i < d->nr_chips; i++)
		d->chip[i].mii_bus = &orion5x_eth_shared.dev;
238 239 240 241 242 243
	orion5x_switch_device.dev.platform_data = d;

	platform_device_register(&orion5x_switch_device);
}


244
/*****************************************************************************
245
 * I2C
246
 ****************************************************************************/
247
static struct mv64xxx_i2c_pdata orion5x_i2c_pdata = {
248 249 250 251 252
	.freq_m		= 8, /* assumes 166 MHz TCLK */
	.freq_n		= 3,
	.timeout	= 1000, /* Default timeout of 1 second */
};

253
static struct resource orion5x_i2c_resources[] = {
254
	{
255
		.start	= I2C_PHYS_BASE,
256
		.end	= I2C_PHYS_BASE + 0x1f,
257 258 259 260 261
		.flags	= IORESOURCE_MEM,
	}, {
		.start	= IRQ_ORION5X_I2C,
		.end	= IRQ_ORION5X_I2C,
		.flags	= IORESOURCE_IRQ,
262 263 264
	},
};

265
static struct platform_device orion5x_i2c = {
266 267
	.name		= MV64XXX_I2C_CTLR_NAME,
	.id		= 0,
268 269
	.num_resources	= ARRAY_SIZE(orion5x_i2c_resources),
	.resource	= orion5x_i2c_resources,
270
	.dev		= {
271
		.platform_data	= &orion5x_i2c_pdata,
272 273 274
	},
};

275 276 277 278 279 280
void __init orion5x_i2c_init(void)
{
	platform_device_register(&orion5x_i2c);
}


281
/*****************************************************************************
282
 * SATA
283
 ****************************************************************************/
284
static struct resource orion5x_sata_resources[] = {
285
	{
286 287 288 289 290 291 292 293 294 295
		.name	= "sata base",
		.start	= ORION5X_SATA_PHYS_BASE,
		.end	= ORION5X_SATA_PHYS_BASE + 0x5000 - 1,
		.flags	= IORESOURCE_MEM,
	}, {
		.name	= "sata irq",
		.start	= IRQ_ORION5X_SATA,
		.end	= IRQ_ORION5X_SATA,
		.flags	= IORESOURCE_IRQ,
	},
296 297
};

298
static struct platform_device orion5x_sata = {
299 300
	.name		= "sata_mv",
	.id		= 0,
301 302 303
	.dev		= {
		.coherent_dma_mask	= 0xffffffff,
	},
304 305
	.num_resources	= ARRAY_SIZE(orion5x_sata_resources),
	.resource	= orion5x_sata_resources,
306 307
};

308
void __init orion5x_sata_init(struct mv_sata_platform_data *sata_data)
309
{
310 311 312
	sata_data->dram = &orion5x_mbus_dram_info;
	orion5x_sata.dev.platform_data = sata_data;
	platform_device_register(&orion5x_sata);
313 314
}

315

316 317 318 319
/*****************************************************************************
 * SPI
 ****************************************************************************/
static struct orion_spi_info orion5x_spi_plat_data = {
320 321
	.tclk			= 0,
	.enable_clock_fix	= 1,
322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348
};

static struct resource orion5x_spi_resources[] = {
	{
		.name	= "spi base",
		.start	= SPI_PHYS_BASE,
		.end	= SPI_PHYS_BASE + 0x1f,
		.flags	= IORESOURCE_MEM,
	},
};

static struct platform_device orion5x_spi = {
	.name		= "orion_spi",
	.id		= 0,
	.dev		= {
		.platform_data	= &orion5x_spi_plat_data,
	},
	.num_resources	= ARRAY_SIZE(orion5x_spi_resources),
	.resource	= orion5x_spi_resources,
};

void __init orion5x_spi_init()
{
	platform_device_register(&orion5x_spi);
}


349
/*****************************************************************************
350 351 352 353 354 355 356 357 358 359
 * UART0
 ****************************************************************************/
static struct plat_serial8250_port orion5x_uart0_data[] = {
	{
		.mapbase	= UART0_PHYS_BASE,
		.membase	= (char *)UART0_VIRT_BASE,
		.irq		= IRQ_ORION5X_UART0,
		.flags		= UPF_SKIP_TEST | UPF_BOOT_AUTOCONF,
		.iotype		= UPIO_MEM,
		.regshift	= 2,
360
		.uartclk	= 0,
361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394
	}, {
	},
};

static struct resource orion5x_uart0_resources[] = {
	{
		.start		= UART0_PHYS_BASE,
		.end		= UART0_PHYS_BASE + 0xff,
		.flags		= IORESOURCE_MEM,
	}, {
		.start		= IRQ_ORION5X_UART0,
		.end		= IRQ_ORION5X_UART0,
		.flags		= IORESOURCE_IRQ,
	},
};

static struct platform_device orion5x_uart0 = {
	.name			= "serial8250",
	.id			= PLAT8250_DEV_PLATFORM,
	.dev			= {
		.platform_data	= orion5x_uart0_data,
	},
	.resource		= orion5x_uart0_resources,
	.num_resources		= ARRAY_SIZE(orion5x_uart0_resources),
};

void __init orion5x_uart0_init(void)
{
	platform_device_register(&orion5x_uart0);
}


/*****************************************************************************
 * UART1
395
 ****************************************************************************/
396 397 398 399 400 401 402 403
static struct plat_serial8250_port orion5x_uart1_data[] = {
	{
		.mapbase	= UART1_PHYS_BASE,
		.membase	= (char *)UART1_VIRT_BASE,
		.irq		= IRQ_ORION5X_UART1,
		.flags		= UPF_SKIP_TEST | UPF_BOOT_AUTOCONF,
		.iotype		= UPIO_MEM,
		.regshift	= 2,
404
		.uartclk	= 0,
405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434
	}, {
	},
};

static struct resource orion5x_uart1_resources[] = {
	{
		.start		= UART1_PHYS_BASE,
		.end		= UART1_PHYS_BASE + 0xff,
		.flags		= IORESOURCE_MEM,
	}, {
		.start		= IRQ_ORION5X_UART1,
		.end		= IRQ_ORION5X_UART1,
		.flags		= IORESOURCE_IRQ,
	},
};

static struct platform_device orion5x_uart1 = {
	.name			= "serial8250",
	.id			= PLAT8250_DEV_PLATFORM1,
	.dev			= {
		.platform_data	= orion5x_uart1_data,
	},
	.resource		= orion5x_uart1_resources,
	.num_resources		= ARRAY_SIZE(orion5x_uart1_resources),
};

void __init orion5x_uart1_init(void)
{
	platform_device_register(&orion5x_uart1);
}
435

436

437 438 439
/*****************************************************************************
 * XOR engine
 ****************************************************************************/
440 441 442 443
struct mv_xor_platform_shared_data orion5x_xor_shared_data = {
	.dram		= &orion5x_mbus_dram_info,
};

444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460
static struct resource orion5x_xor_shared_resources[] = {
	{
		.name	= "xor low",
		.start	= ORION5X_XOR_PHYS_BASE,
		.end	= ORION5X_XOR_PHYS_BASE + 0xff,
		.flags	= IORESOURCE_MEM,
	}, {
		.name	= "xor high",
		.start	= ORION5X_XOR_PHYS_BASE + 0x200,
		.end	= ORION5X_XOR_PHYS_BASE + 0x2ff,
		.flags	= IORESOURCE_MEM,
	},
};

static struct platform_device orion5x_xor_shared = {
	.name		= MV_XOR_SHARED_NAME,
	.id		= 0,
461 462 463
	.dev		= {
		.platform_data	= &orion5x_xor_shared_data,
	},
464 465 466 467
	.num_resources	= ARRAY_SIZE(orion5x_xor_shared_resources),
	.resource	= orion5x_xor_shared_resources,
};

468
static u64 orion5x_xor_dmamask = DMA_BIT_MASK(32);
469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490

static struct resource orion5x_xor0_resources[] = {
	[0] = {
		.start	= IRQ_ORION5X_XOR0,
		.end	= IRQ_ORION5X_XOR0,
		.flags	= IORESOURCE_IRQ,
	},
};

static struct mv_xor_platform_data orion5x_xor0_data = {
	.shared		= &orion5x_xor_shared,
	.hw_id		= 0,
	.pool_size	= PAGE_SIZE,
};

static struct platform_device orion5x_xor0_channel = {
	.name		= MV_XOR_NAME,
	.id		= 0,
	.num_resources	= ARRAY_SIZE(orion5x_xor0_resources),
	.resource	= orion5x_xor0_resources,
	.dev		= {
		.dma_mask		= &orion5x_xor_dmamask,
491
		.coherent_dma_mask	= DMA_BIT_MASK(64),
492
		.platform_data		= &orion5x_xor0_data,
493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516
	},
};

static struct resource orion5x_xor1_resources[] = {
	[0] = {
		.start	= IRQ_ORION5X_XOR1,
		.end	= IRQ_ORION5X_XOR1,
		.flags	= IORESOURCE_IRQ,
	},
};

static struct mv_xor_platform_data orion5x_xor1_data = {
	.shared		= &orion5x_xor_shared,
	.hw_id		= 1,
	.pool_size	= PAGE_SIZE,
};

static struct platform_device orion5x_xor1_channel = {
	.name		= MV_XOR_NAME,
	.id		= 1,
	.num_resources	= ARRAY_SIZE(orion5x_xor1_resources),
	.resource	= orion5x_xor1_resources,
	.dev		= {
		.dma_mask		= &orion5x_xor_dmamask,
517
		.coherent_dma_mask	= DMA_BIT_MASK(64),
518
		.platform_data		= &orion5x_xor1_data,
519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539
	},
};

void __init orion5x_xor_init(void)
{
	platform_device_register(&orion5x_xor_shared);

	/*
	 * two engines can't do memset simultaneously, this limitation
	 * satisfied by removing memset support from one of the engines.
	 */
	dma_cap_set(DMA_MEMCPY, orion5x_xor0_data.cap_mask);
	dma_cap_set(DMA_XOR, orion5x_xor0_data.cap_mask);
	platform_device_register(&orion5x_xor0_channel);

	dma_cap_set(DMA_MEMCPY, orion5x_xor1_data.cap_mask);
	dma_cap_set(DMA_MEMSET, orion5x_xor1_data.cap_mask);
	dma_cap_set(DMA_XOR, orion5x_xor1_data.cap_mask);
	platform_device_register(&orion5x_xor1_channel);
}

540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565
static struct resource orion5x_crypto_res[] = {
	{
		.name   = "regs",
		.start  = ORION5X_CRYPTO_PHYS_BASE,
		.end    = ORION5X_CRYPTO_PHYS_BASE + 0xffff,
		.flags  = IORESOURCE_MEM,
	}, {
		.name   = "sram",
		.start  = ORION5X_SRAM_PHYS_BASE,
		.end    = ORION5X_SRAM_PHYS_BASE + SZ_8K - 1,
		.flags  = IORESOURCE_MEM,
	}, {
		.name   = "crypto interrupt",
		.start  = IRQ_ORION5X_CESA,
		.end    = IRQ_ORION5X_CESA,
		.flags  = IORESOURCE_IRQ,
	},
};

static struct platform_device orion5x_crypto_device = {
	.name           = "mv_crypto",
	.id             = -1,
	.num_resources  = ARRAY_SIZE(orion5x_crypto_res),
	.resource       = orion5x_crypto_res,
};

566
static int __init orion5x_crypto_init(void)
567 568 569 570 571 572 573 574 575
{
	int ret;

	ret = orion5x_setup_sram_win();
	if (ret)
		return ret;

	return platform_device_register(&orion5x_crypto_device);
}
576

577 578 579
/*****************************************************************************
 * Watchdog
 ****************************************************************************/
580
static struct orion_wdt_platform_data orion5x_wdt_data = {
581 582 583 584
	.tclk			= 0,
};

static struct platform_device orion5x_wdt_device = {
585
	.name		= "orion_wdt",
586 587 588 589 590 591 592 593 594 595 596 597 598 599
	.id		= -1,
	.dev		= {
		.platform_data	= &orion5x_wdt_data,
	},
	.num_resources	= 0,
};

void __init orion5x_wdt_init(void)
{
	orion5x_wdt_data.tclk = orion5x_tclk;
	platform_device_register(&orion5x_wdt_device);
}


600 601 602
/*****************************************************************************
 * Time handling
 ****************************************************************************/
603 604 605 606 607
void __init orion5x_init_early(void)
{
	orion_time_set_base(TIMER_VIRT_BASE);
}

608 609 610 611
int orion5x_tclk;

int __init orion5x_find_tclk(void)
{
612 613 614 615 616 617 618
	u32 dev, rev;

	orion5x_pcie_id(&dev, &rev);
	if (dev == MV88F6183_DEV_ID &&
	    (readl(MPP_RESET_SAMPLE) & 0x00000200) == 0)
		return 133333333;

619 620 621
	return 166666667;
}

622
static void orion5x_timer_init(void)
623
{
624
	orion5x_tclk = orion5x_find_tclk();
625 626 627

	orion_time_init(ORION5X_BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
			IRQ_ORION5X_BRIDGE, orion5x_tclk);
628 629
}

630
struct sys_timer orion5x_timer = {
631
	.init = orion5x_timer_init,
632 633
};

634

635 636 637 638
/*****************************************************************************
 * General
 ****************************************************************************/
/*
639
 * Identify device ID and rev from PCIe configuration header space '0'.
640
 */
641
static void __init orion5x_id(u32 *dev, u32 *rev, char **dev_name)
642
{
643
	orion5x_pcie_id(dev, rev);
644 645 646 647 648 649

	if (*dev == MV88F5281_DEV_ID) {
		if (*rev == MV88F5281_REV_D2) {
			*dev_name = "MV88F5281-D2";
		} else if (*rev == MV88F5281_REV_D1) {
			*dev_name = "MV88F5281-D1";
650 651
		} else if (*rev == MV88F5281_REV_D0) {
			*dev_name = "MV88F5281-D0";
652 653 654 655 656 657 658 659 660
		} else {
			*dev_name = "MV88F5281-Rev-Unsupported";
		}
	} else if (*dev == MV88F5182_DEV_ID) {
		if (*rev == MV88F5182_REV_A2) {
			*dev_name = "MV88F5182-A2";
		} else {
			*dev_name = "MV88F5182-Rev-Unsupported";
		}
661 662 663
	} else if (*dev == MV88F5181_DEV_ID) {
		if (*rev == MV88F5181_REV_B1) {
			*dev_name = "MV88F5181-Rev-B1";
664 665
		} else if (*rev == MV88F5181L_REV_A1) {
			*dev_name = "MV88F5181L-Rev-A1";
666
		} else {
667
			*dev_name = "MV88F5181(L)-Rev-Unsupported";
668
		}
669 670 671 672 673 674
	} else if (*dev == MV88F6183_DEV_ID) {
		if (*rev == MV88F6183_REV_B0) {
			*dev_name = "MV88F6183-Rev-B0";
		} else {
			*dev_name = "MV88F6183-Rev-Unsupported";
		}
675 676 677 678 679
	} else {
		*dev_name = "Device-Unknown";
	}
}

680
void __init orion5x_init(void)
681 682 683 684
{
	char *dev_name;
	u32 dev, rev;

685
	orion5x_id(&dev, &rev, &dev_name);
686 687 688
	printk(KERN_INFO "Orion ID: %s. TCLK=%d.\n", dev_name, orion5x_tclk);

	orion5x_eth_shared_data.t_clk = orion5x_tclk;
689
	orion5x_spi_plat_data.tclk = orion5x_tclk;
690 691
	orion5x_uart0_data[0].uartclk = orion5x_tclk;
	orion5x_uart1_data[0].uartclk = orion5x_tclk;
692 693 694 695

	/*
	 * Setup Orion address map
	 */
696
	orion5x_setup_cpu_mbus_bridge();
697 698 699 700 701 702 703 704 705

	/*
	 * Don't issue "Wait for Interrupt" instruction if we are
	 * running on D0 5281 silicon.
	 */
	if (dev == MV88F5281_DEV_ID && rev == MV88F5281_REV_D0) {
		printk(KERN_INFO "Orion: Applying 5281 D0 WFI workaround.\n");
		disable_hlt();
	}
706

707 708 709 710 711 712 713 714
	/*
	 * The 5082/5181l/5182/6082/6082l/6183 have crypto
	 * while 5180n/5181/5281 don't have crypto.
	 */
	if ((dev == MV88F5181_DEV_ID && rev >= MV88F5181L_REV_A0) ||
	    dev == MV88F5182_DEV_ID || dev == MV88F6183_DEV_ID)
		orion5x_crypto_init();

715 716 717 718
	/*
	 * Register watchdog driver
	 */
	orion5x_wdt_init();
719
}
720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737

/*
 * Many orion-based systems have buggy bootloader implementations.
 * This is a common fixup for bogus memory tags.
 */
void __init tag_fixup_mem32(struct machine_desc *mdesc, struct tag *t,
			    char **from, struct meminfo *meminfo)
{
	for (; t->hdr.size; t = tag_next(t))
		if (t->hdr.tag == ATAG_MEM &&
		    (!t->u.mem.size || t->u.mem.size & ~PAGE_MASK ||
		     t->u.mem.start & ~PAGE_MASK)) {
			printk(KERN_WARNING
			       "Clearing invalid memory bank %dKB@0x%08x\n",
			       t->u.mem.size / 1024, t->u.mem.start);
			t->hdr.tag = 0;
		}
}