common.c 8.9 KB
Newer Older
1
/*
2
 * arch/arm/mach-orion5x/common.c
3
 *
4
 * Core functions for Marvell Orion 5x SoCs
5 6 7
 *
 * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
 *
L
Lennert Buytenhek 已提交
8 9
 * This file is licensed under the terms of the GNU General Public
 * License version 2.  This program is licensed "as is" without any
10 11 12 13 14
 * warranty of any kind, whether express or implied.
 */

#include <linux/kernel.h>
#include <linux/init.h>
15
#include <linux/platform_device.h>
16
#include <linux/dma-mapping.h>
17
#include <linux/serial_8250.h>
18
#include <linux/mv643xx_i2c.h>
19
#include <linux/ata_platform.h>
20
#include <linux/delay.h>
21
#include <net/dsa.h>
22
#include <asm/page.h>
23
#include <asm/setup.h>
24
#include <asm/system_misc.h>
25
#include <asm/timex.h>
26
#include <asm/mach/arch.h>
27
#include <asm/mach/map.h>
28
#include <asm/mach/time.h>
29
#include <mach/bridge-regs.h>
30 31
#include <mach/hardware.h>
#include <mach/orion5x.h>
32
#include <plat/orion_nand.h>
33
#include <plat/ehci-orion.h>
34
#include <plat/time.h>
35
#include <plat/common.h>
36
#include <plat/addr-map.h>
37 38 39 40 41
#include "common.h"

/*****************************************************************************
 * I/O Address Mapping
 ****************************************************************************/
42
static struct map_desc orion5x_io_desc[] __initdata = {
43
	{
44 45 46
		.virtual	= ORION5X_REGS_VIRT_BASE,
		.pfn		= __phys_to_pfn(ORION5X_REGS_PHYS_BASE),
		.length		= ORION5X_REGS_SIZE,
47 48
		.type		= MT_DEVICE,
	}, {
49 50 51
		.virtual	= ORION5X_PCIE_IO_VIRT_BASE,
		.pfn		= __phys_to_pfn(ORION5X_PCIE_IO_PHYS_BASE),
		.length		= ORION5X_PCIE_IO_SIZE,
52 53
		.type		= MT_DEVICE,
	}, {
54 55 56
		.virtual	= ORION5X_PCI_IO_VIRT_BASE,
		.pfn		= __phys_to_pfn(ORION5X_PCI_IO_PHYS_BASE),
		.length		= ORION5X_PCI_IO_SIZE,
57 58
		.type		= MT_DEVICE,
	}, {
59 60 61
		.virtual	= ORION5X_PCIE_WA_VIRT_BASE,
		.pfn		= __phys_to_pfn(ORION5X_PCIE_WA_PHYS_BASE),
		.length		= ORION5X_PCIE_WA_SIZE,
62
		.type		= MT_DEVICE,
63 64 65
	},
};

66
void __init orion5x_map_io(void)
67
{
68
	iotable_init(orion5x_io_desc, ARRAY_SIZE(orion5x_io_desc));
69
}
70

71 72 73 74 75 76

/*****************************************************************************
 * EHCI0
 ****************************************************************************/
void __init orion5x_ehci0_init(void)
{
77 78
	orion_ehci_init(ORION5X_USB0_PHYS_BASE, IRQ_ORION5X_USB0_CTRL,
			EHCI_PHY_ORION);
79 80 81 82 83 84 85 86
}


/*****************************************************************************
 * EHCI1
 ****************************************************************************/
void __init orion5x_ehci1_init(void)
{
87
	orion_ehci_1_init(ORION5X_USB1_PHYS_BASE, IRQ_ORION5X_USB1_CTRL);
88 89 90
}


91
/*****************************************************************************
92
 * GE00
93
 ****************************************************************************/
94
void __init orion5x_eth_init(struct mv643xx_eth_platform_data *eth_data)
95
{
96
	orion_ge00_init(eth_data,
97 98
			ORION5X_ETH_PHYS_BASE, IRQ_ORION5X_ETH_SUM,
			IRQ_ORION5X_ETH_ERR, orion5x_tclk);
99 100
}

101

102 103 104 105 106
/*****************************************************************************
 * Ethernet switch
 ****************************************************************************/
void __init orion5x_eth_switch_init(struct dsa_platform_data *d, int irq)
{
107
	orion_ge00_switch_init(d, irq);
108 109 110
}


111
/*****************************************************************************
112
 * I2C
113
 ****************************************************************************/
114 115
void __init orion5x_i2c_init(void)
{
116 117
	orion_i2c_init(I2C_PHYS_BASE, IRQ_ORION5X_I2C, 8);

118 119 120
}


121
/*****************************************************************************
122
 * SATA
123
 ****************************************************************************/
124
void __init orion5x_sata_init(struct mv_sata_platform_data *sata_data)
125
{
126
	orion_sata_init(sata_data, ORION5X_SATA_PHYS_BASE, IRQ_ORION5X_SATA);
127 128
}

129

130 131 132 133 134
/*****************************************************************************
 * SPI
 ****************************************************************************/
void __init orion5x_spi_init()
{
135
	orion_spi_init(SPI_PHYS_BASE, orion5x_tclk);
136 137 138
}


139
/*****************************************************************************
140 141 142 143
 * UART0
 ****************************************************************************/
void __init orion5x_uart0_init(void)
{
144 145
	orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
			 IRQ_ORION5X_UART0, orion5x_tclk);
146 147 148 149
}

/*****************************************************************************
 * UART1
150
 ****************************************************************************/
151 152
void __init orion5x_uart1_init(void)
{
153 154
	orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
			 IRQ_ORION5X_UART1, orion5x_tclk);
155
}
156

157 158 159 160 161
/*****************************************************************************
 * XOR engine
 ****************************************************************************/
void __init orion5x_xor_init(void)
{
162
	orion_xor0_init(ORION5X_XOR_PHYS_BASE,
163 164
			ORION5X_XOR_PHYS_BASE + 0x200,
			IRQ_ORION5X_XOR0, IRQ_ORION5X_XOR1);
165 166
}

167 168 169 170
/*****************************************************************************
 * Cryptographic Engines and Security Accelerator (CESA)
 ****************************************************************************/
static void __init orion5x_crypto_init(void)
171
{
172
	orion5x_setup_sram_win();
173 174
	orion_crypto_init(ORION5X_CRYPTO_PHYS_BASE, ORION5X_SRAM_PHYS_BASE,
			  SZ_8K, IRQ_ORION5X_CESA);
175
}
176

177 178 179 180 181
/*****************************************************************************
 * Watchdog
 ****************************************************************************/
void __init orion5x_wdt_init(void)
{
182
	orion_wdt_init(orion5x_tclk);
183 184 185
}


186 187 188
/*****************************************************************************
 * Time handling
 ****************************************************************************/
189 190 191 192 193
void __init orion5x_init_early(void)
{
	orion_time_set_base(TIMER_VIRT_BASE);
}

194 195 196 197
int orion5x_tclk;

int __init orion5x_find_tclk(void)
{
198 199 200 201 202 203 204
	u32 dev, rev;

	orion5x_pcie_id(&dev, &rev);
	if (dev == MV88F6183_DEV_ID &&
	    (readl(MPP_RESET_SAMPLE) & 0x00000200) == 0)
		return 133333333;

205 206 207
	return 166666667;
}

208
static void orion5x_timer_init(void)
209
{
210
	orion5x_tclk = orion5x_find_tclk();
211 212 213

	orion_time_init(ORION5X_BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
			IRQ_ORION5X_BRIDGE, orion5x_tclk);
214 215
}

216
struct sys_timer orion5x_timer = {
217
	.init = orion5x_timer_init,
218 219
};

220

221 222 223 224
/*****************************************************************************
 * General
 ****************************************************************************/
/*
225
 * Identify device ID and rev from PCIe configuration header space '0'.
226
 */
227
static void __init orion5x_id(u32 *dev, u32 *rev, char **dev_name)
228
{
229
	orion5x_pcie_id(dev, rev);
230 231 232 233 234 235

	if (*dev == MV88F5281_DEV_ID) {
		if (*rev == MV88F5281_REV_D2) {
			*dev_name = "MV88F5281-D2";
		} else if (*rev == MV88F5281_REV_D1) {
			*dev_name = "MV88F5281-D1";
236 237
		} else if (*rev == MV88F5281_REV_D0) {
			*dev_name = "MV88F5281-D0";
238 239 240 241 242 243 244 245 246
		} else {
			*dev_name = "MV88F5281-Rev-Unsupported";
		}
	} else if (*dev == MV88F5182_DEV_ID) {
		if (*rev == MV88F5182_REV_A2) {
			*dev_name = "MV88F5182-A2";
		} else {
			*dev_name = "MV88F5182-Rev-Unsupported";
		}
247 248 249
	} else if (*dev == MV88F5181_DEV_ID) {
		if (*rev == MV88F5181_REV_B1) {
			*dev_name = "MV88F5181-Rev-B1";
250 251
		} else if (*rev == MV88F5181L_REV_A1) {
			*dev_name = "MV88F5181L-Rev-A1";
252
		} else {
253
			*dev_name = "MV88F5181(L)-Rev-Unsupported";
254
		}
255 256 257 258 259 260
	} else if (*dev == MV88F6183_DEV_ID) {
		if (*rev == MV88F6183_REV_B0) {
			*dev_name = "MV88F6183-Rev-B0";
		} else {
			*dev_name = "MV88F6183-Rev-Unsupported";
		}
261 262 263 264 265
	} else {
		*dev_name = "Device-Unknown";
	}
}

266
void __init orion5x_init(void)
267 268 269 270
{
	char *dev_name;
	u32 dev, rev;

271
	orion5x_id(&dev, &rev, &dev_name);
272 273
	printk(KERN_INFO "Orion ID: %s. TCLK=%d.\n", dev_name, orion5x_tclk);

274 275 276
	/*
	 * Setup Orion address map
	 */
277
	orion5x_setup_cpu_mbus_bridge();
278 279 280 281 282 283 284 285 286

	/*
	 * Don't issue "Wait for Interrupt" instruction if we are
	 * running on D0 5281 silicon.
	 */
	if (dev == MV88F5281_DEV_ID && rev == MV88F5281_REV_D0) {
		printk(KERN_INFO "Orion: Applying 5281 D0 WFI workaround.\n");
		disable_hlt();
	}
287

288 289 290 291 292 293 294 295
	/*
	 * The 5082/5181l/5182/6082/6082l/6183 have crypto
	 * while 5180n/5181/5281 don't have crypto.
	 */
	if ((dev == MV88F5181_DEV_ID && rev >= MV88F5181L_REV_A0) ||
	    dev == MV88F5182_DEV_ID || dev == MV88F6183_DEV_ID)
		orion5x_crypto_init();

296 297 298 299
	/*
	 * Register watchdog driver
	 */
	orion5x_wdt_init();
300
}
301

302 303 304 305 306 307 308 309 310 311 312
void orion5x_restart(char mode, const char *cmd)
{
	/*
	 * Enable and issue soft reset
	 */
	orion5x_setbits(RSTOUTn_MASK, (1 << 2));
	orion5x_setbits(CPU_SOFT_RESET, 1);
	mdelay(200);
	orion5x_clrbits(CPU_SOFT_RESET, 1);
}

313 314 315 316
/*
 * Many orion-based systems have buggy bootloader implementations.
 * This is a common fixup for bogus memory tags.
 */
317 318
void __init tag_fixup_mem32(struct tag *t, char **from,
			    struct meminfo *meminfo)
319 320 321 322 323 324 325 326 327 328 329
{
	for (; t->hdr.size; t = tag_next(t))
		if (t->hdr.tag == ATAG_MEM &&
		    (!t->u.mem.size || t->u.mem.size & ~PAGE_MASK ||
		     t->u.mem.start & ~PAGE_MASK)) {
			printk(KERN_WARNING
			       "Clearing invalid memory bank %dKB@0x%08x\n",
			       t->u.mem.size / 1024, t->u.mem.start);
			t->hdr.tag = 0;
		}
}