common.c 10.9 KB
Newer Older
1
/*
2
 * arch/arm/mach-orion5x/common.c
3
 *
4
 * Core functions for Marvell Orion 5x SoCs
5 6 7
 *
 * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
 *
L
Lennert Buytenhek 已提交
8 9
 * This file is licensed under the terms of the GNU General Public
 * License version 2.  This program is licensed "as is" without any
10 11 12 13 14
 * warranty of any kind, whether express or implied.
 */

#include <linux/kernel.h>
#include <linux/init.h>
15 16
#include <linux/platform_device.h>
#include <linux/serial_8250.h>
17
#include <linux/mbus.h>
18
#include <linux/mv643xx_eth.h>
19
#include <linux/mv643xx_i2c.h>
20
#include <linux/ata_platform.h>
21
#include <asm/page.h>
22
#include <asm/setup.h>
23
#include <asm/timex.h>
24
#include <asm/mach/arch.h>
25
#include <asm/mach/map.h>
26
#include <asm/mach/time.h>
27
#include <asm/arch/hardware.h>
28
#include <asm/arch/orion5x.h>
29
#include <asm/plat-orion/ehci-orion.h>
30
#include <asm/plat-orion/orion_nand.h>
31
#include <asm/plat-orion/time.h>
32 33 34 35 36
#include "common.h"

/*****************************************************************************
 * I/O Address Mapping
 ****************************************************************************/
37
static struct map_desc orion5x_io_desc[] __initdata = {
38
	{
39 40 41
		.virtual	= ORION5X_REGS_VIRT_BASE,
		.pfn		= __phys_to_pfn(ORION5X_REGS_PHYS_BASE),
		.length		= ORION5X_REGS_SIZE,
42 43
		.type		= MT_DEVICE,
	}, {
44 45 46
		.virtual	= ORION5X_PCIE_IO_VIRT_BASE,
		.pfn		= __phys_to_pfn(ORION5X_PCIE_IO_PHYS_BASE),
		.length		= ORION5X_PCIE_IO_SIZE,
47 48
		.type		= MT_DEVICE,
	}, {
49 50 51
		.virtual	= ORION5X_PCI_IO_VIRT_BASE,
		.pfn		= __phys_to_pfn(ORION5X_PCI_IO_PHYS_BASE),
		.length		= ORION5X_PCI_IO_SIZE,
52 53
		.type		= MT_DEVICE,
	}, {
54 55 56
		.virtual	= ORION5X_PCIE_WA_VIRT_BASE,
		.pfn		= __phys_to_pfn(ORION5X_PCIE_WA_PHYS_BASE),
		.length		= ORION5X_PCIE_WA_SIZE,
57
		.type		= MT_DEVICE,
58 59 60
	},
};

61
void __init orion5x_map_io(void)
62
{
63
	iotable_init(orion5x_io_desc, ARRAY_SIZE(orion5x_io_desc));
64
}
65

66

67
/*****************************************************************************
68
 * EHCI
69
 ****************************************************************************/
70 71
static struct orion_ehci_data orion5x_ehci_data = {
	.dram		= &orion5x_mbus_dram_info,
72 73
};

74
static u64 ehci_dmamask = 0xffffffffUL;
75 76


77 78 79
/*****************************************************************************
 * EHCI0
 ****************************************************************************/
80
static struct resource orion5x_ehci0_resources[] = {
81
	{
82
		.start	= ORION5X_USB0_PHYS_BASE,
83
		.end	= ORION5X_USB0_PHYS_BASE + SZ_4K - 1,
84
		.flags	= IORESOURCE_MEM,
85
	}, {
86 87
		.start	= IRQ_ORION5X_USB0_CTRL,
		.end	= IRQ_ORION5X_USB0_CTRL,
88 89 90 91
		.flags	= IORESOURCE_IRQ,
	},
};

92
static struct platform_device orion5x_ehci0 = {
93 94 95 96 97
	.name		= "orion-ehci",
	.id		= 0,
	.dev		= {
		.dma_mask		= &ehci_dmamask,
		.coherent_dma_mask	= 0xffffffff,
98
		.platform_data		= &orion5x_ehci_data,
99
	},
100 101
	.resource	= orion5x_ehci0_resources,
	.num_resources	= ARRAY_SIZE(orion5x_ehci0_resources),
102 103
};

104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124
void __init orion5x_ehci0_init(void)
{
	platform_device_register(&orion5x_ehci0);
}


/*****************************************************************************
 * EHCI1
 ****************************************************************************/
static struct resource orion5x_ehci1_resources[] = {
	{
		.start	= ORION5X_USB1_PHYS_BASE,
		.end	= ORION5X_USB1_PHYS_BASE + SZ_4K - 1,
		.flags	= IORESOURCE_MEM,
	}, {
		.start	= IRQ_ORION5X_USB1_CTRL,
		.end	= IRQ_ORION5X_USB1_CTRL,
		.flags	= IORESOURCE_IRQ,
	},
};

125
static struct platform_device orion5x_ehci1 = {
126 127 128 129 130
	.name		= "orion-ehci",
	.id		= 1,
	.dev		= {
		.dma_mask		= &ehci_dmamask,
		.coherent_dma_mask	= 0xffffffff,
131
		.platform_data		= &orion5x_ehci_data,
132
	},
133 134
	.resource	= orion5x_ehci1_resources,
	.num_resources	= ARRAY_SIZE(orion5x_ehci1_resources),
135 136
};

137 138 139 140 141 142
void __init orion5x_ehci1_init(void)
{
	platform_device_register(&orion5x_ehci1);
}


143
/*****************************************************************************
144
 * GigE
145
 ****************************************************************************/
146 147
struct mv643xx_eth_shared_platform_data orion5x_eth_shared_data = {
	.dram		= &orion5x_mbus_dram_info,
148
	.t_clk		= ORION5X_TCLK,
149 150
};

151
static struct resource orion5x_eth_shared_resources[] = {
152
	{
153 154
		.start	= ORION5X_ETH_PHYS_BASE + 0x2000,
		.end	= ORION5X_ETH_PHYS_BASE + 0x3fff,
155 156 157 158
		.flags	= IORESOURCE_MEM,
	},
};

159
static struct platform_device orion5x_eth_shared = {
160 161
	.name		= MV643XX_ETH_SHARED_NAME,
	.id		= 0,
162 163 164
	.dev		= {
		.platform_data	= &orion5x_eth_shared_data,
	},
165
	.num_resources	= 1,
166
	.resource	= orion5x_eth_shared_resources,
167 168
};

169
static struct resource orion5x_eth_resources[] = {
170 171
	{
		.name	= "eth irq",
172 173
		.start	= IRQ_ORION5X_ETH_SUM,
		.end	= IRQ_ORION5X_ETH_SUM,
174
		.flags	= IORESOURCE_IRQ,
175
	},
176 177
};

178
static struct platform_device orion5x_eth = {
179 180 181
	.name		= MV643XX_ETH_NAME,
	.id		= 0,
	.num_resources	= 1,
182
	.resource	= orion5x_eth_resources,
183 184
};

185
void __init orion5x_eth_init(struct mv643xx_eth_platform_data *eth_data)
186
{
187
	eth_data->shared = &orion5x_eth_shared;
188
	orion5x_eth.dev.platform_data = eth_data;
189

190 191
	platform_device_register(&orion5x_eth_shared);
	platform_device_register(&orion5x_eth);
192 193
}

194

195
/*****************************************************************************
196
 * I2C
197
 ****************************************************************************/
198
static struct mv64xxx_i2c_pdata orion5x_i2c_pdata = {
199 200 201 202 203
	.freq_m		= 8, /* assumes 166 MHz TCLK */
	.freq_n		= 3,
	.timeout	= 1000, /* Default timeout of 1 second */
};

204
static struct resource orion5x_i2c_resources[] = {
205
	{
206 207
		.name	= "i2c base",
		.start	= I2C_PHYS_BASE,
208
		.end	= I2C_PHYS_BASE + 0x1f,
209 210 211 212 213 214
		.flags	= IORESOURCE_MEM,
	}, {
		.name	= "i2c irq",
		.start	= IRQ_ORION5X_I2C,
		.end	= IRQ_ORION5X_I2C,
		.flags	= IORESOURCE_IRQ,
215 216 217
	},
};

218
static struct platform_device orion5x_i2c = {
219 220
	.name		= MV64XXX_I2C_CTLR_NAME,
	.id		= 0,
221 222
	.num_resources	= ARRAY_SIZE(orion5x_i2c_resources),
	.resource	= orion5x_i2c_resources,
223
	.dev		= {
224
		.platform_data	= &orion5x_i2c_pdata,
225 226 227
	},
};

228 229 230 231 232 233
void __init orion5x_i2c_init(void)
{
	platform_device_register(&orion5x_i2c);
}


234
/*****************************************************************************
235
 * SATA
236
 ****************************************************************************/
237
static struct resource orion5x_sata_resources[] = {
238
	{
239 240 241 242 243 244 245 246 247 248
		.name	= "sata base",
		.start	= ORION5X_SATA_PHYS_BASE,
		.end	= ORION5X_SATA_PHYS_BASE + 0x5000 - 1,
		.flags	= IORESOURCE_MEM,
	}, {
		.name	= "sata irq",
		.start	= IRQ_ORION5X_SATA,
		.end	= IRQ_ORION5X_SATA,
		.flags	= IORESOURCE_IRQ,
	},
249 250
};

251
static struct platform_device orion5x_sata = {
252 253
	.name		= "sata_mv",
	.id		= 0,
254 255 256
	.dev		= {
		.coherent_dma_mask	= 0xffffffff,
	},
257 258
	.num_resources	= ARRAY_SIZE(orion5x_sata_resources),
	.resource	= orion5x_sata_resources,
259 260
};

261
void __init orion5x_sata_init(struct mv_sata_platform_data *sata_data)
262
{
263 264 265
	sata_data->dram = &orion5x_mbus_dram_info;
	orion5x_sata.dev.platform_data = sata_data;
	platform_device_register(&orion5x_sata);
266 267
}

268

269
/*****************************************************************************
270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
 * UART0
 ****************************************************************************/
static struct plat_serial8250_port orion5x_uart0_data[] = {
	{
		.mapbase	= UART0_PHYS_BASE,
		.membase	= (char *)UART0_VIRT_BASE,
		.irq		= IRQ_ORION5X_UART0,
		.flags		= UPF_SKIP_TEST | UPF_BOOT_AUTOCONF,
		.iotype		= UPIO_MEM,
		.regshift	= 2,
		.uartclk	= ORION5X_TCLK,
	}, {
	},
};

static struct resource orion5x_uart0_resources[] = {
	{
		.start		= UART0_PHYS_BASE,
		.end		= UART0_PHYS_BASE + 0xff,
		.flags		= IORESOURCE_MEM,
	}, {
		.start		= IRQ_ORION5X_UART0,
		.end		= IRQ_ORION5X_UART0,
		.flags		= IORESOURCE_IRQ,
	},
};

static struct platform_device orion5x_uart0 = {
	.name			= "serial8250",
	.id			= PLAT8250_DEV_PLATFORM,
	.dev			= {
		.platform_data	= orion5x_uart0_data,
	},
	.resource		= orion5x_uart0_resources,
	.num_resources		= ARRAY_SIZE(orion5x_uart0_resources),
};

void __init orion5x_uart0_init(void)
{
	platform_device_register(&orion5x_uart0);
}


/*****************************************************************************
 * UART1
315
 ****************************************************************************/
316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354
static struct plat_serial8250_port orion5x_uart1_data[] = {
	{
		.mapbase	= UART1_PHYS_BASE,
		.membase	= (char *)UART1_VIRT_BASE,
		.irq		= IRQ_ORION5X_UART1,
		.flags		= UPF_SKIP_TEST | UPF_BOOT_AUTOCONF,
		.iotype		= UPIO_MEM,
		.regshift	= 2,
		.uartclk	= ORION5X_TCLK,
	}, {
	},
};

static struct resource orion5x_uart1_resources[] = {
	{
		.start		= UART1_PHYS_BASE,
		.end		= UART1_PHYS_BASE + 0xff,
		.flags		= IORESOURCE_MEM,
	}, {
		.start		= IRQ_ORION5X_UART1,
		.end		= IRQ_ORION5X_UART1,
		.flags		= IORESOURCE_IRQ,
	},
};

static struct platform_device orion5x_uart1 = {
	.name			= "serial8250",
	.id			= PLAT8250_DEV_PLATFORM1,
	.dev			= {
		.platform_data	= orion5x_uart1_data,
	},
	.resource		= orion5x_uart1_resources,
	.num_resources		= ARRAY_SIZE(orion5x_uart1_resources),
};

void __init orion5x_uart1_init(void)
{
	platform_device_register(&orion5x_uart1);
}
355

356 357 358 359

/*****************************************************************************
 * Time handling
 ****************************************************************************/
360
static void orion5x_timer_init(void)
361
{
362
	orion_time_init(IRQ_ORION5X_BRIDGE, ORION5X_TCLK);
363 364
}

365
struct sys_timer orion5x_timer = {
366
	.init = orion5x_timer_init,
367 368
};

369

370 371 372 373
/*****************************************************************************
 * General
 ****************************************************************************/
/*
374
 * Identify device ID and rev from PCIe configuration header space '0'.
375
 */
376
static void __init orion5x_id(u32 *dev, u32 *rev, char **dev_name)
377
{
378
	orion5x_pcie_id(dev, rev);
379 380 381 382 383 384 385 386 387 388 389 390 391 392 393

	if (*dev == MV88F5281_DEV_ID) {
		if (*rev == MV88F5281_REV_D2) {
			*dev_name = "MV88F5281-D2";
		} else if (*rev == MV88F5281_REV_D1) {
			*dev_name = "MV88F5281-D1";
		} else {
			*dev_name = "MV88F5281-Rev-Unsupported";
		}
	} else if (*dev == MV88F5182_DEV_ID) {
		if (*rev == MV88F5182_REV_A2) {
			*dev_name = "MV88F5182-A2";
		} else {
			*dev_name = "MV88F5182-Rev-Unsupported";
		}
394 395 396
	} else if (*dev == MV88F5181_DEV_ID) {
		if (*rev == MV88F5181_REV_B1) {
			*dev_name = "MV88F5181-Rev-B1";
397 398
		} else if (*rev == MV88F5181L_REV_A1) {
			*dev_name = "MV88F5181L-Rev-A1";
399
		} else {
400
			*dev_name = "MV88F5181(L)-Rev-Unsupported";
401
		}
402 403 404 405 406
	} else {
		*dev_name = "Device-Unknown";
	}
}

407
void __init orion5x_init(void)
408 409 410 411
{
	char *dev_name;
	u32 dev, rev;

412 413
	orion5x_id(&dev, &rev, &dev_name);
	printk(KERN_INFO "Orion ID: %s. TCLK=%d.\n", dev_name, ORION5X_TCLK);
414 415 416 417

	/*
	 * Setup Orion address map
	 */
418
	orion5x_setup_cpu_mbus_bridge();
419
}
420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437

/*
 * Many orion-based systems have buggy bootloader implementations.
 * This is a common fixup for bogus memory tags.
 */
void __init tag_fixup_mem32(struct machine_desc *mdesc, struct tag *t,
			    char **from, struct meminfo *meminfo)
{
	for (; t->hdr.size; t = tag_next(t))
		if (t->hdr.tag == ATAG_MEM &&
		    (!t->u.mem.size || t->u.mem.size & ~PAGE_MASK ||
		     t->u.mem.start & ~PAGE_MASK)) {
			printk(KERN_WARNING
			       "Clearing invalid memory bank %dKB@0x%08x\n",
			       t->u.mem.size / 1024, t->u.mem.start);
			t->hdr.tag = 0;
		}
}