common.c 9.3 KB
Newer Older
1
/*
2
 * arch/arm/mach-orion5x/common.c
3
 *
4
 * Core functions for Marvell Orion 5x SoCs
5 6 7
 *
 * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
 *
L
Lennert Buytenhek 已提交
8 9
 * This file is licensed under the terms of the GNU General Public
 * License version 2.  This program is licensed "as is" without any
10 11 12 13 14
 * warranty of any kind, whether express or implied.
 */

#include <linux/kernel.h>
#include <linux/init.h>
15
#include <linux/platform_device.h>
16
#include <linux/dma-mapping.h>
17
#include <linux/serial_8250.h>
18
#include <linux/mv643xx_i2c.h>
19
#include <linux/ata_platform.h>
20
#include <linux/delay.h>
21
#include <linux/clk-provider.h>
22
#include <net/dsa.h>
23
#include <asm/page.h>
24
#include <asm/setup.h>
25
#include <asm/system_misc.h>
26
#include <asm/timex.h>
27
#include <asm/mach/arch.h>
28
#include <asm/mach/map.h>
29
#include <asm/mach/time.h>
30
#include <mach/bridge-regs.h>
31 32
#include <mach/hardware.h>
#include <mach/orion5x.h>
33
#include <plat/orion_nand.h>
34
#include <plat/ehci-orion.h>
35
#include <plat/time.h>
36
#include <plat/common.h>
37
#include <plat/addr-map.h>
38 39 40 41 42
#include "common.h"

/*****************************************************************************
 * I/O Address Mapping
 ****************************************************************************/
43
static struct map_desc orion5x_io_desc[] __initdata = {
44
	{
45 46 47
		.virtual	= ORION5X_REGS_VIRT_BASE,
		.pfn		= __phys_to_pfn(ORION5X_REGS_PHYS_BASE),
		.length		= ORION5X_REGS_SIZE,
48 49
		.type		= MT_DEVICE,
	}, {
50 51 52
		.virtual	= ORION5X_PCIE_IO_VIRT_BASE,
		.pfn		= __phys_to_pfn(ORION5X_PCIE_IO_PHYS_BASE),
		.length		= ORION5X_PCIE_IO_SIZE,
53 54
		.type		= MT_DEVICE,
	}, {
55 56 57
		.virtual	= ORION5X_PCI_IO_VIRT_BASE,
		.pfn		= __phys_to_pfn(ORION5X_PCI_IO_PHYS_BASE),
		.length		= ORION5X_PCI_IO_SIZE,
58 59
		.type		= MT_DEVICE,
	}, {
60 61 62
		.virtual	= ORION5X_PCIE_WA_VIRT_BASE,
		.pfn		= __phys_to_pfn(ORION5X_PCIE_WA_PHYS_BASE),
		.length		= ORION5X_PCIE_WA_SIZE,
63
		.type		= MT_DEVICE,
64 65 66
	},
};

67
void __init orion5x_map_io(void)
68
{
69
	iotable_init(orion5x_io_desc, ARRAY_SIZE(orion5x_io_desc));
70
}
71

72

73 74 75 76 77 78 79 80 81
/*****************************************************************************
 * CLK tree
 ****************************************************************************/
static struct clk *tclk;

static void __init clk_init(void)
{
	tclk = clk_register_fixed_rate(NULL, "tclk", NULL, CLK_IS_ROOT,
				       orion5x_tclk);
82 83

	orion_clkdev_init(tclk);
84 85
}

86 87 88 89 90
/*****************************************************************************
 * EHCI0
 ****************************************************************************/
void __init orion5x_ehci0_init(void)
{
91 92
	orion_ehci_init(ORION5X_USB0_PHYS_BASE, IRQ_ORION5X_USB0_CTRL,
			EHCI_PHY_ORION);
93 94 95 96 97 98 99 100
}


/*****************************************************************************
 * EHCI1
 ****************************************************************************/
void __init orion5x_ehci1_init(void)
{
101
	orion_ehci_1_init(ORION5X_USB1_PHYS_BASE, IRQ_ORION5X_USB1_CTRL);
102 103 104
}


105
/*****************************************************************************
106
 * GE00
107
 ****************************************************************************/
108
void __init orion5x_eth_init(struct mv643xx_eth_platform_data *eth_data)
109
{
110
	orion_ge00_init(eth_data,
111
			ORION5X_ETH_PHYS_BASE, IRQ_ORION5X_ETH_SUM,
112 113
			IRQ_ORION5X_ETH_ERR,
			MV643XX_TX_CSUM_DEFAULT_LIMIT);
114 115
}

116

117 118 119 120 121
/*****************************************************************************
 * Ethernet switch
 ****************************************************************************/
void __init orion5x_eth_switch_init(struct dsa_platform_data *d, int irq)
{
122
	orion_ge00_switch_init(d, irq);
123 124 125
}


126
/*****************************************************************************
127
 * I2C
128
 ****************************************************************************/
129 130
void __init orion5x_i2c_init(void)
{
131 132
	orion_i2c_init(I2C_PHYS_BASE, IRQ_ORION5X_I2C, 8);

133 134 135
}


136
/*****************************************************************************
137
 * SATA
138
 ****************************************************************************/
139
void __init orion5x_sata_init(struct mv_sata_platform_data *sata_data)
140
{
141
	orion_sata_init(sata_data, ORION5X_SATA_PHYS_BASE, IRQ_ORION5X_SATA);
142 143
}

144

145 146 147 148 149
/*****************************************************************************
 * SPI
 ****************************************************************************/
void __init orion5x_spi_init()
{
150
	orion_spi_init(SPI_PHYS_BASE);
151 152 153
}


154
/*****************************************************************************
155 156 157 158
 * UART0
 ****************************************************************************/
void __init orion5x_uart0_init(void)
{
159
	orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
160
			 IRQ_ORION5X_UART0, tclk);
161 162 163 164
}

/*****************************************************************************
 * UART1
165
 ****************************************************************************/
166 167
void __init orion5x_uart1_init(void)
{
168
	orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
169
			 IRQ_ORION5X_UART1, tclk);
170
}
171

172 173 174 175 176
/*****************************************************************************
 * XOR engine
 ****************************************************************************/
void __init orion5x_xor_init(void)
{
177
	orion_xor0_init(ORION5X_XOR_PHYS_BASE,
178 179
			ORION5X_XOR_PHYS_BASE + 0x200,
			IRQ_ORION5X_XOR0, IRQ_ORION5X_XOR1);
180 181
}

182 183 184 185
/*****************************************************************************
 * Cryptographic Engines and Security Accelerator (CESA)
 ****************************************************************************/
static void __init orion5x_crypto_init(void)
186
{
187
	orion5x_setup_sram_win();
188 189
	orion_crypto_init(ORION5X_CRYPTO_PHYS_BASE, ORION5X_SRAM_PHYS_BASE,
			  SZ_8K, IRQ_ORION5X_CESA);
190
}
191

192 193 194 195 196
/*****************************************************************************
 * Watchdog
 ****************************************************************************/
void __init orion5x_wdt_init(void)
{
197
	orion_wdt_init();
198 199 200
}


201 202 203
/*****************************************************************************
 * Time handling
 ****************************************************************************/
204 205 206 207 208
void __init orion5x_init_early(void)
{
	orion_time_set_base(TIMER_VIRT_BASE);
}

209 210 211 212
int orion5x_tclk;

int __init orion5x_find_tclk(void)
{
213 214 215 216 217 218 219
	u32 dev, rev;

	orion5x_pcie_id(&dev, &rev);
	if (dev == MV88F6183_DEV_ID &&
	    (readl(MPP_RESET_SAMPLE) & 0x00000200) == 0)
		return 133333333;

220 221 222
	return 166666667;
}

223
static void __init orion5x_timer_init(void)
224
{
225
	orion5x_tclk = orion5x_find_tclk();
226 227 228

	orion_time_init(ORION5X_BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
			IRQ_ORION5X_BRIDGE, orion5x_tclk);
229 230
}

231
struct sys_timer orion5x_timer = {
232
	.init = orion5x_timer_init,
233 234
};

235

236 237 238 239
/*****************************************************************************
 * General
 ****************************************************************************/
/*
240
 * Identify device ID and rev from PCIe configuration header space '0'.
241
 */
242
static void __init orion5x_id(u32 *dev, u32 *rev, char **dev_name)
243
{
244
	orion5x_pcie_id(dev, rev);
245 246 247 248 249 250

	if (*dev == MV88F5281_DEV_ID) {
		if (*rev == MV88F5281_REV_D2) {
			*dev_name = "MV88F5281-D2";
		} else if (*rev == MV88F5281_REV_D1) {
			*dev_name = "MV88F5281-D1";
251 252
		} else if (*rev == MV88F5281_REV_D0) {
			*dev_name = "MV88F5281-D0";
253 254 255 256 257 258 259 260 261
		} else {
			*dev_name = "MV88F5281-Rev-Unsupported";
		}
	} else if (*dev == MV88F5182_DEV_ID) {
		if (*rev == MV88F5182_REV_A2) {
			*dev_name = "MV88F5182-A2";
		} else {
			*dev_name = "MV88F5182-Rev-Unsupported";
		}
262 263 264
	} else if (*dev == MV88F5181_DEV_ID) {
		if (*rev == MV88F5181_REV_B1) {
			*dev_name = "MV88F5181-Rev-B1";
265 266
		} else if (*rev == MV88F5181L_REV_A1) {
			*dev_name = "MV88F5181L-Rev-A1";
267
		} else {
268
			*dev_name = "MV88F5181(L)-Rev-Unsupported";
269
		}
270 271 272 273 274 275
	} else if (*dev == MV88F6183_DEV_ID) {
		if (*rev == MV88F6183_REV_B0) {
			*dev_name = "MV88F6183-Rev-B0";
		} else {
			*dev_name = "MV88F6183-Rev-Unsupported";
		}
276 277 278 279 280
	} else {
		*dev_name = "Device-Unknown";
	}
}

281
void __init orion5x_init(void)
282 283 284 285
{
	char *dev_name;
	u32 dev, rev;

286
	orion5x_id(&dev, &rev, &dev_name);
287 288
	printk(KERN_INFO "Orion ID: %s. TCLK=%d.\n", dev_name, orion5x_tclk);

289 290 291
	/*
	 * Setup Orion address map
	 */
292
	orion5x_setup_cpu_mbus_bridge();
293

294 295 296
	/* Setup root of clk tree */
	clk_init();

297 298 299 300 301 302 303 304
	/*
	 * Don't issue "Wait for Interrupt" instruction if we are
	 * running on D0 5281 silicon.
	 */
	if (dev == MV88F5281_DEV_ID && rev == MV88F5281_REV_D0) {
		printk(KERN_INFO "Orion: Applying 5281 D0 WFI workaround.\n");
		disable_hlt();
	}
305

306 307 308 309 310 311 312 313
	/*
	 * The 5082/5181l/5182/6082/6082l/6183 have crypto
	 * while 5180n/5181/5281 don't have crypto.
	 */
	if ((dev == MV88F5181_DEV_ID && rev >= MV88F5181L_REV_A0) ||
	    dev == MV88F5182_DEV_ID || dev == MV88F6183_DEV_ID)
		orion5x_crypto_init();

314 315 316 317
	/*
	 * Register watchdog driver
	 */
	orion5x_wdt_init();
318
}
319

320 321 322 323 324 325 326 327 328 329 330
void orion5x_restart(char mode, const char *cmd)
{
	/*
	 * Enable and issue soft reset
	 */
	orion5x_setbits(RSTOUTn_MASK, (1 << 2));
	orion5x_setbits(CPU_SOFT_RESET, 1);
	mdelay(200);
	orion5x_clrbits(CPU_SOFT_RESET, 1);
}

331 332 333 334
/*
 * Many orion-based systems have buggy bootloader implementations.
 * This is a common fixup for bogus memory tags.
 */
335 336
void __init tag_fixup_mem32(struct tag *t, char **from,
			    struct meminfo *meminfo)
337 338 339 340 341 342 343 344 345 346 347
{
	for (; t->hdr.size; t = tag_next(t))
		if (t->hdr.tag == ATAG_MEM &&
		    (!t->u.mem.size || t->u.mem.size & ~PAGE_MASK ||
		     t->u.mem.start & ~PAGE_MASK)) {
			printk(KERN_WARNING
			       "Clearing invalid memory bank %dKB@0x%08x\n",
			       t->u.mem.size / 1024, t->u.mem.start);
			t->hdr.tag = 0;
		}
}