davinci-mcasp.c 47.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/*
 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
 *
 * Multi-channel Audio Serial Port Driver
 *
 * Author: Nirmal Pandey <n-pandey@ti.com>,
 *         Suresh Rajashekara <suresh.r@ti.com>
 *         Steve Chen <schen@.mvista.com>
 *
 * Copyright:   (C) 2009 MontaVista Software, Inc., <source@mvista.com>
 * Copyright:   (C) 2009  Texas Instruments, India
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/device.h>
21
#include <linux/slab.h>
22 23
#include <linux/delay.h>
#include <linux/io.h>
24
#include <linux/clk.h>
25
#include <linux/pm_runtime.h>
26 27 28
#include <linux/of.h>
#include <linux/of_platform.h>
#include <linux/of_device.h>
29
#include <linux/platform_data/davinci_asp.h>
30
#include <linux/math64.h>
31

32
#include <sound/asoundef.h>
33 34 35 36 37
#include <sound/core.h>
#include <sound/pcm.h>
#include <sound/pcm_params.h>
#include <sound/initval.h>
#include <sound/soc.h>
38
#include <sound/dmaengine_pcm.h>
39
#include <sound/omap-pcm.h>
40

41
#include "edma-pcm.h"
42 43
#include "davinci-mcasp.h"

44 45
#define MCASP_MAX_AFIFO_DEPTH	64

46 47 48 49 50 51 52
static u32 context_regs[] = {
	DAVINCI_MCASP_TXFMCTL_REG,
	DAVINCI_MCASP_RXFMCTL_REG,
	DAVINCI_MCASP_TXFMT_REG,
	DAVINCI_MCASP_RXFMT_REG,
	DAVINCI_MCASP_ACLKXCTL_REG,
	DAVINCI_MCASP_ACLKRCTL_REG,
53 54
	DAVINCI_MCASP_AHCLKXCTL_REG,
	DAVINCI_MCASP_AHCLKRCTL_REG,
55
	DAVINCI_MCASP_PDIR_REG,
56 57 58 59
	DAVINCI_MCASP_RXMASK_REG,
	DAVINCI_MCASP_TXMASK_REG,
	DAVINCI_MCASP_RXTDM_REG,
	DAVINCI_MCASP_TXTDM_REG,
60 61
};

62
struct davinci_mcasp_context {
63
	u32	config_regs[ARRAY_SIZE(context_regs)];
64 65
	u32	afifo_regs[2]; /* for read/write fifo control registers */
	u32	*xrsr_regs; /* for serializer configuration */
66
	bool	pm_state;
67 68
};

69 70 71 72 73
struct davinci_mcasp_ruledata {
	struct davinci_mcasp *mcasp;
	int serializers;
};

74
struct davinci_mcasp {
75
	struct snd_dmaengine_dai_dma_data dma_data[2];
76
	void __iomem *base;
77
	u32 fifo_base;
78
	struct device *dev;
79
	struct snd_pcm_substream *substreams[2];
80 81 82 83 84 85 86

	/* McASP specific data */
	int	tdm_slots;
	u8	op_mode;
	u8	num_serializer;
	u8	*serial_dir;
	u8	version;
87
	u8	bclk_div;
88
	u16	bclk_lrclk_ratio;
89
	int	streams;
90
	u32	irq_request[2];
91
	int	dma_request[2];
92

93 94 95
	int	sysclk_freq;
	bool	bclk_master;

96 97 98 99
	/* McASP FIFO related */
	u8	txnumevt;
	u8	rxnumevt;

100 101
	bool	dat_port;

102 103 104
	/* Used for comstraint setting on the second stream */
	u32	channels;

105
#ifdef CONFIG_PM_SLEEP
106
	struct davinci_mcasp_context context;
107
#endif
108 109

	struct davinci_mcasp_ruledata ruledata[2];
110
	struct snd_pcm_hw_constraint_list chconstr[2];
111 112
};

113 114
static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
				  u32 val)
115
{
116
	void __iomem *reg = mcasp->base + offset;
117 118 119
	__raw_writel(__raw_readl(reg) | val, reg);
}

120 121
static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
				  u32 val)
122
{
123
	void __iomem *reg = mcasp->base + offset;
124 125 126
	__raw_writel((__raw_readl(reg) & ~(val)), reg);
}

127 128
static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
				  u32 val, u32 mask)
129
{
130
	void __iomem *reg = mcasp->base + offset;
131 132 133
	__raw_writel((__raw_readl(reg) & ~mask) | val, reg);
}

134 135
static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
				 u32 val)
136
{
137
	__raw_writel(val, mcasp->base + offset);
138 139
}

140
static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
141
{
142
	return (u32)__raw_readl(mcasp->base + offset);
143 144
}

145
static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
146 147 148
{
	int i = 0;

149
	mcasp_set_bits(mcasp, ctl_reg, val);
150 151 152 153

	/* programming GBLCTL needs to read back from GBLCTL and verfiy */
	/* loop count is to avoid the lock-up */
	for (i = 0; i < 1000; i++) {
154
		if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
155 156 157
			break;
	}

158
	if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
159 160 161
		printk(KERN_ERR "GBLCTL write error\n");
}

162 163
static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
{
164 165
	u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
	u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
166 167 168 169

	return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
}

170
static void mcasp_start_rx(struct davinci_mcasp *mcasp)
171
{
172 173 174 175 176 177 178
	if (mcasp->rxnumevt) {	/* enable FIFO */
		u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;

		mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
		mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
	}

179
	/* Start clocks */
180 181
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
182 183 184 185 186 187
	/*
	 * When ASYNC == 0 the transmit and receive sections operate
	 * synchronously from the transmit clock and frame sync. We need to make
	 * sure that the TX signlas are enabled when starting reception.
	 */
	if (mcasp_is_synchronous(mcasp)) {
188 189
		mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
		mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
190 191
	}

192
	/* Activate serializer(s) */
193
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
194
	/* Release RX state machine */
195
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
196
	/* Release Frame Sync generator */
197
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
198
	if (mcasp_is_synchronous(mcasp))
199
		mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
200 201 202 203

	/* enable receive IRQs */
	mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
		       mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
204 205
}

206
static void mcasp_start_tx(struct davinci_mcasp *mcasp)
207
{
208 209
	u32 cnt;

210 211 212 213 214 215 216
	if (mcasp->txnumevt) {	/* enable FIFO */
		u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;

		mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
		mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
	}

217
	/* Start clocks */
218 219
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
220
	/* Activate serializer(s) */
221
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
222

223
	/* wait for XDATA to be cleared */
224
	cnt = 0;
225 226
	while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG) &
		 ~XRDATA) && (cnt < 100000))
227 228
		cnt++;

229 230 231 232
	/* Release TX state machine */
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
	/* Release Frame Sync generator */
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
233 234 235 236

	/* enable transmit IRQs */
	mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
		       mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
237 238
}

239
static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
240
{
241 242
	mcasp->streams++;

243
	if (stream == SNDRV_PCM_STREAM_PLAYBACK)
244
		mcasp_start_tx(mcasp);
245
	else
246
		mcasp_start_rx(mcasp);
247 248
}

249
static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
250
{
251 252 253 254
	/* disable IRQ sources */
	mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
		       mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);

255 256 257 258 259
	/*
	 * In synchronous mode stop the TX clocks if no other stream is
	 * running
	 */
	if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
260
		mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
261

262 263
	mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
264 265 266 267 268 269

	if (mcasp->rxnumevt) {	/* disable FIFO */
		u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;

		mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
	}
270 271
}

272
static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
273
{
274 275
	u32 val = 0;

276 277 278 279
	/* disable IRQ sources */
	mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
		       mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);

280 281 282 283 284 285 286
	/*
	 * In synchronous mode keep TX clocks running if the capture stream is
	 * still running.
	 */
	if (mcasp_is_synchronous(mcasp) && mcasp->streams)
		val =  TXHCLKRST | TXCLKRST | TXFSRST;

287 288
	mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
289 290 291 292 293 294

	if (mcasp->txnumevt) {	/* disable FIFO */
		u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;

		mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
	}
295 296
}

297
static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
298
{
299 300
	mcasp->streams--;

301
	if (stream == SNDRV_PCM_STREAM_PLAYBACK)
302
		mcasp_stop_tx(mcasp);
303
	else
304
		mcasp_stop_rx(mcasp);
305 306
}

307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376
static irqreturn_t davinci_mcasp_tx_irq_handler(int irq, void *data)
{
	struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
	struct snd_pcm_substream *substream;
	u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK];
	u32 handled_mask = 0;
	u32 stat;

	stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG);
	if (stat & XUNDRN & irq_mask) {
		dev_warn(mcasp->dev, "Transmit buffer underflow\n");
		handled_mask |= XUNDRN;

		substream = mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK];
		if (substream) {
			snd_pcm_stream_lock_irq(substream);
			if (snd_pcm_running(substream))
				snd_pcm_stop(substream, SNDRV_PCM_STATE_XRUN);
			snd_pcm_stream_unlock_irq(substream);
		}
	}

	if (!handled_mask)
		dev_warn(mcasp->dev, "unhandled tx event. txstat: 0x%08x\n",
			 stat);

	if (stat & XRERR)
		handled_mask |= XRERR;

	/* Ack the handled event only */
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, handled_mask);

	return IRQ_RETVAL(handled_mask);
}

static irqreturn_t davinci_mcasp_rx_irq_handler(int irq, void *data)
{
	struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
	struct snd_pcm_substream *substream;
	u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE];
	u32 handled_mask = 0;
	u32 stat;

	stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG);
	if (stat & ROVRN & irq_mask) {
		dev_warn(mcasp->dev, "Receive buffer overflow\n");
		handled_mask |= ROVRN;

		substream = mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE];
		if (substream) {
			snd_pcm_stream_lock_irq(substream);
			if (snd_pcm_running(substream))
				snd_pcm_stop(substream, SNDRV_PCM_STATE_XRUN);
			snd_pcm_stream_unlock_irq(substream);
		}
	}

	if (!handled_mask)
		dev_warn(mcasp->dev, "unhandled rx event. rxstat: 0x%08x\n",
			 stat);

	if (stat & XRERR)
		handled_mask |= XRERR;

	/* Ack the handled event only */
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, handled_mask);

	return IRQ_RETVAL(handled_mask);
}

377 378 379 380 381 382 383 384 385 386 387 388 389 390
static irqreturn_t davinci_mcasp_common_irq_handler(int irq, void *data)
{
	struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
	irqreturn_t ret = IRQ_NONE;

	if (mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK])
		ret = davinci_mcasp_tx_irq_handler(irq, data);

	if (mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE])
		ret |= davinci_mcasp_rx_irq_handler(irq, data);

	return ret;
}

391 392 393
static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
					 unsigned int fmt)
{
394
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
395
	int ret = 0;
396
	u32 data_delay;
397
	bool fs_pol_rising;
398
	bool inv_fs = false;
399

400
	pm_runtime_get_sync(mcasp->dev);
401
	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
402 403 404 405 406 407
	case SND_SOC_DAIFMT_DSP_A:
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
		/* 1st data bit occur one ACLK cycle after the frame sync */
		data_delay = 1;
		break;
408 409
	case SND_SOC_DAIFMT_DSP_B:
	case SND_SOC_DAIFMT_AC97:
410 411
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
412 413
		/* No delay after FS */
		data_delay = 0;
414
		break;
415
	case SND_SOC_DAIFMT_I2S:
416
		/* configure a full-word SYNC pulse (LRCLK) */
417 418
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
419 420
		/* 1st data bit occur one ACLK cycle after the frame sync */
		data_delay = 1;
421 422
		/* FS need to be inverted */
		inv_fs = true;
423
		break;
424 425 426 427 428 429 430
	case SND_SOC_DAIFMT_LEFT_J:
		/* configure a full-word SYNC pulse (LRCLK) */
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
		/* No delay after FS */
		data_delay = 0;
		break;
431 432 433
	default:
		ret = -EINVAL;
		goto out;
434 435
	}

436 437 438 439 440
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
		       FSXDLY(3));
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
		       FSRDLY(3));

441 442 443
	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBS_CFS:
		/* codec is clock and frame slave */
444 445
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
446

447 448
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
449

450 451
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
452
		mcasp->bclk_master = 1;
453
		break;
454 455 456 457 458 459 460 461 462 463 464 465
	case SND_SOC_DAIFMT_CBS_CFM:
		/* codec is clock slave and frame master */
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);

		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);

		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
		mcasp->bclk_master = 1;
		break;
466 467
	case SND_SOC_DAIFMT_CBM_CFS:
		/* codec is clock master and frame slave */
468 469
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
470

471 472
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
473

474 475
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
476
		mcasp->bclk_master = 0;
477
		break;
478 479
	case SND_SOC_DAIFMT_CBM_CFM:
		/* codec is clock and frame master */
480 481
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
482

483 484
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
485

486 487
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
			       ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
488
		mcasp->bclk_master = 0;
489 490
		break;
	default:
491 492
		ret = -EINVAL;
		goto out;
493 494 495 496
	}

	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
	case SND_SOC_DAIFMT_IB_NF:
497
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
498
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
499
		fs_pol_rising = true;
500 501
		break;
	case SND_SOC_DAIFMT_NB_IF:
502
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
503
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
504
		fs_pol_rising = false;
505 506
		break;
	case SND_SOC_DAIFMT_IB_IF:
507
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
508
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
509
		fs_pol_rising = false;
510 511
		break;
	case SND_SOC_DAIFMT_NB_NF:
512 513
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
514
		fs_pol_rising = true;
515 516
		break;
	default:
517
		ret = -EINVAL;
518 519 520
		goto out;
	}

521 522 523
	if (inv_fs)
		fs_pol_rising = !fs_pol_rising;

524 525 526 527 528 529
	if (fs_pol_rising) {
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
	} else {
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
530
	}
531
out:
532
	pm_runtime_put(mcasp->dev);
533
	return ret;
534 535
}

536 537
static int __davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
				      int div, bool explicit)
538
{
539
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
540

541
	pm_runtime_get_sync(mcasp->dev);
542 543
	switch (div_id) {
	case 0:		/* MCLK divider */
544
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
545
			       AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
546
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
547 548 549 550
			       AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
		break;

	case 1:		/* BCLK divider */
551
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
552
			       ACLKXDIV(div - 1), ACLKXDIV_MASK);
553
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
554
			       ACLKRDIV(div - 1), ACLKRDIV_MASK);
555 556
		if (explicit)
			mcasp->bclk_div = div;
557 558
		break;

559
	case 2:		/* BCLK/LRCLK ratio */
560
		mcasp->bclk_lrclk_ratio = div;
561 562
		break;

563 564 565 566
	default:
		return -EINVAL;
	}

567
	pm_runtime_put(mcasp->dev);
568 569 570
	return 0;
}

571 572 573 574 575 576
static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
				    int div)
{
	return __davinci_mcasp_set_clkdiv(dai, div_id, div, 1);
}

577 578 579
static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
				    unsigned int freq, int dir)
{
580
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
581

582
	pm_runtime_get_sync(mcasp->dev);
583
	if (dir == SND_SOC_CLOCK_OUT) {
584 585 586
		mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
587
	} else {
588 589 590
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
591 592
	}

593 594
	mcasp->sysclk_freq = freq;

595
	pm_runtime_put(mcasp->dev);
596 597 598
	return 0;
}

599
static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
600
				       int word_length)
601
{
602
	u32 fmt;
D
Daniel Mack 已提交
603
	u32 tx_rotate = (word_length / 4) & 0x7;
604
	u32 mask = (1ULL << word_length) - 1;
605 606 607 608 609 610 611 612 613 614
	/*
	 * For captured data we should not rotate, inversion and masking is
	 * enoguh to get the data to the right position:
	 * Format	  data from bus		after reverse (XRBUF)
	 * S16_LE:	|LSB|MSB|xxx|xxx|	|xxx|xxx|MSB|LSB|
	 * S24_3LE:	|LSB|DAT|MSB|xxx|	|xxx|MSB|DAT|LSB|
	 * S24_LE:	|LSB|DAT|MSB|xxx|	|xxx|MSB|DAT|LSB|
	 * S32_LE:	|LSB|DAT|DAT|MSB|	|MSB|DAT|DAT|LSB|
	 */
	u32 rx_rotate = 0;
615

616 617 618 619 620
	/*
	 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
	 * callback, take it into account here. That allows us to for example
	 * send 32 bits per channel to the codec, while only 16 of them carry
	 * audio payload.
621 622 623
	 * The clock ratio is given for a full period of data (for I2S format
	 * both left and right channels), so it has to be divided by number of
	 * tdm-slots (for I2S - divided by 2).
624
	 */
625 626 627 628 629 630 631 632 633 634 635
	if (mcasp->bclk_lrclk_ratio) {
		u32 slot_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;

		/*
		 * When we have more bclk then it is needed for the data, we
		 * need to use the rotation to move the received samples to have
		 * correct alignment.
		 */
		rx_rotate = (slot_length - word_length) / 4;
		word_length = slot_length;
	}
636

637 638
	/* mapping of the XSSZ bit-field as described in the datasheet */
	fmt = (word_length >> 1) - 1;
639

640
	if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
641 642 643 644 645 646 647 648 649
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
			       RXSSZ(0x0F));
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
			       TXSSZ(0x0F));
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
			       TXROT(7));
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
			       RXROT(7));
		mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
650 651
	}

652
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
653

654 655 656
	return 0;
}

657
static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
658
				 int period_words, int channels)
659
{
660
	struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
661
	int i;
662 663
	u8 tx_ser = 0;
	u8 rx_ser = 0;
664
	u8 slots = mcasp->tdm_slots;
665
	u8 max_active_serializers = (channels + slots - 1) / slots;
666
	int active_serializers, numevt, n;
667
	u32 reg;
668
	/* Default configuration */
669
	if (mcasp->version < MCASP_VERSION_3)
670
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
671 672

	/* All PINS as McASP */
673
	mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
674 675

	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
676 677
		mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
678
	} else {
679 680
		mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
681 682
	}

683
	for (i = 0; i < mcasp->num_serializer; i++) {
684 685
		mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
			       mcasp->serial_dir[i]);
686
		if (mcasp->serial_dir[i] == TX_MODE &&
687
					tx_ser < max_active_serializers) {
688
			mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
689 690
			mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
				       DISMOD_LOW, DISMOD_MASK);
691
			tx_ser++;
692
		} else if (mcasp->serial_dir[i] == RX_MODE &&
693
					rx_ser < max_active_serializers) {
694
			mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
695
			rx_ser++;
696
		} else {
697 698
			mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
				       SRMOD_INACTIVE, SRMOD_MASK);
699 700 701
		}
	}

702 703 704 705 706 707 708 709 710
	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
		active_serializers = tx_ser;
		numevt = mcasp->txnumevt;
		reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
	} else {
		active_serializers = rx_ser;
		numevt = mcasp->rxnumevt;
		reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
	}
711

712
	if (active_serializers < max_active_serializers) {
713
		dev_warn(mcasp->dev, "stream has more channels (%d) than are "
714 715
			 "enabled in mcasp (%d)\n", channels,
			 active_serializers * slots);
716 717 718
		return -EINVAL;
	}

719
	/* AFIFO is not in use */
720 721
	if (!numevt) {
		/* Configure the burst size for platform drivers */
722 723 724 725 726 727 728 729 730 731 732
		if (active_serializers > 1) {
			/*
			 * If more than one serializers are in use we have one
			 * DMA request to provide data for all serializers.
			 * For example if three serializers are enabled the DMA
			 * need to transfer three words per DMA request.
			 */
			dma_data->maxburst = active_serializers;
		} else {
			dma_data->maxburst = 0;
		}
733
		return 0;
734
	}
735

736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753
	if (period_words % active_serializers) {
		dev_err(mcasp->dev, "Invalid combination of period words and "
			"active serializers: %d, %d\n", period_words,
			active_serializers);
		return -EINVAL;
	}

	/*
	 * Calculate the optimal AFIFO depth for platform side:
	 * The number of words for numevt need to be in steps of active
	 * serializers.
	 */
	n = numevt % active_serializers;
	if (n)
		numevt += (active_serializers - n);
	while (period_words % numevt && numevt > 0)
		numevt -= active_serializers;
	if (numevt <= 0)
754
		numevt = active_serializers;
755

756 757
	mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
	mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
758

759
	/* Configure the burst size for platform drivers */
760 761
	if (numevt == 1)
		numevt = 0;
762 763
	dma_data->maxburst = numevt;

764
	return 0;
765 766
}

767 768
static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream,
			      int channels)
769 770
{
	int i, active_slots;
771 772
	int total_slots;
	int active_serializers;
773
	u32 mask = 0;
774
	u32 busel = 0;
775

776 777 778 779 780 781 782 783 784 785 786 787 788 789
	total_slots = mcasp->tdm_slots;

	/*
	 * If more than one serializer is needed, then use them with
	 * their specified tdm_slots count. Otherwise, one serializer
	 * can cope with the transaction using as many slots as channels
	 * in the stream, requires channels symmetry
	 */
	active_serializers = (channels + total_slots - 1) / total_slots;
	if (active_serializers == 1)
		active_slots = channels;
	else
		active_slots = total_slots;

790 791 792
	for (i = 0; i < active_slots; i++)
		mask |= (1 << i);

793
	mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
794

795 796 797
	if (!mcasp->dat_port)
		busel = TXSEL;

798 799 800
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
	mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
801
		       FSXMOD(total_slots), FSXMOD(0x1FF));
802 803 804 805

	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
	mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
806
		       FSRMOD(total_slots), FSRMOD(0x1FF));
807 808

	return 0;
809 810 811
}

/* S/PDIF */
812 813
static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
			      unsigned int rate)
814
{
815 816 817
	u32 cs_value = 0;
	u8 *cs_bytes = (u8*) &cs_value;

818 819
	/* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
	   and LSB first */
820
	mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
821 822

	/* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
823
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
824 825

	/* Set the TX tdm : for all the slots */
826
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
827 828

	/* Set the TX clock controls : div = 1 and internal */
829
	mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
830

831
	mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
832 833

	/* Only 44100 and 48000 are valid, both have the same setting */
834
	mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
835 836

	/* Enable the DIT */
837
	mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
838

839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878
	/* Set S/PDIF channel status bits */
	cs_bytes[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
	cs_bytes[1] = IEC958_AES1_CON_PCM_CODER;

	switch (rate) {
	case 22050:
		cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
		break;
	case 24000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
		break;
	case 32000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
		break;
	case 44100:
		cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
		break;
	case 48000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
		break;
	case 88200:
		cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
		break;
	case 96000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
		break;
	case 176400:
		cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
		break;
	case 192000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
		break;
	default:
		printk(KERN_WARNING "unsupported sampling rate: %d\n", rate);
		return -EINVAL;
	}

	mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, cs_value);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, cs_value);

879
	return 0;
880 881
}

882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905
static int davinci_mcasp_calc_clk_div(struct davinci_mcasp *mcasp,
				      unsigned int bclk_freq,
				      int *error_ppm)
{
	int div = mcasp->sysclk_freq / bclk_freq;
	int rem = mcasp->sysclk_freq % bclk_freq;

	if (rem != 0) {
		if (div == 0 ||
		    ((mcasp->sysclk_freq / div) - bclk_freq) >
		    (bclk_freq - (mcasp->sysclk_freq / (div+1)))) {
			div++;
			rem = rem - bclk_freq;
		}
	}
	if (error_ppm)
		*error_ppm =
			(div*1000000 + (int)div64_long(1000000LL*rem,
						       (int)bclk_freq))
			/div - 1000000;

	return div;
}

906 907 908 909
static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
					struct snd_pcm_hw_params *params,
					struct snd_soc_dai *cpu_dai)
{
910
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
911
	int word_length;
912
	int channels = params_channels(params);
913
	int period_size = params_period_size(params);
914
	int ret;
915

916 917 918 919 920
	/*
	 * If mcasp is BCLK master, and a BCLK divider was not provided by
	 * the machine driver, we need to calculate the ratio.
	 */
	if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
921
		int slots = mcasp->tdm_slots;
922 923 924 925
		int rate = params_rate(params);
		int sbits = params_width(params);
		int ppm, div;

926
		div = davinci_mcasp_calc_clk_div(mcasp, rate*sbits*slots,
927 928 929 930 931
						 &ppm);
		if (ppm)
			dev_info(mcasp->dev, "Sample-rate is off by %d PPM\n",
				 ppm);

932
		__davinci_mcasp_set_clkdiv(cpu_dai, 1, div, 0);
933 934
	}

935 936
	ret = mcasp_common_hw_param(mcasp, substream->stream,
				    period_size * channels, channels);
937 938 939
	if (ret)
		return ret;

940
	if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
941
		ret = mcasp_dit_hw_param(mcasp, params_rate(params));
942
	else
943 944
		ret = mcasp_i2s_hw_param(mcasp, substream->stream,
					 channels);
945 946 947

	if (ret)
		return ret;
948 949

	switch (params_format(params)) {
950
	case SNDRV_PCM_FORMAT_U8:
951
	case SNDRV_PCM_FORMAT_S8:
952
		word_length = 8;
953 954
		break;

955
	case SNDRV_PCM_FORMAT_U16_LE:
956
	case SNDRV_PCM_FORMAT_S16_LE:
957
		word_length = 16;
958 959
		break;

960 961
	case SNDRV_PCM_FORMAT_U24_3LE:
	case SNDRV_PCM_FORMAT_S24_3LE:
962
		word_length = 24;
963 964
		break;

965 966
	case SNDRV_PCM_FORMAT_U24_LE:
	case SNDRV_PCM_FORMAT_S24_LE:
967 968 969
		word_length = 24;
		break;

970
	case SNDRV_PCM_FORMAT_U32_LE:
971
	case SNDRV_PCM_FORMAT_S32_LE:
972
		word_length = 32;
973 974 975 976 977 978
		break;

	default:
		printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
		return -EINVAL;
	}
979

980
	davinci_config_channel_size(mcasp, word_length);
981

982 983 984
	if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE)
		mcasp->channels = channels;

985 986 987 988 989 990
	return 0;
}

static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
				     int cmd, struct snd_soc_dai *cpu_dai)
{
991
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
992 993 994 995
	int ret = 0;

	switch (cmd) {
	case SNDRV_PCM_TRIGGER_RESUME:
996 997
	case SNDRV_PCM_TRIGGER_START:
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
998
		davinci_mcasp_start(mcasp, substream->stream);
999 1000
		break;
	case SNDRV_PCM_TRIGGER_SUSPEND:
1001
	case SNDRV_PCM_TRIGGER_STOP:
1002
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
1003
		davinci_mcasp_stop(mcasp, substream->stream);
1004 1005 1006 1007 1008 1009 1010 1011 1012
		break;

	default:
		ret = -EINVAL;
	}

	return ret;
}

1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
static const unsigned int davinci_mcasp_dai_rates[] = {
	8000, 11025, 16000, 22050, 32000, 44100, 48000, 64000,
	88200, 96000, 176400, 192000,
};

#define DAVINCI_MAX_RATE_ERROR_PPM 1000

static int davinci_mcasp_hw_rule_rate(struct snd_pcm_hw_params *params,
				      struct snd_pcm_hw_rule *rule)
{
	struct davinci_mcasp_ruledata *rd = rule->private;
	struct snd_interval *ri =
		hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
	int sbits = params_width(params);
1027
	int slots = rd->mcasp->tdm_slots;
1028 1029 1030 1031 1032
	struct snd_interval range;
	int i;

	snd_interval_any(&range);
	range.empty = 1;
1033 1034

	for (i = 0; i < ARRAY_SIZE(davinci_mcasp_dai_rates); i++) {
1035
		if (snd_interval_test(ri, davinci_mcasp_dai_rates[i])) {
1036
			uint bclk_freq = sbits*slots*
1037 1038 1039 1040
				davinci_mcasp_dai_rates[i];
			int ppm;

			davinci_mcasp_calc_clk_div(rd->mcasp, bclk_freq, &ppm);
1041 1042 1043 1044 1045 1046 1047
			if (abs(ppm) < DAVINCI_MAX_RATE_ERROR_PPM) {
				if (range.empty) {
					range.min = davinci_mcasp_dai_rates[i];
					range.empty = 0;
				}
				range.max = davinci_mcasp_dai_rates[i];
			}
1048 1049
		}
	}
1050

1051
	dev_dbg(rd->mcasp->dev,
1052 1053
		"Frequencies %d-%d -> %d-%d for %d sbits and %d tdm slots\n",
		ri->min, ri->max, range.min, range.max, sbits, slots);
1054

1055 1056
	return snd_interval_refine(hw_param_interval(params, rule->var),
				   &range);
1057 1058 1059 1060 1061 1062 1063 1064 1065
}

static int davinci_mcasp_hw_rule_format(struct snd_pcm_hw_params *params,
					struct snd_pcm_hw_rule *rule)
{
	struct davinci_mcasp_ruledata *rd = rule->private;
	struct snd_mask *fmt = hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT);
	struct snd_mask nfmt;
	int rate = params_rate(params);
1066
	int slots = rd->mcasp->tdm_slots;
1067 1068 1069 1070 1071 1072
	int i, count = 0;

	snd_mask_none(&nfmt);

	for (i = 0; i < SNDRV_PCM_FORMAT_LAST; i++) {
		if (snd_mask_test(fmt, i)) {
1073
			uint bclk_freq = snd_pcm_format_width(i)*slots*rate;
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083
			int ppm;

			davinci_mcasp_calc_clk_div(rd->mcasp, bclk_freq, &ppm);
			if (abs(ppm) < DAVINCI_MAX_RATE_ERROR_PPM) {
				snd_mask_set(&nfmt, i);
				count++;
			}
		}
	}
	dev_dbg(rd->mcasp->dev,
1084 1085
		"%d possible sample format for %d Hz and %d tdm slots\n",
		count, rate, slots);
1086 1087 1088 1089

	return snd_mask_refine(fmt, &nfmt);
}

1090 1091 1092 1093
static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
				 struct snd_soc_dai *cpu_dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
1094 1095
	struct davinci_mcasp_ruledata *ruledata =
					&mcasp->ruledata[substream->stream];
1096 1097 1098
	u32 max_channels = 0;
	int i, dir;

1099 1100
	mcasp->substreams[substream->stream] = substream;

1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116
	if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
		return 0;

	/*
	 * Limit the maximum allowed channels for the first stream:
	 * number of serializers for the direction * tdm slots per serializer
	 */
	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
		dir = TX_MODE;
	else
		dir = RX_MODE;

	for (i = 0; i < mcasp->num_serializer; i++) {
		if (mcasp->serial_dir[i] == dir)
			max_channels++;
	}
1117
	ruledata->serializers = max_channels;
1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131
	max_channels *= mcasp->tdm_slots;
	/*
	 * If the already active stream has less channels than the calculated
	 * limnit based on the seirializers * tdm_slots, we need to use that as
	 * a constraint for the second stream.
	 * Otherwise (first stream or less allowed channels) we use the
	 * calculated constraint.
	 */
	if (mcasp->channels && mcasp->channels < max_channels)
		max_channels = mcasp->channels;

	snd_pcm_hw_constraint_minmax(substream->runtime,
				     SNDRV_PCM_HW_PARAM_CHANNELS,
				     2, max_channels);
1132

1133 1134 1135 1136 1137
	if (mcasp->chconstr[substream->stream].count)
		snd_pcm_hw_constraint_list(substream->runtime,
					   0, SNDRV_PCM_HW_PARAM_CHANNELS,
					   &mcasp->chconstr[substream->stream]);

1138 1139 1140 1141 1142 1143 1144
	/*
	 * If we rely on implicit BCLK divider setting we should
	 * set constraints based on what we can provide.
	 */
	if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
		int ret;

1145
		ruledata->mcasp = mcasp;
1146 1147 1148 1149

		ret = snd_pcm_hw_rule_add(substream->runtime, 0,
					  SNDRV_PCM_HW_PARAM_RATE,
					  davinci_mcasp_hw_rule_rate,
1150
					  ruledata,
1151
					  SNDRV_PCM_HW_PARAM_FORMAT, -1);
1152 1153 1154 1155 1156
		if (ret)
			return ret;
		ret = snd_pcm_hw_rule_add(substream->runtime, 0,
					  SNDRV_PCM_HW_PARAM_FORMAT,
					  davinci_mcasp_hw_rule_format,
1157
					  ruledata,
1158
					  SNDRV_PCM_HW_PARAM_RATE, -1);
1159 1160 1161 1162
		if (ret)
			return ret;
	}

1163 1164 1165 1166 1167 1168 1169 1170
	return 0;
}

static void davinci_mcasp_shutdown(struct snd_pcm_substream *substream,
				   struct snd_soc_dai *cpu_dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);

1171 1172
	mcasp->substreams[substream->stream] = NULL;

1173 1174 1175 1176 1177 1178 1179
	if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
		return;

	if (!cpu_dai->active)
		mcasp->channels = 0;
}

1180
static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
1181 1182
	.startup	= davinci_mcasp_startup,
	.shutdown	= davinci_mcasp_shutdown,
1183 1184 1185
	.trigger	= davinci_mcasp_trigger,
	.hw_params	= davinci_mcasp_hw_params,
	.set_fmt	= davinci_mcasp_set_dai_fmt,
1186
	.set_clkdiv	= davinci_mcasp_set_clkdiv,
1187
	.set_sysclk	= davinci_mcasp_set_sysclk,
1188 1189
};

1190 1191 1192 1193
static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);

1194 1195
	dai->playback_dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
	dai->capture_dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
1196 1197 1198 1199

	return 0;
}

1200 1201 1202 1203
#ifdef CONFIG_PM_SLEEP
static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
1204
	struct davinci_mcasp_context *context = &mcasp->context;
1205
	u32 reg;
1206
	int i;
1207

1208
	context->pm_state = pm_runtime_enabled(mcasp->dev);
1209 1210 1211
	if (!context->pm_state)
		pm_runtime_get_sync(mcasp->dev);

1212 1213
	for (i = 0; i < ARRAY_SIZE(context_regs); i++)
		context->config_regs[i] = mcasp_get_reg(mcasp, context_regs[i]);
1214

1215 1216 1217 1218 1219 1220 1221 1222
	if (mcasp->txnumevt) {
		reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
		context->afifo_regs[0] = mcasp_get_reg(mcasp, reg);
	}
	if (mcasp->rxnumevt) {
		reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
		context->afifo_regs[1] = mcasp_get_reg(mcasp, reg);
	}
1223

1224 1225 1226
	for (i = 0; i < mcasp->num_serializer; i++)
		context->xrsr_regs[i] = mcasp_get_reg(mcasp,
						DAVINCI_MCASP_XRSRCTL_REG(i));
1227

1228 1229
	pm_runtime_put_sync(mcasp->dev);

1230 1231 1232 1233 1234 1235
	return 0;
}

static int davinci_mcasp_resume(struct snd_soc_dai *dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
1236
	struct davinci_mcasp_context *context = &mcasp->context;
1237
	u32 reg;
1238
	int i;
1239

1240 1241
	pm_runtime_get_sync(mcasp->dev);

1242 1243
	for (i = 0; i < ARRAY_SIZE(context_regs); i++)
		mcasp_set_reg(mcasp, context_regs[i], context->config_regs[i]);
1244

1245 1246 1247 1248 1249 1250 1251 1252
	if (mcasp->txnumevt) {
		reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
		mcasp_set_reg(mcasp, reg, context->afifo_regs[0]);
	}
	if (mcasp->rxnumevt) {
		reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
		mcasp_set_reg(mcasp, reg, context->afifo_regs[1]);
	}
1253

1254 1255 1256
	for (i = 0; i < mcasp->num_serializer; i++)
		mcasp_set_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
			      context->xrsr_regs[i]);
1257

1258 1259 1260
	if (!context->pm_state)
		pm_runtime_put_sync(mcasp->dev);

1261 1262 1263 1264 1265 1266 1267
	return 0;
}
#else
#define davinci_mcasp_suspend NULL
#define davinci_mcasp_resume NULL
#endif

1268 1269
#define DAVINCI_MCASP_RATES	SNDRV_PCM_RATE_8000_192000

1270 1271 1272 1273
#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
				SNDRV_PCM_FMTBIT_U8 | \
				SNDRV_PCM_FMTBIT_S16_LE | \
				SNDRV_PCM_FMTBIT_U16_LE | \
1274 1275 1276 1277
				SNDRV_PCM_FMTBIT_S24_LE | \
				SNDRV_PCM_FMTBIT_U24_LE | \
				SNDRV_PCM_FMTBIT_S24_3LE | \
				SNDRV_PCM_FMTBIT_U24_3LE | \
1278 1279 1280
				SNDRV_PCM_FMTBIT_S32_LE | \
				SNDRV_PCM_FMTBIT_U32_LE)

1281
static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
1282
	{
1283
		.name		= "davinci-mcasp.0",
1284
		.probe		= davinci_mcasp_dai_probe,
1285 1286
		.suspend	= davinci_mcasp_suspend,
		.resume		= davinci_mcasp_resume,
1287 1288
		.playback	= {
			.channels_min	= 2,
1289
			.channels_max	= 32 * 16,
1290
			.rates 		= DAVINCI_MCASP_RATES,
1291
			.formats	= DAVINCI_MCASP_PCM_FMTS,
1292 1293 1294
		},
		.capture 	= {
			.channels_min 	= 2,
1295
			.channels_max	= 32 * 16,
1296
			.rates 		= DAVINCI_MCASP_RATES,
1297
			.formats	= DAVINCI_MCASP_PCM_FMTS,
1298 1299 1300
		},
		.ops 		= &davinci_mcasp_dai_ops,

1301
		.symmetric_samplebits	= 1,
1302 1303
	},
	{
1304
		.name		= "davinci-mcasp.1",
1305
		.probe		= davinci_mcasp_dai_probe,
1306 1307 1308 1309
		.playback 	= {
			.channels_min	= 1,
			.channels_max	= 384,
			.rates		= DAVINCI_MCASP_RATES,
1310
			.formats	= DAVINCI_MCASP_PCM_FMTS,
1311 1312 1313 1314 1315 1316
		},
		.ops 		= &davinci_mcasp_dai_ops,
	},

};

1317 1318 1319 1320
static const struct snd_soc_component_driver davinci_mcasp_component = {
	.name		= "davinci-mcasp",
};

1321
/* Some HW specific values and defaults. The rest is filled in from DT. */
1322
static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
1323 1324 1325 1326 1327
	.tx_dma_offset = 0x400,
	.rx_dma_offset = 0x400,
	.version = MCASP_VERSION_1,
};

1328
static struct davinci_mcasp_pdata da830_mcasp_pdata = {
1329 1330 1331 1332 1333
	.tx_dma_offset = 0x2000,
	.rx_dma_offset = 0x2000,
	.version = MCASP_VERSION_2,
};

1334
static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
1335 1336 1337 1338 1339
	.tx_dma_offset = 0,
	.rx_dma_offset = 0,
	.version = MCASP_VERSION_3,
};

1340
static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
1341 1342 1343 1344 1345
	.tx_dma_offset = 0x200,
	.rx_dma_offset = 0x284,
	.version = MCASP_VERSION_4,
};

1346 1347 1348
static const struct of_device_id mcasp_dt_ids[] = {
	{
		.compatible = "ti,dm646x-mcasp-audio",
1349
		.data = &dm646x_mcasp_pdata,
1350 1351 1352
	},
	{
		.compatible = "ti,da830-mcasp-audio",
1353
		.data = &da830_mcasp_pdata,
1354
	},
1355
	{
1356
		.compatible = "ti,am33xx-mcasp-audio",
1357
		.data = &am33xx_mcasp_pdata,
1358
	},
1359 1360 1361 1362
	{
		.compatible = "ti,dra7-mcasp-audio",
		.data = &dra7_mcasp_pdata,
	},
1363 1364 1365 1366
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, mcasp_dt_ids);

1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406
static int mcasp_reparent_fck(struct platform_device *pdev)
{
	struct device_node *node = pdev->dev.of_node;
	struct clk *gfclk, *parent_clk;
	const char *parent_name;
	int ret;

	if (!node)
		return 0;

	parent_name = of_get_property(node, "fck_parent", NULL);
	if (!parent_name)
		return 0;

	gfclk = clk_get(&pdev->dev, "fck");
	if (IS_ERR(gfclk)) {
		dev_err(&pdev->dev, "failed to get fck\n");
		return PTR_ERR(gfclk);
	}

	parent_clk = clk_get(NULL, parent_name);
	if (IS_ERR(parent_clk)) {
		dev_err(&pdev->dev, "failed to get parent clock\n");
		ret = PTR_ERR(parent_clk);
		goto err1;
	}

	ret = clk_set_parent(gfclk, parent_clk);
	if (ret) {
		dev_err(&pdev->dev, "failed to reparent fck\n");
		goto err2;
	}

err2:
	clk_put(parent_clk);
err1:
	clk_put(gfclk);
	return ret;
}

1407
static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
1408 1409 1410
						struct platform_device *pdev)
{
	struct device_node *np = pdev->dev.of_node;
1411
	struct davinci_mcasp_pdata *pdata = NULL;
1412
	const struct of_device_id *match =
1413
			of_match_device(mcasp_dt_ids, &pdev->dev);
1414
	struct of_phandle_args dma_spec;
1415 1416 1417 1418 1419 1420 1421 1422 1423

	const u32 *of_serial_dir32;
	u32 val;
	int i, ret = 0;

	if (pdev->dev.platform_data) {
		pdata = pdev->dev.platform_data;
		return pdata;
	} else if (match) {
1424
		pdata = (struct davinci_mcasp_pdata*) match->data;
1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435
	} else {
		/* control shouldn't reach here. something is wrong */
		ret = -EINVAL;
		goto nodata;
	}

	ret = of_property_read_u32(np, "op-mode", &val);
	if (ret >= 0)
		pdata->op_mode = val;

	ret = of_property_read_u32(np, "tdm-slots", &val);
1436 1437 1438 1439 1440 1441 1442 1443
	if (ret >= 0) {
		if (val < 2 || val > 32) {
			dev_err(&pdev->dev,
				"tdm-slots must be in rage [2-32]\n");
			ret = -EINVAL;
			goto nodata;
		}

1444
		pdata->tdm_slots = val;
1445
	}
1446 1447 1448 1449

	of_serial_dir32 = of_get_property(np, "serial-dir", &val);
	val /= sizeof(u32);
	if (of_serial_dir32) {
1450 1451 1452
		u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
						 (sizeof(*of_serial_dir) * val),
						 GFP_KERNEL);
1453 1454 1455 1456 1457
		if (!of_serial_dir) {
			ret = -ENOMEM;
			goto nodata;
		}

1458
		for (i = 0; i < val; i++)
1459 1460
			of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);

1461
		pdata->num_serializer = val;
1462 1463 1464
		pdata->serial_dir = of_serial_dir;
	}

1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475
	ret = of_property_match_string(np, "dma-names", "tx");
	if (ret < 0)
		goto nodata;

	ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
					 &dma_spec);
	if (ret < 0)
		goto nodata;

	pdata->tx_dma_channel = dma_spec.args[0];

1476 1477 1478 1479 1480
	/* RX is not valid in DIT mode */
	if (pdata->op_mode != DAVINCI_MCASP_DIT_MODE) {
		ret = of_property_match_string(np, "dma-names", "rx");
		if (ret < 0)
			goto nodata;
1481

1482 1483 1484 1485
		ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
						 &dma_spec);
		if (ret < 0)
			goto nodata;
1486

1487 1488
		pdata->rx_dma_channel = dma_spec.args[0];
	}
1489

1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516
	ret = of_property_read_u32(np, "tx-num-evt", &val);
	if (ret >= 0)
		pdata->txnumevt = val;

	ret = of_property_read_u32(np, "rx-num-evt", &val);
	if (ret >= 0)
		pdata->rxnumevt = val;

	ret = of_property_read_u32(np, "sram-size-playback", &val);
	if (ret >= 0)
		pdata->sram_size_playback = val;

	ret = of_property_read_u32(np, "sram-size-capture", &val);
	if (ret >= 0)
		pdata->sram_size_capture = val;

	return  pdata;

nodata:
	if (ret < 0) {
		dev_err(&pdev->dev, "Error populating platform data, err %d\n",
			ret);
		pdata = NULL;
	}
	return  pdata;
}

1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569
/* All serializers must have equal number of channels */
static int davinci_mcasp_ch_constraint(struct davinci_mcasp *mcasp,
				       struct snd_pcm_hw_constraint_list *cl,
				       int serializers)
{
	unsigned int *list;
	int i, count = 0;

	if (serializers <= 1)
		return 0;

	list = devm_kzalloc(mcasp->dev, sizeof(unsigned int) *
			    (mcasp->tdm_slots + serializers - 2),
			    GFP_KERNEL);
	if (!list)
		return -ENOMEM;

	for (i = 2; i <= mcasp->tdm_slots; i++)
		list[count++] = i;

	for (i = 2; i <= serializers; i++)
		list[count++] = i*mcasp->tdm_slots;

	cl->count = count;
	cl->list = list;

	return 0;
}


static int davinci_mcasp_init_ch_constraints(struct davinci_mcasp *mcasp)
{
	int rx_serializers = 0, tx_serializers = 0, ret, i;

	for (i = 0; i < mcasp->num_serializer; i++)
		if (mcasp->serial_dir[i] == TX_MODE)
			tx_serializers++;
		else if (mcasp->serial_dir[i] == RX_MODE)
			rx_serializers++;

	ret = davinci_mcasp_ch_constraint(mcasp, &mcasp->chconstr[
						  SNDRV_PCM_STREAM_PLAYBACK],
					  tx_serializers);
	if (ret)
		return ret;

	ret = davinci_mcasp_ch_constraint(mcasp, &mcasp->chconstr[
						  SNDRV_PCM_STREAM_CAPTURE],
					  rx_serializers);

	return ret;
}

1570 1571
static int davinci_mcasp_probe(struct platform_device *pdev)
{
1572
	struct snd_dmaengine_dai_dma_data *dma_data;
1573
	struct resource *mem, *ioarea, *res, *dat;
1574
	struct davinci_mcasp_pdata *pdata;
1575
	struct davinci_mcasp *mcasp;
1576
	char *irq_name;
1577
	int *dma;
1578
	int irq;
1579
	int ret;
1580

1581 1582 1583 1584 1585
	if (!pdev->dev.platform_data && !pdev->dev.of_node) {
		dev_err(&pdev->dev, "No platform data supplied\n");
		return -EINVAL;
	}

1586
	mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
1587
			   GFP_KERNEL);
1588
	if (!mcasp)
1589 1590
		return	-ENOMEM;

1591 1592 1593 1594 1595 1596
	pdata = davinci_mcasp_set_pdata_from_of(pdev);
	if (!pdata) {
		dev_err(&pdev->dev, "no platform data\n");
		return -EINVAL;
	}

1597
	mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
1598
	if (!mem) {
1599
		dev_warn(mcasp->dev,
1600 1601 1602 1603 1604 1605
			 "\"mpu\" mem resource not found, using index 0\n");
		mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
		if (!mem) {
			dev_err(&pdev->dev, "no mem resource?\n");
			return -ENODEV;
		}
1606 1607
	}

1608
	ioarea = devm_request_mem_region(&pdev->dev, mem->start,
1609
			resource_size(mem), pdev->name);
1610 1611
	if (!ioarea) {
		dev_err(&pdev->dev, "Audio region already claimed\n");
1612
		return -EBUSY;
1613 1614
	}

1615
	pm_runtime_enable(&pdev->dev);
1616

1617 1618
	mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
	if (!mcasp->base) {
1619 1620
		dev_err(&pdev->dev, "ioremap failed\n");
		ret = -ENOMEM;
1621
		goto err;
1622 1623
	}

1624
	mcasp->op_mode = pdata->op_mode;
1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639
	/* sanity check for tdm slots parameter */
	if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE) {
		if (pdata->tdm_slots < 2) {
			dev_err(&pdev->dev, "invalid tdm slots: %d\n",
				pdata->tdm_slots);
			mcasp->tdm_slots = 2;
		} else if (pdata->tdm_slots > 32) {
			dev_err(&pdev->dev, "invalid tdm slots: %d\n",
				pdata->tdm_slots);
			mcasp->tdm_slots = 32;
		} else {
			mcasp->tdm_slots = pdata->tdm_slots;
		}
	}

1640
	mcasp->num_serializer = pdata->num_serializer;
1641 1642 1643 1644 1645
#ifdef CONFIG_PM_SLEEP
	mcasp->context.xrsr_regs = devm_kzalloc(&pdev->dev,
					sizeof(u32) * mcasp->num_serializer,
					GFP_KERNEL);
#endif
1646 1647 1648 1649
	mcasp->serial_dir = pdata->serial_dir;
	mcasp->version = pdata->version;
	mcasp->txnumevt = pdata->txnumevt;
	mcasp->rxnumevt = pdata->rxnumevt;
1650

1651
	mcasp->dev = &pdev->dev;
1652

1653 1654 1655 1656 1657 1658
	irq = platform_get_irq_byname(pdev, "common");
	if (irq >= 0) {
		irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_common\n",
					  dev_name(&pdev->dev));
		ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
						davinci_mcasp_common_irq_handler,
1659 1660
						IRQF_ONESHOT | IRQF_SHARED,
						irq_name, mcasp);
1661 1662 1663 1664 1665 1666 1667 1668 1669
		if (ret) {
			dev_err(&pdev->dev, "common IRQ request failed\n");
			goto err;
		}

		mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
		mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
	}

1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699
	irq = platform_get_irq_byname(pdev, "rx");
	if (irq >= 0) {
		irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_rx\n",
					  dev_name(&pdev->dev));
		ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
						davinci_mcasp_rx_irq_handler,
						IRQF_ONESHOT, irq_name, mcasp);
		if (ret) {
			dev_err(&pdev->dev, "RX IRQ request failed\n");
			goto err;
		}

		mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
	}

	irq = platform_get_irq_byname(pdev, "tx");
	if (irq >= 0) {
		irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_tx\n",
					  dev_name(&pdev->dev));
		ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
						davinci_mcasp_tx_irq_handler,
						IRQF_ONESHOT, irq_name, mcasp);
		if (ret) {
			dev_err(&pdev->dev, "TX IRQ request failed\n");
			goto err;
		}

		mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
	}

1700
	dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
1701 1702
	if (dat)
		mcasp->dat_port = true;
1703

1704
	dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
1705
	if (dat)
1706
		dma_data->addr = dat->start;
1707
	else
1708
		dma_data->addr = mem->start + pdata->tx_dma_offset;
1709

1710
	dma = &mcasp->dma_request[SNDRV_PCM_STREAM_PLAYBACK];
1711
	res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1712
	if (res)
1713
		*dma = res->start;
1714
	else
1715
		*dma = pdata->tx_dma_channel;
1716

1717 1718 1719 1720
	/* dmaengine filter data for DT and non-DT boot */
	if (pdev->dev.of_node)
		dma_data->filter_data = "tx";
	else
1721
		dma_data->filter_data = dma;
1722

1723 1724 1725 1726
	/* RX is not valid in DIT mode */
	if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
		dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
		if (dat)
1727
			dma_data->addr = dat->start;
1728
		else
1729
			dma_data->addr = mem->start + pdata->rx_dma_offset;
1730

1731
		dma = &mcasp->dma_request[SNDRV_PCM_STREAM_CAPTURE];
1732 1733
		res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
		if (res)
1734
			*dma = res->start;
1735
		else
1736
			*dma = pdata->rx_dma_channel;
1737 1738 1739 1740 1741

		/* dmaengine filter data for DT and non-DT boot */
		if (pdev->dev.of_node)
			dma_data->filter_data = "rx";
		else
1742
			dma_data->filter_data = dma;
1743
	}
1744

1745 1746
	if (mcasp->version < MCASP_VERSION_3) {
		mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
1747
		/* dma_params->dma_addr is pointing to the data port address */
1748 1749 1750 1751
		mcasp->dat_port = true;
	} else {
		mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
	}
1752

1753 1754 1755 1756
	ret = davinci_mcasp_init_ch_constraints(mcasp);
	if (ret)
		goto err;

1757
	dev_set_drvdata(&pdev->dev, mcasp);
1758 1759 1760

	mcasp_reparent_fck(pdev);

1761 1762 1763
	ret = devm_snd_soc_register_component(&pdev->dev,
					&davinci_mcasp_component,
					&davinci_mcasp_dai[pdata->op_mode], 1);
1764 1765

	if (ret != 0)
1766
		goto err;
1767

1768
	switch (mcasp->version) {
1769 1770 1771
#if IS_BUILTIN(CONFIG_SND_EDMA_SOC) || \
	(IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
	 IS_MODULE(CONFIG_SND_EDMA_SOC))
1772 1773
	case MCASP_VERSION_1:
	case MCASP_VERSION_2:
1774 1775 1776 1777
	case MCASP_VERSION_3:
		ret = edma_pcm_platform_register(&pdev->dev);
		break;
#endif
1778 1779 1780
#if IS_BUILTIN(CONFIG_SND_OMAP_SOC) || \
	(IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
	 IS_MODULE(CONFIG_SND_OMAP_SOC))
1781 1782 1783
	case MCASP_VERSION_4:
		ret = omap_pcm_platform_register(&pdev->dev);
		break;
1784
#endif
1785 1786 1787 1788 1789 1790 1791 1792 1793
	default:
		dev_err(&pdev->dev, "Invalid McASP version: %d\n",
			mcasp->version);
		ret = -EINVAL;
		break;
	}

	if (ret) {
		dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
1794
		goto err;
1795 1796
	}

1797 1798
	return 0;

1799
err:
1800
	pm_runtime_disable(&pdev->dev);
1801 1802 1803 1804 1805
	return ret;
}

static int davinci_mcasp_remove(struct platform_device *pdev)
{
1806
	pm_runtime_disable(&pdev->dev);
1807 1808 1809 1810 1811 1812 1813 1814 1815

	return 0;
}

static struct platform_driver davinci_mcasp_driver = {
	.probe		= davinci_mcasp_probe,
	.remove		= davinci_mcasp_remove,
	.driver		= {
		.name	= "davinci-mcasp",
1816
		.of_match_table = mcasp_dt_ids,
1817 1818 1819
	},
};

1820
module_platform_driver(davinci_mcasp_driver);
1821 1822 1823 1824

MODULE_AUTHOR("Steve Chen");
MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
MODULE_LICENSE("GPL");