davinci-mcasp.c 35.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/*
 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
 *
 * Multi-channel Audio Serial Port Driver
 *
 * Author: Nirmal Pandey <n-pandey@ti.com>,
 *         Suresh Rajashekara <suresh.r@ti.com>
 *         Steve Chen <schen@.mvista.com>
 *
 * Copyright:   (C) 2009 MontaVista Software, Inc., <source@mvista.com>
 * Copyright:   (C) 2009  Texas Instruments, India
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/device.h>
21
#include <linux/slab.h>
22 23
#include <linux/delay.h>
#include <linux/io.h>
24
#include <linux/clk.h>
25
#include <linux/pm_runtime.h>
26 27 28
#include <linux/of.h>
#include <linux/of_platform.h>
#include <linux/of_device.h>
29

30
#include <sound/asoundef.h>
31 32 33 34 35
#include <sound/core.h>
#include <sound/pcm.h>
#include <sound/pcm_params.h>
#include <sound/initval.h>
#include <sound/soc.h>
36
#include <sound/dmaengine_pcm.h>
37
#include <sound/omap-pcm.h>
38 39

#include "davinci-pcm.h"
40
#include "edma-pcm.h"
41 42
#include "davinci-mcasp.h"

43 44
#define MCASP_MAX_AFIFO_DEPTH	64

45 46 47 48 49 50 51 52 53 54
struct davinci_mcasp_context {
	u32	txfmtctl;
	u32	rxfmtctl;
	u32	txfmt;
	u32	rxfmt;
	u32	aclkxctl;
	u32	aclkrctl;
	u32	pdir;
};

55
struct davinci_mcasp {
56
	struct davinci_pcm_dma_params dma_params[2];
57
	struct snd_dmaengine_dai_dma_data dma_data[2];
58
	void __iomem *base;
59
	u32 fifo_base;
60 61 62 63 64 65 66 67
	struct device *dev;

	/* McASP specific data */
	int	tdm_slots;
	u8	op_mode;
	u8	num_serializer;
	u8	*serial_dir;
	u8	version;
68
	u8	bclk_div;
69
	u16	bclk_lrclk_ratio;
70
	int	streams;
71

72 73 74
	int	sysclk_freq;
	bool	bclk_master;

75 76 77 78
	/* McASP FIFO related */
	u8	txnumevt;
	u8	rxnumevt;

79 80
	bool	dat_port;

81
#ifdef CONFIG_PM_SLEEP
82
	struct davinci_mcasp_context context;
83 84 85
#endif
};

86 87
static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
				  u32 val)
88
{
89
	void __iomem *reg = mcasp->base + offset;
90 91 92
	__raw_writel(__raw_readl(reg) | val, reg);
}

93 94
static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
				  u32 val)
95
{
96
	void __iomem *reg = mcasp->base + offset;
97 98 99
	__raw_writel((__raw_readl(reg) & ~(val)), reg);
}

100 101
static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
				  u32 val, u32 mask)
102
{
103
	void __iomem *reg = mcasp->base + offset;
104 105 106
	__raw_writel((__raw_readl(reg) & ~mask) | val, reg);
}

107 108
static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
				 u32 val)
109
{
110
	__raw_writel(val, mcasp->base + offset);
111 112
}

113
static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
114
{
115
	return (u32)__raw_readl(mcasp->base + offset);
116 117
}

118
static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
119 120 121
{
	int i = 0;

122
	mcasp_set_bits(mcasp, ctl_reg, val);
123 124 125 126

	/* programming GBLCTL needs to read back from GBLCTL and verfiy */
	/* loop count is to avoid the lock-up */
	for (i = 0; i < 1000; i++) {
127
		if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
128 129 130
			break;
	}

131
	if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
132 133 134
		printk(KERN_ERR "GBLCTL write error\n");
}

135 136
static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
{
137 138
	u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
	u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
139 140 141 142

	return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
}

143
static void mcasp_start_rx(struct davinci_mcasp *mcasp)
144
{
145 146
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
147 148 149 150 151 152 153

	/*
	 * When ASYNC == 0 the transmit and receive sections operate
	 * synchronously from the transmit clock and frame sync. We need to make
	 * sure that the TX signlas are enabled when starting reception.
	 */
	if (mcasp_is_synchronous(mcasp)) {
154 155
		mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
		mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
156 157
	}

158 159
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
160

161 162 163
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
164

165 166
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
167 168

	if (mcasp_is_synchronous(mcasp))
169
		mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
170 171
}

172
static void mcasp_start_tx(struct davinci_mcasp *mcasp)
173
{
174 175 176
	u8 offset = 0, i;
	u32 cnt;

177 178 179 180
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
181

182 183 184
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
185 186
	for (i = 0; i < mcasp->num_serializer; i++) {
		if (mcasp->serial_dir[i] == TX_MODE) {
187 188 189 190 191 192 193
			offset = i;
			break;
		}
	}

	/* wait for TX ready */
	cnt = 0;
194
	while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(offset)) &
195 196 197
		 TXSTATE) && (cnt < 100000))
		cnt++;

198
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
199 200
}

201
static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
202
{
203 204
	u32 reg;

205 206
	mcasp->streams++;

207
	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
208
		if (mcasp->txnumevt) {	/* enable FIFO */
209
			reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
210 211
			mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
			mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
212
		}
213
		mcasp_start_tx(mcasp);
214
	} else {
215
		if (mcasp->rxnumevt) {	/* enable FIFO */
216
			reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
217 218
			mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
			mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
219
		}
220
		mcasp_start_rx(mcasp);
221
	}
222 223
}

224
static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
225
{
226 227 228 229 230
	/*
	 * In synchronous mode stop the TX clocks if no other stream is
	 * running
	 */
	if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
231
		mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
232

233 234
	mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
235 236
}

237
static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
238
{
239 240 241 242 243 244 245 246 247
	u32 val = 0;

	/*
	 * In synchronous mode keep TX clocks running if the capture stream is
	 * still running.
	 */
	if (mcasp_is_synchronous(mcasp) && mcasp->streams)
		val =  TXHCLKRST | TXCLKRST | TXFSRST;

248 249
	mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
250 251
}

252
static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
253
{
254 255
	u32 reg;

256 257
	mcasp->streams--;

258
	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
259
		if (mcasp->txnumevt) {	/* disable FIFO */
260
			reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
261
			mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
262
		}
263
		mcasp_stop_tx(mcasp);
264
	} else {
265
		if (mcasp->rxnumevt) {	/* disable FIFO */
266
			reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
267
			mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
268
		}
269
		mcasp_stop_rx(mcasp);
270
	}
271 272 273 274 275
}

static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
					 unsigned int fmt)
{
276
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
277
	int ret = 0;
278
	u32 data_delay;
279
	bool fs_pol_rising;
280
	bool inv_fs = false;
281

282
	pm_runtime_get_sync(mcasp->dev);
283
	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
284 285 286 287 288 289
	case SND_SOC_DAIFMT_DSP_A:
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
		/* 1st data bit occur one ACLK cycle after the frame sync */
		data_delay = 1;
		break;
290 291
	case SND_SOC_DAIFMT_DSP_B:
	case SND_SOC_DAIFMT_AC97:
292 293
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
294 295
		/* No delay after FS */
		data_delay = 0;
296
		break;
297
	case SND_SOC_DAIFMT_I2S:
298
		/* configure a full-word SYNC pulse (LRCLK) */
299 300
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
301 302
		/* 1st data bit occur one ACLK cycle after the frame sync */
		data_delay = 1;
303 304
		/* FS need to be inverted */
		inv_fs = true;
305
		break;
306 307 308 309 310 311 312
	case SND_SOC_DAIFMT_LEFT_J:
		/* configure a full-word SYNC pulse (LRCLK) */
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
		/* No delay after FS */
		data_delay = 0;
		break;
313 314 315
	default:
		ret = -EINVAL;
		goto out;
316 317
	}

318 319 320 321 322
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
		       FSXDLY(3));
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
		       FSRDLY(3));

323 324 325
	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBS_CFS:
		/* codec is clock and frame slave */
326 327
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
328

329 330
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
331

332 333
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
334
		mcasp->bclk_master = 1;
335
		break;
336 337
	case SND_SOC_DAIFMT_CBM_CFS:
		/* codec is clock master and frame slave */
338 339
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
340

341 342
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
343

344 345
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
346
		mcasp->bclk_master = 0;
347
		break;
348 349
	case SND_SOC_DAIFMT_CBM_CFM:
		/* codec is clock and frame master */
350 351
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
352

353 354
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
355

356 357
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
			       ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
358
		mcasp->bclk_master = 0;
359 360
		break;
	default:
361 362
		ret = -EINVAL;
		goto out;
363 364 365 366
	}

	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
	case SND_SOC_DAIFMT_IB_NF:
367
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
368
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
369
		fs_pol_rising = true;
370 371
		break;
	case SND_SOC_DAIFMT_NB_IF:
372
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
373
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
374
		fs_pol_rising = false;
375 376
		break;
	case SND_SOC_DAIFMT_IB_IF:
377
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
378
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
379
		fs_pol_rising = false;
380 381
		break;
	case SND_SOC_DAIFMT_NB_NF:
382 383
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
384
		fs_pol_rising = true;
385 386
		break;
	default:
387
		ret = -EINVAL;
388 389 390
		goto out;
	}

391 392 393
	if (inv_fs)
		fs_pol_rising = !fs_pol_rising;

394 395 396 397 398 399
	if (fs_pol_rising) {
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
	} else {
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
400
	}
401 402 403
out:
	pm_runtime_put_sync(mcasp->dev);
	return ret;
404 405
}

406 407
static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id, int div)
{
408
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
409 410 411

	switch (div_id) {
	case 0:		/* MCLK divider */
412
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
413
			       AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
414
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
415 416 417 418
			       AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
		break;

	case 1:		/* BCLK divider */
419
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
420
			       ACLKXDIV(div - 1), ACLKXDIV_MASK);
421
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
422
			       ACLKRDIV(div - 1), ACLKRDIV_MASK);
423
		mcasp->bclk_div = div;
424 425
		break;

426
	case 2:		/* BCLK/LRCLK ratio */
427
		mcasp->bclk_lrclk_ratio = div;
428 429
		break;

430 431 432 433 434 435 436
	default:
		return -EINVAL;
	}

	return 0;
}

437 438 439
static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
				    unsigned int freq, int dir)
{
440
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
441 442

	if (dir == SND_SOC_CLOCK_OUT) {
443 444 445
		mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
446
	} else {
447 448 449
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
450 451
	}

452 453
	mcasp->sysclk_freq = freq;

454 455 456
	return 0;
}

457
static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
458
				       int word_length)
459
{
460
	u32 fmt;
D
Daniel Mack 已提交
461 462
	u32 tx_rotate = (word_length / 4) & 0x7;
	u32 rx_rotate = (32 - word_length) / 4;
463
	u32 mask = (1ULL << word_length) - 1;
464

465 466 467 468 469
	/*
	 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
	 * callback, take it into account here. That allows us to for example
	 * send 32 bits per channel to the codec, while only 16 of them carry
	 * audio payload.
470 471 472
	 * The clock ratio is given for a full period of data (for I2S format
	 * both left and right channels), so it has to be divided by number of
	 * tdm-slots (for I2S - divided by 2).
473
	 */
474 475
	if (mcasp->bclk_lrclk_ratio)
		word_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;
476

477 478
	/* mapping of the XSSZ bit-field as described in the datasheet */
	fmt = (word_length >> 1) - 1;
479

480
	if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
481 482 483 484 485 486 487 488 489
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
			       RXSSZ(0x0F));
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
			       TXSSZ(0x0F));
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
			       TXROT(7));
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
			       RXROT(7));
		mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
490 491
	}

492
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
493

494 495 496
	return 0;
}

497
static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
498
				 int period_words, int channels)
499
{
500 501
	struct davinci_pcm_dma_params *dma_params = &mcasp->dma_params[stream];
	struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
502
	int i;
503 504
	u8 tx_ser = 0;
	u8 rx_ser = 0;
505
	u8 slots = mcasp->tdm_slots;
506
	u8 max_active_serializers = (channels + slots - 1) / slots;
507
	int active_serializers, numevt, n;
508
	u32 reg;
509
	/* Default configuration */
510
	if (mcasp->version < MCASP_VERSION_3)
511
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
512 513

	/* All PINS as McASP */
514
	mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
515 516

	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
517 518
		mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
519
	} else {
520 521
		mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
522 523
	}

524
	for (i = 0; i < mcasp->num_serializer; i++) {
525 526
		mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
			       mcasp->serial_dir[i]);
527
		if (mcasp->serial_dir[i] == TX_MODE &&
528
					tx_ser < max_active_serializers) {
529
			mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
530
			tx_ser++;
531
		} else if (mcasp->serial_dir[i] == RX_MODE &&
532
					rx_ser < max_active_serializers) {
533
			mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
534
			rx_ser++;
535
		} else {
536 537
			mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
				       SRMOD_INACTIVE, SRMOD_MASK);
538 539 540
		}
	}

541 542 543 544 545 546 547 548 549
	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
		active_serializers = tx_ser;
		numevt = mcasp->txnumevt;
		reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
	} else {
		active_serializers = rx_ser;
		numevt = mcasp->rxnumevt;
		reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
	}
550

551
	if (active_serializers < max_active_serializers) {
552
		dev_warn(mcasp->dev, "stream has more channels (%d) than are "
553 554
			 "enabled in mcasp (%d)\n", channels,
			 active_serializers * slots);
555 556 557
		return -EINVAL;
	}

558
	/* AFIFO is not in use */
559 560
	if (!numevt) {
		/* Configure the burst size for platform drivers */
561 562 563 564 565 566 567 568 569 570 571 572 573
		if (active_serializers > 1) {
			/*
			 * If more than one serializers are in use we have one
			 * DMA request to provide data for all serializers.
			 * For example if three serializers are enabled the DMA
			 * need to transfer three words per DMA request.
			 */
			dma_params->fifo_level = active_serializers;
			dma_data->maxburst = active_serializers;
		} else {
			dma_params->fifo_level = 0;
			dma_data->maxburst = 0;
		}
574
		return 0;
575
	}
576

577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594
	if (period_words % active_serializers) {
		dev_err(mcasp->dev, "Invalid combination of period words and "
			"active serializers: %d, %d\n", period_words,
			active_serializers);
		return -EINVAL;
	}

	/*
	 * Calculate the optimal AFIFO depth for platform side:
	 * The number of words for numevt need to be in steps of active
	 * serializers.
	 */
	n = numevt % active_serializers;
	if (n)
		numevt += (active_serializers - n);
	while (period_words % numevt && numevt > 0)
		numevt -= active_serializers;
	if (numevt <= 0)
595
		numevt = active_serializers;
596

597 598
	mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
	mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
599

600
	/* Configure the burst size for platform drivers */
601 602
	if (numevt == 1)
		numevt = 0;
603 604 605
	dma_params->fifo_level = numevt;
	dma_data->maxburst = numevt;

606
	return 0;
607 608
}

609
static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream)
610 611 612
{
	int i, active_slots;
	u32 mask = 0;
613
	u32 busel = 0;
614

615 616 617 618 619 620
	if ((mcasp->tdm_slots < 2) || (mcasp->tdm_slots > 32)) {
		dev_err(mcasp->dev, "tdm slot %d not supported\n",
			mcasp->tdm_slots);
		return -EINVAL;
	}

621
	active_slots = (mcasp->tdm_slots > 31) ? 32 : mcasp->tdm_slots;
622 623 624
	for (i = 0; i < active_slots; i++)
		mask |= (1 << i);

625
	mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
626

627 628 629
	if (!mcasp->dat_port)
		busel = TXSEL;

630 631 632 633 634 635 636 637 638 639 640
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
	mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
		       FSXMOD(mcasp->tdm_slots), FSXMOD(0x1FF));

	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
	mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
		       FSRMOD(mcasp->tdm_slots), FSRMOD(0x1FF));

	return 0;
641 642 643
}

/* S/PDIF */
644 645
static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
			      unsigned int rate)
646
{
647 648 649
	u32 cs_value = 0;
	u8 *cs_bytes = (u8*) &cs_value;

650 651
	/* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
	   and LSB first */
652
	mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
653 654

	/* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
655
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
656 657

	/* Set the TX tdm : for all the slots */
658
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
659 660

	/* Set the TX clock controls : div = 1 and internal */
661
	mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
662

663
	mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
664 665

	/* Only 44100 and 48000 are valid, both have the same setting */
666
	mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
667 668

	/* Enable the DIT */
669
	mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
670

671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710
	/* Set S/PDIF channel status bits */
	cs_bytes[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
	cs_bytes[1] = IEC958_AES1_CON_PCM_CODER;

	switch (rate) {
	case 22050:
		cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
		break;
	case 24000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
		break;
	case 32000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
		break;
	case 44100:
		cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
		break;
	case 48000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
		break;
	case 88200:
		cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
		break;
	case 96000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
		break;
	case 176400:
		cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
		break;
	case 192000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
		break;
	default:
		printk(KERN_WARNING "unsupported sampling rate: %d\n", rate);
		return -EINVAL;
	}

	mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, cs_value);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, cs_value);

711
	return 0;
712 713 714 715 716 717
}

static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
					struct snd_pcm_hw_params *params,
					struct snd_soc_dai *cpu_dai)
{
718
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
719
	struct davinci_pcm_dma_params *dma_params =
720
					&mcasp->dma_params[substream->stream];
721
	int word_length;
722
	int channels = params_channels(params);
723
	int period_size = params_period_size(params);
724
	int ret;
725

726 727 728 729 730
	/*
	 * If mcasp is BCLK master, and a BCLK divider was not provided by
	 * the machine driver, we need to calculate the ratio.
	 */
	if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
731
		unsigned int bclk_freq = snd_soc_params_to_bclk(params);
732
		unsigned int div = mcasp->sysclk_freq / bclk_freq;
733
		if (mcasp->sysclk_freq % bclk_freq != 0) {
734 735 736 737 738 739
			if (((mcasp->sysclk_freq / div) - bclk_freq) >
			    (bclk_freq - (mcasp->sysclk_freq / (div+1))))
				div++;
			dev_warn(mcasp->dev,
				 "Inaccurate BCLK: %u Hz / %u != %u Hz\n",
				 mcasp->sysclk_freq, div, bclk_freq);
740
		}
741
		davinci_mcasp_set_clkdiv(cpu_dai, 1, div);
742 743
	}

744 745
	ret = mcasp_common_hw_param(mcasp, substream->stream,
				    period_size * channels, channels);
746 747 748
	if (ret)
		return ret;

749
	if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
750
		ret = mcasp_dit_hw_param(mcasp, params_rate(params));
751
	else
752 753 754 755
		ret = mcasp_i2s_hw_param(mcasp, substream->stream);

	if (ret)
		return ret;
756 757

	switch (params_format(params)) {
758
	case SNDRV_PCM_FORMAT_U8:
759 760
	case SNDRV_PCM_FORMAT_S8:
		dma_params->data_type = 1;
761
		word_length = 8;
762 763
		break;

764
	case SNDRV_PCM_FORMAT_U16_LE:
765 766
	case SNDRV_PCM_FORMAT_S16_LE:
		dma_params->data_type = 2;
767
		word_length = 16;
768 769
		break;

770 771 772
	case SNDRV_PCM_FORMAT_U24_3LE:
	case SNDRV_PCM_FORMAT_S24_3LE:
		dma_params->data_type = 3;
773
		word_length = 24;
774 775
		break;

776 777
	case SNDRV_PCM_FORMAT_U24_LE:
	case SNDRV_PCM_FORMAT_S24_LE:
778 779 780 781
		dma_params->data_type = 4;
		word_length = 24;
		break;

782
	case SNDRV_PCM_FORMAT_U32_LE:
783 784
	case SNDRV_PCM_FORMAT_S32_LE:
		dma_params->data_type = 4;
785
		word_length = 32;
786 787 788 789 790 791
		break;

	default:
		printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
		return -EINVAL;
	}
792

793
	if (mcasp->version == MCASP_VERSION_2 && !dma_params->fifo_level)
794 795
		dma_params->acnt = 4;
	else
796 797
		dma_params->acnt = dma_params->data_type;

798
	davinci_config_channel_size(mcasp, word_length);
799 800 801 802 803 804 805

	return 0;
}

static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
				     int cmd, struct snd_soc_dai *cpu_dai)
{
806
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
807 808 809 810
	int ret = 0;

	switch (cmd) {
	case SNDRV_PCM_TRIGGER_RESUME:
811 812
	case SNDRV_PCM_TRIGGER_START:
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
813
		davinci_mcasp_start(mcasp, substream->stream);
814 815
		break;
	case SNDRV_PCM_TRIGGER_SUSPEND:
816
	case SNDRV_PCM_TRIGGER_STOP:
817
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
818
		davinci_mcasp_stop(mcasp, substream->stream);
819 820 821 822 823 824 825 826 827
		break;

	default:
		ret = -EINVAL;
	}

	return ret;
}

828
static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
829 830 831
	.trigger	= davinci_mcasp_trigger,
	.hw_params	= davinci_mcasp_hw_params,
	.set_fmt	= davinci_mcasp_set_dai_fmt,
832
	.set_clkdiv	= davinci_mcasp_set_clkdiv,
833
	.set_sysclk	= davinci_mcasp_set_sysclk,
834 835
};

836 837 838 839
static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);

840
	if (mcasp->version >= MCASP_VERSION_3) {
841 842 843 844 845 846 847 848 849 850 851 852 853 854
		/* Using dmaengine PCM */
		dai->playback_dma_data =
				&mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
		dai->capture_dma_data =
				&mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
	} else {
		/* Using davinci-pcm */
		dai->playback_dma_data = mcasp->dma_params;
		dai->capture_dma_data = mcasp->dma_params;
	}

	return 0;
}

855 856 857 858
#ifdef CONFIG_PM_SLEEP
static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
859
	struct davinci_mcasp_context *context = &mcasp->context;
860

861 862 863 864 865 866 867
	context->txfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG);
	context->rxfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
	context->txfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMT_REG);
	context->rxfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMT_REG);
	context->aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
	context->aclkrctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG);
	context->pdir = mcasp_get_reg(mcasp, DAVINCI_MCASP_PDIR_REG);
868 869 870 871 872 873 874

	return 0;
}

static int davinci_mcasp_resume(struct snd_soc_dai *dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
875 876 877 878 879 880 881 882 883
	struct davinci_mcasp_context *context = &mcasp->context;

	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, context->txfmtctl);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG, context->rxfmtctl);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMT_REG, context->txfmt);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMT_REG, context->rxfmt);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, context->aclkxctl);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, context->aclkrctl);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_PDIR_REG, context->pdir);
884 885 886 887 888 889 890 891

	return 0;
}
#else
#define davinci_mcasp_suspend NULL
#define davinci_mcasp_resume NULL
#endif

892 893
#define DAVINCI_MCASP_RATES	SNDRV_PCM_RATE_8000_192000

894 895 896 897
#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
				SNDRV_PCM_FMTBIT_U8 | \
				SNDRV_PCM_FMTBIT_S16_LE | \
				SNDRV_PCM_FMTBIT_U16_LE | \
898 899 900 901
				SNDRV_PCM_FMTBIT_S24_LE | \
				SNDRV_PCM_FMTBIT_U24_LE | \
				SNDRV_PCM_FMTBIT_S24_3LE | \
				SNDRV_PCM_FMTBIT_U24_3LE | \
902 903 904
				SNDRV_PCM_FMTBIT_S32_LE | \
				SNDRV_PCM_FMTBIT_U32_LE)

905
static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
906
	{
907
		.name		= "davinci-mcasp.0",
908
		.probe		= davinci_mcasp_dai_probe,
909 910
		.suspend	= davinci_mcasp_suspend,
		.resume		= davinci_mcasp_resume,
911 912
		.playback	= {
			.channels_min	= 2,
913
			.channels_max	= 32 * 16,
914
			.rates 		= DAVINCI_MCASP_RATES,
915
			.formats	= DAVINCI_MCASP_PCM_FMTS,
916 917 918
		},
		.capture 	= {
			.channels_min 	= 2,
919
			.channels_max	= 32 * 16,
920
			.rates 		= DAVINCI_MCASP_RATES,
921
			.formats	= DAVINCI_MCASP_PCM_FMTS,
922 923 924 925 926
		},
		.ops 		= &davinci_mcasp_dai_ops,

	},
	{
927
		.name		= "davinci-mcasp.1",
928
		.probe		= davinci_mcasp_dai_probe,
929 930 931 932
		.playback 	= {
			.channels_min	= 1,
			.channels_max	= 384,
			.rates		= DAVINCI_MCASP_RATES,
933
			.formats	= DAVINCI_MCASP_PCM_FMTS,
934 935 936 937 938 939
		},
		.ops 		= &davinci_mcasp_dai_ops,
	},

};

940 941 942 943
static const struct snd_soc_component_driver davinci_mcasp_component = {
	.name		= "davinci-mcasp",
};

944
/* Some HW specific values and defaults. The rest is filled in from DT. */
945
static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
946 947 948 949 950 951
	.tx_dma_offset = 0x400,
	.rx_dma_offset = 0x400,
	.asp_chan_q = EVENTQ_0,
	.version = MCASP_VERSION_1,
};

952
static struct davinci_mcasp_pdata da830_mcasp_pdata = {
953 954 955 956 957 958
	.tx_dma_offset = 0x2000,
	.rx_dma_offset = 0x2000,
	.asp_chan_q = EVENTQ_0,
	.version = MCASP_VERSION_2,
};

959
static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
960 961 962 963 964 965
	.tx_dma_offset = 0,
	.rx_dma_offset = 0,
	.asp_chan_q = EVENTQ_0,
	.version = MCASP_VERSION_3,
};

966
static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
967 968 969 970 971 972
	.tx_dma_offset = 0x200,
	.rx_dma_offset = 0x284,
	.asp_chan_q = EVENTQ_0,
	.version = MCASP_VERSION_4,
};

973 974 975
static const struct of_device_id mcasp_dt_ids[] = {
	{
		.compatible = "ti,dm646x-mcasp-audio",
976
		.data = &dm646x_mcasp_pdata,
977 978 979
	},
	{
		.compatible = "ti,da830-mcasp-audio",
980
		.data = &da830_mcasp_pdata,
981
	},
982
	{
983
		.compatible = "ti,am33xx-mcasp-audio",
984
		.data = &am33xx_mcasp_pdata,
985
	},
986 987 988 989
	{
		.compatible = "ti,dra7-mcasp-audio",
		.data = &dra7_mcasp_pdata,
	},
990 991 992 993
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, mcasp_dt_ids);

994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033
static int mcasp_reparent_fck(struct platform_device *pdev)
{
	struct device_node *node = pdev->dev.of_node;
	struct clk *gfclk, *parent_clk;
	const char *parent_name;
	int ret;

	if (!node)
		return 0;

	parent_name = of_get_property(node, "fck_parent", NULL);
	if (!parent_name)
		return 0;

	gfclk = clk_get(&pdev->dev, "fck");
	if (IS_ERR(gfclk)) {
		dev_err(&pdev->dev, "failed to get fck\n");
		return PTR_ERR(gfclk);
	}

	parent_clk = clk_get(NULL, parent_name);
	if (IS_ERR(parent_clk)) {
		dev_err(&pdev->dev, "failed to get parent clock\n");
		ret = PTR_ERR(parent_clk);
		goto err1;
	}

	ret = clk_set_parent(gfclk, parent_clk);
	if (ret) {
		dev_err(&pdev->dev, "failed to reparent fck\n");
		goto err2;
	}

err2:
	clk_put(parent_clk);
err1:
	clk_put(gfclk);
	return ret;
}

1034
static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
1035 1036 1037
						struct platform_device *pdev)
{
	struct device_node *np = pdev->dev.of_node;
1038
	struct davinci_mcasp_pdata *pdata = NULL;
1039
	const struct of_device_id *match =
1040
			of_match_device(mcasp_dt_ids, &pdev->dev);
1041
	struct of_phandle_args dma_spec;
1042 1043 1044 1045 1046 1047 1048 1049 1050

	const u32 *of_serial_dir32;
	u32 val;
	int i, ret = 0;

	if (pdev->dev.platform_data) {
		pdata = pdev->dev.platform_data;
		return pdata;
	} else if (match) {
1051
		pdata = (struct davinci_mcasp_pdata*) match->data;
1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062
	} else {
		/* control shouldn't reach here. something is wrong */
		ret = -EINVAL;
		goto nodata;
	}

	ret = of_property_read_u32(np, "op-mode", &val);
	if (ret >= 0)
		pdata->op_mode = val;

	ret = of_property_read_u32(np, "tdm-slots", &val);
1063 1064 1065 1066 1067 1068 1069 1070
	if (ret >= 0) {
		if (val < 2 || val > 32) {
			dev_err(&pdev->dev,
				"tdm-slots must be in rage [2-32]\n");
			ret = -EINVAL;
			goto nodata;
		}

1071
		pdata->tdm_slots = val;
1072
	}
1073 1074 1075 1076

	of_serial_dir32 = of_get_property(np, "serial-dir", &val);
	val /= sizeof(u32);
	if (of_serial_dir32) {
1077 1078 1079
		u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
						 (sizeof(*of_serial_dir) * val),
						 GFP_KERNEL);
1080 1081 1082 1083 1084
		if (!of_serial_dir) {
			ret = -ENOMEM;
			goto nodata;
		}

1085
		for (i = 0; i < val; i++)
1086 1087
			of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);

1088
		pdata->num_serializer = val;
1089 1090 1091
		pdata->serial_dir = of_serial_dir;
	}

1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
	ret = of_property_match_string(np, "dma-names", "tx");
	if (ret < 0)
		goto nodata;

	ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
					 &dma_spec);
	if (ret < 0)
		goto nodata;

	pdata->tx_dma_channel = dma_spec.args[0];

	ret = of_property_match_string(np, "dma-names", "rx");
	if (ret < 0)
		goto nodata;

	ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
					 &dma_spec);
	if (ret < 0)
		goto nodata;

	pdata->rx_dma_channel = dma_spec.args[0];

1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
	ret = of_property_read_u32(np, "tx-num-evt", &val);
	if (ret >= 0)
		pdata->txnumevt = val;

	ret = of_property_read_u32(np, "rx-num-evt", &val);
	if (ret >= 0)
		pdata->rxnumevt = val;

	ret = of_property_read_u32(np, "sram-size-playback", &val);
	if (ret >= 0)
		pdata->sram_size_playback = val;

	ret = of_property_read_u32(np, "sram-size-capture", &val);
	if (ret >= 0)
		pdata->sram_size_capture = val;

	return  pdata;

nodata:
	if (ret < 0) {
		dev_err(&pdev->dev, "Error populating platform data, err %d\n",
			ret);
		pdata = NULL;
	}
	return  pdata;
}

1141 1142
static int davinci_mcasp_probe(struct platform_device *pdev)
{
1143
	struct davinci_pcm_dma_params *dma_params;
1144
	struct snd_dmaengine_dai_dma_data *dma_data;
1145
	struct resource *mem, *ioarea, *res, *dat;
1146
	struct davinci_mcasp_pdata *pdata;
1147
	struct davinci_mcasp *mcasp;
1148
	int ret;
1149

1150 1151 1152 1153 1154
	if (!pdev->dev.platform_data && !pdev->dev.of_node) {
		dev_err(&pdev->dev, "No platform data supplied\n");
		return -EINVAL;
	}

1155
	mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
1156
			   GFP_KERNEL);
1157
	if (!mcasp)
1158 1159
		return	-ENOMEM;

1160 1161 1162 1163 1164 1165
	pdata = davinci_mcasp_set_pdata_from_of(pdev);
	if (!pdata) {
		dev_err(&pdev->dev, "no platform data\n");
		return -EINVAL;
	}

1166
	mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
1167
	if (!mem) {
1168
		dev_warn(mcasp->dev,
1169 1170 1171 1172 1173 1174
			 "\"mpu\" mem resource not found, using index 0\n");
		mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
		if (!mem) {
			dev_err(&pdev->dev, "no mem resource?\n");
			return -ENODEV;
		}
1175 1176
	}

1177
	ioarea = devm_request_mem_region(&pdev->dev, mem->start,
1178
			resource_size(mem), pdev->name);
1179 1180
	if (!ioarea) {
		dev_err(&pdev->dev, "Audio region already claimed\n");
1181
		return -EBUSY;
1182 1183
	}

1184
	pm_runtime_enable(&pdev->dev);
1185

1186 1187 1188 1189 1190
	ret = pm_runtime_get_sync(&pdev->dev);
	if (IS_ERR_VALUE(ret)) {
		dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
		return ret;
	}
1191

1192 1193
	mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
	if (!mcasp->base) {
1194 1195
		dev_err(&pdev->dev, "ioremap failed\n");
		ret = -ENOMEM;
1196
		goto err;
1197 1198
	}

1199 1200 1201 1202 1203 1204 1205
	mcasp->op_mode = pdata->op_mode;
	mcasp->tdm_slots = pdata->tdm_slots;
	mcasp->num_serializer = pdata->num_serializer;
	mcasp->serial_dir = pdata->serial_dir;
	mcasp->version = pdata->version;
	mcasp->txnumevt = pdata->txnumevt;
	mcasp->rxnumevt = pdata->rxnumevt;
1206

1207
	mcasp->dev = &pdev->dev;
1208

1209
	dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
1210 1211
	if (dat)
		mcasp->dat_port = true;
1212

1213
	dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
1214
	dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
1215 1216 1217 1218
	dma_params->asp_chan_q = pdata->asp_chan_q;
	dma_params->ram_chan_q = pdata->ram_chan_q;
	dma_params->sram_pool = pdata->sram_pool;
	dma_params->sram_size = pdata->sram_size_playback;
1219
	if (dat)
1220
		dma_params->dma_addr = dat->start;
1221
	else
1222
		dma_params->dma_addr = mem->start + pdata->tx_dma_offset;
1223

1224
	/* Unconditional dmaengine stuff */
1225
	dma_data->addr = dma_params->dma_addr;
1226

1227
	res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1228
	if (res)
1229
		dma_params->channel = res->start;
1230
	else
1231
		dma_params->channel = pdata->tx_dma_channel;
1232

1233 1234 1235 1236 1237 1238
	/* dmaengine filter data for DT and non-DT boot */
	if (pdev->dev.of_node)
		dma_data->filter_data = "tx";
	else
		dma_data->filter_data = &dma_params->channel;

1239
	dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_CAPTURE];
1240
	dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
1241 1242 1243 1244
	dma_params->asp_chan_q = pdata->asp_chan_q;
	dma_params->ram_chan_q = pdata->ram_chan_q;
	dma_params->sram_pool = pdata->sram_pool;
	dma_params->sram_size = pdata->sram_size_capture;
1245
	if (dat)
1246
		dma_params->dma_addr = dat->start;
1247
	else
1248
		dma_params->dma_addr = mem->start + pdata->rx_dma_offset;
1249

1250
	/* Unconditional dmaengine stuff */
1251
	dma_data->addr = dma_params->dma_addr;
1252

1253 1254
	if (mcasp->version < MCASP_VERSION_3) {
		mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
1255
		/* dma_params->dma_addr is pointing to the data port address */
1256 1257 1258 1259
		mcasp->dat_port = true;
	} else {
		mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
	}
1260 1261

	res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
1262
	if (res)
1263
		dma_params->channel = res->start;
1264
	else
1265
		dma_params->channel = pdata->rx_dma_channel;
1266

1267 1268 1269 1270 1271
	/* dmaengine filter data for DT and non-DT boot */
	if (pdev->dev.of_node)
		dma_data->filter_data = "rx";
	else
		dma_data->filter_data = &dma_params->channel;
1272

1273
	dev_set_drvdata(&pdev->dev, mcasp);
1274 1275 1276

	mcasp_reparent_fck(pdev);

1277 1278 1279
	ret = devm_snd_soc_register_component(&pdev->dev,
					&davinci_mcasp_component,
					&davinci_mcasp_dai[pdata->op_mode], 1);
1280 1281

	if (ret != 0)
1282
		goto err;
1283

1284
	switch (mcasp->version) {
1285 1286 1287
#if IS_BUILTIN(CONFIG_SND_DAVINCI_SOC) || \
	(IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
	 IS_MODULE(CONFIG_SND_DAVINCI_SOC))
1288 1289
	case MCASP_VERSION_1:
	case MCASP_VERSION_2:
1290
		ret = davinci_soc_platform_register(&pdev->dev);
1291
		break;
1292
#endif
1293 1294 1295 1296 1297 1298 1299
#if IS_BUILTIN(CONFIG_SND_EDMA_SOC) || \
	(IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
	 IS_MODULE(CONFIG_SND_EDMA_SOC))
	case MCASP_VERSION_3:
		ret = edma_pcm_platform_register(&pdev->dev);
		break;
#endif
1300 1301 1302
#if IS_BUILTIN(CONFIG_SND_OMAP_SOC) || \
	(IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
	 IS_MODULE(CONFIG_SND_OMAP_SOC))
1303 1304 1305
	case MCASP_VERSION_4:
		ret = omap_pcm_platform_register(&pdev->dev);
		break;
1306
#endif
1307 1308 1309 1310 1311 1312 1313 1314 1315
	default:
		dev_err(&pdev->dev, "Invalid McASP version: %d\n",
			mcasp->version);
		ret = -EINVAL;
		break;
	}

	if (ret) {
		dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
1316
		goto err;
1317 1318
	}

1319 1320
	return 0;

1321
err:
1322 1323
	pm_runtime_put_sync(&pdev->dev);
	pm_runtime_disable(&pdev->dev);
1324 1325 1326 1327 1328
	return ret;
}

static int davinci_mcasp_remove(struct platform_device *pdev)
{
1329 1330
	pm_runtime_put_sync(&pdev->dev);
	pm_runtime_disable(&pdev->dev);
1331 1332 1333 1334 1335 1336 1337 1338 1339 1340

	return 0;
}

static struct platform_driver davinci_mcasp_driver = {
	.probe		= davinci_mcasp_probe,
	.remove		= davinci_mcasp_remove,
	.driver		= {
		.name	= "davinci-mcasp",
		.owner	= THIS_MODULE,
1341
		.of_match_table = mcasp_dt_ids,
1342 1343 1344
	},
};

1345
module_platform_driver(davinci_mcasp_driver);
1346 1347 1348 1349

MODULE_AUTHOR("Steve Chen");
MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
MODULE_LICENSE("GPL");