davinci-mcasp.c 36.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/*
 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
 *
 * Multi-channel Audio Serial Port Driver
 *
 * Author: Nirmal Pandey <n-pandey@ti.com>,
 *         Suresh Rajashekara <suresh.r@ti.com>
 *         Steve Chen <schen@.mvista.com>
 *
 * Copyright:   (C) 2009 MontaVista Software, Inc., <source@mvista.com>
 * Copyright:   (C) 2009  Texas Instruments, India
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/device.h>
21
#include <linux/slab.h>
22 23
#include <linux/delay.h>
#include <linux/io.h>
24
#include <linux/clk.h>
25
#include <linux/pm_runtime.h>
26 27 28
#include <linux/of.h>
#include <linux/of_platform.h>
#include <linux/of_device.h>
29

30
#include <sound/asoundef.h>
31 32 33 34 35
#include <sound/core.h>
#include <sound/pcm.h>
#include <sound/pcm_params.h>
#include <sound/initval.h>
#include <sound/soc.h>
36
#include <sound/dmaengine_pcm.h>
37
#include <sound/omap-pcm.h>
38 39

#include "davinci-pcm.h"
40
#include "edma-pcm.h"
41 42
#include "davinci-mcasp.h"

43 44
#define MCASP_MAX_AFIFO_DEPTH	64

45 46 47 48 49 50 51
static u32 context_regs[] = {
	DAVINCI_MCASP_TXFMCTL_REG,
	DAVINCI_MCASP_RXFMCTL_REG,
	DAVINCI_MCASP_TXFMT_REG,
	DAVINCI_MCASP_RXFMT_REG,
	DAVINCI_MCASP_ACLKXCTL_REG,
	DAVINCI_MCASP_ACLKRCTL_REG,
52 53
	DAVINCI_MCASP_AHCLKXCTL_REG,
	DAVINCI_MCASP_AHCLKRCTL_REG,
54
	DAVINCI_MCASP_PDIR_REG,
55 56 57 58
	DAVINCI_MCASP_RXMASK_REG,
	DAVINCI_MCASP_TXMASK_REG,
	DAVINCI_MCASP_RXTDM_REG,
	DAVINCI_MCASP_TXTDM_REG,
59 60
};

61
struct davinci_mcasp_context {
62
	u32	config_regs[ARRAY_SIZE(context_regs)];
63 64
	u32	afifo_regs[2]; /* for read/write fifo control registers */
	u32	*xrsr_regs; /* for serializer configuration */
65 66
};

67
struct davinci_mcasp {
68
	struct davinci_pcm_dma_params dma_params[2];
69
	struct snd_dmaengine_dai_dma_data dma_data[2];
70
	void __iomem *base;
71
	u32 fifo_base;
72 73 74 75 76 77 78 79
	struct device *dev;

	/* McASP specific data */
	int	tdm_slots;
	u8	op_mode;
	u8	num_serializer;
	u8	*serial_dir;
	u8	version;
80
	u8	bclk_div;
81
	u16	bclk_lrclk_ratio;
82
	int	streams;
83

84 85 86
	int	sysclk_freq;
	bool	bclk_master;

87 88 89 90
	/* McASP FIFO related */
	u8	txnumevt;
	u8	rxnumevt;

91 92
	bool	dat_port;

93
#ifdef CONFIG_PM_SLEEP
94
	struct davinci_mcasp_context context;
95 96 97
#endif
};

98 99
static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
				  u32 val)
100
{
101
	void __iomem *reg = mcasp->base + offset;
102 103 104
	__raw_writel(__raw_readl(reg) | val, reg);
}

105 106
static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
				  u32 val)
107
{
108
	void __iomem *reg = mcasp->base + offset;
109 110 111
	__raw_writel((__raw_readl(reg) & ~(val)), reg);
}

112 113
static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
				  u32 val, u32 mask)
114
{
115
	void __iomem *reg = mcasp->base + offset;
116 117 118
	__raw_writel((__raw_readl(reg) & ~mask) | val, reg);
}

119 120
static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
				 u32 val)
121
{
122
	__raw_writel(val, mcasp->base + offset);
123 124
}

125
static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
126
{
127
	return (u32)__raw_readl(mcasp->base + offset);
128 129
}

130
static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
131 132 133
{
	int i = 0;

134
	mcasp_set_bits(mcasp, ctl_reg, val);
135 136 137 138

	/* programming GBLCTL needs to read back from GBLCTL and verfiy */
	/* loop count is to avoid the lock-up */
	for (i = 0; i < 1000; i++) {
139
		if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
140 141 142
			break;
	}

143
	if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
144 145 146
		printk(KERN_ERR "GBLCTL write error\n");
}

147 148
static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
{
149 150
	u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
	u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
151 152 153 154

	return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
}

155
static void mcasp_start_rx(struct davinci_mcasp *mcasp)
156
{
157 158
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
159 160 161 162 163 164 165

	/*
	 * When ASYNC == 0 the transmit and receive sections operate
	 * synchronously from the transmit clock and frame sync. We need to make
	 * sure that the TX signlas are enabled when starting reception.
	 */
	if (mcasp_is_synchronous(mcasp)) {
166 167
		mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
		mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
168 169
	}

170 171
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
172

173 174 175
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
176

177 178
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
179 180

	if (mcasp_is_synchronous(mcasp))
181
		mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
182 183
}

184
static void mcasp_start_tx(struct davinci_mcasp *mcasp)
185
{
186 187
	u32 cnt;

188
	/* Start clocks */
189 190
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
191
	/* Activate serializer(s) */
192
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
193

194
	/* wait for XDATA to be cleared */
195
	cnt = 0;
196 197
	while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG) &
		 ~XRDATA) && (cnt < 100000))
198 199
		cnt++;

200 201 202 203
	/* Release TX state machine */
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
	/* Release Frame Sync generator */
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
204 205
}

206
static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
207
{
208 209
	u32 reg;

210 211
	mcasp->streams++;

212
	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
213
		if (mcasp->txnumevt) {	/* enable FIFO */
214
			reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
215 216
			mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
			mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
217
		}
218
		mcasp_start_tx(mcasp);
219
	} else {
220
		if (mcasp->rxnumevt) {	/* enable FIFO */
221
			reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
222 223
			mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
			mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
224
		}
225
		mcasp_start_rx(mcasp);
226
	}
227 228
}

229
static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
230
{
231 232 233 234 235
	/*
	 * In synchronous mode stop the TX clocks if no other stream is
	 * running
	 */
	if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
236
		mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
237

238 239
	mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
240 241
}

242
static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
243
{
244 245 246 247 248 249 250 251 252
	u32 val = 0;

	/*
	 * In synchronous mode keep TX clocks running if the capture stream is
	 * still running.
	 */
	if (mcasp_is_synchronous(mcasp) && mcasp->streams)
		val =  TXHCLKRST | TXCLKRST | TXFSRST;

253 254
	mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
255 256
}

257
static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
258
{
259 260
	u32 reg;

261 262
	mcasp->streams--;

263
	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
264
		if (mcasp->txnumevt) {	/* disable FIFO */
265
			reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
266
			mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
267
		}
268
		mcasp_stop_tx(mcasp);
269
	} else {
270
		if (mcasp->rxnumevt) {	/* disable FIFO */
271
			reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
272
			mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
273
		}
274
		mcasp_stop_rx(mcasp);
275
	}
276 277 278 279 280
}

static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
					 unsigned int fmt)
{
281
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
282
	int ret = 0;
283
	u32 data_delay;
284
	bool fs_pol_rising;
285
	bool inv_fs = false;
286

287
	pm_runtime_get_sync(mcasp->dev);
288
	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
289 290 291 292 293 294
	case SND_SOC_DAIFMT_DSP_A:
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
		/* 1st data bit occur one ACLK cycle after the frame sync */
		data_delay = 1;
		break;
295 296
	case SND_SOC_DAIFMT_DSP_B:
	case SND_SOC_DAIFMT_AC97:
297 298
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
299 300
		/* No delay after FS */
		data_delay = 0;
301
		break;
302
	case SND_SOC_DAIFMT_I2S:
303
		/* configure a full-word SYNC pulse (LRCLK) */
304 305
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
306 307
		/* 1st data bit occur one ACLK cycle after the frame sync */
		data_delay = 1;
308 309
		/* FS need to be inverted */
		inv_fs = true;
310
		break;
311 312 313 314 315 316 317
	case SND_SOC_DAIFMT_LEFT_J:
		/* configure a full-word SYNC pulse (LRCLK) */
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
		/* No delay after FS */
		data_delay = 0;
		break;
318 319 320
	default:
		ret = -EINVAL;
		goto out;
321 322
	}

323 324 325 326 327
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
		       FSXDLY(3));
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
		       FSRDLY(3));

328 329 330
	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBS_CFS:
		/* codec is clock and frame slave */
331 332
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
333

334 335
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
336

337 338
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
339
		mcasp->bclk_master = 1;
340
		break;
341 342
	case SND_SOC_DAIFMT_CBM_CFS:
		/* codec is clock master and frame slave */
343 344
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
345

346 347
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
348

349 350
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
351
		mcasp->bclk_master = 0;
352
		break;
353 354
	case SND_SOC_DAIFMT_CBM_CFM:
		/* codec is clock and frame master */
355 356
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
357

358 359
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
360

361 362
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
			       ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
363
		mcasp->bclk_master = 0;
364 365
		break;
	default:
366 367
		ret = -EINVAL;
		goto out;
368 369 370 371
	}

	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
	case SND_SOC_DAIFMT_IB_NF:
372
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
373
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
374
		fs_pol_rising = true;
375 376
		break;
	case SND_SOC_DAIFMT_NB_IF:
377
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
378
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
379
		fs_pol_rising = false;
380 381
		break;
	case SND_SOC_DAIFMT_IB_IF:
382
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
383
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
384
		fs_pol_rising = false;
385 386
		break;
	case SND_SOC_DAIFMT_NB_NF:
387 388
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
389
		fs_pol_rising = true;
390 391
		break;
	default:
392
		ret = -EINVAL;
393 394 395
		goto out;
	}

396 397 398
	if (inv_fs)
		fs_pol_rising = !fs_pol_rising;

399 400 401 402 403 404
	if (fs_pol_rising) {
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
	} else {
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
405
	}
406 407 408
out:
	pm_runtime_put_sync(mcasp->dev);
	return ret;
409 410
}

411 412
static int __davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
				      int div, bool explicit)
413
{
414
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
415 416 417

	switch (div_id) {
	case 0:		/* MCLK divider */
418
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
419
			       AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
420
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
421 422 423 424
			       AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
		break;

	case 1:		/* BCLK divider */
425
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
426
			       ACLKXDIV(div - 1), ACLKXDIV_MASK);
427
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
428
			       ACLKRDIV(div - 1), ACLKRDIV_MASK);
429 430
		if (explicit)
			mcasp->bclk_div = div;
431 432
		break;

433
	case 2:		/* BCLK/LRCLK ratio */
434
		mcasp->bclk_lrclk_ratio = div;
435 436
		break;

437 438 439 440 441 442 443
	default:
		return -EINVAL;
	}

	return 0;
}

444 445 446 447 448 449
static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
				    int div)
{
	return __davinci_mcasp_set_clkdiv(dai, div_id, div, 1);
}

450 451 452
static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
				    unsigned int freq, int dir)
{
453
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
454 455

	if (dir == SND_SOC_CLOCK_OUT) {
456 457 458
		mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
459
	} else {
460 461 462
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
463 464
	}

465 466
	mcasp->sysclk_freq = freq;

467 468 469
	return 0;
}

470
static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
471
				       int word_length)
472
{
473
	u32 fmt;
D
Daniel Mack 已提交
474
	u32 tx_rotate = (word_length / 4) & 0x7;
475
	u32 mask = (1ULL << word_length) - 1;
476 477 478 479 480 481 482 483 484 485
	/*
	 * For captured data we should not rotate, inversion and masking is
	 * enoguh to get the data to the right position:
	 * Format	  data from bus		after reverse (XRBUF)
	 * S16_LE:	|LSB|MSB|xxx|xxx|	|xxx|xxx|MSB|LSB|
	 * S24_3LE:	|LSB|DAT|MSB|xxx|	|xxx|MSB|DAT|LSB|
	 * S24_LE:	|LSB|DAT|MSB|xxx|	|xxx|MSB|DAT|LSB|
	 * S32_LE:	|LSB|DAT|DAT|MSB|	|MSB|DAT|DAT|LSB|
	 */
	u32 rx_rotate = 0;
486

487 488 489 490 491
	/*
	 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
	 * callback, take it into account here. That allows us to for example
	 * send 32 bits per channel to the codec, while only 16 of them carry
	 * audio payload.
492 493 494
	 * The clock ratio is given for a full period of data (for I2S format
	 * both left and right channels), so it has to be divided by number of
	 * tdm-slots (for I2S - divided by 2).
495
	 */
496 497
	if (mcasp->bclk_lrclk_ratio)
		word_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;
498

499 500
	/* mapping of the XSSZ bit-field as described in the datasheet */
	fmt = (word_length >> 1) - 1;
501

502
	if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
503 504 505 506 507 508 509 510 511
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
			       RXSSZ(0x0F));
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
			       TXSSZ(0x0F));
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
			       TXROT(7));
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
			       RXROT(7));
		mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
512 513
	}

514
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
515

516 517 518
	return 0;
}

519
static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
520
				 int period_words, int channels)
521
{
522 523
	struct davinci_pcm_dma_params *dma_params = &mcasp->dma_params[stream];
	struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
524
	int i;
525 526
	u8 tx_ser = 0;
	u8 rx_ser = 0;
527
	u8 slots = mcasp->tdm_slots;
528
	u8 max_active_serializers = (channels + slots - 1) / slots;
529
	int active_serializers, numevt, n;
530
	u32 reg;
531
	/* Default configuration */
532
	if (mcasp->version < MCASP_VERSION_3)
533
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
534 535

	/* All PINS as McASP */
536
	mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
537 538

	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
539 540
		mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
541
	} else {
542 543
		mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
544 545
	}

546
	for (i = 0; i < mcasp->num_serializer; i++) {
547 548
		mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
			       mcasp->serial_dir[i]);
549
		if (mcasp->serial_dir[i] == TX_MODE &&
550
					tx_ser < max_active_serializers) {
551
			mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
552
			tx_ser++;
553
		} else if (mcasp->serial_dir[i] == RX_MODE &&
554
					rx_ser < max_active_serializers) {
555
			mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
556
			rx_ser++;
557
		} else {
558 559
			mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
				       SRMOD_INACTIVE, SRMOD_MASK);
560 561 562
		}
	}

563 564 565 566 567 568 569 570 571
	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
		active_serializers = tx_ser;
		numevt = mcasp->txnumevt;
		reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
	} else {
		active_serializers = rx_ser;
		numevt = mcasp->rxnumevt;
		reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
	}
572

573
	if (active_serializers < max_active_serializers) {
574
		dev_warn(mcasp->dev, "stream has more channels (%d) than are "
575 576
			 "enabled in mcasp (%d)\n", channels,
			 active_serializers * slots);
577 578 579
		return -EINVAL;
	}

580
	/* AFIFO is not in use */
581 582
	if (!numevt) {
		/* Configure the burst size for platform drivers */
583 584 585 586 587 588 589 590 591 592 593 594 595
		if (active_serializers > 1) {
			/*
			 * If more than one serializers are in use we have one
			 * DMA request to provide data for all serializers.
			 * For example if three serializers are enabled the DMA
			 * need to transfer three words per DMA request.
			 */
			dma_params->fifo_level = active_serializers;
			dma_data->maxburst = active_serializers;
		} else {
			dma_params->fifo_level = 0;
			dma_data->maxburst = 0;
		}
596
		return 0;
597
	}
598

599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616
	if (period_words % active_serializers) {
		dev_err(mcasp->dev, "Invalid combination of period words and "
			"active serializers: %d, %d\n", period_words,
			active_serializers);
		return -EINVAL;
	}

	/*
	 * Calculate the optimal AFIFO depth for platform side:
	 * The number of words for numevt need to be in steps of active
	 * serializers.
	 */
	n = numevt % active_serializers;
	if (n)
		numevt += (active_serializers - n);
	while (period_words % numevt && numevt > 0)
		numevt -= active_serializers;
	if (numevt <= 0)
617
		numevt = active_serializers;
618

619 620
	mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
	mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
621

622
	/* Configure the burst size for platform drivers */
623 624
	if (numevt == 1)
		numevt = 0;
625 626 627
	dma_params->fifo_level = numevt;
	dma_data->maxburst = numevt;

628
	return 0;
629 630
}

631
static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream)
632 633 634
{
	int i, active_slots;
	u32 mask = 0;
635
	u32 busel = 0;
636

637 638 639 640 641 642
	if ((mcasp->tdm_slots < 2) || (mcasp->tdm_slots > 32)) {
		dev_err(mcasp->dev, "tdm slot %d not supported\n",
			mcasp->tdm_slots);
		return -EINVAL;
	}

643
	active_slots = (mcasp->tdm_slots > 31) ? 32 : mcasp->tdm_slots;
644 645 646
	for (i = 0; i < active_slots; i++)
		mask |= (1 << i);

647
	mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
648

649 650 651
	if (!mcasp->dat_port)
		busel = TXSEL;

652 653 654 655 656 657 658 659 660 661 662
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
	mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
		       FSXMOD(mcasp->tdm_slots), FSXMOD(0x1FF));

	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
	mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
		       FSRMOD(mcasp->tdm_slots), FSRMOD(0x1FF));

	return 0;
663 664 665
}

/* S/PDIF */
666 667
static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
			      unsigned int rate)
668
{
669 670 671
	u32 cs_value = 0;
	u8 *cs_bytes = (u8*) &cs_value;

672 673
	/* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
	   and LSB first */
674
	mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
675 676

	/* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
677
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
678 679

	/* Set the TX tdm : for all the slots */
680
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
681 682

	/* Set the TX clock controls : div = 1 and internal */
683
	mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
684

685
	mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
686 687

	/* Only 44100 and 48000 are valid, both have the same setting */
688
	mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
689 690

	/* Enable the DIT */
691
	mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
692

693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732
	/* Set S/PDIF channel status bits */
	cs_bytes[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
	cs_bytes[1] = IEC958_AES1_CON_PCM_CODER;

	switch (rate) {
	case 22050:
		cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
		break;
	case 24000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
		break;
	case 32000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
		break;
	case 44100:
		cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
		break;
	case 48000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
		break;
	case 88200:
		cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
		break;
	case 96000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
		break;
	case 176400:
		cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
		break;
	case 192000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
		break;
	default:
		printk(KERN_WARNING "unsupported sampling rate: %d\n", rate);
		return -EINVAL;
	}

	mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, cs_value);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, cs_value);

733
	return 0;
734 735 736 737 738 739
}

static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
					struct snd_pcm_hw_params *params,
					struct snd_soc_dai *cpu_dai)
{
740
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
741
	struct davinci_pcm_dma_params *dma_params =
742
					&mcasp->dma_params[substream->stream];
743
	int word_length;
744
	int channels = params_channels(params);
745
	int period_size = params_period_size(params);
746
	int ret;
747

748 749 750 751 752
	/*
	 * If mcasp is BCLK master, and a BCLK divider was not provided by
	 * the machine driver, we need to calculate the ratio.
	 */
	if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
753
		unsigned int bclk_freq = snd_soc_params_to_bclk(params);
754
		unsigned int div = mcasp->sysclk_freq / bclk_freq;
755
		if (mcasp->sysclk_freq % bclk_freq != 0) {
756 757 758 759 760 761
			if (((mcasp->sysclk_freq / div) - bclk_freq) >
			    (bclk_freq - (mcasp->sysclk_freq / (div+1))))
				div++;
			dev_warn(mcasp->dev,
				 "Inaccurate BCLK: %u Hz / %u != %u Hz\n",
				 mcasp->sysclk_freq, div, bclk_freq);
762
		}
763
		__davinci_mcasp_set_clkdiv(cpu_dai, 1, div, 0);
764 765
	}

766 767
	ret = mcasp_common_hw_param(mcasp, substream->stream,
				    period_size * channels, channels);
768 769 770
	if (ret)
		return ret;

771
	if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
772
		ret = mcasp_dit_hw_param(mcasp, params_rate(params));
773
	else
774 775 776 777
		ret = mcasp_i2s_hw_param(mcasp, substream->stream);

	if (ret)
		return ret;
778 779

	switch (params_format(params)) {
780
	case SNDRV_PCM_FORMAT_U8:
781 782
	case SNDRV_PCM_FORMAT_S8:
		dma_params->data_type = 1;
783
		word_length = 8;
784 785
		break;

786
	case SNDRV_PCM_FORMAT_U16_LE:
787 788
	case SNDRV_PCM_FORMAT_S16_LE:
		dma_params->data_type = 2;
789
		word_length = 16;
790 791
		break;

792 793 794
	case SNDRV_PCM_FORMAT_U24_3LE:
	case SNDRV_PCM_FORMAT_S24_3LE:
		dma_params->data_type = 3;
795
		word_length = 24;
796 797
		break;

798 799
	case SNDRV_PCM_FORMAT_U24_LE:
	case SNDRV_PCM_FORMAT_S24_LE:
800 801 802 803
		dma_params->data_type = 4;
		word_length = 24;
		break;

804
	case SNDRV_PCM_FORMAT_U32_LE:
805 806
	case SNDRV_PCM_FORMAT_S32_LE:
		dma_params->data_type = 4;
807
		word_length = 32;
808 809 810 811 812 813
		break;

	default:
		printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
		return -EINVAL;
	}
814

815
	if (mcasp->version == MCASP_VERSION_2 && !dma_params->fifo_level)
816 817
		dma_params->acnt = 4;
	else
818 819
		dma_params->acnt = dma_params->data_type;

820
	davinci_config_channel_size(mcasp, word_length);
821 822 823 824 825 826 827

	return 0;
}

static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
				     int cmd, struct snd_soc_dai *cpu_dai)
{
828
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
829 830 831 832
	int ret = 0;

	switch (cmd) {
	case SNDRV_PCM_TRIGGER_RESUME:
833 834
	case SNDRV_PCM_TRIGGER_START:
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
835
		davinci_mcasp_start(mcasp, substream->stream);
836 837
		break;
	case SNDRV_PCM_TRIGGER_SUSPEND:
838
	case SNDRV_PCM_TRIGGER_STOP:
839
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
840
		davinci_mcasp_stop(mcasp, substream->stream);
841 842 843 844 845 846 847 848 849
		break;

	default:
		ret = -EINVAL;
	}

	return ret;
}

850
static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
851 852 853
	.trigger	= davinci_mcasp_trigger,
	.hw_params	= davinci_mcasp_hw_params,
	.set_fmt	= davinci_mcasp_set_dai_fmt,
854
	.set_clkdiv	= davinci_mcasp_set_clkdiv,
855
	.set_sysclk	= davinci_mcasp_set_sysclk,
856 857
};

858 859 860 861
static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);

862
	if (mcasp->version >= MCASP_VERSION_3) {
863 864 865 866 867 868 869 870 871 872 873 874 875 876
		/* Using dmaengine PCM */
		dai->playback_dma_data =
				&mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
		dai->capture_dma_data =
				&mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
	} else {
		/* Using davinci-pcm */
		dai->playback_dma_data = mcasp->dma_params;
		dai->capture_dma_data = mcasp->dma_params;
	}

	return 0;
}

877 878 879 880
#ifdef CONFIG_PM_SLEEP
static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
881
	struct davinci_mcasp_context *context = &mcasp->context;
882
	u32 reg;
883
	int i;
884

885 886
	for (i = 0; i < ARRAY_SIZE(context_regs); i++)
		context->config_regs[i] = mcasp_get_reg(mcasp, context_regs[i]);
887

888 889 890 891 892 893 894 895
	if (mcasp->txnumevt) {
		reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
		context->afifo_regs[0] = mcasp_get_reg(mcasp, reg);
	}
	if (mcasp->rxnumevt) {
		reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
		context->afifo_regs[1] = mcasp_get_reg(mcasp, reg);
	}
896

897 898 899
	for (i = 0; i < mcasp->num_serializer; i++)
		context->xrsr_regs[i] = mcasp_get_reg(mcasp,
						DAVINCI_MCASP_XRSRCTL_REG(i));
900 901 902 903 904 905 906

	return 0;
}

static int davinci_mcasp_resume(struct snd_soc_dai *dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
907
	struct davinci_mcasp_context *context = &mcasp->context;
908
	u32 reg;
909
	int i;
910

911 912
	for (i = 0; i < ARRAY_SIZE(context_regs); i++)
		mcasp_set_reg(mcasp, context_regs[i], context->config_regs[i]);
913

914 915 916 917 918 919 920 921
	if (mcasp->txnumevt) {
		reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
		mcasp_set_reg(mcasp, reg, context->afifo_regs[0]);
	}
	if (mcasp->rxnumevt) {
		reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
		mcasp_set_reg(mcasp, reg, context->afifo_regs[1]);
	}
922

923 924 925
	for (i = 0; i < mcasp->num_serializer; i++)
		mcasp_set_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
			      context->xrsr_regs[i]);
926 927 928 929 930 931 932 933

	return 0;
}
#else
#define davinci_mcasp_suspend NULL
#define davinci_mcasp_resume NULL
#endif

934 935
#define DAVINCI_MCASP_RATES	SNDRV_PCM_RATE_8000_192000

936 937 938 939
#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
				SNDRV_PCM_FMTBIT_U8 | \
				SNDRV_PCM_FMTBIT_S16_LE | \
				SNDRV_PCM_FMTBIT_U16_LE | \
940 941 942 943
				SNDRV_PCM_FMTBIT_S24_LE | \
				SNDRV_PCM_FMTBIT_U24_LE | \
				SNDRV_PCM_FMTBIT_S24_3LE | \
				SNDRV_PCM_FMTBIT_U24_3LE | \
944 945 946
				SNDRV_PCM_FMTBIT_S32_LE | \
				SNDRV_PCM_FMTBIT_U32_LE)

947
static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
948
	{
949
		.name		= "davinci-mcasp.0",
950
		.probe		= davinci_mcasp_dai_probe,
951 952
		.suspend	= davinci_mcasp_suspend,
		.resume		= davinci_mcasp_resume,
953 954
		.playback	= {
			.channels_min	= 2,
955
			.channels_max	= 32 * 16,
956
			.rates 		= DAVINCI_MCASP_RATES,
957
			.formats	= DAVINCI_MCASP_PCM_FMTS,
958 959 960
		},
		.capture 	= {
			.channels_min 	= 2,
961
			.channels_max	= 32 * 16,
962
			.rates 		= DAVINCI_MCASP_RATES,
963
			.formats	= DAVINCI_MCASP_PCM_FMTS,
964 965 966 967 968
		},
		.ops 		= &davinci_mcasp_dai_ops,

	},
	{
969
		.name		= "davinci-mcasp.1",
970
		.probe		= davinci_mcasp_dai_probe,
971 972 973 974
		.playback 	= {
			.channels_min	= 1,
			.channels_max	= 384,
			.rates		= DAVINCI_MCASP_RATES,
975
			.formats	= DAVINCI_MCASP_PCM_FMTS,
976 977 978 979 980 981
		},
		.ops 		= &davinci_mcasp_dai_ops,
	},

};

982 983 984 985
static const struct snd_soc_component_driver davinci_mcasp_component = {
	.name		= "davinci-mcasp",
};

986
/* Some HW specific values and defaults. The rest is filled in from DT. */
987
static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
988 989 990 991 992 993
	.tx_dma_offset = 0x400,
	.rx_dma_offset = 0x400,
	.asp_chan_q = EVENTQ_0,
	.version = MCASP_VERSION_1,
};

994
static struct davinci_mcasp_pdata da830_mcasp_pdata = {
995 996 997 998 999 1000
	.tx_dma_offset = 0x2000,
	.rx_dma_offset = 0x2000,
	.asp_chan_q = EVENTQ_0,
	.version = MCASP_VERSION_2,
};

1001
static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
1002 1003 1004 1005 1006 1007
	.tx_dma_offset = 0,
	.rx_dma_offset = 0,
	.asp_chan_q = EVENTQ_0,
	.version = MCASP_VERSION_3,
};

1008
static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
1009 1010 1011 1012 1013 1014
	.tx_dma_offset = 0x200,
	.rx_dma_offset = 0x284,
	.asp_chan_q = EVENTQ_0,
	.version = MCASP_VERSION_4,
};

1015 1016 1017
static const struct of_device_id mcasp_dt_ids[] = {
	{
		.compatible = "ti,dm646x-mcasp-audio",
1018
		.data = &dm646x_mcasp_pdata,
1019 1020 1021
	},
	{
		.compatible = "ti,da830-mcasp-audio",
1022
		.data = &da830_mcasp_pdata,
1023
	},
1024
	{
1025
		.compatible = "ti,am33xx-mcasp-audio",
1026
		.data = &am33xx_mcasp_pdata,
1027
	},
1028 1029 1030 1031
	{
		.compatible = "ti,dra7-mcasp-audio",
		.data = &dra7_mcasp_pdata,
	},
1032 1033 1034 1035
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, mcasp_dt_ids);

1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075
static int mcasp_reparent_fck(struct platform_device *pdev)
{
	struct device_node *node = pdev->dev.of_node;
	struct clk *gfclk, *parent_clk;
	const char *parent_name;
	int ret;

	if (!node)
		return 0;

	parent_name = of_get_property(node, "fck_parent", NULL);
	if (!parent_name)
		return 0;

	gfclk = clk_get(&pdev->dev, "fck");
	if (IS_ERR(gfclk)) {
		dev_err(&pdev->dev, "failed to get fck\n");
		return PTR_ERR(gfclk);
	}

	parent_clk = clk_get(NULL, parent_name);
	if (IS_ERR(parent_clk)) {
		dev_err(&pdev->dev, "failed to get parent clock\n");
		ret = PTR_ERR(parent_clk);
		goto err1;
	}

	ret = clk_set_parent(gfclk, parent_clk);
	if (ret) {
		dev_err(&pdev->dev, "failed to reparent fck\n");
		goto err2;
	}

err2:
	clk_put(parent_clk);
err1:
	clk_put(gfclk);
	return ret;
}

1076
static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
1077 1078 1079
						struct platform_device *pdev)
{
	struct device_node *np = pdev->dev.of_node;
1080
	struct davinci_mcasp_pdata *pdata = NULL;
1081
	const struct of_device_id *match =
1082
			of_match_device(mcasp_dt_ids, &pdev->dev);
1083
	struct of_phandle_args dma_spec;
1084 1085 1086 1087 1088 1089 1090 1091 1092

	const u32 *of_serial_dir32;
	u32 val;
	int i, ret = 0;

	if (pdev->dev.platform_data) {
		pdata = pdev->dev.platform_data;
		return pdata;
	} else if (match) {
1093
		pdata = (struct davinci_mcasp_pdata*) match->data;
1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104
	} else {
		/* control shouldn't reach here. something is wrong */
		ret = -EINVAL;
		goto nodata;
	}

	ret = of_property_read_u32(np, "op-mode", &val);
	if (ret >= 0)
		pdata->op_mode = val;

	ret = of_property_read_u32(np, "tdm-slots", &val);
1105 1106 1107 1108 1109 1110 1111 1112
	if (ret >= 0) {
		if (val < 2 || val > 32) {
			dev_err(&pdev->dev,
				"tdm-slots must be in rage [2-32]\n");
			ret = -EINVAL;
			goto nodata;
		}

1113
		pdata->tdm_slots = val;
1114
	}
1115 1116 1117 1118

	of_serial_dir32 = of_get_property(np, "serial-dir", &val);
	val /= sizeof(u32);
	if (of_serial_dir32) {
1119 1120 1121
		u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
						 (sizeof(*of_serial_dir) * val),
						 GFP_KERNEL);
1122 1123 1124 1125 1126
		if (!of_serial_dir) {
			ret = -ENOMEM;
			goto nodata;
		}

1127
		for (i = 0; i < val; i++)
1128 1129
			of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);

1130
		pdata->num_serializer = val;
1131 1132 1133
		pdata->serial_dir = of_serial_dir;
	}

1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
	ret = of_property_match_string(np, "dma-names", "tx");
	if (ret < 0)
		goto nodata;

	ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
					 &dma_spec);
	if (ret < 0)
		goto nodata;

	pdata->tx_dma_channel = dma_spec.args[0];

	ret = of_property_match_string(np, "dma-names", "rx");
	if (ret < 0)
		goto nodata;

	ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
					 &dma_spec);
	if (ret < 0)
		goto nodata;

	pdata->rx_dma_channel = dma_spec.args[0];

1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
	ret = of_property_read_u32(np, "tx-num-evt", &val);
	if (ret >= 0)
		pdata->txnumevt = val;

	ret = of_property_read_u32(np, "rx-num-evt", &val);
	if (ret >= 0)
		pdata->rxnumevt = val;

	ret = of_property_read_u32(np, "sram-size-playback", &val);
	if (ret >= 0)
		pdata->sram_size_playback = val;

	ret = of_property_read_u32(np, "sram-size-capture", &val);
	if (ret >= 0)
		pdata->sram_size_capture = val;

	return  pdata;

nodata:
	if (ret < 0) {
		dev_err(&pdev->dev, "Error populating platform data, err %d\n",
			ret);
		pdata = NULL;
	}
	return  pdata;
}

1183 1184
static int davinci_mcasp_probe(struct platform_device *pdev)
{
1185
	struct davinci_pcm_dma_params *dma_params;
1186
	struct snd_dmaengine_dai_dma_data *dma_data;
1187
	struct resource *mem, *ioarea, *res, *dat;
1188
	struct davinci_mcasp_pdata *pdata;
1189
	struct davinci_mcasp *mcasp;
1190
	int ret;
1191

1192 1193 1194 1195 1196
	if (!pdev->dev.platform_data && !pdev->dev.of_node) {
		dev_err(&pdev->dev, "No platform data supplied\n");
		return -EINVAL;
	}

1197
	mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
1198
			   GFP_KERNEL);
1199
	if (!mcasp)
1200 1201
		return	-ENOMEM;

1202 1203 1204 1205 1206 1207
	pdata = davinci_mcasp_set_pdata_from_of(pdev);
	if (!pdata) {
		dev_err(&pdev->dev, "no platform data\n");
		return -EINVAL;
	}

1208
	mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
1209
	if (!mem) {
1210
		dev_warn(mcasp->dev,
1211 1212 1213 1214 1215 1216
			 "\"mpu\" mem resource not found, using index 0\n");
		mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
		if (!mem) {
			dev_err(&pdev->dev, "no mem resource?\n");
			return -ENODEV;
		}
1217 1218
	}

1219
	ioarea = devm_request_mem_region(&pdev->dev, mem->start,
1220
			resource_size(mem), pdev->name);
1221 1222
	if (!ioarea) {
		dev_err(&pdev->dev, "Audio region already claimed\n");
1223
		return -EBUSY;
1224 1225
	}

1226
	pm_runtime_enable(&pdev->dev);
1227

1228 1229 1230 1231 1232
	ret = pm_runtime_get_sync(&pdev->dev);
	if (IS_ERR_VALUE(ret)) {
		dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
		return ret;
	}
1233

1234 1235
	mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
	if (!mcasp->base) {
1236 1237
		dev_err(&pdev->dev, "ioremap failed\n");
		ret = -ENOMEM;
1238
		goto err;
1239 1240
	}

1241 1242 1243
	mcasp->op_mode = pdata->op_mode;
	mcasp->tdm_slots = pdata->tdm_slots;
	mcasp->num_serializer = pdata->num_serializer;
1244 1245 1246 1247 1248
#ifdef CONFIG_PM_SLEEP
	mcasp->context.xrsr_regs = devm_kzalloc(&pdev->dev,
					sizeof(u32) * mcasp->num_serializer,
					GFP_KERNEL);
#endif
1249 1250 1251 1252
	mcasp->serial_dir = pdata->serial_dir;
	mcasp->version = pdata->version;
	mcasp->txnumevt = pdata->txnumevt;
	mcasp->rxnumevt = pdata->rxnumevt;
1253

1254
	mcasp->dev = &pdev->dev;
1255

1256
	dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
1257 1258
	if (dat)
		mcasp->dat_port = true;
1259

1260
	dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
1261
	dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
1262 1263 1264 1265
	dma_params->asp_chan_q = pdata->asp_chan_q;
	dma_params->ram_chan_q = pdata->ram_chan_q;
	dma_params->sram_pool = pdata->sram_pool;
	dma_params->sram_size = pdata->sram_size_playback;
1266
	if (dat)
1267
		dma_params->dma_addr = dat->start;
1268
	else
1269
		dma_params->dma_addr = mem->start + pdata->tx_dma_offset;
1270

1271
	/* Unconditional dmaengine stuff */
1272
	dma_data->addr = dma_params->dma_addr;
1273

1274
	res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1275
	if (res)
1276
		dma_params->channel = res->start;
1277
	else
1278
		dma_params->channel = pdata->tx_dma_channel;
1279

1280 1281 1282 1283 1284 1285
	/* dmaengine filter data for DT and non-DT boot */
	if (pdev->dev.of_node)
		dma_data->filter_data = "tx";
	else
		dma_data->filter_data = &dma_params->channel;

1286
	dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_CAPTURE];
1287
	dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
1288 1289 1290 1291
	dma_params->asp_chan_q = pdata->asp_chan_q;
	dma_params->ram_chan_q = pdata->ram_chan_q;
	dma_params->sram_pool = pdata->sram_pool;
	dma_params->sram_size = pdata->sram_size_capture;
1292
	if (dat)
1293
		dma_params->dma_addr = dat->start;
1294
	else
1295
		dma_params->dma_addr = mem->start + pdata->rx_dma_offset;
1296

1297
	/* Unconditional dmaengine stuff */
1298
	dma_data->addr = dma_params->dma_addr;
1299

1300 1301
	if (mcasp->version < MCASP_VERSION_3) {
		mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
1302
		/* dma_params->dma_addr is pointing to the data port address */
1303 1304 1305 1306
		mcasp->dat_port = true;
	} else {
		mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
	}
1307 1308

	res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
1309
	if (res)
1310
		dma_params->channel = res->start;
1311
	else
1312
		dma_params->channel = pdata->rx_dma_channel;
1313

1314 1315 1316 1317 1318
	/* dmaengine filter data for DT and non-DT boot */
	if (pdev->dev.of_node)
		dma_data->filter_data = "rx";
	else
		dma_data->filter_data = &dma_params->channel;
1319

1320
	dev_set_drvdata(&pdev->dev, mcasp);
1321 1322 1323

	mcasp_reparent_fck(pdev);

1324 1325 1326
	ret = devm_snd_soc_register_component(&pdev->dev,
					&davinci_mcasp_component,
					&davinci_mcasp_dai[pdata->op_mode], 1);
1327 1328

	if (ret != 0)
1329
		goto err;
1330

1331
	switch (mcasp->version) {
1332 1333 1334
#if IS_BUILTIN(CONFIG_SND_DAVINCI_SOC) || \
	(IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
	 IS_MODULE(CONFIG_SND_DAVINCI_SOC))
1335 1336
	case MCASP_VERSION_1:
	case MCASP_VERSION_2:
1337
		ret = davinci_soc_platform_register(&pdev->dev);
1338
		break;
1339
#endif
1340 1341 1342 1343 1344 1345 1346
#if IS_BUILTIN(CONFIG_SND_EDMA_SOC) || \
	(IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
	 IS_MODULE(CONFIG_SND_EDMA_SOC))
	case MCASP_VERSION_3:
		ret = edma_pcm_platform_register(&pdev->dev);
		break;
#endif
1347 1348 1349
#if IS_BUILTIN(CONFIG_SND_OMAP_SOC) || \
	(IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
	 IS_MODULE(CONFIG_SND_OMAP_SOC))
1350 1351 1352
	case MCASP_VERSION_4:
		ret = omap_pcm_platform_register(&pdev->dev);
		break;
1353
#endif
1354 1355 1356 1357 1358 1359 1360 1361 1362
	default:
		dev_err(&pdev->dev, "Invalid McASP version: %d\n",
			mcasp->version);
		ret = -EINVAL;
		break;
	}

	if (ret) {
		dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
1363
		goto err;
1364 1365
	}

1366 1367
	return 0;

1368
err:
1369 1370
	pm_runtime_put_sync(&pdev->dev);
	pm_runtime_disable(&pdev->dev);
1371 1372 1373 1374 1375
	return ret;
}

static int davinci_mcasp_remove(struct platform_device *pdev)
{
1376 1377
	pm_runtime_put_sync(&pdev->dev);
	pm_runtime_disable(&pdev->dev);
1378 1379 1380 1381 1382 1383 1384 1385 1386 1387

	return 0;
}

static struct platform_driver davinci_mcasp_driver = {
	.probe		= davinci_mcasp_probe,
	.remove		= davinci_mcasp_remove,
	.driver		= {
		.name	= "davinci-mcasp",
		.owner	= THIS_MODULE,
1388
		.of_match_table = mcasp_dt_ids,
1389 1390 1391
	},
};

1392
module_platform_driver(davinci_mcasp_driver);
1393 1394 1395 1396

MODULE_AUTHOR("Steve Chen");
MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
MODULE_LICENSE("GPL");