davinci-mcasp.c 35.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/*
 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
 *
 * Multi-channel Audio Serial Port Driver
 *
 * Author: Nirmal Pandey <n-pandey@ti.com>,
 *         Suresh Rajashekara <suresh.r@ti.com>
 *         Steve Chen <schen@.mvista.com>
 *
 * Copyright:   (C) 2009 MontaVista Software, Inc., <source@mvista.com>
 * Copyright:   (C) 2009  Texas Instruments, India
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/device.h>
21
#include <linux/slab.h>
22 23
#include <linux/delay.h>
#include <linux/io.h>
24
#include <linux/clk.h>
25
#include <linux/pm_runtime.h>
26 27 28
#include <linux/of.h>
#include <linux/of_platform.h>
#include <linux/of_device.h>
29

30
#include <sound/asoundef.h>
31 32 33 34 35
#include <sound/core.h>
#include <sound/pcm.h>
#include <sound/pcm_params.h>
#include <sound/initval.h>
#include <sound/soc.h>
36
#include <sound/dmaengine_pcm.h>
37
#include <sound/omap-pcm.h>
38 39

#include "davinci-pcm.h"
40
#include "edma-pcm.h"
41 42
#include "davinci-mcasp.h"

43 44
#define MCASP_MAX_AFIFO_DEPTH	64

45 46 47 48 49 50 51 52 53 54
static u32 context_regs[] = {
	DAVINCI_MCASP_TXFMCTL_REG,
	DAVINCI_MCASP_RXFMCTL_REG,
	DAVINCI_MCASP_TXFMT_REG,
	DAVINCI_MCASP_RXFMT_REG,
	DAVINCI_MCASP_ACLKXCTL_REG,
	DAVINCI_MCASP_ACLKRCTL_REG,
	DAVINCI_MCASP_PDIR_REG,
};

55
struct davinci_mcasp_context {
56
	u32	config_regs[ARRAY_SIZE(context_regs)];
57 58
};

59
struct davinci_mcasp {
60
	struct davinci_pcm_dma_params dma_params[2];
61
	struct snd_dmaengine_dai_dma_data dma_data[2];
62
	void __iomem *base;
63
	u32 fifo_base;
64 65 66 67 68 69 70 71
	struct device *dev;

	/* McASP specific data */
	int	tdm_slots;
	u8	op_mode;
	u8	num_serializer;
	u8	*serial_dir;
	u8	version;
72
	u8	bclk_div;
73
	u16	bclk_lrclk_ratio;
74
	int	streams;
75

76 77 78
	int	sysclk_freq;
	bool	bclk_master;

79 80 81 82
	/* McASP FIFO related */
	u8	txnumevt;
	u8	rxnumevt;

83 84
	bool	dat_port;

85
#ifdef CONFIG_PM_SLEEP
86
	struct davinci_mcasp_context context;
87 88 89
#endif
};

90 91
static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
				  u32 val)
92
{
93
	void __iomem *reg = mcasp->base + offset;
94 95 96
	__raw_writel(__raw_readl(reg) | val, reg);
}

97 98
static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
				  u32 val)
99
{
100
	void __iomem *reg = mcasp->base + offset;
101 102 103
	__raw_writel((__raw_readl(reg) & ~(val)), reg);
}

104 105
static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
				  u32 val, u32 mask)
106
{
107
	void __iomem *reg = mcasp->base + offset;
108 109 110
	__raw_writel((__raw_readl(reg) & ~mask) | val, reg);
}

111 112
static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
				 u32 val)
113
{
114
	__raw_writel(val, mcasp->base + offset);
115 116
}

117
static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
118
{
119
	return (u32)__raw_readl(mcasp->base + offset);
120 121
}

122
static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
123 124 125
{
	int i = 0;

126
	mcasp_set_bits(mcasp, ctl_reg, val);
127 128 129 130

	/* programming GBLCTL needs to read back from GBLCTL and verfiy */
	/* loop count is to avoid the lock-up */
	for (i = 0; i < 1000; i++) {
131
		if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
132 133 134
			break;
	}

135
	if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
136 137 138
		printk(KERN_ERR "GBLCTL write error\n");
}

139 140
static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
{
141 142
	u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
	u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
143 144 145 146

	return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
}

147
static void mcasp_start_rx(struct davinci_mcasp *mcasp)
148
{
149 150
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
151 152 153 154 155 156 157

	/*
	 * When ASYNC == 0 the transmit and receive sections operate
	 * synchronously from the transmit clock and frame sync. We need to make
	 * sure that the TX signlas are enabled when starting reception.
	 */
	if (mcasp_is_synchronous(mcasp)) {
158 159
		mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
		mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
160 161
	}

162 163
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
164

165 166 167
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
168

169 170
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
171 172

	if (mcasp_is_synchronous(mcasp))
173
		mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
174 175
}

176
static void mcasp_start_tx(struct davinci_mcasp *mcasp)
177
{
178 179 180
	u8 offset = 0, i;
	u32 cnt;

181 182 183 184
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
185

186 187 188
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
189 190
	for (i = 0; i < mcasp->num_serializer; i++) {
		if (mcasp->serial_dir[i] == TX_MODE) {
191 192 193 194 195 196 197
			offset = i;
			break;
		}
	}

	/* wait for TX ready */
	cnt = 0;
198
	while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(offset)) &
199 200 201
		 TXSTATE) && (cnt < 100000))
		cnt++;

202
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
203 204
}

205
static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
206
{
207 208
	u32 reg;

209 210
	mcasp->streams++;

211
	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
212
		if (mcasp->txnumevt) {	/* enable FIFO */
213
			reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
214 215
			mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
			mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
216
		}
217
		mcasp_start_tx(mcasp);
218
	} else {
219
		if (mcasp->rxnumevt) {	/* enable FIFO */
220
			reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
221 222
			mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
			mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
223
		}
224
		mcasp_start_rx(mcasp);
225
	}
226 227
}

228
static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
229
{
230 231 232 233 234
	/*
	 * In synchronous mode stop the TX clocks if no other stream is
	 * running
	 */
	if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
235
		mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
236

237 238
	mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
239 240
}

241
static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
242
{
243 244 245 246 247 248 249 250 251
	u32 val = 0;

	/*
	 * In synchronous mode keep TX clocks running if the capture stream is
	 * still running.
	 */
	if (mcasp_is_synchronous(mcasp) && mcasp->streams)
		val =  TXHCLKRST | TXCLKRST | TXFSRST;

252 253
	mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
254 255
}

256
static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
257
{
258 259
	u32 reg;

260 261
	mcasp->streams--;

262
	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
263
		if (mcasp->txnumevt) {	/* disable FIFO */
264
			reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
265
			mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
266
		}
267
		mcasp_stop_tx(mcasp);
268
	} else {
269
		if (mcasp->rxnumevt) {	/* disable FIFO */
270
			reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
271
			mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
272
		}
273
		mcasp_stop_rx(mcasp);
274
	}
275 276 277 278 279
}

static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
					 unsigned int fmt)
{
280
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
281
	int ret = 0;
282
	u32 data_delay;
283
	bool fs_pol_rising;
284
	bool inv_fs = false;
285

286
	pm_runtime_get_sync(mcasp->dev);
287
	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
288 289 290 291 292 293
	case SND_SOC_DAIFMT_DSP_A:
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
		/* 1st data bit occur one ACLK cycle after the frame sync */
		data_delay = 1;
		break;
294 295
	case SND_SOC_DAIFMT_DSP_B:
	case SND_SOC_DAIFMT_AC97:
296 297
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
298 299
		/* No delay after FS */
		data_delay = 0;
300
		break;
301
	case SND_SOC_DAIFMT_I2S:
302
		/* configure a full-word SYNC pulse (LRCLK) */
303 304
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
305 306
		/* 1st data bit occur one ACLK cycle after the frame sync */
		data_delay = 1;
307 308
		/* FS need to be inverted */
		inv_fs = true;
309
		break;
310 311 312 313 314 315 316
	case SND_SOC_DAIFMT_LEFT_J:
		/* configure a full-word SYNC pulse (LRCLK) */
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
		/* No delay after FS */
		data_delay = 0;
		break;
317 318 319
	default:
		ret = -EINVAL;
		goto out;
320 321
	}

322 323 324 325 326
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
		       FSXDLY(3));
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
		       FSRDLY(3));

327 328 329
	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBS_CFS:
		/* codec is clock and frame slave */
330 331
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
332

333 334
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
335

336 337
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
338
		mcasp->bclk_master = 1;
339
		break;
340 341
	case SND_SOC_DAIFMT_CBM_CFS:
		/* codec is clock master and frame slave */
342 343
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
344

345 346
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
347

348 349
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
350
		mcasp->bclk_master = 0;
351
		break;
352 353
	case SND_SOC_DAIFMT_CBM_CFM:
		/* codec is clock and frame master */
354 355
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
356

357 358
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
359

360 361
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
			       ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
362
		mcasp->bclk_master = 0;
363 364
		break;
	default:
365 366
		ret = -EINVAL;
		goto out;
367 368 369 370
	}

	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
	case SND_SOC_DAIFMT_IB_NF:
371
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
372
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
373
		fs_pol_rising = true;
374 375
		break;
	case SND_SOC_DAIFMT_NB_IF:
376
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
377
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
378
		fs_pol_rising = false;
379 380
		break;
	case SND_SOC_DAIFMT_IB_IF:
381
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
382
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
383
		fs_pol_rising = false;
384 385
		break;
	case SND_SOC_DAIFMT_NB_NF:
386 387
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
388
		fs_pol_rising = true;
389 390
		break;
	default:
391
		ret = -EINVAL;
392 393 394
		goto out;
	}

395 396 397
	if (inv_fs)
		fs_pol_rising = !fs_pol_rising;

398 399 400 401 402 403
	if (fs_pol_rising) {
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
	} else {
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
404
	}
405 406 407
out:
	pm_runtime_put_sync(mcasp->dev);
	return ret;
408 409
}

410 411
static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id, int div)
{
412
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
413 414 415

	switch (div_id) {
	case 0:		/* MCLK divider */
416
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
417
			       AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
418
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
419 420 421 422
			       AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
		break;

	case 1:		/* BCLK divider */
423
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
424
			       ACLKXDIV(div - 1), ACLKXDIV_MASK);
425
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
426
			       ACLKRDIV(div - 1), ACLKRDIV_MASK);
427
		mcasp->bclk_div = div;
428 429
		break;

430
	case 2:		/* BCLK/LRCLK ratio */
431
		mcasp->bclk_lrclk_ratio = div;
432 433
		break;

434 435 436 437 438 439 440
	default:
		return -EINVAL;
	}

	return 0;
}

441 442 443
static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
				    unsigned int freq, int dir)
{
444
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
445 446

	if (dir == SND_SOC_CLOCK_OUT) {
447 448 449
		mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
450
	} else {
451 452 453
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
454 455
	}

456 457
	mcasp->sysclk_freq = freq;

458 459 460
	return 0;
}

461
static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
462
				       int word_length)
463
{
464
	u32 fmt;
D
Daniel Mack 已提交
465 466
	u32 tx_rotate = (word_length / 4) & 0x7;
	u32 rx_rotate = (32 - word_length) / 4;
467
	u32 mask = (1ULL << word_length) - 1;
468

469 470 471 472 473
	/*
	 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
	 * callback, take it into account here. That allows us to for example
	 * send 32 bits per channel to the codec, while only 16 of them carry
	 * audio payload.
474 475 476
	 * The clock ratio is given for a full period of data (for I2S format
	 * both left and right channels), so it has to be divided by number of
	 * tdm-slots (for I2S - divided by 2).
477
	 */
478 479
	if (mcasp->bclk_lrclk_ratio)
		word_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;
480

481 482
	/* mapping of the XSSZ bit-field as described in the datasheet */
	fmt = (word_length >> 1) - 1;
483

484
	if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
485 486 487 488 489 490 491 492 493
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
			       RXSSZ(0x0F));
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
			       TXSSZ(0x0F));
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
			       TXROT(7));
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
			       RXROT(7));
		mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
494 495
	}

496
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
497

498 499 500
	return 0;
}

501
static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
502
				 int period_words, int channels)
503
{
504 505
	struct davinci_pcm_dma_params *dma_params = &mcasp->dma_params[stream];
	struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
506
	int i;
507 508
	u8 tx_ser = 0;
	u8 rx_ser = 0;
509
	u8 slots = mcasp->tdm_slots;
510
	u8 max_active_serializers = (channels + slots - 1) / slots;
511
	int active_serializers, numevt, n;
512
	u32 reg;
513
	/* Default configuration */
514
	if (mcasp->version < MCASP_VERSION_3)
515
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
516 517

	/* All PINS as McASP */
518
	mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
519 520

	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
521 522
		mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
523
	} else {
524 525
		mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
526 527
	}

528
	for (i = 0; i < mcasp->num_serializer; i++) {
529 530
		mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
			       mcasp->serial_dir[i]);
531
		if (mcasp->serial_dir[i] == TX_MODE &&
532
					tx_ser < max_active_serializers) {
533
			mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
534
			tx_ser++;
535
		} else if (mcasp->serial_dir[i] == RX_MODE &&
536
					rx_ser < max_active_serializers) {
537
			mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
538
			rx_ser++;
539
		} else {
540 541
			mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
				       SRMOD_INACTIVE, SRMOD_MASK);
542 543 544
		}
	}

545 546 547 548 549 550 551 552 553
	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
		active_serializers = tx_ser;
		numevt = mcasp->txnumevt;
		reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
	} else {
		active_serializers = rx_ser;
		numevt = mcasp->rxnumevt;
		reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
	}
554

555
	if (active_serializers < max_active_serializers) {
556
		dev_warn(mcasp->dev, "stream has more channels (%d) than are "
557 558
			 "enabled in mcasp (%d)\n", channels,
			 active_serializers * slots);
559 560 561
		return -EINVAL;
	}

562
	/* AFIFO is not in use */
563 564
	if (!numevt) {
		/* Configure the burst size for platform drivers */
565 566 567 568 569 570 571 572 573 574 575 576 577
		if (active_serializers > 1) {
			/*
			 * If more than one serializers are in use we have one
			 * DMA request to provide data for all serializers.
			 * For example if three serializers are enabled the DMA
			 * need to transfer three words per DMA request.
			 */
			dma_params->fifo_level = active_serializers;
			dma_data->maxburst = active_serializers;
		} else {
			dma_params->fifo_level = 0;
			dma_data->maxburst = 0;
		}
578
		return 0;
579
	}
580

581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598
	if (period_words % active_serializers) {
		dev_err(mcasp->dev, "Invalid combination of period words and "
			"active serializers: %d, %d\n", period_words,
			active_serializers);
		return -EINVAL;
	}

	/*
	 * Calculate the optimal AFIFO depth for platform side:
	 * The number of words for numevt need to be in steps of active
	 * serializers.
	 */
	n = numevt % active_serializers;
	if (n)
		numevt += (active_serializers - n);
	while (period_words % numevt && numevt > 0)
		numevt -= active_serializers;
	if (numevt <= 0)
599
		numevt = active_serializers;
600

601 602
	mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
	mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
603

604
	/* Configure the burst size for platform drivers */
605 606
	if (numevt == 1)
		numevt = 0;
607 608 609
	dma_params->fifo_level = numevt;
	dma_data->maxburst = numevt;

610
	return 0;
611 612
}

613
static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream)
614 615 616
{
	int i, active_slots;
	u32 mask = 0;
617
	u32 busel = 0;
618

619 620 621 622 623 624
	if ((mcasp->tdm_slots < 2) || (mcasp->tdm_slots > 32)) {
		dev_err(mcasp->dev, "tdm slot %d not supported\n",
			mcasp->tdm_slots);
		return -EINVAL;
	}

625
	active_slots = (mcasp->tdm_slots > 31) ? 32 : mcasp->tdm_slots;
626 627 628
	for (i = 0; i < active_slots; i++)
		mask |= (1 << i);

629
	mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
630

631 632 633
	if (!mcasp->dat_port)
		busel = TXSEL;

634 635 636 637 638 639 640 641 642 643 644
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
	mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
		       FSXMOD(mcasp->tdm_slots), FSXMOD(0x1FF));

	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
	mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
		       FSRMOD(mcasp->tdm_slots), FSRMOD(0x1FF));

	return 0;
645 646 647
}

/* S/PDIF */
648 649
static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
			      unsigned int rate)
650
{
651 652 653
	u32 cs_value = 0;
	u8 *cs_bytes = (u8*) &cs_value;

654 655
	/* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
	   and LSB first */
656
	mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
657 658

	/* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
659
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
660 661

	/* Set the TX tdm : for all the slots */
662
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
663 664

	/* Set the TX clock controls : div = 1 and internal */
665
	mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
666

667
	mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
668 669

	/* Only 44100 and 48000 are valid, both have the same setting */
670
	mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
671 672

	/* Enable the DIT */
673
	mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
674

675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714
	/* Set S/PDIF channel status bits */
	cs_bytes[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
	cs_bytes[1] = IEC958_AES1_CON_PCM_CODER;

	switch (rate) {
	case 22050:
		cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
		break;
	case 24000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
		break;
	case 32000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
		break;
	case 44100:
		cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
		break;
	case 48000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
		break;
	case 88200:
		cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
		break;
	case 96000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
		break;
	case 176400:
		cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
		break;
	case 192000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
		break;
	default:
		printk(KERN_WARNING "unsupported sampling rate: %d\n", rate);
		return -EINVAL;
	}

	mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, cs_value);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, cs_value);

715
	return 0;
716 717 718 719 720 721
}

static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
					struct snd_pcm_hw_params *params,
					struct snd_soc_dai *cpu_dai)
{
722
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
723
	struct davinci_pcm_dma_params *dma_params =
724
					&mcasp->dma_params[substream->stream];
725
	int word_length;
726
	int channels = params_channels(params);
727
	int period_size = params_period_size(params);
728
	int ret;
729

730 731 732 733 734
	/*
	 * If mcasp is BCLK master, and a BCLK divider was not provided by
	 * the machine driver, we need to calculate the ratio.
	 */
	if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
735
		unsigned int bclk_freq = snd_soc_params_to_bclk(params);
736
		unsigned int div = mcasp->sysclk_freq / bclk_freq;
737
		if (mcasp->sysclk_freq % bclk_freq != 0) {
738 739 740 741 742 743
			if (((mcasp->sysclk_freq / div) - bclk_freq) >
			    (bclk_freq - (mcasp->sysclk_freq / (div+1))))
				div++;
			dev_warn(mcasp->dev,
				 "Inaccurate BCLK: %u Hz / %u != %u Hz\n",
				 mcasp->sysclk_freq, div, bclk_freq);
744
		}
745
		davinci_mcasp_set_clkdiv(cpu_dai, 1, div);
746 747
	}

748 749
	ret = mcasp_common_hw_param(mcasp, substream->stream,
				    period_size * channels, channels);
750 751 752
	if (ret)
		return ret;

753
	if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
754
		ret = mcasp_dit_hw_param(mcasp, params_rate(params));
755
	else
756 757 758 759
		ret = mcasp_i2s_hw_param(mcasp, substream->stream);

	if (ret)
		return ret;
760 761

	switch (params_format(params)) {
762
	case SNDRV_PCM_FORMAT_U8:
763 764
	case SNDRV_PCM_FORMAT_S8:
		dma_params->data_type = 1;
765
		word_length = 8;
766 767
		break;

768
	case SNDRV_PCM_FORMAT_U16_LE:
769 770
	case SNDRV_PCM_FORMAT_S16_LE:
		dma_params->data_type = 2;
771
		word_length = 16;
772 773
		break;

774 775 776
	case SNDRV_PCM_FORMAT_U24_3LE:
	case SNDRV_PCM_FORMAT_S24_3LE:
		dma_params->data_type = 3;
777
		word_length = 24;
778 779
		break;

780 781
	case SNDRV_PCM_FORMAT_U24_LE:
	case SNDRV_PCM_FORMAT_S24_LE:
782 783 784 785
		dma_params->data_type = 4;
		word_length = 24;
		break;

786
	case SNDRV_PCM_FORMAT_U32_LE:
787 788
	case SNDRV_PCM_FORMAT_S32_LE:
		dma_params->data_type = 4;
789
		word_length = 32;
790 791 792 793 794 795
		break;

	default:
		printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
		return -EINVAL;
	}
796

797
	if (mcasp->version == MCASP_VERSION_2 && !dma_params->fifo_level)
798 799
		dma_params->acnt = 4;
	else
800 801
		dma_params->acnt = dma_params->data_type;

802
	davinci_config_channel_size(mcasp, word_length);
803 804 805 806 807 808 809

	return 0;
}

static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
				     int cmd, struct snd_soc_dai *cpu_dai)
{
810
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
811 812 813 814
	int ret = 0;

	switch (cmd) {
	case SNDRV_PCM_TRIGGER_RESUME:
815 816
	case SNDRV_PCM_TRIGGER_START:
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
817
		davinci_mcasp_start(mcasp, substream->stream);
818 819
		break;
	case SNDRV_PCM_TRIGGER_SUSPEND:
820
	case SNDRV_PCM_TRIGGER_STOP:
821
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
822
		davinci_mcasp_stop(mcasp, substream->stream);
823 824 825 826 827 828 829 830 831
		break;

	default:
		ret = -EINVAL;
	}

	return ret;
}

832
static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
833 834 835
	.trigger	= davinci_mcasp_trigger,
	.hw_params	= davinci_mcasp_hw_params,
	.set_fmt	= davinci_mcasp_set_dai_fmt,
836
	.set_clkdiv	= davinci_mcasp_set_clkdiv,
837
	.set_sysclk	= davinci_mcasp_set_sysclk,
838 839
};

840 841 842 843
static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);

844
	if (mcasp->version >= MCASP_VERSION_3) {
845 846 847 848 849 850 851 852 853 854 855 856 857 858
		/* Using dmaengine PCM */
		dai->playback_dma_data =
				&mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
		dai->capture_dma_data =
				&mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
	} else {
		/* Using davinci-pcm */
		dai->playback_dma_data = mcasp->dma_params;
		dai->capture_dma_data = mcasp->dma_params;
	}

	return 0;
}

859 860 861 862
#ifdef CONFIG_PM_SLEEP
static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
863
	struct davinci_mcasp_context *context = &mcasp->context;
864
	int i;
865

866 867
	for (i = 0; i < ARRAY_SIZE(context_regs); i++)
		context->config_regs[i] = mcasp_get_reg(mcasp, context_regs[i]);
868 869 870 871 872 873 874

	return 0;
}

static int davinci_mcasp_resume(struct snd_soc_dai *dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
875
	struct davinci_mcasp_context *context = &mcasp->context;
876
	int i;
877

878 879
	for (i = 0; i < ARRAY_SIZE(context_regs); i++)
		mcasp_set_reg(mcasp, context_regs[i], context->config_regs[i]);
880 881 882 883 884 885 886 887

	return 0;
}
#else
#define davinci_mcasp_suspend NULL
#define davinci_mcasp_resume NULL
#endif

888 889
#define DAVINCI_MCASP_RATES	SNDRV_PCM_RATE_8000_192000

890 891 892 893
#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
				SNDRV_PCM_FMTBIT_U8 | \
				SNDRV_PCM_FMTBIT_S16_LE | \
				SNDRV_PCM_FMTBIT_U16_LE | \
894 895 896 897
				SNDRV_PCM_FMTBIT_S24_LE | \
				SNDRV_PCM_FMTBIT_U24_LE | \
				SNDRV_PCM_FMTBIT_S24_3LE | \
				SNDRV_PCM_FMTBIT_U24_3LE | \
898 899 900
				SNDRV_PCM_FMTBIT_S32_LE | \
				SNDRV_PCM_FMTBIT_U32_LE)

901
static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
902
	{
903
		.name		= "davinci-mcasp.0",
904
		.probe		= davinci_mcasp_dai_probe,
905 906
		.suspend	= davinci_mcasp_suspend,
		.resume		= davinci_mcasp_resume,
907 908
		.playback	= {
			.channels_min	= 2,
909
			.channels_max	= 32 * 16,
910
			.rates 		= DAVINCI_MCASP_RATES,
911
			.formats	= DAVINCI_MCASP_PCM_FMTS,
912 913 914
		},
		.capture 	= {
			.channels_min 	= 2,
915
			.channels_max	= 32 * 16,
916
			.rates 		= DAVINCI_MCASP_RATES,
917
			.formats	= DAVINCI_MCASP_PCM_FMTS,
918 919 920 921 922
		},
		.ops 		= &davinci_mcasp_dai_ops,

	},
	{
923
		.name		= "davinci-mcasp.1",
924
		.probe		= davinci_mcasp_dai_probe,
925 926 927 928
		.playback 	= {
			.channels_min	= 1,
			.channels_max	= 384,
			.rates		= DAVINCI_MCASP_RATES,
929
			.formats	= DAVINCI_MCASP_PCM_FMTS,
930 931 932 933 934 935
		},
		.ops 		= &davinci_mcasp_dai_ops,
	},

};

936 937 938 939
static const struct snd_soc_component_driver davinci_mcasp_component = {
	.name		= "davinci-mcasp",
};

940
/* Some HW specific values and defaults. The rest is filled in from DT. */
941
static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
942 943 944 945 946 947
	.tx_dma_offset = 0x400,
	.rx_dma_offset = 0x400,
	.asp_chan_q = EVENTQ_0,
	.version = MCASP_VERSION_1,
};

948
static struct davinci_mcasp_pdata da830_mcasp_pdata = {
949 950 951 952 953 954
	.tx_dma_offset = 0x2000,
	.rx_dma_offset = 0x2000,
	.asp_chan_q = EVENTQ_0,
	.version = MCASP_VERSION_2,
};

955
static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
956 957 958 959 960 961
	.tx_dma_offset = 0,
	.rx_dma_offset = 0,
	.asp_chan_q = EVENTQ_0,
	.version = MCASP_VERSION_3,
};

962
static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
963 964 965 966 967 968
	.tx_dma_offset = 0x200,
	.rx_dma_offset = 0x284,
	.asp_chan_q = EVENTQ_0,
	.version = MCASP_VERSION_4,
};

969 970 971
static const struct of_device_id mcasp_dt_ids[] = {
	{
		.compatible = "ti,dm646x-mcasp-audio",
972
		.data = &dm646x_mcasp_pdata,
973 974 975
	},
	{
		.compatible = "ti,da830-mcasp-audio",
976
		.data = &da830_mcasp_pdata,
977
	},
978
	{
979
		.compatible = "ti,am33xx-mcasp-audio",
980
		.data = &am33xx_mcasp_pdata,
981
	},
982 983 984 985
	{
		.compatible = "ti,dra7-mcasp-audio",
		.data = &dra7_mcasp_pdata,
	},
986 987 988 989
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, mcasp_dt_ids);

990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029
static int mcasp_reparent_fck(struct platform_device *pdev)
{
	struct device_node *node = pdev->dev.of_node;
	struct clk *gfclk, *parent_clk;
	const char *parent_name;
	int ret;

	if (!node)
		return 0;

	parent_name = of_get_property(node, "fck_parent", NULL);
	if (!parent_name)
		return 0;

	gfclk = clk_get(&pdev->dev, "fck");
	if (IS_ERR(gfclk)) {
		dev_err(&pdev->dev, "failed to get fck\n");
		return PTR_ERR(gfclk);
	}

	parent_clk = clk_get(NULL, parent_name);
	if (IS_ERR(parent_clk)) {
		dev_err(&pdev->dev, "failed to get parent clock\n");
		ret = PTR_ERR(parent_clk);
		goto err1;
	}

	ret = clk_set_parent(gfclk, parent_clk);
	if (ret) {
		dev_err(&pdev->dev, "failed to reparent fck\n");
		goto err2;
	}

err2:
	clk_put(parent_clk);
err1:
	clk_put(gfclk);
	return ret;
}

1030
static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
1031 1032 1033
						struct platform_device *pdev)
{
	struct device_node *np = pdev->dev.of_node;
1034
	struct davinci_mcasp_pdata *pdata = NULL;
1035
	const struct of_device_id *match =
1036
			of_match_device(mcasp_dt_ids, &pdev->dev);
1037
	struct of_phandle_args dma_spec;
1038 1039 1040 1041 1042 1043 1044 1045 1046

	const u32 *of_serial_dir32;
	u32 val;
	int i, ret = 0;

	if (pdev->dev.platform_data) {
		pdata = pdev->dev.platform_data;
		return pdata;
	} else if (match) {
1047
		pdata = (struct davinci_mcasp_pdata*) match->data;
1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058
	} else {
		/* control shouldn't reach here. something is wrong */
		ret = -EINVAL;
		goto nodata;
	}

	ret = of_property_read_u32(np, "op-mode", &val);
	if (ret >= 0)
		pdata->op_mode = val;

	ret = of_property_read_u32(np, "tdm-slots", &val);
1059 1060 1061 1062 1063 1064 1065 1066
	if (ret >= 0) {
		if (val < 2 || val > 32) {
			dev_err(&pdev->dev,
				"tdm-slots must be in rage [2-32]\n");
			ret = -EINVAL;
			goto nodata;
		}

1067
		pdata->tdm_slots = val;
1068
	}
1069 1070 1071 1072

	of_serial_dir32 = of_get_property(np, "serial-dir", &val);
	val /= sizeof(u32);
	if (of_serial_dir32) {
1073 1074 1075
		u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
						 (sizeof(*of_serial_dir) * val),
						 GFP_KERNEL);
1076 1077 1078 1079 1080
		if (!of_serial_dir) {
			ret = -ENOMEM;
			goto nodata;
		}

1081
		for (i = 0; i < val; i++)
1082 1083
			of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);

1084
		pdata->num_serializer = val;
1085 1086 1087
		pdata->serial_dir = of_serial_dir;
	}

1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109
	ret = of_property_match_string(np, "dma-names", "tx");
	if (ret < 0)
		goto nodata;

	ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
					 &dma_spec);
	if (ret < 0)
		goto nodata;

	pdata->tx_dma_channel = dma_spec.args[0];

	ret = of_property_match_string(np, "dma-names", "rx");
	if (ret < 0)
		goto nodata;

	ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
					 &dma_spec);
	if (ret < 0)
		goto nodata;

	pdata->rx_dma_channel = dma_spec.args[0];

1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136
	ret = of_property_read_u32(np, "tx-num-evt", &val);
	if (ret >= 0)
		pdata->txnumevt = val;

	ret = of_property_read_u32(np, "rx-num-evt", &val);
	if (ret >= 0)
		pdata->rxnumevt = val;

	ret = of_property_read_u32(np, "sram-size-playback", &val);
	if (ret >= 0)
		pdata->sram_size_playback = val;

	ret = of_property_read_u32(np, "sram-size-capture", &val);
	if (ret >= 0)
		pdata->sram_size_capture = val;

	return  pdata;

nodata:
	if (ret < 0) {
		dev_err(&pdev->dev, "Error populating platform data, err %d\n",
			ret);
		pdata = NULL;
	}
	return  pdata;
}

1137 1138
static int davinci_mcasp_probe(struct platform_device *pdev)
{
1139
	struct davinci_pcm_dma_params *dma_params;
1140
	struct snd_dmaengine_dai_dma_data *dma_data;
1141
	struct resource *mem, *ioarea, *res, *dat;
1142
	struct davinci_mcasp_pdata *pdata;
1143
	struct davinci_mcasp *mcasp;
1144
	int ret;
1145

1146 1147 1148 1149 1150
	if (!pdev->dev.platform_data && !pdev->dev.of_node) {
		dev_err(&pdev->dev, "No platform data supplied\n");
		return -EINVAL;
	}

1151
	mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
1152
			   GFP_KERNEL);
1153
	if (!mcasp)
1154 1155
		return	-ENOMEM;

1156 1157 1158 1159 1160 1161
	pdata = davinci_mcasp_set_pdata_from_of(pdev);
	if (!pdata) {
		dev_err(&pdev->dev, "no platform data\n");
		return -EINVAL;
	}

1162
	mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
1163
	if (!mem) {
1164
		dev_warn(mcasp->dev,
1165 1166 1167 1168 1169 1170
			 "\"mpu\" mem resource not found, using index 0\n");
		mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
		if (!mem) {
			dev_err(&pdev->dev, "no mem resource?\n");
			return -ENODEV;
		}
1171 1172
	}

1173
	ioarea = devm_request_mem_region(&pdev->dev, mem->start,
1174
			resource_size(mem), pdev->name);
1175 1176
	if (!ioarea) {
		dev_err(&pdev->dev, "Audio region already claimed\n");
1177
		return -EBUSY;
1178 1179
	}

1180
	pm_runtime_enable(&pdev->dev);
1181

1182 1183 1184 1185 1186
	ret = pm_runtime_get_sync(&pdev->dev);
	if (IS_ERR_VALUE(ret)) {
		dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
		return ret;
	}
1187

1188 1189
	mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
	if (!mcasp->base) {
1190 1191
		dev_err(&pdev->dev, "ioremap failed\n");
		ret = -ENOMEM;
1192
		goto err;
1193 1194
	}

1195 1196 1197 1198 1199 1200 1201
	mcasp->op_mode = pdata->op_mode;
	mcasp->tdm_slots = pdata->tdm_slots;
	mcasp->num_serializer = pdata->num_serializer;
	mcasp->serial_dir = pdata->serial_dir;
	mcasp->version = pdata->version;
	mcasp->txnumevt = pdata->txnumevt;
	mcasp->rxnumevt = pdata->rxnumevt;
1202

1203
	mcasp->dev = &pdev->dev;
1204

1205
	dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
1206 1207
	if (dat)
		mcasp->dat_port = true;
1208

1209
	dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
1210
	dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
1211 1212 1213 1214
	dma_params->asp_chan_q = pdata->asp_chan_q;
	dma_params->ram_chan_q = pdata->ram_chan_q;
	dma_params->sram_pool = pdata->sram_pool;
	dma_params->sram_size = pdata->sram_size_playback;
1215
	if (dat)
1216
		dma_params->dma_addr = dat->start;
1217
	else
1218
		dma_params->dma_addr = mem->start + pdata->tx_dma_offset;
1219

1220
	/* Unconditional dmaengine stuff */
1221
	dma_data->addr = dma_params->dma_addr;
1222

1223
	res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1224
	if (res)
1225
		dma_params->channel = res->start;
1226
	else
1227
		dma_params->channel = pdata->tx_dma_channel;
1228

1229 1230 1231 1232 1233 1234
	/* dmaengine filter data for DT and non-DT boot */
	if (pdev->dev.of_node)
		dma_data->filter_data = "tx";
	else
		dma_data->filter_data = &dma_params->channel;

1235
	dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_CAPTURE];
1236
	dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
1237 1238 1239 1240
	dma_params->asp_chan_q = pdata->asp_chan_q;
	dma_params->ram_chan_q = pdata->ram_chan_q;
	dma_params->sram_pool = pdata->sram_pool;
	dma_params->sram_size = pdata->sram_size_capture;
1241
	if (dat)
1242
		dma_params->dma_addr = dat->start;
1243
	else
1244
		dma_params->dma_addr = mem->start + pdata->rx_dma_offset;
1245

1246
	/* Unconditional dmaengine stuff */
1247
	dma_data->addr = dma_params->dma_addr;
1248

1249 1250
	if (mcasp->version < MCASP_VERSION_3) {
		mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
1251
		/* dma_params->dma_addr is pointing to the data port address */
1252 1253 1254 1255
		mcasp->dat_port = true;
	} else {
		mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
	}
1256 1257

	res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
1258
	if (res)
1259
		dma_params->channel = res->start;
1260
	else
1261
		dma_params->channel = pdata->rx_dma_channel;
1262

1263 1264 1265 1266 1267
	/* dmaengine filter data for DT and non-DT boot */
	if (pdev->dev.of_node)
		dma_data->filter_data = "rx";
	else
		dma_data->filter_data = &dma_params->channel;
1268

1269
	dev_set_drvdata(&pdev->dev, mcasp);
1270 1271 1272

	mcasp_reparent_fck(pdev);

1273 1274 1275
	ret = devm_snd_soc_register_component(&pdev->dev,
					&davinci_mcasp_component,
					&davinci_mcasp_dai[pdata->op_mode], 1);
1276 1277

	if (ret != 0)
1278
		goto err;
1279

1280
	switch (mcasp->version) {
1281 1282 1283
#if IS_BUILTIN(CONFIG_SND_DAVINCI_SOC) || \
	(IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
	 IS_MODULE(CONFIG_SND_DAVINCI_SOC))
1284 1285
	case MCASP_VERSION_1:
	case MCASP_VERSION_2:
1286
		ret = davinci_soc_platform_register(&pdev->dev);
1287
		break;
1288
#endif
1289 1290 1291 1292 1293 1294 1295
#if IS_BUILTIN(CONFIG_SND_EDMA_SOC) || \
	(IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
	 IS_MODULE(CONFIG_SND_EDMA_SOC))
	case MCASP_VERSION_3:
		ret = edma_pcm_platform_register(&pdev->dev);
		break;
#endif
1296 1297 1298
#if IS_BUILTIN(CONFIG_SND_OMAP_SOC) || \
	(IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
	 IS_MODULE(CONFIG_SND_OMAP_SOC))
1299 1300 1301
	case MCASP_VERSION_4:
		ret = omap_pcm_platform_register(&pdev->dev);
		break;
1302
#endif
1303 1304 1305 1306 1307 1308 1309 1310 1311
	default:
		dev_err(&pdev->dev, "Invalid McASP version: %d\n",
			mcasp->version);
		ret = -EINVAL;
		break;
	}

	if (ret) {
		dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
1312
		goto err;
1313 1314
	}

1315 1316
	return 0;

1317
err:
1318 1319
	pm_runtime_put_sync(&pdev->dev);
	pm_runtime_disable(&pdev->dev);
1320 1321 1322 1323 1324
	return ret;
}

static int davinci_mcasp_remove(struct platform_device *pdev)
{
1325 1326
	pm_runtime_put_sync(&pdev->dev);
	pm_runtime_disable(&pdev->dev);
1327 1328 1329 1330 1331 1332 1333 1334 1335 1336

	return 0;
}

static struct platform_driver davinci_mcasp_driver = {
	.probe		= davinci_mcasp_probe,
	.remove		= davinci_mcasp_remove,
	.driver		= {
		.name	= "davinci-mcasp",
		.owner	= THIS_MODULE,
1337
		.of_match_table = mcasp_dt_ids,
1338 1339 1340
	},
};

1341
module_platform_driver(davinci_mcasp_driver);
1342 1343 1344 1345

MODULE_AUTHOR("Steve Chen");
MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
MODULE_LICENSE("GPL");