davinci-mcasp.c 35.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/*
 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
 *
 * Multi-channel Audio Serial Port Driver
 *
 * Author: Nirmal Pandey <n-pandey@ti.com>,
 *         Suresh Rajashekara <suresh.r@ti.com>
 *         Steve Chen <schen@.mvista.com>
 *
 * Copyright:   (C) 2009 MontaVista Software, Inc., <source@mvista.com>
 * Copyright:   (C) 2009  Texas Instruments, India
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/device.h>
21
#include <linux/slab.h>
22 23
#include <linux/delay.h>
#include <linux/io.h>
24
#include <linux/clk.h>
25
#include <linux/pm_runtime.h>
26 27 28
#include <linux/of.h>
#include <linux/of_platform.h>
#include <linux/of_device.h>
29

30
#include <sound/asoundef.h>
31 32 33 34 35
#include <sound/core.h>
#include <sound/pcm.h>
#include <sound/pcm_params.h>
#include <sound/initval.h>
#include <sound/soc.h>
36
#include <sound/dmaengine_pcm.h>
37
#include <sound/omap-pcm.h>
38 39

#include "davinci-pcm.h"
40
#include "edma-pcm.h"
41 42
#include "davinci-mcasp.h"

43 44
#define MCASP_MAX_AFIFO_DEPTH	64

45 46 47 48 49 50 51 52 53 54
struct davinci_mcasp_context {
	u32	txfmtctl;
	u32	rxfmtctl;
	u32	txfmt;
	u32	rxfmt;
	u32	aclkxctl;
	u32	aclkrctl;
	u32	pdir;
};

55
struct davinci_mcasp {
56
	struct davinci_pcm_dma_params dma_params[2];
57
	struct snd_dmaengine_dai_dma_data dma_data[2];
58
	void __iomem *base;
59
	u32 fifo_base;
60 61 62 63 64 65 66 67 68
	struct device *dev;

	/* McASP specific data */
	int	tdm_slots;
	u8	op_mode;
	u8	num_serializer;
	u8	*serial_dir;
	u8	version;
	u16	bclk_lrclk_ratio;
69
	int	streams;
70

71 72 73
	int	sysclk_freq;
	bool	bclk_master;

74 75 76 77
	/* McASP FIFO related */
	u8	txnumevt;
	u8	rxnumevt;

78 79
	bool	dat_port;

80
#ifdef CONFIG_PM_SLEEP
81
	struct davinci_mcasp_context context;
82 83 84
#endif
};

85 86
static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
				  u32 val)
87
{
88
	void __iomem *reg = mcasp->base + offset;
89 90 91
	__raw_writel(__raw_readl(reg) | val, reg);
}

92 93
static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
				  u32 val)
94
{
95
	void __iomem *reg = mcasp->base + offset;
96 97 98
	__raw_writel((__raw_readl(reg) & ~(val)), reg);
}

99 100
static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
				  u32 val, u32 mask)
101
{
102
	void __iomem *reg = mcasp->base + offset;
103 104 105
	__raw_writel((__raw_readl(reg) & ~mask) | val, reg);
}

106 107
static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
				 u32 val)
108
{
109
	__raw_writel(val, mcasp->base + offset);
110 111
}

112
static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
113
{
114
	return (u32)__raw_readl(mcasp->base + offset);
115 116
}

117
static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
118 119 120
{
	int i = 0;

121
	mcasp_set_bits(mcasp, ctl_reg, val);
122 123 124 125

	/* programming GBLCTL needs to read back from GBLCTL and verfiy */
	/* loop count is to avoid the lock-up */
	for (i = 0; i < 1000; i++) {
126
		if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
127 128 129
			break;
	}

130
	if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
131 132 133
		printk(KERN_ERR "GBLCTL write error\n");
}

134 135
static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
{
136 137
	u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
	u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
138 139 140 141

	return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
}

142
static void mcasp_start_rx(struct davinci_mcasp *mcasp)
143
{
144 145
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
146 147 148 149 150 151 152

	/*
	 * When ASYNC == 0 the transmit and receive sections operate
	 * synchronously from the transmit clock and frame sync. We need to make
	 * sure that the TX signlas are enabled when starting reception.
	 */
	if (mcasp_is_synchronous(mcasp)) {
153 154
		mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
		mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
155 156
	}

157 158
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
159

160 161 162
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
163

164 165
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
166 167

	if (mcasp_is_synchronous(mcasp))
168
		mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
169 170
}

171
static void mcasp_start_tx(struct davinci_mcasp *mcasp)
172
{
173 174 175
	u8 offset = 0, i;
	u32 cnt;

176 177 178 179
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
180

181 182 183
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
184 185
	for (i = 0; i < mcasp->num_serializer; i++) {
		if (mcasp->serial_dir[i] == TX_MODE) {
186 187 188 189 190 191 192
			offset = i;
			break;
		}
	}

	/* wait for TX ready */
	cnt = 0;
193
	while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(offset)) &
194 195 196
		 TXSTATE) && (cnt < 100000))
		cnt++;

197
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
198 199
}

200
static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
201
{
202 203
	u32 reg;

204 205
	mcasp->streams++;

206
	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
207
		if (mcasp->txnumevt) {	/* enable FIFO */
208
			reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
209 210
			mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
			mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
211
		}
212
		mcasp_start_tx(mcasp);
213
	} else {
214
		if (mcasp->rxnumevt) {	/* enable FIFO */
215
			reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
216 217
			mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
			mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
218
		}
219
		mcasp_start_rx(mcasp);
220
	}
221 222
}

223
static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
224
{
225 226 227 228 229
	/*
	 * In synchronous mode stop the TX clocks if no other stream is
	 * running
	 */
	if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
230
		mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
231

232 233
	mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
234 235
}

236
static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
237
{
238 239 240 241 242 243 244 245 246
	u32 val = 0;

	/*
	 * In synchronous mode keep TX clocks running if the capture stream is
	 * still running.
	 */
	if (mcasp_is_synchronous(mcasp) && mcasp->streams)
		val =  TXHCLKRST | TXCLKRST | TXFSRST;

247 248
	mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
249 250
}

251
static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
252
{
253 254
	u32 reg;

255 256
	mcasp->streams--;

257
	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
258
		if (mcasp->txnumevt) {	/* disable FIFO */
259
			reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
260
			mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
261
		}
262
		mcasp_stop_tx(mcasp);
263
	} else {
264
		if (mcasp->rxnumevt) {	/* disable FIFO */
265
			reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
266
			mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
267
		}
268
		mcasp_stop_rx(mcasp);
269
	}
270 271 272 273 274
}

static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
					 unsigned int fmt)
{
275
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
276
	int ret = 0;
277
	u32 data_delay;
278
	bool fs_pol_rising;
279
	bool inv_fs = false;
280

281
	pm_runtime_get_sync(mcasp->dev);
282
	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
283 284 285 286 287 288
	case SND_SOC_DAIFMT_DSP_A:
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
		/* 1st data bit occur one ACLK cycle after the frame sync */
		data_delay = 1;
		break;
289 290
	case SND_SOC_DAIFMT_DSP_B:
	case SND_SOC_DAIFMT_AC97:
291 292
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
293 294
		/* No delay after FS */
		data_delay = 0;
295
		break;
296
	case SND_SOC_DAIFMT_I2S:
297
		/* configure a full-word SYNC pulse (LRCLK) */
298 299
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
300 301
		/* 1st data bit occur one ACLK cycle after the frame sync */
		data_delay = 1;
302 303
		/* FS need to be inverted */
		inv_fs = true;
304
		break;
305 306 307 308 309 310 311
	case SND_SOC_DAIFMT_LEFT_J:
		/* configure a full-word SYNC pulse (LRCLK) */
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
		/* No delay after FS */
		data_delay = 0;
		break;
312 313 314
	default:
		ret = -EINVAL;
		goto out;
315 316
	}

317 318 319 320 321
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
		       FSXDLY(3));
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
		       FSRDLY(3));

322 323 324
	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBS_CFS:
		/* codec is clock and frame slave */
325 326
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
327

328 329
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
330

331 332
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
333
		mcasp->bclk_master = 1;
334
		break;
335 336
	case SND_SOC_DAIFMT_CBM_CFS:
		/* codec is clock master and frame slave */
337 338
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
339

340 341
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
342

343 344
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
345
		mcasp->bclk_master = 0;
346
		break;
347 348
	case SND_SOC_DAIFMT_CBM_CFM:
		/* codec is clock and frame master */
349 350
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
351

352 353
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
354

355 356
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
			       ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
357
		mcasp->bclk_master = 0;
358 359
		break;
	default:
360 361
		ret = -EINVAL;
		goto out;
362 363 364 365
	}

	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
	case SND_SOC_DAIFMT_IB_NF:
366
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
367
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
368
		fs_pol_rising = true;
369 370
		break;
	case SND_SOC_DAIFMT_NB_IF:
371
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
372
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
373
		fs_pol_rising = false;
374 375
		break;
	case SND_SOC_DAIFMT_IB_IF:
376
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
377
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
378
		fs_pol_rising = false;
379 380
		break;
	case SND_SOC_DAIFMT_NB_NF:
381 382
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
383
		fs_pol_rising = true;
384 385
		break;
	default:
386
		ret = -EINVAL;
387 388 389
		goto out;
	}

390 391 392
	if (inv_fs)
		fs_pol_rising = !fs_pol_rising;

393 394 395 396 397 398
	if (fs_pol_rising) {
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
	} else {
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
399
	}
400 401 402
out:
	pm_runtime_put_sync(mcasp->dev);
	return ret;
403 404
}

405 406
static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id, int div)
{
407
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
408 409 410

	switch (div_id) {
	case 0:		/* MCLK divider */
411
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
412
			       AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
413
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
414 415 416 417
			       AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
		break;

	case 1:		/* BCLK divider */
418
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
419
			       ACLKXDIV(div - 1), ACLKXDIV_MASK);
420
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
421 422 423
			       ACLKRDIV(div - 1), ACLKRDIV_MASK);
		break;

424
	case 2:		/* BCLK/LRCLK ratio */
425
		mcasp->bclk_lrclk_ratio = div;
426 427
		break;

428 429 430 431 432 433 434
	default:
		return -EINVAL;
	}

	return 0;
}

435 436 437
static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
				    unsigned int freq, int dir)
{
438
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
439 440

	if (dir == SND_SOC_CLOCK_OUT) {
441 442 443
		mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
444
	} else {
445 446 447
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
448 449
	}

450 451
	mcasp->sysclk_freq = freq;

452 453 454
	return 0;
}

455
static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
456
				       int word_length)
457
{
458
	u32 fmt;
D
Daniel Mack 已提交
459 460
	u32 tx_rotate = (word_length / 4) & 0x7;
	u32 rx_rotate = (32 - word_length) / 4;
461
	u32 mask = (1ULL << word_length) - 1;
462

463 464 465 466 467
	/*
	 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
	 * callback, take it into account here. That allows us to for example
	 * send 32 bits per channel to the codec, while only 16 of them carry
	 * audio payload.
468 469 470
	 * The clock ratio is given for a full period of data (for I2S format
	 * both left and right channels), so it has to be divided by number of
	 * tdm-slots (for I2S - divided by 2).
471
	 */
472 473
	if (mcasp->bclk_lrclk_ratio)
		word_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;
474

475 476
	/* mapping of the XSSZ bit-field as described in the datasheet */
	fmt = (word_length >> 1) - 1;
477

478
	if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
479 480 481 482 483 484 485 486 487
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
			       RXSSZ(0x0F));
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
			       TXSSZ(0x0F));
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
			       TXROT(7));
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
			       RXROT(7));
		mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
488 489
	}

490
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
491

492 493 494
	return 0;
}

495
static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
496
				 int period_words, int channels)
497
{
498 499
	struct davinci_pcm_dma_params *dma_params = &mcasp->dma_params[stream];
	struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
500
	int i;
501 502
	u8 tx_ser = 0;
	u8 rx_ser = 0;
503
	u8 slots = mcasp->tdm_slots;
504
	u8 max_active_serializers = (channels + slots - 1) / slots;
505
	int active_serializers, numevt, n;
506
	u32 reg;
507
	/* Default configuration */
508
	if (mcasp->version < MCASP_VERSION_3)
509
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
510 511

	/* All PINS as McASP */
512
	mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
513 514

	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
515 516
		mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
517
	} else {
518 519
		mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
520 521
	}

522
	for (i = 0; i < mcasp->num_serializer; i++) {
523 524
		mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
			       mcasp->serial_dir[i]);
525
		if (mcasp->serial_dir[i] == TX_MODE &&
526
					tx_ser < max_active_serializers) {
527
			mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
528
			tx_ser++;
529
		} else if (mcasp->serial_dir[i] == RX_MODE &&
530
					rx_ser < max_active_serializers) {
531
			mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
532
			rx_ser++;
533
		} else {
534 535
			mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
				       SRMOD_INACTIVE, SRMOD_MASK);
536 537 538
		}
	}

539 540 541 542 543 544 545 546 547
	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
		active_serializers = tx_ser;
		numevt = mcasp->txnumevt;
		reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
	} else {
		active_serializers = rx_ser;
		numevt = mcasp->rxnumevt;
		reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
	}
548

549
	if (active_serializers < max_active_serializers) {
550
		dev_warn(mcasp->dev, "stream has more channels (%d) than are "
551 552
			 "enabled in mcasp (%d)\n", channels,
			 active_serializers * slots);
553 554 555
		return -EINVAL;
	}

556
	/* AFIFO is not in use */
557 558
	if (!numevt) {
		/* Configure the burst size for platform drivers */
559 560 561 562 563 564 565 566 567 568 569 570 571
		if (active_serializers > 1) {
			/*
			 * If more than one serializers are in use we have one
			 * DMA request to provide data for all serializers.
			 * For example if three serializers are enabled the DMA
			 * need to transfer three words per DMA request.
			 */
			dma_params->fifo_level = active_serializers;
			dma_data->maxburst = active_serializers;
		} else {
			dma_params->fifo_level = 0;
			dma_data->maxburst = 0;
		}
572
		return 0;
573
	}
574

575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592
	if (period_words % active_serializers) {
		dev_err(mcasp->dev, "Invalid combination of period words and "
			"active serializers: %d, %d\n", period_words,
			active_serializers);
		return -EINVAL;
	}

	/*
	 * Calculate the optimal AFIFO depth for platform side:
	 * The number of words for numevt need to be in steps of active
	 * serializers.
	 */
	n = numevt % active_serializers;
	if (n)
		numevt += (active_serializers - n);
	while (period_words % numevt && numevt > 0)
		numevt -= active_serializers;
	if (numevt <= 0)
593
		numevt = active_serializers;
594

595 596
	mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
	mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
597

598
	/* Configure the burst size for platform drivers */
599 600
	if (numevt == 1)
		numevt = 0;
601 602 603
	dma_params->fifo_level = numevt;
	dma_data->maxburst = numevt;

604
	return 0;
605 606
}

607
static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream)
608 609 610
{
	int i, active_slots;
	u32 mask = 0;
611
	u32 busel = 0;
612

613 614 615 616 617 618
	if ((mcasp->tdm_slots < 2) || (mcasp->tdm_slots > 32)) {
		dev_err(mcasp->dev, "tdm slot %d not supported\n",
			mcasp->tdm_slots);
		return -EINVAL;
	}

619
	active_slots = (mcasp->tdm_slots > 31) ? 32 : mcasp->tdm_slots;
620 621 622
	for (i = 0; i < active_slots; i++)
		mask |= (1 << i);

623
	mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
624

625 626 627
	if (!mcasp->dat_port)
		busel = TXSEL;

628 629 630 631 632 633 634 635 636 637 638
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
	mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
		       FSXMOD(mcasp->tdm_slots), FSXMOD(0x1FF));

	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
	mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
		       FSRMOD(mcasp->tdm_slots), FSRMOD(0x1FF));

	return 0;
639 640 641
}

/* S/PDIF */
642 643
static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
			      unsigned int rate)
644
{
645 646 647
	u32 cs_value = 0;
	u8 *cs_bytes = (u8*) &cs_value;

648 649
	/* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
	   and LSB first */
650
	mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
651 652

	/* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
653
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
654 655

	/* Set the TX tdm : for all the slots */
656
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
657 658

	/* Set the TX clock controls : div = 1 and internal */
659
	mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
660

661
	mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
662 663

	/* Only 44100 and 48000 are valid, both have the same setting */
664
	mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
665 666

	/* Enable the DIT */
667
	mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
668

669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708
	/* Set S/PDIF channel status bits */
	cs_bytes[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
	cs_bytes[1] = IEC958_AES1_CON_PCM_CODER;

	switch (rate) {
	case 22050:
		cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
		break;
	case 24000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
		break;
	case 32000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
		break;
	case 44100:
		cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
		break;
	case 48000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
		break;
	case 88200:
		cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
		break;
	case 96000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
		break;
	case 176400:
		cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
		break;
	case 192000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
		break;
	default:
		printk(KERN_WARNING "unsupported sampling rate: %d\n", rate);
		return -EINVAL;
	}

	mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, cs_value);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, cs_value);

709
	return 0;
710 711 712 713 714 715
}

static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
					struct snd_pcm_hw_params *params,
					struct snd_soc_dai *cpu_dai)
{
716
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
717
	struct davinci_pcm_dma_params *dma_params =
718
					&mcasp->dma_params[substream->stream];
719
	int word_length;
720
	int channels = params_channels(params);
721
	int period_size = params_period_size(params);
722
	int ret;
723 724

	/* If mcasp is BCLK master we need to set BCLK divider */
725
	if (mcasp->bclk_master && mcasp->sysclk_freq) {
726
		unsigned int bclk_freq = snd_soc_params_to_bclk(params);
727
		unsigned int div = mcasp->sysclk_freq / bclk_freq;
728
		if (mcasp->sysclk_freq % bclk_freq != 0) {
729 730 731 732 733 734
			if (((mcasp->sysclk_freq / div) - bclk_freq) >
			    (bclk_freq - (mcasp->sysclk_freq / (div+1))))
				div++;
			dev_warn(mcasp->dev,
				 "Inaccurate BCLK: %u Hz / %u != %u Hz\n",
				 mcasp->sysclk_freq, div, bclk_freq);
735
		}
736
		davinci_mcasp_set_clkdiv(cpu_dai, 1, div);
737 738
	}

739 740
	ret = mcasp_common_hw_param(mcasp, substream->stream,
				    period_size * channels, channels);
741 742 743
	if (ret)
		return ret;

744
	if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
745
		ret = mcasp_dit_hw_param(mcasp, params_rate(params));
746
	else
747 748 749 750
		ret = mcasp_i2s_hw_param(mcasp, substream->stream);

	if (ret)
		return ret;
751 752

	switch (params_format(params)) {
753
	case SNDRV_PCM_FORMAT_U8:
754 755
	case SNDRV_PCM_FORMAT_S8:
		dma_params->data_type = 1;
756
		word_length = 8;
757 758
		break;

759
	case SNDRV_PCM_FORMAT_U16_LE:
760 761
	case SNDRV_PCM_FORMAT_S16_LE:
		dma_params->data_type = 2;
762
		word_length = 16;
763 764
		break;

765 766 767
	case SNDRV_PCM_FORMAT_U24_3LE:
	case SNDRV_PCM_FORMAT_S24_3LE:
		dma_params->data_type = 3;
768
		word_length = 24;
769 770
		break;

771 772
	case SNDRV_PCM_FORMAT_U24_LE:
	case SNDRV_PCM_FORMAT_S24_LE:
773 774 775 776
		dma_params->data_type = 4;
		word_length = 24;
		break;

777
	case SNDRV_PCM_FORMAT_U32_LE:
778 779
	case SNDRV_PCM_FORMAT_S32_LE:
		dma_params->data_type = 4;
780
		word_length = 32;
781 782 783 784 785 786
		break;

	default:
		printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
		return -EINVAL;
	}
787

788
	if (mcasp->version == MCASP_VERSION_2 && !dma_params->fifo_level)
789 790
		dma_params->acnt = 4;
	else
791 792
		dma_params->acnt = dma_params->data_type;

793
	davinci_config_channel_size(mcasp, word_length);
794 795 796 797 798 799 800

	return 0;
}

static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
				     int cmd, struct snd_soc_dai *cpu_dai)
{
801
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
802 803 804 805
	int ret = 0;

	switch (cmd) {
	case SNDRV_PCM_TRIGGER_RESUME:
806 807
	case SNDRV_PCM_TRIGGER_START:
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
808
		davinci_mcasp_start(mcasp, substream->stream);
809 810
		break;
	case SNDRV_PCM_TRIGGER_SUSPEND:
811
	case SNDRV_PCM_TRIGGER_STOP:
812
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
813
		davinci_mcasp_stop(mcasp, substream->stream);
814 815 816 817 818 819 820 821 822
		break;

	default:
		ret = -EINVAL;
	}

	return ret;
}

823
static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
824 825 826
	.trigger	= davinci_mcasp_trigger,
	.hw_params	= davinci_mcasp_hw_params,
	.set_fmt	= davinci_mcasp_set_dai_fmt,
827
	.set_clkdiv	= davinci_mcasp_set_clkdiv,
828
	.set_sysclk	= davinci_mcasp_set_sysclk,
829 830
};

831 832 833 834
static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);

835
	if (mcasp->version >= MCASP_VERSION_3) {
836 837 838 839 840 841 842 843 844 845 846 847 848 849
		/* Using dmaengine PCM */
		dai->playback_dma_data =
				&mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
		dai->capture_dma_data =
				&mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
	} else {
		/* Using davinci-pcm */
		dai->playback_dma_data = mcasp->dma_params;
		dai->capture_dma_data = mcasp->dma_params;
	}

	return 0;
}

850 851 852 853
#ifdef CONFIG_PM_SLEEP
static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
854
	struct davinci_mcasp_context *context = &mcasp->context;
855

856 857 858 859 860 861 862
	context->txfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG);
	context->rxfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
	context->txfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMT_REG);
	context->rxfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMT_REG);
	context->aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
	context->aclkrctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG);
	context->pdir = mcasp_get_reg(mcasp, DAVINCI_MCASP_PDIR_REG);
863 864 865 866 867 868 869

	return 0;
}

static int davinci_mcasp_resume(struct snd_soc_dai *dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
870 871 872 873 874 875 876 877 878
	struct davinci_mcasp_context *context = &mcasp->context;

	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, context->txfmtctl);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG, context->rxfmtctl);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMT_REG, context->txfmt);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMT_REG, context->rxfmt);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, context->aclkxctl);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, context->aclkrctl);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_PDIR_REG, context->pdir);
879 880 881 882 883 884 885 886

	return 0;
}
#else
#define davinci_mcasp_suspend NULL
#define davinci_mcasp_resume NULL
#endif

887 888
#define DAVINCI_MCASP_RATES	SNDRV_PCM_RATE_8000_192000

889 890 891 892
#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
				SNDRV_PCM_FMTBIT_U8 | \
				SNDRV_PCM_FMTBIT_S16_LE | \
				SNDRV_PCM_FMTBIT_U16_LE | \
893 894 895 896
				SNDRV_PCM_FMTBIT_S24_LE | \
				SNDRV_PCM_FMTBIT_U24_LE | \
				SNDRV_PCM_FMTBIT_S24_3LE | \
				SNDRV_PCM_FMTBIT_U24_3LE | \
897 898 899
				SNDRV_PCM_FMTBIT_S32_LE | \
				SNDRV_PCM_FMTBIT_U32_LE)

900
static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
901
	{
902
		.name		= "davinci-mcasp.0",
903
		.probe		= davinci_mcasp_dai_probe,
904 905
		.suspend	= davinci_mcasp_suspend,
		.resume		= davinci_mcasp_resume,
906 907
		.playback	= {
			.channels_min	= 2,
908
			.channels_max	= 32 * 16,
909
			.rates 		= DAVINCI_MCASP_RATES,
910
			.formats	= DAVINCI_MCASP_PCM_FMTS,
911 912 913
		},
		.capture 	= {
			.channels_min 	= 2,
914
			.channels_max	= 32 * 16,
915
			.rates 		= DAVINCI_MCASP_RATES,
916
			.formats	= DAVINCI_MCASP_PCM_FMTS,
917 918 919 920 921
		},
		.ops 		= &davinci_mcasp_dai_ops,

	},
	{
922
		.name		= "davinci-mcasp.1",
923
		.probe		= davinci_mcasp_dai_probe,
924 925 926 927
		.playback 	= {
			.channels_min	= 1,
			.channels_max	= 384,
			.rates		= DAVINCI_MCASP_RATES,
928
			.formats	= DAVINCI_MCASP_PCM_FMTS,
929 930 931 932 933 934
		},
		.ops 		= &davinci_mcasp_dai_ops,
	},

};

935 936 937 938
static const struct snd_soc_component_driver davinci_mcasp_component = {
	.name		= "davinci-mcasp",
};

939
/* Some HW specific values and defaults. The rest is filled in from DT. */
940
static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
941 942 943 944 945 946
	.tx_dma_offset = 0x400,
	.rx_dma_offset = 0x400,
	.asp_chan_q = EVENTQ_0,
	.version = MCASP_VERSION_1,
};

947
static struct davinci_mcasp_pdata da830_mcasp_pdata = {
948 949 950 951 952 953
	.tx_dma_offset = 0x2000,
	.rx_dma_offset = 0x2000,
	.asp_chan_q = EVENTQ_0,
	.version = MCASP_VERSION_2,
};

954
static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
955 956 957 958 959 960
	.tx_dma_offset = 0,
	.rx_dma_offset = 0,
	.asp_chan_q = EVENTQ_0,
	.version = MCASP_VERSION_3,
};

961
static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
962 963 964 965 966 967
	.tx_dma_offset = 0x200,
	.rx_dma_offset = 0x284,
	.asp_chan_q = EVENTQ_0,
	.version = MCASP_VERSION_4,
};

968 969 970
static const struct of_device_id mcasp_dt_ids[] = {
	{
		.compatible = "ti,dm646x-mcasp-audio",
971
		.data = &dm646x_mcasp_pdata,
972 973 974
	},
	{
		.compatible = "ti,da830-mcasp-audio",
975
		.data = &da830_mcasp_pdata,
976
	},
977
	{
978
		.compatible = "ti,am33xx-mcasp-audio",
979
		.data = &am33xx_mcasp_pdata,
980
	},
981 982 983 984
	{
		.compatible = "ti,dra7-mcasp-audio",
		.data = &dra7_mcasp_pdata,
	},
985 986 987 988
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, mcasp_dt_ids);

989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028
static int mcasp_reparent_fck(struct platform_device *pdev)
{
	struct device_node *node = pdev->dev.of_node;
	struct clk *gfclk, *parent_clk;
	const char *parent_name;
	int ret;

	if (!node)
		return 0;

	parent_name = of_get_property(node, "fck_parent", NULL);
	if (!parent_name)
		return 0;

	gfclk = clk_get(&pdev->dev, "fck");
	if (IS_ERR(gfclk)) {
		dev_err(&pdev->dev, "failed to get fck\n");
		return PTR_ERR(gfclk);
	}

	parent_clk = clk_get(NULL, parent_name);
	if (IS_ERR(parent_clk)) {
		dev_err(&pdev->dev, "failed to get parent clock\n");
		ret = PTR_ERR(parent_clk);
		goto err1;
	}

	ret = clk_set_parent(gfclk, parent_clk);
	if (ret) {
		dev_err(&pdev->dev, "failed to reparent fck\n");
		goto err2;
	}

err2:
	clk_put(parent_clk);
err1:
	clk_put(gfclk);
	return ret;
}

1029
static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
1030 1031 1032
						struct platform_device *pdev)
{
	struct device_node *np = pdev->dev.of_node;
1033
	struct davinci_mcasp_pdata *pdata = NULL;
1034
	const struct of_device_id *match =
1035
			of_match_device(mcasp_dt_ids, &pdev->dev);
1036
	struct of_phandle_args dma_spec;
1037 1038 1039 1040 1041 1042 1043 1044 1045

	const u32 *of_serial_dir32;
	u32 val;
	int i, ret = 0;

	if (pdev->dev.platform_data) {
		pdata = pdev->dev.platform_data;
		return pdata;
	} else if (match) {
1046
		pdata = (struct davinci_mcasp_pdata*) match->data;
1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
	} else {
		/* control shouldn't reach here. something is wrong */
		ret = -EINVAL;
		goto nodata;
	}

	ret = of_property_read_u32(np, "op-mode", &val);
	if (ret >= 0)
		pdata->op_mode = val;

	ret = of_property_read_u32(np, "tdm-slots", &val);
1058 1059 1060 1061 1062 1063 1064 1065
	if (ret >= 0) {
		if (val < 2 || val > 32) {
			dev_err(&pdev->dev,
				"tdm-slots must be in rage [2-32]\n");
			ret = -EINVAL;
			goto nodata;
		}

1066
		pdata->tdm_slots = val;
1067
	}
1068 1069 1070 1071

	of_serial_dir32 = of_get_property(np, "serial-dir", &val);
	val /= sizeof(u32);
	if (of_serial_dir32) {
1072 1073 1074
		u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
						 (sizeof(*of_serial_dir) * val),
						 GFP_KERNEL);
1075 1076 1077 1078 1079
		if (!of_serial_dir) {
			ret = -ENOMEM;
			goto nodata;
		}

1080
		for (i = 0; i < val; i++)
1081 1082
			of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);

1083
		pdata->num_serializer = val;
1084 1085 1086
		pdata->serial_dir = of_serial_dir;
	}

1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
	ret = of_property_match_string(np, "dma-names", "tx");
	if (ret < 0)
		goto nodata;

	ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
					 &dma_spec);
	if (ret < 0)
		goto nodata;

	pdata->tx_dma_channel = dma_spec.args[0];

	ret = of_property_match_string(np, "dma-names", "rx");
	if (ret < 0)
		goto nodata;

	ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
					 &dma_spec);
	if (ret < 0)
		goto nodata;

	pdata->rx_dma_channel = dma_spec.args[0];

1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
	ret = of_property_read_u32(np, "tx-num-evt", &val);
	if (ret >= 0)
		pdata->txnumevt = val;

	ret = of_property_read_u32(np, "rx-num-evt", &val);
	if (ret >= 0)
		pdata->rxnumevt = val;

	ret = of_property_read_u32(np, "sram-size-playback", &val);
	if (ret >= 0)
		pdata->sram_size_playback = val;

	ret = of_property_read_u32(np, "sram-size-capture", &val);
	if (ret >= 0)
		pdata->sram_size_capture = val;

	return  pdata;

nodata:
	if (ret < 0) {
		dev_err(&pdev->dev, "Error populating platform data, err %d\n",
			ret);
		pdata = NULL;
	}
	return  pdata;
}

1136 1137
static int davinci_mcasp_probe(struct platform_device *pdev)
{
1138
	struct davinci_pcm_dma_params *dma_params;
1139
	struct snd_dmaengine_dai_dma_data *dma_data;
1140
	struct resource *mem, *ioarea, *res, *dat;
1141
	struct davinci_mcasp_pdata *pdata;
1142
	struct davinci_mcasp *mcasp;
1143
	int ret;
1144

1145 1146 1147 1148 1149
	if (!pdev->dev.platform_data && !pdev->dev.of_node) {
		dev_err(&pdev->dev, "No platform data supplied\n");
		return -EINVAL;
	}

1150
	mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
1151
			   GFP_KERNEL);
1152
	if (!mcasp)
1153 1154
		return	-ENOMEM;

1155 1156 1157 1158 1159 1160
	pdata = davinci_mcasp_set_pdata_from_of(pdev);
	if (!pdata) {
		dev_err(&pdev->dev, "no platform data\n");
		return -EINVAL;
	}

1161
	mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
1162
	if (!mem) {
1163
		dev_warn(mcasp->dev,
1164 1165 1166 1167 1168 1169
			 "\"mpu\" mem resource not found, using index 0\n");
		mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
		if (!mem) {
			dev_err(&pdev->dev, "no mem resource?\n");
			return -ENODEV;
		}
1170 1171
	}

1172
	ioarea = devm_request_mem_region(&pdev->dev, mem->start,
1173
			resource_size(mem), pdev->name);
1174 1175
	if (!ioarea) {
		dev_err(&pdev->dev, "Audio region already claimed\n");
1176
		return -EBUSY;
1177 1178
	}

1179
	pm_runtime_enable(&pdev->dev);
1180

1181 1182 1183 1184 1185
	ret = pm_runtime_get_sync(&pdev->dev);
	if (IS_ERR_VALUE(ret)) {
		dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
		return ret;
	}
1186

1187 1188
	mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
	if (!mcasp->base) {
1189 1190
		dev_err(&pdev->dev, "ioremap failed\n");
		ret = -ENOMEM;
1191
		goto err;
1192 1193
	}

1194 1195 1196 1197 1198 1199 1200
	mcasp->op_mode = pdata->op_mode;
	mcasp->tdm_slots = pdata->tdm_slots;
	mcasp->num_serializer = pdata->num_serializer;
	mcasp->serial_dir = pdata->serial_dir;
	mcasp->version = pdata->version;
	mcasp->txnumevt = pdata->txnumevt;
	mcasp->rxnumevt = pdata->rxnumevt;
1201

1202
	mcasp->dev = &pdev->dev;
1203

1204
	dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
1205 1206
	if (dat)
		mcasp->dat_port = true;
1207

1208
	dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
1209
	dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
1210 1211 1212 1213
	dma_params->asp_chan_q = pdata->asp_chan_q;
	dma_params->ram_chan_q = pdata->ram_chan_q;
	dma_params->sram_pool = pdata->sram_pool;
	dma_params->sram_size = pdata->sram_size_playback;
1214
	if (dat)
1215
		dma_params->dma_addr = dat->start;
1216
	else
1217
		dma_params->dma_addr = mem->start + pdata->tx_dma_offset;
1218

1219
	/* Unconditional dmaengine stuff */
1220
	dma_data->addr = dma_params->dma_addr;
1221

1222
	res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1223
	if (res)
1224
		dma_params->channel = res->start;
1225
	else
1226
		dma_params->channel = pdata->tx_dma_channel;
1227

1228 1229 1230 1231 1232 1233
	/* dmaengine filter data for DT and non-DT boot */
	if (pdev->dev.of_node)
		dma_data->filter_data = "tx";
	else
		dma_data->filter_data = &dma_params->channel;

1234
	dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_CAPTURE];
1235
	dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
1236 1237 1238 1239
	dma_params->asp_chan_q = pdata->asp_chan_q;
	dma_params->ram_chan_q = pdata->ram_chan_q;
	dma_params->sram_pool = pdata->sram_pool;
	dma_params->sram_size = pdata->sram_size_capture;
1240
	if (dat)
1241
		dma_params->dma_addr = dat->start;
1242
	else
1243
		dma_params->dma_addr = mem->start + pdata->rx_dma_offset;
1244

1245
	/* Unconditional dmaengine stuff */
1246
	dma_data->addr = dma_params->dma_addr;
1247

1248 1249
	if (mcasp->version < MCASP_VERSION_3) {
		mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
1250
		/* dma_params->dma_addr is pointing to the data port address */
1251 1252 1253 1254
		mcasp->dat_port = true;
	} else {
		mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
	}
1255 1256

	res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
1257
	if (res)
1258
		dma_params->channel = res->start;
1259
	else
1260
		dma_params->channel = pdata->rx_dma_channel;
1261

1262 1263 1264 1265 1266
	/* dmaengine filter data for DT and non-DT boot */
	if (pdev->dev.of_node)
		dma_data->filter_data = "rx";
	else
		dma_data->filter_data = &dma_params->channel;
1267

1268
	dev_set_drvdata(&pdev->dev, mcasp);
1269 1270 1271

	mcasp_reparent_fck(pdev);

1272 1273 1274
	ret = devm_snd_soc_register_component(&pdev->dev,
					&davinci_mcasp_component,
					&davinci_mcasp_dai[pdata->op_mode], 1);
1275 1276

	if (ret != 0)
1277
		goto err;
1278

1279
	switch (mcasp->version) {
1280 1281 1282
#if IS_BUILTIN(CONFIG_SND_DAVINCI_SOC) || \
	(IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
	 IS_MODULE(CONFIG_SND_DAVINCI_SOC))
1283 1284
	case MCASP_VERSION_1:
	case MCASP_VERSION_2:
1285
		ret = davinci_soc_platform_register(&pdev->dev);
1286
		break;
1287
#endif
1288 1289 1290 1291 1292 1293 1294
#if IS_BUILTIN(CONFIG_SND_EDMA_SOC) || \
	(IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
	 IS_MODULE(CONFIG_SND_EDMA_SOC))
	case MCASP_VERSION_3:
		ret = edma_pcm_platform_register(&pdev->dev);
		break;
#endif
1295 1296 1297
#if IS_BUILTIN(CONFIG_SND_OMAP_SOC) || \
	(IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
	 IS_MODULE(CONFIG_SND_OMAP_SOC))
1298 1299 1300
	case MCASP_VERSION_4:
		ret = omap_pcm_platform_register(&pdev->dev);
		break;
1301
#endif
1302 1303 1304 1305 1306 1307 1308 1309 1310
	default:
		dev_err(&pdev->dev, "Invalid McASP version: %d\n",
			mcasp->version);
		ret = -EINVAL;
		break;
	}

	if (ret) {
		dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
1311
		goto err;
1312 1313
	}

1314 1315
	return 0;

1316
err:
1317 1318
	pm_runtime_put_sync(&pdev->dev);
	pm_runtime_disable(&pdev->dev);
1319 1320 1321 1322 1323
	return ret;
}

static int davinci_mcasp_remove(struct platform_device *pdev)
{
1324 1325
	pm_runtime_put_sync(&pdev->dev);
	pm_runtime_disable(&pdev->dev);
1326 1327 1328 1329 1330 1331 1332 1333 1334 1335

	return 0;
}

static struct platform_driver davinci_mcasp_driver = {
	.probe		= davinci_mcasp_probe,
	.remove		= davinci_mcasp_remove,
	.driver		= {
		.name	= "davinci-mcasp",
		.owner	= THIS_MODULE,
1336
		.of_match_table = mcasp_dt_ids,
1337 1338 1339
	},
};

1340
module_platform_driver(davinci_mcasp_driver);
1341 1342 1343 1344

MODULE_AUTHOR("Steve Chen");
MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
MODULE_LICENSE("GPL");