davinci-mcasp.c 32.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/*
 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
 *
 * Multi-channel Audio Serial Port Driver
 *
 * Author: Nirmal Pandey <n-pandey@ti.com>,
 *         Suresh Rajashekara <suresh.r@ti.com>
 *         Steve Chen <schen@.mvista.com>
 *
 * Copyright:   (C) 2009 MontaVista Software, Inc., <source@mvista.com>
 * Copyright:   (C) 2009  Texas Instruments, India
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/device.h>
21
#include <linux/slab.h>
22 23
#include <linux/delay.h>
#include <linux/io.h>
24
#include <linux/clk.h>
25
#include <linux/pm_runtime.h>
26 27 28
#include <linux/of.h>
#include <linux/of_platform.h>
#include <linux/of_device.h>
29 30 31 32 33 34

#include <sound/core.h>
#include <sound/pcm.h>
#include <sound/pcm_params.h>
#include <sound/initval.h>
#include <sound/soc.h>
35
#include <sound/dmaengine_pcm.h>
36 37 38 39

#include "davinci-pcm.h"
#include "davinci-mcasp.h"

40 41
#define MCASP_MAX_AFIFO_DEPTH	64

42 43 44 45 46 47 48 49 50 51
struct davinci_mcasp_context {
	u32	txfmtctl;
	u32	rxfmtctl;
	u32	txfmt;
	u32	rxfmt;
	u32	aclkxctl;
	u32	aclkrctl;
	u32	pdir;
};

52
struct davinci_mcasp {
53
	struct davinci_pcm_dma_params dma_params[2];
54
	struct snd_dmaengine_dai_dma_data dma_data[2];
55
	void __iomem *base;
56
	u32 fifo_base;
57 58 59 60 61 62 63 64 65
	struct device *dev;

	/* McASP specific data */
	int	tdm_slots;
	u8	op_mode;
	u8	num_serializer;
	u8	*serial_dir;
	u8	version;
	u16	bclk_lrclk_ratio;
66
	int	streams;
67

68 69 70
	int	sysclk_freq;
	bool	bclk_master;

71 72 73 74
	/* McASP FIFO related */
	u8	txnumevt;
	u8	rxnumevt;

75 76
	bool	dat_port;

77
#ifdef CONFIG_PM_SLEEP
78
	struct davinci_mcasp_context context;
79 80 81
#endif
};

82 83
static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
				  u32 val)
84
{
85
	void __iomem *reg = mcasp->base + offset;
86 87 88
	__raw_writel(__raw_readl(reg) | val, reg);
}

89 90
static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
				  u32 val)
91
{
92
	void __iomem *reg = mcasp->base + offset;
93 94 95
	__raw_writel((__raw_readl(reg) & ~(val)), reg);
}

96 97
static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
				  u32 val, u32 mask)
98
{
99
	void __iomem *reg = mcasp->base + offset;
100 101 102
	__raw_writel((__raw_readl(reg) & ~mask) | val, reg);
}

103 104
static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
				 u32 val)
105
{
106
	__raw_writel(val, mcasp->base + offset);
107 108
}

109
static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
110
{
111
	return (u32)__raw_readl(mcasp->base + offset);
112 113
}

114
static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
115 116 117
{
	int i = 0;

118
	mcasp_set_bits(mcasp, ctl_reg, val);
119 120 121 122

	/* programming GBLCTL needs to read back from GBLCTL and verfiy */
	/* loop count is to avoid the lock-up */
	for (i = 0; i < 1000; i++) {
123
		if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
124 125 126
			break;
	}

127
	if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
128 129 130
		printk(KERN_ERR "GBLCTL write error\n");
}

131 132
static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
{
133 134
	u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
	u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
135 136 137 138

	return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
}

139
static void mcasp_start_rx(struct davinci_mcasp *mcasp)
140
{
141 142
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
143 144 145 146 147 148 149

	/*
	 * When ASYNC == 0 the transmit and receive sections operate
	 * synchronously from the transmit clock and frame sync. We need to make
	 * sure that the TX signlas are enabled when starting reception.
	 */
	if (mcasp_is_synchronous(mcasp)) {
150 151
		mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
		mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
152 153
	}

154 155
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
156

157 158 159
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
160

161 162
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
163 164

	if (mcasp_is_synchronous(mcasp))
165
		mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
166 167
}

168
static void mcasp_start_tx(struct davinci_mcasp *mcasp)
169
{
170 171 172
	u8 offset = 0, i;
	u32 cnt;

173 174 175 176
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
177

178 179 180
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
181 182
	for (i = 0; i < mcasp->num_serializer; i++) {
		if (mcasp->serial_dir[i] == TX_MODE) {
183 184 185 186 187 188 189
			offset = i;
			break;
		}
	}

	/* wait for TX ready */
	cnt = 0;
190
	while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(offset)) &
191 192 193
		 TXSTATE) && (cnt < 100000))
		cnt++;

194
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
195 196
}

197
static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
198
{
199 200
	u32 reg;

201 202
	mcasp->streams++;

203
	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
204
		if (mcasp->txnumevt) {	/* enable FIFO */
205
			reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
206 207
			mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
			mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
208
		}
209
		mcasp_start_tx(mcasp);
210
	} else {
211
		if (mcasp->rxnumevt) {	/* enable FIFO */
212
			reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
213 214
			mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
			mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
215
		}
216
		mcasp_start_rx(mcasp);
217
	}
218 219
}

220
static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
221
{
222 223 224 225 226
	/*
	 * In synchronous mode stop the TX clocks if no other stream is
	 * running
	 */
	if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
227
		mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
228

229 230
	mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
231 232
}

233
static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
234
{
235 236 237 238 239 240 241 242 243
	u32 val = 0;

	/*
	 * In synchronous mode keep TX clocks running if the capture stream is
	 * still running.
	 */
	if (mcasp_is_synchronous(mcasp) && mcasp->streams)
		val =  TXHCLKRST | TXCLKRST | TXFSRST;

244 245
	mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
246 247
}

248
static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
249
{
250 251
	u32 reg;

252 253
	mcasp->streams--;

254
	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
255
		if (mcasp->txnumevt) {	/* disable FIFO */
256
			reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
257
			mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
258
		}
259
		mcasp_stop_tx(mcasp);
260
	} else {
261
		if (mcasp->rxnumevt) {	/* disable FIFO */
262
			reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
263
			mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
264
		}
265
		mcasp_stop_rx(mcasp);
266
	}
267 268 269 270 271
}

static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
					 unsigned int fmt)
{
272
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
273
	int ret = 0;
274

275
	pm_runtime_get_sync(mcasp->dev);
276 277 278
	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
	case SND_SOC_DAIFMT_DSP_B:
	case SND_SOC_DAIFMT_AC97:
279 280
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
281 282 283
		break;
	default:
		/* configure a full-word SYNC pulse (LRCLK) */
284 285
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
286 287

		/* make 1st data bit occur one ACLK cycle after the frame sync */
288 289
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(1));
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(1));
290 291 292
		break;
	}

293 294 295
	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBS_CFS:
		/* codec is clock and frame slave */
296 297
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
298

299 300
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
301

302 303
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
304
		mcasp->bclk_master = 1;
305
		break;
306 307
	case SND_SOC_DAIFMT_CBM_CFS:
		/* codec is clock master and frame slave */
308 309
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
310

311 312
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
313

314 315
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
316
		mcasp->bclk_master = 0;
317
		break;
318 319
	case SND_SOC_DAIFMT_CBM_CFM:
		/* codec is clock and frame master */
320 321
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
322

323 324
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
325

326 327
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
			       ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
328
		mcasp->bclk_master = 0;
329 330 331
		break;

	default:
332 333
		ret = -EINVAL;
		goto out;
334 335 336 337
	}

	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
	case SND_SOC_DAIFMT_IB_NF:
338 339
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
340

341
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
342
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
343 344 345
		break;

	case SND_SOC_DAIFMT_NB_IF:
346 347
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
348

349
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
350
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
351 352 353
		break;

	case SND_SOC_DAIFMT_IB_IF:
354 355
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
356

357
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
358
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
359 360 361
		break;

	case SND_SOC_DAIFMT_NB_NF:
362 363
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
364

365 366
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
367 368 369
		break;

	default:
370 371
		ret = -EINVAL;
		break;
372
	}
373 374 375
out:
	pm_runtime_put_sync(mcasp->dev);
	return ret;
376 377
}

378 379
static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id, int div)
{
380
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
381 382 383

	switch (div_id) {
	case 0:		/* MCLK divider */
384
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
385
			       AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
386
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
387 388 389 390
			       AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
		break;

	case 1:		/* BCLK divider */
391
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
392
			       ACLKXDIV(div - 1), ACLKXDIV_MASK);
393
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
394 395 396
			       ACLKRDIV(div - 1), ACLKRDIV_MASK);
		break;

397
	case 2:		/* BCLK/LRCLK ratio */
398
		mcasp->bclk_lrclk_ratio = div;
399 400
		break;

401 402 403 404 405 406 407
	default:
		return -EINVAL;
	}

	return 0;
}

408 409 410
static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
				    unsigned int freq, int dir)
{
411
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
412 413

	if (dir == SND_SOC_CLOCK_OUT) {
414 415 416
		mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
417
	} else {
418 419 420
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
421 422
	}

423 424
	mcasp->sysclk_freq = freq;

425 426 427
	return 0;
}

428
static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
429
				       int word_length)
430
{
431
	u32 fmt;
D
Daniel Mack 已提交
432 433
	u32 tx_rotate = (word_length / 4) & 0x7;
	u32 rx_rotate = (32 - word_length) / 4;
434
	u32 mask = (1ULL << word_length) - 1;
435

436 437 438 439 440
	/*
	 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
	 * callback, take it into account here. That allows us to for example
	 * send 32 bits per channel to the codec, while only 16 of them carry
	 * audio payload.
441 442 443
	 * The clock ratio is given for a full period of data (for I2S format
	 * both left and right channels), so it has to be divided by number of
	 * tdm-slots (for I2S - divided by 2).
444
	 */
445 446
	if (mcasp->bclk_lrclk_ratio)
		word_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;
447

448 449
	/* mapping of the XSSZ bit-field as described in the datasheet */
	fmt = (word_length >> 1) - 1;
450

451
	if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
452 453 454 455 456 457 458 459 460
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
			       RXSSZ(0x0F));
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
			       TXSSZ(0x0F));
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
			       TXROT(7));
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
			       RXROT(7));
		mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
461 462
	}

463
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
464

465 466 467
	return 0;
}

468
static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
469
				    int channels)
470
{
471 472
	struct davinci_pcm_dma_params *dma_params = &mcasp->dma_params[stream];
	struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
473
	int i;
474 475
	u8 tx_ser = 0;
	u8 rx_ser = 0;
476
	u8 slots = mcasp->tdm_slots;
477
	u8 max_active_serializers = (channels + slots - 1) / slots;
478
	u8 active_serializers, numevt;
479
	u32 reg;
480
	/* Default configuration */
481
	if (mcasp->version != MCASP_VERSION_4)
482
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
483 484

	/* All PINS as McASP */
485
	mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
486 487

	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
488 489
		mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
490
	} else {
491 492
		mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
493 494
	}

495
	for (i = 0; i < mcasp->num_serializer; i++) {
496 497
		mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
			       mcasp->serial_dir[i]);
498
		if (mcasp->serial_dir[i] == TX_MODE &&
499
					tx_ser < max_active_serializers) {
500
			mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
501
			tx_ser++;
502
		} else if (mcasp->serial_dir[i] == RX_MODE &&
503
					rx_ser < max_active_serializers) {
504
			mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
505
			rx_ser++;
506
		} else {
507 508
			mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
				       SRMOD_INACTIVE, SRMOD_MASK);
509 510 511
		}
	}

512 513 514 515 516 517 518 519 520
	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
		active_serializers = tx_ser;
		numevt = mcasp->txnumevt;
		reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
	} else {
		active_serializers = rx_ser;
		numevt = mcasp->rxnumevt;
		reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
	}
521

522
	if (active_serializers < max_active_serializers) {
523
		dev_warn(mcasp->dev, "stream has more channels (%d) than are "
524 525
			 "enabled in mcasp (%d)\n", channels,
			 active_serializers * slots);
526 527 528
		return -EINVAL;
	}

529

530
	/* AFIFO is not in use */
531 532 533 534
	if (!numevt) {
		/* Configure the burst size for platform drivers */
		dma_params->fifo_level = 0;
		dma_data->maxburst = 0;
535
		return 0;
536
	}
537

538 539
	if (numevt * active_serializers > MCASP_MAX_AFIFO_DEPTH)
		numevt = active_serializers;
540

541 542 543 544
	/* Configure the AFIFO */
	numevt *= active_serializers;
	mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
	mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
545

546 547 548 549
	/* Configure the burst size for platform drivers */
	dma_params->fifo_level = numevt;
	dma_data->maxburst = numevt;

550
	return 0;
551 552
}

553
static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream)
554 555 556
{
	int i, active_slots;
	u32 mask = 0;
557
	u32 busel = 0;
558

559 560 561 562 563 564
	if ((mcasp->tdm_slots < 2) || (mcasp->tdm_slots > 32)) {
		dev_err(mcasp->dev, "tdm slot %d not supported\n",
			mcasp->tdm_slots);
		return -EINVAL;
	}

565
	active_slots = (mcasp->tdm_slots > 31) ? 32 : mcasp->tdm_slots;
566 567 568
	for (i = 0; i < active_slots; i++)
		mask |= (1 << i);

569
	mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
570

571 572 573
	if (!mcasp->dat_port)
		busel = TXSEL;

574 575 576 577 578 579 580 581 582 583 584
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
	mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
		       FSXMOD(mcasp->tdm_slots), FSXMOD(0x1FF));

	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
	mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
		       FSRMOD(mcasp->tdm_slots), FSRMOD(0x1FF));

	return 0;
585 586 587
}

/* S/PDIF */
588
static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp)
589 590 591
{
	/* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
	   and LSB first */
592
	mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
593 594

	/* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
595
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
596 597

	/* Set the TX tdm : for all the slots */
598
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
599 600

	/* Set the TX clock controls : div = 1 and internal */
601
	mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
602

603
	mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
604 605

	/* Only 44100 and 48000 are valid, both have the same setting */
606
	mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
607 608

	/* Enable the DIT */
609
	mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
610 611

	return 0;
612 613 614 615 616 617
}

static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
					struct snd_pcm_hw_params *params,
					struct snd_soc_dai *cpu_dai)
{
618
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
619
	struct davinci_pcm_dma_params *dma_params =
620
					&mcasp->dma_params[substream->stream];
621
	int word_length;
622
	int channels = params_channels(params);
623
	int ret;
624 625 626 627 628

	/* If mcasp is BCLK master we need to set BCLK divider */
	if (mcasp->bclk_master) {
		unsigned int bclk_freq = snd_soc_params_to_bclk(params);
		if (mcasp->sysclk_freq % bclk_freq != 0) {
629
			dev_err(mcasp->dev, "Can't produce required BCLK\n");
630 631 632 633 634 635
			return -EINVAL;
		}
		davinci_mcasp_set_clkdiv(
			cpu_dai, 1, mcasp->sysclk_freq / bclk_freq);
	}

636 637 638 639
	ret = mcasp_common_hw_param(mcasp, substream->stream, channels);
	if (ret)
		return ret;

640
	if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
641
		ret = mcasp_dit_hw_param(mcasp);
642
	else
643 644 645 646
		ret = mcasp_i2s_hw_param(mcasp, substream->stream);

	if (ret)
		return ret;
647 648

	switch (params_format(params)) {
649
	case SNDRV_PCM_FORMAT_U8:
650 651
	case SNDRV_PCM_FORMAT_S8:
		dma_params->data_type = 1;
652
		word_length = 8;
653 654
		break;

655
	case SNDRV_PCM_FORMAT_U16_LE:
656 657
	case SNDRV_PCM_FORMAT_S16_LE:
		dma_params->data_type = 2;
658
		word_length = 16;
659 660
		break;

661 662 663
	case SNDRV_PCM_FORMAT_U24_3LE:
	case SNDRV_PCM_FORMAT_S24_3LE:
		dma_params->data_type = 3;
664
		word_length = 24;
665 666
		break;

667 668
	case SNDRV_PCM_FORMAT_U24_LE:
	case SNDRV_PCM_FORMAT_S24_LE:
669
	case SNDRV_PCM_FORMAT_U32_LE:
670 671
	case SNDRV_PCM_FORMAT_S32_LE:
		dma_params->data_type = 4;
672
		word_length = 32;
673 674 675 676 677 678
		break;

	default:
		printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
		return -EINVAL;
	}
679

680
	if (mcasp->version == MCASP_VERSION_2 && !dma_params->fifo_level)
681 682
		dma_params->acnt = 4;
	else
683 684
		dma_params->acnt = dma_params->data_type;

685
	davinci_config_channel_size(mcasp, word_length);
686 687 688 689 690 691 692

	return 0;
}

static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
				     int cmd, struct snd_soc_dai *cpu_dai)
{
693
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
694 695 696 697
	int ret = 0;

	switch (cmd) {
	case SNDRV_PCM_TRIGGER_RESUME:
698 699
	case SNDRV_PCM_TRIGGER_START:
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
700
		davinci_mcasp_start(mcasp, substream->stream);
701 702
		break;
	case SNDRV_PCM_TRIGGER_SUSPEND:
703
	case SNDRV_PCM_TRIGGER_STOP:
704
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
705
		davinci_mcasp_stop(mcasp, substream->stream);
706 707 708 709 710 711 712 713 714
		break;

	default:
		ret = -EINVAL;
	}

	return ret;
}

715
static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
716 717 718
	.trigger	= davinci_mcasp_trigger,
	.hw_params	= davinci_mcasp_hw_params,
	.set_fmt	= davinci_mcasp_set_dai_fmt,
719
	.set_clkdiv	= davinci_mcasp_set_clkdiv,
720
	.set_sysclk	= davinci_mcasp_set_sysclk,
721 722
};

723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741
static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);

	if (mcasp->version == MCASP_VERSION_4) {
		/* Using dmaengine PCM */
		dai->playback_dma_data =
				&mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
		dai->capture_dma_data =
				&mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
	} else {
		/* Using davinci-pcm */
		dai->playback_dma_data = mcasp->dma_params;
		dai->capture_dma_data = mcasp->dma_params;
	}

	return 0;
}

742 743 744 745
#ifdef CONFIG_PM_SLEEP
static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
746
	struct davinci_mcasp_context *context = &mcasp->context;
747

748 749 750 751 752 753 754
	context->txfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG);
	context->rxfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
	context->txfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMT_REG);
	context->rxfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMT_REG);
	context->aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
	context->aclkrctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG);
	context->pdir = mcasp_get_reg(mcasp, DAVINCI_MCASP_PDIR_REG);
755 756 757 758 759 760 761

	return 0;
}

static int davinci_mcasp_resume(struct snd_soc_dai *dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
762 763 764 765 766 767 768 769 770
	struct davinci_mcasp_context *context = &mcasp->context;

	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, context->txfmtctl);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG, context->rxfmtctl);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMT_REG, context->txfmt);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMT_REG, context->rxfmt);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, context->aclkxctl);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, context->aclkrctl);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_PDIR_REG, context->pdir);
771 772 773 774 775 776 777 778

	return 0;
}
#else
#define davinci_mcasp_suspend NULL
#define davinci_mcasp_resume NULL
#endif

779 780
#define DAVINCI_MCASP_RATES	SNDRV_PCM_RATE_8000_192000

781 782 783 784
#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
				SNDRV_PCM_FMTBIT_U8 | \
				SNDRV_PCM_FMTBIT_S16_LE | \
				SNDRV_PCM_FMTBIT_U16_LE | \
785 786 787 788
				SNDRV_PCM_FMTBIT_S24_LE | \
				SNDRV_PCM_FMTBIT_U24_LE | \
				SNDRV_PCM_FMTBIT_S24_3LE | \
				SNDRV_PCM_FMTBIT_U24_3LE | \
789 790 791
				SNDRV_PCM_FMTBIT_S32_LE | \
				SNDRV_PCM_FMTBIT_U32_LE)

792
static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
793
	{
794
		.name		= "davinci-mcasp.0",
795
		.probe		= davinci_mcasp_dai_probe,
796 797
		.suspend	= davinci_mcasp_suspend,
		.resume		= davinci_mcasp_resume,
798 799
		.playback	= {
			.channels_min	= 2,
800
			.channels_max	= 32 * 16,
801
			.rates 		= DAVINCI_MCASP_RATES,
802
			.formats	= DAVINCI_MCASP_PCM_FMTS,
803 804 805
		},
		.capture 	= {
			.channels_min 	= 2,
806
			.channels_max	= 32 * 16,
807
			.rates 		= DAVINCI_MCASP_RATES,
808
			.formats	= DAVINCI_MCASP_PCM_FMTS,
809 810 811 812 813
		},
		.ops 		= &davinci_mcasp_dai_ops,

	},
	{
814
		.name		= "davinci-mcasp.1",
815
		.probe		= davinci_mcasp_dai_probe,
816 817 818 819
		.playback 	= {
			.channels_min	= 1,
			.channels_max	= 384,
			.rates		= DAVINCI_MCASP_RATES,
820
			.formats	= DAVINCI_MCASP_PCM_FMTS,
821 822 823 824 825 826
		},
		.ops 		= &davinci_mcasp_dai_ops,
	},

};

827 828 829 830
static const struct snd_soc_component_driver davinci_mcasp_component = {
	.name		= "davinci-mcasp",
};

831
/* Some HW specific values and defaults. The rest is filled in from DT. */
832
static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
833 834 835 836 837 838
	.tx_dma_offset = 0x400,
	.rx_dma_offset = 0x400,
	.asp_chan_q = EVENTQ_0,
	.version = MCASP_VERSION_1,
};

839
static struct davinci_mcasp_pdata da830_mcasp_pdata = {
840 841 842 843 844 845
	.tx_dma_offset = 0x2000,
	.rx_dma_offset = 0x2000,
	.asp_chan_q = EVENTQ_0,
	.version = MCASP_VERSION_2,
};

846
static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
847 848 849 850 851 852
	.tx_dma_offset = 0,
	.rx_dma_offset = 0,
	.asp_chan_q = EVENTQ_0,
	.version = MCASP_VERSION_3,
};

853
static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
854 855 856 857 858 859
	.tx_dma_offset = 0x200,
	.rx_dma_offset = 0x284,
	.asp_chan_q = EVENTQ_0,
	.version = MCASP_VERSION_4,
};

860 861 862
static const struct of_device_id mcasp_dt_ids[] = {
	{
		.compatible = "ti,dm646x-mcasp-audio",
863
		.data = &dm646x_mcasp_pdata,
864 865 866
	},
	{
		.compatible = "ti,da830-mcasp-audio",
867
		.data = &da830_mcasp_pdata,
868
	},
869
	{
870
		.compatible = "ti,am33xx-mcasp-audio",
871
		.data = &am33xx_mcasp_pdata,
872
	},
873 874 875 876
	{
		.compatible = "ti,dra7-mcasp-audio",
		.data = &dra7_mcasp_pdata,
	},
877 878 879 880
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, mcasp_dt_ids);

881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920
static int mcasp_reparent_fck(struct platform_device *pdev)
{
	struct device_node *node = pdev->dev.of_node;
	struct clk *gfclk, *parent_clk;
	const char *parent_name;
	int ret;

	if (!node)
		return 0;

	parent_name = of_get_property(node, "fck_parent", NULL);
	if (!parent_name)
		return 0;

	gfclk = clk_get(&pdev->dev, "fck");
	if (IS_ERR(gfclk)) {
		dev_err(&pdev->dev, "failed to get fck\n");
		return PTR_ERR(gfclk);
	}

	parent_clk = clk_get(NULL, parent_name);
	if (IS_ERR(parent_clk)) {
		dev_err(&pdev->dev, "failed to get parent clock\n");
		ret = PTR_ERR(parent_clk);
		goto err1;
	}

	ret = clk_set_parent(gfclk, parent_clk);
	if (ret) {
		dev_err(&pdev->dev, "failed to reparent fck\n");
		goto err2;
	}

err2:
	clk_put(parent_clk);
err1:
	clk_put(gfclk);
	return ret;
}

921
static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
922 923 924
						struct platform_device *pdev)
{
	struct device_node *np = pdev->dev.of_node;
925
	struct davinci_mcasp_pdata *pdata = NULL;
926
	const struct of_device_id *match =
927
			of_match_device(mcasp_dt_ids, &pdev->dev);
928
	struct of_phandle_args dma_spec;
929 930 931 932 933 934 935 936 937

	const u32 *of_serial_dir32;
	u32 val;
	int i, ret = 0;

	if (pdev->dev.platform_data) {
		pdata = pdev->dev.platform_data;
		return pdata;
	} else if (match) {
938
		pdata = (struct davinci_mcasp_pdata*) match->data;
939 940 941 942 943 944 945 946 947 948 949
	} else {
		/* control shouldn't reach here. something is wrong */
		ret = -EINVAL;
		goto nodata;
	}

	ret = of_property_read_u32(np, "op-mode", &val);
	if (ret >= 0)
		pdata->op_mode = val;

	ret = of_property_read_u32(np, "tdm-slots", &val);
950 951 952 953 954 955 956 957
	if (ret >= 0) {
		if (val < 2 || val > 32) {
			dev_err(&pdev->dev,
				"tdm-slots must be in rage [2-32]\n");
			ret = -EINVAL;
			goto nodata;
		}

958
		pdata->tdm_slots = val;
959
	}
960 961 962 963

	of_serial_dir32 = of_get_property(np, "serial-dir", &val);
	val /= sizeof(u32);
	if (of_serial_dir32) {
964 965 966
		u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
						 (sizeof(*of_serial_dir) * val),
						 GFP_KERNEL);
967 968 969 970 971
		if (!of_serial_dir) {
			ret = -ENOMEM;
			goto nodata;
		}

972
		for (i = 0; i < val; i++)
973 974
			of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);

975
		pdata->num_serializer = val;
976 977 978
		pdata->serial_dir = of_serial_dir;
	}

979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000
	ret = of_property_match_string(np, "dma-names", "tx");
	if (ret < 0)
		goto nodata;

	ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
					 &dma_spec);
	if (ret < 0)
		goto nodata;

	pdata->tx_dma_channel = dma_spec.args[0];

	ret = of_property_match_string(np, "dma-names", "rx");
	if (ret < 0)
		goto nodata;

	ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
					 &dma_spec);
	if (ret < 0)
		goto nodata;

	pdata->rx_dma_channel = dma_spec.args[0];

1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027
	ret = of_property_read_u32(np, "tx-num-evt", &val);
	if (ret >= 0)
		pdata->txnumevt = val;

	ret = of_property_read_u32(np, "rx-num-evt", &val);
	if (ret >= 0)
		pdata->rxnumevt = val;

	ret = of_property_read_u32(np, "sram-size-playback", &val);
	if (ret >= 0)
		pdata->sram_size_playback = val;

	ret = of_property_read_u32(np, "sram-size-capture", &val);
	if (ret >= 0)
		pdata->sram_size_capture = val;

	return  pdata;

nodata:
	if (ret < 0) {
		dev_err(&pdev->dev, "Error populating platform data, err %d\n",
			ret);
		pdata = NULL;
	}
	return  pdata;
}

1028 1029
static int davinci_mcasp_probe(struct platform_device *pdev)
{
1030
	struct davinci_pcm_dma_params *dma_params;
1031
	struct snd_dmaengine_dai_dma_data *dma_data;
1032
	struct resource *mem, *ioarea, *res, *dat;
1033
	struct davinci_mcasp_pdata *pdata;
1034
	struct davinci_mcasp *mcasp;
1035
	int ret;
1036

1037 1038 1039 1040 1041
	if (!pdev->dev.platform_data && !pdev->dev.of_node) {
		dev_err(&pdev->dev, "No platform data supplied\n");
		return -EINVAL;
	}

1042
	mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
1043
			   GFP_KERNEL);
1044
	if (!mcasp)
1045 1046
		return	-ENOMEM;

1047 1048 1049 1050 1051 1052
	pdata = davinci_mcasp_set_pdata_from_of(pdev);
	if (!pdata) {
		dev_err(&pdev->dev, "no platform data\n");
		return -EINVAL;
	}

1053
	mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
1054
	if (!mem) {
1055
		dev_warn(mcasp->dev,
1056 1057 1058 1059 1060 1061
			 "\"mpu\" mem resource not found, using index 0\n");
		mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
		if (!mem) {
			dev_err(&pdev->dev, "no mem resource?\n");
			return -ENODEV;
		}
1062 1063
	}

1064
	ioarea = devm_request_mem_region(&pdev->dev, mem->start,
1065
			resource_size(mem), pdev->name);
1066 1067
	if (!ioarea) {
		dev_err(&pdev->dev, "Audio region already claimed\n");
1068
		return -EBUSY;
1069 1070
	}

1071
	pm_runtime_enable(&pdev->dev);
1072

1073 1074 1075 1076 1077
	ret = pm_runtime_get_sync(&pdev->dev);
	if (IS_ERR_VALUE(ret)) {
		dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
		return ret;
	}
1078

1079 1080
	mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
	if (!mcasp->base) {
1081 1082 1083 1084 1085
		dev_err(&pdev->dev, "ioremap failed\n");
		ret = -ENOMEM;
		goto err_release_clk;
	}

1086 1087 1088 1089 1090 1091 1092
	mcasp->op_mode = pdata->op_mode;
	mcasp->tdm_slots = pdata->tdm_slots;
	mcasp->num_serializer = pdata->num_serializer;
	mcasp->serial_dir = pdata->serial_dir;
	mcasp->version = pdata->version;
	mcasp->txnumevt = pdata->txnumevt;
	mcasp->rxnumevt = pdata->rxnumevt;
1093

1094
	mcasp->dev = &pdev->dev;
1095

1096
	dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
1097 1098
	if (dat)
		mcasp->dat_port = true;
1099

1100
	dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
1101
	dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
1102 1103 1104 1105
	dma_params->asp_chan_q = pdata->asp_chan_q;
	dma_params->ram_chan_q = pdata->ram_chan_q;
	dma_params->sram_pool = pdata->sram_pool;
	dma_params->sram_size = pdata->sram_size_playback;
1106
	if (dat)
1107
		dma_params->dma_addr = dat->start;
1108
	else
1109
		dma_params->dma_addr = mem->start + pdata->tx_dma_offset;
1110

1111
	/* Unconditional dmaengine stuff */
1112
	dma_data->addr = dma_params->dma_addr;
1113

1114
	res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1115
	if (res)
1116
		dma_params->channel = res->start;
1117
	else
1118
		dma_params->channel = pdata->tx_dma_channel;
1119

1120 1121 1122 1123 1124 1125
	/* dmaengine filter data for DT and non-DT boot */
	if (pdev->dev.of_node)
		dma_data->filter_data = "tx";
	else
		dma_data->filter_data = &dma_params->channel;

1126
	dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_CAPTURE];
1127
	dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
1128 1129 1130 1131
	dma_params->asp_chan_q = pdata->asp_chan_q;
	dma_params->ram_chan_q = pdata->ram_chan_q;
	dma_params->sram_pool = pdata->sram_pool;
	dma_params->sram_size = pdata->sram_size_capture;
1132
	if (dat)
1133
		dma_params->dma_addr = dat->start;
1134
	else
1135
		dma_params->dma_addr = mem->start + pdata->rx_dma_offset;
1136

1137
	/* Unconditional dmaengine stuff */
1138
	dma_data->addr = dma_params->dma_addr;
1139

1140 1141
	if (mcasp->version < MCASP_VERSION_3) {
		mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
1142
		/* dma_params->dma_addr is pointing to the data port address */
1143 1144 1145 1146
		mcasp->dat_port = true;
	} else {
		mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
	}
1147 1148

	res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
1149
	if (res)
1150
		dma_params->channel = res->start;
1151
	else
1152
		dma_params->channel = pdata->rx_dma_channel;
1153

1154 1155 1156 1157 1158
	/* dmaengine filter data for DT and non-DT boot */
	if (pdev->dev.of_node)
		dma_data->filter_data = "rx";
	else
		dma_data->filter_data = &dma_params->channel;
1159

1160
	dev_set_drvdata(&pdev->dev, mcasp);
1161 1162 1163

	mcasp_reparent_fck(pdev);

1164 1165
	ret = snd_soc_register_component(&pdev->dev, &davinci_mcasp_component,
					 &davinci_mcasp_dai[pdata->op_mode], 1);
1166 1167

	if (ret != 0)
1168
		goto err_release_clk;
1169

1170 1171 1172 1173 1174 1175
	if (mcasp->version != MCASP_VERSION_4) {
		ret = davinci_soc_platform_register(&pdev->dev);
		if (ret) {
			dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
			goto err_unregister_component;
		}
1176 1177
	}

1178 1179
	return 0;

1180 1181
err_unregister_component:
	snd_soc_unregister_component(&pdev->dev);
1182
err_release_clk:
1183 1184
	pm_runtime_put_sync(&pdev->dev);
	pm_runtime_disable(&pdev->dev);
1185 1186 1187 1188 1189
	return ret;
}

static int davinci_mcasp_remove(struct platform_device *pdev)
{
1190
	struct davinci_mcasp *mcasp = dev_get_drvdata(&pdev->dev);
1191

1192
	snd_soc_unregister_component(&pdev->dev);
1193 1194
	if (mcasp->version != MCASP_VERSION_4)
		davinci_soc_platform_unregister(&pdev->dev);
1195 1196 1197

	pm_runtime_put_sync(&pdev->dev);
	pm_runtime_disable(&pdev->dev);
1198 1199 1200 1201 1202 1203 1204 1205 1206 1207

	return 0;
}

static struct platform_driver davinci_mcasp_driver = {
	.probe		= davinci_mcasp_probe,
	.remove		= davinci_mcasp_remove,
	.driver		= {
		.name	= "davinci-mcasp",
		.owner	= THIS_MODULE,
1208
		.of_match_table = mcasp_dt_ids,
1209 1210 1211
	},
};

1212
module_platform_driver(davinci_mcasp_driver);
1213 1214 1215 1216

MODULE_AUTHOR("Steve Chen");
MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
MODULE_LICENSE("GPL");