davinci-mcasp.c 42.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/*
 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
 *
 * Multi-channel Audio Serial Port Driver
 *
 * Author: Nirmal Pandey <n-pandey@ti.com>,
 *         Suresh Rajashekara <suresh.r@ti.com>
 *         Steve Chen <schen@.mvista.com>
 *
 * Copyright:   (C) 2009 MontaVista Software, Inc., <source@mvista.com>
 * Copyright:   (C) 2009  Texas Instruments, India
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/device.h>
21
#include <linux/slab.h>
22 23
#include <linux/delay.h>
#include <linux/io.h>
24
#include <linux/clk.h>
25
#include <linux/pm_runtime.h>
26 27 28
#include <linux/of.h>
#include <linux/of_platform.h>
#include <linux/of_device.h>
29
#include <linux/platform_data/davinci_asp.h>
30

31
#include <sound/asoundef.h>
32 33 34 35 36
#include <sound/core.h>
#include <sound/pcm.h>
#include <sound/pcm_params.h>
#include <sound/initval.h>
#include <sound/soc.h>
37
#include <sound/dmaengine_pcm.h>
38
#include <sound/omap-pcm.h>
39

40
#include "edma-pcm.h"
41 42
#include "davinci-mcasp.h"

43 44
#define MCASP_MAX_AFIFO_DEPTH	64

45 46 47 48 49 50 51
static u32 context_regs[] = {
	DAVINCI_MCASP_TXFMCTL_REG,
	DAVINCI_MCASP_RXFMCTL_REG,
	DAVINCI_MCASP_TXFMT_REG,
	DAVINCI_MCASP_RXFMT_REG,
	DAVINCI_MCASP_ACLKXCTL_REG,
	DAVINCI_MCASP_ACLKRCTL_REG,
52 53
	DAVINCI_MCASP_AHCLKXCTL_REG,
	DAVINCI_MCASP_AHCLKRCTL_REG,
54
	DAVINCI_MCASP_PDIR_REG,
55 56 57 58
	DAVINCI_MCASP_RXMASK_REG,
	DAVINCI_MCASP_TXMASK_REG,
	DAVINCI_MCASP_RXTDM_REG,
	DAVINCI_MCASP_TXTDM_REG,
59 60
};

61
struct davinci_mcasp_context {
62
	u32	config_regs[ARRAY_SIZE(context_regs)];
63 64
	u32	afifo_regs[2]; /* for read/write fifo control registers */
	u32	*xrsr_regs; /* for serializer configuration */
65
	bool	pm_state;
66 67
};

68
struct davinci_mcasp {
69
	struct snd_dmaengine_dai_dma_data dma_data[2];
70
	void __iomem *base;
71
	u32 fifo_base;
72
	struct device *dev;
73
	struct snd_pcm_substream *substreams[2];
74 75 76 77 78 79 80

	/* McASP specific data */
	int	tdm_slots;
	u8	op_mode;
	u8	num_serializer;
	u8	*serial_dir;
	u8	version;
81
	u8	bclk_div;
82
	u16	bclk_lrclk_ratio;
83
	int	streams;
84
	u32	irq_request[2];
85
	int	dma_request[2];
86

87 88 89
	int	sysclk_freq;
	bool	bclk_master;

90 91 92 93
	/* McASP FIFO related */
	u8	txnumevt;
	u8	rxnumevt;

94 95
	bool	dat_port;

96 97 98
	/* Used for comstraint setting on the second stream */
	u32	channels;

99
#ifdef CONFIG_PM_SLEEP
100
	struct davinci_mcasp_context context;
101 102 103
#endif
};

104 105
static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
				  u32 val)
106
{
107
	void __iomem *reg = mcasp->base + offset;
108 109 110
	__raw_writel(__raw_readl(reg) | val, reg);
}

111 112
static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
				  u32 val)
113
{
114
	void __iomem *reg = mcasp->base + offset;
115 116 117
	__raw_writel((__raw_readl(reg) & ~(val)), reg);
}

118 119
static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
				  u32 val, u32 mask)
120
{
121
	void __iomem *reg = mcasp->base + offset;
122 123 124
	__raw_writel((__raw_readl(reg) & ~mask) | val, reg);
}

125 126
static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
				 u32 val)
127
{
128
	__raw_writel(val, mcasp->base + offset);
129 130
}

131
static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
132
{
133
	return (u32)__raw_readl(mcasp->base + offset);
134 135
}

136
static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
137 138 139
{
	int i = 0;

140
	mcasp_set_bits(mcasp, ctl_reg, val);
141 142 143 144

	/* programming GBLCTL needs to read back from GBLCTL and verfiy */
	/* loop count is to avoid the lock-up */
	for (i = 0; i < 1000; i++) {
145
		if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
146 147 148
			break;
	}

149
	if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
150 151 152
		printk(KERN_ERR "GBLCTL write error\n");
}

153 154
static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
{
155 156
	u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
	u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
157 158 159 160

	return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
}

161
static void mcasp_start_rx(struct davinci_mcasp *mcasp)
162
{
163 164 165 166 167 168 169
	if (mcasp->rxnumevt) {	/* enable FIFO */
		u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;

		mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
		mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
	}

170
	/* Start clocks */
171 172
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
173 174 175 176 177 178
	/*
	 * When ASYNC == 0 the transmit and receive sections operate
	 * synchronously from the transmit clock and frame sync. We need to make
	 * sure that the TX signlas are enabled when starting reception.
	 */
	if (mcasp_is_synchronous(mcasp)) {
179 180
		mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
		mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
181 182
	}

183
	/* Activate serializer(s) */
184
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
185
	/* Release RX state machine */
186
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
187
	/* Release Frame Sync generator */
188
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
189
	if (mcasp_is_synchronous(mcasp))
190
		mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
191 192 193 194

	/* enable receive IRQs */
	mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
		       mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
195 196
}

197
static void mcasp_start_tx(struct davinci_mcasp *mcasp)
198
{
199 200
	u32 cnt;

201 202 203 204 205 206 207
	if (mcasp->txnumevt) {	/* enable FIFO */
		u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;

		mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
		mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
	}

208
	/* Start clocks */
209 210
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
211
	/* Activate serializer(s) */
212
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
213

214
	/* wait for XDATA to be cleared */
215
	cnt = 0;
216 217
	while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG) &
		 ~XRDATA) && (cnt < 100000))
218 219
		cnt++;

220 221 222 223
	/* Release TX state machine */
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
	/* Release Frame Sync generator */
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
224 225 226 227

	/* enable transmit IRQs */
	mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
		       mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
228 229
}

230
static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
231
{
232 233
	mcasp->streams++;

234
	if (stream == SNDRV_PCM_STREAM_PLAYBACK)
235
		mcasp_start_tx(mcasp);
236
	else
237
		mcasp_start_rx(mcasp);
238 239
}

240
static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
241
{
242 243 244 245
	/* disable IRQ sources */
	mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
		       mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);

246 247 248 249 250
	/*
	 * In synchronous mode stop the TX clocks if no other stream is
	 * running
	 */
	if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
251
		mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
252

253 254
	mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
255 256 257 258 259 260

	if (mcasp->rxnumevt) {	/* disable FIFO */
		u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;

		mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
	}
261 262
}

263
static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
264
{
265 266
	u32 val = 0;

267 268 269 270
	/* disable IRQ sources */
	mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
		       mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);

271 272 273 274 275 276 277
	/*
	 * In synchronous mode keep TX clocks running if the capture stream is
	 * still running.
	 */
	if (mcasp_is_synchronous(mcasp) && mcasp->streams)
		val =  TXHCLKRST | TXCLKRST | TXFSRST;

278 279
	mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
280 281 282 283 284 285

	if (mcasp->txnumevt) {	/* disable FIFO */
		u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;

		mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
	}
286 287
}

288
static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
289
{
290 291
	mcasp->streams--;

292
	if (stream == SNDRV_PCM_STREAM_PLAYBACK)
293
		mcasp_stop_tx(mcasp);
294
	else
295
		mcasp_stop_rx(mcasp);
296 297
}

298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367
static irqreturn_t davinci_mcasp_tx_irq_handler(int irq, void *data)
{
	struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
	struct snd_pcm_substream *substream;
	u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK];
	u32 handled_mask = 0;
	u32 stat;

	stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG);
	if (stat & XUNDRN & irq_mask) {
		dev_warn(mcasp->dev, "Transmit buffer underflow\n");
		handled_mask |= XUNDRN;

		substream = mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK];
		if (substream) {
			snd_pcm_stream_lock_irq(substream);
			if (snd_pcm_running(substream))
				snd_pcm_stop(substream, SNDRV_PCM_STATE_XRUN);
			snd_pcm_stream_unlock_irq(substream);
		}
	}

	if (!handled_mask)
		dev_warn(mcasp->dev, "unhandled tx event. txstat: 0x%08x\n",
			 stat);

	if (stat & XRERR)
		handled_mask |= XRERR;

	/* Ack the handled event only */
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, handled_mask);

	return IRQ_RETVAL(handled_mask);
}

static irqreturn_t davinci_mcasp_rx_irq_handler(int irq, void *data)
{
	struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
	struct snd_pcm_substream *substream;
	u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE];
	u32 handled_mask = 0;
	u32 stat;

	stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG);
	if (stat & ROVRN & irq_mask) {
		dev_warn(mcasp->dev, "Receive buffer overflow\n");
		handled_mask |= ROVRN;

		substream = mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE];
		if (substream) {
			snd_pcm_stream_lock_irq(substream);
			if (snd_pcm_running(substream))
				snd_pcm_stop(substream, SNDRV_PCM_STATE_XRUN);
			snd_pcm_stream_unlock_irq(substream);
		}
	}

	if (!handled_mask)
		dev_warn(mcasp->dev, "unhandled rx event. rxstat: 0x%08x\n",
			 stat);

	if (stat & XRERR)
		handled_mask |= XRERR;

	/* Ack the handled event only */
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, handled_mask);

	return IRQ_RETVAL(handled_mask);
}

368 369 370 371 372 373 374 375 376 377 378 379 380 381
static irqreturn_t davinci_mcasp_common_irq_handler(int irq, void *data)
{
	struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
	irqreturn_t ret = IRQ_NONE;

	if (mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK])
		ret = davinci_mcasp_tx_irq_handler(irq, data);

	if (mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE])
		ret |= davinci_mcasp_rx_irq_handler(irq, data);

	return ret;
}

382 383 384
static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
					 unsigned int fmt)
{
385
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
386
	int ret = 0;
387
	u32 data_delay;
388
	bool fs_pol_rising;
389
	bool inv_fs = false;
390

391
	pm_runtime_get_sync(mcasp->dev);
392
	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
393 394 395 396 397 398
	case SND_SOC_DAIFMT_DSP_A:
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
		/* 1st data bit occur one ACLK cycle after the frame sync */
		data_delay = 1;
		break;
399 400
	case SND_SOC_DAIFMT_DSP_B:
	case SND_SOC_DAIFMT_AC97:
401 402
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
403 404
		/* No delay after FS */
		data_delay = 0;
405
		break;
406
	case SND_SOC_DAIFMT_I2S:
407
		/* configure a full-word SYNC pulse (LRCLK) */
408 409
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
410 411
		/* 1st data bit occur one ACLK cycle after the frame sync */
		data_delay = 1;
412 413
		/* FS need to be inverted */
		inv_fs = true;
414
		break;
415 416 417 418 419 420 421
	case SND_SOC_DAIFMT_LEFT_J:
		/* configure a full-word SYNC pulse (LRCLK) */
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
		/* No delay after FS */
		data_delay = 0;
		break;
422 423 424
	default:
		ret = -EINVAL;
		goto out;
425 426
	}

427 428 429 430 431
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
		       FSXDLY(3));
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
		       FSRDLY(3));

432 433 434
	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBS_CFS:
		/* codec is clock and frame slave */
435 436
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
437

438 439
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
440

441 442
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
443
		mcasp->bclk_master = 1;
444
		break;
445 446 447 448 449 450 451 452 453 454 455 456
	case SND_SOC_DAIFMT_CBS_CFM:
		/* codec is clock slave and frame master */
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);

		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);

		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
		mcasp->bclk_master = 1;
		break;
457 458
	case SND_SOC_DAIFMT_CBM_CFS:
		/* codec is clock master and frame slave */
459 460
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
461

462 463
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
464

465 466
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
467
		mcasp->bclk_master = 0;
468
		break;
469 470
	case SND_SOC_DAIFMT_CBM_CFM:
		/* codec is clock and frame master */
471 472
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
473

474 475
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
476

477 478
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
			       ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
479
		mcasp->bclk_master = 0;
480 481
		break;
	default:
482 483
		ret = -EINVAL;
		goto out;
484 485 486 487
	}

	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
	case SND_SOC_DAIFMT_IB_NF:
488
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
489
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
490
		fs_pol_rising = true;
491 492
		break;
	case SND_SOC_DAIFMT_NB_IF:
493
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
494
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
495
		fs_pol_rising = false;
496 497
		break;
	case SND_SOC_DAIFMT_IB_IF:
498
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
499
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
500
		fs_pol_rising = false;
501 502
		break;
	case SND_SOC_DAIFMT_NB_NF:
503 504
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
505
		fs_pol_rising = true;
506 507
		break;
	default:
508
		ret = -EINVAL;
509 510 511
		goto out;
	}

512 513 514
	if (inv_fs)
		fs_pol_rising = !fs_pol_rising;

515 516 517 518 519 520
	if (fs_pol_rising) {
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
	} else {
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
521
	}
522
out:
523
	pm_runtime_put(mcasp->dev);
524
	return ret;
525 526
}

527 528
static int __davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
				      int div, bool explicit)
529
{
530
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
531

532
	pm_runtime_get_sync(mcasp->dev);
533 534
	switch (div_id) {
	case 0:		/* MCLK divider */
535
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
536
			       AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
537
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
538 539 540 541
			       AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
		break;

	case 1:		/* BCLK divider */
542
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
543
			       ACLKXDIV(div - 1), ACLKXDIV_MASK);
544
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
545
			       ACLKRDIV(div - 1), ACLKRDIV_MASK);
546 547
		if (explicit)
			mcasp->bclk_div = div;
548 549
		break;

550
	case 2:		/* BCLK/LRCLK ratio */
551
		mcasp->bclk_lrclk_ratio = div;
552 553
		break;

554 555 556 557
	default:
		return -EINVAL;
	}

558
	pm_runtime_put(mcasp->dev);
559 560 561
	return 0;
}

562 563 564 565 566 567
static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
				    int div)
{
	return __davinci_mcasp_set_clkdiv(dai, div_id, div, 1);
}

568 569 570
static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
				    unsigned int freq, int dir)
{
571
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
572

573
	pm_runtime_get_sync(mcasp->dev);
574
	if (dir == SND_SOC_CLOCK_OUT) {
575 576 577
		mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
578
	} else {
579 580 581
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
582 583
	}

584 585
	mcasp->sysclk_freq = freq;

586
	pm_runtime_put(mcasp->dev);
587 588 589
	return 0;
}

590
static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
591
				       int word_length)
592
{
593
	u32 fmt;
D
Daniel Mack 已提交
594
	u32 tx_rotate = (word_length / 4) & 0x7;
595
	u32 mask = (1ULL << word_length) - 1;
596 597 598 599 600 601 602 603 604 605
	/*
	 * For captured data we should not rotate, inversion and masking is
	 * enoguh to get the data to the right position:
	 * Format	  data from bus		after reverse (XRBUF)
	 * S16_LE:	|LSB|MSB|xxx|xxx|	|xxx|xxx|MSB|LSB|
	 * S24_3LE:	|LSB|DAT|MSB|xxx|	|xxx|MSB|DAT|LSB|
	 * S24_LE:	|LSB|DAT|MSB|xxx|	|xxx|MSB|DAT|LSB|
	 * S32_LE:	|LSB|DAT|DAT|MSB|	|MSB|DAT|DAT|LSB|
	 */
	u32 rx_rotate = 0;
606

607 608 609 610 611
	/*
	 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
	 * callback, take it into account here. That allows us to for example
	 * send 32 bits per channel to the codec, while only 16 of them carry
	 * audio payload.
612 613 614
	 * The clock ratio is given for a full period of data (for I2S format
	 * both left and right channels), so it has to be divided by number of
	 * tdm-slots (for I2S - divided by 2).
615
	 */
616 617 618 619 620 621 622 623 624 625 626
	if (mcasp->bclk_lrclk_ratio) {
		u32 slot_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;

		/*
		 * When we have more bclk then it is needed for the data, we
		 * need to use the rotation to move the received samples to have
		 * correct alignment.
		 */
		rx_rotate = (slot_length - word_length) / 4;
		word_length = slot_length;
	}
627

628 629
	/* mapping of the XSSZ bit-field as described in the datasheet */
	fmt = (word_length >> 1) - 1;
630

631
	if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
632 633 634 635 636 637 638 639 640
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
			       RXSSZ(0x0F));
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
			       TXSSZ(0x0F));
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
			       TXROT(7));
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
			       RXROT(7));
		mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
641 642
	}

643
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
644

645 646 647
	return 0;
}

648
static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
649
				 int period_words, int channels)
650
{
651
	struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
652
	int i;
653 654
	u8 tx_ser = 0;
	u8 rx_ser = 0;
655
	u8 slots = mcasp->tdm_slots;
656
	u8 max_active_serializers = (channels + slots - 1) / slots;
657
	int active_serializers, numevt, n;
658
	u32 reg;
659
	/* Default configuration */
660
	if (mcasp->version < MCASP_VERSION_3)
661
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
662 663

	/* All PINS as McASP */
664
	mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
665 666

	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
667 668
		mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
669
	} else {
670 671
		mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
672 673
	}

674
	for (i = 0; i < mcasp->num_serializer; i++) {
675 676
		mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
			       mcasp->serial_dir[i]);
677
		if (mcasp->serial_dir[i] == TX_MODE &&
678
					tx_ser < max_active_serializers) {
679
			mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
680
			tx_ser++;
681
		} else if (mcasp->serial_dir[i] == RX_MODE &&
682
					rx_ser < max_active_serializers) {
683
			mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
684
			rx_ser++;
685
		} else {
686 687
			mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
				       SRMOD_INACTIVE, SRMOD_MASK);
688 689 690
		}
	}

691 692 693 694 695 696 697 698 699
	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
		active_serializers = tx_ser;
		numevt = mcasp->txnumevt;
		reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
	} else {
		active_serializers = rx_ser;
		numevt = mcasp->rxnumevt;
		reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
	}
700

701
	if (active_serializers < max_active_serializers) {
702
		dev_warn(mcasp->dev, "stream has more channels (%d) than are "
703 704
			 "enabled in mcasp (%d)\n", channels,
			 active_serializers * slots);
705 706 707
		return -EINVAL;
	}

708
	/* AFIFO is not in use */
709 710
	if (!numevt) {
		/* Configure the burst size for platform drivers */
711 712 713 714 715 716 717 718 719 720 721
		if (active_serializers > 1) {
			/*
			 * If more than one serializers are in use we have one
			 * DMA request to provide data for all serializers.
			 * For example if three serializers are enabled the DMA
			 * need to transfer three words per DMA request.
			 */
			dma_data->maxburst = active_serializers;
		} else {
			dma_data->maxburst = 0;
		}
722
		return 0;
723
	}
724

725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742
	if (period_words % active_serializers) {
		dev_err(mcasp->dev, "Invalid combination of period words and "
			"active serializers: %d, %d\n", period_words,
			active_serializers);
		return -EINVAL;
	}

	/*
	 * Calculate the optimal AFIFO depth for platform side:
	 * The number of words for numevt need to be in steps of active
	 * serializers.
	 */
	n = numevt % active_serializers;
	if (n)
		numevt += (active_serializers - n);
	while (period_words % numevt && numevt > 0)
		numevt -= active_serializers;
	if (numevt <= 0)
743
		numevt = active_serializers;
744

745 746
	mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
	mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
747

748
	/* Configure the burst size for platform drivers */
749 750
	if (numevt == 1)
		numevt = 0;
751 752
	dma_data->maxburst = numevt;

753
	return 0;
754 755
}

756 757
static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream,
			      int channels)
758 759
{
	int i, active_slots;
760 761
	int total_slots;
	int active_serializers;
762
	u32 mask = 0;
763
	u32 busel = 0;
764

765 766 767 768 769 770 771 772 773 774 775 776 777 778
	total_slots = mcasp->tdm_slots;

	/*
	 * If more than one serializer is needed, then use them with
	 * their specified tdm_slots count. Otherwise, one serializer
	 * can cope with the transaction using as many slots as channels
	 * in the stream, requires channels symmetry
	 */
	active_serializers = (channels + total_slots - 1) / total_slots;
	if (active_serializers == 1)
		active_slots = channels;
	else
		active_slots = total_slots;

779 780 781
	for (i = 0; i < active_slots; i++)
		mask |= (1 << i);

782
	mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
783

784 785 786
	if (!mcasp->dat_port)
		busel = TXSEL;

787 788 789
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
	mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
790
		       FSXMOD(total_slots), FSXMOD(0x1FF));
791 792 793 794

	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
	mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
795
		       FSRMOD(total_slots), FSRMOD(0x1FF));
796 797

	return 0;
798 799 800
}

/* S/PDIF */
801 802
static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
			      unsigned int rate)
803
{
804 805 806
	u32 cs_value = 0;
	u8 *cs_bytes = (u8*) &cs_value;

807 808
	/* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
	   and LSB first */
809
	mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
810 811

	/* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
812
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
813 814

	/* Set the TX tdm : for all the slots */
815
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
816 817

	/* Set the TX clock controls : div = 1 and internal */
818
	mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
819

820
	mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
821 822

	/* Only 44100 and 48000 are valid, both have the same setting */
823
	mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
824 825

	/* Enable the DIT */
826
	mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
827

828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867
	/* Set S/PDIF channel status bits */
	cs_bytes[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
	cs_bytes[1] = IEC958_AES1_CON_PCM_CODER;

	switch (rate) {
	case 22050:
		cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
		break;
	case 24000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
		break;
	case 32000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
		break;
	case 44100:
		cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
		break;
	case 48000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
		break;
	case 88200:
		cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
		break;
	case 96000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
		break;
	case 176400:
		cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
		break;
	case 192000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
		break;
	default:
		printk(KERN_WARNING "unsupported sampling rate: %d\n", rate);
		return -EINVAL;
	}

	mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, cs_value);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, cs_value);

868
	return 0;
869 870 871 872 873 874
}

static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
					struct snd_pcm_hw_params *params,
					struct snd_soc_dai *cpu_dai)
{
875
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
876
	int word_length;
877
	int channels = params_channels(params);
878
	int period_size = params_period_size(params);
879
	int ret;
880

881 882 883 884 885
	/*
	 * If mcasp is BCLK master, and a BCLK divider was not provided by
	 * the machine driver, we need to calculate the ratio.
	 */
	if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
886
		unsigned int bclk_freq = snd_soc_params_to_bclk(params);
887
		unsigned int div = mcasp->sysclk_freq / bclk_freq;
888
		if (mcasp->sysclk_freq % bclk_freq != 0) {
889 890 891 892 893 894
			if (((mcasp->sysclk_freq / div) - bclk_freq) >
			    (bclk_freq - (mcasp->sysclk_freq / (div+1))))
				div++;
			dev_warn(mcasp->dev,
				 "Inaccurate BCLK: %u Hz / %u != %u Hz\n",
				 mcasp->sysclk_freq, div, bclk_freq);
895
		}
896
		__davinci_mcasp_set_clkdiv(cpu_dai, 1, div, 0);
897 898
	}

899 900
	ret = mcasp_common_hw_param(mcasp, substream->stream,
				    period_size * channels, channels);
901 902 903
	if (ret)
		return ret;

904
	if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
905
		ret = mcasp_dit_hw_param(mcasp, params_rate(params));
906
	else
907 908
		ret = mcasp_i2s_hw_param(mcasp, substream->stream,
					 channels);
909 910 911

	if (ret)
		return ret;
912 913

	switch (params_format(params)) {
914
	case SNDRV_PCM_FORMAT_U8:
915
	case SNDRV_PCM_FORMAT_S8:
916
		word_length = 8;
917 918
		break;

919
	case SNDRV_PCM_FORMAT_U16_LE:
920
	case SNDRV_PCM_FORMAT_S16_LE:
921
		word_length = 16;
922 923
		break;

924 925
	case SNDRV_PCM_FORMAT_U24_3LE:
	case SNDRV_PCM_FORMAT_S24_3LE:
926
		word_length = 24;
927 928
		break;

929 930
	case SNDRV_PCM_FORMAT_U24_LE:
	case SNDRV_PCM_FORMAT_S24_LE:
931 932 933
		word_length = 24;
		break;

934
	case SNDRV_PCM_FORMAT_U32_LE:
935
	case SNDRV_PCM_FORMAT_S32_LE:
936
		word_length = 32;
937 938 939 940 941 942
		break;

	default:
		printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
		return -EINVAL;
	}
943

944
	davinci_config_channel_size(mcasp, word_length);
945

946 947 948
	if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE)
		mcasp->channels = channels;

949 950 951 952 953 954
	return 0;
}

static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
				     int cmd, struct snd_soc_dai *cpu_dai)
{
955
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
956 957 958 959
	int ret = 0;

	switch (cmd) {
	case SNDRV_PCM_TRIGGER_RESUME:
960 961
	case SNDRV_PCM_TRIGGER_START:
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
962
		davinci_mcasp_start(mcasp, substream->stream);
963 964
		break;
	case SNDRV_PCM_TRIGGER_SUSPEND:
965
	case SNDRV_PCM_TRIGGER_STOP:
966
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
967
		davinci_mcasp_stop(mcasp, substream->stream);
968 969 970 971 972 973 974 975 976
		break;

	default:
		ret = -EINVAL;
	}

	return ret;
}

977 978 979 980 981 982 983
static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
				 struct snd_soc_dai *cpu_dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
	u32 max_channels = 0;
	int i, dir;

984 985
	mcasp->substreams[substream->stream] = substream;

986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
	if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
		return 0;

	/*
	 * Limit the maximum allowed channels for the first stream:
	 * number of serializers for the direction * tdm slots per serializer
	 */
	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
		dir = TX_MODE;
	else
		dir = RX_MODE;

	for (i = 0; i < mcasp->num_serializer; i++) {
		if (mcasp->serial_dir[i] == dir)
			max_channels++;
	}
	max_channels *= mcasp->tdm_slots;
	/*
	 * If the already active stream has less channels than the calculated
	 * limnit based on the seirializers * tdm_slots, we need to use that as
	 * a constraint for the second stream.
	 * Otherwise (first stream or less allowed channels) we use the
	 * calculated constraint.
	 */
	if (mcasp->channels && mcasp->channels < max_channels)
		max_channels = mcasp->channels;

	snd_pcm_hw_constraint_minmax(substream->runtime,
				     SNDRV_PCM_HW_PARAM_CHANNELS,
				     2, max_channels);
	return 0;
}

static void davinci_mcasp_shutdown(struct snd_pcm_substream *substream,
				   struct snd_soc_dai *cpu_dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);

1024 1025
	mcasp->substreams[substream->stream] = NULL;

1026 1027 1028 1029 1030 1031 1032
	if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
		return;

	if (!cpu_dai->active)
		mcasp->channels = 0;
}

1033
static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
1034 1035
	.startup	= davinci_mcasp_startup,
	.shutdown	= davinci_mcasp_shutdown,
1036 1037 1038
	.trigger	= davinci_mcasp_trigger,
	.hw_params	= davinci_mcasp_hw_params,
	.set_fmt	= davinci_mcasp_set_dai_fmt,
1039
	.set_clkdiv	= davinci_mcasp_set_clkdiv,
1040
	.set_sysclk	= davinci_mcasp_set_sysclk,
1041 1042
};

1043 1044 1045 1046
static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);

1047 1048
	dai->playback_dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
	dai->capture_dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
1049 1050 1051 1052

	return 0;
}

1053 1054 1055 1056
#ifdef CONFIG_PM_SLEEP
static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
1057
	struct davinci_mcasp_context *context = &mcasp->context;
1058
	u32 reg;
1059
	int i;
1060

1061
	context->pm_state = pm_runtime_enabled(mcasp->dev);
1062 1063 1064
	if (!context->pm_state)
		pm_runtime_get_sync(mcasp->dev);

1065 1066
	for (i = 0; i < ARRAY_SIZE(context_regs); i++)
		context->config_regs[i] = mcasp_get_reg(mcasp, context_regs[i]);
1067

1068 1069 1070 1071 1072 1073 1074 1075
	if (mcasp->txnumevt) {
		reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
		context->afifo_regs[0] = mcasp_get_reg(mcasp, reg);
	}
	if (mcasp->rxnumevt) {
		reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
		context->afifo_regs[1] = mcasp_get_reg(mcasp, reg);
	}
1076

1077 1078 1079
	for (i = 0; i < mcasp->num_serializer; i++)
		context->xrsr_regs[i] = mcasp_get_reg(mcasp,
						DAVINCI_MCASP_XRSRCTL_REG(i));
1080

1081 1082
	pm_runtime_put_sync(mcasp->dev);

1083 1084 1085 1086 1087 1088
	return 0;
}

static int davinci_mcasp_resume(struct snd_soc_dai *dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
1089
	struct davinci_mcasp_context *context = &mcasp->context;
1090
	u32 reg;
1091
	int i;
1092

1093 1094
	pm_runtime_get_sync(mcasp->dev);

1095 1096
	for (i = 0; i < ARRAY_SIZE(context_regs); i++)
		mcasp_set_reg(mcasp, context_regs[i], context->config_regs[i]);
1097

1098 1099 1100 1101 1102 1103 1104 1105
	if (mcasp->txnumevt) {
		reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
		mcasp_set_reg(mcasp, reg, context->afifo_regs[0]);
	}
	if (mcasp->rxnumevt) {
		reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
		mcasp_set_reg(mcasp, reg, context->afifo_regs[1]);
	}
1106

1107 1108 1109
	for (i = 0; i < mcasp->num_serializer; i++)
		mcasp_set_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
			      context->xrsr_regs[i]);
1110

1111 1112 1113
	if (!context->pm_state)
		pm_runtime_put_sync(mcasp->dev);

1114 1115 1116 1117 1118 1119 1120
	return 0;
}
#else
#define davinci_mcasp_suspend NULL
#define davinci_mcasp_resume NULL
#endif

1121 1122
#define DAVINCI_MCASP_RATES	SNDRV_PCM_RATE_8000_192000

1123 1124 1125 1126
#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
				SNDRV_PCM_FMTBIT_U8 | \
				SNDRV_PCM_FMTBIT_S16_LE | \
				SNDRV_PCM_FMTBIT_U16_LE | \
1127 1128 1129 1130
				SNDRV_PCM_FMTBIT_S24_LE | \
				SNDRV_PCM_FMTBIT_U24_LE | \
				SNDRV_PCM_FMTBIT_S24_3LE | \
				SNDRV_PCM_FMTBIT_U24_3LE | \
1131 1132 1133
				SNDRV_PCM_FMTBIT_S32_LE | \
				SNDRV_PCM_FMTBIT_U32_LE)

1134
static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
1135
	{
1136
		.name		= "davinci-mcasp.0",
1137
		.probe		= davinci_mcasp_dai_probe,
1138 1139
		.suspend	= davinci_mcasp_suspend,
		.resume		= davinci_mcasp_resume,
1140 1141
		.playback	= {
			.channels_min	= 2,
1142
			.channels_max	= 32 * 16,
1143
			.rates 		= DAVINCI_MCASP_RATES,
1144
			.formats	= DAVINCI_MCASP_PCM_FMTS,
1145 1146 1147
		},
		.capture 	= {
			.channels_min 	= 2,
1148
			.channels_max	= 32 * 16,
1149
			.rates 		= DAVINCI_MCASP_RATES,
1150
			.formats	= DAVINCI_MCASP_PCM_FMTS,
1151 1152 1153
		},
		.ops 		= &davinci_mcasp_dai_ops,

1154
		.symmetric_samplebits	= 1,
1155 1156
	},
	{
1157
		.name		= "davinci-mcasp.1",
1158
		.probe		= davinci_mcasp_dai_probe,
1159 1160 1161 1162
		.playback 	= {
			.channels_min	= 1,
			.channels_max	= 384,
			.rates		= DAVINCI_MCASP_RATES,
1163
			.formats	= DAVINCI_MCASP_PCM_FMTS,
1164 1165 1166 1167 1168 1169
		},
		.ops 		= &davinci_mcasp_dai_ops,
	},

};

1170 1171 1172 1173
static const struct snd_soc_component_driver davinci_mcasp_component = {
	.name		= "davinci-mcasp",
};

1174
/* Some HW specific values and defaults. The rest is filled in from DT. */
1175
static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
1176 1177 1178 1179 1180
	.tx_dma_offset = 0x400,
	.rx_dma_offset = 0x400,
	.version = MCASP_VERSION_1,
};

1181
static struct davinci_mcasp_pdata da830_mcasp_pdata = {
1182 1183 1184 1185 1186
	.tx_dma_offset = 0x2000,
	.rx_dma_offset = 0x2000,
	.version = MCASP_VERSION_2,
};

1187
static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
1188 1189 1190 1191 1192
	.tx_dma_offset = 0,
	.rx_dma_offset = 0,
	.version = MCASP_VERSION_3,
};

1193
static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
1194 1195 1196 1197 1198
	.tx_dma_offset = 0x200,
	.rx_dma_offset = 0x284,
	.version = MCASP_VERSION_4,
};

1199 1200 1201
static const struct of_device_id mcasp_dt_ids[] = {
	{
		.compatible = "ti,dm646x-mcasp-audio",
1202
		.data = &dm646x_mcasp_pdata,
1203 1204 1205
	},
	{
		.compatible = "ti,da830-mcasp-audio",
1206
		.data = &da830_mcasp_pdata,
1207
	},
1208
	{
1209
		.compatible = "ti,am33xx-mcasp-audio",
1210
		.data = &am33xx_mcasp_pdata,
1211
	},
1212 1213 1214 1215
	{
		.compatible = "ti,dra7-mcasp-audio",
		.data = &dra7_mcasp_pdata,
	},
1216 1217 1218 1219
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, mcasp_dt_ids);

1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259
static int mcasp_reparent_fck(struct platform_device *pdev)
{
	struct device_node *node = pdev->dev.of_node;
	struct clk *gfclk, *parent_clk;
	const char *parent_name;
	int ret;

	if (!node)
		return 0;

	parent_name = of_get_property(node, "fck_parent", NULL);
	if (!parent_name)
		return 0;

	gfclk = clk_get(&pdev->dev, "fck");
	if (IS_ERR(gfclk)) {
		dev_err(&pdev->dev, "failed to get fck\n");
		return PTR_ERR(gfclk);
	}

	parent_clk = clk_get(NULL, parent_name);
	if (IS_ERR(parent_clk)) {
		dev_err(&pdev->dev, "failed to get parent clock\n");
		ret = PTR_ERR(parent_clk);
		goto err1;
	}

	ret = clk_set_parent(gfclk, parent_clk);
	if (ret) {
		dev_err(&pdev->dev, "failed to reparent fck\n");
		goto err2;
	}

err2:
	clk_put(parent_clk);
err1:
	clk_put(gfclk);
	return ret;
}

1260
static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
1261 1262 1263
						struct platform_device *pdev)
{
	struct device_node *np = pdev->dev.of_node;
1264
	struct davinci_mcasp_pdata *pdata = NULL;
1265
	const struct of_device_id *match =
1266
			of_match_device(mcasp_dt_ids, &pdev->dev);
1267
	struct of_phandle_args dma_spec;
1268 1269 1270 1271 1272 1273 1274 1275 1276

	const u32 *of_serial_dir32;
	u32 val;
	int i, ret = 0;

	if (pdev->dev.platform_data) {
		pdata = pdev->dev.platform_data;
		return pdata;
	} else if (match) {
1277
		pdata = (struct davinci_mcasp_pdata*) match->data;
1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288
	} else {
		/* control shouldn't reach here. something is wrong */
		ret = -EINVAL;
		goto nodata;
	}

	ret = of_property_read_u32(np, "op-mode", &val);
	if (ret >= 0)
		pdata->op_mode = val;

	ret = of_property_read_u32(np, "tdm-slots", &val);
1289 1290 1291 1292 1293 1294 1295 1296
	if (ret >= 0) {
		if (val < 2 || val > 32) {
			dev_err(&pdev->dev,
				"tdm-slots must be in rage [2-32]\n");
			ret = -EINVAL;
			goto nodata;
		}

1297
		pdata->tdm_slots = val;
1298
	}
1299 1300 1301 1302

	of_serial_dir32 = of_get_property(np, "serial-dir", &val);
	val /= sizeof(u32);
	if (of_serial_dir32) {
1303 1304 1305
		u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
						 (sizeof(*of_serial_dir) * val),
						 GFP_KERNEL);
1306 1307 1308 1309 1310
		if (!of_serial_dir) {
			ret = -ENOMEM;
			goto nodata;
		}

1311
		for (i = 0; i < val; i++)
1312 1313
			of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);

1314
		pdata->num_serializer = val;
1315 1316 1317
		pdata->serial_dir = of_serial_dir;
	}

1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
	ret = of_property_match_string(np, "dma-names", "tx");
	if (ret < 0)
		goto nodata;

	ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
					 &dma_spec);
	if (ret < 0)
		goto nodata;

	pdata->tx_dma_channel = dma_spec.args[0];

1329 1330 1331 1332 1333
	/* RX is not valid in DIT mode */
	if (pdata->op_mode != DAVINCI_MCASP_DIT_MODE) {
		ret = of_property_match_string(np, "dma-names", "rx");
		if (ret < 0)
			goto nodata;
1334

1335 1336 1337 1338
		ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
						 &dma_spec);
		if (ret < 0)
			goto nodata;
1339

1340 1341
		pdata->rx_dma_channel = dma_spec.args[0];
	}
1342

1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369
	ret = of_property_read_u32(np, "tx-num-evt", &val);
	if (ret >= 0)
		pdata->txnumevt = val;

	ret = of_property_read_u32(np, "rx-num-evt", &val);
	if (ret >= 0)
		pdata->rxnumevt = val;

	ret = of_property_read_u32(np, "sram-size-playback", &val);
	if (ret >= 0)
		pdata->sram_size_playback = val;

	ret = of_property_read_u32(np, "sram-size-capture", &val);
	if (ret >= 0)
		pdata->sram_size_capture = val;

	return  pdata;

nodata:
	if (ret < 0) {
		dev_err(&pdev->dev, "Error populating platform data, err %d\n",
			ret);
		pdata = NULL;
	}
	return  pdata;
}

1370 1371
static int davinci_mcasp_probe(struct platform_device *pdev)
{
1372
	struct snd_dmaengine_dai_dma_data *dma_data;
1373
	struct resource *mem, *ioarea, *res, *dat;
1374
	struct davinci_mcasp_pdata *pdata;
1375
	struct davinci_mcasp *mcasp;
1376
	char *irq_name;
1377
	int *dma;
1378
	int irq;
1379
	int ret;
1380

1381 1382 1383 1384 1385
	if (!pdev->dev.platform_data && !pdev->dev.of_node) {
		dev_err(&pdev->dev, "No platform data supplied\n");
		return -EINVAL;
	}

1386
	mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
1387
			   GFP_KERNEL);
1388
	if (!mcasp)
1389 1390
		return	-ENOMEM;

1391 1392 1393 1394 1395 1396
	pdata = davinci_mcasp_set_pdata_from_of(pdev);
	if (!pdata) {
		dev_err(&pdev->dev, "no platform data\n");
		return -EINVAL;
	}

1397
	mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
1398
	if (!mem) {
1399
		dev_warn(mcasp->dev,
1400 1401 1402 1403 1404 1405
			 "\"mpu\" mem resource not found, using index 0\n");
		mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
		if (!mem) {
			dev_err(&pdev->dev, "no mem resource?\n");
			return -ENODEV;
		}
1406 1407
	}

1408
	ioarea = devm_request_mem_region(&pdev->dev, mem->start,
1409
			resource_size(mem), pdev->name);
1410 1411
	if (!ioarea) {
		dev_err(&pdev->dev, "Audio region already claimed\n");
1412
		return -EBUSY;
1413 1414
	}

1415
	pm_runtime_enable(&pdev->dev);
1416

1417 1418
	mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
	if (!mcasp->base) {
1419 1420
		dev_err(&pdev->dev, "ioremap failed\n");
		ret = -ENOMEM;
1421
		goto err;
1422 1423
	}

1424
	mcasp->op_mode = pdata->op_mode;
1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
	/* sanity check for tdm slots parameter */
	if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE) {
		if (pdata->tdm_slots < 2) {
			dev_err(&pdev->dev, "invalid tdm slots: %d\n",
				pdata->tdm_slots);
			mcasp->tdm_slots = 2;
		} else if (pdata->tdm_slots > 32) {
			dev_err(&pdev->dev, "invalid tdm slots: %d\n",
				pdata->tdm_slots);
			mcasp->tdm_slots = 32;
		} else {
			mcasp->tdm_slots = pdata->tdm_slots;
		}
	}

1440
	mcasp->num_serializer = pdata->num_serializer;
1441 1442 1443 1444 1445
#ifdef CONFIG_PM_SLEEP
	mcasp->context.xrsr_regs = devm_kzalloc(&pdev->dev,
					sizeof(u32) * mcasp->num_serializer,
					GFP_KERNEL);
#endif
1446 1447 1448 1449
	mcasp->serial_dir = pdata->serial_dir;
	mcasp->version = pdata->version;
	mcasp->txnumevt = pdata->txnumevt;
	mcasp->rxnumevt = pdata->rxnumevt;
1450

1451
	mcasp->dev = &pdev->dev;
1452

1453 1454 1455 1456 1457 1458
	irq = platform_get_irq_byname(pdev, "common");
	if (irq >= 0) {
		irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_common\n",
					  dev_name(&pdev->dev));
		ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
						davinci_mcasp_common_irq_handler,
1459 1460
						IRQF_ONESHOT | IRQF_SHARED,
						irq_name, mcasp);
1461 1462 1463 1464 1465 1466 1467 1468 1469
		if (ret) {
			dev_err(&pdev->dev, "common IRQ request failed\n");
			goto err;
		}

		mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
		mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
	}

1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499
	irq = platform_get_irq_byname(pdev, "rx");
	if (irq >= 0) {
		irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_rx\n",
					  dev_name(&pdev->dev));
		ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
						davinci_mcasp_rx_irq_handler,
						IRQF_ONESHOT, irq_name, mcasp);
		if (ret) {
			dev_err(&pdev->dev, "RX IRQ request failed\n");
			goto err;
		}

		mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
	}

	irq = platform_get_irq_byname(pdev, "tx");
	if (irq >= 0) {
		irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_tx\n",
					  dev_name(&pdev->dev));
		ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
						davinci_mcasp_tx_irq_handler,
						IRQF_ONESHOT, irq_name, mcasp);
		if (ret) {
			dev_err(&pdev->dev, "TX IRQ request failed\n");
			goto err;
		}

		mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
	}

1500
	dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
1501 1502
	if (dat)
		mcasp->dat_port = true;
1503

1504
	dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
1505
	if (dat)
1506
		dma_data->addr = dat->start;
1507
	else
1508
		dma_data->addr = mem->start + pdata->tx_dma_offset;
1509

1510
	dma = &mcasp->dma_request[SNDRV_PCM_STREAM_PLAYBACK];
1511
	res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1512
	if (res)
1513
		*dma = res->start;
1514
	else
1515
		*dma = pdata->tx_dma_channel;
1516

1517 1518 1519 1520
	/* dmaengine filter data for DT and non-DT boot */
	if (pdev->dev.of_node)
		dma_data->filter_data = "tx";
	else
1521
		dma_data->filter_data = dma;
1522

1523 1524 1525 1526
	/* RX is not valid in DIT mode */
	if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
		dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
		if (dat)
1527
			dma_data->addr = dat->start;
1528
		else
1529
			dma_data->addr = mem->start + pdata->rx_dma_offset;
1530

1531
		dma = &mcasp->dma_request[SNDRV_PCM_STREAM_CAPTURE];
1532 1533
		res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
		if (res)
1534
			*dma = res->start;
1535
		else
1536
			*dma = pdata->rx_dma_channel;
1537 1538 1539 1540 1541

		/* dmaengine filter data for DT and non-DT boot */
		if (pdev->dev.of_node)
			dma_data->filter_data = "rx";
		else
1542
			dma_data->filter_data = dma;
1543
	}
1544

1545 1546
	if (mcasp->version < MCASP_VERSION_3) {
		mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
1547
		/* dma_params->dma_addr is pointing to the data port address */
1548 1549 1550 1551
		mcasp->dat_port = true;
	} else {
		mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
	}
1552

1553
	dev_set_drvdata(&pdev->dev, mcasp);
1554 1555 1556

	mcasp_reparent_fck(pdev);

1557 1558 1559
	ret = devm_snd_soc_register_component(&pdev->dev,
					&davinci_mcasp_component,
					&davinci_mcasp_dai[pdata->op_mode], 1);
1560 1561

	if (ret != 0)
1562
		goto err;
1563

1564
	switch (mcasp->version) {
1565 1566 1567
#if IS_BUILTIN(CONFIG_SND_EDMA_SOC) || \
	(IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
	 IS_MODULE(CONFIG_SND_EDMA_SOC))
1568 1569
	case MCASP_VERSION_1:
	case MCASP_VERSION_2:
1570 1571 1572 1573
	case MCASP_VERSION_3:
		ret = edma_pcm_platform_register(&pdev->dev);
		break;
#endif
1574 1575 1576
#if IS_BUILTIN(CONFIG_SND_OMAP_SOC) || \
	(IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
	 IS_MODULE(CONFIG_SND_OMAP_SOC))
1577 1578 1579
	case MCASP_VERSION_4:
		ret = omap_pcm_platform_register(&pdev->dev);
		break;
1580
#endif
1581 1582 1583 1584 1585 1586 1587 1588 1589
	default:
		dev_err(&pdev->dev, "Invalid McASP version: %d\n",
			mcasp->version);
		ret = -EINVAL;
		break;
	}

	if (ret) {
		dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
1590
		goto err;
1591 1592
	}

1593 1594
	return 0;

1595
err:
1596
	pm_runtime_disable(&pdev->dev);
1597 1598 1599 1600 1601
	return ret;
}

static int davinci_mcasp_remove(struct platform_device *pdev)
{
1602
	pm_runtime_disable(&pdev->dev);
1603 1604 1605 1606 1607 1608 1609 1610 1611

	return 0;
}

static struct platform_driver davinci_mcasp_driver = {
	.probe		= davinci_mcasp_probe,
	.remove		= davinci_mcasp_remove,
	.driver		= {
		.name	= "davinci-mcasp",
1612
		.of_match_table = mcasp_dt_ids,
1613 1614 1615
	},
};

1616
module_platform_driver(davinci_mcasp_driver);
1617 1618 1619 1620

MODULE_AUTHOR("Steve Chen");
MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
MODULE_LICENSE("GPL");