davinci-mcasp.c 46.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/*
 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
 *
 * Multi-channel Audio Serial Port Driver
 *
 * Author: Nirmal Pandey <n-pandey@ti.com>,
 *         Suresh Rajashekara <suresh.r@ti.com>
 *         Steve Chen <schen@.mvista.com>
 *
 * Copyright:   (C) 2009 MontaVista Software, Inc., <source@mvista.com>
 * Copyright:   (C) 2009  Texas Instruments, India
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/device.h>
21
#include <linux/slab.h>
22 23
#include <linux/delay.h>
#include <linux/io.h>
24
#include <linux/clk.h>
25
#include <linux/pm_runtime.h>
26 27 28
#include <linux/of.h>
#include <linux/of_platform.h>
#include <linux/of_device.h>
29
#include <linux/platform_data/davinci_asp.h>
30
#include <linux/math64.h>
31

32
#include <sound/asoundef.h>
33 34 35 36 37
#include <sound/core.h>
#include <sound/pcm.h>
#include <sound/pcm_params.h>
#include <sound/initval.h>
#include <sound/soc.h>
38
#include <sound/dmaengine_pcm.h>
39
#include <sound/omap-pcm.h>
40

41
#include "edma-pcm.h"
42 43
#include "davinci-mcasp.h"

44 45
#define MCASP_MAX_AFIFO_DEPTH	64

46 47 48 49 50 51 52
static u32 context_regs[] = {
	DAVINCI_MCASP_TXFMCTL_REG,
	DAVINCI_MCASP_RXFMCTL_REG,
	DAVINCI_MCASP_TXFMT_REG,
	DAVINCI_MCASP_RXFMT_REG,
	DAVINCI_MCASP_ACLKXCTL_REG,
	DAVINCI_MCASP_ACLKRCTL_REG,
53 54
	DAVINCI_MCASP_AHCLKXCTL_REG,
	DAVINCI_MCASP_AHCLKRCTL_REG,
55
	DAVINCI_MCASP_PDIR_REG,
56 57 58 59
	DAVINCI_MCASP_RXMASK_REG,
	DAVINCI_MCASP_TXMASK_REG,
	DAVINCI_MCASP_RXTDM_REG,
	DAVINCI_MCASP_TXTDM_REG,
60 61
};

62
struct davinci_mcasp_context {
63
	u32	config_regs[ARRAY_SIZE(context_regs)];
64 65
	u32	afifo_regs[2]; /* for read/write fifo control registers */
	u32	*xrsr_regs; /* for serializer configuration */
66
	bool	pm_state;
67 68
};

69 70 71 72 73
struct davinci_mcasp_ruledata {
	struct davinci_mcasp *mcasp;
	int serializers;
};

74
struct davinci_mcasp {
75
	struct snd_dmaengine_dai_dma_data dma_data[2];
76
	void __iomem *base;
77
	u32 fifo_base;
78
	struct device *dev;
79
	struct snd_pcm_substream *substreams[2];
80 81 82 83 84 85 86

	/* McASP specific data */
	int	tdm_slots;
	u8	op_mode;
	u8	num_serializer;
	u8	*serial_dir;
	u8	version;
87
	u8	bclk_div;
88
	u16	bclk_lrclk_ratio;
89
	int	streams;
90
	u32	irq_request[2];
91
	int	dma_request[2];
92

93 94 95
	int	sysclk_freq;
	bool	bclk_master;

96 97 98 99
	/* McASP FIFO related */
	u8	txnumevt;
	u8	rxnumevt;

100 101
	bool	dat_port;

102 103 104
	/* Used for comstraint setting on the second stream */
	u32	channels;

105
#ifdef CONFIG_PM_SLEEP
106
	struct davinci_mcasp_context context;
107
#endif
108 109

	struct davinci_mcasp_ruledata ruledata[2];
110 111
};

112 113
static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
				  u32 val)
114
{
115
	void __iomem *reg = mcasp->base + offset;
116 117 118
	__raw_writel(__raw_readl(reg) | val, reg);
}

119 120
static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
				  u32 val)
121
{
122
	void __iomem *reg = mcasp->base + offset;
123 124 125
	__raw_writel((__raw_readl(reg) & ~(val)), reg);
}

126 127
static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
				  u32 val, u32 mask)
128
{
129
	void __iomem *reg = mcasp->base + offset;
130 131 132
	__raw_writel((__raw_readl(reg) & ~mask) | val, reg);
}

133 134
static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
				 u32 val)
135
{
136
	__raw_writel(val, mcasp->base + offset);
137 138
}

139
static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
140
{
141
	return (u32)__raw_readl(mcasp->base + offset);
142 143
}

144
static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
145 146 147
{
	int i = 0;

148
	mcasp_set_bits(mcasp, ctl_reg, val);
149 150 151 152

	/* programming GBLCTL needs to read back from GBLCTL and verfiy */
	/* loop count is to avoid the lock-up */
	for (i = 0; i < 1000; i++) {
153
		if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
154 155 156
			break;
	}

157
	if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
158 159 160
		printk(KERN_ERR "GBLCTL write error\n");
}

161 162
static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
{
163 164
	u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
	u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
165 166 167 168

	return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
}

169
static void mcasp_start_rx(struct davinci_mcasp *mcasp)
170
{
171 172 173 174 175 176 177
	if (mcasp->rxnumevt) {	/* enable FIFO */
		u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;

		mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
		mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
	}

178
	/* Start clocks */
179 180
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
181 182 183 184 185 186
	/*
	 * When ASYNC == 0 the transmit and receive sections operate
	 * synchronously from the transmit clock and frame sync. We need to make
	 * sure that the TX signlas are enabled when starting reception.
	 */
	if (mcasp_is_synchronous(mcasp)) {
187 188
		mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
		mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
189 190
	}

191
	/* Activate serializer(s) */
192
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
193
	/* Release RX state machine */
194
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
195
	/* Release Frame Sync generator */
196
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
197
	if (mcasp_is_synchronous(mcasp))
198
		mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
199 200 201 202

	/* enable receive IRQs */
	mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
		       mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
203 204
}

205
static void mcasp_start_tx(struct davinci_mcasp *mcasp)
206
{
207 208
	u32 cnt;

209 210 211 212 213 214 215
	if (mcasp->txnumevt) {	/* enable FIFO */
		u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;

		mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
		mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
	}

216
	/* Start clocks */
217 218
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
219
	/* Activate serializer(s) */
220
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
221

222
	/* wait for XDATA to be cleared */
223
	cnt = 0;
224 225
	while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG) &
		 ~XRDATA) && (cnt < 100000))
226 227
		cnt++;

228 229 230 231
	/* Release TX state machine */
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
	/* Release Frame Sync generator */
	mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
232 233 234 235

	/* enable transmit IRQs */
	mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
		       mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
236 237
}

238
static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
239
{
240 241
	mcasp->streams++;

242
	if (stream == SNDRV_PCM_STREAM_PLAYBACK)
243
		mcasp_start_tx(mcasp);
244
	else
245
		mcasp_start_rx(mcasp);
246 247
}

248
static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
249
{
250 251 252 253
	/* disable IRQ sources */
	mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
		       mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);

254 255 256 257 258
	/*
	 * In synchronous mode stop the TX clocks if no other stream is
	 * running
	 */
	if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
259
		mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
260

261 262
	mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
263 264 265 266 267 268

	if (mcasp->rxnumevt) {	/* disable FIFO */
		u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;

		mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
	}
269 270
}

271
static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
272
{
273 274
	u32 val = 0;

275 276 277 278
	/* disable IRQ sources */
	mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
		       mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);

279 280 281 282 283 284 285
	/*
	 * In synchronous mode keep TX clocks running if the capture stream is
	 * still running.
	 */
	if (mcasp_is_synchronous(mcasp) && mcasp->streams)
		val =  TXHCLKRST | TXCLKRST | TXFSRST;

286 287
	mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
288 289 290 291 292 293

	if (mcasp->txnumevt) {	/* disable FIFO */
		u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;

		mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
	}
294 295
}

296
static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
297
{
298 299
	mcasp->streams--;

300
	if (stream == SNDRV_PCM_STREAM_PLAYBACK)
301
		mcasp_stop_tx(mcasp);
302
	else
303
		mcasp_stop_rx(mcasp);
304 305
}

306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375
static irqreturn_t davinci_mcasp_tx_irq_handler(int irq, void *data)
{
	struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
	struct snd_pcm_substream *substream;
	u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK];
	u32 handled_mask = 0;
	u32 stat;

	stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG);
	if (stat & XUNDRN & irq_mask) {
		dev_warn(mcasp->dev, "Transmit buffer underflow\n");
		handled_mask |= XUNDRN;

		substream = mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK];
		if (substream) {
			snd_pcm_stream_lock_irq(substream);
			if (snd_pcm_running(substream))
				snd_pcm_stop(substream, SNDRV_PCM_STATE_XRUN);
			snd_pcm_stream_unlock_irq(substream);
		}
	}

	if (!handled_mask)
		dev_warn(mcasp->dev, "unhandled tx event. txstat: 0x%08x\n",
			 stat);

	if (stat & XRERR)
		handled_mask |= XRERR;

	/* Ack the handled event only */
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, handled_mask);

	return IRQ_RETVAL(handled_mask);
}

static irqreturn_t davinci_mcasp_rx_irq_handler(int irq, void *data)
{
	struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
	struct snd_pcm_substream *substream;
	u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE];
	u32 handled_mask = 0;
	u32 stat;

	stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG);
	if (stat & ROVRN & irq_mask) {
		dev_warn(mcasp->dev, "Receive buffer overflow\n");
		handled_mask |= ROVRN;

		substream = mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE];
		if (substream) {
			snd_pcm_stream_lock_irq(substream);
			if (snd_pcm_running(substream))
				snd_pcm_stop(substream, SNDRV_PCM_STATE_XRUN);
			snd_pcm_stream_unlock_irq(substream);
		}
	}

	if (!handled_mask)
		dev_warn(mcasp->dev, "unhandled rx event. rxstat: 0x%08x\n",
			 stat);

	if (stat & XRERR)
		handled_mask |= XRERR;

	/* Ack the handled event only */
	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, handled_mask);

	return IRQ_RETVAL(handled_mask);
}

376 377 378 379 380 381 382 383 384 385 386 387 388 389
static irqreturn_t davinci_mcasp_common_irq_handler(int irq, void *data)
{
	struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
	irqreturn_t ret = IRQ_NONE;

	if (mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK])
		ret = davinci_mcasp_tx_irq_handler(irq, data);

	if (mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE])
		ret |= davinci_mcasp_rx_irq_handler(irq, data);

	return ret;
}

390 391 392
static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
					 unsigned int fmt)
{
393
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
394
	int ret = 0;
395
	u32 data_delay;
396
	bool fs_pol_rising;
397
	bool inv_fs = false;
398

399
	pm_runtime_get_sync(mcasp->dev);
400
	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
401 402 403 404 405 406
	case SND_SOC_DAIFMT_DSP_A:
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
		/* 1st data bit occur one ACLK cycle after the frame sync */
		data_delay = 1;
		break;
407 408
	case SND_SOC_DAIFMT_DSP_B:
	case SND_SOC_DAIFMT_AC97:
409 410
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
411 412
		/* No delay after FS */
		data_delay = 0;
413
		break;
414
	case SND_SOC_DAIFMT_I2S:
415
		/* configure a full-word SYNC pulse (LRCLK) */
416 417
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
418 419
		/* 1st data bit occur one ACLK cycle after the frame sync */
		data_delay = 1;
420 421
		/* FS need to be inverted */
		inv_fs = true;
422
		break;
423 424 425 426 427 428 429
	case SND_SOC_DAIFMT_LEFT_J:
		/* configure a full-word SYNC pulse (LRCLK) */
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
		/* No delay after FS */
		data_delay = 0;
		break;
430 431 432
	default:
		ret = -EINVAL;
		goto out;
433 434
	}

435 436 437 438 439
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
		       FSXDLY(3));
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
		       FSRDLY(3));

440 441 442
	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBS_CFS:
		/* codec is clock and frame slave */
443 444
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
445

446 447
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
448

449 450
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
451
		mcasp->bclk_master = 1;
452
		break;
453 454 455 456 457 458 459 460 461 462 463 464
	case SND_SOC_DAIFMT_CBS_CFM:
		/* codec is clock slave and frame master */
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);

		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);

		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
		mcasp->bclk_master = 1;
		break;
465 466
	case SND_SOC_DAIFMT_CBM_CFS:
		/* codec is clock master and frame slave */
467 468
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
469

470 471
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
472

473 474
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
475
		mcasp->bclk_master = 0;
476
		break;
477 478
	case SND_SOC_DAIFMT_CBM_CFM:
		/* codec is clock and frame master */
479 480
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
481

482 483
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
484

485 486
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
			       ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
487
		mcasp->bclk_master = 0;
488 489
		break;
	default:
490 491
		ret = -EINVAL;
		goto out;
492 493 494 495
	}

	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
	case SND_SOC_DAIFMT_IB_NF:
496
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
497
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
498
		fs_pol_rising = true;
499 500
		break;
	case SND_SOC_DAIFMT_NB_IF:
501
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
502
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
503
		fs_pol_rising = false;
504 505
		break;
	case SND_SOC_DAIFMT_IB_IF:
506
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
507
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
508
		fs_pol_rising = false;
509 510
		break;
	case SND_SOC_DAIFMT_NB_NF:
511 512
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
513
		fs_pol_rising = true;
514 515
		break;
	default:
516
		ret = -EINVAL;
517 518 519
		goto out;
	}

520 521 522
	if (inv_fs)
		fs_pol_rising = !fs_pol_rising;

523 524 525 526 527 528
	if (fs_pol_rising) {
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
	} else {
		mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
529
	}
530
out:
531
	pm_runtime_put(mcasp->dev);
532
	return ret;
533 534
}

535 536
static int __davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
				      int div, bool explicit)
537
{
538
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
539

540
	pm_runtime_get_sync(mcasp->dev);
541 542
	switch (div_id) {
	case 0:		/* MCLK divider */
543
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
544
			       AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
545
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
546 547 548 549
			       AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
		break;

	case 1:		/* BCLK divider */
550
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
551
			       ACLKXDIV(div - 1), ACLKXDIV_MASK);
552
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
553
			       ACLKRDIV(div - 1), ACLKRDIV_MASK);
554 555
		if (explicit)
			mcasp->bclk_div = div;
556 557
		break;

558
	case 2:		/* BCLK/LRCLK ratio */
559
		mcasp->bclk_lrclk_ratio = div;
560 561
		break;

562 563 564 565
	default:
		return -EINVAL;
	}

566
	pm_runtime_put(mcasp->dev);
567 568 569
	return 0;
}

570 571 572 573 574 575
static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
				    int div)
{
	return __davinci_mcasp_set_clkdiv(dai, div_id, div, 1);
}

576 577 578
static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
				    unsigned int freq, int dir)
{
579
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
580

581
	pm_runtime_get_sync(mcasp->dev);
582
	if (dir == SND_SOC_CLOCK_OUT) {
583 584 585
		mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
586
	} else {
587 588 589
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
590 591
	}

592 593
	mcasp->sysclk_freq = freq;

594
	pm_runtime_put(mcasp->dev);
595 596 597
	return 0;
}

598
static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
599
				       int word_length)
600
{
601
	u32 fmt;
D
Daniel Mack 已提交
602
	u32 tx_rotate = (word_length / 4) & 0x7;
603
	u32 mask = (1ULL << word_length) - 1;
604 605 606 607 608 609 610 611 612 613
	/*
	 * For captured data we should not rotate, inversion and masking is
	 * enoguh to get the data to the right position:
	 * Format	  data from bus		after reverse (XRBUF)
	 * S16_LE:	|LSB|MSB|xxx|xxx|	|xxx|xxx|MSB|LSB|
	 * S24_3LE:	|LSB|DAT|MSB|xxx|	|xxx|MSB|DAT|LSB|
	 * S24_LE:	|LSB|DAT|MSB|xxx|	|xxx|MSB|DAT|LSB|
	 * S32_LE:	|LSB|DAT|DAT|MSB|	|MSB|DAT|DAT|LSB|
	 */
	u32 rx_rotate = 0;
614

615 616 617 618 619
	/*
	 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
	 * callback, take it into account here. That allows us to for example
	 * send 32 bits per channel to the codec, while only 16 of them carry
	 * audio payload.
620 621 622
	 * The clock ratio is given for a full period of data (for I2S format
	 * both left and right channels), so it has to be divided by number of
	 * tdm-slots (for I2S - divided by 2).
623
	 */
624 625 626 627 628 629 630 631 632 633 634
	if (mcasp->bclk_lrclk_ratio) {
		u32 slot_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;

		/*
		 * When we have more bclk then it is needed for the data, we
		 * need to use the rotation to move the received samples to have
		 * correct alignment.
		 */
		rx_rotate = (slot_length - word_length) / 4;
		word_length = slot_length;
	}
635

636 637
	/* mapping of the XSSZ bit-field as described in the datasheet */
	fmt = (word_length >> 1) - 1;
638

639
	if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
640 641 642 643 644 645 646 647 648
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
			       RXSSZ(0x0F));
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
			       TXSSZ(0x0F));
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
			       TXROT(7));
		mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
			       RXROT(7));
		mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
649 650
	}

651
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
652

653 654 655
	return 0;
}

656
static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
657
				 int period_words, int channels)
658
{
659
	struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
660
	int i;
661 662
	u8 tx_ser = 0;
	u8 rx_ser = 0;
663
	u8 slots = mcasp->tdm_slots;
664
	u8 max_active_serializers = (channels + slots - 1) / slots;
665
	int active_serializers, numevt, n;
666
	u32 reg;
667
	/* Default configuration */
668
	if (mcasp->version < MCASP_VERSION_3)
669
		mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
670 671

	/* All PINS as McASP */
672
	mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
673 674

	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
675 676
		mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
677
	} else {
678 679
		mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
		mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
680 681
	}

682
	for (i = 0; i < mcasp->num_serializer; i++) {
683 684
		mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
			       mcasp->serial_dir[i]);
685
		if (mcasp->serial_dir[i] == TX_MODE &&
686
					tx_ser < max_active_serializers) {
687
			mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
688
			tx_ser++;
689
		} else if (mcasp->serial_dir[i] == RX_MODE &&
690
					rx_ser < max_active_serializers) {
691
			mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
692
			rx_ser++;
693
		} else {
694 695
			mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
				       SRMOD_INACTIVE, SRMOD_MASK);
696 697 698
		}
	}

699 700 701 702 703 704 705 706 707
	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
		active_serializers = tx_ser;
		numevt = mcasp->txnumevt;
		reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
	} else {
		active_serializers = rx_ser;
		numevt = mcasp->rxnumevt;
		reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
	}
708

709
	if (active_serializers < max_active_serializers) {
710
		dev_warn(mcasp->dev, "stream has more channels (%d) than are "
711 712
			 "enabled in mcasp (%d)\n", channels,
			 active_serializers * slots);
713 714 715
		return -EINVAL;
	}

716
	/* AFIFO is not in use */
717 718
	if (!numevt) {
		/* Configure the burst size for platform drivers */
719 720 721 722 723 724 725 726 727 728 729
		if (active_serializers > 1) {
			/*
			 * If more than one serializers are in use we have one
			 * DMA request to provide data for all serializers.
			 * For example if three serializers are enabled the DMA
			 * need to transfer three words per DMA request.
			 */
			dma_data->maxburst = active_serializers;
		} else {
			dma_data->maxburst = 0;
		}
730
		return 0;
731
	}
732

733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750
	if (period_words % active_serializers) {
		dev_err(mcasp->dev, "Invalid combination of period words and "
			"active serializers: %d, %d\n", period_words,
			active_serializers);
		return -EINVAL;
	}

	/*
	 * Calculate the optimal AFIFO depth for platform side:
	 * The number of words for numevt need to be in steps of active
	 * serializers.
	 */
	n = numevt % active_serializers;
	if (n)
		numevt += (active_serializers - n);
	while (period_words % numevt && numevt > 0)
		numevt -= active_serializers;
	if (numevt <= 0)
751
		numevt = active_serializers;
752

753 754
	mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
	mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
755

756
	/* Configure the burst size for platform drivers */
757 758
	if (numevt == 1)
		numevt = 0;
759 760
	dma_data->maxburst = numevt;

761
	return 0;
762 763
}

764 765
static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream,
			      int channels)
766 767
{
	int i, active_slots;
768 769
	int total_slots;
	int active_serializers;
770
	u32 mask = 0;
771
	u32 busel = 0;
772

773 774 775 776 777 778 779 780 781 782 783 784 785 786
	total_slots = mcasp->tdm_slots;

	/*
	 * If more than one serializer is needed, then use them with
	 * their specified tdm_slots count. Otherwise, one serializer
	 * can cope with the transaction using as many slots as channels
	 * in the stream, requires channels symmetry
	 */
	active_serializers = (channels + total_slots - 1) / total_slots;
	if (active_serializers == 1)
		active_slots = channels;
	else
		active_slots = total_slots;

787 788 789
	for (i = 0; i < active_slots; i++)
		mask |= (1 << i);

790
	mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
791

792 793 794
	if (!mcasp->dat_port)
		busel = TXSEL;

795 796 797
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
	mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
798
		       FSXMOD(total_slots), FSXMOD(0x1FF));
799 800 801 802

	mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
	mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
	mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
803
		       FSRMOD(total_slots), FSRMOD(0x1FF));
804 805

	return 0;
806 807 808
}

/* S/PDIF */
809 810
static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
			      unsigned int rate)
811
{
812 813 814
	u32 cs_value = 0;
	u8 *cs_bytes = (u8*) &cs_value;

815 816
	/* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
	   and LSB first */
817
	mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
818 819

	/* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
820
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
821 822

	/* Set the TX tdm : for all the slots */
823
	mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
824 825

	/* Set the TX clock controls : div = 1 and internal */
826
	mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
827

828
	mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
829 830

	/* Only 44100 and 48000 are valid, both have the same setting */
831
	mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
832 833

	/* Enable the DIT */
834
	mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
835

836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875
	/* Set S/PDIF channel status bits */
	cs_bytes[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
	cs_bytes[1] = IEC958_AES1_CON_PCM_CODER;

	switch (rate) {
	case 22050:
		cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
		break;
	case 24000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
		break;
	case 32000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
		break;
	case 44100:
		cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
		break;
	case 48000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
		break;
	case 88200:
		cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
		break;
	case 96000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
		break;
	case 176400:
		cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
		break;
	case 192000:
		cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
		break;
	default:
		printk(KERN_WARNING "unsupported sampling rate: %d\n", rate);
		return -EINVAL;
	}

	mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, cs_value);
	mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, cs_value);

876
	return 0;
877 878
}

879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902
static int davinci_mcasp_calc_clk_div(struct davinci_mcasp *mcasp,
				      unsigned int bclk_freq,
				      int *error_ppm)
{
	int div = mcasp->sysclk_freq / bclk_freq;
	int rem = mcasp->sysclk_freq % bclk_freq;

	if (rem != 0) {
		if (div == 0 ||
		    ((mcasp->sysclk_freq / div) - bclk_freq) >
		    (bclk_freq - (mcasp->sysclk_freq / (div+1)))) {
			div++;
			rem = rem - bclk_freq;
		}
	}
	if (error_ppm)
		*error_ppm =
			(div*1000000 + (int)div64_long(1000000LL*rem,
						       (int)bclk_freq))
			/div - 1000000;

	return div;
}

903 904 905 906
static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
					struct snd_pcm_hw_params *params,
					struct snd_soc_dai *cpu_dai)
{
907
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
908
	int word_length;
909
	int channels = params_channels(params);
910
	int period_size = params_period_size(params);
911
	int ret;
912

913 914 915 916 917
	/*
	 * If mcasp is BCLK master, and a BCLK divider was not provided by
	 * the machine driver, we need to calculate the ratio.
	 */
	if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
918
		int slots = mcasp->tdm_slots;
919 920 921 922
		int rate = params_rate(params);
		int sbits = params_width(params);
		int ppm, div;

923
		div = davinci_mcasp_calc_clk_div(mcasp, rate*sbits*slots,
924 925 926 927 928
						 &ppm);
		if (ppm)
			dev_info(mcasp->dev, "Sample-rate is off by %d PPM\n",
				 ppm);

929
		__davinci_mcasp_set_clkdiv(cpu_dai, 1, div, 0);
930 931
	}

932 933
	ret = mcasp_common_hw_param(mcasp, substream->stream,
				    period_size * channels, channels);
934 935 936
	if (ret)
		return ret;

937
	if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
938
		ret = mcasp_dit_hw_param(mcasp, params_rate(params));
939
	else
940 941
		ret = mcasp_i2s_hw_param(mcasp, substream->stream,
					 channels);
942 943 944

	if (ret)
		return ret;
945 946

	switch (params_format(params)) {
947
	case SNDRV_PCM_FORMAT_U8:
948
	case SNDRV_PCM_FORMAT_S8:
949
		word_length = 8;
950 951
		break;

952
	case SNDRV_PCM_FORMAT_U16_LE:
953
	case SNDRV_PCM_FORMAT_S16_LE:
954
		word_length = 16;
955 956
		break;

957 958
	case SNDRV_PCM_FORMAT_U24_3LE:
	case SNDRV_PCM_FORMAT_S24_3LE:
959
		word_length = 24;
960 961
		break;

962 963
	case SNDRV_PCM_FORMAT_U24_LE:
	case SNDRV_PCM_FORMAT_S24_LE:
964 965 966
		word_length = 24;
		break;

967
	case SNDRV_PCM_FORMAT_U32_LE:
968
	case SNDRV_PCM_FORMAT_S32_LE:
969
		word_length = 32;
970 971 972 973 974 975
		break;

	default:
		printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
		return -EINVAL;
	}
976

977
	davinci_config_channel_size(mcasp, word_length);
978

979 980 981
	if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE)
		mcasp->channels = channels;

982 983 984 985 986 987
	return 0;
}

static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
				     int cmd, struct snd_soc_dai *cpu_dai)
{
988
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
989 990 991 992
	int ret = 0;

	switch (cmd) {
	case SNDRV_PCM_TRIGGER_RESUME:
993 994
	case SNDRV_PCM_TRIGGER_START:
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
995
		davinci_mcasp_start(mcasp, substream->stream);
996 997
		break;
	case SNDRV_PCM_TRIGGER_SUSPEND:
998
	case SNDRV_PCM_TRIGGER_STOP:
999
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
1000
		davinci_mcasp_stop(mcasp, substream->stream);
1001 1002 1003 1004 1005 1006 1007 1008 1009
		break;

	default:
		ret = -EINVAL;
	}

	return ret;
}

1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
static const unsigned int davinci_mcasp_dai_rates[] = {
	8000, 11025, 16000, 22050, 32000, 44100, 48000, 64000,
	88200, 96000, 176400, 192000,
};

#define DAVINCI_MAX_RATE_ERROR_PPM 1000

static int davinci_mcasp_hw_rule_rate(struct snd_pcm_hw_params *params,
				      struct snd_pcm_hw_rule *rule)
{
	struct davinci_mcasp_ruledata *rd = rule->private;
	struct snd_interval *ri =
		hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
	int sbits = params_width(params);
1024
	int slots = rd->mcasp->tdm_slots;
1025 1026 1027 1028 1029 1030
	unsigned int list[ARRAY_SIZE(davinci_mcasp_dai_rates)];
	int i, count = 0;

	for (i = 0; i < ARRAY_SIZE(davinci_mcasp_dai_rates); i++) {
		if (ri->min <= davinci_mcasp_dai_rates[i] &&
		    ri->max >= davinci_mcasp_dai_rates[i]) {
1031
			uint bclk_freq = sbits*slots*
1032 1033 1034 1035 1036 1037 1038 1039 1040
				davinci_mcasp_dai_rates[i];
			int ppm;

			davinci_mcasp_calc_clk_div(rd->mcasp, bclk_freq, &ppm);
			if (abs(ppm) < DAVINCI_MAX_RATE_ERROR_PPM)
				list[count++] = davinci_mcasp_dai_rates[i];
		}
	}
	dev_dbg(rd->mcasp->dev,
1041 1042
		"%d frequencies (%d-%d) for %d sbits and %d tdm slots\n",
		count, ri->min, ri->max, sbits, slots);
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054

	return snd_interval_list(hw_param_interval(params, rule->var),
				 count, list, 0);
}

static int davinci_mcasp_hw_rule_format(struct snd_pcm_hw_params *params,
					struct snd_pcm_hw_rule *rule)
{
	struct davinci_mcasp_ruledata *rd = rule->private;
	struct snd_mask *fmt = hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT);
	struct snd_mask nfmt;
	int rate = params_rate(params);
1055
	int slots = rd->mcasp->tdm_slots;
1056 1057 1058 1059 1060 1061
	int i, count = 0;

	snd_mask_none(&nfmt);

	for (i = 0; i < SNDRV_PCM_FORMAT_LAST; i++) {
		if (snd_mask_test(fmt, i)) {
1062
			uint bclk_freq = snd_pcm_format_width(i)*slots*rate;
1063 1064 1065 1066 1067 1068 1069 1070 1071 1072
			int ppm;

			davinci_mcasp_calc_clk_div(rd->mcasp, bclk_freq, &ppm);
			if (abs(ppm) < DAVINCI_MAX_RATE_ERROR_PPM) {
				snd_mask_set(&nfmt, i);
				count++;
			}
		}
	}
	dev_dbg(rd->mcasp->dev,
1073 1074
		"%d possible sample format for %d Hz and %d tdm slots\n",
		count, rate, slots);
1075 1076 1077 1078

	return snd_mask_refine(fmt, &nfmt);
}

1079 1080 1081 1082
static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
				 struct snd_soc_dai *cpu_dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
1083 1084
	struct davinci_mcasp_ruledata *ruledata =
					&mcasp->ruledata[substream->stream];
1085 1086 1087
	u32 max_channels = 0;
	int i, dir;

1088 1089
	mcasp->substreams[substream->stream] = substream;

1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
	if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
		return 0;

	/*
	 * Limit the maximum allowed channels for the first stream:
	 * number of serializers for the direction * tdm slots per serializer
	 */
	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
		dir = TX_MODE;
	else
		dir = RX_MODE;

	for (i = 0; i < mcasp->num_serializer; i++) {
		if (mcasp->serial_dir[i] == dir)
			max_channels++;
	}
1106
	ruledata->serializers = max_channels;
1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120
	max_channels *= mcasp->tdm_slots;
	/*
	 * If the already active stream has less channels than the calculated
	 * limnit based on the seirializers * tdm_slots, we need to use that as
	 * a constraint for the second stream.
	 * Otherwise (first stream or less allowed channels) we use the
	 * calculated constraint.
	 */
	if (mcasp->channels && mcasp->channels < max_channels)
		max_channels = mcasp->channels;

	snd_pcm_hw_constraint_minmax(substream->runtime,
				     SNDRV_PCM_HW_PARAM_CHANNELS,
				     2, max_channels);
1121 1122 1123 1124 1125 1126 1127 1128

	/*
	 * If we rely on implicit BCLK divider setting we should
	 * set constraints based on what we can provide.
	 */
	if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
		int ret;

1129
		ruledata->mcasp = mcasp;
1130 1131 1132 1133

		ret = snd_pcm_hw_rule_add(substream->runtime, 0,
					  SNDRV_PCM_HW_PARAM_RATE,
					  davinci_mcasp_hw_rule_rate,
1134
					  ruledata,
1135
					  SNDRV_PCM_HW_PARAM_FORMAT, -1);
1136 1137 1138 1139 1140
		if (ret)
			return ret;
		ret = snd_pcm_hw_rule_add(substream->runtime, 0,
					  SNDRV_PCM_HW_PARAM_FORMAT,
					  davinci_mcasp_hw_rule_format,
1141
					  ruledata,
1142
					  SNDRV_PCM_HW_PARAM_RATE, -1);
1143 1144 1145 1146
		if (ret)
			return ret;
	}

1147 1148 1149 1150 1151 1152 1153 1154
	return 0;
}

static void davinci_mcasp_shutdown(struct snd_pcm_substream *substream,
				   struct snd_soc_dai *cpu_dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);

1155 1156
	mcasp->substreams[substream->stream] = NULL;

1157 1158 1159 1160 1161 1162 1163
	if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
		return;

	if (!cpu_dai->active)
		mcasp->channels = 0;
}

1164
static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
1165 1166
	.startup	= davinci_mcasp_startup,
	.shutdown	= davinci_mcasp_shutdown,
1167 1168 1169
	.trigger	= davinci_mcasp_trigger,
	.hw_params	= davinci_mcasp_hw_params,
	.set_fmt	= davinci_mcasp_set_dai_fmt,
1170
	.set_clkdiv	= davinci_mcasp_set_clkdiv,
1171
	.set_sysclk	= davinci_mcasp_set_sysclk,
1172 1173
};

1174 1175 1176 1177
static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);

1178 1179
	dai->playback_dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
	dai->capture_dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
1180 1181 1182 1183

	return 0;
}

1184 1185 1186 1187
#ifdef CONFIG_PM_SLEEP
static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
1188
	struct davinci_mcasp_context *context = &mcasp->context;
1189
	u32 reg;
1190
	int i;
1191

1192
	context->pm_state = pm_runtime_enabled(mcasp->dev);
1193 1194 1195
	if (!context->pm_state)
		pm_runtime_get_sync(mcasp->dev);

1196 1197
	for (i = 0; i < ARRAY_SIZE(context_regs); i++)
		context->config_regs[i] = mcasp_get_reg(mcasp, context_regs[i]);
1198

1199 1200 1201 1202 1203 1204 1205 1206
	if (mcasp->txnumevt) {
		reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
		context->afifo_regs[0] = mcasp_get_reg(mcasp, reg);
	}
	if (mcasp->rxnumevt) {
		reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
		context->afifo_regs[1] = mcasp_get_reg(mcasp, reg);
	}
1207

1208 1209 1210
	for (i = 0; i < mcasp->num_serializer; i++)
		context->xrsr_regs[i] = mcasp_get_reg(mcasp,
						DAVINCI_MCASP_XRSRCTL_REG(i));
1211

1212 1213
	pm_runtime_put_sync(mcasp->dev);

1214 1215 1216 1217 1218 1219
	return 0;
}

static int davinci_mcasp_resume(struct snd_soc_dai *dai)
{
	struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
1220
	struct davinci_mcasp_context *context = &mcasp->context;
1221
	u32 reg;
1222
	int i;
1223

1224 1225
	pm_runtime_get_sync(mcasp->dev);

1226 1227
	for (i = 0; i < ARRAY_SIZE(context_regs); i++)
		mcasp_set_reg(mcasp, context_regs[i], context->config_regs[i]);
1228

1229 1230 1231 1232 1233 1234 1235 1236
	if (mcasp->txnumevt) {
		reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
		mcasp_set_reg(mcasp, reg, context->afifo_regs[0]);
	}
	if (mcasp->rxnumevt) {
		reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
		mcasp_set_reg(mcasp, reg, context->afifo_regs[1]);
	}
1237

1238 1239 1240
	for (i = 0; i < mcasp->num_serializer; i++)
		mcasp_set_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
			      context->xrsr_regs[i]);
1241

1242 1243 1244
	if (!context->pm_state)
		pm_runtime_put_sync(mcasp->dev);

1245 1246 1247 1248 1249 1250 1251
	return 0;
}
#else
#define davinci_mcasp_suspend NULL
#define davinci_mcasp_resume NULL
#endif

1252 1253
#define DAVINCI_MCASP_RATES	SNDRV_PCM_RATE_8000_192000

1254 1255 1256 1257
#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
				SNDRV_PCM_FMTBIT_U8 | \
				SNDRV_PCM_FMTBIT_S16_LE | \
				SNDRV_PCM_FMTBIT_U16_LE | \
1258 1259 1260 1261
				SNDRV_PCM_FMTBIT_S24_LE | \
				SNDRV_PCM_FMTBIT_U24_LE | \
				SNDRV_PCM_FMTBIT_S24_3LE | \
				SNDRV_PCM_FMTBIT_U24_3LE | \
1262 1263 1264
				SNDRV_PCM_FMTBIT_S32_LE | \
				SNDRV_PCM_FMTBIT_U32_LE)

1265
static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
1266
	{
1267
		.name		= "davinci-mcasp.0",
1268
		.probe		= davinci_mcasp_dai_probe,
1269 1270
		.suspend	= davinci_mcasp_suspend,
		.resume		= davinci_mcasp_resume,
1271 1272
		.playback	= {
			.channels_min	= 2,
1273
			.channels_max	= 32 * 16,
1274
			.rates 		= DAVINCI_MCASP_RATES,
1275
			.formats	= DAVINCI_MCASP_PCM_FMTS,
1276 1277 1278
		},
		.capture 	= {
			.channels_min 	= 2,
1279
			.channels_max	= 32 * 16,
1280
			.rates 		= DAVINCI_MCASP_RATES,
1281
			.formats	= DAVINCI_MCASP_PCM_FMTS,
1282 1283 1284
		},
		.ops 		= &davinci_mcasp_dai_ops,

1285
		.symmetric_samplebits	= 1,
1286 1287
	},
	{
1288
		.name		= "davinci-mcasp.1",
1289
		.probe		= davinci_mcasp_dai_probe,
1290 1291 1292 1293
		.playback 	= {
			.channels_min	= 1,
			.channels_max	= 384,
			.rates		= DAVINCI_MCASP_RATES,
1294
			.formats	= DAVINCI_MCASP_PCM_FMTS,
1295 1296 1297 1298 1299 1300
		},
		.ops 		= &davinci_mcasp_dai_ops,
	},

};

1301 1302 1303 1304
static const struct snd_soc_component_driver davinci_mcasp_component = {
	.name		= "davinci-mcasp",
};

1305
/* Some HW specific values and defaults. The rest is filled in from DT. */
1306
static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
1307 1308 1309 1310 1311
	.tx_dma_offset = 0x400,
	.rx_dma_offset = 0x400,
	.version = MCASP_VERSION_1,
};

1312
static struct davinci_mcasp_pdata da830_mcasp_pdata = {
1313 1314 1315 1316 1317
	.tx_dma_offset = 0x2000,
	.rx_dma_offset = 0x2000,
	.version = MCASP_VERSION_2,
};

1318
static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
1319 1320 1321 1322 1323
	.tx_dma_offset = 0,
	.rx_dma_offset = 0,
	.version = MCASP_VERSION_3,
};

1324
static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
1325 1326 1327 1328 1329
	.tx_dma_offset = 0x200,
	.rx_dma_offset = 0x284,
	.version = MCASP_VERSION_4,
};

1330 1331 1332
static const struct of_device_id mcasp_dt_ids[] = {
	{
		.compatible = "ti,dm646x-mcasp-audio",
1333
		.data = &dm646x_mcasp_pdata,
1334 1335 1336
	},
	{
		.compatible = "ti,da830-mcasp-audio",
1337
		.data = &da830_mcasp_pdata,
1338
	},
1339
	{
1340
		.compatible = "ti,am33xx-mcasp-audio",
1341
		.data = &am33xx_mcasp_pdata,
1342
	},
1343 1344 1345 1346
	{
		.compatible = "ti,dra7-mcasp-audio",
		.data = &dra7_mcasp_pdata,
	},
1347 1348 1349 1350
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, mcasp_dt_ids);

1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390
static int mcasp_reparent_fck(struct platform_device *pdev)
{
	struct device_node *node = pdev->dev.of_node;
	struct clk *gfclk, *parent_clk;
	const char *parent_name;
	int ret;

	if (!node)
		return 0;

	parent_name = of_get_property(node, "fck_parent", NULL);
	if (!parent_name)
		return 0;

	gfclk = clk_get(&pdev->dev, "fck");
	if (IS_ERR(gfclk)) {
		dev_err(&pdev->dev, "failed to get fck\n");
		return PTR_ERR(gfclk);
	}

	parent_clk = clk_get(NULL, parent_name);
	if (IS_ERR(parent_clk)) {
		dev_err(&pdev->dev, "failed to get parent clock\n");
		ret = PTR_ERR(parent_clk);
		goto err1;
	}

	ret = clk_set_parent(gfclk, parent_clk);
	if (ret) {
		dev_err(&pdev->dev, "failed to reparent fck\n");
		goto err2;
	}

err2:
	clk_put(parent_clk);
err1:
	clk_put(gfclk);
	return ret;
}

1391
static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
1392 1393 1394
						struct platform_device *pdev)
{
	struct device_node *np = pdev->dev.of_node;
1395
	struct davinci_mcasp_pdata *pdata = NULL;
1396
	const struct of_device_id *match =
1397
			of_match_device(mcasp_dt_ids, &pdev->dev);
1398
	struct of_phandle_args dma_spec;
1399 1400 1401 1402 1403 1404 1405 1406 1407

	const u32 *of_serial_dir32;
	u32 val;
	int i, ret = 0;

	if (pdev->dev.platform_data) {
		pdata = pdev->dev.platform_data;
		return pdata;
	} else if (match) {
1408
		pdata = (struct davinci_mcasp_pdata*) match->data;
1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419
	} else {
		/* control shouldn't reach here. something is wrong */
		ret = -EINVAL;
		goto nodata;
	}

	ret = of_property_read_u32(np, "op-mode", &val);
	if (ret >= 0)
		pdata->op_mode = val;

	ret = of_property_read_u32(np, "tdm-slots", &val);
1420 1421 1422 1423 1424 1425 1426 1427
	if (ret >= 0) {
		if (val < 2 || val > 32) {
			dev_err(&pdev->dev,
				"tdm-slots must be in rage [2-32]\n");
			ret = -EINVAL;
			goto nodata;
		}

1428
		pdata->tdm_slots = val;
1429
	}
1430 1431 1432 1433

	of_serial_dir32 = of_get_property(np, "serial-dir", &val);
	val /= sizeof(u32);
	if (of_serial_dir32) {
1434 1435 1436
		u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
						 (sizeof(*of_serial_dir) * val),
						 GFP_KERNEL);
1437 1438 1439 1440 1441
		if (!of_serial_dir) {
			ret = -ENOMEM;
			goto nodata;
		}

1442
		for (i = 0; i < val; i++)
1443 1444
			of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);

1445
		pdata->num_serializer = val;
1446 1447 1448
		pdata->serial_dir = of_serial_dir;
	}

1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459
	ret = of_property_match_string(np, "dma-names", "tx");
	if (ret < 0)
		goto nodata;

	ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
					 &dma_spec);
	if (ret < 0)
		goto nodata;

	pdata->tx_dma_channel = dma_spec.args[0];

1460 1461 1462 1463 1464
	/* RX is not valid in DIT mode */
	if (pdata->op_mode != DAVINCI_MCASP_DIT_MODE) {
		ret = of_property_match_string(np, "dma-names", "rx");
		if (ret < 0)
			goto nodata;
1465

1466 1467 1468 1469
		ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
						 &dma_spec);
		if (ret < 0)
			goto nodata;
1470

1471 1472
		pdata->rx_dma_channel = dma_spec.args[0];
	}
1473

1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500
	ret = of_property_read_u32(np, "tx-num-evt", &val);
	if (ret >= 0)
		pdata->txnumevt = val;

	ret = of_property_read_u32(np, "rx-num-evt", &val);
	if (ret >= 0)
		pdata->rxnumevt = val;

	ret = of_property_read_u32(np, "sram-size-playback", &val);
	if (ret >= 0)
		pdata->sram_size_playback = val;

	ret = of_property_read_u32(np, "sram-size-capture", &val);
	if (ret >= 0)
		pdata->sram_size_capture = val;

	return  pdata;

nodata:
	if (ret < 0) {
		dev_err(&pdev->dev, "Error populating platform data, err %d\n",
			ret);
		pdata = NULL;
	}
	return  pdata;
}

1501 1502
static int davinci_mcasp_probe(struct platform_device *pdev)
{
1503
	struct snd_dmaengine_dai_dma_data *dma_data;
1504
	struct resource *mem, *ioarea, *res, *dat;
1505
	struct davinci_mcasp_pdata *pdata;
1506
	struct davinci_mcasp *mcasp;
1507
	char *irq_name;
1508
	int *dma;
1509
	int irq;
1510
	int ret;
1511

1512 1513 1514 1515 1516
	if (!pdev->dev.platform_data && !pdev->dev.of_node) {
		dev_err(&pdev->dev, "No platform data supplied\n");
		return -EINVAL;
	}

1517
	mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
1518
			   GFP_KERNEL);
1519
	if (!mcasp)
1520 1521
		return	-ENOMEM;

1522 1523 1524 1525 1526 1527
	pdata = davinci_mcasp_set_pdata_from_of(pdev);
	if (!pdata) {
		dev_err(&pdev->dev, "no platform data\n");
		return -EINVAL;
	}

1528
	mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
1529
	if (!mem) {
1530
		dev_warn(mcasp->dev,
1531 1532 1533 1534 1535 1536
			 "\"mpu\" mem resource not found, using index 0\n");
		mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
		if (!mem) {
			dev_err(&pdev->dev, "no mem resource?\n");
			return -ENODEV;
		}
1537 1538
	}

1539
	ioarea = devm_request_mem_region(&pdev->dev, mem->start,
1540
			resource_size(mem), pdev->name);
1541 1542
	if (!ioarea) {
		dev_err(&pdev->dev, "Audio region already claimed\n");
1543
		return -EBUSY;
1544 1545
	}

1546
	pm_runtime_enable(&pdev->dev);
1547

1548 1549
	mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
	if (!mcasp->base) {
1550 1551
		dev_err(&pdev->dev, "ioremap failed\n");
		ret = -ENOMEM;
1552
		goto err;
1553 1554
	}

1555
	mcasp->op_mode = pdata->op_mode;
1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570
	/* sanity check for tdm slots parameter */
	if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE) {
		if (pdata->tdm_slots < 2) {
			dev_err(&pdev->dev, "invalid tdm slots: %d\n",
				pdata->tdm_slots);
			mcasp->tdm_slots = 2;
		} else if (pdata->tdm_slots > 32) {
			dev_err(&pdev->dev, "invalid tdm slots: %d\n",
				pdata->tdm_slots);
			mcasp->tdm_slots = 32;
		} else {
			mcasp->tdm_slots = pdata->tdm_slots;
		}
	}

1571
	mcasp->num_serializer = pdata->num_serializer;
1572 1573 1574 1575 1576
#ifdef CONFIG_PM_SLEEP
	mcasp->context.xrsr_regs = devm_kzalloc(&pdev->dev,
					sizeof(u32) * mcasp->num_serializer,
					GFP_KERNEL);
#endif
1577 1578 1579 1580
	mcasp->serial_dir = pdata->serial_dir;
	mcasp->version = pdata->version;
	mcasp->txnumevt = pdata->txnumevt;
	mcasp->rxnumevt = pdata->rxnumevt;
1581

1582
	mcasp->dev = &pdev->dev;
1583

1584 1585 1586 1587 1588 1589
	irq = platform_get_irq_byname(pdev, "common");
	if (irq >= 0) {
		irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_common\n",
					  dev_name(&pdev->dev));
		ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
						davinci_mcasp_common_irq_handler,
1590 1591
						IRQF_ONESHOT | IRQF_SHARED,
						irq_name, mcasp);
1592 1593 1594 1595 1596 1597 1598 1599 1600
		if (ret) {
			dev_err(&pdev->dev, "common IRQ request failed\n");
			goto err;
		}

		mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
		mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
	}

1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630
	irq = platform_get_irq_byname(pdev, "rx");
	if (irq >= 0) {
		irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_rx\n",
					  dev_name(&pdev->dev));
		ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
						davinci_mcasp_rx_irq_handler,
						IRQF_ONESHOT, irq_name, mcasp);
		if (ret) {
			dev_err(&pdev->dev, "RX IRQ request failed\n");
			goto err;
		}

		mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
	}

	irq = platform_get_irq_byname(pdev, "tx");
	if (irq >= 0) {
		irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_tx\n",
					  dev_name(&pdev->dev));
		ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
						davinci_mcasp_tx_irq_handler,
						IRQF_ONESHOT, irq_name, mcasp);
		if (ret) {
			dev_err(&pdev->dev, "TX IRQ request failed\n");
			goto err;
		}

		mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
	}

1631
	dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
1632 1633
	if (dat)
		mcasp->dat_port = true;
1634

1635
	dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
1636
	if (dat)
1637
		dma_data->addr = dat->start;
1638
	else
1639
		dma_data->addr = mem->start + pdata->tx_dma_offset;
1640

1641
	dma = &mcasp->dma_request[SNDRV_PCM_STREAM_PLAYBACK];
1642
	res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1643
	if (res)
1644
		*dma = res->start;
1645
	else
1646
		*dma = pdata->tx_dma_channel;
1647

1648 1649 1650 1651
	/* dmaengine filter data for DT and non-DT boot */
	if (pdev->dev.of_node)
		dma_data->filter_data = "tx";
	else
1652
		dma_data->filter_data = dma;
1653

1654 1655 1656 1657
	/* RX is not valid in DIT mode */
	if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
		dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
		if (dat)
1658
			dma_data->addr = dat->start;
1659
		else
1660
			dma_data->addr = mem->start + pdata->rx_dma_offset;
1661

1662
		dma = &mcasp->dma_request[SNDRV_PCM_STREAM_CAPTURE];
1663 1664
		res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
		if (res)
1665
			*dma = res->start;
1666
		else
1667
			*dma = pdata->rx_dma_channel;
1668 1669 1670 1671 1672

		/* dmaengine filter data for DT and non-DT boot */
		if (pdev->dev.of_node)
			dma_data->filter_data = "rx";
		else
1673
			dma_data->filter_data = dma;
1674
	}
1675

1676 1677
	if (mcasp->version < MCASP_VERSION_3) {
		mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
1678
		/* dma_params->dma_addr is pointing to the data port address */
1679 1680 1681 1682
		mcasp->dat_port = true;
	} else {
		mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
	}
1683

1684
	dev_set_drvdata(&pdev->dev, mcasp);
1685 1686 1687

	mcasp_reparent_fck(pdev);

1688 1689 1690
	ret = devm_snd_soc_register_component(&pdev->dev,
					&davinci_mcasp_component,
					&davinci_mcasp_dai[pdata->op_mode], 1);
1691 1692

	if (ret != 0)
1693
		goto err;
1694

1695
	switch (mcasp->version) {
1696 1697 1698
#if IS_BUILTIN(CONFIG_SND_EDMA_SOC) || \
	(IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
	 IS_MODULE(CONFIG_SND_EDMA_SOC))
1699 1700
	case MCASP_VERSION_1:
	case MCASP_VERSION_2:
1701 1702 1703 1704
	case MCASP_VERSION_3:
		ret = edma_pcm_platform_register(&pdev->dev);
		break;
#endif
1705 1706 1707
#if IS_BUILTIN(CONFIG_SND_OMAP_SOC) || \
	(IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
	 IS_MODULE(CONFIG_SND_OMAP_SOC))
1708 1709 1710
	case MCASP_VERSION_4:
		ret = omap_pcm_platform_register(&pdev->dev);
		break;
1711
#endif
1712 1713 1714 1715 1716 1717 1718 1719 1720
	default:
		dev_err(&pdev->dev, "Invalid McASP version: %d\n",
			mcasp->version);
		ret = -EINVAL;
		break;
	}

	if (ret) {
		dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
1721
		goto err;
1722 1723
	}

1724 1725
	return 0;

1726
err:
1727
	pm_runtime_disable(&pdev->dev);
1728 1729 1730 1731 1732
	return ret;
}

static int davinci_mcasp_remove(struct platform_device *pdev)
{
1733
	pm_runtime_disable(&pdev->dev);
1734 1735 1736 1737 1738 1739 1740 1741 1742

	return 0;
}

static struct platform_driver davinci_mcasp_driver = {
	.probe		= davinci_mcasp_probe,
	.remove		= davinci_mcasp_remove,
	.driver		= {
		.name	= "davinci-mcasp",
1743
		.of_match_table = mcasp_dt_ids,
1744 1745 1746
	},
};

1747
module_platform_driver(davinci_mcasp_driver);
1748 1749 1750 1751

MODULE_AUTHOR("Steve Chen");
MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
MODULE_LICENSE("GPL");