hda_intel.c 73.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 *
3 4
 *  hda_intel.c - Implementation of primary alsa driver code base
 *                for Intel HD Audio.
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 *
 *  Copyright(c) 2004 Intel Corporation. All rights reserved.
 *
 *  Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
 *                     PeiSen Hou <pshou@realtek.com.tw>
 *
 *  This program is free software; you can redistribute it and/or modify it
 *  under the terms of the GNU General Public License as published by the Free
 *  Software Foundation; either version 2 of the License, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful, but WITHOUT
 *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 *  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 *  more details.
 *
 *  You should have received a copy of the GNU General Public License along with
 *  this program; if not, write to the Free Software Foundation, Inc., 59
 *  Temple Place - Suite 330, Boston, MA  02111-1307, USA.
 *
 *  CONTACTS:
 *
 *  Matt Jared		matt.jared@intel.com
 *  Andy Kopp		andy.kopp@intel.com
 *  Dan Kogan		dan.d.kogan@intel.com
 *
 *  CHANGES:
 *
 *  2004.12.01	Major rewrite by tiwai, merged the work of pshou
 * 
 */

#include <linux/delay.h>
#include <linux/interrupt.h>
39
#include <linux/kernel.h>
L
Linus Torvalds 已提交
40
#include <linux/module.h>
41
#include <linux/dma-mapping.h>
L
Linus Torvalds 已提交
42 43 44 45
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/slab.h>
#include <linux/pci.h>
46
#include <linux/mutex.h>
T
Takashi Iwai 已提交
47
#include <linux/io.h>
48
#include <linux/pm_runtime.h>
49 50
#include <linux/clocksource.h>
#include <linux/time.h>
51
#include <linux/completion.h>
52

T
Takashi Iwai 已提交
53 54 55
#ifdef CONFIG_X86
/* for snoop control */
#include <asm/pgtable.h>
L
Laura Abbott 已提交
56
#include <asm/set_memory.h>
57
#include <asm/cpufeature.h>
T
Takashi Iwai 已提交
58
#endif
L
Linus Torvalds 已提交
59 60
#include <sound/core.h>
#include <sound/initval.h>
61 62
#include <sound/hdaudio.h>
#include <sound/hda_i915.h>
63
#include <linux/vgaarb.h>
64
#include <linux/vga_switcheroo.h>
65
#include <linux/firmware.h>
L
Linus Torvalds 已提交
66
#include "hda_codec.h"
67
#include "hda_controller.h"
I
Imre Deak 已提交
68
#include "hda_intel.h"
L
Linus Torvalds 已提交
69

L
Libin Yang 已提交
70 71 72
#define CREATE_TRACE_POINTS
#include "hda_intel_trace.h"

73 74 75 76 77 78 79
/* position fix mode */
enum {
	POS_FIX_AUTO,
	POS_FIX_LPIB,
	POS_FIX_POSBUF,
	POS_FIX_VIACOMBO,
	POS_FIX_COMBO,
80
	POS_FIX_SKL,
81 82
};

83 84 85 86 87 88 89 90 91 92 93 94
/* Defines for ATI HD Audio support in SB450 south bridge */
#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR   0x42
#define ATI_SB450_HDAUDIO_ENABLE_SNOOP      0x02

/* Defines for Nvidia HDA support */
#define NVIDIA_HDA_TRANSREG_ADDR      0x4e
#define NVIDIA_HDA_ENABLE_COHBITS     0x0f
#define NVIDIA_HDA_ISTRM_COH          0x4d
#define NVIDIA_HDA_OSTRM_COH          0x4c
#define NVIDIA_HDA_ENABLE_COHBIT      0x01

/* Defines for Intel SCH HDA snoop control */
95 96
#define INTEL_HDA_CGCTL	 0x48
#define INTEL_HDA_CGCTL_MISCBDCGE        (0x1 << 6)
97 98 99 100 101 102 103 104
#define INTEL_SCH_HDA_DEVC      0x78
#define INTEL_SCH_HDA_DEVC_NOSNOOP       (0x1<<11)

/* Define IN stream 0 FIFO size offset in VIA controller */
#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET	0x90
/* Define VIA HD Audio Device ID*/
#define VIA_HDAC_DEVICE_ID		0x3288

105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121
/* max number of SDs */
/* ICH, ATI and VIA have 4 playback and 4 capture */
#define ICH6_NUM_CAPTURE	4
#define ICH6_NUM_PLAYBACK	4

/* ULI has 6 playback and 5 capture */
#define ULI_NUM_CAPTURE		5
#define ULI_NUM_PLAYBACK	6

/* ATI HDMI may have up to 8 playbacks and 0 capture */
#define ATIHDMI_NUM_CAPTURE	0
#define ATIHDMI_NUM_PLAYBACK	8

/* TERA has 4 playback and 3 capture */
#define TERA_NUM_CAPTURE	3
#define TERA_NUM_PLAYBACK	4

L
Linus Torvalds 已提交
122

123 124
static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
125
static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
126
static char *model[SNDRV_CARDS];
127
static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
128
static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
129
static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
T
Takashi Iwai 已提交
130
static int probe_only[SNDRV_CARDS];
131
static int jackpoll_ms[SNDRV_CARDS];
132
static int single_cmd = -1;
T
Takashi Iwai 已提交
133
static int enable_msi = -1;
134 135 136
#ifdef CONFIG_SND_HDA_PATCH_LOADER
static char *patch[SNDRV_CARDS];
#endif
137
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
138
static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
139 140
					CONFIG_SND_HDA_INPUT_BEEP_MODE};
#endif
L
Linus Torvalds 已提交
141

142
module_param_array(index, int, NULL, 0444);
L
Linus Torvalds 已提交
143
MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
144
module_param_array(id, charp, NULL, 0444);
L
Linus Torvalds 已提交
145
MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
146 147 148
module_param_array(enable, bool, NULL, 0444);
MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
module_param_array(model, charp, NULL, 0444);
L
Linus Torvalds 已提交
149
MODULE_PARM_DESC(model, "Use the given board model.");
150
module_param_array(position_fix, int, NULL, 0444);
151
MODULE_PARM_DESC(position_fix, "DMA pointer read method."
152
		 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO, 5 = SKL+).");
153 154
module_param_array(bdl_pos_adj, int, NULL, 0644);
MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
155
module_param_array(probe_mask, int, NULL, 0444);
156
MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
157
module_param_array(probe_only, int, NULL, 0444);
T
Takashi Iwai 已提交
158
MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
159 160
module_param_array(jackpoll_ms, int, NULL, 0444);
MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
161
module_param(single_cmd, bint, 0444);
162 163
MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
		 "(for debugging only).");
164
module_param(enable_msi, bint, 0444);
165
MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
166 167 168 169
#ifdef CONFIG_SND_HDA_PATCH_LOADER
module_param_array(patch, charp, NULL, 0444);
MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
#endif
170
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
171
module_param_array(beep_mode, bool, NULL, 0444);
172
MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
T
Takashi Iwai 已提交
173
			    "(0=off, 1=on) (default=1).");
174
#endif
175

176
#ifdef CONFIG_PM
177
static int param_set_xint(const char *val, const struct kernel_param *kp);
178
static const struct kernel_param_ops param_ops_xint = {
179 180 181 182 183
	.set = param_set_xint,
	.get = param_get_int,
};
#define param_check_xint param_check_int

184
static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
185
module_param(power_save, xint, 0644);
186 187
MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
		 "(in second, 0 = disable).");
L
Linus Torvalds 已提交
188

189 190 191 192
static bool pm_blacklist = true;
module_param(pm_blacklist, bool, 0644);
MODULE_PARM_DESC(pm_blacklist, "Enable power-management blacklist");

193 194 195 196
/* reset the HD-audio controller in power save mode.
 * this may give more power-saving, but will take longer time to
 * wake up.
 */
197 198
static bool power_save_controller = 1;
module_param(power_save_controller, bool, 0644);
199
MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
200
#else
201
#define power_save	0
202
#endif /* CONFIG_PM */
203

204 205
static int align_buffer_size = -1;
module_param(align_buffer_size, bint, 0644);
206 207 208
MODULE_PARM_DESC(align_buffer_size,
		"Force buffer and period sizes to be multiple of 128 bytes.");

T
Takashi Iwai 已提交
209
#ifdef CONFIG_X86
210 211
static int hda_snoop = -1;
module_param_named(snoop, hda_snoop, bint, 0444);
T
Takashi Iwai 已提交
212 213 214 215 216 217
MODULE_PARM_DESC(snoop, "Enable/disable snooping");
#else
#define hda_snoop		true
#endif


L
Linus Torvalds 已提交
218 219 220
MODULE_LICENSE("GPL");
MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
			 "{Intel, ICH6M},"
221
			 "{Intel, ICH7},"
222
			 "{Intel, ESB2},"
223
			 "{Intel, ICH8},"
224
			 "{Intel, ICH9},"
225
			 "{Intel, ICH10},"
226
			 "{Intel, PCH},"
227
			 "{Intel, CPT},"
228
			 "{Intel, PPT},"
229
			 "{Intel, LPT},"
230
			 "{Intel, LPT_LP},"
231
			 "{Intel, WPT_LP},"
232
			 "{Intel, SPT},"
233
			 "{Intel, SPT_LP},"
234
			 "{Intel, HPT},"
235
			 "{Intel, PBG},"
236
			 "{Intel, SCH},"
237
			 "{ATI, SB450},"
238
			 "{ATI, SB600},"
239
			 "{ATI, RS600},"
240
			 "{ATI, RS690},"
241 242
			 "{ATI, RS780},"
			 "{ATI, R600},"
243 244
			 "{ATI, RV630},"
			 "{ATI, RV610},"
245 246 247 248
			 "{ATI, RV670},"
			 "{ATI, RV635},"
			 "{ATI, RV620},"
			 "{ATI, RV770},"
249
			 "{VIA, VT8251},"
250
			 "{VIA, VT8237A},"
251 252
			 "{SiS, SIS966},"
			 "{ULI, M5461}}");
L
Linus Torvalds 已提交
253 254
MODULE_DESCRIPTION("Intel HDA driver");

255
#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
256
#if IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI)
257 258 259 260 261
#define SUPPORT_VGA_SWITCHEROO
#endif
#endif


L
Linus Torvalds 已提交
262 263 264
/*
 */

265 266 267
/* driver types */
enum {
	AZX_DRIVER_ICH,
268
	AZX_DRIVER_PCH,
269
	AZX_DRIVER_SCH,
270
	AZX_DRIVER_SKL,
271
	AZX_DRIVER_HDMI,
272
	AZX_DRIVER_ATI,
273
	AZX_DRIVER_ATIHDMI,
274
	AZX_DRIVER_ATIHDMI_NS,
275 276 277
	AZX_DRIVER_VIA,
	AZX_DRIVER_SIS,
	AZX_DRIVER_ULI,
V
Vinod G 已提交
278
	AZX_DRIVER_NVIDIA,
279
	AZX_DRIVER_TERA,
280
	AZX_DRIVER_CTX,
281
	AZX_DRIVER_CTHDA,
282
	AZX_DRIVER_CMEDIA,
283
	AZX_DRIVER_GENERIC,
284
	AZX_NUM_DRIVERS, /* keep this as last entry */
285 286
};

287 288 289 290
#define azx_get_snoop_type(chip) \
	(((chip)->driver_caps & AZX_DCAPS_SNOOP_MASK) >> 10)
#define AZX_DCAPS_SNOOP_TYPE(type) ((AZX_SNOOP_TYPE_ ## type) << 10)

291 292
/* quirks for old Intel chipsets */
#define AZX_DCAPS_INTEL_ICH \
293
	(AZX_DCAPS_OLD_SSYNC | AZX_DCAPS_NO_ALIGN_BUFSIZE)
294

295
/* quirks for Intel PCH */
296
#define AZX_DCAPS_INTEL_PCH_BASE \
297
	(AZX_DCAPS_NO_ALIGN_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY |\
298
	 AZX_DCAPS_SNOOP_TYPE(SCH))
299

300
/* PCH up to IVB; no runtime PM; bind with i915 gfx */
301
#define AZX_DCAPS_INTEL_PCH_NOPM \
302
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT)
303

304
/* PCH for HSW/BDW; with runtime PM */
305
/* no i915 binding for this as HSW/BDW has another controller for HDMI */
306
#define AZX_DCAPS_INTEL_PCH \
307
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME)
308

309
/* HSW HDMI */
310
#define AZX_DCAPS_INTEL_HASWELL \
311
	(/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_COUNT_LPIB_DELAY |\
312 313
	 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
	 AZX_DCAPS_I915_POWERWELL | AZX_DCAPS_SNOOP_TYPE(SCH))
314

315 316
/* Broadwell HDMI can't use position buffer reliably, force to use LPIB */
#define AZX_DCAPS_INTEL_BROADWELL \
317
	(/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_POSFIX_LPIB |\
318 319
	 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
	 AZX_DCAPS_I915_POWERWELL | AZX_DCAPS_SNOOP_TYPE(SCH))
320

321
#define AZX_DCAPS_INTEL_BAYTRAIL \
322 323
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT |\
	 AZX_DCAPS_I915_POWERWELL)
324

325
#define AZX_DCAPS_INTEL_BRASWELL \
326 327
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
	 AZX_DCAPS_I915_COMPONENT | AZX_DCAPS_I915_POWERWELL)
328

329
#define AZX_DCAPS_INTEL_SKYLAKE \
330 331
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
	 AZX_DCAPS_SEPARATE_STREAM_TAG | AZX_DCAPS_I915_COMPONENT |\
332
	 AZX_DCAPS_I915_POWERWELL)
333

334
#define AZX_DCAPS_INTEL_BROXTON \
335 336
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
	 AZX_DCAPS_SEPARATE_STREAM_TAG | AZX_DCAPS_I915_COMPONENT |\
337 338
	 AZX_DCAPS_I915_POWERWELL)

339 340
/* quirks for ATI SB / AMD Hudson */
#define AZX_DCAPS_PRESET_ATI_SB \
341 342
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB |\
	 AZX_DCAPS_SNOOP_TYPE(ATI))
343 344 345

/* quirks for ATI/AMD HDMI */
#define AZX_DCAPS_PRESET_ATI_HDMI \
346 347
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB|\
	 AZX_DCAPS_NO_MSI64)
348

349 350 351 352
/* quirks for ATI HDMI with snoop off */
#define AZX_DCAPS_PRESET_ATI_HDMI_NS \
	(AZX_DCAPS_PRESET_ATI_HDMI | AZX_DCAPS_SNOOP_OFF)

353 354
/* quirks for Nvidia */
#define AZX_DCAPS_PRESET_NVIDIA \
355
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_CORBRP_SELF_CLEAR |\
356
	 AZX_DCAPS_SNOOP_TYPE(NVIDIA))
357

358
#define AZX_DCAPS_PRESET_CTHDA \
359
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB |\
360
	 AZX_DCAPS_NO_64BIT |\
361
	 AZX_DCAPS_4K_BDLE_BOUNDARY | AZX_DCAPS_SNOOP_OFF)
362

363
/*
364
 * vga_switcheroo support
365 366
 */
#ifdef SUPPORT_VGA_SWITCHEROO
367 368 369 370 371
#define use_vga_switcheroo(chip)	((chip)->use_vga_switcheroo)
#else
#define use_vga_switcheroo(chip)	0
#endif

372 373 374 375 376
#define CONTROLLER_IN_GPU(pci) (((pci)->device == 0x0a0c) || \
					((pci)->device == 0x0c0c) || \
					((pci)->device == 0x0d0c) || \
					((pci)->device == 0x160c))

377
#define IS_BXT(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x5a98)
378
#define IS_CFL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa348)
379

380
static char *driver_short_names[] = {
381
	[AZX_DRIVER_ICH] = "HDA Intel",
382
	[AZX_DRIVER_PCH] = "HDA Intel PCH",
383
	[AZX_DRIVER_SCH] = "HDA Intel MID",
384
	[AZX_DRIVER_SKL] = "HDA Intel PCH", /* kept old name for compatibility */
385
	[AZX_DRIVER_HDMI] = "HDA Intel HDMI",
386
	[AZX_DRIVER_ATI] = "HDA ATI SB",
387
	[AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
388
	[AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
389 390
	[AZX_DRIVER_VIA] = "HDA VIA VT82xx",
	[AZX_DRIVER_SIS] = "HDA SIS966",
V
Vinod G 已提交
391 392
	[AZX_DRIVER_ULI] = "HDA ULI M5461",
	[AZX_DRIVER_NVIDIA] = "HDA NVidia",
393
	[AZX_DRIVER_TERA] = "HDA Teradici", 
394
	[AZX_DRIVER_CTX] = "HDA Creative", 
395
	[AZX_DRIVER_CTHDA] = "HDA Creative",
396
	[AZX_DRIVER_CMEDIA] = "HDA C-Media",
397
	[AZX_DRIVER_GENERIC] = "HD-Audio Generic",
398 399
};

400
static int azx_acquire_irq(struct azx *chip, int do_disconnect);
401

402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418
/*
 * initialize the PCI registers
 */
/* update bits in a PCI register byte */
static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
			    unsigned char mask, unsigned char val)
{
	unsigned char data;

	pci_read_config_byte(pci, reg, &data);
	data &= ~mask;
	data |= (val & mask);
	pci_write_config_byte(pci, reg, data);
}

static void azx_init_pci(struct azx *chip)
{
419 420
	int snoop_type = azx_get_snoop_type(chip);

421 422 423
	/* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
	 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
	 * Ensuring these bits are 0 clears playback static on some HD Audio
424 425
	 * codecs.
	 * The PCI register TCSEL is defined in the Intel manuals.
426
	 */
427
	if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
428
		dev_dbg(chip->card->dev, "Clearing TCSEL\n");
T
Takashi Iwai 已提交
429
		update_pci_byte(chip->pci, AZX_PCIREG_TCSEL, 0x07, 0);
430
	}
431

432 433 434
	/* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
	 * we need to enable snoop.
	 */
435
	if (snoop_type == AZX_SNOOP_TYPE_ATI) {
436 437
		dev_dbg(chip->card->dev, "Setting ATI snoop: %d\n",
			azx_snoop(chip));
438
		update_pci_byte(chip->pci,
T
Takashi Iwai 已提交
439 440
				ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
				azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
441 442 443
	}

	/* For NVIDIA HDA, enable snoop */
444
	if (snoop_type == AZX_SNOOP_TYPE_NVIDIA) {
445 446
		dev_dbg(chip->card->dev, "Setting Nvidia snoop: %d\n",
			azx_snoop(chip));
447 448 449
		update_pci_byte(chip->pci,
				NVIDIA_HDA_TRANSREG_ADDR,
				0x0f, NVIDIA_HDA_ENABLE_COHBITS);
450 451 452 453 454 455
		update_pci_byte(chip->pci,
				NVIDIA_HDA_ISTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
		update_pci_byte(chip->pci,
				NVIDIA_HDA_OSTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
456 457 458
	}

	/* Enable SCH/PCH snoop if needed */
459
	if (snoop_type == AZX_SNOOP_TYPE_SCH) {
T
Takashi Iwai 已提交
460
		unsigned short snoop;
T
Takashi Iwai 已提交
461
		pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
T
Takashi Iwai 已提交
462 463 464 465 466 467
		if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
		    (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
			snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
			if (!azx_snoop(chip))
				snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
			pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
T
Takashi Iwai 已提交
468 469 470
			pci_read_config_word(chip->pci,
				INTEL_SCH_HDA_DEVC, &snoop);
		}
471 472 473
		dev_dbg(chip->card->dev, "SCH snoop: %s\n",
			(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) ?
			"Disabled" : "Enabled");
V
Vinod G 已提交
474
        }
L
Linus Torvalds 已提交
475 476
}

477 478 479 480 481 482 483 484 485 486 487
/*
 * In BXT-P A0, HD-Audio DMA requests is later than expected,
 * and makes an audio stream sensitive to system latencies when
 * 24/32 bits are playing.
 * Adjusting threshold of DMA fifo to force the DMA request
 * sooner to improve latency tolerance at the expense of power.
 */
static void bxt_reduce_dma_latency(struct azx *chip)
{
	u32 val;

488
	val = azx_readl(chip, VS_EM4L);
489
	val &= (0x3 << 20);
490
	azx_writel(chip, VS_EM4L, val);
491 492
}

493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584
/*
 * ML_LCAP bits:
 *  bit 0: 6 MHz Supported
 *  bit 1: 12 MHz Supported
 *  bit 2: 24 MHz Supported
 *  bit 3: 48 MHz Supported
 *  bit 4: 96 MHz Supported
 *  bit 5: 192 MHz Supported
 */
static int intel_get_lctl_scf(struct azx *chip)
{
	struct hdac_bus *bus = azx_bus(chip);
	static int preferred_bits[] = { 2, 3, 1, 4, 5 };
	u32 val, t;
	int i;

	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCAP);

	for (i = 0; i < ARRAY_SIZE(preferred_bits); i++) {
		t = preferred_bits[i];
		if (val & (1 << t))
			return t;
	}

	dev_warn(chip->card->dev, "set audio clock frequency to 6MHz");
	return 0;
}

static int intel_ml_lctl_set_power(struct azx *chip, int state)
{
	struct hdac_bus *bus = azx_bus(chip);
	u32 val;
	int timeout;

	/*
	 * the codecs are sharing the first link setting by default
	 * If other links are enabled for stream, they need similar fix
	 */
	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	val &= ~AZX_MLCTL_SPA;
	val |= state << AZX_MLCTL_SPA_SHIFT;
	writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	/* wait for CPA */
	timeout = 50;
	while (timeout) {
		if (((readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL)) &
		    AZX_MLCTL_CPA) == (state << AZX_MLCTL_CPA_SHIFT))
			return 0;
		timeout--;
		udelay(10);
	}

	return -1;
}

static void intel_init_lctl(struct azx *chip)
{
	struct hdac_bus *bus = azx_bus(chip);
	u32 val;
	int ret;

	/* 0. check lctl register value is correct or not */
	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	/* if SCF is already set, let's use it */
	if ((val & ML_LCTL_SCF_MASK) != 0)
		return;

	/*
	 * Before operating on SPA, CPA must match SPA.
	 * Any deviation may result in undefined behavior.
	 */
	if (((val & AZX_MLCTL_SPA) >> AZX_MLCTL_SPA_SHIFT) !=
		((val & AZX_MLCTL_CPA) >> AZX_MLCTL_CPA_SHIFT))
		return;

	/* 1. turn link down: set SPA to 0 and wait CPA to 0 */
	ret = intel_ml_lctl_set_power(chip, 0);
	udelay(100);
	if (ret)
		goto set_spa;

	/* 2. update SCF to select a properly audio clock*/
	val &= ~ML_LCTL_SCF_MASK;
	val |= intel_get_lctl_scf(chip);
	writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);

set_spa:
	/* 4. turn link up: set SPA to 1 and wait CPA to 1 */
	intel_ml_lctl_set_power(chip, 1);
	udelay(100);
}

585 586
static void hda_intel_init_chip(struct azx *chip, bool full_reset)
{
587
	struct hdac_bus *bus = azx_bus(chip);
588
	struct pci_dev *pci = chip->pci;
589
	u32 val;
590 591

	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
592
		snd_hdac_set_codec_wakeup(bus, true);
593
	if (chip->driver_type == AZX_DRIVER_SKL) {
594 595 596 597
		pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
		val = val & ~INTEL_HDA_CGCTL_MISCBDCGE;
		pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
	}
598
	azx_init_chip(chip, full_reset);
599
	if (chip->driver_type == AZX_DRIVER_SKL) {
600 601 602 603
		pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
		val = val | INTEL_HDA_CGCTL_MISCBDCGE;
		pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
	}
604
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
605
		snd_hdac_set_codec_wakeup(bus, false);
606 607

	/* reduce dma latency to avoid noise */
608
	if (IS_BXT(pci))
609
		bxt_reduce_dma_latency(chip);
610 611 612

	if (bus->mlcap != NULL)
		intel_init_lctl(chip);
613 614
}

615 616 617 618
/* calculate runtime delay from LPIB */
static int azx_get_delay_from_lpib(struct azx *chip, struct azx_dev *azx_dev,
				   unsigned int pos)
{
619
	struct snd_pcm_substream *substream = azx_dev->core.substream;
620 621 622 623 624 625 626 627 628
	int stream = substream->stream;
	unsigned int lpib_pos = azx_get_pos_lpib(chip, azx_dev);
	int delay;

	if (stream == SNDRV_PCM_STREAM_PLAYBACK)
		delay = pos - lpib_pos;
	else
		delay = lpib_pos - pos;
	if (delay < 0) {
629
		if (delay >= azx_dev->core.delay_negative_threshold)
630 631
			delay = 0;
		else
632
			delay += azx_dev->core.bufsize;
633 634
	}

635
	if (delay >= azx_dev->core.period_bytes) {
636 637
		dev_info(chip->card->dev,
			 "Unstable LPIB (%d >= %d); disabling LPIB delay counting\n",
638
			 delay, azx_dev->core.period_bytes);
639 640 641 642 643 644 645 646
		delay = 0;
		chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
		chip->get_delay[stream] = NULL;
	}

	return bytes_to_frames(substream->runtime, delay);
}

647 648
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);

D
Dylan Reid 已提交
649 650 651
/* called from IRQ */
static int azx_position_check(struct azx *chip, struct azx_dev *azx_dev)
{
652
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
D
Dylan Reid 已提交
653 654 655 656 657 658
	int ok;

	ok = azx_position_ok(chip, azx_dev);
	if (ok == 1) {
		azx_dev->irq_pending = 0;
		return ok;
659
	} else if (ok == 0) {
D
Dylan Reid 已提交
660 661
		/* bogus IRQ, process it later */
		azx_dev->irq_pending = 1;
662
		schedule_work(&hda->irq_pending_work);
D
Dylan Reid 已提交
663 664 665 666
	}
	return 0;
}

667 668 669
/* Enable/disable i915 display power for the link */
static int azx_intel_link_power(struct azx *chip, bool enable)
{
670
	struct hdac_bus *bus = azx_bus(chip);
671

672
	return snd_hdac_display_power(bus, enable);
673 674
}

675 676 677 678 679 680 681 682 683 684 685
/*
 * Check whether the current DMA position is acceptable for updating
 * periods.  Returns non-zero if it's OK.
 *
 * Many HD-audio controllers appear pretty inaccurate about
 * the update-IRQ timing.  The IRQ is issued before actually the
 * data is processed.  So, we need to process it afterwords in a
 * workqueue.
 */
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
{
686
	struct snd_pcm_substream *substream = azx_dev->core.substream;
687
	int stream = substream->stream;
688
	u32 wallclk;
689 690
	unsigned int pos;

691 692
	wallclk = azx_readl(chip, WALLCLK) - azx_dev->core.start_wallclk;
	if (wallclk < (azx_dev->core.period_wallclk * 2) / 3)
693 694
		return -1;	/* bogus (too early) interrupt */

695 696 697 698 699 700 701 702
	if (chip->get_position[stream])
		pos = chip->get_position[stream](chip, azx_dev);
	else { /* use the position buffer as default */
		pos = azx_get_pos_posbuf(chip, azx_dev);
		if (!pos || pos == (u32)-1) {
			dev_info(chip->card->dev,
				 "Invalid position buffer, using LPIB read method instead.\n");
			chip->get_position[stream] = azx_get_pos_lpib;
703 704 705
			if (chip->get_position[0] == azx_get_pos_lpib &&
			    chip->get_position[1] == azx_get_pos_lpib)
				azx_bus(chip)->use_posbuf = false;
706 707 708 709 710 711 712 713 714
			pos = azx_get_pos_lpib(chip, azx_dev);
			chip->get_delay[stream] = NULL;
		} else {
			chip->get_position[stream] = azx_get_pos_posbuf;
			if (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)
				chip->get_delay[stream] = azx_get_delay_from_lpib;
		}
	}

715
	if (pos >= azx_dev->core.bufsize)
716
		pos = 0;
717

718
	if (WARN_ONCE(!azx_dev->core.period_bytes,
719
		      "hda-intel: zero azx_dev->period_bytes"))
720
		return -1; /* this shouldn't happen! */
721 722
	if (wallclk < (azx_dev->core.period_wallclk * 5) / 4 &&
	    pos % azx_dev->core.period_bytes > azx_dev->core.period_bytes / 2)
723
		/* NG - it's below the first next period boundary */
724
		return chip->bdl_pos_adj ? 0 : -1;
725
	azx_dev->core.start_wallclk += wallclk;
726 727 728 729 730 731 732 733
	return 1; /* OK, it's fine */
}

/*
 * The work for pending PCM period updates.
 */
static void azx_irq_pending_work(struct work_struct *work)
{
734 735
	struct hda_intel *hda = container_of(work, struct hda_intel, irq_pending_work);
	struct azx *chip = &hda->chip;
736 737 738
	struct hdac_bus *bus = azx_bus(chip);
	struct hdac_stream *s;
	int pending, ok;
739

740
	if (!hda->irq_pending_warned) {
741 742 743
		dev_info(chip->card->dev,
			 "IRQ timing workaround is activated for card #%d. Suggest a bigger bdl_pos_adj.\n",
			 chip->card->number);
744
		hda->irq_pending_warned = 1;
745 746
	}

747 748
	for (;;) {
		pending = 0;
749
		spin_lock_irq(&bus->reg_lock);
750 751
		list_for_each_entry(s, &bus->stream_list, list) {
			struct azx_dev *azx_dev = stream_to_azx_dev(s);
752
			if (!azx_dev->irq_pending ||
753 754
			    !s->substream ||
			    !s->running)
755
				continue;
756 757
			ok = azx_position_ok(chip, azx_dev);
			if (ok > 0) {
758
				azx_dev->irq_pending = 0;
759
				spin_unlock(&bus->reg_lock);
760
				snd_pcm_period_elapsed(s->substream);
761
				spin_lock(&bus->reg_lock);
762 763
			} else if (ok < 0) {
				pending = 0;	/* too early */
764 765 766
			} else
				pending++;
		}
767
		spin_unlock_irq(&bus->reg_lock);
768 769
		if (!pending)
			return;
770
		msleep(1);
771 772 773 774 775 776
	}
}

/* clear irq_pending flags and assure no on-going workq */
static void azx_clear_irq_pending(struct azx *chip)
{
777 778
	struct hdac_bus *bus = azx_bus(chip);
	struct hdac_stream *s;
779

780
	spin_lock_irq(&bus->reg_lock);
781 782 783 784
	list_for_each_entry(s, &bus->stream_list, list) {
		struct azx_dev *azx_dev = stream_to_azx_dev(s);
		azx_dev->irq_pending = 0;
	}
785
	spin_unlock_irq(&bus->reg_lock);
L
Linus Torvalds 已提交
786 787
}

788 789
static int azx_acquire_irq(struct azx *chip, int do_disconnect)
{
790 791
	struct hdac_bus *bus = azx_bus(chip);

792 793
	if (request_irq(chip->pci->irq, azx_interrupt,
			chip->msi ? 0 : IRQF_SHARED,
794
			chip->card->irq_descr, chip)) {
795 796 797
		dev_err(chip->card->dev,
			"unable to grab IRQ %d, disabling device\n",
			chip->pci->irq);
798 799 800 801
		if (do_disconnect)
			snd_card_disconnect(chip->card);
		return -1;
	}
802
	bus->irq = chip->pci->irq;
803
	pci_intx(chip->pci, !chip->msi);
804 805 806
	return 0;
}

807 808 809 810 811 812 813 814
/* get the current DMA position with correction on VIA chips */
static unsigned int azx_via_get_position(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	unsigned int link_pos, mini_pos, bound_pos;
	unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
	unsigned int fifo_size;

815
	link_pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
816
	if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
817 818 819 820 821 822 823 824
		/* Playback, no problem using link position */
		return link_pos;
	}

	/* Capture */
	/* For new chipset,
	 * use mod to get the DMA position just like old chipset
	 */
825 826
	mod_dma_pos = le32_to_cpu(*azx_dev->core.posbuf);
	mod_dma_pos %= azx_dev->core.period_bytes;
827 828 829 830

	/* azx_dev->fifo_size can't get FIFO size of in stream.
	 * Get from base address + offset.
	 */
831 832
	fifo_size = readw(azx_bus(chip)->remap_addr +
			  VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
833 834 835 836 837 838 839 840 841 842

	if (azx_dev->insufficient) {
		/* Link position never gather than FIFO size */
		if (link_pos <= fifo_size)
			return 0;

		azx_dev->insufficient = 0;
	}

	if (link_pos <= fifo_size)
843
		mini_pos = azx_dev->core.bufsize + link_pos - fifo_size;
844 845 846 847
	else
		mini_pos = link_pos - fifo_size;

	/* Find nearest previous boudary */
848 849
	mod_mini_pos = mini_pos % azx_dev->core.period_bytes;
	mod_link_pos = link_pos % azx_dev->core.period_bytes;
850 851 852 853 854
	if (mod_link_pos >= fifo_size)
		bound_pos = link_pos - mod_link_pos;
	else if (mod_dma_pos >= mod_mini_pos)
		bound_pos = mini_pos - mod_mini_pos;
	else {
855 856
		bound_pos = mini_pos - mod_mini_pos + azx_dev->core.period_bytes;
		if (bound_pos >= azx_dev->core.bufsize)
857 858 859 860 861 862 863
			bound_pos = 0;
	}

	/* Calculate real DMA position we want */
	return bound_pos + mod_dma_pos;
}

864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888
static unsigned int azx_skl_get_dpib_pos(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	return _snd_hdac_chip_readl(azx_bus(chip),
				    AZX_REG_VS_SDXDPIB_XBASE +
				    (AZX_REG_VS_SDXDPIB_XINTERVAL *
				     azx_dev->core.index));
}

/* get the current DMA position with correction on SKL+ chips */
static unsigned int azx_get_pos_skl(struct azx *chip, struct azx_dev *azx_dev)
{
	/* DPIB register gives a more accurate position for playback */
	if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
		return azx_skl_get_dpib_pos(chip, azx_dev);

	/* For capture, we need to read posbuf, but it requires a delay
	 * for the possible boundary overlap; the read of DPIB fetches the
	 * actual posbuf
	 */
	udelay(20);
	azx_skl_get_dpib_pos(chip, azx_dev);
	return azx_get_pos_posbuf(chip, azx_dev);
}

889
#ifdef CONFIG_PM
890 891 892 893 894
static DEFINE_MUTEX(card_list_lock);
static LIST_HEAD(card_list);

static void azx_add_card_list(struct azx *chip)
{
895
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
896
	mutex_lock(&card_list_lock);
897
	list_add(&hda->list, &card_list);
898 899 900 901 902
	mutex_unlock(&card_list_lock);
}

static void azx_del_card_list(struct azx *chip)
{
903
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
904
	mutex_lock(&card_list_lock);
905
	list_del_init(&hda->list);
906 907 908 909 910 911
	mutex_unlock(&card_list_lock);
}

/* trigger power-save check at writing parameter */
static int param_set_xint(const char *val, const struct kernel_param *kp)
{
912
	struct hda_intel *hda;
913 914 915 916 917 918 919 920
	struct azx *chip;
	int prev = power_save;
	int ret = param_set_int(val, kp);

	if (ret || prev == power_save)
		return ret;

	mutex_lock(&card_list_lock);
921 922
	list_for_each_entry(hda, &card_list, list) {
		chip = &hda->chip;
923
		if (!hda->probe_continued || chip->disabled)
924
			continue;
925
		snd_hda_set_power_save(&chip->bus, power_save * 1000);
926 927 928 929 930 931 932
	}
	mutex_unlock(&card_list_lock);
	return 0;
}
#else
#define azx_add_card_list(chip) /* NOP */
#define azx_del_card_list(chip) /* NOP */
933
#endif /* CONFIG_PM */
934

935
#ifdef CONFIG_PM_SLEEP
936 937 938
/*
 * power management
 */
939
static int azx_suspend(struct device *dev)
L
Linus Torvalds 已提交
940
{
941
	struct snd_card *card = dev_get_drvdata(dev);
942 943
	struct azx *chip;
	struct hda_intel *hda;
944
	struct hdac_bus *bus;
L
Linus Torvalds 已提交
945

946 947 948 949 950
	if (!card)
		return 0;

	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
951
	if (chip->disabled || hda->init_failed || !chip->running)
952 953
		return 0;

954
	bus = azx_bus(chip);
T
Takashi Iwai 已提交
955
	snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
956
	azx_clear_irq_pending(chip);
957
	azx_stop_chip(chip);
958
	azx_enter_link_reset(chip);
959 960 961
	if (bus->irq >= 0) {
		free_irq(bus->irq, chip);
		bus->irq = -1;
962
	}
963

964
	if (chip->msi)
965
		pci_disable_msi(chip->pci);
966
	if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
967
		&& hda->need_i915_power)
968
		snd_hdac_display_power(bus, false);
L
Libin Yang 已提交
969 970

	trace_azx_suspend(chip);
L
Linus Torvalds 已提交
971 972 973
	return 0;
}

974
static int azx_resume(struct device *dev)
L
Linus Torvalds 已提交
975
{
976 977
	struct pci_dev *pci = to_pci_dev(dev);
	struct snd_card *card = dev_get_drvdata(dev);
978 979
	struct azx *chip;
	struct hda_intel *hda;
980
	struct hdac_bus *bus;
981 982 983

	if (!card)
		return 0;
L
Linus Torvalds 已提交
984

985 986
	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
987
	bus = azx_bus(chip);
988
	if (chip->disabled || hda->init_failed || !chip->running)
989 990
		return 0;

991 992 993 994
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
		snd_hdac_display_power(bus, true);
		if (hda->need_i915_power)
			snd_hdac_i915_set_bclk(bus);
995
	}
996

997 998 999 1000
	if (chip->msi)
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
	if (azx_acquire_irq(chip, 1) < 0)
1001
		return -EIO;
1002
	azx_init_pci(chip);
1003

1004
	hda_intel_init_chip(chip, true);
1005

1006 1007 1008 1009 1010
	/* power down again for link-controlled chips */
	if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
	    !hda->need_i915_power)
		snd_hdac_display_power(bus, false);

T
Takashi Iwai 已提交
1011
	snd_power_change_state(card, SNDRV_CTL_POWER_D0);
L
Libin Yang 已提交
1012 1013

	trace_azx_resume(chip);
L
Linus Torvalds 已提交
1014 1015
	return 0;
}
1016

1017 1018 1019 1020 1021
/* put codec down to D3 at hibernation for Intel SKL+;
 * otherwise BIOS may still access the codec and screw up the driver
 */
static int azx_freeze_noirq(struct device *dev)
{
1022 1023
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;
1024 1025
	struct pci_dev *pci = to_pci_dev(dev);

1026
	if (chip->driver_type == AZX_DRIVER_SKL)
1027 1028 1029 1030 1031 1032 1033
		pci_set_power_state(pci, PCI_D3hot);

	return 0;
}

static int azx_thaw_noirq(struct device *dev)
{
1034 1035
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;
1036 1037
	struct pci_dev *pci = to_pci_dev(dev);

1038
	if (chip->driver_type == AZX_DRIVER_SKL)
1039 1040 1041 1042 1043 1044
		pci_set_power_state(pci, PCI_D0);

	return 0;
}
#endif /* CONFIG_PM_SLEEP */

1045
#ifdef CONFIG_PM
1046 1047 1048
static int azx_runtime_suspend(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1049 1050
	struct azx *chip;
	struct hda_intel *hda;
1051

1052 1053 1054 1055 1056
	if (!card)
		return 0;

	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1057
	if (chip->disabled || hda->init_failed)
1058 1059
		return 0;

1060
	if (!azx_has_pm_runtime(chip))
1061 1062
		return 0;

1063 1064 1065 1066
	/* enable controller wake up event */
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) |
		  STATESTS_INT_MASK);

1067
	azx_stop_chip(chip);
1068
	azx_enter_link_reset(chip);
1069
	azx_clear_irq_pending(chip);
1070
	if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
1071
		&& hda->need_i915_power)
1072
		snd_hdac_display_power(azx_bus(chip), false);
1073

L
Libin Yang 已提交
1074
	trace_azx_runtime_suspend(chip);
1075 1076 1077 1078 1079 1080
	return 0;
}

static int azx_runtime_resume(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1081 1082
	struct azx *chip;
	struct hda_intel *hda;
1083
	struct hdac_bus *bus;
1084 1085
	struct hda_codec *codec;
	int status;
1086

1087 1088 1089 1090 1091
	if (!card)
		return 0;

	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1092
	bus = azx_bus(chip);
1093
	if (chip->disabled || hda->init_failed)
1094 1095
		return 0;

1096
	if (!azx_has_pm_runtime(chip))
1097 1098
		return 0;

1099
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
1100 1101
		snd_hdac_display_power(bus, true);
		if (hda->need_i915_power)
1102
			snd_hdac_i915_set_bclk(bus);
1103
	}
1104 1105 1106 1107

	/* Read STATESTS before controller reset */
	status = azx_readw(chip, STATESTS);

1108
	azx_init_pci(chip);
1109
	hda_intel_init_chip(chip, true);
1110

1111 1112
	if (status) {
		list_for_each_codec(codec, &chip->bus)
1113
			if (status & (1 << codec->addr))
1114 1115
				schedule_delayed_work(&codec->jackpoll_work,
						      codec->jackpoll_interval);
1116 1117 1118 1119 1120 1121
	}

	/* disable controller Wake Up event*/
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) &
			~STATESTS_INT_MASK);

1122 1123 1124 1125 1126
	/* power down again for link-controlled chips */
	if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
	    !hda->need_i915_power)
		snd_hdac_display_power(bus, false);

L
Libin Yang 已提交
1127
	trace_azx_runtime_resume(chip);
1128 1129
	return 0;
}
1130 1131 1132 1133

static int azx_runtime_idle(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1134 1135 1136 1137 1138
	struct azx *chip;
	struct hda_intel *hda;

	if (!card)
		return 0;
1139

1140 1141
	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1142
	if (chip->disabled || hda->init_failed)
1143 1144
		return 0;

1145
	if (!power_save_controller || !azx_has_pm_runtime(chip) ||
1146
	    azx_bus(chip)->codec_powered || !chip->running)
1147 1148 1149 1150 1151
		return -EBUSY;

	return 0;
}

1152 1153
static const struct dev_pm_ops azx_pm = {
	SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
1154 1155 1156 1157
#ifdef CONFIG_PM_SLEEP
	.freeze_noirq = azx_freeze_noirq,
	.thaw_noirq = azx_thaw_noirq,
#endif
1158
	SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
1159 1160
};

1161 1162 1163
#define AZX_PM_OPS	&azx_pm
#else
#define AZX_PM_OPS	NULL
1164
#endif /* CONFIG_PM */
L
Linus Torvalds 已提交
1165 1166


1167
static int azx_probe_continue(struct azx *chip);
1168

1169
#ifdef SUPPORT_VGA_SWITCHEROO
1170
static struct pci_dev *get_bound_vga(struct pci_dev *pci);
1171 1172 1173 1174 1175 1176

static void azx_vs_set_state(struct pci_dev *pci,
			     enum vga_switcheroo_state state)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
1177
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1178
	struct hda_codec *codec;
1179 1180
	bool disabled;

1181 1182
	wait_for_completion(&hda->probe_wait);
	if (hda->init_failed)
1183 1184 1185 1186 1187 1188
		return;

	disabled = (state == VGA_SWITCHEROO_OFF);
	if (chip->disabled == disabled)
		return;

1189
	if (!hda->probe_continued) {
1190 1191
		chip->disabled = disabled;
		if (!disabled) {
1192 1193
			dev_info(chip->card->dev,
				 "Start delayed initialization\n");
1194
			if (azx_probe_continue(chip) < 0) {
1195
				dev_err(chip->card->dev, "initialization error\n");
1196
				hda->init_failed = true;
1197 1198 1199
			}
		}
	} else {
1200
		dev_info(chip->card->dev, "%s via vga_switcheroo\n",
1201
			 disabled ? "Disabling" : "Enabling");
1202
		if (disabled) {
1203 1204 1205 1206 1207 1208
			list_for_each_codec(codec, &chip->bus) {
				pm_runtime_suspend(hda_codec_dev(codec));
				pm_runtime_disable(hda_codec_dev(codec));
			}
			pm_runtime_suspend(card->dev);
			pm_runtime_disable(card->dev);
1209
			/* when we get suspended by vga_switcheroo we end up in D3cold,
1210 1211 1212
			 * however we have no ACPI handle, so pci/acpi can't put us there,
			 * put ourselves there */
			pci->current_state = PCI_D3cold;
1213
			chip->disabled = true;
1214
			if (snd_hda_lock_devices(&chip->bus))
1215 1216
				dev_warn(chip->card->dev,
					 "Cannot lock devices!\n");
1217
		} else {
1218
			snd_hda_unlock_devices(&chip->bus);
1219
			chip->disabled = false;
1220 1221 1222 1223 1224
			pm_runtime_enable(card->dev);
			list_for_each_codec(codec, &chip->bus) {
				pm_runtime_enable(hda_codec_dev(codec));
				pm_runtime_resume(hda_codec_dev(codec));
			}
1225 1226 1227 1228 1229 1230 1231 1232
		}
	}
}

static bool azx_vs_can_switch(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
1233
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1234

1235 1236
	wait_for_completion(&hda->probe_wait);
	if (hda->init_failed)
1237
		return false;
1238
	if (chip->disabled || !hda->probe_continued)
1239
		return true;
1240
	if (snd_hda_lock_devices(&chip->bus))
1241
		return false;
1242
	snd_hda_unlock_devices(&chip->bus);
1243 1244 1245
	return true;
}

1246
static void init_vga_switcheroo(struct azx *chip)
1247
{
1248
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1249 1250
	struct pci_dev *p = get_bound_vga(chip->pci);
	if (p) {
1251
		dev_info(chip->card->dev,
1252
			 "Handle vga_switcheroo audio client\n");
1253
		hda->use_vga_switcheroo = 1;
1254
		chip->driver_caps |= AZX_DCAPS_PM_RUNTIME;
1255 1256 1257 1258 1259 1260 1261 1262 1263
		pci_dev_put(p);
	}
}

static const struct vga_switcheroo_client_ops azx_vs_ops = {
	.set_gpu_state = azx_vs_set_state,
	.can_switch = azx_vs_can_switch,
};

1264
static int register_vga_switcheroo(struct azx *chip)
1265
{
1266
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1267
	struct pci_dev *p;
1268 1269
	int err;

1270
	if (!hda->use_vga_switcheroo)
1271
		return 0;
1272 1273 1274 1275 1276

	p = get_bound_vga(chip->pci);
	err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops, p);
	pci_dev_put(p);

1277 1278
	if (err < 0)
		return err;
1279
	hda->vga_switcheroo_registered = 1;
1280

1281
	return 0;
1282 1283 1284 1285
}
#else
#define init_vga_switcheroo(chip)		/* NOP */
#define register_vga_switcheroo(chip)		0
1286
#define check_hdmi_disabled(pci)	false
1287 1288
#endif /* SUPPORT_VGA_SWITCHER */

L
Linus Torvalds 已提交
1289 1290 1291
/*
 * destructor
 */
1292
static int azx_free(struct azx *chip)
L
Linus Torvalds 已提交
1293
{
W
Wang Xingchao 已提交
1294
	struct pci_dev *pci = chip->pci;
1295
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1296
	struct hdac_bus *bus = azx_bus(chip);
T
Takashi Iwai 已提交
1297

1298
	if (azx_has_pm_runtime(chip) && chip->running)
W
Wang Xingchao 已提交
1299 1300
		pm_runtime_get_noresume(&pci->dev);

1301 1302
	azx_del_card_list(chip);

1303 1304
	hda->init_failed = 1; /* to be sure */
	complete_all(&hda->probe_wait);
1305

1306
	if (use_vga_switcheroo(hda)) {
1307 1308
		if (chip->disabled && hda->probe_continued)
			snd_hda_unlock_devices(&chip->bus);
1309
		if (hda->vga_switcheroo_registered)
1310
			vga_switcheroo_unregister_client(chip->pci);
1311 1312
	}

1313
	if (bus->chip_init) {
1314
		azx_clear_irq_pending(chip);
1315
		azx_stop_all_streams(chip);
1316
		azx_stop_chip(chip);
L
Linus Torvalds 已提交
1317 1318
	}

1319 1320
	if (bus->irq >= 0)
		free_irq(bus->irq, (void*)chip);
1321
	if (chip->msi)
1322
		pci_disable_msi(chip->pci);
1323
	iounmap(bus->remap_addr);
L
Linus Torvalds 已提交
1324

1325
	azx_free_stream_pages(chip);
1326 1327 1328
	azx_free_streams(chip);
	snd_hdac_bus_exit(bus);

1329 1330
	if (chip->region_requested)
		pci_release_regions(chip->pci);
1331

L
Linus Torvalds 已提交
1332
	pci_disable_device(chip->pci);
1333
#ifdef CONFIG_SND_HDA_PATCH_LOADER
1334
	release_firmware(chip->fw);
1335
#endif
1336

1337
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
1338
		if (hda->need_i915_power)
1339
			snd_hdac_display_power(bus, false);
1340
	}
1341
	if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT)
1342
		snd_hdac_i915_exit(bus);
1343
	kfree(hda);
L
Linus Torvalds 已提交
1344 1345 1346 1347

	return 0;
}

1348 1349 1350 1351 1352 1353 1354 1355
static int azx_dev_disconnect(struct snd_device *device)
{
	struct azx *chip = device->device_data;

	chip->bus.shutdown = 1;
	return 0;
}

1356
static int azx_dev_free(struct snd_device *device)
L
Linus Torvalds 已提交
1357 1358 1359 1360
{
	return azx_free(device->device_data);
}

1361
#ifdef SUPPORT_VGA_SWITCHEROO
1362
/*
1363
 * Check of disabled HDMI controller by vga_switcheroo
1364
 */
1365
static struct pci_dev *get_bound_vga(struct pci_dev *pci)
1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377
{
	struct pci_dev *p;

	/* check only discrete GPU */
	switch (pci->vendor) {
	case PCI_VENDOR_ID_ATI:
	case PCI_VENDOR_ID_AMD:
	case PCI_VENDOR_ID_NVIDIA:
		if (pci->devfn == 1) {
			p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
							pci->bus->number, 0);
			if (p) {
1378
				if ((p->class >> 16) == PCI_BASE_CLASS_DISPLAY)
1379 1380 1381 1382 1383 1384 1385 1386 1387
					return p;
				pci_dev_put(p);
			}
		}
		break;
	}
	return NULL;
}

1388
static bool check_hdmi_disabled(struct pci_dev *pci)
1389 1390 1391 1392 1393
{
	bool vga_inactive = false;
	struct pci_dev *p = get_bound_vga(pci);

	if (p) {
1394
		if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
1395 1396 1397 1398 1399
			vga_inactive = true;
		pci_dev_put(p);
	}
	return vga_inactive;
}
1400
#endif /* SUPPORT_VGA_SWITCHEROO */
1401

1402 1403 1404
/*
 * white/black-listing for position_fix
 */
1405
static struct snd_pci_quirk position_fix_list[] = {
T
Takashi Iwai 已提交
1406 1407
	SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
	SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
1408
	SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
T
Takashi Iwai 已提交
1409
	SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
1410
	SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
D
Daniel T Chen 已提交
1411
	SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
1412
	SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
1413
	SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
1414
	SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
1415
	SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
1416
	SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
1417
	SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
1418
	SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
1419
	SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
1420 1421 1422
	{}
};

1423
static int check_position_fix(struct azx *chip, int fix)
1424 1425 1426
{
	const struct snd_pci_quirk *q;

1427
	switch (fix) {
1428
	case POS_FIX_AUTO:
1429 1430
	case POS_FIX_LPIB:
	case POS_FIX_POSBUF:
1431
	case POS_FIX_VIACOMBO:
1432
	case POS_FIX_COMBO:
1433
	case POS_FIX_SKL:
1434 1435 1436 1437 1438
		return fix;
	}

	q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
	if (q) {
1439 1440 1441
		dev_info(chip->card->dev,
			 "position_fix set to %d for device %04x:%04x\n",
			 q->value, q->subvendor, q->subdevice);
1442
		return q->value;
1443
	}
1444 1445

	/* Check VIA/ATI HD Audio Controller exist */
1446
	if (chip->driver_type == AZX_DRIVER_VIA) {
1447
		dev_dbg(chip->card->dev, "Using VIACOMBO position fix\n");
1448
		return POS_FIX_VIACOMBO;
1449 1450
	}
	if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
1451
		dev_dbg(chip->card->dev, "Using LPIB position fix\n");
1452
		return POS_FIX_LPIB;
1453
	}
1454
	if (chip->driver_type == AZX_DRIVER_SKL) {
1455 1456 1457
		dev_dbg(chip->card->dev, "Using SKL position fix\n");
		return POS_FIX_SKL;
	}
1458
	return POS_FIX_AUTO;
1459 1460
}

1461 1462 1463 1464 1465 1466 1467 1468
static void assign_position_fix(struct azx *chip, int fix)
{
	static azx_get_pos_callback_t callbacks[] = {
		[POS_FIX_AUTO] = NULL,
		[POS_FIX_LPIB] = azx_get_pos_lpib,
		[POS_FIX_POSBUF] = azx_get_pos_posbuf,
		[POS_FIX_VIACOMBO] = azx_via_get_position,
		[POS_FIX_COMBO] = azx_get_pos_lpib,
1469
		[POS_FIX_SKL] = azx_get_pos_skl,
1470 1471 1472 1473 1474 1475 1476 1477
	};

	chip->get_position[0] = chip->get_position[1] = callbacks[fix];

	/* combo mode uses LPIB only for playback */
	if (fix == POS_FIX_COMBO)
		chip->get_position[1] = NULL;

1478
	if ((fix == POS_FIX_POSBUF || fix == POS_FIX_SKL) &&
1479 1480 1481 1482 1483 1484 1485
	    (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
		chip->get_delay[0] = chip->get_delay[1] =
			azx_get_delay_from_lpib;
	}

}

1486 1487 1488
/*
 * black-lists for probe_mask
 */
1489
static struct snd_pci_quirk probe_mask_list[] = {
1490 1491 1492 1493 1494 1495
	/* Thinkpad often breaks the controller communication when accessing
	 * to the non-working (or non-existing) modem codec slot.
	 */
	SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1496 1497
	/* broken BIOS */
	SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
1498 1499
	/* including bogus ALC268 in slot#2 that conflicts with ALC888 */
	SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
1500
	/* forced codec slots */
1501
	SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
1502
	SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
1503 1504
	/* WinFast VP200 H (Teradici) user reported broken communication */
	SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
1505 1506 1507
	{}
};

1508 1509
#define AZX_FORCE_CODEC_MASK	0x100

1510
static void check_probe_mask(struct azx *chip, int dev)
1511 1512 1513
{
	const struct snd_pci_quirk *q;

1514 1515
	chip->codec_probe_mask = probe_mask[dev];
	if (chip->codec_probe_mask == -1) {
1516 1517
		q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
		if (q) {
1518 1519 1520
			dev_info(chip->card->dev,
				 "probe_mask set to 0x%x for device %04x:%04x\n",
				 q->value, q->subvendor, q->subdevice);
1521
			chip->codec_probe_mask = q->value;
1522 1523
		}
	}
1524 1525 1526 1527

	/* check forced option */
	if (chip->codec_probe_mask != -1 &&
	    (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
1528
		azx_bus(chip)->codec_mask = chip->codec_probe_mask & 0xff;
1529
		dev_info(chip->card->dev, "codec_mask forced to 0x%x\n",
1530
			 (int)azx_bus(chip)->codec_mask);
1531
	}
1532 1533
}

1534
/*
T
Takashi Iwai 已提交
1535
 * white/black-list for enable_msi
1536
 */
1537
static struct snd_pci_quirk msi_black_list[] = {
1538 1539 1540 1541
	SND_PCI_QUIRK(0x103c, 0x2191, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x2192, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21f7, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21fa, "HP", 0), /* AMD Hudson */
T
Takashi Iwai 已提交
1542
	SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
1543
	SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
1544
	SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
1545
	SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */
1546
	SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
1547
	SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
1548 1549 1550
	{}
};

1551
static void check_msi(struct azx *chip)
1552 1553 1554
{
	const struct snd_pci_quirk *q;

T
Takashi Iwai 已提交
1555 1556
	if (enable_msi >= 0) {
		chip->msi = !!enable_msi;
1557
		return;
T
Takashi Iwai 已提交
1558 1559 1560
	}
	chip->msi = 1;	/* enable MSI as default */
	q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
1561
	if (q) {
1562 1563 1564
		dev_info(chip->card->dev,
			 "msi for device %04x:%04x set to %d\n",
			 q->subvendor, q->subdevice, q->value);
1565
		chip->msi = q->value;
1566 1567 1568 1569
		return;
	}

	/* NVidia chipsets seem to cause troubles with MSI */
1570
	if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
1571
		dev_info(chip->card->dev, "Disabling MSI\n");
1572
		chip->msi = 0;
1573 1574 1575
	}
}

1576
/* check the snoop mode availability */
1577
static void azx_check_snoop_available(struct azx *chip)
1578
{
1579
	int snoop = hda_snoop;
1580

1581 1582 1583 1584
	if (snoop >= 0) {
		dev_info(chip->card->dev, "Force to %s mode by module option\n",
			 snoop ? "snoop" : "non-snoop");
		chip->snoop = snoop;
1585
		chip->uc_buffer = !snoop;
1586 1587 1588 1589
		return;
	}

	snoop = true;
1590 1591
	if (azx_get_snoop_type(chip) == AZX_SNOOP_TYPE_NONE &&
	    chip->driver_type == AZX_DRIVER_VIA) {
1592 1593 1594
		/* force to non-snoop mode for a new VIA controller
		 * when BIOS is set
		 */
1595 1596
		u8 val;
		pci_read_config_byte(chip->pci, 0x42, &val);
1597 1598
		if (!(val & 0x80) && (chip->pci->revision == 0x30 ||
				      chip->pci->revision == 0x20))
1599
			snoop = false;
1600 1601
	}

1602 1603 1604
	if (chip->driver_caps & AZX_DCAPS_SNOOP_OFF)
		snoop = false;

1605
	chip->snoop = snoop;
1606
	if (!snoop) {
1607
		dev_info(chip->card->dev, "Force to non-snoop mode\n");
1608 1609 1610 1611
		/* C-Media requires non-cached pages only for CORB/RIRB */
		if (chip->driver_type != AZX_DRIVER_CMEDIA)
			chip->uc_buffer = true;
	}
1612
}
1613

1614 1615
static void azx_probe_work(struct work_struct *work)
{
1616 1617
	struct hda_intel *hda = container_of(work, struct hda_intel, probe_work);
	azx_probe_continue(&hda->chip);
1618 1619
}

1620 1621
static int default_bdl_pos_adj(struct azx *chip)
{
1622 1623 1624 1625 1626 1627 1628 1629 1630
	/* some exceptions: Atoms seem problematic with value 1 */
	if (chip->pci->vendor == PCI_VENDOR_ID_INTEL) {
		switch (chip->pci->device) {
		case 0x0f04: /* Baytrail */
		case 0x2284: /* Braswell */
			return 32;
		}
	}

1631 1632 1633 1634 1635 1636 1637 1638 1639
	switch (chip->driver_type) {
	case AZX_DRIVER_ICH:
	case AZX_DRIVER_PCH:
		return 1;
	default:
		return 32;
	}
}

L
Linus Torvalds 已提交
1640 1641 1642
/*
 * constructor
 */
1643 1644 1645
static const struct hdac_io_ops pci_hda_io_ops;
static const struct hda_controller_ops pci_hda_ops;

1646 1647 1648
static int azx_create(struct snd_card *card, struct pci_dev *pci,
		      int dev, unsigned int driver_caps,
		      struct azx **rchip)
L
Linus Torvalds 已提交
1649
{
1650
	static struct snd_device_ops ops = {
1651
		.dev_disconnect = azx_dev_disconnect,
L
Linus Torvalds 已提交
1652 1653
		.dev_free = azx_dev_free,
	};
1654
	struct hda_intel *hda;
1655 1656
	struct azx *chip;
	int err;
L
Linus Torvalds 已提交
1657 1658

	*rchip = NULL;
1659

1660 1661
	err = pci_enable_device(pci);
	if (err < 0)
L
Linus Torvalds 已提交
1662 1663
		return err;

1664 1665
	hda = kzalloc(sizeof(*hda), GFP_KERNEL);
	if (!hda) {
L
Linus Torvalds 已提交
1666 1667 1668 1669
		pci_disable_device(pci);
		return -ENOMEM;
	}

1670
	chip = &hda->chip;
1671
	mutex_init(&chip->open_mutex);
L
Linus Torvalds 已提交
1672 1673
	chip->card = card;
	chip->pci = pci;
1674
	chip->ops = &pci_hda_ops;
1675 1676
	chip->driver_caps = driver_caps;
	chip->driver_type = driver_caps & 0xff;
1677
	check_msi(chip);
1678
	chip->dev_index = dev;
1679
	chip->jackpoll_ms = jackpoll_ms;
1680
	INIT_LIST_HEAD(&chip->pcm_list);
1681 1682
	INIT_WORK(&hda->irq_pending_work, azx_irq_pending_work);
	INIT_LIST_HEAD(&hda->list);
1683
	init_vga_switcheroo(chip);
1684
	init_completion(&hda->probe_wait);
L
Linus Torvalds 已提交
1685

1686
	assign_position_fix(chip, check_position_fix(chip, position_fix[dev]));
1687

1688
	check_probe_mask(chip, dev);
1689

1690 1691 1692 1693 1694
	if (single_cmd < 0) /* allow fallback to single_cmd at errors */
		chip->fallback_to_single_cmd = 1;
	else /* explicitly set to single_cmd or not */
		chip->single_cmd = single_cmd;

1695
	azx_check_snoop_available(chip);
1696

1697 1698 1699 1700
	if (bdl_pos_adj[dev] < 0)
		chip->bdl_pos_adj = default_bdl_pos_adj(chip);
	else
		chip->bdl_pos_adj = bdl_pos_adj[dev];
1701

1702 1703 1704 1705
	/* Workaround for a communication error on CFL (bko#199007) */
	if (IS_CFL(pci))
		chip->polling_mode = 1;

1706 1707 1708 1709 1710 1711 1712
	err = azx_bus_init(chip, model[dev], &pci_hda_io_ops);
	if (err < 0) {
		kfree(hda);
		pci_disable_device(pci);
		return err;
	}

1713 1714 1715 1716 1717
	if (chip->driver_type == AZX_DRIVER_NVIDIA) {
		dev_dbg(chip->card->dev, "Enable delay in RIRB handling\n");
		chip->bus.needs_damn_long_delay = 1;
	}

1718 1719
	err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
	if (err < 0) {
1720
		dev_err(card->dev, "Error creating device [card]!\n");
1721 1722 1723 1724
		azx_free(chip);
		return err;
	}

1725
	/* continue probing in work context as may trigger request module */
1726
	INIT_WORK(&hda->probe_work, azx_probe_work);
1727

1728
	*rchip = chip;
1729

1730 1731 1732
	return 0;
}

1733
static int azx_first_init(struct azx *chip)
1734 1735 1736 1737
{
	int dev = chip->dev_index;
	struct pci_dev *pci = chip->pci;
	struct snd_card *card = chip->card;
1738
	struct hdac_bus *bus = azx_bus(chip);
1739
	int err;
1740
	unsigned short gcap;
1741
	unsigned int dma_bits = 64;
1742

1743 1744 1745 1746 1747 1748 1749 1750 1751 1752
#if BITS_PER_LONG != 64
	/* Fix up base address on ULI M5461 */
	if (chip->driver_type == AZX_DRIVER_ULI) {
		u16 tmp3;
		pci_read_config_word(pci, 0x40, &tmp3);
		pci_write_config_word(pci, 0x40, tmp3 | 0x10);
		pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
	}
#endif

1753
	err = pci_request_regions(pci, "ICH HD audio");
1754
	if (err < 0)
L
Linus Torvalds 已提交
1755
		return err;
1756
	chip->region_requested = 1;
L
Linus Torvalds 已提交
1757

1758 1759 1760
	bus->addr = pci_resource_start(pci, 0);
	bus->remap_addr = pci_ioremap_bar(pci, 0);
	if (bus->remap_addr == NULL) {
1761
		dev_err(card->dev, "ioremap error\n");
1762
		return -ENXIO;
L
Linus Torvalds 已提交
1763 1764
	}

1765
	if (chip->driver_type == AZX_DRIVER_SKL)
1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780
		snd_hdac_bus_parse_capabilities(bus);

	/*
	 * Some Intel CPUs has always running timer (ART) feature and
	 * controller may have Global time sync reporting capability, so
	 * check both of these before declaring synchronized time reporting
	 * capability SNDRV_PCM_INFO_HAS_LINK_SYNCHRONIZED_ATIME
	 */
	chip->gts_present = false;

#ifdef CONFIG_X86
	if (bus->ppcap && boot_cpu_has(X86_FEATURE_ART))
		chip->gts_present = true;
#endif

1781 1782 1783 1784 1785
	if (chip->msi) {
		if (chip->driver_caps & AZX_DCAPS_NO_MSI64) {
			dev_dbg(card->dev, "Disabling 64bit MSI\n");
			pci->no_64bit_msi = true;
		}
1786 1787
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
1788
	}
1789

1790 1791
	if (azx_acquire_irq(chip, 0) < 0)
		return -EBUSY;
L
Linus Torvalds 已提交
1792 1793

	pci_set_master(pci);
1794
	synchronize_irq(bus->irq);
L
Linus Torvalds 已提交
1795

1796
	gcap = azx_readw(chip, GCAP);
1797
	dev_dbg(card->dev, "chipset global capabilities = 0x%x\n", gcap);
1798

1799 1800 1801 1802
	/* AMD devices support 40 or 48bit DMA, take the safe one */
	if (chip->pci->vendor == PCI_VENDOR_ID_AMD)
		dma_bits = 40;

1803
	/* disable SB600 64bit support for safety */
1804
	if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
1805
		struct pci_dev *p_smbus;
1806
		dma_bits = 40;
1807 1808 1809 1810 1811
		p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
					 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
					 NULL);
		if (p_smbus) {
			if (p_smbus->revision < 0x30)
T
Takashi Iwai 已提交
1812
				gcap &= ~AZX_GCAP_64OK;
1813 1814 1815
			pci_dev_put(p_smbus);
		}
	}
1816

1817 1818 1819 1820
	/* NVidia hardware normally only supports up to 40 bits of DMA */
	if (chip->pci->vendor == PCI_VENDOR_ID_NVIDIA)
		dma_bits = 40;

1821 1822
	/* disable 64bit DMA address on some devices */
	if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
1823
		dev_dbg(card->dev, "Disabling 64bit DMA\n");
T
Takashi Iwai 已提交
1824
		gcap &= ~AZX_GCAP_64OK;
1825
	}
1826

1827
	/* disable buffer size rounding to 128-byte multiples if supported */
1828 1829 1830
	if (align_buffer_size >= 0)
		chip->align_buffer_size = !!align_buffer_size;
	else {
1831
		if (chip->driver_caps & AZX_DCAPS_NO_ALIGN_BUFSIZE)
1832 1833 1834 1835
			chip->align_buffer_size = 0;
		else
			chip->align_buffer_size = 1;
	}
1836

1837
	/* allow 64bit DMA address if supported by H/W */
1838 1839
	if (!(gcap & AZX_GCAP_64OK))
		dma_bits = 32;
1840 1841
	if (!dma_set_mask(&pci->dev, DMA_BIT_MASK(dma_bits))) {
		dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(dma_bits));
1842
	} else {
1843 1844
		dma_set_mask(&pci->dev, DMA_BIT_MASK(32));
		dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(32));
1845
	}
1846

1847 1848 1849 1850 1851 1852
	/* read number of streams from GCAP register instead of using
	 * hardcoded value
	 */
	chip->capture_streams = (gcap >> 8) & 0x0f;
	chip->playback_streams = (gcap >> 12) & 0x0f;
	if (!chip->playback_streams && !chip->capture_streams) {
1853 1854 1855 1856 1857 1858 1859 1860
		/* gcap didn't give any info, switching to old method */

		switch (chip->driver_type) {
		case AZX_DRIVER_ULI:
			chip->playback_streams = ULI_NUM_PLAYBACK;
			chip->capture_streams = ULI_NUM_CAPTURE;
			break;
		case AZX_DRIVER_ATIHDMI:
1861
		case AZX_DRIVER_ATIHDMI_NS:
1862 1863 1864
			chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
			chip->capture_streams = ATIHDMI_NUM_CAPTURE;
			break;
1865
		case AZX_DRIVER_GENERIC:
1866 1867 1868 1869 1870
		default:
			chip->playback_streams = ICH6_NUM_PLAYBACK;
			chip->capture_streams = ICH6_NUM_CAPTURE;
			break;
		}
1871
	}
1872 1873
	chip->capture_index_offset = 0;
	chip->playback_index_offset = chip->capture_streams;
1874 1875
	chip->num_streams = chip->playback_streams + chip->capture_streams;

1876 1877 1878 1879 1880 1881 1882 1883
	/* sanity check for the SDxCTL.STRM field overflow */
	if (chip->num_streams > 15 &&
	    (chip->driver_caps & AZX_DCAPS_SEPARATE_STREAM_TAG) == 0) {
		dev_warn(chip->card->dev, "number of I/O streams is %d, "
			 "forcing separate stream tags", chip->num_streams);
		chip->driver_caps |= AZX_DCAPS_SEPARATE_STREAM_TAG;
	}

1884 1885
	/* initialize streams */
	err = azx_init_streams(chip);
1886
	if (err < 0)
1887
		return err;
L
Linus Torvalds 已提交
1888

1889 1890 1891
	err = azx_alloc_stream_pages(chip);
	if (err < 0)
		return err;
L
Linus Torvalds 已提交
1892 1893

	/* initialize chip */
1894
	azx_init_pci(chip);
1895

1896 1897
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
		snd_hdac_i915_set_bclk(bus);
1898

1899
	hda_intel_init_chip(chip, (probe_only[dev] & 2) == 0);
L
Linus Torvalds 已提交
1900 1901

	/* codec detection */
1902
	if (!azx_bus(chip)->codec_mask) {
1903
		dev_err(card->dev, "no codecs found!\n");
1904
		return -ENODEV;
L
Linus Torvalds 已提交
1905 1906
	}

1907
	strcpy(card->driver, "HDA-Intel");
T
Takashi Iwai 已提交
1908 1909 1910 1911
	strlcpy(card->shortname, driver_short_names[chip->driver_type],
		sizeof(card->shortname));
	snprintf(card->longname, sizeof(card->longname),
		 "%s at 0x%lx irq %i",
1912
		 card->shortname, bus->addr, bus->irq);
1913

L
Linus Torvalds 已提交
1914 1915 1916
	return 0;
}

1917
#ifdef CONFIG_SND_HDA_PATCH_LOADER
1918 1919 1920 1921 1922 1923 1924 1925
/* callback from request_firmware_nowait() */
static void azx_firmware_cb(const struct firmware *fw, void *context)
{
	struct snd_card *card = context;
	struct azx *chip = card->private_data;
	struct pci_dev *pci = chip->pci;

	if (!fw) {
1926
		dev_err(card->dev, "Cannot load firmware, aborting\n");
1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941
		goto error;
	}

	chip->fw = fw;
	if (!chip->disabled) {
		/* continue probing */
		if (azx_probe_continue(chip))
			goto error;
	}
	return; /* OK */

 error:
	snd_card_free(card);
	pci_set_drvdata(pci, NULL);
}
1942
#endif
1943

1944 1945 1946 1947 1948
/*
 * HDA controller ops.
 */

/* PCI register access. */
1949
static void pci_azx_writel(u32 value, u32 __iomem *addr)
1950 1951 1952 1953
{
	writel(value, addr);
}

1954
static u32 pci_azx_readl(u32 __iomem *addr)
1955 1956 1957 1958
{
	return readl(addr);
}

1959
static void pci_azx_writew(u16 value, u16 __iomem *addr)
1960 1961 1962 1963
{
	writew(value, addr);
}

1964
static u16 pci_azx_readw(u16 __iomem *addr)
1965 1966 1967 1968
{
	return readw(addr);
}

1969
static void pci_azx_writeb(u8 value, u8 __iomem *addr)
1970 1971 1972 1973
{
	writeb(value, addr);
}

1974
static u8 pci_azx_readb(u8 __iomem *addr)
1975 1976 1977 1978
{
	return readb(addr);
}

1979 1980
static int disable_msi_reset_irq(struct azx *chip)
{
1981
	struct hdac_bus *bus = azx_bus(chip);
1982 1983
	int err;

1984 1985
	free_irq(bus->irq, chip);
	bus->irq = -1;
1986 1987 1988 1989 1990 1991 1992 1993 1994
	pci_disable_msi(chip->pci);
	chip->msi = 0;
	err = azx_acquire_irq(chip, 1);
	if (err < 0)
		return err;

	return 0;
}

1995
/* DMA page allocation helpers.  */
1996
static int dma_alloc_pages(struct hdac_bus *bus,
1997 1998 1999 2000
			   int type,
			   size_t size,
			   struct snd_dma_buffer *buf)
{
2001
	struct azx *chip = bus_to_azx(bus);
2002

2003 2004 2005
	if (!azx_snoop(chip) && type == SNDRV_DMA_TYPE_DEV)
		type = SNDRV_DMA_TYPE_DEV_UC;
	return snd_dma_alloc_pages(type, bus->dev, size, buf);
2006 2007
}

2008
static void dma_free_pages(struct hdac_bus *bus, struct snd_dma_buffer *buf)
2009 2010 2011 2012
{
	snd_dma_free_pages(buf);
}

2013 2014 2015 2016 2017 2018
static void pcm_mmap_prepare(struct snd_pcm_substream *substream,
			     struct vm_area_struct *area)
{
#ifdef CONFIG_X86
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
2019
	if (chip->uc_buffer)
2020 2021 2022 2023
		area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
#endif
}

2024
static const struct hdac_io_ops pci_hda_io_ops = {
2025 2026 2027 2028 2029 2030
	.reg_writel = pci_azx_writel,
	.reg_readl = pci_azx_readl,
	.reg_writew = pci_azx_writew,
	.reg_readw = pci_azx_readw,
	.reg_writeb = pci_azx_writeb,
	.reg_readb = pci_azx_readb,
2031 2032
	.dma_alloc_pages = dma_alloc_pages,
	.dma_free_pages = dma_free_pages,
2033 2034 2035 2036
};

static const struct hda_controller_ops pci_hda_ops = {
	.disable_msi_reset_irq = disable_msi_reset_irq,
2037
	.pcm_mmap_prepare = pcm_mmap_prepare,
D
Dylan Reid 已提交
2038
	.position_check = azx_position_check,
2039
	.link_power = azx_intel_link_power,
2040 2041
};

2042 2043
static int azx_probe(struct pci_dev *pci,
		     const struct pci_device_id *pci_id)
L
Linus Torvalds 已提交
2044
{
2045
	static int dev;
2046
	struct snd_card *card;
2047
	struct hda_intel *hda;
2048
	struct azx *chip;
2049
	bool schedule_probe;
2050
	int err;
L
Linus Torvalds 已提交
2051

2052 2053 2054 2055 2056 2057 2058
	if (dev >= SNDRV_CARDS)
		return -ENODEV;
	if (!enable[dev]) {
		dev++;
		return -ENOENT;
	}

2059 2060
	err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
			   0, &card);
2061
	if (err < 0) {
2062
		dev_err(&pci->dev, "Error creating card!\n");
2063
		return err;
L
Linus Torvalds 已提交
2064 2065
	}

2066
	err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
W
Wu Fengguang 已提交
2067 2068
	if (err < 0)
		goto out_free;
T
Takashi Iwai 已提交
2069
	card->private_data = chip;
2070
	hda = container_of(chip, struct hda_intel, chip);
2071 2072 2073 2074 2075

	pci_set_drvdata(pci, card);

	err = register_vga_switcheroo(chip);
	if (err < 0) {
2076
		dev_err(card->dev, "Error registering vga_switcheroo client\n");
2077 2078 2079 2080
		goto out_free;
	}

	if (check_hdmi_disabled(pci)) {
2081 2082
		dev_info(card->dev, "VGA controller is disabled\n");
		dev_info(card->dev, "Delaying initialization\n");
2083 2084 2085
		chip->disabled = true;
	}

2086
	schedule_probe = !chip->disabled;
L
Linus Torvalds 已提交
2087

2088 2089
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (patch[dev] && *patch[dev]) {
2090 2091
		dev_info(card->dev, "Applying patch firmware '%s'\n",
			 patch[dev]);
2092 2093 2094
		err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
					      &pci->dev, GFP_KERNEL, card,
					      azx_firmware_cb);
2095 2096
		if (err < 0)
			goto out_free;
2097
		schedule_probe = false; /* continued in azx_firmware_cb() */
2098 2099 2100
	}
#endif /* CONFIG_SND_HDA_PATCH_LOADER */

2101
#ifndef CONFIG_SND_HDA_I915
2102 2103
	if (CONTROLLER_IN_GPU(pci))
		dev_err(card->dev, "Haswell/Broadwell HDMI/DP must build in CONFIG_SND_HDA_I915\n");
2104 2105
#endif

2106
	if (schedule_probe)
2107
		schedule_work(&hda->probe_work);
2108 2109

	dev++;
2110
	if (chip->disabled)
2111
		complete_all(&hda->probe_wait);
2112 2113 2114 2115 2116 2117 2118
	return 0;

out_free:
	snd_card_free(card);
	return err;
}

2119 2120 2121 2122 2123 2124 2125 2126 2127
#ifdef CONFIG_PM
/* On some boards setting power_save to a non 0 value leads to clicking /
 * popping sounds when ever we enter/leave powersaving mode. Ideally we would
 * figure out how to avoid these sounds, but that is not always feasible.
 * So we keep a list of devices where we disable powersaving as its known
 * to causes problems on these devices.
 */
static struct snd_pci_quirk power_save_blacklist[] = {
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2128
	SND_PCI_QUIRK(0x1849, 0xc892, "Asrock B85M-ITX", 0),
2129
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2130 2131
	SND_PCI_QUIRK(0x1849, 0x7662, "Asrock H81M-HDS", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2132
	SND_PCI_QUIRK(0x1043, 0x8733, "Asus Prime X370-Pro", 0),
2133 2134
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1581607 */
	SND_PCI_QUIRK(0x1558, 0x3501, "Clevo W35xSS_370SS", 0),
2135 2136 2137
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
	/* Note the P55A-UD3 and Z87-D3HP share the subsys id for the HDA dev */
	SND_PCI_QUIRK(0x1458, 0xa002, "Gigabyte P55A-UD3 / Z87-D3HP", 0),
2138 2139
	/* https://bugzilla.kernel.org/show_bug.cgi?id=199607 */
	SND_PCI_QUIRK(0x8086, 0x2057, "Intel NUC5i7RYB", 0),
2140 2141
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1520902 */
	SND_PCI_QUIRK(0x8086, 0x2068, "Intel NUC7i3BNB", 0),
2142 2143
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1572975 */
	SND_PCI_QUIRK(0x17aa, 0x36a7, "Lenovo C50 All in one", 0),
2144 2145 2146 2147 2148 2149
	/* https://bugzilla.kernel.org/show_bug.cgi?id=198611 */
	SND_PCI_QUIRK(0x17aa, 0x2227, "Lenovo X1 Carbon 3rd Gen", 0),
	{}
};
#endif /* CONFIG_PM */

2150 2151 2152 2153 2154 2155
/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
	[AZX_DRIVER_NVIDIA] = 8,
	[AZX_DRIVER_TERA] = 1,
};

2156
static int azx_probe_continue(struct azx *chip)
2157
{
2158
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
2159
	struct hdac_bus *bus = azx_bus(chip);
W
Wang Xingchao 已提交
2160
	struct pci_dev *pci = chip->pci;
2161
	struct hda_codec *codec;
2162
	int dev = chip->dev_index;
2163
	int val;
2164 2165
	int err;

2166
	hda->probe_continued = 1;
2167

2168
	/* bind with i915 if needed */
2169
	if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT) {
2170
		err = snd_hdac_i915_init(bus);
2171 2172 2173 2174 2175 2176
		if (err < 0) {
			/* if the controller is bound only with HDMI/DP
			 * (for HSW and BDW), we need to abort the probe;
			 * for other chips, still continue probing as other
			 * codecs can be on the same link.
			 */
2177 2178 2179
			if (CONTROLLER_IN_GPU(pci)) {
				dev_err(chip->card->dev,
					"HSW/BDW HD-audio HDMI/DP requires binding with gfx driver\n");
2180
				goto out_free;
2181 2182
			} else {
				/* don't bother any longer */
2183 2184
				chip->driver_caps &=
					~(AZX_DCAPS_I915_COMPONENT | AZX_DCAPS_I915_POWERWELL);
2185
			}
2186
		}
2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197
	}

	/* Request display power well for the HDA controller or codec. For
	 * Haswell/Broadwell, both the display HDA controller and codec need
	 * this power. For other platforms, like Baytrail/Braswell, only the
	 * display codec needs the power and it can be released after probe.
	 */
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
		/* HSW/BDW controllers need this power */
		if (CONTROLLER_IN_GPU(pci))
			hda->need_i915_power = 1;
2198

2199
		err = snd_hdac_display_power(bus, true);
2200 2201 2202
		if (err < 0) {
			dev_err(chip->card->dev,
				"Cannot turn on display power on i915\n");
2203
			goto i915_power_fail;
2204
		}
2205 2206
	}

2207 2208 2209 2210
	err = azx_first_init(chip);
	if (err < 0)
		goto out_free;

2211 2212 2213 2214
#ifdef CONFIG_SND_HDA_INPUT_BEEP
	chip->beep_mode = beep_mode[dev];
#endif

L
Linus Torvalds 已提交
2215
	/* create codec instances */
2216
	err = azx_probe_codecs(chip, azx_max_codecs[chip->driver_type]);
W
Wu Fengguang 已提交
2217 2218
	if (err < 0)
		goto out_free;
2219

2220
#ifdef CONFIG_SND_HDA_PATCH_LOADER
2221
	if (chip->fw) {
2222
		err = snd_hda_load_patch(&chip->bus, chip->fw->size,
2223
					 chip->fw->data);
2224 2225
		if (err < 0)
			goto out_free;
2226
#ifndef CONFIG_PM
2227 2228
		release_firmware(chip->fw); /* no longer needed */
		chip->fw = NULL;
2229
#endif
2230 2231
	}
#endif
2232
	if ((probe_only[dev] & 1) == 0) {
2233 2234 2235 2236
		err = azx_codec_configure(chip);
		if (err < 0)
			goto out_free;
	}
L
Linus Torvalds 已提交
2237

2238
	err = snd_card_register(chip->card);
W
Wu Fengguang 已提交
2239 2240
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
2241

2242
	chip->running = 1;
2243
	azx_add_card_list(chip);
2244

2245 2246
	val = power_save;
#ifdef CONFIG_PM
2247
	if (pm_blacklist) {
2248 2249 2250 2251 2252 2253 2254 2255 2256 2257
		const struct snd_pci_quirk *q;

		q = snd_pci_quirk_lookup(chip->pci, power_save_blacklist);
		if (q && val) {
			dev_info(chip->card->dev, "device %04x:%04x is on the power_save blacklist, forcing power_save to 0\n",
				 q->subvendor, q->subdevice);
			val = 0;
		}
	}
#endif /* CONFIG_PM */
2258 2259 2260 2261 2262 2263 2264 2265
	/*
	 * The discrete GPU cannot power down unless the HDA controller runtime
	 * suspends, so activate runtime PM on codecs even if power_save == 0.
	 */
	if (use_vga_switcheroo(hda))
		list_for_each_codec(codec, &chip->bus)
			codec->auto_runtime_pm = 1;

2266
	snd_hda_set_power_save(&chip->bus, val * 1000);
2267
	if (azx_has_pm_runtime(chip))
2268
		pm_runtime_put_autosuspend(&pci->dev);
L
Linus Torvalds 已提交
2269

W
Wu Fengguang 已提交
2270
out_free:
2271
	if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
2272
		&& !hda->need_i915_power)
2273
		snd_hdac_display_power(bus, false);
2274 2275

i915_power_fail:
2276
	if (err < 0)
2277 2278
		hda->init_failed = 1;
	complete_all(&hda->probe_wait);
W
Wu Fengguang 已提交
2279
	return err;
L
Linus Torvalds 已提交
2280 2281
}

2282
static void azx_remove(struct pci_dev *pci)
L
Linus Torvalds 已提交
2283
{
2284
	struct snd_card *card = pci_get_drvdata(pci);
2285 2286 2287 2288
	struct azx *chip;
	struct hda_intel *hda;

	if (card) {
2289
		/* cancel the pending probing work */
2290 2291
		chip = card->private_data;
		hda = container_of(chip, struct hda_intel, chip);
2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303
		/* FIXME: below is an ugly workaround.
		 * Both device_release_driver() and driver_probe_device()
		 * take *both* the device's and its parent's lock before
		 * calling the remove() and probe() callbacks.  The codec
		 * probe takes the locks of both the codec itself and its
		 * parent, i.e. the PCI controller dev.  Meanwhile, when
		 * the PCI controller is unbound, it takes its lock, too
		 * ==> ouch, a deadlock!
		 * As a workaround, we unlock temporarily here the controller
		 * device during cancel_work_sync() call.
		 */
		device_unlock(&pci->dev);
2304
		cancel_work_sync(&hda->probe_work);
2305
		device_lock(&pci->dev);
2306

2307
		snd_card_free(card);
2308
	}
L
Linus Torvalds 已提交
2309 2310
}

2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322
static void azx_shutdown(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip;

	if (!card)
		return;
	chip = card->private_data;
	if (chip && chip->running)
		azx_stop_chip(chip);
}

L
Linus Torvalds 已提交
2323
/* PCI IDs */
2324
static const struct pci_device_id azx_ids[] = {
2325
	/* CPT */
2326
	{ PCI_DEVICE(0x8086, 0x1c20),
2327
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2328
	/* PBG */
2329
	{ PCI_DEVICE(0x8086, 0x1d20),
2330
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2331
	/* Panther Point */
2332
	{ PCI_DEVICE(0x8086, 0x1e20),
2333
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2334 2335
	/* Lynx Point */
	{ PCI_DEVICE(0x8086, 0x8c20),
2336
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2337 2338 2339
	/* 9 Series */
	{ PCI_DEVICE(0x8086, 0x8ca0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2340 2341 2342 2343 2344
	/* Wellsburg */
	{ PCI_DEVICE(0x8086, 0x8d20),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
	{ PCI_DEVICE(0x8086, 0x8d21),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2345 2346
	/* Lewisburg */
	{ PCI_DEVICE(0x8086, 0xa1f0),
2347
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2348
	{ PCI_DEVICE(0x8086, 0xa270),
2349
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2350 2351
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c20),
2352
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2353 2354
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c21),
2355
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2356 2357 2358
	/* Wildcat Point-LP */
	{ PCI_DEVICE(0x8086, 0x9ca0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2359 2360
	/* Sunrise Point */
	{ PCI_DEVICE(0x8086, 0xa170),
2361
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2362 2363
	/* Sunrise Point-LP */
	{ PCI_DEVICE(0x8086, 0x9d70),
2364
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
V
Vinod Koul 已提交
2365 2366
	/* Kabylake */
	{ PCI_DEVICE(0x8086, 0xa171),
2367
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
V
Vinod Koul 已提交
2368 2369
	/* Kabylake-LP */
	{ PCI_DEVICE(0x8086, 0x9d71),
2370
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2371 2372
	/* Kabylake-H */
	{ PCI_DEVICE(0x8086, 0xa2f0),
2373
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
M
Megha Dey 已提交
2374 2375
	/* Coffelake */
	{ PCI_DEVICE(0x8086, 0xa348),
2376
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2377 2378 2379
	/* Cannonlake */
	{ PCI_DEVICE(0x8086, 0x9dc8),
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
G
Guneshwor Singh 已提交
2380 2381 2382
	/* Icelake */
	{ PCI_DEVICE(0x8086, 0x34c8),
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2383 2384
	/* Broxton-P(Apollolake) */
	{ PCI_DEVICE(0x8086, 0x5a98),
2385
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2386 2387
	/* Broxton-T */
	{ PCI_DEVICE(0x8086, 0x1a98),
2388
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
V
Vinod Koul 已提交
2389 2390
	/* Gemini-Lake */
	{ PCI_DEVICE(0x8086, 0x3198),
2391
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2392
	/* Haswell */
2393
	{ PCI_DEVICE(0x8086, 0x0a0c),
2394
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2395
	{ PCI_DEVICE(0x8086, 0x0c0c),
2396
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2397
	{ PCI_DEVICE(0x8086, 0x0d0c),
2398
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2399 2400
	/* Broadwell */
	{ PCI_DEVICE(0x8086, 0x160c),
2401
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_BROADWELL },
2402 2403
	/* 5 Series/3400 */
	{ PCI_DEVICE(0x8086, 0x3b56),
2404
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
2405
	/* Poulsbo */
2406
	{ PCI_DEVICE(0x8086, 0x811b),
2407
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2408
	/* Oaktrail */
2409
	{ PCI_DEVICE(0x8086, 0x080a),
2410
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2411 2412
	/* BayTrail */
	{ PCI_DEVICE(0x8086, 0x0f04),
2413
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BAYTRAIL },
2414 2415
	/* Braswell */
	{ PCI_DEVICE(0x8086, 0x2284),
2416
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BRASWELL },
2417
	/* ICH6 */
2418
	{ PCI_DEVICE(0x8086, 0x2668),
2419 2420
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH7 */
2421
	{ PCI_DEVICE(0x8086, 0x27d8),
2422 2423
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ESB2 */
2424
	{ PCI_DEVICE(0x8086, 0x269a),
2425 2426
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH8 */
2427
	{ PCI_DEVICE(0x8086, 0x284b),
2428 2429
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH9 */
2430
	{ PCI_DEVICE(0x8086, 0x293e),
2431 2432
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH9 */
2433
	{ PCI_DEVICE(0x8086, 0x293f),
2434 2435
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH10 */
2436
	{ PCI_DEVICE(0x8086, 0x3a3e),
2437 2438
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH10 */
2439
	{ PCI_DEVICE(0x8086, 0x3a6e),
2440
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2441 2442 2443 2444
	/* Generic Intel */
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2445
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_NO_ALIGN_BUFSIZE },
2446 2447 2448 2449 2450 2451 2452 2453
	/* ATI SB 450/600/700/800/900 */
	{ PCI_DEVICE(0x1002, 0x437b),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	{ PCI_DEVICE(0x1002, 0x4383),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	/* AMD Hudson */
	{ PCI_DEVICE(0x1022, 0x780d),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
V
Vijendar Mukunda 已提交
2454 2455
	/* AMD Raven */
	{ PCI_DEVICE(0x1022, 0x15e3),
2456 2457
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB |
			 AZX_DCAPS_PM_RUNTIME },
2458
	/* ATI HDMI */
2459 2460
	{ PCI_DEVICE(0x1002, 0x0002),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2461 2462
	{ PCI_DEVICE(0x1002, 0x1308),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2463 2464
	{ PCI_DEVICE(0x1002, 0x157a),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2465 2466
	{ PCI_DEVICE(0x1002, 0x15b3),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2467 2468 2469 2470 2471 2472 2473 2474
	{ PCI_DEVICE(0x1002, 0x793b),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x7919),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x960f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x970f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2475 2476
	{ PCI_DEVICE(0x1002, 0x9840),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496
	{ PCI_DEVICE(0x1002, 0xaa00),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa08),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa10),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa18),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa20),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa28),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa30),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa38),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa40),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa48),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512
	{ PCI_DEVICE(0x1002, 0xaa50),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa58),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa60),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa68),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa80),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa88),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa90),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa98),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2513
	{ PCI_DEVICE(0x1002, 0x9902),
2514
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2515
	{ PCI_DEVICE(0x1002, 0xaaa0),
2516
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2517
	{ PCI_DEVICE(0x1002, 0xaaa8),
2518
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2519
	{ PCI_DEVICE(0x1002, 0xaab0),
2520
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2521 2522
	{ PCI_DEVICE(0x1002, 0xaac0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2523 2524
	{ PCI_DEVICE(0x1002, 0xaac8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2525 2526 2527 2528
	{ PCI_DEVICE(0x1002, 0xaad8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
	{ PCI_DEVICE(0x1002, 0xaae8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2529 2530 2531 2532
	{ PCI_DEVICE(0x1002, 0xaae0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
	{ PCI_DEVICE(0x1002, 0xaaf0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2533
	/* VIA VT8251/VT8237A */
2534
	{ PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2535 2536 2537 2538
	/* VIA GFX VT7122/VX900 */
	{ PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
	/* VIA GFX VT6122/VX11 */
	{ PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
2539 2540 2541 2542 2543
	/* SIS966 */
	{ PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
	/* ULI M5461 */
	{ PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
	/* NVIDIA MCP */
2544 2545 2546
	{ PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2547
	  .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
2548
	/* Teradici */
2549 2550
	{ PCI_DEVICE(0x6549, 0x1200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2551 2552
	{ PCI_DEVICE(0x6549, 0x2200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2553
	/* Creative X-Fi (CA0110-IBG) */
2554 2555 2556 2557 2558
	/* CTHDA chips */
	{ PCI_DEVICE(0x1102, 0x0010),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
	{ PCI_DEVICE(0x1102, 0x0012),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
T
Takashi Iwai 已提交
2559
#if !IS_ENABLED(CONFIG_SND_CTXFI)
2560 2561 2562 2563
	/* the following entry conflicts with snd-ctxfi driver,
	 * as ctxfi driver mutates from HD-audio to native mode with
	 * a special command sequence.
	 */
2564 2565 2566
	{ PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2567
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2568
	  AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2569 2570
#else
	/* this entry seems still valid -- i.e. without emu20kx chip */
2571 2572
	{ PCI_DEVICE(0x1102, 0x0009),
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2573
	  AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2574
#endif
2575 2576 2577
	/* CM8888 */
	{ PCI_DEVICE(0x13f6, 0x5011),
	  .driver_data = AZX_DRIVER_CMEDIA |
2578
	  AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_SNOOP_OFF },
2579 2580
	/* Vortex86MX */
	{ PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
2581 2582
	/* VMware HDAudio */
	{ PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
2583
	/* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
2584 2585 2586
	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2587
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
2588 2589 2590
	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2591
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
L
Linus Torvalds 已提交
2592 2593 2594 2595 2596
	{ 0, }
};
MODULE_DEVICE_TABLE(pci, azx_ids);

/* pci_driver definition */
2597
static struct pci_driver azx_driver = {
2598
	.name = KBUILD_MODNAME,
L
Linus Torvalds 已提交
2599 2600
	.id_table = azx_ids,
	.probe = azx_probe,
2601
	.remove = azx_remove,
2602
	.shutdown = azx_shutdown,
2603 2604 2605
	.driver = {
		.pm = AZX_PM_OPS,
	},
L
Linus Torvalds 已提交
2606 2607
};

2608
module_pci_driver(azx_driver);