i915_drv.h 111.4 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include <uapi/drm/i915_drm.h>
34
#include <uapi/drm/drm_fourcc.h>
35

36
#include <linux/io-mapping.h>
37
#include <linux/i2c.h>
38
#include <linux/i2c-algo-bit.h>
39
#include <linux/backlight.h>
40
#include <linux/hash.h>
41
#include <linux/intel-iommu.h>
42
#include <linux/kref.h>
43
#include <linux/mm_types.h>
44
#include <linux/perf_event.h>
45
#include <linux/pm_qos.h>
46
#include <linux/reservation.h>
47
#include <linux/shmem_fs.h>
48
#include <linux/stackdepot.h>
49 50 51 52

#include <drm/intel-gtt.h>
#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
#include <drm/drm_gem.h>
D
Daniel Vetter 已提交
53
#include <drm/drm_auth.h>
54
#include <drm/drm_cache.h>
55
#include <drm/drm_util.h>
56
#include <drm/drm_dsc.h>
J
Jani Nikula 已提交
57
#include <drm/drm_connector.h>
58

59
#include "i915_fixed.h"
60 61
#include "i915_params.h"
#include "i915_reg.h"
62
#include "i915_utils.h"
63 64

#include "intel_bios.h"
65
#include "intel_device_info.h"
66
#include "intel_display.h"
67
#include "intel_dpll_mgr.h"
68
#include "intel_lrc.h"
69
#include "intel_opregion.h"
70
#include "intel_ringbuffer.h"
71
#include "intel_uncore.h"
72
#include "intel_wopcm.h"
73
#include "intel_workarounds.h"
74
#include "intel_uc.h"
75

76
#include "i915_gem.h"
77
#include "i915_gem_context.h"
J
Joonas Lahtinen 已提交
78 79
#include "i915_gem_fence_reg.h"
#include "i915_gem_object.h"
80
#include "i915_gem_gtt.h"
81
#include "i915_gpu_error.h"
82
#include "i915_request.h"
83
#include "i915_scheduler.h"
84
#include "i915_timeline.h"
J
Joonas Lahtinen 已提交
85 86
#include "i915_vma.h"

87 88
#include "intel_gvt.h"

L
Linus Torvalds 已提交
89 90 91 92 93
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
94 95
#define DRIVER_DATE		"20190110"
#define DRIVER_TIMESTAMP	1547162337
L
Linus Torvalds 已提交
96

R
Rob Clark 已提交
97 98 99 100 101 102 103 104 105
/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
 * which may not necessarily be a user visible problem.  This will either
 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
 * enable distros and users to tailor their preferred amount of i915 abrt
 * spam.
 */
#define I915_STATE_WARN(condition, format...) ({			\
	int __ret_warn_on = !!(condition);				\
106
	if (unlikely(__ret_warn_on))					\
107
		if (!WARN(i915_modparams.verbose_state_checks, format))	\
R
Rob Clark 已提交
108 109 110 111
			DRM_ERROR(format);				\
	unlikely(__ret_warn_on);					\
})

112 113
#define I915_STATE_WARN_ON(x)						\
	I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
114

115
#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
116

117 118 119
bool __i915_inject_load_failure(const char *func, int line);
#define i915_inject_load_failure() \
	__i915_inject_load_failure(__func__, __LINE__)
120 121 122

bool i915_error_injected(void);

123
#else
124

125
#define i915_inject_load_failure() false
126 127
#define i915_error_injected() false

128
#endif
129

130 131 132 133
#define i915_load_error(i915, fmt, ...)					 \
	__i915_printk(i915, i915_error_injected() ? KERN_DEBUG : KERN_ERR, \
		      fmt, ##__VA_ARGS__)

134 135
typedef depot_stack_handle_t intel_wakeref_t;

136 137 138 139 140 141
enum hpd_pin {
	HPD_NONE = 0,
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
142
	HPD_PORT_A,
143 144 145
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
X
Xiong Zhang 已提交
146
	HPD_PORT_E,
147
	HPD_PORT_F,
148 149 150
	HPD_NUM_PINS
};

151 152 153
#define for_each_hpd_pin(__pin) \
	for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)

154 155
/* Threshold == 5 for long IRQs, 50 for short */
#define HPD_STORM_DEFAULT_THRESHOLD 50
L
Lyude 已提交
156

157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175
struct i915_hotplug {
	struct work_struct hotplug_work;

	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
	struct delayed_work reenable_work;

	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

176 177 178
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
179
	unsigned int hpd_storm_threshold;
180 181
	/* Whether or not to count short HPD IRQs in HPD storms */
	u8 hpd_short_storm_enabled;
L
Lyude 已提交
182

183 184 185 186 187 188 189 190 191 192
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

193 194 195 196 197 198
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
199

200
struct drm_i915_private;
201
struct i915_mm_struct;
202
struct i915_mmu_object;
203

204 205 206 207 208 209 210
struct drm_i915_file_private {
	struct drm_i915_private *dev_priv;
	struct drm_file *file;

	struct {
		spinlock_t lock;
		struct list_head request_list;
211 212 213 214 215 216
/* 20ms is a fairly arbitrary limit (greater than the average frame time)
 * chosen to prevent the CPU getting more than a frame ahead of the GPU
 * (when using lax throttling for the frontbuffer). We also use it to
 * offer free GPU waitboosts for severely congested workloads.
 */
#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
217 218 219
	} mm;
	struct idr context_idr;

220
	struct intel_rps_client {
221
		atomic_t boosts;
222
	} rps_client;
223

224
	unsigned int bsd_engine;
225

226 227 228 229 230 231 232
/*
 * Every context ban increments per client ban score. Also
 * hangs in short succession increments ban score. If ban threshold
 * is reached, client is considered banned and submitting more work
 * will fail. This is a stop gap measure to limit the badly behaving
 * clients access to gpu. Note that unbannable contexts never increment
 * the client ban score.
233
 */
234 235 236 237 238 239 240
#define I915_CLIENT_SCORE_HANG_FAST	1
#define   I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
#define I915_CLIENT_SCORE_CONTEXT_BAN   3
#define I915_CLIENT_SCORE_BANNED	9
	/** ban_score: Accumulated score of all ctx bans and fast hangs. */
	atomic_t ban_score;
	unsigned long hang_timestamp;
241 242
};

L
Linus Torvalds 已提交
243 244 245
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
246 247
 * 1.2: Add Power Management
 * 1.3: Add vblank support
248
 * 1.4: Fix cmdbuffer path, add heap destroy
249
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
250 251
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
252 253
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
254
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
255 256
#define DRIVER_PATCHLEVEL	0

257 258 259
struct intel_overlay;
struct intel_overlay_error_state;

260
struct sdvo_device_mapping {
C
Chris Wilson 已提交
261
	u8 initialized;
262 263 264
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
265
	u8 i2c_pin;
266
	u8 ddc_pin;
267 268
};

269
struct intel_connector;
270
struct intel_encoder;
271
struct intel_atomic_state;
272
struct intel_crtc_state;
273
struct intel_initial_plane_config;
274
struct intel_crtc;
275 276
struct intel_limit;
struct dpll;
277
struct intel_cdclk_state;
278

279
struct drm_i915_display_funcs {
280 281
	void (*get_cdclk)(struct drm_i915_private *dev_priv,
			  struct intel_cdclk_state *cdclk_state);
282 283
	void (*set_cdclk)(struct drm_i915_private *dev_priv,
			  const struct intel_cdclk_state *cdclk_state);
284 285
	int (*get_fifo_size)(struct drm_i915_private *dev_priv,
			     enum i9xx_plane_id i9xx_plane);
286
	int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
287
	int (*compute_intermediate_wm)(struct intel_crtc_state *newstate);
288 289 290 291 292 293
	void (*initial_watermarks)(struct intel_atomic_state *state,
				   struct intel_crtc_state *cstate);
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
					 struct intel_crtc_state *cstate);
	void (*optimize_watermarks)(struct intel_atomic_state *state,
				    struct intel_crtc_state *cstate);
294
	int (*compute_global_watermarks)(struct intel_atomic_state *state);
295
	void (*update_wm)(struct intel_crtc *crtc);
296
	int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
297 298 299
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
300
				struct intel_crtc_state *);
301 302
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
303 304
	int (*crtc_compute_clock)(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
305 306 307 308
	void (*crtc_enable)(struct intel_crtc_state *pipe_config,
			    struct drm_atomic_state *old_state);
	void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
			     struct drm_atomic_state *old_state);
309
	void (*update_crtcs)(struct drm_atomic_state *state);
310 311 312 313 314 315
	void (*audio_codec_enable)(struct intel_encoder *encoder,
				   const struct intel_crtc_state *crtc_state,
				   const struct drm_connector_state *conn_state);
	void (*audio_codec_disable)(struct intel_encoder *encoder,
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state);
316 317
	void (*fdi_link_train)(struct intel_crtc *crtc,
			       const struct intel_crtc_state *crtc_state);
318
	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
319
	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
320 321 322 323 324
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
325

326 327
	void (*load_csc_matrix)(struct intel_crtc_state *crtc_state);
	void (*load_luts)(struct intel_crtc_state *crtc_state);
328 329
};

330 331 332 333
#define CSR_VERSION(major, minor)	((major) << 16 | (minor))
#define CSR_VERSION_MAJOR(version)	((version) >> 16)
#define CSR_VERSION_MINOR(version)	((version) & 0xffff)

334
struct intel_csr {
335
	struct work_struct work;
336
	const char *fw_path;
337
	uint32_t required_version;
338
	uint32_t max_fw_size; /* bytes */
339
	uint32_t *dmc_payload;
340
	uint32_t dmc_fw_size; /* dwords */
341
	uint32_t version;
342
	uint32_t mmio_count;
343
	i915_reg_t mmioaddr[8];
344
	uint32_t mmiodata[8];
345
	uint32_t dc_state;
346
	uint32_t allowed_dc_mask;
347 348
};

349 350
enum i915_cache_level {
	I915_CACHE_NONE = 0,
351 352 353 354 355
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
356
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
357 358
};

359 360
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

361 362 363 364 365
enum fb_op_origin {
	ORIGIN_GTT,
	ORIGIN_CPU,
	ORIGIN_CS,
	ORIGIN_FLIP,
366
	ORIGIN_DIRTYFB,
367 368
};

369
struct intel_fbc {
P
Paulo Zanoni 已提交
370 371 372
	/* This is always the inner lock when overlapping with struct_mutex and
	 * it's the outer lock when overlapping with stolen_lock. */
	struct mutex lock;
B
Ben Widawsky 已提交
373
	unsigned threshold;
374 375
	unsigned int possible_framebuffer_bits;
	unsigned int busy_bits;
376
	unsigned int visible_pipes_mask;
377
	struct intel_crtc *crtc;
378

379
	struct drm_mm_node compressed_fb;
380 381
	struct drm_mm_node *compressed_llb;

382 383
	bool false_color;

384
	bool enabled;
385
	bool active;
386
	bool flip_pending;
387

388 389 390
	bool underrun_detected;
	struct work_struct underrun_work;

391 392 393 394 395
	/*
	 * Due to the atomic rules we can't access some structures without the
	 * appropriate locking, so we cache information here in order to avoid
	 * these problems.
	 */
396
	struct intel_fbc_state_cache {
397
		struct i915_vma *vma;
398
		unsigned long flags;
399

400 401 402 403 404 405 406 407 408 409
		struct {
			unsigned int mode_flags;
			uint32_t hsw_bdw_pixel_rate;
		} crtc;

		struct {
			unsigned int rotation;
			int src_w;
			int src_h;
			bool visible;
410 411 412 413 414 415 416 417
			/*
			 * Display surface base address adjustement for
			 * pageflips. Note that on gen4+ this only adjusts up
			 * to a tile, offsets within a tile are handled in
			 * the hw itself (with the TILEOFF register).
			 */
			int adjusted_x;
			int adjusted_y;
418 419

			int y;
420 421

			uint16_t pixel_blend_mode;
422 423 424
		} plane;

		struct {
425
			const struct drm_format_info *format;
426 427 428 429
			unsigned int stride;
		} fb;
	} state_cache;

430 431 432 433 434 435 436
	/*
	 * This structure contains everything that's relevant to program the
	 * hardware registers. When we want to figure out if we need to disable
	 * and re-enable FBC for a new configuration we just check if there's
	 * something different in the struct. The genx_fbc_activate functions
	 * are supposed to read from it in order to program the registers.
	 */
437
	struct intel_fbc_reg_params {
438
		struct i915_vma *vma;
439
		unsigned long flags;
440

441 442
		struct {
			enum pipe pipe;
443
			enum i9xx_plane_id i9xx_plane;
444 445 446 447
			unsigned int fence_y_offset;
		} crtc;

		struct {
448
			const struct drm_format_info *format;
449 450 451 452
			unsigned int stride;
		} fb;

		int cfb_size;
453
		unsigned int gen9_wa_cfb_stride;
454 455
	} params;

456
	const char *no_fbc_reason;
457 458
};

459
/*
460 461 462 463 464 465 466 467 468 469 470 471 472 473
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
474 475
};

476
struct intel_dp;
477 478 479 480 481 482 483 484 485
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

R
Rodrigo Vivi 已提交
486
struct i915_psr {
487
	struct mutex lock;
488 489 490 491 492

#define I915_PSR_DEBUG_MODE_MASK	0x0f
#define I915_PSR_DEBUG_DEFAULT		0x00
#define I915_PSR_DEBUG_DISABLE		0x01
#define I915_PSR_DEBUG_ENABLE		0x02
493
#define I915_PSR_DEBUG_FORCE_PSR1	0x03
494 495 496
#define I915_PSR_DEBUG_IRQ		0x10

	u32 debug;
R
Rodrigo Vivi 已提交
497
	bool sink_support;
498 499
	bool prepared, enabled;
	struct intel_dp *dp;
500
	enum pipe pipe;
501
	bool active;
502
	struct work_struct work;
503
	unsigned busy_frontbuffer_bits;
504
	bool sink_psr2_support;
505
	bool link_standby;
506
	bool colorimetry_support;
507
	bool psr2_enabled;
508
	u8 sink_sync_latency;
509 510
	ktime_t last_entry_attempt;
	ktime_t last_exit;
511
	bool sink_not_reliable;
512
	bool irq_aux_error;
513
	u16 su_x_granularity;
514
};
515

516
enum intel_pch {
517
	PCH_NONE = 0,	/* No PCH present */
518
	PCH_IBX,	/* Ibexpeak PCH */
519 520
	PCH_CPT,	/* Cougarpoint/Pantherpoint PCH */
	PCH_LPT,	/* Lynxpoint/Wildcatpoint PCH */
521
	PCH_SPT,        /* Sunrisepoint PCH */
522 523
	PCH_KBP,        /* Kaby Lake PCH */
	PCH_CNP,        /* Cannon Lake PCH */
524
	PCH_ICP,	/* Ice Lake PCH */
L
Lucas De Marchi 已提交
525
	PCH_NOP,	/* PCH without south display */
526 527
};

528 529 530 531 532
enum intel_sbi_destination {
	SBI_ICLK,
	SBI_MPHY,
};

533
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
534
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
535
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
536
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
537
#define QUIRK_INCREASE_T12_DELAY (1<<6)
538
#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
539

540
struct intel_fbdev;
541
struct intel_fbc_work;
542

543 544
struct intel_gmbus {
	struct i2c_adapter adapter;
545
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
546
	u32 force_bit;
547
	u32 reg0;
548
	i915_reg_t gpio_reg;
549
	struct i2c_algo_bit_data bit_algo;
550 551 552
	struct drm_i915_private *dev_priv;
};

553
struct i915_suspend_saved_registers {
554
	u32 saveDSPARB;
J
Jesse Barnes 已提交
555
	u32 saveFBC_CONTROL;
556 557
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
558 559
	u32 saveSWF0[16];
	u32 saveSWF1[16];
560
	u32 saveSWF3[3];
561
	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
562
	u32 savePCH_PORT_HOTPLUG;
563
	u16 saveGCDGMBUS;
564
};
565

566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623
struct vlv_s0ix_state {
	/* GAM */
	u32 wr_watermark;
	u32 gfx_prio_ctrl;
	u32 arb_mode;
	u32 gfx_pend_tlb0;
	u32 gfx_pend_tlb1;
	u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
	u32 media_max_req_count;
	u32 gfx_max_req_count;
	u32 render_hwsp;
	u32 ecochk;
	u32 bsd_hwsp;
	u32 blt_hwsp;
	u32 tlb_rd_addr;

	/* MBC */
	u32 g3dctl;
	u32 gsckgctl;
	u32 mbctl;

	/* GCP */
	u32 ucgctl1;
	u32 ucgctl3;
	u32 rcgctl1;
	u32 rcgctl2;
	u32 rstctl;
	u32 misccpctl;

	/* GPM */
	u32 gfxpause;
	u32 rpdeuhwtc;
	u32 rpdeuc;
	u32 ecobus;
	u32 pwrdwnupctl;
	u32 rp_down_timeout;
	u32 rp_deucsw;
	u32 rcubmabdtmr;
	u32 rcedata;
	u32 spare2gh;

	/* Display 1 CZ domain */
	u32 gt_imr;
	u32 gt_ier;
	u32 pm_imr;
	u32 pm_ier;
	u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];

	/* GT SA CZ domain */
	u32 tilectl;
	u32 gt_fifoctl;
	u32 gtlc_wake_ctrl;
	u32 gtlc_survive;
	u32 pmwgicz;

	/* Display 2 CZ domain */
	u32 gu_ctl0;
	u32 gu_ctl1;
624
	u32 pcbr;
625 626 627
	u32 clock_gate_dis2;
};

628
struct intel_rps_ei {
629
	ktime_t ktime;
630 631
	u32 render_c0;
	u32 media_c0;
632 633
};

634
struct intel_rps {
I
Imre Deak 已提交
635 636 637 638
	/*
	 * work, interrupts_enabled and pm_iir are protected by
	 * dev_priv->irq_lock
	 */
639
	struct work_struct work;
I
Imre Deak 已提交
640
	bool interrupts_enabled;
641
	u32 pm_iir;
642

643
	/* PM interrupt bits that should never be masked */
644
	u32 pm_intrmsk_mbz;
645

646 647 648 649 650 651 652 653 654 655 656 657 658 659 660
	/* Frequencies are stored in potentially platform dependent multiples.
	 * In other words, *_freq needs to be multiplied by X to be interesting.
	 * Soft limits are those which are used for the dynamic reclocking done
	 * by the driver (raise frequencies under heavy loads, and lower for
	 * lighter loads). Hard limits are those imposed by the hardware.
	 *
	 * A distinction is made for overclocking, which is never enabled by
	 * default, and is considered to be above the hard limit if it's
	 * possible at all.
	 */
	u8 cur_freq;		/* Current frequency (cached, may not == HW) */
	u8 min_freq_softlimit;	/* Minimum frequency permitted by the driver */
	u8 max_freq_softlimit;	/* Max frequency permitted by the driver */
	u8 max_freq;		/* Maximum frequency, RP0 if not overclocking */
	u8 min_freq;		/* AKA RPn. Minimum frequency */
661
	u8 boost_freq;		/* Frequency to request when wait boosting */
662
	u8 idle_freq;		/* Frequency to request when we are idle */
663 664 665
	u8 efficient_freq;	/* AKA RPe. Pre-determined balanced frequency */
	u8 rp1_freq;		/* "less than" RP0 power/freqency */
	u8 rp0_freq;		/* Non-overclocked max frequency. */
666
	u16 gpll_ref_freq;	/* vlv/chv GPLL reference frequency */
667

668
	int last_adj;
C
Chris Wilson 已提交
669 670 671 672 673 674 675 676 677 678

	struct {
		struct mutex mutex;

		enum { LOW_POWER, BETWEEN, HIGH_POWER } mode;
		unsigned int interactive;

		u8 up_threshold; /* Current %busy required to uplock */
		u8 down_threshold; /* Current %busy required to downclock */
	} power;
679

680
	bool enabled;
681 682
	atomic_t num_waiters;
	atomic_t boosts;
683

684
	/* manual wa residency calculations */
685
	struct intel_rps_ei ei;
686 687
};

688 689
struct intel_rc6 {
	bool enabled;
690 691
	u64 prev_hw_residency[4];
	u64 cur_residency[4];
692 693 694 695 696 697
};

struct intel_llc_pstate {
	bool enabled;
};

698 699
struct intel_gen6_power_mgmt {
	struct intel_rps rps;
700 701
	struct intel_rc6 rc6;
	struct intel_llc_pstate llc_pstate;
702 703
};

D
Daniel Vetter 已提交
704 705 706
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

707 708 709 710 711 712 713 714 715 716 717
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
718
	u64 last_time2;
719 720 721 722 723 724 725
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
};

726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755
struct drm_i915_private;
struct i915_power_well;

struct i915_power_well_ops {
	/*
	 * Synchronize the well's hw state to match the current sw state, for
	 * example enable/disable it based on the current refcount. Called
	 * during driver init and resume time, possibly after first calling
	 * the enable/disable handlers.
	 */
	void (*sync_hw)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/*
	 * Enable the well and resources that depend on it (for example
	 * interrupts located on the well). Called after the 0->1 refcount
	 * transition.
	 */
	void (*enable)(struct drm_i915_private *dev_priv,
		       struct i915_power_well *power_well);
	/*
	 * Disable the well and resources that depend on it. Called after
	 * the 1->0 refcount transition.
	 */
	void (*disable)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/* Returns the hw enabled state. */
	bool (*is_enabled)(struct drm_i915_private *dev_priv,
			   struct i915_power_well *power_well);
};

756 757 758 759 760 761 762
struct i915_power_well_regs {
	i915_reg_t bios;
	i915_reg_t driver;
	i915_reg_t kvmr;
	i915_reg_t debug;
};

763
/* Power well structure for haswell */
764
struct i915_power_well_desc {
765
	const char *name;
766
	bool always_on;
767
	u64 domains;
768
	/* unique identifier for this power well */
I
Imre Deak 已提交
769
	enum i915_power_well_id id;
770 771 772 773
	/*
	 * Arbitraty data associated with this power well. Platform and power
	 * well specific.
	 */
774
	union {
775 776 777 778 779 780 781
		struct {
			/*
			 * request/status flag index in the PUNIT power well
			 * control/status registers.
			 */
			u8 idx;
		} vlv;
782 783 784
		struct {
			enum dpio_phy phy;
		} bxt;
785
		struct {
786 787 788 789 790 791
			const struct i915_power_well_regs *regs;
			/*
			 * request/status flag index in the power well
			 * constrol/status registers.
			 */
			u8 idx;
792 793 794 795
			/* Mask of pipes whose IRQ logic is backed by the pw */
			u8 irq_pipe_mask;
			/* The pw is backing the VGA functionality */
			bool has_vga:1;
796
			bool has_fuses:1;
797 798 799 800 801
			/*
			 * The pw is for an ICL+ TypeC PHY port in
			 * Thunderbolt mode.
			 */
			bool is_tc_tbt:1;
802
		} hsw;
803
	};
804
	const struct i915_power_well_ops *ops;
805 806
};

807 808 809 810 811 812 813 814
struct i915_power_well {
	const struct i915_power_well_desc *desc;
	/* power well enable/disable usage count */
	int count;
	/* cached hw enabled state */
	bool hw_enabled;
};

815
struct i915_power_domains {
816 817 818 819
	/*
	 * Power wells needed for initialization at driver init and suspend
	 * time are on. They are kept on until after the first modeset.
	 */
820
	bool initializing;
821
	bool display_core_suspended;
822
	int power_well_count;
823

824
	struct mutex lock;
825
	int domain_use_count[POWER_DOMAIN_NUM];
826
	struct i915_power_well *power_wells;
827 828
};

829
#define MAX_L3_SLICES 2
830
struct intel_l3_parity {
831
	u32 *remap_info[MAX_L3_SLICES];
832
	struct work_struct error_work;
833
	int which_slice;
834 835
};

836 837 838
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
839 840 841 842
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

843 844 845
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

846 847 848 849 850
	/** List of all objects in gtt_space. Used to restore gtt
	 * mappings on resume */
	struct list_head bound_list;
	/**
	 * List of objects which are not bound to the GTT (thus
851 852
	 * are idle and not used by the GPU). These objects may or may
	 * not actually have any pages attached.
853 854 855
	 */
	struct list_head unbound_list;

856 857 858 859 860
	/** List of all objects in gtt_space, currently mmaped by userspace.
	 * All objects within this list must also be on bound_list.
	 */
	struct list_head userfault_list;

861 862 863 864 865
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
	struct work_struct free_work;
866
	spinlock_t free_lock;
867 868 869 870 871
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
872

873 874 875
	/**
	 * Small stash of WC pages
	 */
876
	struct pagestash wc_stash;
877

M
Matthew Auld 已提交
878 879 880 881 882
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

883 884 885
	/** PPGTT used for aliasing the PPGTT with the GTT */
	struct i915_hw_ppgtt *aliasing_ppgtt;

886
	struct notifier_block oom_notifier;
887
	struct notifier_block vmap_notifier;
888
	struct shrinker shrinker;
889 890 891 892

	/** LRU list of objects with fence regs on them. */
	struct list_head fence_list;

893 894 895 896 897 898 899
	/**
	 * Workqueue to fault in userptr pages, flushed by the execbuf
	 * when required but otherwise left to userspace to try again
	 * on EAGAIN.
	 */
	struct workqueue_struct *userptr_wq;

900 901
	u64 unordered_timeline;

902
	/* the indicator for dispatch video commands on two BSD rings */
903
	atomic_t bsd_engine_dispatch_index;
904

905 906 907 908 909 910
	/** Bit 6 swizzling required for X tiling */
	uint32_t bit_6_swizzle_x;
	/** Bit 6 swizzling required for Y tiling */
	uint32_t bit_6_swizzle_y;

	/* accounting, useful for userland debugging */
911
	spinlock_t object_stat_lock;
912
	u64 object_memory;
913 914 915
	u32 object_count;
};

916 917
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

918 919 920
#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */

921 922 923
#define I915_ENGINE_DEAD_TIMEOUT  (4 * HZ)  /* Seqno, head and subunits dead */
#define I915_SEQNO_DEAD_TIMEOUT   (12 * HZ) /* Seqno dead with active head */

924 925
#define I915_ENGINE_WEDGED_TIMEOUT  (60 * HZ)  /* Reset but no recovery? */

926
struct ddi_vbt_port_info {
927 928
	int max_tmds_clock;

929 930 931 932 933 934
	/*
	 * This is an index in the HDMI/DVI DDI buffer translation table.
	 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
	 * populate this field.
	 */
#define HDMI_LEVEL_SHIFT_UNKNOWN	0xff
935
	uint8_t hdmi_level_shift;
936 937 938 939

	uint8_t supports_dvi:1;
	uint8_t supports_hdmi:1;
	uint8_t supports_dp:1;
940
	uint8_t supports_edp:1;
941 942
	uint8_t supports_typec_usb:1;
	uint8_t supports_tbt:1;
943 944

	uint8_t alternate_aux_channel;
X
Xiong Zhang 已提交
945
	uint8_t alternate_ddc_pin;
946 947 948

	uint8_t dp_boost_level;
	uint8_t hdmi_boost_level;
949
	int dp_max_link_rate;		/* 0 for not limited by VBT */
950 951
};

R
Rodrigo Vivi 已提交
952 953 954 955 956
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
957 958
};

959 960 961 962 963 964 965 966 967
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
968
	unsigned int int_lvds_support:1;
969 970
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
971
	unsigned int panel_type:4;
972 973
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
974
	enum drm_panel_orientation orientation;
975

976 977
	enum drrs_support_type drrs_type;

978 979 980 981 982
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
983
		bool low_vswing;
984 985 986 987
		bool initialized;
		int bpp;
		struct edp_power_seq pps;
	} edp;
988

R
Rodrigo Vivi 已提交
989
	struct {
990
		bool enable;
R
Rodrigo Vivi 已提交
991 992 993 994
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
995 996
		int tp1_wakeup_time_us;
		int tp2_tp3_wakeup_time_us;
R
Rodrigo Vivi 已提交
997 998
	} psr;

999 1000
	struct {
		u16 pwm_freq_hz;
1001
		bool present;
1002
		bool active_low_pwm;
1003
		u8 min_brightness;	/* min_brightness/255 of max */
1004
		u8 controller;		/* brightness controller number */
1005
		enum intel_backlight_type type;
1006 1007
	} backlight;

1008 1009 1010
	/* MIPI DSI */
	struct {
		u16 panel_id;
1011 1012
		struct mipi_config *config;
		struct mipi_pps_data *pps;
1013 1014
		u16 bl_ports;
		u16 cabc_ports;
1015 1016 1017
		u8 seq_version;
		u32 size;
		u8 *data;
1018
		const u8 *sequence[MIPI_SEQ_MAX];
1019
		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
1020
		enum drm_panel_orientation orientation;
1021 1022
	} dsi;

1023 1024 1025
	int crt_ddc_pin;

	int child_dev_num;
1026
	struct child_device_config *child_dev;
1027 1028

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1029
	struct sdvo_device_mapping sdvo_mappings[2];
1030 1031
};

1032 1033 1034 1035 1036
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

1037 1038 1039 1040 1041 1042 1043 1044
struct intel_wm_level {
	bool enable;
	uint32_t pri_val;
	uint32_t spr_val;
	uint32_t cur_val;
	uint32_t fbc_val;
};

1045
struct ilk_wm_values {
1046 1047 1048 1049 1050 1051 1052 1053
	uint32_t wm_pipe[3];
	uint32_t wm_lp[3];
	uint32_t wm_lp_spr[3];
	uint32_t wm_linetime[3];
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

1054
struct g4x_pipe_wm {
1055
	uint16_t plane[I915_MAX_PLANES];
1056
	uint16_t fbc;
1057
};
1058

1059
struct g4x_sr_wm {
1060
	uint16_t plane;
1061
	uint16_t cursor;
1062
	uint16_t fbc;
1063 1064 1065 1066
};

struct vlv_wm_ddl_values {
	uint8_t plane[I915_MAX_PLANES];
1067
};
1068

1069
struct vlv_wm_values {
1070 1071
	struct g4x_pipe_wm pipe[3];
	struct g4x_sr_wm sr;
1072
	struct vlv_wm_ddl_values ddl[3];
1073 1074
	uint8_t level;
	bool cxsr;
1075 1076
};

1077 1078 1079 1080 1081 1082 1083 1084 1085
struct g4x_wm_values {
	struct g4x_pipe_wm pipe[2];
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

1086
struct skl_ddb_entry {
1087
	uint16_t start, end;	/* in number of blocks, 'end' is exclusive */
1088 1089 1090 1091
};

static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
{
1092
	return entry->end - entry->start;
1093 1094
}

1095 1096 1097 1098 1099 1100 1101 1102 1103
static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
				       const struct skl_ddb_entry *e2)
{
	if (e1->start == e2->start && e1->end == e2->end)
		return true;

	return false;
}

1104
struct skl_ddb_allocation {
1105
	u8 enabled_slices; /* GEN11 has configurable 2 slices */
1106 1107
};

1108
struct skl_ddb_values {
1109
	unsigned dirty_pipes;
1110
	struct skl_ddb_allocation ddb;
1111 1112 1113
};

struct skl_wm_level {
L
Lyude 已提交
1114 1115
	uint16_t plane_res_b;
	uint8_t plane_res_l;
1116
	bool plane_en;
1117 1118
};

1119 1120 1121 1122
/* Stores plane specific WM parameters */
struct skl_wm_params {
	bool x_tiled, y_tiled;
	bool rc_surface;
1123
	bool is_planar;
1124 1125 1126 1127 1128 1129 1130 1131
	uint32_t width;
	uint8_t cpp;
	uint32_t plane_pixel_rate;
	uint32_t y_min_scanlines;
	uint32_t plane_bytes_per_line;
	uint_fixed_16_16_t plane_blocks_per_line;
	uint_fixed_16_16_t y_tile_minimum;
	uint32_t linetime_us;
1132
	uint32_t dbuf_block_size;
1133 1134
};

1135
/*
1136 1137 1138 1139
 * This struct helps tracking the state needed for runtime PM, which puts the
 * device in PCI D3 state. Notice that when this happens, nothing on the
 * graphics device works, even register access, so we don't get interrupts nor
 * anything else.
1140
 *
1141 1142 1143
 * Every piece of our code that needs to actually touch the hardware needs to
 * either call intel_runtime_pm_get or call intel_display_power_get with the
 * appropriate power domain.
1144
 *
1145 1146
 * Our driver uses the autosuspend delay feature, which means we'll only really
 * suspend if we stay with zero refcount for a certain amount of time. The
1147
 * default value is currently very conservative (see intel_runtime_pm_enable), but
1148
 * it can be changed with the standard runtime PM files from sysfs.
1149 1150 1151 1152 1153
 *
 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
 * goes back to false exactly before we reenable the IRQs. We use this variable
 * to check if someone is trying to enable/disable IRQs while they're supposed
 * to be disabled. This shouldn't happen and we'll print some error messages in
1154
 * case it happens.
1155
 *
1156
 * For more, read the Documentation/power/runtime_pm.txt.
1157
 */
1158
struct i915_runtime_pm {
1159
	atomic_t wakeref_count;
1160
	bool suspended;
1161
	bool irqs_enabled;
1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180

#if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
	/*
	 * To aide detection of wakeref leaks and general misuse, we
	 * track all wakeref holders. With manual markup (i.e. returning
	 * a cookie to each rpm_get caller which they then supply to their
	 * paired rpm_put) we can remove corresponding pairs of and keep
	 * the array trimmed to active wakerefs.
	 */
	struct intel_runtime_pm_debug {
		spinlock_t lock;

		depot_stack_handle_t last_acquire;
		depot_stack_handle_t last_release;

		depot_stack_handle_t *owners;
		unsigned long count;
	} debug;
#endif
1181 1182
};

1183 1184 1185 1186 1187
enum intel_pipe_crc_source {
	INTEL_PIPE_CRC_SOURCE_NONE,
	INTEL_PIPE_CRC_SOURCE_PLANE1,
	INTEL_PIPE_CRC_SOURCE_PLANE2,
	INTEL_PIPE_CRC_SOURCE_PF,
1188
	INTEL_PIPE_CRC_SOURCE_PIPE,
D
Daniel Vetter 已提交
1189 1190 1191 1192 1193
	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
	INTEL_PIPE_CRC_SOURCE_TV,
	INTEL_PIPE_CRC_SOURCE_DP_B,
	INTEL_PIPE_CRC_SOURCE_DP_C,
	INTEL_PIPE_CRC_SOURCE_DP_D,
1194
	INTEL_PIPE_CRC_SOURCE_AUTO,
1195 1196 1197
	INTEL_PIPE_CRC_SOURCE_MAX,
};

1198
#define INTEL_PIPE_CRC_ENTRIES_NR	128
1199
struct intel_pipe_crc {
1200
	spinlock_t lock;
T
Tomeu Vizoso 已提交
1201
	int skipped;
1202
	enum intel_pipe_crc_source source;
1203 1204
};

1205
struct i915_frontbuffer_tracking {
1206
	spinlock_t lock;
1207 1208 1209 1210 1211 1212 1213 1214 1215

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

1216 1217
struct i915_virtual_gpu {
	bool active;
1218
	u32 caps;
1219 1220
};

1221 1222 1223 1224 1225 1226 1227
/* used in computing the new watermarks state */
struct intel_wm_config {
	unsigned int num_pipes_active;
	bool sprites_enabled;
	bool sprites_scaled;
};

1228 1229 1230 1231 1232
struct i915_oa_format {
	u32 format;
	int size;
};

1233 1234 1235 1236 1237
struct i915_oa_reg {
	i915_reg_t addr;
	u32 value;
};

1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
struct i915_oa_config {
	char uuid[UUID_STRING_LEN + 1];
	int id;

	const struct i915_oa_reg *mux_regs;
	u32 mux_regs_len;
	const struct i915_oa_reg *b_counter_regs;
	u32 b_counter_regs_len;
	const struct i915_oa_reg *flex_regs;
	u32 flex_regs_len;

	struct attribute_group sysfs_metric;
	struct attribute *attrs[2];
	struct device_attribute sysfs_metric_id;
1252 1253

	atomic_t ref_count;
1254 1255
};

1256 1257
struct i915_perf_stream;

1258 1259 1260
/**
 * struct i915_perf_stream_ops - the OPs to support a specific stream type
 */
1261
struct i915_perf_stream_ops {
1262 1263 1264 1265
	/**
	 * @enable: Enables the collection of HW samples, either in response to
	 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
	 * without `I915_PERF_FLAG_DISABLED`.
1266 1267 1268
	 */
	void (*enable)(struct i915_perf_stream *stream);

1269 1270 1271 1272
	/**
	 * @disable: Disables the collection of HW samples, either in response
	 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
	 * the stream.
1273 1274 1275
	 */
	void (*disable)(struct i915_perf_stream *stream);

1276 1277
	/**
	 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
1278 1279 1280 1281 1282 1283
	 * once there is something ready to read() for the stream
	 */
	void (*poll_wait)(struct i915_perf_stream *stream,
			  struct file *file,
			  poll_table *wait);

1284 1285 1286
	/**
	 * @wait_unlocked: For handling a blocking read, wait until there is
	 * something to ready to read() for the stream. E.g. wait on the same
1287
	 * wait queue that would be passed to poll_wait().
1288 1289 1290
	 */
	int (*wait_unlocked)(struct i915_perf_stream *stream);

1291 1292 1293 1294 1295 1296 1297
	/**
	 * @read: Copy buffered metrics as records to userspace
	 * **buf**: the userspace, destination buffer
	 * **count**: the number of bytes to copy, requested by userspace
	 * **offset**: zero at the start of the read, updated as the read
	 * proceeds, it represents how many bytes have been copied so far and
	 * the buffer offset for copying the next record.
1298
	 *
1299 1300
	 * Copy as many buffered i915 perf samples and records for this stream
	 * to userspace as will fit in the given buffer.
1301
	 *
1302 1303
	 * Only write complete records; returning -%ENOSPC if there isn't room
	 * for a complete record.
1304
	 *
1305 1306 1307
	 * Return any error condition that results in a short read such as
	 * -%ENOSPC or -%EFAULT, even though these may be squashed before
	 * returning to userspace.
1308 1309 1310 1311 1312 1313
	 */
	int (*read)(struct i915_perf_stream *stream,
		    char __user *buf,
		    size_t count,
		    size_t *offset);

1314 1315
	/**
	 * @destroy: Cleanup any stream specific resources.
1316 1317 1318 1319 1320 1321
	 *
	 * The stream will always be disabled before this is called.
	 */
	void (*destroy)(struct i915_perf_stream *stream);
};

1322 1323 1324
/**
 * struct i915_perf_stream - state for a single open stream FD
 */
1325
struct i915_perf_stream {
1326 1327 1328
	/**
	 * @dev_priv: i915 drm device
	 */
1329 1330
	struct drm_i915_private *dev_priv;

1331 1332 1333
	/**
	 * @link: Links the stream into ``&drm_i915_private->streams``
	 */
1334 1335
	struct list_head link;

1336 1337 1338 1339 1340
	/**
	 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
	 * properties given when opening a stream, representing the contents
	 * of a single sample as read() by userspace.
	 */
1341
	u32 sample_flags;
1342 1343 1344 1345 1346 1347

	/**
	 * @sample_size: Considering the configured contents of a sample
	 * combined with the required header size, this is the total size
	 * of a single sample record.
	 */
1348
	int sample_size;
1349

1350 1351 1352 1353
	/**
	 * @ctx: %NULL if measuring system-wide across all contexts or a
	 * specific context that is being monitored.
	 */
1354
	struct i915_gem_context *ctx;
1355 1356 1357 1358 1359 1360

	/**
	 * @enabled: Whether the stream is currently enabled, considering
	 * whether the stream was opened in a disabled state and based
	 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
	 */
1361 1362
	bool enabled;

1363 1364 1365 1366
	/**
	 * @ops: The callbacks providing the implementation of this specific
	 * type of configured stream.
	 */
1367
	const struct i915_perf_stream_ops *ops;
1368 1369 1370 1371 1372

	/**
	 * @oa_config: The OA configuration used by the stream.
	 */
	struct i915_oa_config *oa_config;
1373 1374
};

1375 1376 1377
/**
 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
 */
1378
struct i915_oa_ops {
1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397
	/**
	 * @is_valid_b_counter_reg: Validates register's address for
	 * programming boolean counters for a particular platform.
	 */
	bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
				       u32 addr);

	/**
	 * @is_valid_mux_reg: Validates register's address for programming mux
	 * for a particular platform.
	 */
	bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);

	/**
	 * @is_valid_flex_reg: Validates register's address for programming
	 * flex EU filtering for a particular platform.
	 */
	bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);

1398 1399 1400 1401
	/**
	 * @enable_metric_set: Selects and applies any MUX configuration to set
	 * up the Boolean and Custom (B/C) counters that are part of the
	 * counter reports being sampled. May apply system constraints such as
1402 1403
	 * disabling EU clock gating as required.
	 */
1404
	int (*enable_metric_set)(struct i915_perf_stream *stream);
1405 1406 1407 1408 1409

	/**
	 * @disable_metric_set: Remove system constraints associated with using
	 * the OA unit.
	 */
1410
	void (*disable_metric_set)(struct drm_i915_private *dev_priv);
1411 1412 1413 1414

	/**
	 * @oa_enable: Enable periodic sampling
	 */
1415
	void (*oa_enable)(struct i915_perf_stream *stream);
1416 1417 1418 1419

	/**
	 * @oa_disable: Disable periodic sampling
	 */
1420
	void (*oa_disable)(struct i915_perf_stream *stream);
1421 1422 1423 1424 1425

	/**
	 * @read: Copy data from the circular OA buffer into a given userspace
	 * buffer.
	 */
1426 1427 1428 1429
	int (*read)(struct i915_perf_stream *stream,
		    char __user *buf,
		    size_t count,
		    size_t *offset);
1430 1431

	/**
1432
	 * @oa_hw_tail_read: read the OA tail pointer register
1433
	 *
1434 1435 1436
	 * In particular this enables us to share all the fiddly code for
	 * handling the OA unit tail pointer race that affects multiple
	 * generations.
1437
	 */
1438
	u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
1439 1440
};

1441
struct intel_cdclk_state {
1442
	unsigned int cdclk, vco, ref, bypass;
1443
	u8 voltage_level;
1444 1445
};

1446
struct drm_i915_private {
1447 1448
	struct drm_device drm;

1449
	struct kmem_cache *objects;
1450
	struct kmem_cache *vmas;
1451
	struct kmem_cache *luts;
1452
	struct kmem_cache *requests;
1453
	struct kmem_cache *dependencies;
1454
	struct kmem_cache *priorities;
1455

1456
	const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
1457
	struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
1458
	struct intel_driver_caps caps;
1459

1460 1461 1462
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
1463
	 * backed by stolen memory. Note that stolen_usable_size tells us
1464 1465 1466 1467
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
1468 1469 1470 1471
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
1472

1473 1474 1475 1476 1477 1478 1479 1480 1481
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
1482
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
1483

1484 1485
	void __iomem *regs;

1486
	struct intel_uncore uncore;
1487

1488 1489
	struct i915_virtual_gpu vgpu;

1490
	struct intel_gvt *gvt;
1491

1492 1493
	struct intel_wopcm wopcm;

1494
	struct intel_huc huc;
1495 1496
	struct intel_guc guc;

1497 1498
	struct intel_csr csr;

1499
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1500

1501 1502 1503 1504 1505
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
1506 1507
	 * Base address of where the gmbus and gpio blocks are located (either
	 * on PCH or on SoC for platforms without PCH).
1508 1509 1510
	 */
	uint32_t gpio_mmio_base;

1511 1512 1513
	/* MMIO base address for MIPI regs */
	uint32_t mipi_mmio_base;

1514 1515
	uint32_t psr_mmio_base;

1516 1517
	uint32_t pps_mmio_base;

1518 1519
	wait_queue_head_t gmbus_wait_queue;

1520
	struct pci_dev *bridge_dev;
1521
	struct intel_engine_cs *engine[I915_NUM_ENGINES];
1522 1523 1524 1525
	/* Context used internally to idle the GPU and setup initial state */
	struct i915_gem_context *kernel_context;
	/* Context only to be used for injecting preemption commands */
	struct i915_gem_context *preempt_context;
1526 1527
	struct intel_engine_cs *engine_class[MAX_ENGINE_CLASS + 1]
					    [MAX_ENGINE_INSTANCE + 1];
1528 1529 1530 1531 1532 1533

	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

1534 1535
	bool display_irqs_enabled;

1536 1537 1538
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

V
Ville Syrjälä 已提交
1539 1540
	/* Sideband mailbox protection */
	struct mutex sb_lock;
1541 1542

	/** Cached value of IMR to avoid reads in updating the bitfield */
1543 1544 1545 1546
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
1547
	u32 gt_irq_mask;
1548 1549
	u32 pm_imr;
	u32 pm_ier;
1550
	u32 pm_rps_events;
1551
	u32 pm_guc_events;
1552
	u32 pipestat_irq_mask[I915_MAX_PIPES];
1553

1554
	struct i915_hotplug hotplug;
1555
	struct intel_fbc fbc;
1556
	struct i915_drrs drrs;
1557
	struct intel_opregion opregion;
1558
	struct intel_vbt_data vbt;
1559

1560 1561
	bool preserve_bios_swizzle;

1562 1563 1564
	/* overlay */
	struct intel_overlay *overlay;

1565
	/* backlight registers and fields in struct intel_panel */
1566
	struct mutex backlight_lock;
1567

1568 1569 1570
	/* LVDS info */
	bool no_aux_handshake;

V
Ville Syrjälä 已提交
1571 1572 1573
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

1574 1575 1576 1577
	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

	unsigned int fsb_freq, mem_freq, is_ddr3;
1578
	unsigned int skl_preferred_vco_freq;
1579
	unsigned int max_cdclk_freq;
1580

M
Mika Kahola 已提交
1581
	unsigned int max_dotclk_freq;
1582
	unsigned int rawclk_freq;
1583
	unsigned int hpll_freq;
1584
	unsigned int fdi_pll_freq;
1585
	unsigned int czclk_freq;
1586

1587
	struct {
1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601
		/*
		 * The current logical cdclk state.
		 * See intel_atomic_state.cdclk.logical
		 *
		 * For reading holding any crtc lock is sufficient,
		 * for writing must hold all of them.
		 */
		struct intel_cdclk_state logical;
		/*
		 * The current actual cdclk state.
		 * See intel_atomic_state.cdclk.actual
		 */
		struct intel_cdclk_state actual;
		/* The current hardware cdclk state */
1602 1603
		struct intel_cdclk_state hw;
	} cdclk;
1604

1605 1606 1607 1608 1609 1610 1611
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
1612 1613
	struct workqueue_struct *wq;

1614 1615 1616
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;

1617 1618 1619 1620 1621
	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1622
	unsigned short pch_id;
1623 1624 1625

	unsigned long quirks;

1626
	struct drm_atomic_state *modeset_restore_state;
1627
	struct drm_modeset_acquire_ctx reset_ctx;
1628

1629
	struct i915_ggtt ggtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
1630

1631
	struct i915_gem_mm mm;
1632 1633
	DECLARE_HASHTABLE(mm_structs, 7);
	struct mutex mm_lock;
1634

1635 1636
	struct intel_ppat ppat;

1637 1638
	/* Kernel Modesetting */

1639 1640
	struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1641

1642 1643 1644 1645
#ifdef CONFIG_DEBUG_FS
	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
#endif

1646
	/* dpll and cdclk state is protected by connection_mutex */
D
Daniel Vetter 已提交
1647 1648
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1649
	const struct intel_dpll_mgr *dpll_mgr;
1650

1651 1652 1653 1654 1655 1656 1657
	/*
	 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms
	 * plls share registers.
	 */
	struct mutex dpll_lock;

1658
	unsigned int active_crtcs;
1659 1660
	/* minimum acceptable cdclk for each pipe */
	int min_cdclk[I915_MAX_PIPES];
1661 1662
	/* minimum acceptable voltage level for each pipe */
	u8 min_voltage_level[I915_MAX_PIPES];
1663

1664
	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1665

1666
	struct i915_wa_list gt_wa_list;
1667

1668 1669
	struct i915_frontbuffer_tracking fb_tracking;

1670 1671 1672 1673 1674
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

1675
	u16 orig_clock;
1676

1677
	bool mchbar_need_disable;
1678

1679 1680
	struct intel_l3_parity l3_parity;

B
Ben Widawsky 已提交
1681
	/* Cannot be determined by PCIID. You must always read a register. */
1682
	u32 edram_cap;
B
Ben Widawsky 已提交
1683

1684 1685 1686 1687 1688 1689 1690 1691
	/*
	 * Protects RPS/RC6 register access and PCU communication.
	 * Must be taken after struct_mutex if nested. Note that
	 * this lock may be held for long periods of time when
	 * talking to hw - so only take it when talking to hw!
	 */
	struct mutex pcu_lock;

1692 1693
	/* gen6+ GT PM state */
	struct intel_gen6_power_mgmt gt_pm;
1694

1695 1696
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
1697
	struct intel_ilk_power_mgmt ips;
1698

1699
	struct i915_power_domains power_domains;
1700

R
Rodrigo Vivi 已提交
1701
	struct i915_psr psr;
1702

1703
	struct i915_gpu_error gpu_error;
1704

1705 1706
	struct drm_i915_gem_object *vlv_pctx;

1707 1708
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1709
	struct work_struct fbdev_suspend_work;
1710 1711

	struct drm_property *broadcast_rgb_property;
1712
	struct drm_property *force_audio_property;
1713

I
Imre Deak 已提交
1714
	/* hda/i915 audio component */
1715
	struct i915_audio_component *audio_component;
I
Imre Deak 已提交
1716
	bool audio_component_registered;
1717 1718 1719 1720 1721
	/**
	 * av_mutex - mutex for audio/video sync
	 *
	 */
	struct mutex av_mutex;
I
Imre Deak 已提交
1722

1723
	struct {
1724
		struct mutex mutex;
1725
		struct list_head list;
1726 1727
		struct llist_head free_list;
		struct work_struct free_work;
1728 1729 1730 1731 1732 1733 1734

		/* The hw wants to have a stable context identifier for the
		 * lifetime of the context (for OA, PASID, faults, etc).
		 * This is limited in execlists to 21 bits.
		 */
		struct ida hw_ida;
#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1735
#define MAX_GUC_CONTEXT_HW_ID (1 << 20) /* exclusive */
1736
#define GEN11_MAX_CONTEXT_HW_ID (1<<11) /* exclusive */
1737
		struct list_head hw_id_list;
1738
	} contexts;
1739

1740
	u32 fdi_rx_config;
1741

1742
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1743
	u32 chv_phy_control;
1744 1745 1746 1747 1748 1749
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
1750
	u32 bxt_phy_grc;
1751

1752
	u32 suspend_count;
1753
	bool power_domains_suspended;
1754
	struct i915_suspend_saved_registers regfile;
1755
	struct vlv_s0ix_state vlv_s0ix_state;
1756

1757
	enum {
1758 1759 1760 1761 1762
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
1763

1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
		uint16_t pri_latency[5];
		/* sprite */
		uint16_t spr_latency[5];
		/* cursor */
		uint16_t cur_latency[5];
1776 1777 1778 1779 1780 1781
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
		uint16_t skl_latency[8];
1782 1783

		/* current hardware state */
1784 1785
		union {
			struct ilk_wm_values hw;
1786
			struct skl_ddb_values skl_hw;
1787
			struct vlv_wm_values vlv;
1788
			struct g4x_wm_values g4x;
1789
		};
1790 1791

		uint8_t max_level;
1792 1793 1794 1795 1796 1797 1798

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
		 * cstate->wm.need_postvbl_update.
		 */
		struct mutex wm_mutex;
1799 1800 1801 1802 1803 1804 1805

		/*
		 * Set during HW readout of watermarks/DDB.  Some platforms
		 * need to know when we're still using BIOS-provided values
		 * (which we don't fully trust).
		 */
		bool distrust_bios_wm;
1806 1807
	} wm;

1808 1809
	struct dram_info {
		bool valid;
1810
		bool is_16gb_dimm;
1811 1812 1813 1814 1815 1816 1817
		u8 num_channels;
		enum dram_rank {
			I915_DRAM_RANK_INVALID = 0,
			I915_DRAM_RANK_SINGLE,
			I915_DRAM_RANK_DUAL
		} rank;
		u32 bandwidth_kbps;
1818
		bool symmetric_memory;
1819 1820
	} dram_info;

1821
	struct i915_runtime_pm runtime_pm;
1822

1823 1824
	struct {
		bool initialized;
1825

1826
		struct kobject *metrics_kobj;
1827
		struct ctl_table_header *sysctl_header;
1828

1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844
		/*
		 * Lock associated with adding/modifying/removing OA configs
		 * in dev_priv->perf.metrics_idr.
		 */
		struct mutex metrics_lock;

		/*
		 * List of dynamic configurations, you need to hold
		 * dev_priv->perf.metrics_lock to access it.
		 */
		struct idr metrics_idr;

		/*
		 * Lock associated with anything below within this structure
		 * except exclusive_stream.
		 */
1845 1846
		struct mutex lock;
		struct list_head streams;
1847 1848

		struct {
1849 1850 1851 1852 1853 1854
			/*
			 * The stream currently using the OA unit. If accessed
			 * outside a syscall associated to its file
			 * descriptor, you need to hold
			 * dev_priv->drm.struct_mutex.
			 */
1855 1856
			struct i915_perf_stream *exclusive_stream;

1857
			struct intel_context *pinned_ctx;
1858
			u32 specific_ctx_id;
1859
			u32 specific_ctx_id_mask;
1860 1861 1862 1863 1864

			struct hrtimer poll_check_timer;
			wait_queue_head_t poll_wq;
			bool pollin;

1865 1866 1867 1868 1869 1870
			/**
			 * For rate limiting any notifications of spurious
			 * invalid OA reports
			 */
			struct ratelimit_state spurious_report_rs;

1871 1872 1873
			bool periodic;
			int period_exponent;

1874
			struct i915_oa_config test_config;
1875 1876 1877 1878

			struct {
				struct i915_vma *vma;
				u8 *vaddr;
1879
				u32 last_ctx_id;
1880 1881
				int format;
				int format_size;
1882

1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935
				/**
				 * Locks reads and writes to all head/tail state
				 *
				 * Consider: the head and tail pointer state
				 * needs to be read consistently from a hrtimer
				 * callback (atomic context) and read() fop
				 * (user context) with tail pointer updates
				 * happening in atomic context and head updates
				 * in user context and the (unlikely)
				 * possibility of read() errors needing to
				 * reset all head/tail state.
				 *
				 * Note: Contention or performance aren't
				 * currently a significant concern here
				 * considering the relatively low frequency of
				 * hrtimer callbacks (5ms period) and that
				 * reads typically only happen in response to a
				 * hrtimer event and likely complete before the
				 * next callback.
				 *
				 * Note: This lock is not held *while* reading
				 * and copying data to userspace so the value
				 * of head observed in htrimer callbacks won't
				 * represent any partial consumption of data.
				 */
				spinlock_t ptr_lock;

				/**
				 * One 'aging' tail pointer and one 'aged'
				 * tail pointer ready to used for reading.
				 *
				 * Initial values of 0xffffffff are invalid
				 * and imply that an update is required
				 * (and should be ignored by an attempted
				 * read)
				 */
				struct {
					u32 offset;
				} tails[2];

				/**
				 * Index for the aged tail ready to read()
				 * data up to.
				 */
				unsigned int aged_tail_idx;

				/**
				 * A monotonic timestamp for when the current
				 * aging tail pointer was read; used to
				 * determine when it is old enough to trust.
				 */
				u64 aging_timestamp;

1936 1937 1938 1939 1940 1941 1942 1943 1944 1945
				/**
				 * Although we can always read back the head
				 * pointer register, we prefer to avoid
				 * trusting the HW state, just to avoid any
				 * risk that some hardware condition could
				 * somehow bump the head pointer unpredictably
				 * and cause us to forward the wrong OA buffer
				 * data to userspace.
				 */
				u32 head;
1946 1947 1948
			} oa_buffer;

			u32 gen7_latched_oastatus1;
1949 1950 1951 1952 1953 1954 1955 1956 1957
			u32 ctx_oactxctrl_offset;
			u32 ctx_flexeu0_offset;

			/**
			 * The RPT_ID/reason field for Gen8+ includes a bit
			 * to determine if the CTX ID in the report is valid
			 * but the specific bit differs between Gen 8 and 9
			 */
			u32 gen8_valid_ctx_bit;
1958 1959 1960

			struct i915_oa_ops ops;
			const struct i915_oa_format *oa_formats;
1961
		} oa;
1962 1963
	} perf;

1964 1965
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
	struct {
1966
		void (*resume)(struct drm_i915_private *);
1967
		void (*cleanup_engine)(struct intel_engine_cs *engine);
1968

1969
		struct list_head timelines;
1970 1971

		struct list_head active_rings;
1972
		struct list_head closed_vma;
1973
		u32 active_requests;
1974

1975 1976 1977 1978 1979 1980 1981 1982 1983
		/**
		 * Is the GPU currently considered idle, or busy executing
		 * userspace requests? Whilst idle, we allow runtime power
		 * management to power down the hardware and display clocks.
		 * In order to reduce the effect on performance, there
		 * is a slight delay before we do so.
		 */
		bool awake;

1984 1985 1986 1987 1988 1989
		/**
		 * The number of times we have woken up.
		 */
		unsigned int epoch;
#define I915_EPOCH_INVALID 0

1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006
		/**
		 * We leave the user IRQ off as much as possible,
		 * but this means that requests will finish and never
		 * be retired once the system goes idle. Set a timer to
		 * fire periodically while the ring is running. When it
		 * fires, go retire requests.
		 */
		struct delayed_work retire_work;

		/**
		 * When we detect an idle GPU, we want to turn on
		 * powersaving features. So once we see that there
		 * are no more requests outstanding and no more
		 * arrive within a small period of time, we fire
		 * off the idle_work.
		 */
		struct delayed_work idle_work;
2007 2008

		ktime_t last_init_time;
2009 2010

		struct i915_vma *scratch;
2011 2012
	} gt;

2013 2014 2015
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

M
Mahesh Kumar 已提交
2016 2017
	bool ipc_enabled;

2018 2019
	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *av_enc_map[I915_MAX_PIPES];
2020

2021 2022 2023 2024 2025 2026
	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int	irq;
	} lpe_audio;

2027 2028
	struct i915_pmu pmu;

2029 2030 2031 2032
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
2033
};
L
Linus Torvalds 已提交
2034

2035 2036 2037 2038 2039 2040
struct dram_channel_info {
	struct info {
		u8 size, width;
		enum dram_rank rank;
	} l_info, s_info;
	enum dram_rank rank;
2041
	bool is_16gb_dimm;
2042 2043
};

2044 2045
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
2046
	return container_of(dev, struct drm_i915_private, drm);
2047 2048
}

2049
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
2050
{
2051
	return to_i915(dev_get_drvdata(kdev));
I
Imre Deak 已提交
2052 2053
}

2054 2055 2056 2057 2058
static inline struct drm_i915_private *wopcm_to_i915(struct intel_wopcm *wopcm)
{
	return container_of(wopcm, struct drm_i915_private, wopcm);
}

2059 2060 2061 2062 2063
static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
{
	return container_of(guc, struct drm_i915_private, guc);
}

A
Arkadiusz Hiler 已提交
2064 2065 2066 2067 2068
static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
{
	return container_of(huc, struct drm_i915_private, huc);
}

2069
/* Simple iterator over all initialised engines */
2070 2071 2072 2073 2074
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
2075 2076

/* Iterator over subset of engines selected by mask */
2077
#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2078 2079 2080 2081
	for ((tmp__) = (mask__) & INTEL_INFO(dev_priv__)->ring_mask; \
	     (tmp__) ? \
	     ((engine__) = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : \
	     0;)
2082

2083 2084 2085 2086 2087 2088 2089
enum hdmi_force_audio {
	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
	HDMI_AUDIO_AUTO,		/* trust EDID */
	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
};

2090
#define I915_GTT_OFFSET_NONE ((u32)-1)
2091

2092 2093
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2094
 * considered to be the frontbuffer for the given plane interface-wise. This
2095 2096 2097 2098 2099
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
2100
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
2101 2102 2103 2104 2105
#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
})
2106
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2107
	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
2108
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2109 2110
	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
2111

2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137
/*
 * Optimised SGL iterator for GEM objects
 */
static __always_inline struct sgt_iter {
	struct scatterlist *sgp;
	union {
		unsigned long pfn;
		dma_addr_t dma;
	};
	unsigned int curr;
	unsigned int max;
} __sgt_iter(struct scatterlist *sgl, bool dma) {
	struct sgt_iter s = { .sgp = sgl };

	if (s.sgp) {
		s.max = s.curr = s.sgp->offset;
		s.max += s.sgp->length;
		if (dma)
			s.dma = sg_dma_address(s.sgp);
		else
			s.pfn = page_to_pfn(sg_page(s.sgp));
	}

	return s;
}

2138 2139 2140 2141 2142 2143 2144 2145
static inline struct scatterlist *____sg_next(struct scatterlist *sg)
{
	++sg;
	if (unlikely(sg_is_chain(sg)))
		sg = sg_chain_ptr(sg);
	return sg;
}

2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156
/**
 * __sg_next - return the next scatterlist entry in a list
 * @sg:		The current sg entry
 *
 * Description:
 *   If the entry is the last, return NULL; otherwise, step to the next
 *   element in the array (@sg@+1). If that's a chain pointer, follow it;
 *   otherwise just return the pointer to the current element.
 **/
static inline struct scatterlist *__sg_next(struct scatterlist *sg)
{
2157
	return sg_is_last(sg) ? NULL : ____sg_next(sg);
2158 2159
}

2160 2161 2162 2163 2164 2165 2166 2167 2168
/**
 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
 * @__dmap:	DMA address (output)
 * @__iter:	'struct sgt_iter' (iterator state, internal)
 * @__sgt:	sg_table to iterate over (input)
 */
#define for_each_sgt_dma(__dmap, __iter, __sgt)				\
	for ((__iter) = __sgt_iter((__sgt)->sgl, true);			\
	     ((__dmap) = (__iter).dma + (__iter).curr);			\
2169
	     (((__iter).curr += I915_GTT_PAGE_SIZE) >= (__iter).max) ?	\
2170
	     (__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0 : 0)
2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181

/**
 * for_each_sgt_page - iterate over the pages of the given sg_table
 * @__pp:	page pointer (output)
 * @__iter:	'struct sgt_iter' (iterator state, internal)
 * @__sgt:	sg_table to iterate over (input)
 */
#define for_each_sgt_page(__pp, __iter, __sgt)				\
	for ((__iter) = __sgt_iter((__sgt)->sgl, false);		\
	     ((__pp) = (__iter).pfn == 0 ? NULL :			\
	      pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2182 2183
	     (((__iter).curr += PAGE_SIZE) >= (__iter).max) ?		\
	     (__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0 : 0)
2184

2185 2186
bool i915_sg_trim(struct sg_table *orig_st);

2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201
static inline unsigned int i915_sg_page_sizes(struct scatterlist *sg)
{
	unsigned int page_sizes;

	page_sizes = 0;
	while (sg) {
		GEM_BUG_ON(sg->offset);
		GEM_BUG_ON(!IS_ALIGNED(sg->length, PAGE_SIZE));
		page_sizes |= sg->length;
		sg = __sg_next(sg);
	}

	return page_sizes;
}

2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216
static inline unsigned int i915_sg_segment_size(void)
{
	unsigned int size = swiotlb_max_segment();

	if (size == 0)
		return SCATTERLIST_MAX_SEGMENT;

	size = rounddown(size, PAGE_SIZE);
	/* swiotlb_max_segment_size can return 1 byte when it means one page. */
	if (size < PAGE_SIZE)
		size = PAGE_SIZE;

	return size;
}

2217
#define INTEL_INFO(dev_priv)	(&(dev_priv)->__info)
2218
#define RUNTIME_INFO(dev_priv)	(&(dev_priv)->__runtime)
2219
#define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
2220

2221
#define INTEL_GEN(dev_priv)	(INTEL_INFO(dev_priv)->gen)
2222
#define INTEL_DEVID(dev_priv)	(RUNTIME_INFO(dev_priv)->device_id)
2223

2224
#define REVID_FOREVER		0xff
2225
#define INTEL_REVID(dev_priv)	((dev_priv)->drm.pdev->revision)
2226

2227 2228 2229
#define INTEL_GEN_MASK(s, e) ( \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
R
Rodrigo Vivi 已提交
2230
	GENMASK((e) - 1, (s) - 1))
2231

R
Rodrigo Vivi 已提交
2232
/* Returns true if Gen is in inclusive range [Start, End] */
2233
#define IS_GEN_RANGE(dev_priv, s, e) \
2234
	(!!(INTEL_INFO(dev_priv)->gen_mask & INTEL_GEN_MASK((s), (e))))
2235

2236 2237
#define IS_GEN(dev_priv, n) \
	(BUILD_BUG_ON_ZERO(!__builtin_constant_p(n)) + \
2238
	 INTEL_INFO(dev_priv)->gen == (n))
2239

2240 2241 2242 2243 2244 2245 2246 2247
/*
 * Return true if revision is in range [since,until] inclusive.
 *
 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
 */
#define IS_REVID(p, since, until) \
	(INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))

2248
#define IS_PLATFORM(dev_priv, p) (INTEL_INFO(dev_priv)->platform_mask & BIT(p))
T
Tvrtko Ursulin 已提交
2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261

#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
2262
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
2263 2264
#define IS_PINEVIEW_G(dev_priv)	(INTEL_DEVID(dev_priv) == 0xa001)
#define IS_PINEVIEW_M(dev_priv)	(INTEL_DEVID(dev_priv) == 0xa011)
T
Tvrtko Ursulin 已提交
2265 2266
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
2267
#define IS_IRONLAKE_M(dev_priv)	(INTEL_DEVID(dev_priv) == 0x0046)
T
Tvrtko Ursulin 已提交
2268
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
2269
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
2270
				 INTEL_INFO(dev_priv)->gt == 1)
T
Tvrtko Ursulin 已提交
2271 2272 2273 2274 2275 2276 2277 2278 2279 2280
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
#define IS_CANNONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
2281
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
2282
#define IS_MOBILE(dev_priv)	(INTEL_INFO(dev_priv)->is_mobile)
2283 2284 2285 2286 2287 2288
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
#define IS_BDW_ULT(dev_priv)	(IS_BROADWELL(dev_priv) && \
				 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 ||	\
				 (INTEL_DEVID(dev_priv) & 0xf) == 0xb ||	\
				 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
V
Ville Syrjälä 已提交
2289
/* ULX machines are also considered ULT. */
2290 2291 2292
#define IS_BDW_ULX(dev_priv)	(IS_BROADWELL(dev_priv) && \
				 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
2293
				 INTEL_INFO(dev_priv)->gt == 3)
2294 2295 2296
#define IS_HSW_ULT(dev_priv)	(IS_HASWELL(dev_priv) && \
				 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
2297
				 INTEL_INFO(dev_priv)->gt == 3)
2298
#define IS_HSW_GT1(dev_priv)	(IS_HASWELL(dev_priv) && \
2299
				 INTEL_INFO(dev_priv)->gt == 1)
2300
/* ULX machines are also considered ULT. */
2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318
#define IS_HSW_ULX(dev_priv)	(INTEL_DEVID(dev_priv) == 0x0A0E || \
				 INTEL_DEVID(dev_priv) == 0x0A1E)
#define IS_SKL_ULT(dev_priv)	(INTEL_DEVID(dev_priv) == 0x1906 || \
				 INTEL_DEVID(dev_priv) == 0x1913 || \
				 INTEL_DEVID(dev_priv) == 0x1916 || \
				 INTEL_DEVID(dev_priv) == 0x1921 || \
				 INTEL_DEVID(dev_priv) == 0x1926)
#define IS_SKL_ULX(dev_priv)	(INTEL_DEVID(dev_priv) == 0x190E || \
				 INTEL_DEVID(dev_priv) == 0x1915 || \
				 INTEL_DEVID(dev_priv) == 0x191E)
#define IS_KBL_ULT(dev_priv)	(INTEL_DEVID(dev_priv) == 0x5906 || \
				 INTEL_DEVID(dev_priv) == 0x5913 || \
				 INTEL_DEVID(dev_priv) == 0x5916 || \
				 INTEL_DEVID(dev_priv) == 0x5921 || \
				 INTEL_DEVID(dev_priv) == 0x5926)
#define IS_KBL_ULX(dev_priv)	(INTEL_DEVID(dev_priv) == 0x590E || \
				 INTEL_DEVID(dev_priv) == 0x5915 || \
				 INTEL_DEVID(dev_priv) == 0x591E)
2319 2320
#define IS_AML_ULX(dev_priv)	(INTEL_DEVID(dev_priv) == 0x591C || \
				 INTEL_DEVID(dev_priv) == 0x87C0)
2321
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2322
				 INTEL_INFO(dev_priv)->gt == 2)
2323
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2324
				 INTEL_INFO(dev_priv)->gt == 3)
2325
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2326
				 INTEL_INFO(dev_priv)->gt == 4)
2327
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
2328
				 INTEL_INFO(dev_priv)->gt == 2)
2329
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
2330
				 INTEL_INFO(dev_priv)->gt == 3)
2331 2332
#define IS_CFL_ULT(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
				 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x00A0)
2333
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
2334
				 INTEL_INFO(dev_priv)->gt == 2)
2335
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
2336
				 INTEL_INFO(dev_priv)->gt == 3)
2337 2338
#define IS_CNL_WITH_PORT_F(dev_priv)   (IS_CANNONLAKE(dev_priv) && \
					(INTEL_DEVID(dev_priv) & 0x0004) == 0x0004)
2339

2340
#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
2341

2342 2343 2344 2345 2346 2347
#define SKL_REVID_A0		0x0
#define SKL_REVID_B0		0x1
#define SKL_REVID_C0		0x2
#define SKL_REVID_D0		0x3
#define SKL_REVID_E0		0x4
#define SKL_REVID_F0		0x5
2348 2349
#define SKL_REVID_G0		0x6
#define SKL_REVID_H0		0x7
2350

2351 2352
#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))

2353
#define BXT_REVID_A0		0x0
2354
#define BXT_REVID_A1		0x1
2355
#define BXT_REVID_B0		0x3
2356
#define BXT_REVID_B_LAST	0x8
2357
#define BXT_REVID_C0		0x9
N
Nick Hoath 已提交
2358

2359 2360
#define IS_BXT_REVID(dev_priv, since, until) \
	(IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
2361

M
Mika Kuoppala 已提交
2362 2363
#define KBL_REVID_A0		0x0
#define KBL_REVID_B0		0x1
2364 2365 2366
#define KBL_REVID_C0		0x2
#define KBL_REVID_D0		0x3
#define KBL_REVID_E0		0x4
M
Mika Kuoppala 已提交
2367

2368 2369
#define IS_KBL_REVID(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
M
Mika Kuoppala 已提交
2370

2371 2372 2373 2374 2375 2376
#define GLK_REVID_A0		0x0
#define GLK_REVID_A1		0x1

#define IS_GLK_REVID(dev_priv, since, until) \
	(IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))

2377 2378
#define CNL_REVID_A0		0x0
#define CNL_REVID_B0		0x1
R
Rodrigo Vivi 已提交
2379
#define CNL_REVID_C0		0x2
2380 2381 2382 2383

#define IS_CNL_REVID(p, since, until) \
	(IS_CANNONLAKE(p) && IS_REVID(p, since, until))

2384 2385 2386 2387 2388 2389 2390 2391 2392
#define ICL_REVID_A0		0x0
#define ICL_REVID_A2		0x1
#define ICL_REVID_B0		0x3
#define ICL_REVID_B2		0x4
#define ICL_REVID_C0		0x5

#define IS_ICL_REVID(p, since, until) \
	(IS_ICELAKE(p) && IS_REVID(p, since, until))

2393
#define IS_LP(dev_priv)	(INTEL_INFO(dev_priv)->is_lp)
2394 2395
#define IS_GEN9_LP(dev_priv)	(IS_GEN(dev_priv, 9) && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(IS_GEN(dev_priv, 9) && !IS_LP(dev_priv))
2396

2397 2398 2399 2400 2401 2402
#define ENGINE_MASK(id)	BIT(id)
#define RENDER_RING	ENGINE_MASK(RCS)
#define BSD_RING	ENGINE_MASK(VCS)
#define BLT_RING	ENGINE_MASK(BCS)
#define VEBOX_RING	ENGINE_MASK(VECS)
#define BSD2_RING	ENGINE_MASK(VCS2)
2403 2404 2405
#define BSD3_RING	ENGINE_MASK(VCS3)
#define BSD4_RING	ENGINE_MASK(VCS4)
#define VEBOX2_RING	ENGINE_MASK(VECS2)
2406 2407 2408
#define ALL_ENGINES	(~0)

#define HAS_ENGINE(dev_priv, id) \
2409
	(!!(INTEL_INFO(dev_priv)->ring_mask & ENGINE_MASK(id)))
2410 2411 2412 2413 2414 2415

#define HAS_BSD(dev_priv)	HAS_ENGINE(dev_priv, VCS)
#define HAS_BSD2(dev_priv)	HAS_ENGINE(dev_priv, VCS2)
#define HAS_BLT(dev_priv)	HAS_ENGINE(dev_priv, BCS)
#define HAS_VEBOX(dev_priv)	HAS_ENGINE(dev_priv, VECS)

2416 2417
#define HAS_LLC(dev_priv)	(INTEL_INFO(dev_priv)->has_llc)
#define HAS_SNOOP(dev_priv)	(INTEL_INFO(dev_priv)->has_snoop)
2418
#define HAS_EDRAM(dev_priv)	(!!((dev_priv)->edram_cap & EDRAM_ENABLED))
2419 2420
#define HAS_WT(dev_priv)	((IS_HASWELL(dev_priv) || \
				 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
2421

2422
#define HWS_NEEDS_PHYSICAL(dev_priv)	(INTEL_INFO(dev_priv)->hws_needs_physical)
2423

2424
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2425
		(INTEL_INFO(dev_priv)->has_logical_ring_contexts)
2426
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
2427
		(INTEL_INFO(dev_priv)->has_logical_ring_elsq)
2428
#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
2429
		(INTEL_INFO(dev_priv)->has_logical_ring_preemption)
2430 2431 2432

#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

2433 2434 2435 2436 2437 2438 2439 2440
#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt)
#define HAS_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
#define HAS_FULL_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)
#define HAS_FULL_48BIT_PPGTT(dev_priv)	\
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL_4LVL)

2441 2442
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
2443
	((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
2444
})
2445

2446
#define HAS_OVERLAY(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_overlay)
2447
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2448
		(INTEL_INFO(dev_priv)->display.overlay_needs_physical)
2449

2450
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2451
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
2452

2453
/* WaRsDisableCoarsePowerGating:skl,cnl */
2454
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2455 2456
	(IS_CANNONLAKE(dev_priv) || \
	 IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
2457

2458
#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
R
Ramalingam C 已提交
2459 2460 2461
#define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \
					IS_GEMINILAKE(dev_priv) || \
					IS_KABYLAKE(dev_priv))
2462

2463 2464 2465
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
2466
#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN(dev_priv, 2) && \
2467 2468
					 !(IS_I915G(dev_priv) || \
					 IS_I915GM(dev_priv)))
2469 2470
#define SUPPORTS_TV(dev_priv)		(INTEL_INFO(dev_priv)->display.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	(INTEL_INFO(dev_priv)->display.has_hotplug)
2471

2472
#define HAS_FW_BLC(dev_priv) 	(INTEL_GEN(dev_priv) > 2)
2473
#define HAS_FBC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_fbc)
2474
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH_DISPLAY(dev_priv) && INTEL_GEN(dev_priv) >= 7)
2475

2476
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
2477

2478
#define HAS_DP_MST(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dp_mst)
2479

2480 2481 2482
#define HAS_DDI(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ddi)
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->has_fpga_dbg)
#define HAS_PSR(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_psr)
2483

2484 2485
#define HAS_RC6(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6)
#define HAS_RC6p(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6p)
2486
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
2487

2488
#define HAS_CSR(dev_priv)	(INTEL_INFO(dev_priv)->display.has_csr)
2489

2490 2491
#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
2492

2493
#define HAS_IPC(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ipc)
2494

2495 2496 2497 2498 2499
/*
 * For now, anything with a GuC requires uCode loading, and then supports
 * command submission once loaded. But these are logically independent
 * properties, so we have separate macros to test them.
 */
2500 2501
#define HAS_GUC(dev_priv)	(INTEL_INFO(dev_priv)->has_guc)
#define HAS_GUC_CT(dev_priv)	(INTEL_INFO(dev_priv)->has_guc_ct)
2502 2503
#define HAS_GUC_UCODE(dev_priv)	(HAS_GUC(dev_priv))
#define HAS_GUC_SCHED(dev_priv)	(HAS_GUC(dev_priv))
2504 2505 2506

/* For now, anything with a GuC has also HuC */
#define HAS_HUC(dev_priv)	(HAS_GUC(dev_priv))
2507
#define HAS_HUC_UCODE(dev_priv)	(HAS_GUC(dev_priv))
2508

2509
/* Having a GuC is not the same as using a GuC */
2510 2511 2512
#define USES_GUC(dev_priv)		intel_uc_is_using_guc(dev_priv)
#define USES_GUC_SUBMISSION(dev_priv)	intel_uc_is_using_guc_submission(dev_priv)
#define USES_HUC(dev_priv)		intel_uc_is_using_huc(dev_priv)
2513

2514
#define HAS_POOLED_EU(dev_priv)	(INTEL_INFO(dev_priv)->has_pooled_eu)
2515

2516
#define INTEL_PCH_DEVICE_ID_MASK		0xff80
2517 2518 2519 2520 2521
#define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
#define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
#define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
#define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00
2522 2523
#define INTEL_PCH_WPT_DEVICE_ID_TYPE		0x8c80
#define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE		0x9c80
2524 2525
#define INTEL_PCH_SPT_DEVICE_ID_TYPE		0xA100
#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE		0x9D00
2526
#define INTEL_PCH_KBP_DEVICE_ID_TYPE		0xA280
2527
#define INTEL_PCH_CNP_DEVICE_ID_TYPE		0xA300
2528
#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE		0x9D80
2529
#define INTEL_PCH_ICP_DEVICE_ID_TYPE		0x3480
2530
#define INTEL_PCH_P2X_DEVICE_ID_TYPE		0x7100
2531
#define INTEL_PCH_P3X_DEVICE_ID_TYPE		0x7000
2532
#define INTEL_PCH_QEMU_DEVICE_ID_TYPE		0x2900 /* qemu q35 has 2918 */
2533

2534
#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2535
#define INTEL_PCH_ID(dev_priv) ((dev_priv)->pch_id)
2536
#define HAS_PCH_ICP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_ICP)
2537
#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
2538
#define HAS_PCH_CNP_LP(dev_priv) \
2539
	(INTEL_PCH_ID(dev_priv) == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE)
2540 2541 2542
#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
2543
#define HAS_PCH_LPT_LP(dev_priv) \
2544 2545
	(INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
	 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
2546
#define HAS_PCH_LPT_H(dev_priv) \
2547 2548
	(INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
	 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_DEVICE_ID_TYPE)
2549 2550 2551 2552
#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
2553

2554
#define HAS_GMCH_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch_display)
2555

2556
#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
2557

2558
/* DPF == dynamic parity feature */
2559
#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
2560 2561
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
2562

2563
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
2564
#define GEN9_FREQ_SCALER 3
2565

2566 2567
#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->num_pipes > 0)

2568 2569
#include "i915_trace.h"

2570
static inline bool intel_vtd_active(void)
2571 2572
{
#ifdef CONFIG_INTEL_IOMMU
2573
	if (intel_iommu_gfx_mapped)
2574 2575 2576 2577 2578
		return true;
#endif
	return false;
}

2579 2580 2581 2582 2583
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
	return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
}

2584 2585 2586
static inline bool
intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
2587
	return IS_BROXTON(dev_priv) && intel_vtd_active();
2588 2589
}

2590
/* i915_drv.c */
2591 2592 2593 2594 2595 2596 2597
void __printf(3, 4)
__i915_printk(struct drm_i915_private *dev_priv, const char *level,
	      const char *fmt, ...);

#define i915_report_error(dev_priv, fmt, ...)				   \
	__i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)

2598
#ifdef CONFIG_COMPAT
D
Dave Airlie 已提交
2599 2600
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
2601 2602
#else
#define i915_compat_ioctl NULL
2603
#endif
2604 2605 2606 2607 2608
extern const struct dev_pm_ops i915_pm_ops;

extern int i915_driver_load(struct pci_dev *pdev,
			    const struct pci_device_id *ent);
extern void i915_driver_unload(struct drm_device *dev);
2609 2610
extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
2611

2612 2613 2614 2615 2616
extern void i915_reset(struct drm_i915_private *i915,
		       unsigned int stalled_mask,
		       const char *reason);
extern int i915_reset_engine(struct intel_engine_cs *engine,
			     const char *reason);
2617

2618
extern bool intel_has_reset_engine(struct drm_i915_private *dev_priv);
2619
extern int intel_reset_guc(struct drm_i915_private *dev_priv);
2620 2621
extern int intel_guc_reset_engine(struct intel_guc *guc,
				  struct intel_engine_cs *engine);
2622
extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
2623
extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
2624 2625 2626 2627
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2628
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2629

2630
int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
2631 2632
int intel_engines_init(struct drm_i915_private *dev_priv);

2633 2634
u32 intel_calculate_mcr_s_ss_select(struct drm_i915_private *dev_priv);

2635
/* intel_hotplug.c */
2636 2637
void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
			   u32 pin_mask, u32 long_mask);
2638 2639 2640
void intel_hpd_init(struct drm_i915_private *dev_priv);
void intel_hpd_init_work(struct drm_i915_private *dev_priv);
void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2641 2642
enum hpd_pin intel_hpd_pin_default(struct drm_i915_private *dev_priv,
				   enum port port);
2643 2644
bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2645

L
Linus Torvalds 已提交
2646
/* i915_irq.c */
2647 2648 2649 2650
static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
{
	unsigned long delay;

2651
	if (unlikely(!i915_modparams.enable_hangcheck))
2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663
		return;

	/* Don't continually defer the hangcheck so that it is always run at
	 * least once after work has been scheduled on any ring. Otherwise,
	 * we will ignore a hung ring if a second ring is kept busy.
	 */

	delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
	queue_delayed_work(system_long_wq,
			   &dev_priv->gpu_error.hangcheck_work, delay);
}

2664
__printf(4, 5)
2665 2666
void i915_handle_error(struct drm_i915_private *dev_priv,
		       u32 engine_mask,
2667
		       unsigned long flags,
2668
		       const char *fmt, ...);
2669
#define I915_ERROR_CAPTURE BIT(0)
L
Linus Torvalds 已提交
2670

2671
extern void intel_irq_init(struct drm_i915_private *dev_priv);
2672
extern void intel_irq_fini(struct drm_i915_private *dev_priv);
2673 2674
int intel_irq_install(struct drm_i915_private *dev_priv);
void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2675

2676 2677
void i915_clear_error_registers(struct drm_i915_private *dev_priv);

2678 2679
static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
{
2680
	return dev_priv->gvt;
2681 2682
}

2683
static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
2684
{
2685
	return dev_priv->vgpu.active;
2686
}
2687

2688 2689
u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
			      enum pipe pipe);
2690
void
2691
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2692
		     u32 status_mask);
2693 2694

void
2695
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2696
		      u32 status_mask);
2697

2698 2699
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2700 2701 2702
void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
				   uint32_t mask,
				   uint32_t bits);
2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715
void ilk_update_display_irq(struct drm_i915_private *dev_priv,
			    uint32_t interrupt_mask,
			    uint32_t enabled_irq_mask);
static inline void
ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ilk_update_display_irq(dev_priv, bits, bits);
}
static inline void
ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ilk_update_display_irq(dev_priv, bits, 0);
}
2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729
void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
			 enum pipe pipe,
			 uint32_t interrupt_mask,
			 uint32_t enabled_irq_mask);
static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
				       enum pipe pipe, uint32_t bits)
{
	bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
}
static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
					enum pipe pipe, uint32_t bits)
{
	bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
}
2730 2731 2732
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask);
2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743
static inline void
ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ibx_display_interrupt_update(dev_priv, bits, bits);
}
static inline void
ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ibx_display_interrupt_update(dev_priv, bits, 0);
}

2744 2745 2746 2747 2748 2749 2750 2751 2752
/* i915_gem.c */
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2753 2754
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2755 2756 2757 2758
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
2759 2760 2761 2762
int i915_gem_execbuffer_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_execbuffer2_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file_priv);
2763 2764
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
B
Ben Widawsky 已提交
2765 2766 2767 2768
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
2769 2770
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
2771 2772
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
2773 2774 2775 2776
int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
2777 2778
int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
2779 2780
int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file);
2781 2782
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
2783 2784
int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2785
void i915_gem_sanitize(struct drm_i915_private *i915);
2786 2787
int i915_gem_init_early(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
2788
void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
2789
int i915_gem_freeze(struct drm_i915_private *dev_priv);
2790 2791
int i915_gem_freeze_late(struct drm_i915_private *dev_priv);

2792
void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
2793
void i915_gem_object_free(struct drm_i915_gem_object *obj);
2794 2795
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			 const struct drm_i915_gem_object_ops *ops);
2796 2797 2798 2799 2800
struct drm_i915_gem_object *
i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
struct drm_i915_gem_object *
i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
				 const void *data, size_t size);
2801
void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
2802
void i915_gem_free_object(struct drm_gem_object *obj);
2803

2804 2805
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
2806 2807 2808
	if (!atomic_read(&i915->mm.free_count))
		return;

2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819
	/* A single pass should suffice to release all the freed objects (along
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
	do {
		rcu_barrier();
	} while (flush_work(&i915->mm.free_work));
}

2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
	 * than 2 passes to catch all recursive RCU delayed work.
	 *
	 */
	int pass = 2;
	do {
		rcu_barrier();
		drain_workqueue(i915->wq);
	} while (--pass);
}

C
Chris Wilson 已提交
2840
struct i915_vma * __must_check
2841 2842
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
2843
			 u64 size,
2844 2845
			 u64 alignment,
			 u64 flags);
2846

2847
int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
2848
void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2849

2850 2851
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

C
Chris Wilson 已提交
2852
static inline int __sg_page_count(const struct scatterlist *sg)
2853
{
2854 2855
	return sg->length >> PAGE_SHIFT;
}
2856

2857 2858 2859
struct scatterlist *
i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
		       unsigned int n, unsigned int *offset);
2860

2861 2862 2863
struct page *
i915_gem_object_get_page(struct drm_i915_gem_object *obj,
			 unsigned int n);
2864

2865 2866 2867
struct page *
i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
			       unsigned int n);
2868

2869 2870 2871
dma_addr_t
i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
				unsigned long n);
2872

2873
void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
2874
				 struct sg_table *pages,
M
Matthew Auld 已提交
2875
				 unsigned int sg_page_sizes);
C
Chris Wilson 已提交
2876 2877 2878 2879 2880
int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);

static inline int __must_check
i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
{
2881
	might_lock(&obj->mm.lock);
C
Chris Wilson 已提交
2882

2883
	if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
C
Chris Wilson 已提交
2884 2885 2886 2887 2888
		return 0;

	return __i915_gem_object_get_pages(obj);
}

2889 2890 2891 2892 2893 2894
static inline bool
i915_gem_object_has_pages(struct drm_i915_gem_object *obj)
{
	return !IS_ERR_OR_NULL(READ_ONCE(obj->mm.pages));
}

C
Chris Wilson 已提交
2895 2896
static inline void
__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2897
{
2898
	GEM_BUG_ON(!i915_gem_object_has_pages(obj));
C
Chris Wilson 已提交
2899

2900
	atomic_inc(&obj->mm.pages_pin_count);
C
Chris Wilson 已提交
2901 2902 2903 2904 2905
}

static inline bool
i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
{
2906
	return atomic_read(&obj->mm.pages_pin_count);
C
Chris Wilson 已提交
2907 2908 2909 2910 2911
}

static inline void
__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
{
2912
	GEM_BUG_ON(!i915_gem_object_has_pages(obj));
C
Chris Wilson 已提交
2913 2914
	GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));

2915
	atomic_dec(&obj->mm.pages_pin_count);
2916
}
2917

2918 2919
static inline void
i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2920
{
C
Chris Wilson 已提交
2921
	__i915_gem_object_unpin_pages(obj);
2922 2923
}

2924
enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock/struct_mutex */
2925
	I915_MM_NORMAL = 0,
2926
	I915_MM_SHRINKER /* called "recursively" from direct-reclaim-esque */
2927 2928 2929 2930
};

void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
				 enum i915_mm_subclass subclass);
2931
void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
C
Chris Wilson 已提交
2932

2933 2934 2935
enum i915_map_type {
	I915_MAP_WB = 0,
	I915_MAP_WC,
2936 2937 2938
#define I915_MAP_OVERRIDE BIT(31)
	I915_MAP_FORCE_WB = I915_MAP_WB | I915_MAP_OVERRIDE,
	I915_MAP_FORCE_WC = I915_MAP_WC | I915_MAP_OVERRIDE,
2939 2940
};

2941 2942 2943 2944 2945 2946
static inline enum i915_map_type
i915_coherent_map_type(struct drm_i915_private *i915)
{
	return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
}

2947 2948
/**
 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
2949 2950
 * @obj: the object to map into kernel address space
 * @type: the type of mapping, used to select pgprot_t
2951 2952 2953
 *
 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
 * pages and then returns a contiguous mapping of the backing storage into
2954 2955
 * the kernel address space. Based on the @type of mapping, the PTE will be
 * set to either WriteBack or WriteCombine (via pgprot_t).
2956
 *
2957 2958
 * The caller is responsible for calling i915_gem_object_unpin_map() when the
 * mapping is no longer required.
2959
 *
2960 2961
 * Returns the pointer through which to access the mapped object, or an
 * ERR_PTR() on error.
2962
 */
2963 2964
void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
					   enum i915_map_type type);
2965 2966 2967

/**
 * i915_gem_object_unpin_map - releases an earlier mapping
2968
 * @obj: the object to unmap
2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979
 *
 * After pinning the object and mapping its pages, once you are finished
 * with your access, call i915_gem_object_unpin_map() to release the pin
 * upon the mapping. Once the pin count reaches zero, that mapping may be
 * removed.
 */
static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_pages(obj);
}

2980 2981 2982 2983
int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
				    unsigned int *needs_clflush);
int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
				     unsigned int *needs_clflush);
2984 2985 2986
#define CLFLUSH_BEFORE	BIT(0)
#define CLFLUSH_AFTER	BIT(1)
#define CLFLUSH_FLAGS	(CLFLUSH_BEFORE | CLFLUSH_AFTER)
2987 2988 2989 2990 2991 2992 2993

static inline void
i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_pages(obj);
}

2994
int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2995 2996 2997
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
2998 2999
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
		      uint32_t handle, uint64_t *offset);
3000
int i915_gem_mmap_gtt_version(void);
3001 3002 3003 3004 3005

void i915_gem_track_fb(struct drm_i915_gem_object *old,
		       struct drm_i915_gem_object *new,
		       unsigned frontbuffer_bits);

3006
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
3007

3008
struct i915_request *
3009
i915_gem_find_active_request(struct intel_engine_cs *engine);
3010

3011 3012 3013 3014 3015 3016
static inline bool i915_reset_backoff(struct i915_gpu_error *error)
{
	return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
}

static inline bool i915_reset_handoff(struct i915_gpu_error *error)
3017
{
3018
	return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
3019 3020
}

3021
static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3022
{
3023
	return unlikely(test_bit(I915_WEDGED, &error->flags));
3024 3025
}

3026
static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
3027
{
3028
	return i915_reset_backoff(error) | i915_terminally_wedged(error);
M
Mika Kuoppala 已提交
3029 3030 3031 3032
}

static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
3033
	return READ_ONCE(error->reset_count);
3034
}
3035

3036 3037 3038 3039 3040 3041
static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
					  struct intel_engine_cs *engine)
{
	return READ_ONCE(error->reset_engine_count[engine->id]);
}

3042
struct i915_request *
3043
i915_gem_reset_prepare_engine(struct intel_engine_cs *engine);
3044
int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
3045 3046
void i915_gem_reset(struct drm_i915_private *dev_priv,
		    unsigned int stalled_mask);
3047
void i915_gem_reset_finish_engine(struct intel_engine_cs *engine);
3048
void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
3049
void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
3050
bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
3051
void i915_gem_reset_engine(struct intel_engine_cs *engine,
3052 3053
			   struct i915_request *request,
			   bool stalled);
3054

3055
void i915_gem_init_mmio(struct drm_i915_private *i915);
3056 3057
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
3058
void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
3059
void i915_gem_fini(struct drm_i915_private *dev_priv);
3060
void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
3061
int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3062
			   unsigned int flags, long timeout);
3063
int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3064
void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
3065
void i915_gem_resume(struct drm_i915_private *dev_priv);
3066
vm_fault_t i915_gem_fault(struct vm_fault *vmf);
3067 3068 3069 3070
int i915_gem_object_wait(struct drm_i915_gem_object *obj,
			 unsigned int flags,
			 long timeout,
			 struct intel_rps_client *rps);
3071 3072
int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
				  unsigned int flags,
3073
				  const struct i915_sched_attr *attr);
3074
#define I915_PRIORITY_DISPLAY I915_USER_PRIORITY(I915_PRIORITY_MAX)
3075

3076
int __must_check
3077 3078 3079
i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
int __must_check
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
3080
int __must_check
3081
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
C
Chris Wilson 已提交
3082
struct i915_vma * __must_check
3083 3084
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3085 3086
				     const struct i915_ggtt_view *view,
				     unsigned int flags);
C
Chris Wilson 已提交
3087
void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
3088
int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
3089
				int align);
3090
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
3091
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
3092

3093 3094 3095
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

3096 3097 3098 3099 3100 3101
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

3102 3103 3104
static inline struct i915_hw_ppgtt *
i915_vm_to_ppgtt(struct i915_address_space *vm)
{
3105
	return container_of(vm, struct i915_hw_ppgtt, vm);
3106 3107
}

J
Joonas Lahtinen 已提交
3108
/* i915_gem_fence_reg.c */
3109 3110 3111
struct drm_i915_fence_reg *
i915_reserve_fence(struct drm_i915_private *dev_priv);
void i915_unreserve_fence(struct drm_i915_fence_reg *fence);
3112

3113
void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
3114
void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
3115

3116
void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
3117 3118 3119 3120
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
				       struct sg_table *pages);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
					 struct sg_table *pages);
3121

3122 3123 3124 3125 3126 3127
static inline struct i915_gem_context *
__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
{
	return idr_find(&file_priv->context_idr, id);
}

3128 3129 3130 3131 3132
static inline struct i915_gem_context *
i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
{
	struct i915_gem_context *ctx;

3133 3134 3135 3136 3137
	rcu_read_lock();
	ctx = __i915_gem_context_lookup_rcu(file_priv, id);
	if (ctx && !kref_get_unless_zero(&ctx->ref))
		ctx = NULL;
	rcu_read_unlock();
3138 3139 3140 3141

	return ctx;
}

3142 3143
int i915_perf_open_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file);
3144 3145 3146 3147
int i915_perf_add_config_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_perf_remove_config_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file);
3148 3149 3150
void i915_oa_init_reg_state(struct intel_engine_cs *engine,
			    struct i915_gem_context *ctx,
			    uint32_t *reg_state);
3151

3152
/* i915_gem_evict.c */
3153
int __must_check i915_gem_evict_something(struct i915_address_space *vm,
3154
					  u64 min_size, u64 alignment,
3155
					  unsigned cache_level,
3156
					  u64 start, u64 end,
3157
					  unsigned flags);
3158 3159 3160
int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
					 struct drm_mm_node *node,
					 unsigned int flags);
3161
int i915_gem_evict_vm(struct i915_address_space *vm);
3162

3163 3164
void i915_gem_flush_ggtt_writes(struct drm_i915_private *dev_priv);

3165
/* belongs in i915_gem_gtt.h */
3166
static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
3167
{
3168
	wmb();
3169
	if (INTEL_GEN(dev_priv) < 6)
3170 3171
		intel_gtt_chipset_flush();
}
3172

3173
/* i915_gem_stolen.c */
3174 3175 3176
int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
				struct drm_mm_node *node, u64 size,
				unsigned alignment);
3177 3178 3179 3180
int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
					 struct drm_mm_node *node, u64 size,
					 unsigned alignment, u64 start,
					 u64 end);
3181 3182
void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
				 struct drm_mm_node *node);
3183
int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
3184
void i915_gem_cleanup_stolen(struct drm_i915_private *dev_priv);
3185
struct drm_i915_gem_object *
3186 3187
i915_gem_object_create_stolen(struct drm_i915_private *dev_priv,
			      resource_size_t size);
3188
struct drm_i915_gem_object *
3189
i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
3190 3191 3192
					       resource_size_t stolen_offset,
					       resource_size_t gtt_offset,
					       resource_size_t size);
3193

3194 3195 3196
/* i915_gem_internal.c */
struct drm_i915_gem_object *
i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
3197
				phys_addr_t size);
3198

3199
/* i915_gem_shrinker.c */
3200
unsigned long i915_gem_shrink(struct drm_i915_private *i915,
3201
			      unsigned long target,
3202
			      unsigned long *nr_scanned,
3203 3204 3205 3206
			      unsigned flags);
#define I915_SHRINK_PURGEABLE 0x1
#define I915_SHRINK_UNBOUND 0x2
#define I915_SHRINK_BOUND 0x4
3207
#define I915_SHRINK_ACTIVE 0x8
3208
#define I915_SHRINK_VMAPS 0x10
3209 3210 3211
unsigned long i915_gem_shrink_all(struct drm_i915_private *i915);
void i915_gem_shrinker_register(struct drm_i915_private *i915);
void i915_gem_shrinker_unregister(struct drm_i915_private *i915);
3212 3213
void i915_gem_shrinker_taints_mutex(struct drm_i915_private *i915,
				    struct mutex *mutex);
3214

3215
/* i915_gem_tiling.c */
3216
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3217
{
3218
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3219 3220

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3221
		i915_gem_object_is_tiled(obj);
3222 3223
}

3224 3225 3226 3227 3228
u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
			unsigned int tiling, unsigned int stride);
u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
			     unsigned int tiling, unsigned int stride);

3229
/* i915_debugfs.c */
3230
#ifdef CONFIG_DEBUG_FS
3231
int i915_debugfs_register(struct drm_i915_private *dev_priv);
J
Jani Nikula 已提交
3232
int i915_debugfs_connector_add(struct drm_connector *connector);
3233
void intel_display_crc_init(struct drm_i915_private *dev_priv);
3234
#else
3235
static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3236 3237
static inline int i915_debugfs_connector_add(struct drm_connector *connector)
{ return 0; }
3238
static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
3239
#endif
3240

3241
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3242

3243
/* i915_cmd_parser.c */
3244
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
3245
void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
3246 3247 3248 3249 3250 3251 3252
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
			    struct drm_i915_gem_object *batch_obj,
			    struct drm_i915_gem_object *shadow_batch_obj,
			    u32 batch_start_offset,
			    u32 batch_len,
			    bool is_master);
3253

3254 3255 3256
/* i915_perf.c */
extern void i915_perf_init(struct drm_i915_private *dev_priv);
extern void i915_perf_fini(struct drm_i915_private *dev_priv);
3257 3258
extern void i915_perf_register(struct drm_i915_private *dev_priv);
extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
3259

3260
/* i915_suspend.c */
3261 3262
extern int i915_save_state(struct drm_i915_private *dev_priv);
extern int i915_restore_state(struct drm_i915_private *dev_priv);
3263

B
Ben Widawsky 已提交
3264
/* i915_sysfs.c */
D
David Weinehall 已提交
3265 3266
void i915_setup_sysfs(struct drm_i915_private *dev_priv);
void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
3267

3268 3269 3270 3271
/* intel_lpe_audio.c */
int  intel_lpe_audio_init(struct drm_i915_private *dev_priv);
void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
3272
void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
3273 3274
			    enum pipe pipe, enum port port,
			    const void *eld, int ls_clock, bool dp_output);
3275

3276
/* intel_i2c.c */
3277 3278
extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
3279 3280
extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
				     unsigned int pin);
3281
extern int intel_gmbus_output_aksv(struct i2c_adapter *adapter);
3282

3283 3284
extern struct i2c_adapter *
intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
C
Chris Wilson 已提交
3285 3286
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3287
static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3288 3289 3290
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
3291
extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
3292

3293
/* intel_bios.c */
3294
void intel_bios_init(struct drm_i915_private *dev_priv);
3295
void intel_bios_cleanup(struct drm_i915_private *dev_priv);
J
Jani Nikula 已提交
3296
bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3297
bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
3298
bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
3299
bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
3300
bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
3301
bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
3302
bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
3303 3304
bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
				     enum port port);
3305 3306
bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
				enum port port);
3307
enum aux_ch intel_bios_port_aux_ch(struct drm_i915_private *dev_priv, enum port port);
3308

J
Jesse Barnes 已提交
3309 3310 3311 3312 3313 3314 3315 3316 3317
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

3318 3319 3320 3321
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
3322
	return (struct intel_device_info *)INTEL_INFO(dev_priv);
3323 3324
}

J
Jesse Barnes 已提交
3325
/* modesetting */
3326
extern void intel_modeset_init_hw(struct drm_device *dev);
3327
extern int intel_modeset_init(struct drm_device *dev);
J
Jesse Barnes 已提交
3328
extern void intel_modeset_cleanup(struct drm_device *dev);
3329 3330
extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
				       bool state);
3331
extern void intel_display_resume(struct drm_device *dev);
3332 3333
extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
3334
extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
3335
extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
3336
extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
C
Chris Wilson 已提交
3337 3338
extern void intel_rps_mark_interactive(struct drm_i915_private *i915,
				       bool interactive);
3339
extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3340
				  bool enable);
3341 3342
void intel_dsc_enable(struct intel_encoder *encoder,
		      const struct intel_crtc_state *crtc_state);
3343
void intel_dsc_disable(const struct intel_crtc_state *crtc_state);
3344

B
Ben Widawsky 已提交
3345 3346
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
3347

3348
/* overlay */
3349 3350
extern struct intel_overlay_error_state *
intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
3351 3352
extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
					    struct intel_overlay_error_state *error);
3353

3354 3355
extern struct intel_display_error_state *
intel_display_capture_error_state(struct drm_i915_private *dev_priv);
3356
extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3357
					    struct intel_display_error_state *error);
3358

3359
int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3360
int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv, u32 mbox,
3361 3362
				    u32 val, int fast_timeout_us,
				    int slow_timeout_ms);
3363
#define sandybridge_pcode_write(dev_priv, mbox, val)	\
3364
	sandybridge_pcode_write_timeout(dev_priv, mbox, val, 500, 0)
3365

3366 3367
int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
		      u32 reply_mask, u32 reply, int timeout_base_ms);
3368 3369

/* intel_sideband.c */
3370
u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3371
int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3372
u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3373 3374
u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
3375 3376 3377 3378
u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3379 3380
u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3381 3382
u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3383 3384 3385 3386
u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
		   enum intel_sbi_destination destination);
void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
		     enum intel_sbi_destination destination);
3387 3388
u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3389

3390
/* intel_dpio_phy.c */
3391
void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
3392
			     enum dpio_phy *phy, enum dpio_channel *ch);
3393 3394 3395
void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
				  enum port port, u32 margin, u32 scale,
				  u32 enable, u32 deemphasis);
3396 3397 3398 3399 3400 3401
void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
			    enum dpio_phy phy);
bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
			      enum dpio_phy phy);
3402
uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(uint8_t lane_count);
3403 3404 3405 3406
void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
				     uint8_t lane_lat_optim_mask);
uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);

3407 3408 3409
void chv_set_phy_signal_level(struct intel_encoder *encoder,
			      u32 deemph_reg_value, u32 margin_reg_value,
			      bool uniq_trans_scale);
3410
void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3411
			      const struct intel_crtc_state *crtc_state,
3412
			      bool reset);
3413 3414 3415 3416
void chv_phy_pre_pll_enable(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state);
void chv_phy_pre_encoder_enable(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state);
3417
void chv_phy_release_cl2_override(struct intel_encoder *encoder);
3418 3419
void chv_phy_post_pll_disable(struct intel_encoder *encoder,
			      const struct intel_crtc_state *old_crtc_state);
3420

3421 3422 3423
void vlv_set_phy_signal_level(struct intel_encoder *encoder,
			      u32 demph_reg_value, u32 preemph_reg_value,
			      u32 uniqtranscale_reg_value, u32 tx3_demph);
3424 3425 3426 3427 3428 3429
void vlv_phy_pre_pll_enable(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state);
void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state);
void vlv_phy_reset_lanes(struct intel_encoder *encoder,
			 const struct intel_crtc_state *old_crtc_state);
3430

3431 3432 3433 3434 3435 3436
/* intel_combo_phy.c */
void icl_combo_phys_init(struct drm_i915_private *dev_priv);
void icl_combo_phys_uninit(struct drm_i915_private *dev_priv);
void cnl_combo_phys_init(struct drm_i915_private *dev_priv);
void cnl_combo_phys_uninit(struct drm_i915_private *dev_priv);

3437 3438
int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3439
u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
3440
			   const i915_reg_t reg);
3441

T
Tvrtko Ursulin 已提交
3442 3443
u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat1);

3444 3445 3446 3447 3448 3449
static inline u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
					 const i915_reg_t reg)
{
	return DIV_ROUND_UP_ULL(intel_rc6_residency_ns(dev_priv, reg), 1000);
}

3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462
#define I915_READ8(reg)		dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
#define I915_WRITE8(reg, val)	dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)

#define I915_READ16(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
#define I915_WRITE16(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
#define I915_READ16_NOTRACE(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
#define I915_WRITE16_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)

#define I915_READ(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
#define I915_WRITE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
#define I915_READ_NOTRACE(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
#define I915_WRITE_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)

3463 3464 3465 3466
/* Be very careful with read/write 64-bit values. On 32-bit machines, they
 * will be implemented using 2 32-bit writes in an arbitrary order with
 * an arbitrary delay between them. This can cause the hardware to
 * act upon the intermediate value, possibly leading to corruption and
3467 3468 3469 3470 3471 3472 3473 3474 3475
 * machine death. For this reason we do not support I915_WRITE64, or
 * dev_priv->uncore.funcs.mmio_writeq.
 *
 * When reading a 64-bit value as two 32-bit values, the delay may cause
 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
 * occasionally a 64-bit register does not actualy support a full readq
 * and must be read using two 32-bit reads.
 *
 * You have been warned.
3476
 */
3477
#define I915_READ64(reg)	dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3478

3479
#define I915_READ64_2x32(lower_reg, upper_reg) ({			\
3480 3481
	u32 upper, lower, old_upper, loop = 0;				\
	upper = I915_READ(upper_reg);					\
3482
	do {								\
3483
		old_upper = upper;					\
3484
		lower = I915_READ(lower_reg);				\
3485 3486
		upper = I915_READ(upper_reg);				\
	} while (upper != old_upper && loop++ < 2);			\
3487
	(u64)upper << 32 | lower; })
3488

3489 3490 3491
#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)

3492
#define __raw_read(x, s) \
3493
static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
3494
					     i915_reg_t reg) \
3495
{ \
3496
	return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
3497 3498 3499
}

#define __raw_write(x, s) \
3500
static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
3501
				       i915_reg_t reg, uint##x##_t val) \
3502
{ \
3503
	write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517
}
__raw_read(8, b)
__raw_read(16, w)
__raw_read(32, l)
__raw_read(64, q)

__raw_write(8, b)
__raw_write(16, w)
__raw_write(32, l)
__raw_write(64, q)

#undef __raw_read
#undef __raw_write

3518
/* These are untraced mmio-accessors that are only valid to be used inside
3519
 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
3520
 * controlled.
3521
 *
3522
 * Think twice, and think again, before using these.
3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542
 *
 * As an example, these accessors can possibly be used between:
 *
 * spin_lock_irq(&dev_priv->uncore.lock);
 * intel_uncore_forcewake_get__locked();
 *
 * and
 *
 * intel_uncore_forcewake_put__locked();
 * spin_unlock_irq(&dev_priv->uncore.lock);
 *
 *
 * Note: some registers may not need forcewake held, so
 * intel_uncore_forcewake_{get,put} can be omitted, see
 * intel_uncore_forcewake_for_reg().
 *
 * Certain architectures will die if the same cacheline is concurrently accessed
 * by different clients (e.g. on Ivybridge). Access to registers should
 * therefore generally be serialised, by either the dev_priv->uncore.lock or
 * a more localised lock guarding all access to that bank of registers.
3543
 */
3544 3545
#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
3546
#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
3547 3548
#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)

3549 3550 3551 3552
/* "Broadcast RGB" property */
#define INTEL_BROADCAST_RGB_AUTO 0
#define INTEL_BROADCAST_RGB_FULL 1
#define INTEL_BROADCAST_RGB_LIMITED 2
3553

3554
static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
3555
{
3556
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3557
		return VLV_VGACNTRL;
3558
	else if (INTEL_GEN(dev_priv) >= 5)
3559
		return CPU_VGACNTRL;
3560 3561 3562 3563
	else
		return VGACNTRL;
}

3564 3565 3566 3567 3568 3569 3570
static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
{
	unsigned long j = msecs_to_jiffies(m);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

3571 3572
static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
{
3573 3574 3575 3576 3577
	/* nsecs_to_jiffies64() does not guard against overflow */
	if (NSEC_PER_SEC % HZ &&
	    div_u64(n, NSEC_PER_SEC) >= MAX_JIFFY_OFFSET / HZ)
		return MAX_JIFFY_OFFSET;

3578 3579 3580
        return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
}

3581 3582 3583 3584 3585 3586 3587 3588 3589
/*
 * If you need to wait X milliseconds between events A and B, but event B
 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
 * when event A happened, then just before event B you call this function and
 * pass the timestamp as the first argument, and X as the second argument.
 */
static inline void
wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
{
3590
	unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3591 3592 3593 3594 3595 3596 3597 3598 3599 3600

	/*
	 * Don't re-read the value of "jiffies" every time since it may change
	 * behind our back and break the math.
	 */
	tmp_jiffies = jiffies;
	target_jiffies = timestamp_jiffies +
			 msecs_to_jiffies_timeout(to_wait_ms);

	if (time_after(target_jiffies, tmp_jiffies)) {
3601 3602 3603 3604
		remaining_jiffies = target_jiffies - tmp_jiffies;
		while (remaining_jiffies)
			remaining_jiffies =
			    schedule_timeout_uninterruptible(remaining_jiffies);
3605 3606
	}
}
3607

3608 3609 3610
void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);

3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626
/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
 * perform the operation. To check beforehand, pass in the parameters to
 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
 * you only need to pass in the minor offsets, page-aligned pointers are
 * always valid.
 *
 * For just checking for SSE4.1, in the foreknowledge that the future use
 * will be correctly aligned, just use i915_has_memcpy_from_wc().
 */
#define i915_can_memcpy_from_wc(dst, src, len) \
	i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)

#define i915_has_memcpy_from_wc() \
	i915_memcpy_from_wc(NULL, NULL, 0)

3627 3628 3629 3630 3631
/* i915_mm.c */
int remap_io_mapping(struct vm_area_struct *vma,
		     unsigned long addr, unsigned long pfn, unsigned long size,
		     struct io_mapping *iomap);

3632 3633 3634 3635 3636 3637 3638 3639
static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
{
	if (INTEL_GEN(i915) >= 10)
		return CNL_HWS_CSB_WRITE_INDEX;
	else
		return I915_HWS_CSB_WRITE_INDEX;
}

3640 3641 3642 3643 3644
static inline u32 i915_scratch_offset(const struct drm_i915_private *i915)
{
	return i915_ggtt_offset(i915->gt.scratch);
}

L
Linus Torvalds 已提交
3645
#endif