i915_drv.h 123.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include <uapi/drm/i915_drm.h>
34
#include <uapi/drm/drm_fourcc.h>
35

36
#include <linux/io-mapping.h>
37
#include <linux/i2c.h>
38
#include <linux/i2c-algo-bit.h>
39
#include <linux/backlight.h>
40
#include <linux/hashtable.h>
41
#include <linux/intel-iommu.h>
42
#include <linux/kref.h>
43
#include <linux/pm_qos.h>
44
#include <linux/reservation.h>
45 46 47 48 49 50
#include <linux/shmem_fs.h>

#include <drm/drmP.h>
#include <drm/intel-gtt.h>
#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
#include <drm/drm_gem.h>
D
Daniel Vetter 已提交
51
#include <drm/drm_auth.h>
52
#include <drm/drm_cache.h>
53 54 55

#include "i915_params.h"
#include "i915_reg.h"
56
#include "i915_utils.h"
57

58
#include "intel_uncore.h"
59
#include "intel_bios.h"
60
#include "intel_dpll_mgr.h"
61
#include "intel_uc.h"
62 63 64
#include "intel_lrc.h"
#include "intel_ringbuffer.h"

65
#include "i915_gem.h"
66
#include "i915_gem_context.h"
J
Joonas Lahtinen 已提交
67 68
#include "i915_gem_fence_reg.h"
#include "i915_gem_object.h"
69 70
#include "i915_gem_gtt.h"
#include "i915_gem_render_state.h"
71
#include "i915_gem_request.h"
72
#include "i915_gem_timeline.h"
73

J
Joonas Lahtinen 已提交
74 75
#include "i915_vma.h"

76 77
#include "intel_gvt.h"

L
Linus Torvalds 已提交
78 79 80 81 82
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
83 84
#define DRIVER_DATE		"20170529"
#define DRIVER_TIMESTAMP	1496041258
L
Linus Torvalds 已提交
85

R
Rob Clark 已提交
86 87 88 89 90 91 92 93 94
/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
 * which may not necessarily be a user visible problem.  This will either
 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
 * enable distros and users to tailor their preferred amount of i915 abrt
 * spam.
 */
#define I915_STATE_WARN(condition, format...) ({			\
	int __ret_warn_on = !!(condition);				\
95 96
	if (unlikely(__ret_warn_on))					\
		if (!WARN(i915.verbose_state_checks, format))		\
R
Rob Clark 已提交
97 98 99 100
			DRM_ERROR(format);				\
	unlikely(__ret_warn_on);					\
})

101 102
#define I915_STATE_WARN_ON(x)						\
	I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
103

104 105 106 107
bool __i915_inject_load_failure(const char *func, int line);
#define i915_inject_load_failure() \
	__i915_inject_load_failure(__func__, __LINE__)

108 109 110 111 112 113 114 115 116 117
typedef struct {
	uint32_t val;
} uint_fixed_16_16_t;

#define FP_16_16_MAX ({ \
	uint_fixed_16_16_t fp; \
	fp.val = UINT_MAX; \
	fp; \
})

118 119 120 121 122 123 124
static inline bool is_fixed16_zero(uint_fixed_16_16_t val)
{
	if (val.val == 0)
		return true;
	return false;
}

125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162
static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
{
	uint_fixed_16_16_t fp;

	WARN_ON(val >> 16);

	fp.val = val << 16;
	return fp;
}

static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
{
	return DIV_ROUND_UP(fp.val, 1 << 16);
}

static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
{
	return fp.val >> 16;
}

static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
						 uint_fixed_16_16_t min2)
{
	uint_fixed_16_16_t min;

	min.val = min(min1.val, min2.val);
	return min;
}

static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
						 uint_fixed_16_16_t max2)
{
	uint_fixed_16_16_t max;

	max.val = max(max1.val, max2.val);
	return max;
}

163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194
static inline uint32_t div_round_up_fixed16(uint_fixed_16_16_t val,
					    uint_fixed_16_16_t d)
{
	return DIV_ROUND_UP(val.val, d.val);
}

static inline uint32_t mul_round_up_u32_fixed16(uint32_t val,
						uint_fixed_16_16_t mul)
{
	uint64_t intermediate_val;
	uint32_t result;

	intermediate_val = (uint64_t) val * mul.val;
	intermediate_val = DIV_ROUND_UP_ULL(intermediate_val, 1 << 16);
	WARN_ON(intermediate_val >> 32);
	result = clamp_t(uint32_t, intermediate_val, 0, ~0);
	return result;
}

static inline uint_fixed_16_16_t mul_fixed16(uint_fixed_16_16_t val,
					     uint_fixed_16_16_t mul)
{
	uint64_t intermediate_val;
	uint_fixed_16_16_t fp;

	intermediate_val = (uint64_t) val.val * mul.val;
	intermediate_val = intermediate_val >> 16;
	WARN_ON(intermediate_val >> 32);
	fp.val = clamp_t(uint32_t, intermediate_val, 0, ~0);
	return fp;
}

195
static inline uint_fixed_16_16_t fixed_16_16_div(uint32_t val, uint32_t d)
196 197 198 199 200 201 202 203
{
	uint_fixed_16_16_t fp, res;

	fp = u32_to_fixed_16_16(val);
	res.val = DIV_ROUND_UP(fp.val, d);
	return res;
}

204
static inline uint_fixed_16_16_t fixed_16_16_div_u64(uint32_t val, uint32_t d)
205 206 207 208 209 210 211 212 213 214 215 216
{
	uint_fixed_16_16_t res;
	uint64_t interm_val;

	interm_val = (uint64_t)val << 16;
	interm_val = DIV_ROUND_UP_ULL(interm_val, d);
	WARN_ON(interm_val >> 32);
	res.val = (uint32_t) interm_val;

	return res;
}

217 218 219 220 221 222 223 224 225 226 227
static inline uint32_t div_round_up_u32_fixed16(uint32_t val,
						uint_fixed_16_16_t d)
{
	uint64_t interm_val;

	interm_val = (uint64_t)val << 16;
	interm_val = DIV_ROUND_UP_ULL(interm_val, d.val);
	WARN_ON(interm_val >> 32);
	return clamp_t(uint32_t, interm_val, 0, ~0);
}

228 229 230 231 232 233 234 235 236 237 238 239
static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
						     uint_fixed_16_16_t mul)
{
	uint64_t intermediate_val;
	uint_fixed_16_16_t fp;

	intermediate_val = (uint64_t) val * mul.val;
	WARN_ON(intermediate_val >> 32);
	fp.val = (uint32_t) intermediate_val;
	return fp;
}

240 241 242 243 244
static inline const char *yesno(bool v)
{
	return v ? "yes" : "no";
}

245 246 247 248 249
static inline const char *onoff(bool v)
{
	return v ? "on" : "off";
}

250 251 252 253 254
static inline const char *enableddisabled(bool v)
{
	return v ? "enabled" : "disabled";
}

255
enum pipe {
256
	INVALID_PIPE = -1,
257 258
	PIPE_A = 0,
	PIPE_B,
259
	PIPE_C,
260 261
	_PIPE_EDP,
	I915_MAX_PIPES = _PIPE_EDP
262
};
263
#define pipe_name(p) ((p) + 'A')
264

P
Paulo Zanoni 已提交
265 266 267 268
enum transcoder {
	TRANSCODER_A = 0,
	TRANSCODER_B,
	TRANSCODER_C,
269
	TRANSCODER_EDP,
J
Jani Nikula 已提交
270 271
	TRANSCODER_DSI_A,
	TRANSCODER_DSI_C,
272
	I915_MAX_TRANSCODERS
P
Paulo Zanoni 已提交
273
};
274 275 276 277 278 279 280 281 282 283 284 285

static inline const char *transcoder_name(enum transcoder transcoder)
{
	switch (transcoder) {
	case TRANSCODER_A:
		return "A";
	case TRANSCODER_B:
		return "B";
	case TRANSCODER_C:
		return "C";
	case TRANSCODER_EDP:
		return "EDP";
J
Jani Nikula 已提交
286 287 288 289
	case TRANSCODER_DSI_A:
		return "DSI A";
	case TRANSCODER_DSI_C:
		return "DSI C";
290 291 292 293
	default:
		return "<invalid>";
	}
}
P
Paulo Zanoni 已提交
294

J
Jani Nikula 已提交
295 296 297 298 299
static inline bool transcoder_is_dsi(enum transcoder transcoder)
{
	return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
}

300
/*
301 302
 * Global legacy plane identifier. Valid only for primary/sprite
 * planes on pre-g4x, and only for primary planes on g4x+.
303
 */
304
enum plane {
305
	PLANE_A,
306
	PLANE_B,
307
	PLANE_C,
308
};
309
#define plane_name(p) ((p) + 'A')
310

311
#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
312

313 314 315 316 317 318 319 320 321 322 323 324 325 326
/*
 * Per-pipe plane identifier.
 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
 * number of planes per CRTC.  Not all platforms really have this many planes,
 * which means some arrays of size I915_MAX_PLANES may have unused entries
 * between the topmost sprite plane and the cursor plane.
 *
 * This is expected to be passed to various register macros
 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
 */
enum plane_id {
	PLANE_PRIMARY,
	PLANE_SPRITE0,
	PLANE_SPRITE1,
327
	PLANE_SPRITE2,
328 329 330 331
	PLANE_CURSOR,
	I915_MAX_PLANES,
};

332 333 334 335
#define for_each_plane_id_on_crtc(__crtc, __p) \
	for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
		for_each_if ((__crtc)->plane_ids_mask & BIT(__p))

336
enum port {
337
	PORT_NONE = -1,
338 339 340 341 342 343 344 345 346
	PORT_A = 0,
	PORT_B,
	PORT_C,
	PORT_D,
	PORT_E,
	I915_MAX_PORTS
};
#define port_name(p) ((p) + 'A')

347
#define I915_NUM_PHYS_VLV 2
348 349 350 351 352 353 354 355

enum dpio_channel {
	DPIO_CH0,
	DPIO_CH1
};

enum dpio_phy {
	DPIO_PHY0,
356 357
	DPIO_PHY1,
	DPIO_PHY2,
358 359
};

360 361 362 363 364 365 366 367 368 369
enum intel_display_power_domain {
	POWER_DOMAIN_PIPE_A,
	POWER_DOMAIN_PIPE_B,
	POWER_DOMAIN_PIPE_C,
	POWER_DOMAIN_PIPE_A_PANEL_FITTER,
	POWER_DOMAIN_PIPE_B_PANEL_FITTER,
	POWER_DOMAIN_PIPE_C_PANEL_FITTER,
	POWER_DOMAIN_TRANSCODER_A,
	POWER_DOMAIN_TRANSCODER_B,
	POWER_DOMAIN_TRANSCODER_C,
370
	POWER_DOMAIN_TRANSCODER_EDP,
J
Jani Nikula 已提交
371 372
	POWER_DOMAIN_TRANSCODER_DSI_A,
	POWER_DOMAIN_TRANSCODER_DSI_C,
373 374 375 376 377
	POWER_DOMAIN_PORT_DDI_A_LANES,
	POWER_DOMAIN_PORT_DDI_B_LANES,
	POWER_DOMAIN_PORT_DDI_C_LANES,
	POWER_DOMAIN_PORT_DDI_D_LANES,
	POWER_DOMAIN_PORT_DDI_E_LANES,
378 379 380 381 382
	POWER_DOMAIN_PORT_DDI_A_IO,
	POWER_DOMAIN_PORT_DDI_B_IO,
	POWER_DOMAIN_PORT_DDI_C_IO,
	POWER_DOMAIN_PORT_DDI_D_IO,
	POWER_DOMAIN_PORT_DDI_E_IO,
I
Imre Deak 已提交
383 384 385
	POWER_DOMAIN_PORT_DSI,
	POWER_DOMAIN_PORT_CRT,
	POWER_DOMAIN_PORT_OTHER,
V
Ville Syrjälä 已提交
386
	POWER_DOMAIN_VGA,
I
Imre Deak 已提交
387
	POWER_DOMAIN_AUDIO,
P
Paulo Zanoni 已提交
388
	POWER_DOMAIN_PLLS,
389 390 391 392
	POWER_DOMAIN_AUX_A,
	POWER_DOMAIN_AUX_B,
	POWER_DOMAIN_AUX_C,
	POWER_DOMAIN_AUX_D,
393
	POWER_DOMAIN_GMBUS,
394
	POWER_DOMAIN_MODESET,
395
	POWER_DOMAIN_INIT,
396 397

	POWER_DOMAIN_NUM,
398 399 400 401 402
};

#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
		((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
403 404 405
#define POWER_DOMAIN_TRANSCODER(tran) \
	((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
	 (tran) + POWER_DOMAIN_TRANSCODER_A)
406

407 408 409 410 411 412
enum hpd_pin {
	HPD_NONE = 0,
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
413
	HPD_PORT_A,
414 415 416
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
X
Xiong Zhang 已提交
417
	HPD_PORT_E,
418 419 420
	HPD_NUM_PINS
};

421 422 423
#define for_each_hpd_pin(__pin) \
	for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)

L
Lyude 已提交
424 425
#define HPD_STORM_DEFAULT_THRESHOLD 5

426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445
struct i915_hotplug {
	struct work_struct hotplug_work;

	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
	struct delayed_work reenable_work;

	struct intel_digital_port *irq_port[I915_MAX_PORTS];
	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

446 447 448
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
449 450
	unsigned int hpd_storm_threshold;

451 452 453 454 455 456 457 458 459 460
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

461 462 463 464 465 466
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
467

468 469
#define for_each_pipe(__dev_priv, __p) \
	for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
470 471 472
#define for_each_pipe_masked(__dev_priv, __p, __mask) \
	for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
		for_each_if ((__mask) & (1 << (__p)))
473
#define for_each_universal_plane(__dev_priv, __pipe, __p)		\
474 475 476
	for ((__p) = 0;							\
	     (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1;	\
	     (__p)++)
477 478 479 480
#define for_each_sprite(__dev_priv, __p, __s)				\
	for ((__s) = 0;							\
	     (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)];	\
	     (__s)++)
481

482 483 484 485
#define for_each_port_masked(__port, __ports_mask) \
	for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++)	\
		for_each_if ((__ports_mask) & (1 << (__port)))

486
#define for_each_crtc(dev, crtc) \
487
	list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
488

489 490
#define for_each_intel_plane(dev, intel_plane) \
	list_for_each_entry(intel_plane,			\
491
			    &(dev)->mode_config.plane_list,	\
492 493
			    base.head)

494
#define for_each_intel_plane_mask(dev, intel_plane, plane_mask)		\
495 496
	list_for_each_entry(intel_plane,				\
			    &(dev)->mode_config.plane_list,		\
497 498 499 500
			    base.head)					\
		for_each_if ((plane_mask) &				\
			     (1 << drm_plane_index(&intel_plane->base)))

501 502 503 504
#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane)	\
	list_for_each_entry(intel_plane,				\
			    &(dev)->mode_config.plane_list,		\
			    base.head)					\
505
		for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
506

507 508 509 510
#define for_each_intel_crtc(dev, intel_crtc)				\
	list_for_each_entry(intel_crtc,					\
			    &(dev)->mode_config.crtc_list,		\
			    base.head)
511

512 513 514 515
#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask)		\
	list_for_each_entry(intel_crtc,					\
			    &(dev)->mode_config.crtc_list,		\
			    base.head)					\
516 517
		for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))

518 519 520 521 522
#define for_each_intel_encoder(dev, intel_encoder)		\
	list_for_each_entry(intel_encoder,			\
			    &(dev)->mode_config.encoder_list,	\
			    base.head)

523 524 525
#define for_each_intel_connector_iter(intel_connector, iter) \
	while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter))))

526 527
#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
	list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
528
		for_each_if ((intel_encoder)->base.crtc == (__crtc))
529

530 531
#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
	list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
532
		for_each_if ((intel_connector)->base.encoder == (__encoder))
533

534 535
#define for_each_power_domain(domain, mask)				\
	for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++)	\
536
		for_each_if (BIT_ULL(domain) & (mask))
537

538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557
#define for_each_power_well(__dev_priv, __power_well)				\
	for ((__power_well) = (__dev_priv)->power_domains.power_wells;	\
	     (__power_well) - (__dev_priv)->power_domains.power_wells <	\
		(__dev_priv)->power_domains.power_well_count;		\
	     (__power_well)++)

#define for_each_power_well_rev(__dev_priv, __power_well)			\
	for ((__power_well) = (__dev_priv)->power_domains.power_wells +		\
			      (__dev_priv)->power_domains.power_well_count - 1;	\
	     (__power_well) - (__dev_priv)->power_domains.power_wells >= 0;	\
	     (__power_well)--)

#define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask)	\
	for_each_power_well(__dev_priv, __power_well)				\
		for_each_if ((__power_well)->domains & (__domain_mask))

#define for_each_power_domain_well_rev(__dev_priv, __power_well, __domain_mask) \
	for_each_power_well_rev(__dev_priv, __power_well)		        \
		for_each_if ((__power_well)->domains & (__domain_mask))

558 559 560 561 562 563 564 565
#define for_each_intel_plane_in_state(__state, plane, plane_state, __i) \
	for ((__i) = 0; \
	     (__i) < (__state)->base.dev->mode_config.num_total_plane && \
		     ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
		      (plane_state) = to_intel_plane_state((__state)->base.planes[__i].state), 1); \
	     (__i)++) \
		for_each_if (plane_state)

566
struct drm_i915_private;
567
struct i915_mm_struct;
568
struct i915_mmu_object;
569

570 571 572 573 574 575 576
struct drm_i915_file_private {
	struct drm_i915_private *dev_priv;
	struct drm_file *file;

	struct {
		spinlock_t lock;
		struct list_head request_list;
577 578 579 580 581 582
/* 20ms is a fairly arbitrary limit (greater than the average frame time)
 * chosen to prevent the CPU getting more than a frame ahead of the GPU
 * (when using lax throttling for the frontbuffer). We also use it to
 * offer free GPU waitboosts for severely congested workloads.
 */
#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
583 584 585
	} mm;
	struct idr context_idr;

586 587 588 589
	struct intel_rps_client {
		struct list_head link;
		unsigned boosts;
	} rps;
590

591
	unsigned int bsd_engine;
592 593 594 595 596 597 598 599 600

/* Client can have a maximum of 3 contexts banned before
 * it is denied of creating new contexts. As one context
 * ban needs 4 consecutive hangs, and more if there is
 * progress in between, this is a last resort stop gap measure
 * to limit the badly behaving clients access to gpu.
 */
#define I915_MAX_CLIENT_CONTEXT_BANS 3
	int context_bans;
601 602
};

603 604 605 606 607 608 609 610 611 612 613 614 615
/* Used by dp and fdi links */
struct intel_link_m_n {
	uint32_t	tu;
	uint32_t	gmch_m;
	uint32_t	gmch_n;
	uint32_t	link_m;
	uint32_t	link_n;
};

void intel_link_compute_m_n(int bpp, int nlanes,
			    int pixel_clock, int link_clock,
			    struct intel_link_m_n *m_n);

L
Linus Torvalds 已提交
616 617 618
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
619 620
 * 1.2: Add Power Management
 * 1.3: Add vblank support
621
 * 1.4: Fix cmdbuffer path, add heap destroy
622
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
623 624
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
625 626
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
627
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
628 629
#define DRIVER_PATCHLEVEL	0

630 631 632 633 634
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;

635
struct intel_opregion {
636 637 638
	struct opregion_header *header;
	struct opregion_acpi *acpi;
	struct opregion_swsci *swsci;
J
Jani Nikula 已提交
639 640
	u32 swsci_gbda_sub_functions;
	u32 swsci_sbcb_sub_functions;
641
	struct opregion_asle *asle;
642
	void *rvda;
643
	const void *vbt;
644
	u32 vbt_size;
645
	u32 *lid_state;
646
	struct work_struct asle_work;
647
};
648
#define OPREGION_SIZE            (8*1024)
649

650 651 652
struct intel_overlay;
struct intel_overlay_error_state;

653
struct sdvo_device_mapping {
C
Chris Wilson 已提交
654
	u8 initialized;
655 656 657
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
658
	u8 i2c_pin;
659
	u8 ddc_pin;
660 661
};

662
struct intel_connector;
663
struct intel_encoder;
664
struct intel_atomic_state;
665
struct intel_crtc_state;
666
struct intel_initial_plane_config;
667
struct intel_crtc;
668 669
struct intel_limit;
struct dpll;
670
struct intel_cdclk_state;
671

672
struct drm_i915_display_funcs {
673 674
	void (*get_cdclk)(struct drm_i915_private *dev_priv,
			  struct intel_cdclk_state *cdclk_state);
675 676
	void (*set_cdclk)(struct drm_i915_private *dev_priv,
			  const struct intel_cdclk_state *cdclk_state);
677
	int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
678
	int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
679 680 681
	int (*compute_intermediate_wm)(struct drm_device *dev,
				       struct intel_crtc *intel_crtc,
				       struct intel_crtc_state *newstate);
682 683 684 685 686 687
	void (*initial_watermarks)(struct intel_atomic_state *state,
				   struct intel_crtc_state *cstate);
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
					 struct intel_crtc_state *cstate);
	void (*optimize_watermarks)(struct intel_atomic_state *state,
				    struct intel_crtc_state *cstate);
688
	int (*compute_global_watermarks)(struct drm_atomic_state *state);
689
	void (*update_wm)(struct intel_crtc *crtc);
690
	int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
691 692 693
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
694
				struct intel_crtc_state *);
695 696
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
697 698
	int (*crtc_compute_clock)(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
699 700 701 702
	void (*crtc_enable)(struct intel_crtc_state *pipe_config,
			    struct drm_atomic_state *old_state);
	void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
			     struct drm_atomic_state *old_state);
703 704
	void (*update_crtcs)(struct drm_atomic_state *state,
			     unsigned int *crtc_vblank_mask);
705 706
	void (*audio_codec_enable)(struct drm_connector *connector,
				   struct intel_encoder *encoder,
707
				   const struct drm_display_mode *adjusted_mode);
708
	void (*audio_codec_disable)(struct intel_encoder *encoder);
709 710
	void (*fdi_link_train)(struct intel_crtc *crtc,
			       const struct intel_crtc_state *crtc_state);
711
	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
712 713 714 715 716
	int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
			  struct drm_framebuffer *fb,
			  struct drm_i915_gem_object *obj,
			  struct drm_i915_gem_request *req,
			  uint32_t flags);
717
	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
718 719 720 721 722
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
723

724 725
	void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
	void (*load_luts)(struct drm_crtc_state *crtc_state);
726 727
};

728 729 730 731
#define CSR_VERSION(major, minor)	((major) << 16 | (minor))
#define CSR_VERSION_MAJOR(version)	((version) >> 16)
#define CSR_VERSION_MINOR(version)	((version) & 0xffff)

732
struct intel_csr {
733
	struct work_struct work;
734
	const char *fw_path;
735
	uint32_t *dmc_payload;
736
	uint32_t dmc_fw_size;
737
	uint32_t version;
738
	uint32_t mmio_count;
739
	i915_reg_t mmioaddr[8];
740
	uint32_t mmiodata[8];
741
	uint32_t dc_state;
742
	uint32_t allowed_dc_mask;
743 744
};

745 746
#define DEV_INFO_FOR_EACH_FLAG(func) \
	func(is_mobile); \
747
	func(is_lp); \
748
	func(is_alpha_support); \
749
	/* Keep has_* in alphabetical order */ \
750
	func(has_64bit_reloc); \
751
	func(has_aliasing_ppgtt); \
752
	func(has_csr); \
753
	func(has_ddi); \
754
	func(has_dp_mst); \
755 756
	func(has_fbc); \
	func(has_fpga_dbg); \
757 758
	func(has_full_ppgtt); \
	func(has_full_48bit_ppgtt); \
759 760 761
	func(has_gmbus_irq); \
	func(has_gmch_display); \
	func(has_guc); \
762
	func(has_guc_ct); \
763
	func(has_hotplug); \
764
	func(has_l3_dpf); \
765
	func(has_llc); \
766 767 768 769 770 771 772 773 774
	func(has_logical_ring_contexts); \
	func(has_overlay); \
	func(has_pipe_cxsr); \
	func(has_pooled_eu); \
	func(has_psr); \
	func(has_rc6); \
	func(has_rc6p); \
	func(has_resource_streamer); \
	func(has_runtime_pm); \
775
	func(has_snoop); \
776
	func(unfenced_needs_alignment); \
777 778 779
	func(cursor_needs_physical); \
	func(hws_needs_physical); \
	func(overlay_needs_physical); \
780
	func(supports_tv);
D
Daniel Vetter 已提交
781

782
struct sseu_dev_info {
783
	u8 slice_mask;
784
	u8 subslice_mask;
785 786
	u8 eu_total;
	u8 eu_per_subslice;
787 788 789 790 791 792
	u8 min_eu_in_pool;
	/* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
	u8 subslice_7eu[3];
	u8 has_slice_pg:1;
	u8 has_subslice_pg:1;
	u8 has_eu_pg:1;
793 794
};

795 796 797 798 799
static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
{
	return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
}

800 801 802 803 804 805 806 807 808 809 810 811 812
/* Keep in gen based order, and chronological order within a gen */
enum intel_platform {
	INTEL_PLATFORM_UNINITIALIZED = 0,
	INTEL_I830,
	INTEL_I845G,
	INTEL_I85X,
	INTEL_I865G,
	INTEL_I915G,
	INTEL_I915GM,
	INTEL_I945G,
	INTEL_I945GM,
	INTEL_G33,
	INTEL_PINEVIEW,
813 814
	INTEL_I965G,
	INTEL_I965GM,
815 816
	INTEL_G45,
	INTEL_GM45,
817 818 819 820 821 822 823 824 825 826 827
	INTEL_IRONLAKE,
	INTEL_SANDYBRIDGE,
	INTEL_IVYBRIDGE,
	INTEL_VALLEYVIEW,
	INTEL_HASWELL,
	INTEL_BROADWELL,
	INTEL_CHERRYVIEW,
	INTEL_SKYLAKE,
	INTEL_BROXTON,
	INTEL_KABYLAKE,
	INTEL_GEMINILAKE,
828
	INTEL_MAX_PLATFORMS
829 830
};

831
struct intel_device_info {
832
	u32 display_mmio_offset;
833
	u16 device_id;
834
	u8 num_pipes;
835
	u8 num_sprites[I915_MAX_PIPES];
836
	u8 num_scalers[I915_MAX_PIPES];
837
	u8 gen;
838
	u16 gen_mask;
839
	enum intel_platform platform;
840
	u8 ring_mask; /* Rings supported by the HW */
841
	u8 num_rings;
842 843 844
#define DEFINE_FLAG(name) u8 name:1
	DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
#undef DEFINE_FLAG
845
	u16 ddb_size; /* in blocks */
846 847 848 849
	/* Register offsets for the various display pipes and transcoders */
	int pipe_offsets[I915_MAX_TRANSCODERS];
	int trans_offsets[I915_MAX_TRANSCODERS];
	int palette_offsets[I915_MAX_PIPES];
850
	int cursor_offsets[I915_MAX_PIPES];
851 852

	/* Slice/subslice/EU info */
853
	struct sseu_dev_info sseu;
854 855 856 857 858

	struct color_luts {
		u16 degamma_lut_size;
		u16 gamma_lut_size;
	} color;
859 860
};

861 862
struct intel_display_error_state;

863
struct i915_gpu_state {
864 865
	struct kref ref;
	struct timeval time;
866 867
	struct timeval boottime;
	struct timeval uptime;
868

869 870
	struct drm_i915_private *i915;

871 872
	char error_msg[128];
	bool simulated;
873
	bool awake;
874 875
	bool wakelock;
	bool suspended;
876 877 878 879
	int iommu;
	u32 reset_count;
	u32 suspend_count;
	struct intel_device_info device_info;
880
	struct i915_params params;
881 882 883 884 885

	/* Generic register state */
	u32 eir;
	u32 pgtbl_er;
	u32 ier;
886
	u32 gtier[4], ngtier;
887 888 889 890 891 892 893 894 895 896 897 898
	u32 ccid;
	u32 derrmr;
	u32 forcewake;
	u32 error; /* gen6+ */
	u32 err_int; /* gen7 */
	u32 fault_data0; /* gen8, gen9 */
	u32 fault_data1; /* gen8, gen9 */
	u32 done_reg;
	u32 gac_eco;
	u32 gam_ecochk;
	u32 gab_ctl;
	u32 gfx_mode;
899

900
	u32 nfence;
901 902 903
	u64 fence[I915_MAX_NUM_FENCES];
	struct intel_overlay_error_state *overlay;
	struct intel_display_error_state *display;
904
	struct drm_i915_error_object *semaphore;
905
	struct drm_i915_error_object *guc_log;
906 907 908 909 910 911

	struct drm_i915_error_engine {
		int engine_id;
		/* Software tracked state */
		bool waiting;
		int num_waiters;
912 913
		unsigned long hangcheck_timestamp;
		bool hangcheck_stalled;
914 915 916 917
		enum intel_engine_hangcheck_action hangcheck_action;
		struct i915_address_space *vm;
		int num_requests;

918 919 920
		/* position of active request inside the ring */
		u32 rq_head, rq_post, rq_tail;

921 922 923 924 925 926 927 928 929 930 931
		/* our own tracking of ring head and tail */
		u32 cpu_ring_head;
		u32 cpu_ring_tail;

		u32 last_seqno;

		/* Register state */
		u32 start;
		u32 tail;
		u32 head;
		u32 ctl;
932
		u32 mode;
933 934 935 936 937 938 939 940 941 942 943 944 945
		u32 hws;
		u32 ipeir;
		u32 ipehr;
		u32 bbstate;
		u32 instpm;
		u32 instps;
		u32 seqno;
		u64 bbaddr;
		u64 acthd;
		u32 fault_reg;
		u64 faddr;
		u32 rc_psmi; /* sleep state */
		u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
946
		struct intel_instdone instdone;
947

948 949 950 951 952 953 954 955 956 957
		struct drm_i915_error_context {
			char comm[TASK_COMM_LEN];
			pid_t pid;
			u32 handle;
			u32 hw_id;
			int ban_score;
			int active;
			int guilty;
		} context;

958 959
		struct drm_i915_error_object {
			u64 gtt_offset;
960
			u64 gtt_size;
961 962
			int page_count;
			int unused;
963 964 965
			u32 *pages[0];
		} *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;

966 967 968
		struct drm_i915_error_object **user_bo;
		long user_bo_count;

969 970 971 972
		struct drm_i915_error_object *wa_ctx;

		struct drm_i915_error_request {
			long jiffies;
973
			pid_t pid;
974
			u32 context;
975
			int ban_score;
976 977 978
			u32 seqno;
			u32 head;
			u32 tail;
979
		} *requests, execlist[2];
980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014

		struct drm_i915_error_waiter {
			char comm[TASK_COMM_LEN];
			pid_t pid;
			u32 seqno;
		} *waiters;

		struct {
			u32 gfx_mode;
			union {
				u64 pdp[4];
				u32 pp_dir_base;
			};
		} vm_info;
	} engine[I915_NUM_ENGINES];

	struct drm_i915_error_buffer {
		u32 size;
		u32 name;
		u32 rseqno[I915_NUM_ENGINES], wseqno;
		u64 gtt_offset;
		u32 read_domains;
		u32 write_domain;
		s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
		u32 tiling:2;
		u32 dirty:1;
		u32 purgeable:1;
		u32 userptr:1;
		s32 engine:4;
		u32 cache_level:3;
	} *active_bo[I915_NUM_ENGINES], *pinned_bo;
	u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
	struct i915_address_space *active_vm[I915_NUM_ENGINES];
};

1015 1016
enum i915_cache_level {
	I915_CACHE_NONE = 0,
1017 1018 1019 1020 1021
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
1022
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
1023 1024
};

1025 1026
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

1027 1028 1029 1030 1031
enum fb_op_origin {
	ORIGIN_GTT,
	ORIGIN_CPU,
	ORIGIN_CS,
	ORIGIN_FLIP,
1032
	ORIGIN_DIRTYFB,
1033 1034
};

1035
struct intel_fbc {
P
Paulo Zanoni 已提交
1036 1037 1038
	/* This is always the inner lock when overlapping with struct_mutex and
	 * it's the outer lock when overlapping with stolen_lock. */
	struct mutex lock;
B
Ben Widawsky 已提交
1039
	unsigned threshold;
1040 1041
	unsigned int possible_framebuffer_bits;
	unsigned int busy_bits;
1042
	unsigned int visible_pipes_mask;
1043
	struct intel_crtc *crtc;
1044

1045
	struct drm_mm_node compressed_fb;
1046 1047
	struct drm_mm_node *compressed_llb;

1048 1049
	bool false_color;

1050
	bool enabled;
1051
	bool active;
1052

1053 1054 1055
	bool underrun_detected;
	struct work_struct underrun_work;

1056
	struct intel_fbc_state_cache {
1057 1058
		struct i915_vma *vma;

1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
		struct {
			unsigned int mode_flags;
			uint32_t hsw_bdw_pixel_rate;
		} crtc;

		struct {
			unsigned int rotation;
			int src_w;
			int src_h;
			bool visible;
		} plane;

		struct {
1072
			const struct drm_format_info *format;
1073 1074 1075 1076
			unsigned int stride;
		} fb;
	} state_cache;

1077
	struct intel_fbc_reg_params {
1078 1079
		struct i915_vma *vma;

1080 1081 1082 1083 1084 1085 1086
		struct {
			enum pipe pipe;
			enum plane plane;
			unsigned int fence_y_offset;
		} crtc;

		struct {
1087
			const struct drm_format_info *format;
1088 1089 1090 1091 1092 1093
			unsigned int stride;
		} fb;

		int cfb_size;
	} params;

1094
	struct intel_fbc_work {
1095
		bool scheduled;
1096
		u32 scheduled_vblank;
1097 1098
		struct work_struct work;
	} work;
1099

1100
	const char *no_fbc_reason;
1101 1102
};

1103
/*
1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
1118 1119
};

1120
struct intel_dp;
1121 1122 1123 1124 1125 1126 1127 1128 1129
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

R
Rodrigo Vivi 已提交
1130
struct i915_psr {
1131
	struct mutex lock;
R
Rodrigo Vivi 已提交
1132 1133
	bool sink_support;
	bool source_ok;
1134
	struct intel_dp *enabled;
1135 1136
	bool active;
	struct delayed_work work;
1137
	unsigned busy_frontbuffer_bits;
1138 1139
	bool psr2_support;
	bool aux_frame_sync;
1140
	bool link_standby;
1141 1142
	bool y_cord_support;
	bool colorimetry_support;
1143
	bool alpm;
1144
};
1145

1146
enum intel_pch {
1147
	PCH_NONE = 0,	/* No PCH present */
1148 1149
	PCH_IBX,	/* Ibexpeak PCH */
	PCH_CPT,	/* Cougarpoint PCH */
1150
	PCH_LPT,	/* Lynxpoint PCH */
1151
	PCH_SPT,        /* Sunrisepoint PCH */
1152
	PCH_KBP,        /* Kabypoint PCH */
B
Ben Widawsky 已提交
1153
	PCH_NOP,
1154 1155
};

1156 1157 1158 1159 1160
enum intel_sbi_destination {
	SBI_ICLK,
	SBI_MPHY,
};

1161
#define QUIRK_PIPEA_FORCE (1<<0)
1162
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
1163
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
1164
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
1165
#define QUIRK_PIPEB_FORCE (1<<4)
1166
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
1167

1168
struct intel_fbdev;
1169
struct intel_fbc_work;
1170

1171 1172
struct intel_gmbus {
	struct i2c_adapter adapter;
1173
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
1174
	u32 force_bit;
1175
	u32 reg0;
1176
	i915_reg_t gpio_reg;
1177
	struct i2c_algo_bit_data bit_algo;
1178 1179 1180
	struct drm_i915_private *dev_priv;
};

1181
struct i915_suspend_saved_registers {
1182
	u32 saveDSPARB;
J
Jesse Barnes 已提交
1183
	u32 saveFBC_CONTROL;
1184 1185
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
1186 1187
	u32 saveSWF0[16];
	u32 saveSWF1[16];
1188
	u32 saveSWF3[3];
1189
	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1190
	u32 savePCH_PORT_HOTPLUG;
1191
	u16 saveGCDGMBUS;
1192
};
1193

1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
struct vlv_s0ix_state {
	/* GAM */
	u32 wr_watermark;
	u32 gfx_prio_ctrl;
	u32 arb_mode;
	u32 gfx_pend_tlb0;
	u32 gfx_pend_tlb1;
	u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
	u32 media_max_req_count;
	u32 gfx_max_req_count;
	u32 render_hwsp;
	u32 ecochk;
	u32 bsd_hwsp;
	u32 blt_hwsp;
	u32 tlb_rd_addr;

	/* MBC */
	u32 g3dctl;
	u32 gsckgctl;
	u32 mbctl;

	/* GCP */
	u32 ucgctl1;
	u32 ucgctl3;
	u32 rcgctl1;
	u32 rcgctl2;
	u32 rstctl;
	u32 misccpctl;

	/* GPM */
	u32 gfxpause;
	u32 rpdeuhwtc;
	u32 rpdeuc;
	u32 ecobus;
	u32 pwrdwnupctl;
	u32 rp_down_timeout;
	u32 rp_deucsw;
	u32 rcubmabdtmr;
	u32 rcedata;
	u32 spare2gh;

	/* Display 1 CZ domain */
	u32 gt_imr;
	u32 gt_ier;
	u32 pm_imr;
	u32 pm_ier;
	u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];

	/* GT SA CZ domain */
	u32 tilectl;
	u32 gt_fifoctl;
	u32 gtlc_wake_ctrl;
	u32 gtlc_survive;
	u32 pmwgicz;

	/* Display 2 CZ domain */
	u32 gu_ctl0;
	u32 gu_ctl1;
1252
	u32 pcbr;
1253 1254 1255
	u32 clock_gate_dis2;
};

1256
struct intel_rps_ei {
1257
	ktime_t ktime;
1258 1259
	u32 render_c0;
	u32 media_c0;
1260 1261
};

1262
struct intel_gen6_power_mgmt {
I
Imre Deak 已提交
1263 1264 1265 1266
	/*
	 * work, interrupts_enabled and pm_iir are protected by
	 * dev_priv->irq_lock
	 */
1267
	struct work_struct work;
I
Imre Deak 已提交
1268
	bool interrupts_enabled;
1269
	u32 pm_iir;
1270

1271
	/* PM interrupt bits that should never be masked */
1272
	u32 pm_intrmsk_mbz;
1273

1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288
	/* Frequencies are stored in potentially platform dependent multiples.
	 * In other words, *_freq needs to be multiplied by X to be interesting.
	 * Soft limits are those which are used for the dynamic reclocking done
	 * by the driver (raise frequencies under heavy loads, and lower for
	 * lighter loads). Hard limits are those imposed by the hardware.
	 *
	 * A distinction is made for overclocking, which is never enabled by
	 * default, and is considered to be above the hard limit if it's
	 * possible at all.
	 */
	u8 cur_freq;		/* Current frequency (cached, may not == HW) */
	u8 min_freq_softlimit;	/* Minimum frequency permitted by the driver */
	u8 max_freq_softlimit;	/* Max frequency permitted by the driver */
	u8 max_freq;		/* Maximum frequency, RP0 if not overclocking */
	u8 min_freq;		/* AKA RPn. Minimum frequency */
1289
	u8 boost_freq;		/* Frequency to request when wait boosting */
1290
	u8 idle_freq;		/* Frequency to request when we are idle */
1291 1292 1293
	u8 efficient_freq;	/* AKA RPe. Pre-determined balanced frequency */
	u8 rp1_freq;		/* "less than" RP0 power/freqency */
	u8 rp0_freq;		/* Non-overclocked max frequency. */
1294
	u16 gpll_ref_freq;	/* vlv/chv GPLL reference frequency */
1295

1296 1297 1298
	u8 up_threshold; /* Current %busy required to uplock */
	u8 down_threshold; /* Current %busy required to downclock */

1299 1300 1301
	int last_adj;
	enum { LOW_POWER, BETWEEN, HIGH_POWER } power;

1302 1303 1304 1305
	spinlock_t client_lock;
	struct list_head clients;
	bool client_boost;

1306
	bool enabled;
1307
	struct delayed_work autoenable_work;
1308
	unsigned boosts;
1309

1310
	/* manual wa residency calculations */
1311
	struct intel_rps_ei ei;
1312

1313 1314
	/*
	 * Protects RPS/RC6 register access and PCU communication.
1315 1316 1317
	 * Must be taken after struct_mutex if nested. Note that
	 * this lock may be held for long periods of time when
	 * talking to hw - so only take it when talking to hw!
1318 1319
	 */
	struct mutex hw_lock;
1320 1321
};

D
Daniel Vetter 已提交
1322 1323 1324
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
1336
	u64 last_time2;
1337 1338 1339 1340 1341 1342 1343
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
};

1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373
struct drm_i915_private;
struct i915_power_well;

struct i915_power_well_ops {
	/*
	 * Synchronize the well's hw state to match the current sw state, for
	 * example enable/disable it based on the current refcount. Called
	 * during driver init and resume time, possibly after first calling
	 * the enable/disable handlers.
	 */
	void (*sync_hw)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/*
	 * Enable the well and resources that depend on it (for example
	 * interrupts located on the well). Called after the 0->1 refcount
	 * transition.
	 */
	void (*enable)(struct drm_i915_private *dev_priv,
		       struct i915_power_well *power_well);
	/*
	 * Disable the well and resources that depend on it. Called after
	 * the 1->0 refcount transition.
	 */
	void (*disable)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/* Returns the hw enabled state. */
	bool (*is_enabled)(struct drm_i915_private *dev_priv,
			   struct i915_power_well *power_well);
};

1374 1375
/* Power well structure for haswell */
struct i915_power_well {
1376
	const char *name;
1377
	bool always_on;
1378 1379
	/* power well enable/disable usage count */
	int count;
1380 1381
	/* cached hw enabled state */
	bool hw_enabled;
1382
	u64 domains;
1383 1384
	/* unique identifier for this power well */
	unsigned long id;
1385 1386 1387 1388 1389
	/*
	 * Arbitraty data associated with this power well. Platform and power
	 * well specific.
	 */
	unsigned long data;
1390
	const struct i915_power_well_ops *ops;
1391 1392
};

1393
struct i915_power_domains {
1394 1395 1396 1397 1398
	/*
	 * Power wells needed for initialization at driver init and suspend
	 * time are on. They are kept on until after the first modeset.
	 */
	bool init_power_on;
1399
	bool initializing;
1400
	int power_well_count;
1401

1402
	struct mutex lock;
1403
	int domain_use_count[POWER_DOMAIN_NUM];
1404
	struct i915_power_well *power_wells;
1405 1406
};

1407
#define MAX_L3_SLICES 2
1408
struct intel_l3_parity {
1409
	u32 *remap_info[MAX_L3_SLICES];
1410
	struct work_struct error_work;
1411
	int which_slice;
1412 1413
};

1414 1415 1416
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
1417 1418 1419 1420
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

1421 1422 1423 1424 1425
	/** List of all objects in gtt_space. Used to restore gtt
	 * mappings on resume */
	struct list_head bound_list;
	/**
	 * List of objects which are not bound to the GTT (thus
1426 1427
	 * are idle and not used by the GPU). These objects may or may
	 * not actually have any pages attached.
1428 1429 1430
	 */
	struct list_head unbound_list;

1431 1432 1433 1434 1435
	/** List of all objects in gtt_space, currently mmaped by userspace.
	 * All objects within this list must also be on bound_list.
	 */
	struct list_head userfault_list;

1436 1437 1438 1439 1440 1441
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
	struct work_struct free_work;

1442
	/** Usable portion of the GTT for GEM */
1443
	dma_addr_t stolen_base; /* limited to low memory (32-bit) */
1444 1445 1446 1447

	/** PPGTT used for aliasing the PPGTT with the GTT */
	struct i915_hw_ppgtt *aliasing_ppgtt;

1448
	struct notifier_block oom_notifier;
1449
	struct notifier_block vmap_notifier;
1450
	struct shrinker shrinker;
1451 1452 1453 1454

	/** LRU list of objects with fence regs on them. */
	struct list_head fence_list;

1455 1456
	u64 unordered_timeline;

1457
	/* the indicator for dispatch video commands on two BSD rings */
1458
	atomic_t bsd_engine_dispatch_index;
1459

1460 1461 1462 1463 1464 1465
	/** Bit 6 swizzling required for X tiling */
	uint32_t bit_6_swizzle_x;
	/** Bit 6 swizzling required for Y tiling */
	uint32_t bit_6_swizzle_y;

	/* accounting, useful for userland debugging */
1466
	spinlock_t object_stat_lock;
1467
	u64 object_memory;
1468 1469 1470
	u32 object_count;
};

1471
struct drm_i915_error_state_buf {
1472
	struct drm_i915_private *i915;
1473 1474 1475 1476 1477 1478 1479 1480
	unsigned bytes;
	unsigned size;
	int err;
	u8 *buf;
	loff_t start;
	loff_t pos;
};

1481 1482 1483
#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */

1484 1485 1486
#define I915_ENGINE_DEAD_TIMEOUT  (4 * HZ)  /* Seqno, head and subunits dead */
#define I915_SEQNO_DEAD_TIMEOUT   (12 * HZ) /* Seqno dead with active head */

1487 1488 1489 1490
struct i915_gpu_error {
	/* For hangcheck timer */
#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1491

1492
	struct delayed_work hangcheck_work;
1493 1494 1495 1496

	/* For reset and error_state handling. */
	spinlock_t lock;
	/* Protected by the above dev->gpu_error.lock. */
1497
	struct i915_gpu_state *first_error;
1498 1499 1500

	unsigned long missed_irq_rings;

1501
	/**
M
Mika Kuoppala 已提交
1502
	 * State variable controlling the reset flow and count
1503
	 *
M
Mika Kuoppala 已提交
1504
	 * This is a counter which gets incremented when reset is triggered,
1505
	 *
1506
	 * Before the reset commences, the I915_RESET_BACKOFF bit is set
1507 1508
	 * meaning that any waiters holding onto the struct_mutex should
	 * relinquish the lock immediately in order for the reset to start.
M
Mika Kuoppala 已提交
1509 1510 1511 1512 1513 1514 1515 1516 1517
	 *
	 * If reset is not completed succesfully, the I915_WEDGE bit is
	 * set meaning that hardware is terminally sour and there is no
	 * recovery. All waiters on the reset_queue will be woken when
	 * that happens.
	 *
	 * This counter is used by the wait_seqno code to notice that reset
	 * event happened and it needs to restart the entire ioctl (since most
	 * likely the seqno it waited for won't ever signal anytime soon).
1518 1519 1520 1521
	 *
	 * This is important for lock-free wait paths, where no contended lock
	 * naturally enforces the correct ordering between the bail-out of the
	 * waiter and the gpu reset work code.
1522
	 */
1523
	unsigned long reset_count;
1524

1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548
	/**
	 * flags: Control various stages of the GPU reset
	 *
	 * #I915_RESET_BACKOFF - When we start a reset, we want to stop any
	 * other users acquiring the struct_mutex. To do this we set the
	 * #I915_RESET_BACKOFF bit in the error flags when we detect a reset
	 * and then check for that bit before acquiring the struct_mutex (in
	 * i915_mutex_lock_interruptible()?). I915_RESET_BACKOFF serves a
	 * secondary role in preventing two concurrent global reset attempts.
	 *
	 * #I915_RESET_HANDOFF - To perform the actual GPU reset, we need the
	 * struct_mutex. We try to acquire the struct_mutex in the reset worker,
	 * but it may be held by some long running waiter (that we cannot
	 * interrupt without causing trouble). Once we are ready to do the GPU
	 * reset, we set the I915_RESET_HANDOFF bit and wakeup any waiters. If
	 * they already hold the struct_mutex and want to participate they can
	 * inspect the bit and do the reset directly, otherwise the worker
	 * waits for the struct_mutex.
	 *
	 * #I915_WEDGED - If reset fails and we can no longer use the GPU,
	 * we set the #I915_WEDGED bit. Prior to command submission, e.g.
	 * i915_gem_request_alloc(), this bit is checked and the sequence
	 * aborted (with -EIO reported to userspace) if set.
	 */
1549
	unsigned long flags;
1550 1551
#define I915_RESET_BACKOFF	0
#define I915_RESET_HANDOFF	1
1552
#define I915_WEDGED		(BITS_PER_LONG - 1)
1553

1554 1555 1556 1557 1558 1559
	/**
	 * Waitqueue to signal when a hang is detected. Used to for waiters
	 * to release the struct_mutex for the reset to procede.
	 */
	wait_queue_head_t wait_queue;

1560 1561 1562 1563 1564
	/**
	 * Waitqueue to signal when the reset has completed. Used by clients
	 * that wait for dev_priv->mm.wedged to settle.
	 */
	wait_queue_head_t reset_queue;
1565

1566
	/* For missed irq/seqno simulation. */
1567
	unsigned long test_irq_rings;
1568 1569
};

1570 1571 1572 1573 1574 1575
enum modeset_restore {
	MODESET_ON_LID_OPEN,
	MODESET_DONE,
	MODESET_SUSPENDED,
};

1576 1577 1578 1579 1580
#define DP_AUX_A 0x40
#define DP_AUX_B 0x10
#define DP_AUX_C 0x20
#define DP_AUX_D 0x30

X
Xiong Zhang 已提交
1581 1582 1583 1584
#define DDC_PIN_B  0x05
#define DDC_PIN_C  0x04
#define DDC_PIN_D  0x06

1585
struct ddi_vbt_port_info {
1586 1587 1588 1589 1590 1591
	/*
	 * This is an index in the HDMI/DVI DDI buffer translation table.
	 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
	 * populate this field.
	 */
#define HDMI_LEVEL_SHIFT_UNKNOWN	0xff
1592
	uint8_t hdmi_level_shift;
1593 1594 1595 1596

	uint8_t supports_dvi:1;
	uint8_t supports_hdmi:1;
	uint8_t supports_dp:1;
1597
	uint8_t supports_edp:1;
1598 1599

	uint8_t alternate_aux_channel;
X
Xiong Zhang 已提交
1600
	uint8_t alternate_ddc_pin;
1601 1602 1603

	uint8_t dp_boost_level;
	uint8_t hdmi_boost_level;
1604 1605
};

R
Rodrigo Vivi 已提交
1606 1607 1608 1609 1610
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
1611 1612
};

1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
1625
	unsigned int panel_type:4;
1626 1627 1628
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */

1629 1630
	enum drrs_support_type drrs_type;

1631 1632 1633 1634 1635
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
1636
		bool low_vswing;
1637 1638 1639 1640 1641
		bool initialized;
		bool support;
		int bpp;
		struct edp_power_seq pps;
	} edp;
1642

R
Rodrigo Vivi 已提交
1643 1644 1645 1646 1647 1648 1649 1650 1651
	struct {
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
		int tp1_wakeup_time;
		int tp2_tp3_wakeup_time;
	} psr;

1652 1653
	struct {
		u16 pwm_freq_hz;
1654
		bool present;
1655
		bool active_low_pwm;
1656
		u8 min_brightness;	/* min_brightness/255 of max */
1657
		u8 controller;		/* brightness controller number */
1658
		enum intel_backlight_type type;
1659 1660
	} backlight;

1661 1662 1663
	/* MIPI DSI */
	struct {
		u16 panel_id;
1664 1665 1666 1667 1668
		struct mipi_config *config;
		struct mipi_pps_data *pps;
		u8 seq_version;
		u32 size;
		u8 *data;
1669
		const u8 *sequence[MIPI_SEQ_MAX];
1670 1671
	} dsi;

1672 1673 1674
	int crt_ddc_pin;

	int child_dev_num;
1675
	union child_device_config *child_dev;
1676 1677

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1678
	struct sdvo_device_mapping sdvo_mappings[2];
1679 1680
};

1681 1682 1683 1684 1685
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

1686 1687 1688 1689 1690 1691 1692 1693
struct intel_wm_level {
	bool enable;
	uint32_t pri_val;
	uint32_t spr_val;
	uint32_t cur_val;
	uint32_t fbc_val;
};

1694
struct ilk_wm_values {
1695 1696 1697 1698 1699 1700 1701 1702
	uint32_t wm_pipe[3];
	uint32_t wm_lp[3];
	uint32_t wm_lp_spr[3];
	uint32_t wm_linetime[3];
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

1703
struct g4x_pipe_wm {
1704
	uint16_t plane[I915_MAX_PLANES];
1705
	uint16_t fbc;
1706
};
1707

1708
struct g4x_sr_wm {
1709
	uint16_t plane;
1710
	uint16_t cursor;
1711
	uint16_t fbc;
1712 1713 1714 1715
};

struct vlv_wm_ddl_values {
	uint8_t plane[I915_MAX_PLANES];
1716
};
1717

1718
struct vlv_wm_values {
1719 1720
	struct g4x_pipe_wm pipe[3];
	struct g4x_sr_wm sr;
1721
	struct vlv_wm_ddl_values ddl[3];
1722 1723
	uint8_t level;
	bool cxsr;
1724 1725
};

1726 1727 1728 1729 1730 1731 1732 1733 1734
struct g4x_wm_values {
	struct g4x_pipe_wm pipe[2];
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

1735
struct skl_ddb_entry {
1736
	uint16_t start, end;	/* in number of blocks, 'end' is exclusive */
1737 1738 1739 1740
};

static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
{
1741
	return entry->end - entry->start;
1742 1743
}

1744 1745 1746 1747 1748 1749 1750 1751 1752
static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
				       const struct skl_ddb_entry *e2)
{
	if (e1->start == e2->start && e1->end == e2->end)
		return true;

	return false;
}

1753
struct skl_ddb_allocation {
1754
	struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1755
	struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
1756 1757
};

1758
struct skl_wm_values {
1759
	unsigned dirty_pipes;
1760
	struct skl_ddb_allocation ddb;
1761 1762 1763
};

struct skl_wm_level {
L
Lyude 已提交
1764 1765 1766
	bool plane_en;
	uint16_t plane_res_b;
	uint8_t plane_res_l;
1767 1768
};

1769
/*
1770 1771 1772 1773
 * This struct helps tracking the state needed for runtime PM, which puts the
 * device in PCI D3 state. Notice that when this happens, nothing on the
 * graphics device works, even register access, so we don't get interrupts nor
 * anything else.
1774
 *
1775 1776 1777
 * Every piece of our code that needs to actually touch the hardware needs to
 * either call intel_runtime_pm_get or call intel_display_power_get with the
 * appropriate power domain.
1778
 *
1779 1780
 * Our driver uses the autosuspend delay feature, which means we'll only really
 * suspend if we stay with zero refcount for a certain amount of time. The
1781
 * default value is currently very conservative (see intel_runtime_pm_enable), but
1782
 * it can be changed with the standard runtime PM files from sysfs.
1783 1784 1785 1786 1787
 *
 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
 * goes back to false exactly before we reenable the IRQs. We use this variable
 * to check if someone is trying to enable/disable IRQs while they're supposed
 * to be disabled. This shouldn't happen and we'll print some error messages in
1788
 * case it happens.
1789
 *
1790
 * For more, read the Documentation/power/runtime_pm.txt.
1791
 */
1792
struct i915_runtime_pm {
1793
	atomic_t wakeref_count;
1794
	bool suspended;
1795
	bool irqs_enabled;
1796 1797
};

1798 1799 1800 1801 1802
enum intel_pipe_crc_source {
	INTEL_PIPE_CRC_SOURCE_NONE,
	INTEL_PIPE_CRC_SOURCE_PLANE1,
	INTEL_PIPE_CRC_SOURCE_PLANE2,
	INTEL_PIPE_CRC_SOURCE_PF,
1803
	INTEL_PIPE_CRC_SOURCE_PIPE,
D
Daniel Vetter 已提交
1804 1805 1806 1807 1808
	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
	INTEL_PIPE_CRC_SOURCE_TV,
	INTEL_PIPE_CRC_SOURCE_DP_B,
	INTEL_PIPE_CRC_SOURCE_DP_C,
	INTEL_PIPE_CRC_SOURCE_DP_D,
1809
	INTEL_PIPE_CRC_SOURCE_AUTO,
1810 1811 1812
	INTEL_PIPE_CRC_SOURCE_MAX,
};

1813
struct intel_pipe_crc_entry {
1814
	uint32_t frame;
1815 1816 1817
	uint32_t crc[5];
};

1818
#define INTEL_PIPE_CRC_ENTRIES_NR	128
1819
struct intel_pipe_crc {
1820 1821
	spinlock_t lock;
	bool opened;		/* exclusive access to the result file */
1822
	struct intel_pipe_crc_entry *entries;
1823
	enum intel_pipe_crc_source source;
1824
	int head, tail;
1825
	wait_queue_head_t wq;
T
Tomeu Vizoso 已提交
1826
	int skipped;
1827 1828
};

1829
struct i915_frontbuffer_tracking {
1830
	spinlock_t lock;
1831 1832 1833 1834 1835 1836 1837 1838 1839

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

1840
struct i915_wa_reg {
1841
	i915_reg_t addr;
1842 1843 1844 1845 1846
	u32 value;
	/* bitmask representing WA bits */
	u32 mask;
};

1847 1848 1849 1850 1851 1852 1853
/*
 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
 * allowing it for RCS as we don't foresee any requirement of having
 * a whitelist for other engines. When it is really required for
 * other engines then the limit need to be increased.
 */
#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
1854 1855 1856 1857

struct i915_workarounds {
	struct i915_wa_reg reg[I915_MAX_WA_REGS];
	u32 count;
1858
	u32 hw_whitelist_count[I915_NUM_ENGINES];
1859 1860
};

1861 1862 1863 1864
struct i915_virtual_gpu {
	bool active;
};

1865 1866 1867 1868 1869 1870 1871
/* used in computing the new watermarks state */
struct intel_wm_config {
	unsigned int num_pipes_active;
	bool sprites_enabled;
	bool sprites_scaled;
};

1872 1873 1874 1875 1876
struct i915_oa_format {
	u32 format;
	int size;
};

1877 1878 1879 1880 1881
struct i915_oa_reg {
	i915_reg_t addr;
	u32 value;
};

1882 1883
struct i915_perf_stream;

1884 1885 1886
/**
 * struct i915_perf_stream_ops - the OPs to support a specific stream type
 */
1887
struct i915_perf_stream_ops {
1888 1889 1890 1891
	/**
	 * @enable: Enables the collection of HW samples, either in response to
	 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
	 * without `I915_PERF_FLAG_DISABLED`.
1892 1893 1894
	 */
	void (*enable)(struct i915_perf_stream *stream);

1895 1896 1897 1898
	/**
	 * @disable: Disables the collection of HW samples, either in response
	 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
	 * the stream.
1899 1900 1901
	 */
	void (*disable)(struct i915_perf_stream *stream);

1902 1903
	/**
	 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
1904 1905 1906 1907 1908 1909
	 * once there is something ready to read() for the stream
	 */
	void (*poll_wait)(struct i915_perf_stream *stream,
			  struct file *file,
			  poll_table *wait);

1910 1911 1912
	/**
	 * @wait_unlocked: For handling a blocking read, wait until there is
	 * something to ready to read() for the stream. E.g. wait on the same
1913
	 * wait queue that would be passed to poll_wait().
1914 1915 1916
	 */
	int (*wait_unlocked)(struct i915_perf_stream *stream);

1917 1918 1919 1920 1921 1922 1923
	/**
	 * @read: Copy buffered metrics as records to userspace
	 * **buf**: the userspace, destination buffer
	 * **count**: the number of bytes to copy, requested by userspace
	 * **offset**: zero at the start of the read, updated as the read
	 * proceeds, it represents how many bytes have been copied so far and
	 * the buffer offset for copying the next record.
1924
	 *
1925 1926
	 * Copy as many buffered i915 perf samples and records for this stream
	 * to userspace as will fit in the given buffer.
1927
	 *
1928 1929
	 * Only write complete records; returning -%ENOSPC if there isn't room
	 * for a complete record.
1930
	 *
1931 1932 1933
	 * Return any error condition that results in a short read such as
	 * -%ENOSPC or -%EFAULT, even though these may be squashed before
	 * returning to userspace.
1934 1935 1936 1937 1938 1939
	 */
	int (*read)(struct i915_perf_stream *stream,
		    char __user *buf,
		    size_t count,
		    size_t *offset);

1940 1941
	/**
	 * @destroy: Cleanup any stream specific resources.
1942 1943 1944 1945 1946 1947
	 *
	 * The stream will always be disabled before this is called.
	 */
	void (*destroy)(struct i915_perf_stream *stream);
};

1948 1949 1950
/**
 * struct i915_perf_stream - state for a single open stream FD
 */
1951
struct i915_perf_stream {
1952 1953 1954
	/**
	 * @dev_priv: i915 drm device
	 */
1955 1956
	struct drm_i915_private *dev_priv;

1957 1958 1959
	/**
	 * @link: Links the stream into ``&drm_i915_private->streams``
	 */
1960 1961
	struct list_head link;

1962 1963 1964 1965 1966
	/**
	 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
	 * properties given when opening a stream, representing the contents
	 * of a single sample as read() by userspace.
	 */
1967
	u32 sample_flags;
1968 1969 1970 1971 1972 1973

	/**
	 * @sample_size: Considering the configured contents of a sample
	 * combined with the required header size, this is the total size
	 * of a single sample record.
	 */
1974
	int sample_size;
1975

1976 1977 1978 1979
	/**
	 * @ctx: %NULL if measuring system-wide across all contexts or a
	 * specific context that is being monitored.
	 */
1980
	struct i915_gem_context *ctx;
1981 1982 1983 1984 1985 1986

	/**
	 * @enabled: Whether the stream is currently enabled, considering
	 * whether the stream was opened in a disabled state and based
	 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
	 */
1987 1988
	bool enabled;

1989 1990 1991 1992
	/**
	 * @ops: The callbacks providing the implementation of this specific
	 * type of configured stream.
	 */
1993 1994 1995
	const struct i915_perf_stream_ops *ops;
};

1996 1997 1998
/**
 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
 */
1999
struct i915_oa_ops {
2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014
	/**
	 * @init_oa_buffer: Resets the head and tail pointers of the
	 * circular buffer for periodic OA reports.
	 *
	 * Called when first opening a stream for OA metrics, but also may be
	 * called in response to an OA buffer overflow or other error
	 * condition.
	 *
	 * Note it may be necessary to clear the full OA buffer here as part of
	 * maintaining the invariable that new reports must be written to
	 * zeroed memory for us to be able to reliable detect if an expected
	 * report has not yet landed in memory.  (At least on Haswell the OA
	 * buffer tail pointer is not synchronized with reports being visible
	 * to the CPU)
	 */
2015
	void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
2016 2017 2018 2019 2020 2021 2022

	/**
	 * @enable_metric_set: Applies any MUX configuration to set up the
	 * Boolean and Custom (B/C) counters that are part of the counter
	 * reports being sampled. May apply system constraints such as
	 * disabling EU clock gating as required.
	 */
2023
	int (*enable_metric_set)(struct drm_i915_private *dev_priv);
2024 2025 2026 2027 2028

	/**
	 * @disable_metric_set: Remove system constraints associated with using
	 * the OA unit.
	 */
2029
	void (*disable_metric_set)(struct drm_i915_private *dev_priv);
2030 2031 2032 2033

	/**
	 * @oa_enable: Enable periodic sampling
	 */
2034
	void (*oa_enable)(struct drm_i915_private *dev_priv);
2035 2036 2037 2038

	/**
	 * @oa_disable: Disable periodic sampling
	 */
2039
	void (*oa_disable)(struct drm_i915_private *dev_priv);
2040 2041 2042 2043 2044

	/**
	 * @read: Copy data from the circular OA buffer into a given userspace
	 * buffer.
	 */
2045 2046 2047 2048
	int (*read)(struct i915_perf_stream *stream,
		    char __user *buf,
		    size_t count,
		    size_t *offset);
2049 2050

	/**
2051
	 * @oa_buffer_check: Check for OA buffer data + update tail
2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063
	 *
	 * This is either called via fops or the poll check hrtimer (atomic
	 * ctx) without any locks taken.
	 *
	 * It's safe to read OA config state here unlocked, assuming that this
	 * is only called while the stream is enabled, while the global OA
	 * configuration can't be modified.
	 *
	 * Efficiency is more important than avoiding some false positives
	 * here, which will be handled gracefully - likely resulting in an
	 * %EAGAIN error for userspace.
	 */
2064
	bool (*oa_buffer_check)(struct drm_i915_private *dev_priv);
2065 2066
};

2067 2068 2069 2070
struct intel_cdclk_state {
	unsigned int cdclk, vco, ref;
};

2071
struct drm_i915_private {
2072 2073
	struct drm_device drm;

2074
	struct kmem_cache *objects;
2075
	struct kmem_cache *vmas;
2076
	struct kmem_cache *requests;
2077
	struct kmem_cache *dependencies;
2078
	struct kmem_cache *priorities;
2079

2080
	const struct intel_device_info info;
2081 2082 2083

	void __iomem *regs;

2084
	struct intel_uncore uncore;
2085

2086 2087
	struct i915_virtual_gpu vgpu;

2088
	struct intel_gvt *gvt;
2089

2090
	struct intel_huc huc;
2091 2092
	struct intel_guc guc;

2093 2094
	struct intel_csr csr;

2095
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
2096

2097 2098 2099 2100 2101 2102 2103 2104 2105
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
	 * Base address of the gmbus and gpio block.
	 */
	uint32_t gpio_mmio_base;

2106 2107 2108
	/* MMIO base address for MIPI regs */
	uint32_t mipi_mmio_base;

2109 2110
	uint32_t psr_mmio_base;

2111 2112
	uint32_t pps_mmio_base;

2113 2114
	wait_queue_head_t gmbus_wait_queue;

2115
	struct pci_dev *bridge_dev;
2116
	struct i915_gem_context *kernel_context;
2117
	struct intel_engine_cs *engine[I915_NUM_ENGINES];
2118
	struct i915_vma *semaphore;
2119

2120
	struct drm_dma_handle *status_page_dmah;
2121 2122 2123 2124 2125
	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

2126 2127 2128
	/* protects the mmio flip data */
	spinlock_t mmio_flip_lock;

2129 2130
	bool display_irqs_enabled;

2131 2132 2133
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

V
Ville Syrjälä 已提交
2134 2135
	/* Sideband mailbox protection */
	struct mutex sb_lock;
2136 2137

	/** Cached value of IMR to avoid reads in updating the bitfield */
2138 2139 2140 2141
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
2142
	u32 gt_irq_mask;
2143 2144
	u32 pm_imr;
	u32 pm_ier;
2145
	u32 pm_rps_events;
2146
	u32 pm_guc_events;
2147
	u32 pipestat_irq_mask[I915_MAX_PIPES];
2148

2149
	struct i915_hotplug hotplug;
2150
	struct intel_fbc fbc;
2151
	struct i915_drrs drrs;
2152
	struct intel_opregion opregion;
2153
	struct intel_vbt_data vbt;
2154

2155 2156
	bool preserve_bios_swizzle;

2157 2158 2159
	/* overlay */
	struct intel_overlay *overlay;

2160
	/* backlight registers and fields in struct intel_panel */
2161
	struct mutex backlight_lock;
2162

2163 2164 2165
	/* LVDS info */
	bool no_aux_handshake;

V
Ville Syrjälä 已提交
2166 2167 2168
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

2169 2170 2171 2172
	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

	unsigned int fsb_freq, mem_freq, is_ddr3;
2173
	unsigned int skl_preferred_vco_freq;
2174
	unsigned int max_cdclk_freq;
2175

M
Mika Kahola 已提交
2176
	unsigned int max_dotclk_freq;
2177
	unsigned int rawclk_freq;
2178
	unsigned int hpll_freq;
2179
	unsigned int czclk_freq;
2180

2181
	struct {
2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195
		/*
		 * The current logical cdclk state.
		 * See intel_atomic_state.cdclk.logical
		 *
		 * For reading holding any crtc lock is sufficient,
		 * for writing must hold all of them.
		 */
		struct intel_cdclk_state logical;
		/*
		 * The current actual cdclk state.
		 * See intel_atomic_state.cdclk.actual
		 */
		struct intel_cdclk_state actual;
		/* The current hardware cdclk state */
2196 2197
		struct intel_cdclk_state hw;
	} cdclk;
2198

2199 2200 2201 2202 2203 2204 2205
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
2206 2207 2208 2209 2210 2211 2212
	struct workqueue_struct *wq;

	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
2213
	unsigned short pch_id;
2214 2215 2216

	unsigned long quirks;

2217 2218
	enum modeset_restore modeset_restore;
	struct mutex modeset_restore_lock;
2219
	struct drm_atomic_state *modeset_restore_state;
2220
	struct drm_modeset_acquire_ctx reset_ctx;
2221

2222
	struct list_head vm_list; /* Global list of all address spaces */
2223
	struct i915_ggtt ggtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
2224

2225
	struct i915_gem_mm mm;
2226 2227
	DECLARE_HASHTABLE(mm_structs, 7);
	struct mutex mm_lock;
2228

2229 2230 2231 2232 2233 2234 2235
	/* The hw wants to have a stable context identifier for the lifetime
	 * of the context (for OA, PASID, faults, etc). This is limited
	 * in execlists to 21 bits.
	 */
	struct ida context_hw_ida;
#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */

2236 2237
	/* Kernel Modesetting */

2238 2239
	struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
2240 2241
	wait_queue_head_t pending_flip_queue;

2242 2243 2244 2245
#ifdef CONFIG_DEBUG_FS
	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
#endif

2246
	/* dpll and cdclk state is protected by connection_mutex */
D
Daniel Vetter 已提交
2247 2248
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
2249
	const struct intel_dpll_mgr *dpll_mgr;
2250

2251 2252 2253 2254 2255 2256 2257
	/*
	 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms
	 * plls share registers.
	 */
	struct mutex dpll_lock;

2258 2259 2260
	unsigned int active_crtcs;
	unsigned int min_pixclk[I915_MAX_PIPES];

2261
	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
2262

2263
	struct i915_workarounds workarounds;
2264

2265 2266
	struct i915_frontbuffer_tracking fb_tracking;

2267 2268 2269 2270 2271
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

2272
	u16 orig_clock;
2273

2274
	bool mchbar_need_disable;
2275

2276 2277
	struct intel_l3_parity l3_parity;

B
Ben Widawsky 已提交
2278
	/* Cannot be determined by PCIID. You must always read a register. */
2279
	u32 edram_cap;
B
Ben Widawsky 已提交
2280

2281
	/* gen6+ rps state */
2282
	struct intel_gen6_power_mgmt rps;
2283

2284 2285
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
2286
	struct intel_ilk_power_mgmt ips;
2287

2288
	struct i915_power_domains power_domains;
2289

R
Rodrigo Vivi 已提交
2290
	struct i915_psr psr;
2291

2292
	struct i915_gpu_error gpu_error;
2293

2294 2295
	struct drm_i915_gem_object *vlv_pctx;

2296
#ifdef CONFIG_DRM_FBDEV_EMULATION
2297 2298
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
2299
	struct work_struct fbdev_suspend_work;
2300
#endif
2301 2302

	struct drm_property *broadcast_rgb_property;
2303
	struct drm_property *force_audio_property;
2304

I
Imre Deak 已提交
2305
	/* hda/i915 audio component */
2306
	struct i915_audio_component *audio_component;
I
Imre Deak 已提交
2307
	bool audio_component_registered;
2308 2309 2310 2311 2312
	/**
	 * av_mutex - mutex for audio/video sync
	 *
	 */
	struct mutex av_mutex;
I
Imre Deak 已提交
2313

2314
	struct list_head context_list;
2315

2316
	u32 fdi_rx_config;
2317

2318
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
2319
	u32 chv_phy_control;
2320 2321 2322 2323 2324 2325
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
2326
	u32 bxt_phy_grc;
2327

2328
	u32 suspend_count;
2329
	bool suspended_to_idle;
2330
	struct i915_suspend_saved_registers regfile;
2331
	struct vlv_s0ix_state vlv_s0ix_state;
2332

2333
	enum {
2334 2335 2336 2337 2338
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
2339

2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
		uint16_t pri_latency[5];
		/* sprite */
		uint16_t spr_latency[5];
		/* cursor */
		uint16_t cur_latency[5];
2352 2353 2354 2355 2356 2357
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
		uint16_t skl_latency[8];
2358 2359

		/* current hardware state */
2360 2361 2362
		union {
			struct ilk_wm_values hw;
			struct skl_wm_values skl_hw;
2363
			struct vlv_wm_values vlv;
2364
			struct g4x_wm_values g4x;
2365
		};
2366 2367

		uint8_t max_level;
2368 2369 2370 2371 2372 2373 2374

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
		 * cstate->wm.need_postvbl_update.
		 */
		struct mutex wm_mutex;
2375 2376 2377 2378 2379 2380 2381

		/*
		 * Set during HW readout of watermarks/DDB.  Some platforms
		 * need to know when we're still using BIOS-provided values
		 * (which we don't fully trust).
		 */
		bool distrust_bios_wm;
2382 2383
	} wm;

2384 2385
	struct i915_runtime_pm pm;

2386 2387
	struct {
		bool initialized;
2388

2389
		struct kobject *metrics_kobj;
2390
		struct ctl_table_header *sysctl_header;
2391

2392 2393
		struct mutex lock;
		struct list_head streams;
2394

2395 2396
		spinlock_t hook_lock;

2397
		struct {
2398 2399 2400 2401 2402 2403 2404 2405
			struct i915_perf_stream *exclusive_stream;

			u32 specific_ctx_id;

			struct hrtimer poll_check_timer;
			wait_queue_head_t poll_wq;
			bool pollin;

2406 2407 2408 2409 2410 2411
			/**
			 * For rate limiting any notifications of spurious
			 * invalid OA reports
			 */
			struct ratelimit_state spurious_report_rs;

2412 2413 2414 2415
			bool periodic;
			int period_exponent;

			int metrics_set;
2416 2417 2418 2419 2420

			const struct i915_oa_reg *mux_regs;
			int mux_regs_len;
			const struct i915_oa_reg *b_counter_regs;
			int b_counter_regs_len;
2421 2422 2423 2424 2425 2426

			struct {
				struct i915_vma *vma;
				u8 *vaddr;
				int format;
				int format_size;
2427

2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480
				/**
				 * Locks reads and writes to all head/tail state
				 *
				 * Consider: the head and tail pointer state
				 * needs to be read consistently from a hrtimer
				 * callback (atomic context) and read() fop
				 * (user context) with tail pointer updates
				 * happening in atomic context and head updates
				 * in user context and the (unlikely)
				 * possibility of read() errors needing to
				 * reset all head/tail state.
				 *
				 * Note: Contention or performance aren't
				 * currently a significant concern here
				 * considering the relatively low frequency of
				 * hrtimer callbacks (5ms period) and that
				 * reads typically only happen in response to a
				 * hrtimer event and likely complete before the
				 * next callback.
				 *
				 * Note: This lock is not held *while* reading
				 * and copying data to userspace so the value
				 * of head observed in htrimer callbacks won't
				 * represent any partial consumption of data.
				 */
				spinlock_t ptr_lock;

				/**
				 * One 'aging' tail pointer and one 'aged'
				 * tail pointer ready to used for reading.
				 *
				 * Initial values of 0xffffffff are invalid
				 * and imply that an update is required
				 * (and should be ignored by an attempted
				 * read)
				 */
				struct {
					u32 offset;
				} tails[2];

				/**
				 * Index for the aged tail ready to read()
				 * data up to.
				 */
				unsigned int aged_tail_idx;

				/**
				 * A monotonic timestamp for when the current
				 * aging tail pointer was read; used to
				 * determine when it is old enough to trust.
				 */
				u64 aging_timestamp;

2481 2482 2483 2484 2485 2486 2487 2488 2489 2490
				/**
				 * Although we can always read back the head
				 * pointer register, we prefer to avoid
				 * trusting the HW state, just to avoid any
				 * risk that some hardware condition could
				 * somehow bump the head pointer unpredictably
				 * and cause us to forward the wrong OA buffer
				 * data to userspace.
				 */
				u32 head;
2491 2492 2493 2494 2495 2496 2497
			} oa_buffer;

			u32 gen7_latched_oastatus1;

			struct i915_oa_ops ops;
			const struct i915_oa_format *oa_formats;
			int n_builtin_sets;
2498
		} oa;
2499 2500
	} perf;

2501 2502
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
	struct {
2503
		void (*resume)(struct drm_i915_private *);
2504
		void (*cleanup_engine)(struct intel_engine_cs *engine);
2505

2506 2507
		struct list_head timelines;
		struct i915_gem_timeline global_timeline;
2508
		u32 active_requests;
2509

2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535
		/**
		 * Is the GPU currently considered idle, or busy executing
		 * userspace requests? Whilst idle, we allow runtime power
		 * management to power down the hardware and display clocks.
		 * In order to reduce the effect on performance, there
		 * is a slight delay before we do so.
		 */
		bool awake;

		/**
		 * We leave the user IRQ off as much as possible,
		 * but this means that requests will finish and never
		 * be retired once the system goes idle. Set a timer to
		 * fire periodically while the ring is running. When it
		 * fires, go retire requests.
		 */
		struct delayed_work retire_work;

		/**
		 * When we detect an idle GPU, we want to turn on
		 * powersaving features. So once we see that there
		 * are no more requests outstanding and no more
		 * arrive within a small period of time, we fire
		 * off the idle_work.
		 */
		struct delayed_work idle_work;
2536 2537

		ktime_t last_init_time;
2538 2539
	} gt;

2540 2541 2542
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

M
Mahesh Kumar 已提交
2543 2544
	bool ipc_enabled;

2545 2546
	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *av_enc_map[I915_MAX_PIPES];
2547

2548 2549 2550 2551 2552 2553
	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int	irq;
	} lpe_audio;

2554 2555 2556 2557
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
2558
};
L
Linus Torvalds 已提交
2559

2560 2561
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
2562
	return container_of(dev, struct drm_i915_private, drm);
2563 2564
}

2565
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
2566
{
2567
	return to_i915(dev_get_drvdata(kdev));
I
Imre Deak 已提交
2568 2569
}

2570 2571 2572 2573 2574
static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
{
	return container_of(guc, struct drm_i915_private, guc);
}

A
Arkadiusz Hiler 已提交
2575 2576 2577 2578 2579
static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
{
	return container_of(huc, struct drm_i915_private, huc);
}

2580
/* Simple iterator over all initialised engines */
2581 2582 2583 2584 2585
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
2586 2587

/* Iterator over subset of engines selected by mask */
2588 2589
#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
	for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask;	\
2590
	     tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
2591

2592 2593 2594 2595 2596 2597 2598
enum hdmi_force_audio {
	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
	HDMI_AUDIO_AUTO,		/* trust EDID */
	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
};

2599
#define I915_GTT_OFFSET_NONE ((u32)-1)
2600

2601 2602
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2603
 * considered to be the frontbuffer for the given plane interface-wise. This
2604 2605 2606 2607 2608
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
2609 2610
#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
2611 2612 2613
#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
	(1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
#define INTEL_FRONTBUFFER_CURSOR(pipe) \
2614 2615 2616
	(1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
	(1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2617
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2618
	(1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2619
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2620
	(0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2621

2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647
/*
 * Optimised SGL iterator for GEM objects
 */
static __always_inline struct sgt_iter {
	struct scatterlist *sgp;
	union {
		unsigned long pfn;
		dma_addr_t dma;
	};
	unsigned int curr;
	unsigned int max;
} __sgt_iter(struct scatterlist *sgl, bool dma) {
	struct sgt_iter s = { .sgp = sgl };

	if (s.sgp) {
		s.max = s.curr = s.sgp->offset;
		s.max += s.sgp->length;
		if (dma)
			s.dma = sg_dma_address(s.sgp);
		else
			s.pfn = page_to_pfn(sg_page(s.sgp));
	}

	return s;
}

2648 2649 2650 2651 2652 2653 2654 2655
static inline struct scatterlist *____sg_next(struct scatterlist *sg)
{
	++sg;
	if (unlikely(sg_is_chain(sg)))
		sg = sg_chain_ptr(sg);
	return sg;
}

2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669
/**
 * __sg_next - return the next scatterlist entry in a list
 * @sg:		The current sg entry
 *
 * Description:
 *   If the entry is the last, return NULL; otherwise, step to the next
 *   element in the array (@sg@+1). If that's a chain pointer, follow it;
 *   otherwise just return the pointer to the current element.
 **/
static inline struct scatterlist *__sg_next(struct scatterlist *sg)
{
#ifdef CONFIG_DEBUG_SG
	BUG_ON(sg->sg_magic != SG_MAGIC);
#endif
2670
	return sg_is_last(sg) ? NULL : ____sg_next(sg);
2671 2672
}

2673 2674 2675 2676 2677 2678 2679 2680 2681 2682
/**
 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
 * @__dmap:	DMA address (output)
 * @__iter:	'struct sgt_iter' (iterator state, internal)
 * @__sgt:	sg_table to iterate over (input)
 */
#define for_each_sgt_dma(__dmap, __iter, __sgt)				\
	for ((__iter) = __sgt_iter((__sgt)->sgl, true);			\
	     ((__dmap) = (__iter).dma + (__iter).curr);			\
	     (((__iter).curr += PAGE_SIZE) < (__iter).max) ||		\
2683
	     ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695

/**
 * for_each_sgt_page - iterate over the pages of the given sg_table
 * @__pp:	page pointer (output)
 * @__iter:	'struct sgt_iter' (iterator state, internal)
 * @__sgt:	sg_table to iterate over (input)
 */
#define for_each_sgt_page(__pp, __iter, __sgt)				\
	for ((__iter) = __sgt_iter((__sgt)->sgl, false);		\
	     ((__pp) = (__iter).pfn == 0 ? NULL :			\
	      pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
	     (((__iter).curr += PAGE_SIZE) < (__iter).max) ||		\
2696
	     ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
2697

2698 2699 2700 2701 2702 2703 2704
static inline const struct intel_device_info *
intel_info(const struct drm_i915_private *dev_priv)
{
	return &dev_priv->info;
}

#define INTEL_INFO(dev_priv)	intel_info((dev_priv))
2705

2706
#define INTEL_GEN(dev_priv)	((dev_priv)->info.gen)
2707
#define INTEL_DEVID(dev_priv)	((dev_priv)->info.device_id)
2708

2709
#define REVID_FOREVER		0xff
2710
#define INTEL_REVID(dev_priv)	((dev_priv)->drm.pdev->revision)
2711 2712 2713 2714 2715 2716 2717

#define GEN_FOREVER (0)
/*
 * Returns true if Gen is in inclusive range [Start, End].
 *
 * Use GEN_FOREVER for unbound start and or end.
 */
2718
#define IS_GEN(dev_priv, s, e) ({ \
2719 2720 2721 2722 2723 2724 2725 2726 2727
	unsigned int __s = (s), __e = (e); \
	BUILD_BUG_ON(!__builtin_constant_p(s)); \
	BUILD_BUG_ON(!__builtin_constant_p(e)); \
	if ((__s) != GEN_FOREVER) \
		__s = (s) - 1; \
	if ((__e) == GEN_FOREVER) \
		__e = BITS_PER_LONG - 1; \
	else \
		__e = (e) - 1; \
2728
	!!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
2729 2730
})

2731 2732 2733 2734 2735 2736 2737 2738
/*
 * Return true if revision is in range [since,until] inclusive.
 *
 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
 */
#define IS_REVID(p, since, until) \
	(INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))

2739 2740
#define IS_I830(dev_priv)	((dev_priv)->info.platform == INTEL_I830)
#define IS_I845G(dev_priv)	((dev_priv)->info.platform == INTEL_I845G)
2741
#define IS_I85X(dev_priv)	((dev_priv)->info.platform == INTEL_I85X)
2742
#define IS_I865G(dev_priv)	((dev_priv)->info.platform == INTEL_I865G)
2743
#define IS_I915G(dev_priv)	((dev_priv)->info.platform == INTEL_I915G)
2744 2745
#define IS_I915GM(dev_priv)	((dev_priv)->info.platform == INTEL_I915GM)
#define IS_I945G(dev_priv)	((dev_priv)->info.platform == INTEL_I945G)
2746
#define IS_I945GM(dev_priv)	((dev_priv)->info.platform == INTEL_I945GM)
2747 2748
#define IS_I965G(dev_priv)	((dev_priv)->info.platform == INTEL_I965G)
#define IS_I965GM(dev_priv)	((dev_priv)->info.platform == INTEL_I965GM)
2749 2750 2751
#define IS_G45(dev_priv)	((dev_priv)->info.platform == INTEL_G45)
#define IS_GM45(dev_priv)	((dev_priv)->info.platform == INTEL_GM45)
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
2752 2753
#define IS_PINEVIEW_G(dev_priv)	(INTEL_DEVID(dev_priv) == 0xa001)
#define IS_PINEVIEW_M(dev_priv)	(INTEL_DEVID(dev_priv) == 0xa011)
2754
#define IS_PINEVIEW(dev_priv)	((dev_priv)->info.platform == INTEL_PINEVIEW)
2755
#define IS_G33(dev_priv)	((dev_priv)->info.platform == INTEL_G33)
2756
#define IS_IRONLAKE_M(dev_priv)	(INTEL_DEVID(dev_priv) == 0x0046)
2757
#define IS_IVYBRIDGE(dev_priv)	((dev_priv)->info.platform == INTEL_IVYBRIDGE)
2758 2759 2760
#define IS_IVB_GT1(dev_priv)	(INTEL_DEVID(dev_priv) == 0x0156 || \
				 INTEL_DEVID(dev_priv) == 0x0152 || \
				 INTEL_DEVID(dev_priv) == 0x015a)
2761 2762 2763 2764 2765 2766 2767 2768
#define IS_VALLEYVIEW(dev_priv)	((dev_priv)->info.platform == INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	((dev_priv)->info.platform == INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	((dev_priv)->info.platform == INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	((dev_priv)->info.platform == INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	((dev_priv)->info.platform == INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	((dev_priv)->info.platform == INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	((dev_priv)->info.platform == INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	((dev_priv)->info.platform == INTEL_GEMINILAKE)
2769
#define IS_MOBILE(dev_priv)	((dev_priv)->info.is_mobile)
2770 2771 2772 2773 2774 2775
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
#define IS_BDW_ULT(dev_priv)	(IS_BROADWELL(dev_priv) && \
				 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 ||	\
				 (INTEL_DEVID(dev_priv) & 0xf) == 0xb ||	\
				 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
V
Ville Syrjälä 已提交
2776
/* ULX machines are also considered ULT. */
2777 2778 2779 2780 2781 2782 2783 2784
#define IS_BDW_ULX(dev_priv)	(IS_BROADWELL(dev_priv) && \
				 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
				 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
#define IS_HSW_ULT(dev_priv)	(IS_HASWELL(dev_priv) && \
				 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
				 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2785
/* ULX machines are also considered ULT. */
2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807
#define IS_HSW_ULX(dev_priv)	(INTEL_DEVID(dev_priv) == 0x0A0E || \
				 INTEL_DEVID(dev_priv) == 0x0A1E)
#define IS_SKL_ULT(dev_priv)	(INTEL_DEVID(dev_priv) == 0x1906 || \
				 INTEL_DEVID(dev_priv) == 0x1913 || \
				 INTEL_DEVID(dev_priv) == 0x1916 || \
				 INTEL_DEVID(dev_priv) == 0x1921 || \
				 INTEL_DEVID(dev_priv) == 0x1926)
#define IS_SKL_ULX(dev_priv)	(INTEL_DEVID(dev_priv) == 0x190E || \
				 INTEL_DEVID(dev_priv) == 0x1915 || \
				 INTEL_DEVID(dev_priv) == 0x191E)
#define IS_KBL_ULT(dev_priv)	(INTEL_DEVID(dev_priv) == 0x5906 || \
				 INTEL_DEVID(dev_priv) == 0x5913 || \
				 INTEL_DEVID(dev_priv) == 0x5916 || \
				 INTEL_DEVID(dev_priv) == 0x5921 || \
				 INTEL_DEVID(dev_priv) == 0x5926)
#define IS_KBL_ULX(dev_priv)	(INTEL_DEVID(dev_priv) == 0x590E || \
				 INTEL_DEVID(dev_priv) == 0x5915 || \
				 INTEL_DEVID(dev_priv) == 0x591E)
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
				 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
				 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
2808

2809
#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
2810

2811 2812 2813 2814 2815 2816
#define SKL_REVID_A0		0x0
#define SKL_REVID_B0		0x1
#define SKL_REVID_C0		0x2
#define SKL_REVID_D0		0x3
#define SKL_REVID_E0		0x4
#define SKL_REVID_F0		0x5
2817 2818
#define SKL_REVID_G0		0x6
#define SKL_REVID_H0		0x7
2819

2820 2821
#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))

2822
#define BXT_REVID_A0		0x0
2823
#define BXT_REVID_A1		0x1
2824
#define BXT_REVID_B0		0x3
2825
#define BXT_REVID_B_LAST	0x8
2826
#define BXT_REVID_C0		0x9
N
Nick Hoath 已提交
2827

2828 2829
#define IS_BXT_REVID(dev_priv, since, until) \
	(IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
2830

M
Mika Kuoppala 已提交
2831 2832
#define KBL_REVID_A0		0x0
#define KBL_REVID_B0		0x1
2833 2834 2835
#define KBL_REVID_C0		0x2
#define KBL_REVID_D0		0x3
#define KBL_REVID_E0		0x4
M
Mika Kuoppala 已提交
2836

2837 2838
#define IS_KBL_REVID(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
M
Mika Kuoppala 已提交
2839

2840 2841 2842 2843 2844 2845
#define GLK_REVID_A0		0x0
#define GLK_REVID_A1		0x1

#define IS_GLK_REVID(dev_priv, since, until) \
	(IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))

2846 2847 2848 2849 2850 2851
/*
 * The genX designation typically refers to the render engine, so render
 * capability related checks should use IS_GEN, while display and other checks
 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
 * chips, etc.).
 */
2852 2853 2854 2855 2856 2857 2858 2859
#define IS_GEN2(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(1)))
#define IS_GEN3(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(2)))
#define IS_GEN4(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(3)))
#define IS_GEN5(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(4)))
#define IS_GEN6(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(5)))
#define IS_GEN7(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(6)))
#define IS_GEN8(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(7)))
#define IS_GEN9(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(8)))
2860

2861
#define IS_LP(dev_priv)	(INTEL_INFO(dev_priv)->is_lp)
2862 2863
#define IS_GEN9_LP(dev_priv)	(IS_GEN9(dev_priv) && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(IS_GEN9(dev_priv) && !IS_LP(dev_priv))
2864

2865 2866 2867 2868 2869 2870 2871 2872 2873
#define ENGINE_MASK(id)	BIT(id)
#define RENDER_RING	ENGINE_MASK(RCS)
#define BSD_RING	ENGINE_MASK(VCS)
#define BLT_RING	ENGINE_MASK(BCS)
#define VEBOX_RING	ENGINE_MASK(VECS)
#define BSD2_RING	ENGINE_MASK(VCS2)
#define ALL_ENGINES	(~0)

#define HAS_ENGINE(dev_priv, id) \
2874
	(!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
2875 2876 2877 2878 2879 2880

#define HAS_BSD(dev_priv)	HAS_ENGINE(dev_priv, VCS)
#define HAS_BSD2(dev_priv)	HAS_ENGINE(dev_priv, VCS2)
#define HAS_BLT(dev_priv)	HAS_ENGINE(dev_priv, BCS)
#define HAS_VEBOX(dev_priv)	HAS_ENGINE(dev_priv, VECS)

2881 2882 2883
#define HAS_LLC(dev_priv)	((dev_priv)->info.has_llc)
#define HAS_SNOOP(dev_priv)	((dev_priv)->info.has_snoop)
#define HAS_EDRAM(dev_priv)	(!!((dev_priv)->edram_cap & EDRAM_ENABLED))
2884 2885
#define HAS_WT(dev_priv)	((IS_HASWELL(dev_priv) || \
				 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
2886

2887
#define HWS_NEEDS_PHYSICAL(dev_priv)	((dev_priv)->info.hws_needs_physical)
2888

2889 2890 2891 2892 2893 2894 2895 2896 2897
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
		((dev_priv)->info.has_logical_ring_contexts)
#define USES_PPGTT(dev_priv)		(i915.enable_ppgtt)
#define USES_FULL_PPGTT(dev_priv)	(i915.enable_ppgtt >= 2)
#define USES_FULL_48BIT_PPGTT(dev_priv)	(i915.enable_ppgtt == 3)

#define HAS_OVERLAY(dev_priv)		 ((dev_priv)->info.has_overlay)
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
		((dev_priv)->info.overlay_needs_physical)
2898

2899
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2900
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
2901 2902

/* WaRsDisableCoarsePowerGating:skl,bxt */
2903
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2904
	(IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
2905

2906 2907 2908 2909 2910 2911
/*
 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
 * even when in MSI mode. This results in spurious interrupt warnings if the
 * legacy irq no. is shared with another device. The kernel then disables that
 * interrupt source and so prevents the other device from working properly.
 */
2912 2913
#define HAS_AUX_IRQ(dev_priv)   ((dev_priv)->info.gen >= 5)
#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
2914

2915 2916 2917
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
2918 2919 2920
#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
					 !(IS_I915G(dev_priv) || \
					 IS_I915GM(dev_priv)))
2921 2922
#define SUPPORTS_TV(dev_priv)		((dev_priv)->info.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	((dev_priv)->info.has_hotplug)
2923

2924 2925 2926
#define HAS_FW_BLC(dev_priv) 	(INTEL_GEN(dev_priv) > 2)
#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
#define HAS_FBC(dev_priv)	((dev_priv)->info.has_fbc)
2927
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH_DISPLAY(dev_priv) && INTEL_INFO(dev_priv)->gen >= 7)
2928

2929
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
2930

2931
#define HAS_DP_MST(dev_priv)	((dev_priv)->info.has_dp_mst)
2932

2933 2934 2935 2936 2937
#define HAS_DDI(dev_priv)		 ((dev_priv)->info.has_ddi)
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
#define HAS_PSR(dev_priv)		 ((dev_priv)->info.has_psr)
#define HAS_RC6(dev_priv)		 ((dev_priv)->info.has_rc6)
#define HAS_RC6p(dev_priv)		 ((dev_priv)->info.has_rc6p)
P
Paulo Zanoni 已提交
2938

2939
#define HAS_CSR(dev_priv)	((dev_priv)->info.has_csr)
2940

2941
#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
2942 2943
#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)

2944 2945 2946 2947 2948
/*
 * For now, anything with a GuC requires uCode loading, and then supports
 * command submission once loaded. But these are logically independent
 * properties, so we have separate macros to test them.
 */
2949
#define HAS_GUC(dev_priv)	((dev_priv)->info.has_guc)
2950
#define HAS_GUC_CT(dev_priv)	((dev_priv)->info.has_guc_ct)
2951 2952
#define HAS_GUC_UCODE(dev_priv)	(HAS_GUC(dev_priv))
#define HAS_GUC_SCHED(dev_priv)	(HAS_GUC(dev_priv))
2953
#define HAS_HUC_UCODE(dev_priv)	(HAS_GUC(dev_priv))
2954

2955
#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
2956

2957
#define HAS_POOLED_EU(dev_priv)	((dev_priv)->info.has_pooled_eu)
2958

2959 2960 2961 2962 2963 2964
#define INTEL_PCH_DEVICE_ID_MASK		0xff00
#define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
#define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
#define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
#define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00
2965 2966
#define INTEL_PCH_SPT_DEVICE_ID_TYPE		0xA100
#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE		0x9D00
2967
#define INTEL_PCH_KBP_DEVICE_ID_TYPE		0xA200
2968
#define INTEL_PCH_P2X_DEVICE_ID_TYPE		0x7100
2969
#define INTEL_PCH_P3X_DEVICE_ID_TYPE		0x7000
2970
#define INTEL_PCH_QEMU_DEVICE_ID_TYPE		0x2900 /* qemu q35 has 2918 */
2971

2972 2973 2974 2975
#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
2976 2977 2978 2979
#define HAS_PCH_LPT_LP(dev_priv) \
	((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
#define HAS_PCH_LPT_H(dev_priv) \
	((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
2980 2981 2982 2983
#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
2984

2985
#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
2986

2987 2988
#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))

2989
/* DPF == dynamic parity feature */
2990
#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
2991 2992
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
2993

2994
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
2995
#define GEN9_FREQ_SCALER 3
2996

2997 2998
#include "i915_trace.h"

2999
static inline bool intel_vtd_active(void)
3000 3001
{
#ifdef CONFIG_INTEL_IOMMU
3002
	if (intel_iommu_gfx_mapped)
3003 3004 3005 3006 3007
		return true;
#endif
	return false;
}

3008 3009 3010 3011 3012
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
	return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
}

3013 3014 3015
static inline bool
intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
3016
	return IS_BROXTON(dev_priv) && intel_vtd_active();
3017 3018
}

3019
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
3020
				int enable_ppgtt);
3021

3022 3023
bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);

3024
/* i915_drv.c */
3025 3026 3027 3028 3029 3030 3031
void __printf(3, 4)
__i915_printk(struct drm_i915_private *dev_priv, const char *level,
	      const char *fmt, ...);

#define i915_report_error(dev_priv, fmt, ...)				   \
	__i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)

3032
#ifdef CONFIG_COMPAT
D
Dave Airlie 已提交
3033 3034
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
3035 3036
#else
#define i915_compat_ioctl NULL
3037
#endif
3038 3039 3040 3041 3042
extern const struct dev_pm_ops i915_pm_ops;

extern int i915_driver_load(struct pci_dev *pdev,
			    const struct pci_device_id *ent);
extern void i915_driver_unload(struct drm_device *dev);
3043 3044
extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
3045
extern void i915_reset(struct drm_i915_private *dev_priv);
3046
extern int intel_guc_reset(struct drm_i915_private *dev_priv);
3047
extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
3048
extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
3049 3050 3051 3052
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
3053
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
3054

3055
int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
3056 3057
int intel_engines_init(struct drm_i915_private *dev_priv);

3058
/* intel_hotplug.c */
3059 3060
void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
			   u32 pin_mask, u32 long_mask);
3061 3062 3063
void intel_hpd_init(struct drm_i915_private *dev_priv);
void intel_hpd_init_work(struct drm_i915_private *dev_priv);
void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
3064
bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
3065 3066
bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3067

L
Linus Torvalds 已提交
3068
/* i915_irq.c */
3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085
static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
{
	unsigned long delay;

	if (unlikely(!i915.enable_hangcheck))
		return;

	/* Don't continually defer the hangcheck so that it is always run at
	 * least once after work has been scheduled on any ring. Otherwise,
	 * we will ignore a hung ring if a second ring is kept busy.
	 */

	delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
	queue_delayed_work(system_long_wq,
			   &dev_priv->gpu_error.hangcheck_work, delay);
}

3086
__printf(3, 4)
3087 3088
void i915_handle_error(struct drm_i915_private *dev_priv,
		       u32 engine_mask,
3089
		       const char *fmt, ...);
L
Linus Torvalds 已提交
3090

3091
extern void intel_irq_init(struct drm_i915_private *dev_priv);
3092
extern void intel_irq_fini(struct drm_i915_private *dev_priv);
3093 3094
int intel_irq_install(struct drm_i915_private *dev_priv);
void intel_irq_uninstall(struct drm_i915_private *dev_priv);
3095

3096 3097
static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
{
3098
	return dev_priv->gvt;
3099 3100
}

3101
static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
3102
{
3103
	return dev_priv->vgpu.active;
3104
}
3105

3106
void
3107
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
3108
		     u32 status_mask);
3109 3110

void
3111
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
3112
		      u32 status_mask);
3113

3114 3115
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
3116 3117 3118
void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
				   uint32_t mask,
				   uint32_t bits);
3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131
void ilk_update_display_irq(struct drm_i915_private *dev_priv,
			    uint32_t interrupt_mask,
			    uint32_t enabled_irq_mask);
static inline void
ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ilk_update_display_irq(dev_priv, bits, bits);
}
static inline void
ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ilk_update_display_irq(dev_priv, bits, 0);
}
3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145
void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
			 enum pipe pipe,
			 uint32_t interrupt_mask,
			 uint32_t enabled_irq_mask);
static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
				       enum pipe pipe, uint32_t bits)
{
	bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
}
static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
					enum pipe pipe, uint32_t bits)
{
	bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
}
3146 3147 3148
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask);
3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159
static inline void
ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ibx_display_interrupt_update(dev_priv, bits, bits);
}
static inline void
ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ibx_display_interrupt_update(dev_priv, bits, 0);
}

3160 3161 3162 3163 3164 3165 3166 3167 3168
/* i915_gem.c */
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
3169 3170
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
3171 3172 3173 3174 3175 3176
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
J
Jesse Barnes 已提交
3177 3178
int i915_gem_execbuffer2(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
3179 3180
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
B
Ben Widawsky 已提交
3181 3182 3183 3184
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
3185 3186
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
3187 3188
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
3189 3190 3191 3192
int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
3193
void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
3194 3195
int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file);
3196 3197
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
3198 3199
int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
3200
void i915_gem_sanitize(struct drm_i915_private *i915);
3201 3202
int i915_gem_load_init(struct drm_i915_private *dev_priv);
void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
3203
void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
3204
int i915_gem_freeze(struct drm_i915_private *dev_priv);
3205 3206
int i915_gem_freeze_late(struct drm_i915_private *dev_priv);

3207
void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
3208
void i915_gem_object_free(struct drm_i915_gem_object *obj);
3209 3210
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			 const struct drm_i915_gem_object_ops *ops);
3211 3212 3213 3214 3215
struct drm_i915_gem_object *
i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
struct drm_i915_gem_object *
i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
				 const void *data, size_t size);
3216
void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
3217
void i915_gem_free_object(struct drm_gem_object *obj);
3218

3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
	/* A single pass should suffice to release all the freed objects (along
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
	do {
		rcu_barrier();
	} while (flush_work(&i915->mm.free_work));
}

C
Chris Wilson 已提交
3232
struct i915_vma * __must_check
3233 3234
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
3235
			 u64 size,
3236 3237
			 u64 alignment,
			 u64 flags);
3238

3239
int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
3240
void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
3241

3242 3243
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

C
Chris Wilson 已提交
3244
static inline int __sg_page_count(const struct scatterlist *sg)
3245
{
3246 3247
	return sg->length >> PAGE_SHIFT;
}
3248

3249 3250 3251
struct scatterlist *
i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
		       unsigned int n, unsigned int *offset);
3252

3253 3254 3255
struct page *
i915_gem_object_get_page(struct drm_i915_gem_object *obj,
			 unsigned int n);
3256

3257 3258 3259
struct page *
i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
			       unsigned int n);
3260

3261 3262 3263
dma_addr_t
i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
				unsigned long n);
3264

3265 3266
void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
				 struct sg_table *pages);
C
Chris Wilson 已提交
3267 3268 3269 3270 3271
int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);

static inline int __must_check
i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
{
3272
	might_lock(&obj->mm.lock);
C
Chris Wilson 已提交
3273

3274
	if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
C
Chris Wilson 已提交
3275 3276 3277 3278 3279 3280 3281
		return 0;

	return __i915_gem_object_get_pages(obj);
}

static inline void
__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3282
{
C
Chris Wilson 已提交
3283 3284
	GEM_BUG_ON(!obj->mm.pages);

3285
	atomic_inc(&obj->mm.pages_pin_count);
C
Chris Wilson 已提交
3286 3287 3288 3289 3290
}

static inline bool
i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
{
3291
	return atomic_read(&obj->mm.pages_pin_count);
C
Chris Wilson 已提交
3292 3293 3294 3295 3296 3297 3298 3299
}

static inline void
__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
{
	GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
	GEM_BUG_ON(!obj->mm.pages);

3300
	atomic_dec(&obj->mm.pages_pin_count);
3301
}
3302

3303 3304
static inline void
i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3305
{
C
Chris Wilson 已提交
3306
	__i915_gem_object_unpin_pages(obj);
3307 3308
}

3309 3310 3311 3312 3313 3314 3315
enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
	I915_MM_NORMAL = 0,
	I915_MM_SHRINKER
};

void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
				 enum i915_mm_subclass subclass);
3316
void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
C
Chris Wilson 已提交
3317

3318 3319 3320 3321 3322
enum i915_map_type {
	I915_MAP_WB = 0,
	I915_MAP_WC,
};

3323 3324
/**
 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3325 3326
 * @obj: the object to map into kernel address space
 * @type: the type of mapping, used to select pgprot_t
3327 3328 3329
 *
 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
 * pages and then returns a contiguous mapping of the backing storage into
3330 3331
 * the kernel address space. Based on the @type of mapping, the PTE will be
 * set to either WriteBack or WriteCombine (via pgprot_t).
3332
 *
3333 3334
 * The caller is responsible for calling i915_gem_object_unpin_map() when the
 * mapping is no longer required.
3335
 *
3336 3337
 * Returns the pointer through which to access the mapped object, or an
 * ERR_PTR() on error.
3338
 */
3339 3340
void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
					   enum i915_map_type type);
3341 3342 3343

/**
 * i915_gem_object_unpin_map - releases an earlier mapping
3344
 * @obj: the object to unmap
3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355
 *
 * After pinning the object and mapping its pages, once you are finished
 * with your access, call i915_gem_object_unpin_map() to release the pin
 * upon the mapping. Once the pin count reaches zero, that mapping may be
 * removed.
 */
static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_pages(obj);
}

3356 3357 3358 3359
int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
				    unsigned int *needs_clflush);
int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
				     unsigned int *needs_clflush);
3360 3361 3362
#define CLFLUSH_BEFORE	BIT(0)
#define CLFLUSH_AFTER	BIT(1)
#define CLFLUSH_FLAGS	(CLFLUSH_BEFORE | CLFLUSH_AFTER)
3363 3364 3365 3366 3367 3368 3369

static inline void
i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_pages(obj);
}

3370
int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
B
Ben Widawsky 已提交
3371
void i915_vma_move_to_active(struct i915_vma *vma,
3372 3373
			     struct drm_i915_gem_request *req,
			     unsigned int flags);
3374 3375 3376
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
3377 3378
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
		      uint32_t handle, uint64_t *offset);
3379
int i915_gem_mmap_gtt_version(void);
3380 3381 3382 3383 3384

void i915_gem_track_fb(struct drm_i915_gem_object *old,
		       struct drm_i915_gem_object *new,
		       unsigned frontbuffer_bits);

3385
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
3386

3387
struct drm_i915_gem_request *
3388
i915_gem_find_active_request(struct intel_engine_cs *engine);
3389

3390
void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
3391

3392 3393 3394 3395 3396 3397
static inline bool i915_reset_backoff(struct i915_gpu_error *error)
{
	return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
}

static inline bool i915_reset_handoff(struct i915_gpu_error *error)
3398
{
3399
	return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
3400 3401
}

3402
static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3403
{
3404
	return unlikely(test_bit(I915_WEDGED, &error->flags));
3405 3406
}

3407
static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
3408
{
3409
	return i915_reset_backoff(error) | i915_terminally_wedged(error);
M
Mika Kuoppala 已提交
3410 3411 3412 3413
}

static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
3414
	return READ_ONCE(error->reset_count);
3415
}
3416

3417
int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
3418
void i915_gem_reset(struct drm_i915_private *dev_priv);
3419
void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
3420
void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
3421
bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
3422

3423
void i915_gem_init_mmio(struct drm_i915_private *i915);
3424 3425
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
3426
void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
3427
void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
3428 3429
int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
			   unsigned int flags);
3430 3431
int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
void i915_gem_resume(struct drm_i915_private *dev_priv);
3432
int i915_gem_fault(struct vm_fault *vmf);
3433 3434 3435 3436
int i915_gem_object_wait(struct drm_i915_gem_object *obj,
			 unsigned int flags,
			 long timeout,
			 struct intel_rps_client *rps);
3437 3438 3439 3440 3441
int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
				  unsigned int flags,
				  int priority);
#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX

3442
int __must_check
3443 3444 3445
i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
int __must_check
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
3446
int __must_check
3447
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
C
Chris Wilson 已提交
3448
struct i915_vma * __must_check
3449 3450
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3451
				     const struct i915_ggtt_view *view);
C
Chris Wilson 已提交
3452
void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
3453
int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
3454
				int align);
3455
int i915_gem_open(struct drm_device *dev, struct drm_file *file);
3456
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
3457

3458 3459 3460
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

3461 3462 3463 3464 3465 3466
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

3467 3468 3469 3470 3471 3472
static inline struct i915_hw_ppgtt *
i915_vm_to_ppgtt(struct i915_address_space *vm)
{
	return container_of(vm, struct i915_hw_ppgtt, base);
}

J
Joonas Lahtinen 已提交
3473
/* i915_gem_fence_reg.c */
3474 3475 3476
int __must_check i915_vma_get_fence(struct i915_vma *vma);
int __must_check i915_vma_put_fence(struct i915_vma *vma);

3477
void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
3478
void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
3479

3480
void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
3481 3482 3483 3484
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
				       struct sg_table *pages);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
					 struct sg_table *pages);
3485

3486 3487 3488 3489 3490
static inline struct i915_gem_context *
i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
{
	struct i915_gem_context *ctx;

3491
	lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
3492 3493 3494 3495 3496 3497 3498 3499

	ctx = idr_find(&file_priv->context_idr, id);
	if (!ctx)
		return ERR_PTR(-ENOENT);

	return ctx;
}

3500 3501
static inline struct i915_gem_context *
i915_gem_context_get(struct i915_gem_context *ctx)
3502
{
3503
	kref_get(&ctx->ref);
3504
	return ctx;
3505 3506
}

3507
static inline void i915_gem_context_put(struct i915_gem_context *ctx)
3508
{
3509
	lockdep_assert_held(&ctx->i915->drm.struct_mutex);
3510
	kref_put(&ctx->ref, i915_gem_context_free);
3511 3512
}

3513 3514
static inline void i915_gem_context_put_unlocked(struct i915_gem_context *ctx)
{
3515 3516 3517 3518
	struct mutex *lock = &ctx->i915->drm.struct_mutex;

	if (kref_put_mutex(&ctx->ref, i915_gem_context_free, lock))
		mutex_unlock(lock);
3519 3520
}

C
Chris Wilson 已提交
3521 3522 3523 3524 3525 3526 3527 3528 3529 3530
static inline struct intel_timeline *
i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
				 struct intel_engine_cs *engine)
{
	struct i915_address_space *vm;

	vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
	return &vm->timeline.engine[engine->id];
}

3531 3532 3533
int i915_perf_open_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file);

3534
/* i915_gem_evict.c */
3535
int __must_check i915_gem_evict_something(struct i915_address_space *vm,
3536
					  u64 min_size, u64 alignment,
3537
					  unsigned cache_level,
3538
					  u64 start, u64 end,
3539
					  unsigned flags);
3540 3541 3542
int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
					 struct drm_mm_node *node,
					 unsigned int flags);
3543
int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3544

3545
/* belongs in i915_gem_gtt.h */
3546
static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
3547
{
3548
	wmb();
3549
	if (INTEL_GEN(dev_priv) < 6)
3550 3551
		intel_gtt_chipset_flush();
}
3552

3553
/* i915_gem_stolen.c */
3554 3555 3556
int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
				struct drm_mm_node *node, u64 size,
				unsigned alignment);
3557 3558 3559 3560
int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
					 struct drm_mm_node *node, u64 size,
					 unsigned alignment, u64 start,
					 u64 end);
3561 3562
void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
				 struct drm_mm_node *node);
3563
int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
3564
void i915_gem_cleanup_stolen(struct drm_device *dev);
3565
struct drm_i915_gem_object *
3566
i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
3567
struct drm_i915_gem_object *
3568
i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
3569 3570 3571
					       u32 stolen_offset,
					       u32 gtt_offset,
					       u32 size);
3572

3573 3574 3575
/* i915_gem_internal.c */
struct drm_i915_gem_object *
i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
3576
				phys_addr_t size);
3577

3578 3579
/* i915_gem_shrinker.c */
unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3580
			      unsigned long target,
3581 3582 3583 3584
			      unsigned flags);
#define I915_SHRINK_PURGEABLE 0x1
#define I915_SHRINK_UNBOUND 0x2
#define I915_SHRINK_BOUND 0x4
3585
#define I915_SHRINK_ACTIVE 0x8
3586
#define I915_SHRINK_VMAPS 0x10
3587 3588
unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3589
void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
3590 3591


3592
/* i915_gem_tiling.c */
3593
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3594
{
3595
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3596 3597

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3598
		i915_gem_object_is_tiled(obj);
3599 3600
}

3601 3602 3603 3604 3605
u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
			unsigned int tiling, unsigned int stride);
u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
			     unsigned int tiling, unsigned int stride);

3606
/* i915_debugfs.c */
3607
#ifdef CONFIG_DEBUG_FS
3608
int i915_debugfs_register(struct drm_i915_private *dev_priv);
J
Jani Nikula 已提交
3609
int i915_debugfs_connector_add(struct drm_connector *connector);
3610
void intel_display_crc_init(struct drm_i915_private *dev_priv);
3611
#else
3612
static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3613 3614
static inline int i915_debugfs_connector_add(struct drm_connector *connector)
{ return 0; }
3615
static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
3616
#endif
3617 3618

/* i915_gpu_error.c */
3619 3620
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)

3621 3622
__printf(2, 3)
void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
3623
int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3624
			    const struct i915_gpu_state *gpu);
3625
int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
3626
			      struct drm_i915_private *i915,
3627 3628 3629 3630 3631 3632
			      size_t count, loff_t pos);
static inline void i915_error_state_buf_release(
	struct drm_i915_error_state_buf *eb)
{
	kfree(eb->buf);
}
3633 3634

struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
3635 3636
void i915_capture_error_state(struct drm_i915_private *dev_priv,
			      u32 engine_mask,
3637
			      const char *error_msg);
3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654

static inline struct i915_gpu_state *
i915_gpu_state_get(struct i915_gpu_state *gpu)
{
	kref_get(&gpu->ref);
	return gpu;
}

void __i915_gpu_state_free(struct kref *kref);
static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
{
	if (gpu)
		kref_put(&gpu->ref, __i915_gpu_state_free);
}

struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
void i915_reset_error_state(struct drm_i915_private *i915);
3655

3656 3657 3658 3659 3660 3661 3662 3663
#else

static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
					    u32 engine_mask,
					    const char *error_msg)
{
}

3664 3665 3666 3667 3668 3669 3670
static inline struct i915_gpu_state *
i915_first_error_state(struct drm_i915_private *i915)
{
	return NULL;
}

static inline void i915_reset_error_state(struct drm_i915_private *i915)
3671 3672 3673 3674 3675
{
}

#endif

3676
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3677

3678
/* i915_cmd_parser.c */
3679
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
3680
void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
3681 3682 3683 3684 3685 3686 3687
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
			    struct drm_i915_gem_object *batch_obj,
			    struct drm_i915_gem_object *shadow_batch_obj,
			    u32 batch_start_offset,
			    u32 batch_len,
			    bool is_master);
3688

3689 3690 3691
/* i915_perf.c */
extern void i915_perf_init(struct drm_i915_private *dev_priv);
extern void i915_perf_fini(struct drm_i915_private *dev_priv);
3692 3693
extern void i915_perf_register(struct drm_i915_private *dev_priv);
extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
3694

3695
/* i915_suspend.c */
3696 3697
extern int i915_save_state(struct drm_i915_private *dev_priv);
extern int i915_restore_state(struct drm_i915_private *dev_priv);
3698

B
Ben Widawsky 已提交
3699
/* i915_sysfs.c */
D
David Weinehall 已提交
3700 3701
void i915_setup_sysfs(struct drm_i915_private *dev_priv);
void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
3702

3703 3704 3705 3706
/* intel_lpe_audio.c */
int  intel_lpe_audio_init(struct drm_i915_private *dev_priv);
void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
3707
void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
3708 3709
			    enum pipe pipe, enum port port,
			    const void *eld, int ls_clock, bool dp_output);
3710

3711
/* intel_i2c.c */
3712 3713
extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
3714 3715
extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
				     unsigned int pin);
3716

3717 3718
extern struct i2c_adapter *
intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
C
Chris Wilson 已提交
3719 3720
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3721
static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3722 3723 3724
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
3725
extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
3726

3727
/* intel_bios.c */
3728
void intel_bios_init(struct drm_i915_private *dev_priv);
J
Jani Nikula 已提交
3729
bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3730
bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
3731
bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
3732
bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
3733
bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
3734
bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
3735
bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
3736 3737
bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
				     enum port port);
3738 3739 3740
bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
				enum port port);

3741

3742
/* intel_opregion.c */
3743
#ifdef CONFIG_ACPI
3744
extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
3745 3746
extern void intel_opregion_register(struct drm_i915_private *dev_priv);
extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
3747
extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
3748 3749
extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
					 bool enable);
3750
extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
3751
					 pci_power_t state);
3752
extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
3753
#else
3754
static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
3755 3756
static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
3757 3758 3759
static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
{
}
3760 3761 3762 3763 3764
static inline int
intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
{
	return 0;
}
3765
static inline int
3766
intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
3767 3768 3769
{
	return 0;
}
3770
static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
3771 3772 3773
{
	return -ENODEV;
}
3774
#endif
3775

J
Jesse Barnes 已提交
3776 3777 3778 3779 3780 3781 3782 3783 3784
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

3785 3786 3787 3788 3789 3790 3791
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
	return (struct intel_device_info *)&dev_priv->info;
}

3792
const char *intel_platform_name(enum intel_platform platform);
3793 3794 3795
void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
void intel_device_info_dump(struct drm_i915_private *dev_priv);

J
Jesse Barnes 已提交
3796
/* modesetting */
3797
extern void intel_modeset_init_hw(struct drm_device *dev);
3798
extern int intel_modeset_init(struct drm_device *dev);
3799
extern void intel_modeset_gem_init(struct drm_device *dev);
J
Jesse Barnes 已提交
3800
extern void intel_modeset_cleanup(struct drm_device *dev);
3801
extern int intel_connector_register(struct drm_connector *);
3802
extern void intel_connector_unregister(struct drm_connector *);
3803 3804
extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
				       bool state);
3805
extern void intel_display_resume(struct drm_device *dev);
3806 3807
extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
3808
extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
3809
extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
3810
extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
3811
extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3812
				  bool enable);
3813

B
Ben Widawsky 已提交
3814 3815
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
3816

3817
/* overlay */
3818 3819
extern struct intel_overlay_error_state *
intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
3820 3821
extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
					    struct intel_overlay_error_state *error);
3822

3823 3824
extern struct intel_display_error_state *
intel_display_capture_error_state(struct drm_i915_private *dev_priv);
3825
extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3826
					    struct intel_display_error_state *error);
3827

3828 3829
int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
3830 3831
int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
		      u32 reply_mask, u32 reply, int timeout_base_ms);
3832 3833

/* intel_sideband.c */
3834
u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3835
int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3836
u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3837 3838
u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
3839 3840 3841 3842
u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3843 3844
u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3845 3846
u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3847 3848 3849 3850
u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
		   enum intel_sbi_destination destination);
void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
		     enum intel_sbi_destination destination);
3851 3852
u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3853

3854
/* intel_dpio_phy.c */
3855
void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
3856
			     enum dpio_phy *phy, enum dpio_channel *ch);
3857 3858 3859
void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
				  enum port port, u32 margin, u32 scale,
				  u32 enable, u32 deemphasis);
3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871
void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
			    enum dpio_phy phy);
bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
			      enum dpio_phy phy);
uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
					     uint8_t lane_count);
void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
				     uint8_t lane_lat_optim_mask);
uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);

3872 3873 3874
void chv_set_phy_signal_level(struct intel_encoder *encoder,
			      u32 deemph_reg_value, u32 margin_reg_value,
			      bool uniq_trans_scale);
3875 3876
void chv_data_lane_soft_reset(struct intel_encoder *encoder,
			      bool reset);
3877
void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
3878 3879
void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
void chv_phy_release_cl2_override(struct intel_encoder *encoder);
3880
void chv_phy_post_pll_disable(struct intel_encoder *encoder);
3881

3882 3883 3884
void vlv_set_phy_signal_level(struct intel_encoder *encoder,
			      u32 demph_reg_value, u32 preemph_reg_value,
			      u32 uniqtranscale_reg_value, u32 tx3_demph);
3885
void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
3886
void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3887
void vlv_phy_reset_lanes(struct intel_encoder *encoder);
3888

3889 3890
int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3891 3892
u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
			   const i915_reg_t reg);
3893

3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906
#define I915_READ8(reg)		dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
#define I915_WRITE8(reg, val)	dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)

#define I915_READ16(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
#define I915_WRITE16(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
#define I915_READ16_NOTRACE(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
#define I915_WRITE16_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)

#define I915_READ(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
#define I915_WRITE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
#define I915_READ_NOTRACE(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
#define I915_WRITE_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)

3907 3908 3909 3910
/* Be very careful with read/write 64-bit values. On 32-bit machines, they
 * will be implemented using 2 32-bit writes in an arbitrary order with
 * an arbitrary delay between them. This can cause the hardware to
 * act upon the intermediate value, possibly leading to corruption and
3911 3912 3913 3914 3915 3916 3917 3918 3919
 * machine death. For this reason we do not support I915_WRITE64, or
 * dev_priv->uncore.funcs.mmio_writeq.
 *
 * When reading a 64-bit value as two 32-bit values, the delay may cause
 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
 * occasionally a 64-bit register does not actualy support a full readq
 * and must be read using two 32-bit reads.
 *
 * You have been warned.
3920
 */
3921
#define I915_READ64(reg)	dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3922

3923
#define I915_READ64_2x32(lower_reg, upper_reg) ({			\
3924 3925
	u32 upper, lower, old_upper, loop = 0;				\
	upper = I915_READ(upper_reg);					\
3926
	do {								\
3927
		old_upper = upper;					\
3928
		lower = I915_READ(lower_reg);				\
3929 3930
		upper = I915_READ(upper_reg);				\
	} while (upper != old_upper && loop++ < 2);			\
3931
	(u64)upper << 32 | lower; })
3932

3933 3934 3935
#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)

3936
#define __raw_read(x, s) \
3937
static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
3938
					     i915_reg_t reg) \
3939
{ \
3940
	return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
3941 3942 3943
}

#define __raw_write(x, s) \
3944
static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
3945
				       i915_reg_t reg, uint##x##_t val) \
3946
{ \
3947
	write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961
}
__raw_read(8, b)
__raw_read(16, w)
__raw_read(32, l)
__raw_read(64, q)

__raw_write(8, b)
__raw_write(16, w)
__raw_write(32, l)
__raw_write(64, q)

#undef __raw_read
#undef __raw_write

3962
/* These are untraced mmio-accessors that are only valid to be used inside
3963
 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
3964
 * controlled.
3965
 *
3966
 * Think twice, and think again, before using these.
3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986
 *
 * As an example, these accessors can possibly be used between:
 *
 * spin_lock_irq(&dev_priv->uncore.lock);
 * intel_uncore_forcewake_get__locked();
 *
 * and
 *
 * intel_uncore_forcewake_put__locked();
 * spin_unlock_irq(&dev_priv->uncore.lock);
 *
 *
 * Note: some registers may not need forcewake held, so
 * intel_uncore_forcewake_{get,put} can be omitted, see
 * intel_uncore_forcewake_for_reg().
 *
 * Certain architectures will die if the same cacheline is concurrently accessed
 * by different clients (e.g. on Ivybridge). Access to registers should
 * therefore generally be serialised, by either the dev_priv->uncore.lock or
 * a more localised lock guarding all access to that bank of registers.
3987
 */
3988 3989
#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
3990
#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
3991 3992
#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)

3993 3994 3995 3996
/* "Broadcast RGB" property */
#define INTEL_BROADCAST_RGB_AUTO 0
#define INTEL_BROADCAST_RGB_FULL 1
#define INTEL_BROADCAST_RGB_LIMITED 2
3997

3998
static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
3999
{
4000
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4001
		return VLV_VGACNTRL;
4002
	else if (INTEL_GEN(dev_priv) >= 5)
4003
		return CPU_VGACNTRL;
4004 4005 4006 4007
	else
		return VGACNTRL;
}

4008 4009 4010 4011 4012 4013 4014
static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
{
	unsigned long j = msecs_to_jiffies(m);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

4015 4016 4017 4018 4019
static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
{
        return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
}

4020 4021 4022 4023 4024 4025 4026 4027
static inline unsigned long
timespec_to_jiffies_timeout(const struct timespec *value)
{
	unsigned long j = timespec_to_jiffies(value);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

4028 4029 4030 4031 4032 4033 4034 4035 4036
/*
 * If you need to wait X milliseconds between events A and B, but event B
 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
 * when event A happened, then just before event B you call this function and
 * pass the timestamp as the first argument, and X as the second argument.
 */
static inline void
wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
{
4037
	unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
4038 4039 4040 4041 4042 4043 4044 4045 4046 4047

	/*
	 * Don't re-read the value of "jiffies" every time since it may change
	 * behind our back and break the math.
	 */
	tmp_jiffies = jiffies;
	target_jiffies = timestamp_jiffies +
			 msecs_to_jiffies_timeout(to_wait_ms);

	if (time_after(target_jiffies, tmp_jiffies)) {
4048 4049 4050 4051
		remaining_jiffies = target_jiffies - tmp_jiffies;
		while (remaining_jiffies)
			remaining_jiffies =
			    schedule_timeout_uninterruptible(remaining_jiffies);
4052 4053
	}
}
4054 4055

static inline bool
4056
__i915_request_irq_complete(const struct drm_i915_gem_request *req)
4057
{
4058
	struct intel_engine_cs *engine = req->engine;
4059
	u32 seqno;
4060

4061 4062 4063 4064 4065 4066 4067 4068 4069
	/* Note that the engine may have wrapped around the seqno, and
	 * so our request->global_seqno will be ahead of the hardware,
	 * even though it completed the request before wrapping. We catch
	 * this by kicking all the waiters before resetting the seqno
	 * in hardware, and also signal the fence.
	 */
	if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &req->fence.flags))
		return true;

4070 4071 4072 4073 4074 4075 4076 4077 4078 4079
	/* The request was dequeued before we were awoken. We check after
	 * inspecting the hw to confirm that this was the same request
	 * that generated the HWS update. The memory barriers within
	 * the request execution are sufficient to ensure that a check
	 * after reading the value from hw matches this request.
	 */
	seqno = i915_gem_request_global_seqno(req);
	if (!seqno)
		return false;

4080 4081 4082
	/* Before we do the heavier coherent read of the seqno,
	 * check the value (hopefully) in the CPU cacheline.
	 */
4083
	if (__i915_gem_request_completed(req, seqno))
4084 4085
		return true;

4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096
	/* Ensure our read of the seqno is coherent so that we
	 * do not "miss an interrupt" (i.e. if this is the last
	 * request and the seqno write from the GPU is not visible
	 * by the time the interrupt fires, we will see that the
	 * request is incomplete and go back to sleep awaiting
	 * another interrupt that will never come.)
	 *
	 * Strictly, we only need to do this once after an interrupt,
	 * but it is easier and safer to do it every time the waiter
	 * is woken.
	 */
4097
	if (engine->irq_seqno_barrier &&
4098
	    test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
4099
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
4100

4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112
		/* The ordering of irq_posted versus applying the barrier
		 * is crucial. The clearing of the current irq_posted must
		 * be visible before we perform the barrier operation,
		 * such that if a subsequent interrupt arrives, irq_posted
		 * is reasserted and our task rewoken (which causes us to
		 * do another __i915_request_irq_complete() immediately
		 * and reapply the barrier). Conversely, if the clear
		 * occurs after the barrier, then an interrupt that arrived
		 * whilst we waited on the barrier would not trigger a
		 * barrier on the next pass, and the read may not see the
		 * seqno update.
		 */
4113
		engine->irq_seqno_barrier(engine);
4114 4115 4116 4117 4118 4119 4120

		/* If we consume the irq, but we are no longer the bottom-half,
		 * the real bottom-half may not have serialised their own
		 * seqno check with the irq-barrier (i.e. may have inspected
		 * the seqno before we believe it coherent since they see
		 * irq_posted == false but we are still running).
		 */
4121
		spin_lock_irq(&b->irq_lock);
4122
		if (b->irq_wait && b->irq_wait->tsk != current)
4123 4124 4125 4126 4127 4128
			/* Note that if the bottom-half is changed as we
			 * are sending the wake-up, the new bottom-half will
			 * be woken by whomever made the change. We only have
			 * to worry about when we steal the irq-posted for
			 * ourself.
			 */
4129
			wake_up_process(b->irq_wait->tsk);
4130
		spin_unlock_irq(&b->irq_lock);
4131

4132
		if (__i915_gem_request_completed(req, seqno))
4133 4134
			return true;
	}
4135 4136 4137 4138

	return false;
}

4139 4140 4141
void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);

4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157
/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
 * perform the operation. To check beforehand, pass in the parameters to
 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
 * you only need to pass in the minor offsets, page-aligned pointers are
 * always valid.
 *
 * For just checking for SSE4.1, in the foreknowledge that the future use
 * will be correctly aligned, just use i915_has_memcpy_from_wc().
 */
#define i915_can_memcpy_from_wc(dst, src, len) \
	i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)

#define i915_has_memcpy_from_wc() \
	i915_memcpy_from_wc(NULL, NULL, 0)

4158 4159 4160 4161 4162
/* i915_mm.c */
int remap_io_mapping(struct vm_area_struct *vma,
		     unsigned long addr, unsigned long pfn, unsigned long size,
		     struct io_mapping *iomap);

4163 4164 4165 4166 4167 4168
static inline bool i915_gem_object_is_coherent(struct drm_i915_gem_object *obj)
{
	return (obj->cache_level != I915_CACHE_NONE ||
		HAS_LLC(to_i915(obj->base.dev)));
}

L
Linus Torvalds 已提交
4169
#endif