fimc-core.c 49.6 KB
Newer Older
1
/*
2
 * Samsung S5P/EXYNOS4 SoC series camera interface (video postprocessor) driver
3
 *
4 5
 * Copyright (C) 2010-2011 Samsung Electronics Co., Ltd.
 * Contact: Sylwester Nawrocki, <s.nawrocki@samsung.com>
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published
 * by the Free Software Foundation, either version 2 of the License,
 * or (at your option) any later version.
 */

#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/types.h>
#include <linux/errno.h>
#include <linux/bug.h>
#include <linux/interrupt.h>
#include <linux/device.h>
#include <linux/platform_device.h>
21
#include <linux/pm_runtime.h>
22 23 24 25 26
#include <linux/list.h>
#include <linux/io.h>
#include <linux/slab.h>
#include <linux/clk.h>
#include <media/v4l2-ioctl.h>
27 28
#include <media/videobuf2-core.h>
#include <media/videobuf2-dma-contig.h>
29 30

#include "fimc-core.h"
31
#include "fimc-mdevice.h"
32

33
static char *fimc_clocks[MAX_FIMC_CLOCKS] = {
34
	"sclk_fimc", "fimc"
35
};
36 37 38

static struct fimc_fmt fimc_formats[] = {
	{
39
		.name		= "RGB565",
40
		.fourcc		= V4L2_PIX_FMT_RGB565,
41 42 43 44 45
		.depth		= { 16 },
		.color		= S5P_FIMC_RGB565,
		.memplanes	= 1,
		.colplanes	= 1,
		.flags		= FMT_FLAGS_M2M,
46
	}, {
47 48 49 50 51 52 53
		.name		= "BGR666",
		.fourcc		= V4L2_PIX_FMT_BGR666,
		.depth		= { 32 },
		.color		= S5P_FIMC_RGB666,
		.memplanes	= 1,
		.colplanes	= 1,
		.flags		= FMT_FLAGS_M2M,
54
	}, {
55
		.name		= "ARGB8888, 32 bpp",
56 57 58 59 60
		.fourcc		= V4L2_PIX_FMT_RGB32,
		.depth		= { 32 },
		.color		= S5P_FIMC_RGB888,
		.memplanes	= 1,
		.colplanes	= 1,
61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77
		.flags		= FMT_FLAGS_M2M | FMT_HAS_ALPHA,
	}, {
		.name		= "ARGB1555",
		.fourcc		= V4L2_PIX_FMT_RGB555,
		.depth		= { 16 },
		.color		= S5P_FIMC_RGB555,
		.memplanes	= 1,
		.colplanes	= 1,
		.flags		= FMT_FLAGS_M2M_OUT | FMT_HAS_ALPHA,
	}, {
		.name		= "ARGB4444",
		.fourcc		= V4L2_PIX_FMT_RGB444,
		.depth		= { 16 },
		.color		= S5P_FIMC_RGB444,
		.memplanes	= 1,
		.colplanes	= 1,
		.flags		= FMT_FLAGS_M2M_OUT | FMT_HAS_ALPHA,
78
	}, {
79 80 81 82 83 84 85 86
		.name		= "YUV 4:2:2 packed, YCbYCr",
		.fourcc		= V4L2_PIX_FMT_YUYV,
		.depth		= { 16 },
		.color		= S5P_FIMC_YCBYCR422,
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_YUYV8_2X8,
		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
87
	}, {
88 89 90 91 92 93 94 95
		.name		= "YUV 4:2:2 packed, CbYCrY",
		.fourcc		= V4L2_PIX_FMT_UYVY,
		.depth		= { 16 },
		.color		= S5P_FIMC_CBYCRY422,
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_UYVY8_2X8,
		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
96
	}, {
97 98 99 100 101 102 103 104
		.name		= "YUV 4:2:2 packed, CrYCbY",
		.fourcc		= V4L2_PIX_FMT_VYUY,
		.depth		= { 16 },
		.color		= S5P_FIMC_CRYCBY422,
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_VYUY8_2X8,
		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
105
	}, {
106 107 108 109 110 111 112 113
		.name		= "YUV 4:2:2 packed, YCrYCb",
		.fourcc		= V4L2_PIX_FMT_YVYU,
		.depth		= { 16 },
		.color		= S5P_FIMC_YCRYCB422,
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_YVYU8_2X8,
		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
114
	}, {
115 116 117 118 119 120 121
		.name		= "YUV 4:2:2 planar, Y/Cb/Cr",
		.fourcc		= V4L2_PIX_FMT_YUV422P,
		.depth		= { 12 },
		.color		= S5P_FIMC_YCBYCR422,
		.memplanes	= 1,
		.colplanes	= 3,
		.flags		= FMT_FLAGS_M2M,
122
	}, {
123 124 125 126 127 128 129
		.name		= "YUV 4:2:2 planar, Y/CbCr",
		.fourcc		= V4L2_PIX_FMT_NV16,
		.depth		= { 16 },
		.color		= S5P_FIMC_YCBYCR422,
		.memplanes	= 1,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
130
	}, {
131 132 133 134 135 136 137
		.name		= "YUV 4:2:2 planar, Y/CrCb",
		.fourcc		= V4L2_PIX_FMT_NV61,
		.depth		= { 16 },
		.color		= S5P_FIMC_YCRYCB422,
		.memplanes	= 1,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
138
	}, {
139 140 141 142 143 144 145
		.name		= "YUV 4:2:0 planar, YCbCr",
		.fourcc		= V4L2_PIX_FMT_YUV420,
		.depth		= { 12 },
		.color		= S5P_FIMC_YCBCR420,
		.memplanes	= 1,
		.colplanes	= 3,
		.flags		= FMT_FLAGS_M2M,
146
	}, {
147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177
		.name		= "YUV 4:2:0 planar, Y/CbCr",
		.fourcc		= V4L2_PIX_FMT_NV12,
		.depth		= { 12 },
		.color		= S5P_FIMC_YCBCR420,
		.memplanes	= 1,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
	}, {
		.name		= "YUV 4:2:0 non-contiguous 2-planar, Y/CbCr",
		.fourcc		= V4L2_PIX_FMT_NV12M,
		.color		= S5P_FIMC_YCBCR420,
		.depth		= { 8, 4 },
		.memplanes	= 2,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
	}, {
		.name		= "YUV 4:2:0 non-contiguous 3-planar, Y/Cb/Cr",
		.fourcc		= V4L2_PIX_FMT_YUV420M,
		.color		= S5P_FIMC_YCBCR420,
		.depth		= { 8, 2, 2 },
		.memplanes	= 3,
		.colplanes	= 3,
		.flags		= FMT_FLAGS_M2M,
	}, {
		.name		= "YUV 4:2:0 non-contiguous 2-planar, Y/CbCr, tiled",
		.fourcc		= V4L2_PIX_FMT_NV12MT,
		.color		= S5P_FIMC_YCBCR420,
		.depth		= { 8, 4 },
		.memplanes	= 2,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
178 179 180 181 182 183 184 185 186
	}, {
		.name		= "JPEG encoded data",
		.fourcc		= V4L2_PIX_FMT_JPEG,
		.color		= S5P_FIMC_JPEG,
		.depth		= { 8 },
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_JPEG_1X8,
		.flags		= FMT_FLAGS_CAM,
187
	},
188
};
189

190 191 192 193 194 195 196 197
static unsigned int get_m2m_fmt_flags(unsigned int stream_type)
{
	if (stream_type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE)
		return FMT_FLAGS_M2M_IN;
	else
		return FMT_FLAGS_M2M_OUT;
}

198 199
int fimc_check_scaler_ratio(struct fimc_ctx *ctx, int sw, int sh,
			    int dw, int dh, int rotation)
200
{
201 202
	if (rotation == 90 || rotation == 270)
		swap(dw, dh);
203

204 205
	if (!ctx->scaler.enabled)
		return (sw == dw && sh == dh) ? 0 : -EINVAL;
206

207
	if ((sw >= SCALER_MAX_HRATIO * dw) || (sh >= SCALER_MAX_VRATIO * dh))
208 209
		return -EINVAL;

210 211 212 213 214
	return 0;
}

static int fimc_get_scaler_factor(u32 src, u32 tar, u32 *ratio, u32 *shift)
{
215 216 217
	u32 sh = 6;

	if (src >= 64 * tar)
218
		return -EINVAL;
219 220 221 222 223 224 225

	while (sh--) {
		u32 tmp = 1 << sh;
		if (src >= tar * tmp) {
			*shift = sh, *ratio = tmp;
			return 0;
		}
226
	}
227
	*shift = 0, *ratio = 1;
228 229 230
	return 0;
}

231
int fimc_set_scaler_info(struct fimc_ctx *ctx)
232
{
233 234
	struct samsung_fimc_variant *variant = ctx->fimc_dev->variant;
	struct device *dev = &ctx->fimc_dev->pdev->dev;
235 236 237 238 239 240
	struct fimc_scaler *sc = &ctx->scaler;
	struct fimc_frame *s_frame = &ctx->s_frame;
	struct fimc_frame *d_frame = &ctx->d_frame;
	int tx, ty, sx, sy;
	int ret;

241 242 243 244 245 246 247
	if (ctx->rotation == 90 || ctx->rotation == 270) {
		ty = d_frame->width;
		tx = d_frame->height;
	} else {
		tx = d_frame->width;
		ty = d_frame->height;
	}
248
	if (tx <= 0 || ty <= 0) {
249
		dev_err(dev, "Invalid target size: %dx%d", tx, ty);
250 251 252 253 254 255
		return -EINVAL;
	}

	sx = s_frame->width;
	sy = s_frame->height;
	if (sx <= 0 || sy <= 0) {
256
		dev_err(dev, "Invalid source size: %dx%d", sx, sy);
257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272
		return -EINVAL;
	}
	sc->real_width = sx;
	sc->real_height = sy;

	ret = fimc_get_scaler_factor(sx, tx, &sc->pre_hratio, &sc->hfactor);
	if (ret)
		return ret;

	ret = fimc_get_scaler_factor(sy, ty,  &sc->pre_vratio, &sc->vfactor);
	if (ret)
		return ret;

	sc->pre_dst_width = sx / sc->pre_hratio;
	sc->pre_dst_height = sy / sc->pre_vratio;

273 274 275 276 277 278 279 280
	if (variant->has_mainscaler_ext) {
		sc->main_hratio = (sx << 14) / (tx << sc->hfactor);
		sc->main_vratio = (sy << 14) / (ty << sc->vfactor);
	} else {
		sc->main_hratio = (sx << 8) / (tx << sc->hfactor);
		sc->main_vratio = (sy << 8) / (ty << sc->vfactor);

	}
281 282 283 284 285 286 287 288 289 290 291 292 293 294 295

	sc->scaleup_h = (tx >= sx) ? 1 : 0;
	sc->scaleup_v = (ty >= sy) ? 1 : 0;

	/* check to see if input and output size/format differ */
	if (s_frame->fmt->color == d_frame->fmt->color
		&& s_frame->width == d_frame->width
		&& s_frame->height == d_frame->height)
		sc->copy_mode = 1;
	else
		sc->copy_mode = 0;

	return 0;
}

296
static void fimc_m2m_job_finish(struct fimc_ctx *ctx, int vb_state)
297
{
298
	struct vb2_buffer *src_vb, *dst_vb;
299

300 301 302 303 304 305 306 307 308
	if (!ctx || !ctx->m2m_ctx)
		return;

	src_vb = v4l2_m2m_src_buf_remove(ctx->m2m_ctx);
	dst_vb = v4l2_m2m_dst_buf_remove(ctx->m2m_ctx);

	if (src_vb && dst_vb) {
		v4l2_m2m_buf_done(src_vb, vb_state);
		v4l2_m2m_buf_done(dst_vb, vb_state);
309 310
		v4l2_m2m_job_finish(ctx->fimc_dev->m2m.m2m_dev,
				    ctx->m2m_ctx);
311 312 313 314
	}
}

/* Complete the transaction which has been scheduled for execution. */
315
static int fimc_m2m_shutdown(struct fimc_ctx *ctx)
316 317 318 319
{
	struct fimc_dev *fimc = ctx->fimc_dev;
	int ret;

320
	if (!fimc_m2m_pending(fimc))
321
		return 0;
322

323
	fimc_ctx_state_lock_set(FIMC_CTX_SHUT, ctx);
324

325 326
	ret = wait_event_timeout(fimc->irq_queue,
			   !fimc_ctx_state_is_set(FIMC_CTX_SHUT, ctx),
327
			   FIMC_SHUTDOWN_TIMEOUT);
328 329 330 331 332 333 334 335 336 337 338

	return ret == 0 ? -ETIMEDOUT : ret;
}

static int start_streaming(struct vb2_queue *q, unsigned int count)
{
	struct fimc_ctx *ctx = q->drv_priv;
	int ret;

	ret = pm_runtime_get_sync(&ctx->fimc_dev->pdev->dev);
	return ret > 0 ? 0 : ret;
339 340 341 342 343
}

static int stop_streaming(struct vb2_queue *q)
{
	struct fimc_ctx *ctx = q->drv_priv;
344
	int ret;
345

346 347 348
	ret = fimc_m2m_shutdown(ctx);
	if (ret == -ETIMEDOUT)
		fimc_m2m_job_finish(ctx, VB2_BUF_STATE_ERROR);
349

350
	pm_runtime_put(&ctx->fimc_dev->pdev->dev);
351 352 353
	return 0;
}

354
void fimc_capture_irq_handler(struct fimc_dev *fimc, bool final)
355 356
{
	struct fimc_vid_cap *cap = &fimc->vid_cap;
357
	struct fimc_vid_buffer *v_buf;
358 359
	struct timeval *tv;
	struct timespec ts;
360

361 362 363 364 365
	if (test_and_clear_bit(ST_CAPT_SHUT, &fimc->state)) {
		wake_up(&fimc->irq_queue);
		return;
	}

366
	if (!list_empty(&cap->active_buf_q) &&
367
	    test_bit(ST_CAPT_RUN, &fimc->state) && final) {
368 369
		ktime_get_real_ts(&ts);

370
		v_buf = fimc_active_queue_pop(cap);
371 372 373 374 375 376

		tv = &v_buf->vb.v4l2_buf.timestamp;
		tv->tv_sec = ts.tv_sec;
		tv->tv_usec = ts.tv_nsec / NSEC_PER_USEC;
		v_buf->vb.v4l2_buf.sequence = cap->frame_count++;

377
		vb2_buffer_done(&v_buf->vb, VB2_BUF_STATE_DONE);
378 379 380 381
	}

	if (!list_empty(&cap->pending_buf_q)) {

382
		v_buf = fimc_pending_queue_pop(cap);
383 384 385 386
		fimc_hw_set_output_addr(fimc, &v_buf->paddr, cap->buf_index);
		v_buf->index = cap->buf_index;

		/* Move the buffer to the capture active queue */
387
		fimc_active_queue_add(cap, v_buf);
388 389 390 391 392 393

		dbg("next frame: %d, done frame: %d",
		    fimc_hw_get_frame_index(fimc), v_buf->index);

		if (++cap->buf_index >= FIMC_MAX_OUT_BUFS)
			cap->buf_index = 0;
394 395 396
	}

	if (cap->active_buf_cnt == 0) {
397 398
		if (final)
			clear_bit(ST_CAPT_RUN, &fimc->state);
399

400 401 402 403
		if (++cap->buf_index >= FIMC_MAX_OUT_BUFS)
			cap->buf_index = 0;
	} else {
		set_bit(ST_CAPT_RUN, &fimc->state);
404 405
	}

406 407
	fimc_capture_config_update(cap->ctx);

408
	dbg("frame: %d, active_buf_cnt: %d",
409 410
	    fimc_hw_get_frame_index(fimc), cap->active_buf_cnt);
}
411

412
static irqreturn_t fimc_irq_handler(int irq, void *priv)
413
{
414
	struct fimc_dev *fimc = priv;
415
	struct fimc_vid_cap *cap = &fimc->vid_cap;
416
	struct fimc_ctx *ctx;
417 418 419

	fimc_hw_clear_irq(fimc);

420 421
	spin_lock(&fimc->slock);

422
	if (test_and_clear_bit(ST_M2M_PEND, &fimc->state)) {
423 424 425 426 427
		if (test_and_clear_bit(ST_M2M_SUSPENDING, &fimc->state)) {
			set_bit(ST_M2M_SUSPENDED, &fimc->state);
			wake_up(&fimc->irq_queue);
			goto out;
		}
428 429
		ctx = v4l2_m2m_get_curr_priv(fimc->m2m.m2m_dev);
		if (ctx != NULL) {
430
			spin_unlock(&fimc->slock);
431
			fimc_m2m_job_finish(ctx, VB2_BUF_STATE_DONE);
432

433 434 435 436 437 438
			spin_lock(&ctx->slock);
			if (ctx->state & FIMC_CTX_SHUT) {
				ctx->state &= ~FIMC_CTX_SHUT;
				wake_up(&fimc->irq_queue);
			}
			spin_unlock(&ctx->slock);
439
		}
440
		return IRQ_HANDLED;
441 442 443 444 445 446
	} else if (test_bit(ST_CAPT_PEND, &fimc->state)) {
		fimc_capture_irq_handler(fimc,
				 !test_bit(ST_CAPT_JPEG, &fimc->state));
		if (cap->active_buf_cnt == 1) {
			fimc_deactivate_capture(fimc);
			clear_bit(ST_CAPT_STREAM, &fimc->state);
447
		}
448
	}
449
out:
450 451 452 453
	spin_unlock(&fimc->slock);
	return IRQ_HANDLED;
}

454
/* The color format (colplanes, memplanes) must be already configured. */
455
int fimc_prepare_addr(struct fimc_ctx *ctx, struct vb2_buffer *vb,
456
		      struct fimc_frame *frame, struct fimc_addr *paddr)
457 458
{
	int ret = 0;
459
	u32 pix_size;
460

461
	if (vb == NULL || frame == NULL)
462 463 464 465
		return -EINVAL;

	pix_size = frame->width * frame->height;

466 467 468
	dbg("memplanes= %d, colplanes= %d, pix_size= %d",
		frame->fmt->memplanes, frame->fmt->colplanes, pix_size);

469
	paddr->y = vb2_dma_contig_plane_dma_addr(vb, 0);
470

471 472
	if (frame->fmt->memplanes == 1) {
		switch (frame->fmt->colplanes) {
473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494
		case 1:
			paddr->cb = 0;
			paddr->cr = 0;
			break;
		case 2:
			/* decompose Y into Y/Cb */
			paddr->cb = (u32)(paddr->y + pix_size);
			paddr->cr = 0;
			break;
		case 3:
			paddr->cb = (u32)(paddr->y + pix_size);
			/* decompose Y into Y/Cb/Cr */
			if (S5P_FIMC_YCBCR420 == frame->fmt->color)
				paddr->cr = (u32)(paddr->cb
						+ (pix_size >> 2));
			else /* 422 */
				paddr->cr = (u32)(paddr->cb
						+ (pix_size >> 1));
			break;
		default:
			return -EINVAL;
		}
495 496
	} else {
		if (frame->fmt->memplanes >= 2)
497
			paddr->cb = vb2_dma_contig_plane_dma_addr(vb, 1);
498 499

		if (frame->fmt->memplanes == 3)
500
			paddr->cr = vb2_dma_contig_plane_dma_addr(vb, 2);
501 502
	}

503 504
	dbg("PHYS_ADDR: y= 0x%X  cb= 0x%X cr= 0x%X ret= %d",
	    paddr->y, paddr->cb, paddr->cr, ret);
505 506 507 508 509

	return ret;
}

/* Set order for 1 and 2 plane YCBCR 4:2:2 formats. */
510
void fimc_set_yuv_order(struct fimc_ctx *ctx)
511 512 513 514 515 516 517 518
{
	/* The one only mode supported in SoC. */
	ctx->in_order_2p = S5P_FIMC_LSB_CRCB;
	ctx->out_order_2p = S5P_FIMC_LSB_CRCB;

	/* Set order for 1 plane input formats. */
	switch (ctx->s_frame.fmt->color) {
	case S5P_FIMC_YCRYCB422:
519
		ctx->in_order_1p = S5P_MSCTRL_ORDER422_CBYCRY;
520 521
		break;
	case S5P_FIMC_CBYCRY422:
522
		ctx->in_order_1p = S5P_MSCTRL_ORDER422_YCRYCB;
523 524
		break;
	case S5P_FIMC_CRYCBY422:
525
		ctx->in_order_1p = S5P_MSCTRL_ORDER422_YCBYCR;
526 527 528
		break;
	case S5P_FIMC_YCBYCR422:
	default:
529
		ctx->in_order_1p = S5P_MSCTRL_ORDER422_CRYCBY;
530 531 532 533 534 535
		break;
	}
	dbg("ctx->in_order_1p= %d", ctx->in_order_1p);

	switch (ctx->d_frame.fmt->color) {
	case S5P_FIMC_YCRYCB422:
536
		ctx->out_order_1p = S5P_CIOCTRL_ORDER422_CBYCRY;
537 538
		break;
	case S5P_FIMC_CBYCRY422:
539
		ctx->out_order_1p = S5P_CIOCTRL_ORDER422_YCRYCB;
540 541
		break;
	case S5P_FIMC_CRYCBY422:
542
		ctx->out_order_1p = S5P_CIOCTRL_ORDER422_YCBYCR;
543 544 545
		break;
	case S5P_FIMC_YCBYCR422:
	default:
546
		ctx->out_order_1p = S5P_CIOCTRL_ORDER422_CRYCBY;
547 548 549 550 551
		break;
	}
	dbg("ctx->out_order_1p= %d", ctx->out_order_1p);
}

552
void fimc_prepare_dma_offset(struct fimc_ctx *ctx, struct fimc_frame *f)
553 554
{
	struct samsung_fimc_variant *variant = ctx->fimc_dev->variant;
555 556 557 558
	u32 i, depth = 0;

	for (i = 0; i < f->fmt->colplanes; i++)
		depth += f->fmt->depth[i];
559 560 561

	f->dma_offset.y_h = f->offs_h;
	if (!variant->pix_hoff)
562
		f->dma_offset.y_h *= (depth >> 3);
563 564 565 566 567 568 569 570 571 572

	f->dma_offset.y_v = f->offs_v;

	f->dma_offset.cb_h = f->offs_h;
	f->dma_offset.cb_v = f->offs_v;

	f->dma_offset.cr_h = f->offs_h;
	f->dma_offset.cr_v = f->offs_v;

	if (!variant->pix_hoff) {
573
		if (f->fmt->colplanes == 3) {
574 575 576 577 578 579 580 581 582 583 584 585 586
			f->dma_offset.cb_h >>= 1;
			f->dma_offset.cr_h >>= 1;
		}
		if (f->fmt->color == S5P_FIMC_YCBCR420) {
			f->dma_offset.cb_v >>= 1;
			f->dma_offset.cr_v >>= 1;
		}
	}

	dbg("in_offset: color= %d, y_h= %d, y_v= %d",
	    f->fmt->color, f->dma_offset.y_h, f->dma_offset.y_v);
}

587 588 589 590 591 592 593 594 595
/**
 * fimc_prepare_config - check dimensions, operation and color mode
 *			 and pre-calculate offset and the scaling coefficients.
 *
 * @ctx: hardware context information
 * @flags: flags indicating which parameters to check/update
 *
 * Return: 0 if dimensions are valid or non zero otherwise.
 */
596
int fimc_prepare_config(struct fimc_ctx *ctx, u32 flags)
597 598
{
	struct fimc_frame *s_frame, *d_frame;
599
	struct vb2_buffer *vb = NULL;
600 601 602 603 604 605
	int ret = 0;

	s_frame = &ctx->s_frame;
	d_frame = &ctx->d_frame;

	if (flags & FIMC_PARAMS) {
606 607 608
		/* Prepare the DMA offset ratios for scaler. */
		fimc_prepare_dma_offset(ctx, &ctx->s_frame);
		fimc_prepare_dma_offset(ctx, &ctx->d_frame);
609 610 611 612 613 614

		if (s_frame->height > (SCALER_MAX_VRATIO * d_frame->height) ||
		    s_frame->width > (SCALER_MAX_HRATIO * d_frame->width)) {
			err("out of scaler range");
			return -EINVAL;
		}
615
		fimc_set_yuv_order(ctx);
616 617 618
	}

	if (flags & FIMC_SRC_ADDR) {
619 620
		vb = v4l2_m2m_next_src_buf(ctx->m2m_ctx);
		ret = fimc_prepare_addr(ctx, vb, s_frame, &s_frame->paddr);
621 622 623 624 625
		if (ret)
			return ret;
	}

	if (flags & FIMC_DST_ADDR) {
626 627
		vb = v4l2_m2m_next_dst_buf(ctx->m2m_ctx);
		ret = fimc_prepare_addr(ctx, vb, d_frame, &d_frame->paddr);
628 629 630 631 632 633 634 635 636 637 638 639
	}

	return ret;
}

static void fimc_dma_run(void *priv)
{
	struct fimc_ctx *ctx = priv;
	struct fimc_dev *fimc;
	unsigned long flags;
	u32 ret;

640
	if (WARN(!ctx, "null hardware context\n"))
641 642 643
		return;

	fimc = ctx->fimc_dev;
644
	spin_lock_irqsave(&fimc->slock, flags);
645 646
	set_bit(ST_M2M_PEND, &fimc->state);

647
	spin_lock(&ctx->slock);
648 649
	ctx->state |= (FIMC_SRC_ADDR | FIMC_DST_ADDR);
	ret = fimc_prepare_config(ctx, ctx->state);
650
	if (ret)
651
		goto dma_unlock;
652

653 654
	/* Reconfigure hardware if the context has changed. */
	if (fimc->m2m.ctx != ctx) {
655
		ctx->state |= FIMC_PARAMS;
656 657
		fimc->m2m.ctx = ctx;
	}
658 659 660 661 662
	fimc_hw_set_input_addr(fimc, &ctx->s_frame.paddr);

	if (ctx->state & FIMC_PARAMS) {
		fimc_hw_set_input_path(ctx);
		fimc_hw_set_in_dma(ctx);
663 664 665
		ret = fimc_set_scaler_info(ctx);
		if (ret) {
			spin_unlock(&fimc->slock);
666 667
			goto dma_unlock;
		}
668
		fimc_hw_set_prescaler(ctx);
669
		fimc_hw_set_mainscaler(ctx);
670 671
		fimc_hw_set_target_format(ctx);
		fimc_hw_set_rotation(ctx);
672
		fimc_hw_set_effect(ctx, false);
673 674 675 676
	}

	fimc_hw_set_output_path(ctx);
	if (ctx->state & (FIMC_DST_ADDR | FIMC_PARAMS))
677
		fimc_hw_set_output_addr(fimc, &ctx->d_frame.paddr, -1);
678

679
	if (ctx->state & FIMC_PARAMS) {
680
		fimc_hw_set_out_dma(ctx);
681 682 683
		if (fimc->variant->has_alpha)
			fimc_hw_set_rgb_alpha(ctx);
	}
684

685
	fimc_activate_capture(ctx);
686

687 688
	ctx->state &= (FIMC_CTX_M2M | FIMC_CTX_CAP |
		       FIMC_SRC_FMT | FIMC_DST_FMT);
689
	fimc_hw_activate_input_dma(fimc, true);
690
dma_unlock:
691 692
	spin_unlock(&ctx->slock);
	spin_unlock_irqrestore(&fimc->slock, flags);
693 694
}

695 696
static void fimc_job_abort(void *priv)
{
697
	fimc_m2m_shutdown(priv);
698
}
699

700 701 702
static int fimc_queue_setup(struct vb2_queue *vq, const struct v4l2_format *fmt,
			    unsigned int *num_buffers, unsigned int *num_planes,
			    unsigned int sizes[], void *allocators[])
703
{
704
	struct fimc_ctx *ctx = vb2_get_drv_priv(vq);
705 706 707 708 709 710 711 712 713 714
	struct fimc_frame *f;
	int i;

	f = ctx_get_frame(ctx, vq->type);
	if (IS_ERR(f))
		return PTR_ERR(f);
	/*
	 * Return number of non-contigous planes (plane buffers)
	 * depending on the configured color format.
	 */
715 716
	if (!f->fmt)
		return -EINVAL;
717

718
	*num_planes = f->fmt->memplanes;
719
	for (i = 0; i < f->fmt->memplanes; i++) {
720
		sizes[i] = (f->f_width * f->f_height * f->fmt->depth[i]) / 8;
721 722
		allocators[i] = ctx->fimc_dev->alloc_ctx;
	}
723 724 725
	return 0;
}

726
static int fimc_buf_prepare(struct vb2_buffer *vb)
727
{
728
	struct fimc_ctx *ctx = vb2_get_drv_priv(vb->vb2_queue);
729
	struct fimc_frame *frame;
730
	int i;
731

732
	frame = ctx_get_frame(ctx, vb->vb2_queue->type);
733 734
	if (IS_ERR(frame))
		return PTR_ERR(frame);
735

736 737
	for (i = 0; i < frame->fmt->memplanes; i++)
		vb2_set_plane_payload(vb, i, frame->payload[i]);
738 739 740 741

	return 0;
}

742
static void fimc_buf_queue(struct vb2_buffer *vb)
743
{
744
	struct fimc_ctx *ctx = vb2_get_drv_priv(vb->vb2_queue);
745 746 747

	dbg("ctx: %p, ctx->state: 0x%x", ctx, ctx->state);

748 749 750
	if (ctx->m2m_ctx)
		v4l2_m2m_buf_queue(ctx->m2m_ctx, vb);
}
751

752 753 754 755 756
static void fimc_lock(struct vb2_queue *vq)
{
	struct fimc_ctx *ctx = vb2_get_drv_priv(vq);
	mutex_lock(&ctx->fimc_dev->lock);
}
757

758 759 760 761
static void fimc_unlock(struct vb2_queue *vq)
{
	struct fimc_ctx *ctx = vb2_get_drv_priv(vq);
	mutex_unlock(&ctx->fimc_dev->lock);
762 763
}

764
static struct vb2_ops fimc_qops = {
765 766 767 768 769
	.queue_setup	 = fimc_queue_setup,
	.buf_prepare	 = fimc_buf_prepare,
	.buf_queue	 = fimc_buf_queue,
	.wait_prepare	 = fimc_unlock,
	.wait_finish	 = fimc_lock,
770
	.stop_streaming	 = stop_streaming,
771
	.start_streaming = start_streaming,
772 773
};

774 775 776 777 778 779
/*
 * V4L2 controls handling
 */
#define ctrl_to_ctx(__ctrl) \
	container_of((__ctrl)->handler, struct fimc_ctx, ctrl_handler)

780
static int __fimc_s_ctrl(struct fimc_ctx *ctx, struct v4l2_ctrl *ctrl)
781 782 783
{
	struct fimc_dev *fimc = ctx->fimc_dev;
	struct samsung_fimc_variant *variant = fimc->variant;
784
	unsigned int flags = FIMC_DST_FMT | FIMC_SRC_FMT;
785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800
	int ret = 0;

	if (ctrl->flags & V4L2_CTRL_FLAG_INACTIVE)
		return 0;

	switch (ctrl->id) {
	case V4L2_CID_HFLIP:
		ctx->hflip = ctrl->val;
		break;

	case V4L2_CID_VFLIP:
		ctx->vflip = ctrl->val;
		break;

	case V4L2_CID_ROTATE:
		if (fimc_capture_pending(fimc) ||
801
		    (ctx->state & flags) == flags) {
802
			ret = fimc_check_scaler_ratio(ctx, ctx->s_frame.width,
803 804
					ctx->s_frame.height, ctx->d_frame.width,
					ctx->d_frame.height, ctrl->val);
805 806
			if (ret)
				return -EINVAL;
807 808 809 810
		}
		if ((ctrl->val == 90 || ctrl->val == 270) &&
		    !variant->has_out_rot)
			return -EINVAL;
811

812 813 814
		ctx->rotation = ctrl->val;
		break;

815 816 817
	case V4L2_CID_ALPHA_COMPONENT:
		ctx->d_frame.alpha = ctrl->val;
		break;
818 819 820 821 822 823
	}
	ctx->state |= FIMC_PARAMS;
	set_bit(ST_CAPT_APPLY_CFG, &fimc->state);
	return 0;
}

824 825 826 827 828 829 830 831 832 833 834 835 836
static int fimc_s_ctrl(struct v4l2_ctrl *ctrl)
{
	struct fimc_ctx *ctx = ctrl_to_ctx(ctrl);
	unsigned long flags;
	int ret;

	spin_lock_irqsave(&ctx->slock, flags);
	ret = __fimc_s_ctrl(ctx, ctrl);
	spin_unlock_irqrestore(&ctx->slock, flags);

	return ret;
}

837 838 839 840 841 842
static const struct v4l2_ctrl_ops fimc_ctrl_ops = {
	.s_ctrl = fimc_s_ctrl,
};

int fimc_ctrls_create(struct fimc_ctx *ctx)
{
843 844 845
	struct samsung_fimc_variant *variant = ctx->fimc_dev->variant;
	unsigned int max_alpha = fimc_get_alpha_mask(ctx->d_frame.fmt);

846 847
	if (ctx->ctrls_rdy)
		return 0;
848
	v4l2_ctrl_handler_init(&ctx->ctrl_handler, 4);
849 850 851 852 853 854 855

	ctx->ctrl_rotate = v4l2_ctrl_new_std(&ctx->ctrl_handler, &fimc_ctrl_ops,
				     V4L2_CID_HFLIP, 0, 1, 1, 0);
	ctx->ctrl_hflip = v4l2_ctrl_new_std(&ctx->ctrl_handler, &fimc_ctrl_ops,
				    V4L2_CID_VFLIP, 0, 1, 1, 0);
	ctx->ctrl_vflip = v4l2_ctrl_new_std(&ctx->ctrl_handler, &fimc_ctrl_ops,
				    V4L2_CID_ROTATE, 0, 270, 90, 0);
856 857 858 859 860 861 862
	if (variant->has_alpha)
		ctx->ctrl_alpha = v4l2_ctrl_new_std(&ctx->ctrl_handler,
				    &fimc_ctrl_ops, V4L2_CID_ALPHA_COMPONENT,
				    0, max_alpha, 1, 0);
	else
		ctx->ctrl_alpha = NULL;

863 864 865 866 867 868 869 870 871 872
	ctx->ctrls_rdy = ctx->ctrl_handler.error == 0;

	return ctx->ctrl_handler.error;
}

void fimc_ctrls_delete(struct fimc_ctx *ctx)
{
	if (ctx->ctrls_rdy) {
		v4l2_ctrl_handler_free(&ctx->ctrl_handler);
		ctx->ctrls_rdy = false;
873
		ctx->ctrl_alpha = NULL;
874 875 876 877 878
	}
}

void fimc_ctrls_activate(struct fimc_ctx *ctx, bool active)
{
879 880
	unsigned int has_alpha = ctx->d_frame.fmt->flags & FMT_HAS_ALPHA;

881 882 883 884 885 886 887
	if (!ctx->ctrls_rdy)
		return;

	mutex_lock(&ctx->ctrl_handler.lock);
	v4l2_ctrl_activate(ctx->ctrl_rotate, active);
	v4l2_ctrl_activate(ctx->ctrl_hflip, active);
	v4l2_ctrl_activate(ctx->ctrl_vflip, active);
888 889
	if (ctx->ctrl_alpha)
		v4l2_ctrl_activate(ctx->ctrl_alpha, active && has_alpha);
890 891 892 893 894 895 896 897 898 899 900 901 902

	if (active) {
		ctx->rotation = ctx->ctrl_rotate->val;
		ctx->hflip    = ctx->ctrl_hflip->val;
		ctx->vflip    = ctx->ctrl_vflip->val;
	} else {
		ctx->rotation = 0;
		ctx->hflip    = 0;
		ctx->vflip    = 0;
	}
	mutex_unlock(&ctx->ctrl_handler.lock);
}

903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920
/* Update maximum value of the alpha color control */
void fimc_alpha_ctrl_update(struct fimc_ctx *ctx)
{
	struct fimc_dev *fimc = ctx->fimc_dev;
	struct v4l2_ctrl *ctrl = ctx->ctrl_alpha;

	if (ctrl == NULL || !fimc->variant->has_alpha)
		return;

	v4l2_ctrl_lock(ctrl);
	ctrl->maximum = fimc_get_alpha_mask(ctx->d_frame.fmt);

	if (ctrl->cur.val > ctrl->maximum)
		ctrl->cur.val = ctrl->maximum;

	v4l2_ctrl_unlock(ctrl);
}

921 922 923
/*
 * V4L2 ioctl handlers
 */
924 925
static int fimc_m2m_querycap(struct file *file, void *fh,
			     struct v4l2_capability *cap)
926
{
927
	struct fimc_ctx *ctx = fh_to_ctx(fh);
928 929 930 931 932 933
	struct fimc_dev *fimc = ctx->fimc_dev;

	strncpy(cap->driver, fimc->pdev->name, sizeof(cap->driver) - 1);
	strncpy(cap->card, fimc->pdev->name, sizeof(cap->card) - 1);
	cap->bus_info[0] = 0;
	cap->capabilities = V4L2_CAP_STREAMING |
934
		V4L2_CAP_VIDEO_CAPTURE_MPLANE | V4L2_CAP_VIDEO_OUTPUT_MPLANE;
935 936 937 938

	return 0;
}

939 940
static int fimc_m2m_enum_fmt_mplane(struct file *file, void *priv,
				    struct v4l2_fmtdesc *f)
941 942 943
{
	struct fimc_fmt *fmt;

944 945
	fmt = fimc_find_format(NULL, NULL, get_m2m_fmt_flags(f->type),
			       f->index);
946
	if (!fmt)
947 948 949 950 951 952 953
		return -EINVAL;

	strncpy(f->description, fmt->name, sizeof(f->description) - 1);
	f->pixelformat = fmt->fourcc;
	return 0;
}

954
int fimc_fill_format(struct fimc_frame *frame, struct v4l2_format *f)
955
{
956
	struct v4l2_pix_format_mplane *pixm = &f->fmt.pix_mp;
957
	int i;
958

959 960 961 962 963 964
	pixm->width = frame->o_width;
	pixm->height = frame->o_height;
	pixm->field = V4L2_FIELD_NONE;
	pixm->pixelformat = frame->fmt->fourcc;
	pixm->colorspace = V4L2_COLORSPACE_JPEG;
	pixm->num_planes = frame->fmt->memplanes;
965 966

	for (i = 0; i < pixm->num_planes; ++i) {
967
		int bpl = frame->f_width;
968 969 970 971 972 973
		if (frame->fmt->colplanes == 1) /* packed formats */
			bpl = (bpl * frame->fmt->depth[0]) / 8;
		pixm->plane_fmt[i].bytesperline = bpl;
		pixm->plane_fmt[i].sizeimage = (frame->o_width *
			frame->o_height * frame->fmt->depth[i]) / 8;
	}
974 975 976
	return 0;
}

977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008
void fimc_fill_frame(struct fimc_frame *frame, struct v4l2_format *f)
{
	struct v4l2_pix_format_mplane *pixm = &f->fmt.pix_mp;

	frame->f_width  = pixm->plane_fmt[0].bytesperline;
	if (frame->fmt->colplanes == 1)
		frame->f_width = (frame->f_width * 8) / frame->fmt->depth[0];
	frame->f_height	= pixm->height;
	frame->width    = pixm->width;
	frame->height   = pixm->height;
	frame->o_width  = pixm->width;
	frame->o_height = pixm->height;
	frame->offs_h   = 0;
	frame->offs_v   = 0;
}

/**
 * fimc_adjust_mplane_format - adjust bytesperline/sizeimage for each plane
 * @fmt: fimc pixel format description (input)
 * @width: requested pixel width
 * @height: requested pixel height
 * @pix: multi-plane format to adjust
 */
void fimc_adjust_mplane_format(struct fimc_fmt *fmt, u32 width, u32 height,
			       struct v4l2_pix_format_mplane *pix)
{
	u32 bytesperline = 0;
	int i;

	pix->colorspace	= V4L2_COLORSPACE_JPEG;
	pix->field = V4L2_FIELD_NONE;
	pix->num_planes = fmt->memplanes;
1009
	pix->pixelformat = fmt->fourcc;
1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031
	pix->height = height;
	pix->width = width;

	for (i = 0; i < pix->num_planes; ++i) {
		u32 bpl = pix->plane_fmt[i].bytesperline;
		u32 *sizeimage = &pix->plane_fmt[i].sizeimage;

		if (fmt->colplanes > 1 && (bpl == 0 || bpl < pix->width))
			bpl = pix->width; /* Planar */

		if (fmt->colplanes == 1 && /* Packed */
		    (bpl == 0 || ((bpl * 8) / fmt->depth[i]) < pix->width))
			bpl = (pix->width * fmt->depth[0]) / 8;

		if (i == 0) /* Same bytesperline for each plane. */
			bytesperline = bpl;

		pix->plane_fmt[i].bytesperline = bytesperline;
		*sizeimage = (pix->width * pix->height * fmt->depth[i]) / 8;
	}
}

1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
static int fimc_m2m_g_fmt_mplane(struct file *file, void *fh,
				 struct v4l2_format *f)
{
	struct fimc_ctx *ctx = fh_to_ctx(fh);
	struct fimc_frame *frame = ctx_get_frame(ctx, f->type);

	if (IS_ERR(frame))
		return PTR_ERR(frame);

	return fimc_fill_format(frame, f);
}

1044 1045 1046 1047 1048 1049 1050 1051 1052
/**
 * fimc_find_format - lookup fimc color format by fourcc or media bus format
 * @pixelformat: fourcc to match, ignored if null
 * @mbus_code: media bus code to match, ignored if null
 * @mask: the color flags to match
 * @index: offset in the fimc_formats array, ignored if negative
 */
struct fimc_fmt *fimc_find_format(u32 *pixelformat, u32 *mbus_code,
				  unsigned int mask, int index)
1053
{
1054
	struct fimc_fmt *fmt, *def_fmt = NULL;
1055
	unsigned int i;
1056
	int id = 0;
1057

1058 1059
	if (index >= ARRAY_SIZE(fimc_formats))
		return NULL;
1060 1061 1062

	for (i = 0; i < ARRAY_SIZE(fimc_formats); ++i) {
		fmt = &fimc_formats[i];
1063 1064 1065 1066 1067 1068 1069 1070 1071
		if (!(fmt->flags & mask))
			continue;
		if (pixelformat && fmt->fourcc == *pixelformat)
			return fmt;
		if (mbus_code && fmt->mbus_code == *mbus_code)
			return fmt;
		if (index == id)
			def_fmt = fmt;
		id++;
1072
	}
1073
	return def_fmt;
1074 1075
}

1076
static int fimc_try_fmt_mplane(struct fimc_ctx *ctx, struct v4l2_format *f)
1077
{
1078 1079
	struct fimc_dev *fimc = ctx->fimc_dev;
	struct samsung_fimc_variant *variant = fimc->variant;
1080
	struct v4l2_pix_format_mplane *pix = &f->fmt.pix_mp;
1081
	struct fimc_fmt *fmt;
1082
	u32 max_w, mod_x, mod_y;
1083

1084
	if (!IS_M2M(f->type))
1085 1086
		return -EINVAL;

1087
	dbg("w: %d, h: %d", pix->width, pix->height);
1088

1089 1090
	fmt = fimc_find_format(&pix->pixelformat, NULL,
			       get_m2m_fmt_flags(f->type), 0);
1091
	if (WARN(fmt == NULL, "Pixel format lookup failed"))
1092
		return -EINVAL;
1093

1094 1095
	if (pix->field == V4L2_FIELD_ANY)
		pix->field = V4L2_FIELD_NONE;
1096
	else if (pix->field != V4L2_FIELD_NONE)
1097
		return -EINVAL;
1098

1099 1100
	if (f->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE) {
		max_w = variant->pix_limit->scaler_dis_w;
1101
		mod_x = ffs(variant->min_inp_pixsize) - 1;
1102
	} else {
1103
		max_w = variant->pix_limit->out_rot_dis_w;
1104
		mod_x = ffs(variant->min_out_pixsize) - 1;
1105 1106 1107
	}

	if (tiled_fmt(fmt)) {
1108 1109 1110
		mod_x = 6; /* 64 x 32 pixels tile */
		mod_y = 5;
	} else {
1111
		if (variant->min_vsize_align == 1)
1112 1113
			mod_y = fimc_fmt_is_rgb(fmt->color) ? 0 : 1;
		else
1114
			mod_y = ffs(variant->min_vsize_align) - 1;
1115 1116
	}

1117
	v4l_bound_align_image(&pix->width, 16, max_w, mod_x,
1118
		&pix->height, 8, variant->pix_limit->scaler_dis_w, mod_y, 0);
1119

1120
	fimc_adjust_mplane_format(fmt, pix->width, pix->height, &f->fmt.pix_mp);
1121
	return 0;
1122
}
1123

1124 1125 1126 1127 1128 1129 1130 1131 1132
static int fimc_m2m_try_fmt_mplane(struct file *file, void *fh,
				   struct v4l2_format *f)
{
	struct fimc_ctx *ctx = fh_to_ctx(fh);

	return fimc_try_fmt_mplane(ctx, f);
}

static int fimc_m2m_s_fmt_mplane(struct file *file, void *fh,
1133
				 struct v4l2_format *f)
1134
{
1135
	struct fimc_ctx *ctx = fh_to_ctx(fh);
1136
	struct fimc_dev *fimc = ctx->fimc_dev;
1137
	struct vb2_queue *vq;
1138
	struct fimc_frame *frame;
1139 1140
	struct v4l2_pix_format_mplane *pix;
	int i, ret = 0;
1141

1142
	ret = fimc_try_fmt_mplane(ctx, f);
1143 1144 1145
	if (ret)
		return ret;

1146
	vq = v4l2_m2m_get_vq(ctx->m2m_ctx, f->type);
1147

1148
	if (vb2_is_busy(vq)) {
1149
		v4l2_err(fimc->m2m.vfd, "queue (%d) busy\n", f->type);
1150
		return -EBUSY;
1151
	}
1152

1153
	if (f->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE)
1154
		frame = &ctx->s_frame;
1155
	else
1156 1157
		frame = &ctx->d_frame;

1158
	pix = &f->fmt.pix_mp;
1159
	frame->fmt = fimc_find_format(&pix->pixelformat, NULL,
1160
				      get_m2m_fmt_flags(f->type), 0);
1161 1162
	if (!frame->fmt)
		return -EINVAL;
1163

1164 1165 1166
	/* Update RGB Alpha control state and value range */
	fimc_alpha_ctrl_update(ctx);

1167 1168 1169 1170
	for (i = 0; i < frame->fmt->colplanes; i++) {
		frame->payload[i] =
			(pix->width * pix->height * frame->fmt->depth[i]) / 8;
	}
1171

1172
	fimc_fill_frame(frame, f);
1173

1174 1175
	ctx->scaler.enabled = 1;

1176 1177 1178 1179
	if (f->type == V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE)
		fimc_ctx_state_lock_set(FIMC_PARAMS | FIMC_DST_FMT, ctx);
	else
		fimc_ctx_state_lock_set(FIMC_PARAMS | FIMC_SRC_FMT, ctx);
1180

1181
	dbg("f_w: %d, f_h: %d", frame->f_width, frame->f_height);
1182

1183
	return 0;
1184 1185
}

1186 1187
static int fimc_m2m_reqbufs(struct file *file, void *fh,
			    struct v4l2_requestbuffers *reqbufs)
1188
{
1189 1190
	struct fimc_ctx *ctx = fh_to_ctx(fh);

1191 1192 1193
	return v4l2_m2m_reqbufs(file, ctx->m2m_ctx, reqbufs);
}

1194 1195
static int fimc_m2m_querybuf(struct file *file, void *fh,
			     struct v4l2_buffer *buf)
1196
{
1197 1198
	struct fimc_ctx *ctx = fh_to_ctx(fh);

1199 1200 1201
	return v4l2_m2m_querybuf(file, ctx->m2m_ctx, buf);
}

1202 1203
static int fimc_m2m_qbuf(struct file *file, void *fh,
			 struct v4l2_buffer *buf)
1204
{
1205
	struct fimc_ctx *ctx = fh_to_ctx(fh);
1206 1207 1208 1209

	return v4l2_m2m_qbuf(file, ctx->m2m_ctx, buf);
}

1210 1211
static int fimc_m2m_dqbuf(struct file *file, void *fh,
			  struct v4l2_buffer *buf)
1212
{
1213 1214
	struct fimc_ctx *ctx = fh_to_ctx(fh);

1215 1216 1217
	return v4l2_m2m_dqbuf(file, ctx->m2m_ctx, buf);
}

1218 1219
static int fimc_m2m_streamon(struct file *file, void *fh,
			     enum v4l2_buf_type type)
1220
{
1221
	struct fimc_ctx *ctx = fh_to_ctx(fh);
1222 1223

	/* The source and target color format need to be set */
1224
	if (V4L2_TYPE_IS_OUTPUT(type)) {
1225
		if (!fimc_ctx_state_is_set(FIMC_SRC_FMT, ctx))
1226
			return -EINVAL;
1227
	} else if (!fimc_ctx_state_is_set(FIMC_DST_FMT, ctx)) {
1228
		return -EINVAL;
1229
	}
1230

1231 1232 1233
	return v4l2_m2m_streamon(file, ctx->m2m_ctx, type);
}

1234
static int fimc_m2m_streamoff(struct file *file, void *fh,
1235 1236
			    enum v4l2_buf_type type)
{
1237 1238
	struct fimc_ctx *ctx = fh_to_ctx(fh);

1239 1240 1241
	return v4l2_m2m_streamoff(file, ctx->m2m_ctx, type);
}

1242
static int fimc_m2m_cropcap(struct file *file, void *fh,
1243
			    struct v4l2_cropcap *cr)
1244
{
1245
	struct fimc_ctx *ctx = fh_to_ctx(fh);
1246 1247
	struct fimc_frame *frame;

1248
	frame = ctx_get_frame(ctx, cr->type);
1249 1250
	if (IS_ERR(frame))
		return PTR_ERR(frame);
1251

1252 1253
	cr->bounds.left		= 0;
	cr->bounds.top		= 0;
1254 1255
	cr->bounds.width	= frame->o_width;
	cr->bounds.height	= frame->o_height;
1256 1257
	cr->defrect		= cr->bounds;

1258 1259 1260
	return 0;
}

1261
static int fimc_m2m_g_crop(struct file *file, void *fh, struct v4l2_crop *cr)
1262
{
1263
	struct fimc_ctx *ctx = fh_to_ctx(fh);
1264 1265
	struct fimc_frame *frame;

1266
	frame = ctx_get_frame(ctx, cr->type);
1267 1268
	if (IS_ERR(frame))
		return PTR_ERR(frame);
1269 1270 1271 1272 1273 1274 1275 1276 1277

	cr->c.left = frame->offs_h;
	cr->c.top = frame->offs_v;
	cr->c.width = frame->width;
	cr->c.height = frame->height;

	return 0;
}

1278
static int fimc_m2m_try_crop(struct fimc_ctx *ctx, struct v4l2_crop *cr)
1279 1280 1281
{
	struct fimc_dev *fimc = ctx->fimc_dev;
	struct fimc_frame *f;
1282 1283
	u32 min_size, halign, depth = 0;
	int i;
1284

1285
	if (cr->c.top < 0 || cr->c.left < 0) {
1286
		v4l2_err(fimc->m2m.vfd,
1287 1288 1289
			"doesn't support negative values for top & left\n");
		return -EINVAL;
	}
1290
	if (cr->type == V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE)
1291 1292
		f = &ctx->d_frame;
	else if (cr->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE)
1293 1294 1295
		f = &ctx->s_frame;
	else
		return -EINVAL;
1296

1297 1298
	min_size = (f == &ctx->s_frame) ?
		fimc->variant->min_inp_pixsize : fimc->variant->min_out_pixsize;
1299

1300
	/* Get pixel alignment constraints. */
1301
	if (fimc->variant->min_vsize_align == 1)
1302 1303
		halign = fimc_fmt_is_rgb(f->fmt->color) ? 0 : 1;
	else
1304
		halign = ffs(fimc->variant->min_vsize_align) - 1;
1305

1306 1307 1308
	for (i = 0; i < f->fmt->colplanes; i++)
		depth += f->fmt->depth[i];

1309 1310 1311
	v4l_bound_align_image(&cr->c.width, min_size, f->o_width,
			      ffs(min_size) - 1,
			      &cr->c.height, min_size, f->o_height,
1312
			      halign, 64/(ALIGN(depth, 8)));
1313 1314 1315 1316 1317 1318 1319 1320

	/* adjust left/top if cropping rectangle is out of bounds */
	if (cr->c.left + cr->c.width > f->o_width)
		cr->c.left = f->o_width - cr->c.width;
	if (cr->c.top + cr->c.height > f->o_height)
		cr->c.top = f->o_height - cr->c.height;

	cr->c.left = round_down(cr->c.left, min_size);
1321
	cr->c.top  = round_down(cr->c.top, fimc->variant->hor_offs_align);
1322 1323 1324 1325 1326 1327 1328 1329 1330 1331

	dbg("l:%d, t:%d, w:%d, h:%d, f_w: %d, f_h: %d",
	    cr->c.left, cr->c.top, cr->c.width, cr->c.height,
	    f->f_width, f->f_height);

	return 0;
}

static int fimc_m2m_s_crop(struct file *file, void *fh, struct v4l2_crop *cr)
{
1332
	struct fimc_ctx *ctx = fh_to_ctx(fh);
1333 1334 1335 1336
	struct fimc_dev *fimc = ctx->fimc_dev;
	struct fimc_frame *f;
	int ret;

1337
	ret = fimc_m2m_try_crop(ctx, cr);
1338 1339 1340
	if (ret)
		return ret;

1341
	f = (cr->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE) ?
1342 1343
		&ctx->s_frame : &ctx->d_frame;

1344
	/* Check to see if scaling ratio is within supported range */
1345
	if (fimc_ctx_state_is_set(FIMC_DST_FMT | FIMC_SRC_FMT, ctx)) {
1346
		if (cr->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE) {
1347 1348 1349
			ret = fimc_check_scaler_ratio(ctx, cr->c.width,
					cr->c.height, ctx->d_frame.width,
					ctx->d_frame.height, ctx->rotation);
1350
		} else {
1351 1352 1353
			ret = fimc_check_scaler_ratio(ctx, ctx->s_frame.width,
					ctx->s_frame.height, cr->c.width,
					cr->c.height, ctx->rotation);
1354
		}
1355
		if (ret) {
1356
			v4l2_err(fimc->m2m.vfd, "Out of scaler range\n");
1357
			return -EINVAL;
1358 1359
		}
	}
1360

1361 1362
	f->offs_h = cr->c.left;
	f->offs_v = cr->c.top;
1363
	f->width  = cr->c.width;
1364
	f->height = cr->c.height;
1365

1366 1367
	fimc_ctx_state_lock_set(FIMC_PARAMS, ctx);

1368 1369 1370 1371 1372 1373
	return 0;
}

static const struct v4l2_ioctl_ops fimc_m2m_ioctl_ops = {
	.vidioc_querycap		= fimc_m2m_querycap,

1374 1375
	.vidioc_enum_fmt_vid_cap_mplane	= fimc_m2m_enum_fmt_mplane,
	.vidioc_enum_fmt_vid_out_mplane	= fimc_m2m_enum_fmt_mplane,
1376

1377 1378
	.vidioc_g_fmt_vid_cap_mplane	= fimc_m2m_g_fmt_mplane,
	.vidioc_g_fmt_vid_out_mplane	= fimc_m2m_g_fmt_mplane,
1379

1380 1381
	.vidioc_try_fmt_vid_cap_mplane	= fimc_m2m_try_fmt_mplane,
	.vidioc_try_fmt_vid_out_mplane	= fimc_m2m_try_fmt_mplane,
1382

1383 1384
	.vidioc_s_fmt_vid_cap_mplane	= fimc_m2m_s_fmt_mplane,
	.vidioc_s_fmt_vid_out_mplane	= fimc_m2m_s_fmt_mplane,
1385 1386 1387 1388 1389 1390 1391 1392 1393 1394

	.vidioc_reqbufs			= fimc_m2m_reqbufs,
	.vidioc_querybuf		= fimc_m2m_querybuf,

	.vidioc_qbuf			= fimc_m2m_qbuf,
	.vidioc_dqbuf			= fimc_m2m_dqbuf,

	.vidioc_streamon		= fimc_m2m_streamon,
	.vidioc_streamoff		= fimc_m2m_streamoff,

1395
	.vidioc_g_crop			= fimc_m2m_g_crop,
1396
	.vidioc_s_crop			= fimc_m2m_s_crop,
1397
	.vidioc_cropcap			= fimc_m2m_cropcap
1398 1399 1400

};

1401 1402
static int queue_init(void *priv, struct vb2_queue *src_vq,
		      struct vb2_queue *dst_vq)
1403 1404
{
	struct fimc_ctx *ctx = priv;
1405 1406 1407 1408 1409 1410 1411 1412 1413
	int ret;

	memset(src_vq, 0, sizeof(*src_vq));
	src_vq->type = V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE;
	src_vq->io_modes = VB2_MMAP | VB2_USERPTR;
	src_vq->drv_priv = ctx;
	src_vq->ops = &fimc_qops;
	src_vq->mem_ops = &vb2_dma_contig_memops;
	src_vq->buf_struct_size = sizeof(struct v4l2_m2m_buffer);
1414

1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427
	ret = vb2_queue_init(src_vq);
	if (ret)
		return ret;

	memset(dst_vq, 0, sizeof(*dst_vq));
	dst_vq->type = V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE;
	dst_vq->io_modes = VB2_MMAP | VB2_USERPTR;
	dst_vq->drv_priv = ctx;
	dst_vq->ops = &fimc_qops;
	dst_vq->mem_ops = &vb2_dma_contig_memops;
	dst_vq->buf_struct_size = sizeof(struct v4l2_m2m_buffer);

	return vb2_queue_init(dst_vq);
1428 1429 1430 1431 1432
}

static int fimc_m2m_open(struct file *file)
{
	struct fimc_dev *fimc = video_drvdata(file);
1433 1434
	struct fimc_ctx *ctx;
	int ret;
1435 1436 1437 1438 1439 1440 1441 1442

	dbg("pid: %d, state: 0x%lx, refcnt: %d",
		task_pid_nr(current), fimc->state, fimc->vid_cap.refcnt);

	/*
	 * Return if the corresponding video capture node
	 * is already opened.
	 */
1443 1444
	if (fimc->vid_cap.refcnt > 0)
		return -EBUSY;
1445

1446
	ctx = kzalloc(sizeof *ctx, GFP_KERNEL);
1447 1448
	if (!ctx)
		return -ENOMEM;
1449
	v4l2_fh_init(&ctx->fh, fimc->m2m.vfd);
1450 1451 1452 1453 1454 1455
	ctx->fimc_dev = fimc;

	/* Default color format */
	ctx->s_frame.fmt = &fimc_formats[0];
	ctx->d_frame.fmt = &fimc_formats[0];

1456 1457 1458
	ret = fimc_ctrls_create(ctx);
	if (ret)
		goto error_fh;
1459

1460 1461
	/* Use separate control handler per file handle */
	ctx->fh.ctrl_handler = &ctx->ctrl_handler;
1462 1463
	file->private_data = &ctx->fh;
	v4l2_fh_add(&ctx->fh);
1464

1465
	/* Setup the device context for memory-to-memory mode */
1466
	ctx->state = FIMC_CTX_M2M;
1467 1468 1469 1470 1471
	ctx->flags = 0;
	ctx->in_path = FIMC_DMA;
	ctx->out_path = FIMC_DMA;
	spin_lock_init(&ctx->slock);

1472
	ctx->m2m_ctx = v4l2_m2m_ctx_init(fimc->m2m.m2m_dev, ctx, queue_init);
1473
	if (IS_ERR(ctx->m2m_ctx)) {
1474
		ret = PTR_ERR(ctx->m2m_ctx);
1475
		goto error_c;
1476
	}
1477

1478 1479
	if (fimc->m2m.refcnt++ == 0)
		set_bit(ST_M2M_RUN, &fimc->state);
1480
	return 0;
1481

1482 1483
error_c:
	fimc_ctrls_delete(ctx);
1484 1485 1486 1487 1488
error_fh:
	v4l2_fh_del(&ctx->fh);
	v4l2_fh_exit(&ctx->fh);
	kfree(ctx);
	return ret;
1489 1490 1491 1492
}

static int fimc_m2m_release(struct file *file)
{
1493
	struct fimc_ctx *ctx = fh_to_ctx(file->private_data);
1494 1495
	struct fimc_dev *fimc = ctx->fimc_dev;

1496 1497 1498
	dbg("pid: %d, state: 0x%lx, refcnt= %d",
		task_pid_nr(current), fimc->state, fimc->m2m.refcnt);

1499
	v4l2_m2m_ctx_release(ctx->m2m_ctx);
1500
	fimc_ctrls_delete(ctx);
1501 1502
	v4l2_fh_del(&ctx->fh);
	v4l2_fh_exit(&ctx->fh);
1503

1504 1505 1506
	if (--fimc->m2m.refcnt <= 0)
		clear_bit(ST_M2M_RUN, &fimc->state);
	kfree(ctx);
1507 1508 1509 1510
	return 0;
}

static unsigned int fimc_m2m_poll(struct file *file,
1511
				  struct poll_table_struct *wait)
1512
{
1513
	struct fimc_ctx *ctx = fh_to_ctx(file->private_data);
1514

1515 1516 1517 1518 1519 1520
	return v4l2_m2m_poll(file, ctx->m2m_ctx, wait);
}


static int fimc_m2m_mmap(struct file *file, struct vm_area_struct *vma)
{
1521
	struct fimc_ctx *ctx = fh_to_ctx(file->private_data);
1522

1523 1524 1525 1526 1527 1528 1529 1530
	return v4l2_m2m_mmap(file, ctx->m2m_ctx, vma);
}

static const struct v4l2_file_operations fimc_m2m_fops = {
	.owner		= THIS_MODULE,
	.open		= fimc_m2m_open,
	.release	= fimc_m2m_release,
	.poll		= fimc_m2m_poll,
1531
	.unlocked_ioctl	= video_ioctl2,
1532 1533 1534 1535 1536 1537 1538 1539
	.mmap		= fimc_m2m_mmap,
};

static struct v4l2_m2m_ops m2m_ops = {
	.device_run	= fimc_dma_run,
	.job_abort	= fimc_job_abort,
};

1540 1541
int fimc_register_m2m_device(struct fimc_dev *fimc,
			     struct v4l2_device *v4l2_dev)
1542 1543 1544 1545 1546 1547 1548 1549 1550
{
	struct video_device *vfd;
	struct platform_device *pdev;
	int ret = 0;

	if (!fimc)
		return -ENODEV;

	pdev = fimc->pdev;
1551
	fimc->v4l2_dev = v4l2_dev;
1552 1553 1554 1555

	vfd = video_device_alloc();
	if (!vfd) {
		v4l2_err(v4l2_dev, "Failed to allocate video device\n");
1556
		return -ENOMEM;
1557 1558 1559 1560
	}

	vfd->fops	= &fimc_m2m_fops;
	vfd->ioctl_ops	= &fimc_m2m_ioctl_ops;
1561
	vfd->v4l2_dev	= v4l2_dev;
1562 1563
	vfd->minor	= -1;
	vfd->release	= video_device_release;
1564
	vfd->lock	= &fimc->lock;
1565

1566
	snprintf(vfd->name, sizeof(vfd->name), "%s.m2m", dev_name(&pdev->dev));
1567 1568 1569 1570 1571 1572 1573
	video_set_drvdata(vfd, fimc);

	fimc->m2m.vfd = vfd;
	fimc->m2m.m2m_dev = v4l2_m2m_init(&m2m_ops);
	if (IS_ERR(fimc->m2m.m2m_dev)) {
		v4l2_err(v4l2_dev, "failed to initialize v4l2-m2m device\n");
		ret = PTR_ERR(fimc->m2m.m2m_dev);
1574
		goto err_init;
1575 1576
	}

1577
	ret = media_entity_init(&vfd->entity, 0, NULL, 0);
1578 1579
	if (!ret)
		return 0;
1580 1581

	v4l2_m2m_release(fimc->m2m.m2m_dev);
1582
err_init:
1583 1584 1585 1586
	video_device_release(fimc->m2m.vfd);
	return ret;
}

1587
void fimc_unregister_m2m_device(struct fimc_dev *fimc)
1588
{
1589
	if (!fimc)
1590
		return;
1591

1592 1593 1594 1595 1596 1597 1598
	if (fimc->m2m.m2m_dev)
		v4l2_m2m_release(fimc->m2m.m2m_dev);
	if (fimc->m2m.vfd) {
		media_entity_cleanup(&fimc->m2m.vfd->entity);
		/* Can also be called if video device wasn't registered */
		video_unregister_device(fimc->m2m.vfd);
	}
1599 1600
}

1601
static void fimc_clk_put(struct fimc_dev *fimc)
1602 1603
{
	int i;
1604
	for (i = 0; i < fimc->num_clocks; i++) {
1605
		if (fimc->clock[i])
1606 1607 1608 1609 1610 1611 1612
			clk_put(fimc->clock[i]);
	}
}

static int fimc_clk_get(struct fimc_dev *fimc)
{
	int i;
1613 1614
	for (i = 0; i < fimc->num_clocks; i++) {
		fimc->clock[i] = clk_get(&fimc->pdev->dev, fimc_clocks[i]);
1615
		if (!IS_ERR_OR_NULL(fimc->clock[i]))
1616 1617 1618 1619
			continue;
		dev_err(&fimc->pdev->dev, "failed to get fimc clock: %s\n",
			fimc_clocks[i]);
		return -ENXIO;
1620
	}
1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658

	return 0;
}

static int fimc_m2m_suspend(struct fimc_dev *fimc)
{
	unsigned long flags;
	int timeout;

	spin_lock_irqsave(&fimc->slock, flags);
	if (!fimc_m2m_pending(fimc)) {
		spin_unlock_irqrestore(&fimc->slock, flags);
		return 0;
	}
	clear_bit(ST_M2M_SUSPENDED, &fimc->state);
	set_bit(ST_M2M_SUSPENDING, &fimc->state);
	spin_unlock_irqrestore(&fimc->slock, flags);

	timeout = wait_event_timeout(fimc->irq_queue,
			     test_bit(ST_M2M_SUSPENDED, &fimc->state),
			     FIMC_SHUTDOWN_TIMEOUT);

	clear_bit(ST_M2M_SUSPENDING, &fimc->state);
	return timeout == 0 ? -EAGAIN : 0;
}

static int fimc_m2m_resume(struct fimc_dev *fimc)
{
	unsigned long flags;

	spin_lock_irqsave(&fimc->slock, flags);
	/* Clear for full H/W setup in first run after resume */
	fimc->m2m.ctx = NULL;
	spin_unlock_irqrestore(&fimc->slock, flags);

	if (test_and_clear_bit(ST_M2M_SUSPENDED, &fimc->state))
		fimc_m2m_job_finish(fimc->m2m.ctx,
				    VB2_BUF_STATE_ERROR);
1659 1660 1661 1662 1663 1664 1665 1666
	return 0;
}

static int fimc_probe(struct platform_device *pdev)
{
	struct fimc_dev *fimc;
	struct resource *res;
	struct samsung_fimc_driverdata *drv_data;
1667
	struct s5p_platform_fimc *pdata;
1668 1669 1670 1671 1672 1673 1674
	int ret = 0;

	dev_dbg(&pdev->dev, "%s():\n", __func__);

	drv_data = (struct samsung_fimc_driverdata *)
		platform_get_device_id(pdev)->driver_data;

1675
	if (pdev->id >= drv_data->num_entities) {
1676 1677 1678 1679 1680 1681 1682 1683 1684 1685
		dev_err(&pdev->dev, "Invalid platform device id: %d\n",
			pdev->id);
		return -EINVAL;
	}

	fimc = kzalloc(sizeof(struct fimc_dev), GFP_KERNEL);
	if (!fimc)
		return -ENOMEM;

	fimc->id = pdev->id;
1686

1687 1688
	fimc->variant = drv_data->variant[fimc->id];
	fimc->pdev = pdev;
1689 1690
	pdata = pdev->dev.platform_data;
	fimc->pdata = pdata;
1691

1692

1693
	init_waitqueue_head(&fimc->irq_queue);
1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722
	spin_lock_init(&fimc->slock);
	mutex_init(&fimc->lock);

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res) {
		dev_err(&pdev->dev, "failed to find the registers\n");
		ret = -ENOENT;
		goto err_info;
	}

	fimc->regs_res = request_mem_region(res->start, resource_size(res),
			dev_name(&pdev->dev));
	if (!fimc->regs_res) {
		dev_err(&pdev->dev, "failed to obtain register region\n");
		ret = -ENOENT;
		goto err_info;
	}

	fimc->regs = ioremap(res->start, resource_size(res));
	if (!fimc->regs) {
		dev_err(&pdev->dev, "failed to map registers\n");
		ret = -ENXIO;
		goto err_req_region;
	}

	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (!res) {
		dev_err(&pdev->dev, "failed to get IRQ resource\n");
		ret = -ENXIO;
1723
		goto err_regs_unmap;
1724 1725 1726
	}
	fimc->irq = res->start;

1727
	fimc->num_clocks = MAX_FIMC_CLOCKS;
1728 1729 1730 1731 1732 1733 1734
	ret = fimc_clk_get(fimc);
	if (ret)
		goto err_regs_unmap;
	clk_set_rate(fimc->clock[CLK_BUS], drv_data->lclk_frequency);
	clk_enable(fimc->clock[CLK_BUS]);

	platform_set_drvdata(pdev, fimc);
1735

1736
	ret = request_irq(fimc->irq, fimc_irq_handler, 0, pdev->name, fimc);
1737 1738 1739 1740 1741
	if (ret) {
		dev_err(&pdev->dev, "failed to install irq (%d)\n", ret);
		goto err_clk;
	}

1742 1743 1744 1745
	pm_runtime_enable(&pdev->dev);
	ret = pm_runtime_get_sync(&pdev->dev);
	if (ret < 0)
		goto err_irq;
1746
	/* Initialize contiguous memory allocator */
1747
	fimc->alloc_ctx = vb2_dma_contig_init_ctx(&pdev->dev);
1748 1749
	if (IS_ERR(fimc->alloc_ctx)) {
		ret = PTR_ERR(fimc->alloc_ctx);
1750
		goto err_pm;
1751 1752
	}

1753
	dev_dbg(&pdev->dev, "FIMC.%d registered successfully\n", fimc->id);
1754

1755
	pm_runtime_put(&pdev->dev);
1756 1757
	return 0;

1758 1759
err_pm:
	pm_runtime_put(&pdev->dev);
1760 1761 1762
err_irq:
	free_irq(fimc->irq, fimc);
err_clk:
1763
	fimc_clk_put(fimc);
1764 1765 1766 1767 1768 1769 1770 1771 1772 1773
err_regs_unmap:
	iounmap(fimc->regs);
err_req_region:
	release_resource(fimc->regs_res);
	kfree(fimc->regs_res);
err_info:
	kfree(fimc);
	return ret;
}

1774
static int fimc_runtime_resume(struct device *dev)
1775
{
1776
	struct fimc_dev *fimc =	dev_get_drvdata(dev);
1777

1778 1779 1780 1781
	dbg("fimc%d: state: 0x%lx", fimc->id, fimc->state);

	/* Enable clocks and perform basic initalization */
	clk_enable(fimc->clock[CLK_GATE]);
1782
	fimc_hw_reset(fimc);
1783 1784 1785 1786

	/* Resume the capture or mem-to-mem device */
	if (fimc_capture_busy(fimc))
		return fimc_capture_resume(fimc);
1787 1788

	return fimc_m2m_resume(fimc);
1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851
}

static int fimc_runtime_suspend(struct device *dev)
{
	struct fimc_dev *fimc =	dev_get_drvdata(dev);
	int ret = 0;

	if (fimc_capture_busy(fimc))
		ret = fimc_capture_suspend(fimc);
	else
		ret = fimc_m2m_suspend(fimc);
	if (!ret)
		clk_disable(fimc->clock[CLK_GATE]);

	dbg("fimc%d: state: 0x%lx", fimc->id, fimc->state);
	return ret;
}

#ifdef CONFIG_PM_SLEEP
static int fimc_resume(struct device *dev)
{
	struct fimc_dev *fimc =	dev_get_drvdata(dev);
	unsigned long flags;

	dbg("fimc%d: state: 0x%lx", fimc->id, fimc->state);

	/* Do not resume if the device was idle before system suspend */
	spin_lock_irqsave(&fimc->slock, flags);
	if (!test_and_clear_bit(ST_LPM, &fimc->state) ||
	    (!fimc_m2m_active(fimc) && !fimc_capture_busy(fimc))) {
		spin_unlock_irqrestore(&fimc->slock, flags);
		return 0;
	}
	fimc_hw_reset(fimc);
	spin_unlock_irqrestore(&fimc->slock, flags);

	if (fimc_capture_busy(fimc))
		return fimc_capture_resume(fimc);

	return fimc_m2m_resume(fimc);
}

static int fimc_suspend(struct device *dev)
{
	struct fimc_dev *fimc =	dev_get_drvdata(dev);

	dbg("fimc%d: state: 0x%lx", fimc->id, fimc->state);

	if (test_and_set_bit(ST_LPM, &fimc->state))
		return 0;
	if (fimc_capture_busy(fimc))
		return fimc_capture_suspend(fimc);

	return fimc_m2m_suspend(fimc);
}
#endif /* CONFIG_PM_SLEEP */

static int __devexit fimc_remove(struct platform_device *pdev)
{
	struct fimc_dev *fimc = platform_get_drvdata(pdev);

	pm_runtime_disable(&pdev->dev);
	pm_runtime_set_suspended(&pdev->dev);
1852

1853 1854
	vb2_dma_contig_cleanup_ctx(fimc->alloc_ctx);

1855 1856 1857
	clk_disable(fimc->clock[CLK_BUS]);
	fimc_clk_put(fimc);
	free_irq(fimc->irq, fimc);
1858 1859 1860 1861
	iounmap(fimc->regs);
	release_resource(fimc->regs_res);
	kfree(fimc->regs_res);
	kfree(fimc);
1862

1863
	dev_info(&pdev->dev, "driver unloaded\n");
1864 1865 1866
	return 0;
}

1867
/* Image pixel limits, similar across several FIMC HW revisions. */
1868
static struct fimc_pix_limit s5p_pix_limit[4] = {
1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892
	[0] = {
		.scaler_en_w	= 3264,
		.scaler_dis_w	= 8192,
		.in_rot_en_h	= 1920,
		.in_rot_dis_w	= 8192,
		.out_rot_en_w	= 1920,
		.out_rot_dis_w	= 4224,
	},
	[1] = {
		.scaler_en_w	= 4224,
		.scaler_dis_w	= 8192,
		.in_rot_en_h	= 1920,
		.in_rot_dis_w	= 8192,
		.out_rot_en_w	= 1920,
		.out_rot_dis_w	= 4224,
	},
	[2] = {
		.scaler_en_w	= 1920,
		.scaler_dis_w	= 8192,
		.in_rot_en_h	= 1280,
		.in_rot_dis_w	= 8192,
		.out_rot_en_w	= 1280,
		.out_rot_dis_w	= 1920,
	},
1893 1894 1895 1896 1897 1898 1899 1900
	[3] = {
		.scaler_en_w	= 1920,
		.scaler_dis_w	= 8192,
		.in_rot_en_h	= 1366,
		.in_rot_dis_w	= 8192,
		.out_rot_en_w	= 1366,
		.out_rot_dis_w	= 1920,
	},
1901 1902 1903 1904 1905
};

static struct samsung_fimc_variant fimc0_variant_s5p = {
	.has_inp_rot	 = 1,
	.has_out_rot	 = 1,
1906
	.has_cam_if	 = 1,
1907 1908
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
1909
	.hor_offs_align	 = 8,
1910
	.min_vsize_align = 16,
1911 1912
	.out_buf_count	 = 4,
	.pix_limit	 = &s5p_pix_limit[0],
1913 1914 1915
};

static struct samsung_fimc_variant fimc2_variant_s5p = {
1916
	.has_cam_if	 = 1,
1917 1918
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
1919
	.hor_offs_align	 = 8,
1920
	.min_vsize_align = 16,
1921 1922
	.out_buf_count	 = 4,
	.pix_limit = &s5p_pix_limit[1],
1923 1924
};

1925 1926 1927 1928
static struct samsung_fimc_variant fimc0_variant_s5pv210 = {
	.pix_hoff	 = 1,
	.has_inp_rot	 = 1,
	.has_out_rot	 = 1,
1929
	.has_cam_if	 = 1,
1930
	.min_inp_pixsize = 16,
1931
	.min_out_pixsize = 16,
1932
	.hor_offs_align	 = 8,
1933
	.min_vsize_align = 16,
1934 1935 1936
	.out_buf_count	 = 4,
	.pix_limit	 = &s5p_pix_limit[1],
};
1937

1938 1939 1940 1941
static struct samsung_fimc_variant fimc1_variant_s5pv210 = {
	.pix_hoff	 = 1,
	.has_inp_rot	 = 1,
	.has_out_rot	 = 1,
1942
	.has_cam_if	 = 1,
1943
	.has_mainscaler_ext = 1,
1944 1945 1946
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
	.hor_offs_align	 = 1,
1947
	.min_vsize_align = 1,
1948 1949
	.out_buf_count	 = 4,
	.pix_limit	 = &s5p_pix_limit[2],
1950 1951 1952
};

static struct samsung_fimc_variant fimc2_variant_s5pv210 = {
1953
	.has_cam_if	 = 1,
1954
	.pix_hoff	 = 1,
1955
	.min_inp_pixsize = 16,
1956
	.min_out_pixsize = 16,
1957
	.hor_offs_align	 = 8,
1958
	.min_vsize_align = 16,
1959 1960 1961
	.out_buf_count	 = 4,
	.pix_limit	 = &s5p_pix_limit[2],
};
1962

1963
static struct samsung_fimc_variant fimc0_variant_exynos4 = {
1964 1965 1966
	.pix_hoff	 = 1,
	.has_inp_rot	 = 1,
	.has_out_rot	 = 1,
1967
	.has_cam_if	 = 1,
1968
	.has_cistatus2	 = 1,
1969
	.has_mainscaler_ext = 1,
1970
	.has_alpha	 = 1,
1971 1972
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
1973
	.hor_offs_align	 = 2,
1974
	.min_vsize_align = 1,
1975 1976 1977 1978
	.out_buf_count	 = 32,
	.pix_limit	 = &s5p_pix_limit[1],
};

1979
static struct samsung_fimc_variant fimc3_variant_exynos4 = {
1980
	.pix_hoff	 = 1,
1981
	.has_cam_if	 = 1,
1982
	.has_cistatus2	 = 1,
1983
	.has_mainscaler_ext = 1,
1984
	.has_alpha	 = 1,
1985 1986
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
1987
	.hor_offs_align	 = 2,
1988
	.min_vsize_align = 1,
1989
	.out_buf_count	 = 32,
1990
	.pix_limit	 = &s5p_pix_limit[3],
1991 1992
};

1993
/* S5PC100 */
1994 1995
static struct samsung_fimc_driverdata fimc_drvdata_s5p = {
	.variant = {
1996 1997
		[0] = &fimc0_variant_s5p,
		[1] = &fimc0_variant_s5p,
1998 1999
		[2] = &fimc2_variant_s5p,
	},
2000 2001
	.num_entities = 3,
	.lclk_frequency = 133000000UL,
2002 2003
};

2004
/* S5PV210, S5PC110 */
2005 2006
static struct samsung_fimc_driverdata fimc_drvdata_s5pv210 = {
	.variant = {
2007 2008
		[0] = &fimc0_variant_s5pv210,
		[1] = &fimc1_variant_s5pv210,
2009 2010
		[2] = &fimc2_variant_s5pv210,
	},
2011 2012 2013 2014 2015
	.num_entities = 3,
	.lclk_frequency = 166000000UL,
};

/* S5PV310, S5PC210 */
2016
static struct samsung_fimc_driverdata fimc_drvdata_exynos4 = {
2017
	.variant = {
2018 2019 2020
		[0] = &fimc0_variant_exynos4,
		[1] = &fimc0_variant_exynos4,
		[2] = &fimc0_variant_exynos4,
2021
		[3] = &fimc3_variant_exynos4,
2022 2023 2024
	},
	.num_entities = 4,
	.lclk_frequency = 166000000UL,
2025 2026 2027 2028 2029 2030 2031 2032 2033
};

static struct platform_device_id fimc_driver_ids[] = {
	{
		.name		= "s5p-fimc",
		.driver_data	= (unsigned long)&fimc_drvdata_s5p,
	}, {
		.name		= "s5pv210-fimc",
		.driver_data	= (unsigned long)&fimc_drvdata_s5pv210,
2034
	}, {
2035 2036
		.name		= "exynos4-fimc",
		.driver_data	= (unsigned long)&fimc_drvdata_exynos4,
2037 2038 2039 2040 2041
	},
	{},
};
MODULE_DEVICE_TABLE(platform, fimc_driver_ids);

2042 2043 2044 2045 2046
static const struct dev_pm_ops fimc_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(fimc_suspend, fimc_resume)
	SET_RUNTIME_PM_OPS(fimc_runtime_suspend, fimc_runtime_resume, NULL)
};

2047 2048
static struct platform_driver fimc_driver = {
	.probe		= fimc_probe,
2049
	.remove		= __devexit_p(fimc_remove),
2050 2051
	.id_table	= fimc_driver_ids,
	.driver = {
2052
		.name	= FIMC_MODULE_NAME,
2053
		.owner	= THIS_MODULE,
2054
		.pm     = &fimc_pm_ops,
2055 2056 2057
	}
};

2058
int __init fimc_register_driver(void)
2059
{
2060
	return platform_driver_probe(&fimc_driver, fimc_probe);
2061 2062
}

2063
void __exit fimc_unregister_driver(void)
2064 2065 2066
{
	platform_driver_unregister(&fimc_driver);
}