fimc-core.c 47.7 KB
Newer Older
1
/*
2
 * Samsung S5P/EXYNOS4 SoC series camera interface (video postprocessor) driver
3
 *
4 5
 * Copyright (C) 2010-2011 Samsung Electronics Co., Ltd.
 * Contact: Sylwester Nawrocki, <s.nawrocki@samsung.com>
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published
 * by the Free Software Foundation, either version 2 of the License,
 * or (at your option) any later version.
 */

#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/types.h>
#include <linux/errno.h>
#include <linux/bug.h>
#include <linux/interrupt.h>
#include <linux/device.h>
#include <linux/platform_device.h>
21
#include <linux/pm_runtime.h>
22 23 24 25 26
#include <linux/list.h>
#include <linux/io.h>
#include <linux/slab.h>
#include <linux/clk.h>
#include <media/v4l2-ioctl.h>
27 28
#include <media/videobuf2-core.h>
#include <media/videobuf2-dma-contig.h>
29 30

#include "fimc-core.h"
31
#include "fimc-mdevice.h"
32

33
static char *fimc_clocks[MAX_FIMC_CLOCKS] = {
34
	"sclk_fimc", "fimc"
35
};
36 37 38

static struct fimc_fmt fimc_formats[] = {
	{
39 40 41 42 43 44 45
		.name		= "RGB565",
		.fourcc		= V4L2_PIX_FMT_RGB565X,
		.depth		= { 16 },
		.color		= S5P_FIMC_RGB565,
		.memplanes	= 1,
		.colplanes	= 1,
		.flags		= FMT_FLAGS_M2M,
46
	}, {
47 48 49 50 51 52 53
		.name		= "BGR666",
		.fourcc		= V4L2_PIX_FMT_BGR666,
		.depth		= { 32 },
		.color		= S5P_FIMC_RGB666,
		.memplanes	= 1,
		.colplanes	= 1,
		.flags		= FMT_FLAGS_M2M,
54
	}, {
55 56 57 58 59 60 61
		.name		= "XRGB-8-8-8-8, 32 bpp",
		.fourcc		= V4L2_PIX_FMT_RGB32,
		.depth		= { 32 },
		.color		= S5P_FIMC_RGB888,
		.memplanes	= 1,
		.colplanes	= 1,
		.flags		= FMT_FLAGS_M2M,
62
	}, {
63 64 65 66 67 68 69 70
		.name		= "YUV 4:2:2 packed, YCbYCr",
		.fourcc		= V4L2_PIX_FMT_YUYV,
		.depth		= { 16 },
		.color		= S5P_FIMC_YCBYCR422,
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_YUYV8_2X8,
		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
71
	}, {
72 73 74 75 76 77 78 79
		.name		= "YUV 4:2:2 packed, CbYCrY",
		.fourcc		= V4L2_PIX_FMT_UYVY,
		.depth		= { 16 },
		.color		= S5P_FIMC_CBYCRY422,
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_UYVY8_2X8,
		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
80
	}, {
81 82 83 84 85 86 87 88
		.name		= "YUV 4:2:2 packed, CrYCbY",
		.fourcc		= V4L2_PIX_FMT_VYUY,
		.depth		= { 16 },
		.color		= S5P_FIMC_CRYCBY422,
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_VYUY8_2X8,
		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
89
	}, {
90 91 92 93 94 95 96 97
		.name		= "YUV 4:2:2 packed, YCrYCb",
		.fourcc		= V4L2_PIX_FMT_YVYU,
		.depth		= { 16 },
		.color		= S5P_FIMC_YCRYCB422,
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_YVYU8_2X8,
		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
98
	}, {
99 100 101 102 103 104 105
		.name		= "YUV 4:2:2 planar, Y/Cb/Cr",
		.fourcc		= V4L2_PIX_FMT_YUV422P,
		.depth		= { 12 },
		.color		= S5P_FIMC_YCBYCR422,
		.memplanes	= 1,
		.colplanes	= 3,
		.flags		= FMT_FLAGS_M2M,
106
	}, {
107 108 109 110 111 112 113
		.name		= "YUV 4:2:2 planar, Y/CbCr",
		.fourcc		= V4L2_PIX_FMT_NV16,
		.depth		= { 16 },
		.color		= S5P_FIMC_YCBYCR422,
		.memplanes	= 1,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
114
	}, {
115 116 117 118 119 120 121
		.name		= "YUV 4:2:2 planar, Y/CrCb",
		.fourcc		= V4L2_PIX_FMT_NV61,
		.depth		= { 16 },
		.color		= S5P_FIMC_YCRYCB422,
		.memplanes	= 1,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
122
	}, {
123 124 125 126 127 128 129
		.name		= "YUV 4:2:0 planar, YCbCr",
		.fourcc		= V4L2_PIX_FMT_YUV420,
		.depth		= { 12 },
		.color		= S5P_FIMC_YCBCR420,
		.memplanes	= 1,
		.colplanes	= 3,
		.flags		= FMT_FLAGS_M2M,
130
	}, {
131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161
		.name		= "YUV 4:2:0 planar, Y/CbCr",
		.fourcc		= V4L2_PIX_FMT_NV12,
		.depth		= { 12 },
		.color		= S5P_FIMC_YCBCR420,
		.memplanes	= 1,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
	}, {
		.name		= "YUV 4:2:0 non-contiguous 2-planar, Y/CbCr",
		.fourcc		= V4L2_PIX_FMT_NV12M,
		.color		= S5P_FIMC_YCBCR420,
		.depth		= { 8, 4 },
		.memplanes	= 2,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
	}, {
		.name		= "YUV 4:2:0 non-contiguous 3-planar, Y/Cb/Cr",
		.fourcc		= V4L2_PIX_FMT_YUV420M,
		.color		= S5P_FIMC_YCBCR420,
		.depth		= { 8, 2, 2 },
		.memplanes	= 3,
		.colplanes	= 3,
		.flags		= FMT_FLAGS_M2M,
	}, {
		.name		= "YUV 4:2:0 non-contiguous 2-planar, Y/CbCr, tiled",
		.fourcc		= V4L2_PIX_FMT_NV12MT,
		.color		= S5P_FIMC_YCBCR420,
		.depth		= { 8, 4 },
		.memplanes	= 2,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
162
	},
163
};
164

165
int fimc_check_scaler_ratio(int sw, int sh, int dw, int dh, int rot)
166
{
167
	int tx, ty;
168

169 170 171
	if (rot == 90 || rot == 270) {
		ty = dw;
		tx = dh;
172
	} else {
173 174
		tx = dw;
		ty = dh;
175 176
	}

177 178 179
	if ((sw >= SCALER_MAX_HRATIO * tx) || (sh >= SCALER_MAX_VRATIO * ty))
		return -EINVAL;

180 181 182 183 184
	return 0;
}

static int fimc_get_scaler_factor(u32 src, u32 tar, u32 *ratio, u32 *shift)
{
185 186 187
	u32 sh = 6;

	if (src >= 64 * tar)
188
		return -EINVAL;
189 190 191 192 193 194 195

	while (sh--) {
		u32 tmp = 1 << sh;
		if (src >= tar * tmp) {
			*shift = sh, *ratio = tmp;
			return 0;
		}
196
	}
197
	*shift = 0, *ratio = 1;
198 199 200
	return 0;
}

201
int fimc_set_scaler_info(struct fimc_ctx *ctx)
202
{
203 204
	struct samsung_fimc_variant *variant = ctx->fimc_dev->variant;
	struct device *dev = &ctx->fimc_dev->pdev->dev;
205 206 207 208 209 210
	struct fimc_scaler *sc = &ctx->scaler;
	struct fimc_frame *s_frame = &ctx->s_frame;
	struct fimc_frame *d_frame = &ctx->d_frame;
	int tx, ty, sx, sy;
	int ret;

211 212 213 214 215 216 217
	if (ctx->rotation == 90 || ctx->rotation == 270) {
		ty = d_frame->width;
		tx = d_frame->height;
	} else {
		tx = d_frame->width;
		ty = d_frame->height;
	}
218
	if (tx <= 0 || ty <= 0) {
219
		dev_err(dev, "Invalid target size: %dx%d", tx, ty);
220 221 222 223 224 225
		return -EINVAL;
	}

	sx = s_frame->width;
	sy = s_frame->height;
	if (sx <= 0 || sy <= 0) {
226
		dev_err(dev, "Invalid source size: %dx%d", sx, sy);
227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242
		return -EINVAL;
	}
	sc->real_width = sx;
	sc->real_height = sy;

	ret = fimc_get_scaler_factor(sx, tx, &sc->pre_hratio, &sc->hfactor);
	if (ret)
		return ret;

	ret = fimc_get_scaler_factor(sy, ty,  &sc->pre_vratio, &sc->vfactor);
	if (ret)
		return ret;

	sc->pre_dst_width = sx / sc->pre_hratio;
	sc->pre_dst_height = sy / sc->pre_vratio;

243 244 245 246 247 248 249 250
	if (variant->has_mainscaler_ext) {
		sc->main_hratio = (sx << 14) / (tx << sc->hfactor);
		sc->main_vratio = (sy << 14) / (ty << sc->vfactor);
	} else {
		sc->main_hratio = (sx << 8) / (tx << sc->hfactor);
		sc->main_vratio = (sy << 8) / (ty << sc->vfactor);

	}
251 252 253 254 255 256 257 258 259 260 261 262 263 264 265

	sc->scaleup_h = (tx >= sx) ? 1 : 0;
	sc->scaleup_v = (ty >= sy) ? 1 : 0;

	/* check to see if input and output size/format differ */
	if (s_frame->fmt->color == d_frame->fmt->color
		&& s_frame->width == d_frame->width
		&& s_frame->height == d_frame->height)
		sc->copy_mode = 1;
	else
		sc->copy_mode = 0;

	return 0;
}

266
static void fimc_m2m_job_finish(struct fimc_ctx *ctx, int vb_state)
267
{
268
	struct vb2_buffer *src_vb, *dst_vb;
269

270 271 272 273 274 275 276 277 278
	if (!ctx || !ctx->m2m_ctx)
		return;

	src_vb = v4l2_m2m_src_buf_remove(ctx->m2m_ctx);
	dst_vb = v4l2_m2m_dst_buf_remove(ctx->m2m_ctx);

	if (src_vb && dst_vb) {
		v4l2_m2m_buf_done(src_vb, vb_state);
		v4l2_m2m_buf_done(dst_vb, vb_state);
279 280
		v4l2_m2m_job_finish(ctx->fimc_dev->m2m.m2m_dev,
				    ctx->m2m_ctx);
281 282 283 284
	}
}

/* Complete the transaction which has been scheduled for execution. */
285
static int fimc_m2m_shutdown(struct fimc_ctx *ctx)
286 287 288 289
{
	struct fimc_dev *fimc = ctx->fimc_dev;
	int ret;

290
	if (!fimc_m2m_pending(fimc))
291
		return 0;
292

293
	fimc_ctx_state_lock_set(FIMC_CTX_SHUT, ctx);
294

295 296
	ret = wait_event_timeout(fimc->irq_queue,
			   !fimc_ctx_state_is_set(FIMC_CTX_SHUT, ctx),
297
			   FIMC_SHUTDOWN_TIMEOUT);
298 299 300 301 302 303 304 305 306 307 308

	return ret == 0 ? -ETIMEDOUT : ret;
}

static int start_streaming(struct vb2_queue *q, unsigned int count)
{
	struct fimc_ctx *ctx = q->drv_priv;
	int ret;

	ret = pm_runtime_get_sync(&ctx->fimc_dev->pdev->dev);
	return ret > 0 ? 0 : ret;
309 310 311 312 313
}

static int stop_streaming(struct vb2_queue *q)
{
	struct fimc_ctx *ctx = q->drv_priv;
314
	int ret;
315

316 317 318
	ret = fimc_m2m_shutdown(ctx);
	if (ret == -ETIMEDOUT)
		fimc_m2m_job_finish(ctx, VB2_BUF_STATE_ERROR);
319

320
	pm_runtime_put(&ctx->fimc_dev->pdev->dev);
321 322 323
	return 0;
}

324
static void fimc_capture_irq_handler(struct fimc_dev *fimc)
325 326
{
	struct fimc_vid_cap *cap = &fimc->vid_cap;
327
	struct fimc_vid_buffer *v_buf;
328 329
	struct timeval *tv;
	struct timespec ts;
330

331 332
	if (!list_empty(&cap->active_buf_q) &&
	    test_bit(ST_CAPT_RUN, &fimc->state)) {
333 334
		ktime_get_real_ts(&ts);

335
		v_buf = active_queue_pop(cap);
336 337 338 339 340 341

		tv = &v_buf->vb.v4l2_buf.timestamp;
		tv->tv_sec = ts.tv_sec;
		tv->tv_usec = ts.tv_nsec / NSEC_PER_USEC;
		v_buf->vb.v4l2_buf.sequence = cap->frame_count++;

342
		vb2_buffer_done(&v_buf->vb, VB2_BUF_STATE_DONE);
343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363
	}

	if (test_and_clear_bit(ST_CAPT_SHUT, &fimc->state)) {
		wake_up(&fimc->irq_queue);
		return;
	}

	if (!list_empty(&cap->pending_buf_q)) {

		v_buf = pending_queue_pop(cap);
		fimc_hw_set_output_addr(fimc, &v_buf->paddr, cap->buf_index);
		v_buf->index = cap->buf_index;

		/* Move the buffer to the capture active queue */
		active_queue_add(cap, v_buf);

		dbg("next frame: %d, done frame: %d",
		    fimc_hw_get_frame_index(fimc), v_buf->index);

		if (++cap->buf_index >= FIMC_MAX_OUT_BUFS)
			cap->buf_index = 0;
364 365 366 367
	}

	if (cap->active_buf_cnt == 0) {
		clear_bit(ST_CAPT_RUN, &fimc->state);
368

369 370 371 372
		if (++cap->buf_index >= FIMC_MAX_OUT_BUFS)
			cap->buf_index = 0;
	} else {
		set_bit(ST_CAPT_RUN, &fimc->state);
373 374
	}

375 376
	fimc_capture_config_update(cap->ctx);

377
	dbg("frame: %d, active_buf_cnt: %d",
378 379
	    fimc_hw_get_frame_index(fimc), cap->active_buf_cnt);
}
380

381
static irqreturn_t fimc_irq_handler(int irq, void *priv)
382
{
383
	struct fimc_dev *fimc = priv;
384
	struct fimc_vid_cap *cap = &fimc->vid_cap;
385
	struct fimc_ctx *ctx;
386 387 388

	fimc_hw_clear_irq(fimc);

389 390
	spin_lock(&fimc->slock);

391
	if (test_and_clear_bit(ST_M2M_PEND, &fimc->state)) {
392 393 394 395 396
		if (test_and_clear_bit(ST_M2M_SUSPENDING, &fimc->state)) {
			set_bit(ST_M2M_SUSPENDED, &fimc->state);
			wake_up(&fimc->irq_queue);
			goto out;
		}
397 398
		ctx = v4l2_m2m_get_curr_priv(fimc->m2m.m2m_dev);
		if (ctx != NULL) {
399
			spin_unlock(&fimc->slock);
400
			fimc_m2m_job_finish(ctx, VB2_BUF_STATE_DONE);
401

402 403 404 405 406 407
			spin_lock(&ctx->slock);
			if (ctx->state & FIMC_CTX_SHUT) {
				ctx->state &= ~FIMC_CTX_SHUT;
				wake_up(&fimc->irq_queue);
			}
			spin_unlock(&ctx->slock);
408
		}
409
		return IRQ_HANDLED;
410 411 412
	} else {
		if (test_bit(ST_CAPT_PEND, &fimc->state)) {
			fimc_capture_irq_handler(fimc);
413

414 415 416 417
			if (cap->active_buf_cnt == 1) {
				fimc_deactivate_capture(fimc);
				clear_bit(ST_CAPT_STREAM, &fimc->state);
			}
418
		}
419
	}
420
out:
421 422 423 424
	spin_unlock(&fimc->slock);
	return IRQ_HANDLED;
}

425
/* The color format (colplanes, memplanes) must be already configured. */
426
int fimc_prepare_addr(struct fimc_ctx *ctx, struct vb2_buffer *vb,
427
		      struct fimc_frame *frame, struct fimc_addr *paddr)
428 429
{
	int ret = 0;
430
	u32 pix_size;
431

432
	if (vb == NULL || frame == NULL)
433 434 435 436
		return -EINVAL;

	pix_size = frame->width * frame->height;

437 438 439
	dbg("memplanes= %d, colplanes= %d, pix_size= %d",
		frame->fmt->memplanes, frame->fmt->colplanes, pix_size);

440
	paddr->y = vb2_dma_contig_plane_dma_addr(vb, 0);
441

442 443
	if (frame->fmt->memplanes == 1) {
		switch (frame->fmt->colplanes) {
444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465
		case 1:
			paddr->cb = 0;
			paddr->cr = 0;
			break;
		case 2:
			/* decompose Y into Y/Cb */
			paddr->cb = (u32)(paddr->y + pix_size);
			paddr->cr = 0;
			break;
		case 3:
			paddr->cb = (u32)(paddr->y + pix_size);
			/* decompose Y into Y/Cb/Cr */
			if (S5P_FIMC_YCBCR420 == frame->fmt->color)
				paddr->cr = (u32)(paddr->cb
						+ (pix_size >> 2));
			else /* 422 */
				paddr->cr = (u32)(paddr->cb
						+ (pix_size >> 1));
			break;
		default:
			return -EINVAL;
		}
466 467
	} else {
		if (frame->fmt->memplanes >= 2)
468
			paddr->cb = vb2_dma_contig_plane_dma_addr(vb, 1);
469 470

		if (frame->fmt->memplanes == 3)
471
			paddr->cr = vb2_dma_contig_plane_dma_addr(vb, 2);
472 473
	}

474 475
	dbg("PHYS_ADDR: y= 0x%X  cb= 0x%X cr= 0x%X ret= %d",
	    paddr->y, paddr->cb, paddr->cr, ret);
476 477 478 479 480

	return ret;
}

/* Set order for 1 and 2 plane YCBCR 4:2:2 formats. */
481
void fimc_set_yuv_order(struct fimc_ctx *ctx)
482 483 484 485 486 487 488 489
{
	/* The one only mode supported in SoC. */
	ctx->in_order_2p = S5P_FIMC_LSB_CRCB;
	ctx->out_order_2p = S5P_FIMC_LSB_CRCB;

	/* Set order for 1 plane input formats. */
	switch (ctx->s_frame.fmt->color) {
	case S5P_FIMC_YCRYCB422:
490
		ctx->in_order_1p = S5P_MSCTRL_ORDER422_CBYCRY;
491 492
		break;
	case S5P_FIMC_CBYCRY422:
493
		ctx->in_order_1p = S5P_MSCTRL_ORDER422_YCRYCB;
494 495
		break;
	case S5P_FIMC_CRYCBY422:
496
		ctx->in_order_1p = S5P_MSCTRL_ORDER422_YCBYCR;
497 498 499
		break;
	case S5P_FIMC_YCBYCR422:
	default:
500
		ctx->in_order_1p = S5P_MSCTRL_ORDER422_CRYCBY;
501 502 503 504 505 506
		break;
	}
	dbg("ctx->in_order_1p= %d", ctx->in_order_1p);

	switch (ctx->d_frame.fmt->color) {
	case S5P_FIMC_YCRYCB422:
507
		ctx->out_order_1p = S5P_CIOCTRL_ORDER422_CBYCRY;
508 509
		break;
	case S5P_FIMC_CBYCRY422:
510
		ctx->out_order_1p = S5P_CIOCTRL_ORDER422_YCRYCB;
511 512
		break;
	case S5P_FIMC_CRYCBY422:
513
		ctx->out_order_1p = S5P_CIOCTRL_ORDER422_YCBYCR;
514 515 516
		break;
	case S5P_FIMC_YCBYCR422:
	default:
517
		ctx->out_order_1p = S5P_CIOCTRL_ORDER422_CRYCBY;
518 519 520 521 522
		break;
	}
	dbg("ctx->out_order_1p= %d", ctx->out_order_1p);
}

523
void fimc_prepare_dma_offset(struct fimc_ctx *ctx, struct fimc_frame *f)
524 525
{
	struct samsung_fimc_variant *variant = ctx->fimc_dev->variant;
526 527 528 529
	u32 i, depth = 0;

	for (i = 0; i < f->fmt->colplanes; i++)
		depth += f->fmt->depth[i];
530 531 532

	f->dma_offset.y_h = f->offs_h;
	if (!variant->pix_hoff)
533
		f->dma_offset.y_h *= (depth >> 3);
534 535 536 537 538 539 540 541 542 543

	f->dma_offset.y_v = f->offs_v;

	f->dma_offset.cb_h = f->offs_h;
	f->dma_offset.cb_v = f->offs_v;

	f->dma_offset.cr_h = f->offs_h;
	f->dma_offset.cr_v = f->offs_v;

	if (!variant->pix_hoff) {
544
		if (f->fmt->colplanes == 3) {
545 546 547 548 549 550 551 552 553 554 555 556 557
			f->dma_offset.cb_h >>= 1;
			f->dma_offset.cr_h >>= 1;
		}
		if (f->fmt->color == S5P_FIMC_YCBCR420) {
			f->dma_offset.cb_v >>= 1;
			f->dma_offset.cr_v >>= 1;
		}
	}

	dbg("in_offset: color= %d, y_h= %d, y_v= %d",
	    f->fmt->color, f->dma_offset.y_h, f->dma_offset.y_v);
}

558 559 560 561 562 563 564 565 566
/**
 * fimc_prepare_config - check dimensions, operation and color mode
 *			 and pre-calculate offset and the scaling coefficients.
 *
 * @ctx: hardware context information
 * @flags: flags indicating which parameters to check/update
 *
 * Return: 0 if dimensions are valid or non zero otherwise.
 */
567
int fimc_prepare_config(struct fimc_ctx *ctx, u32 flags)
568 569
{
	struct fimc_frame *s_frame, *d_frame;
570
	struct vb2_buffer *vb = NULL;
571 572 573 574 575 576
	int ret = 0;

	s_frame = &ctx->s_frame;
	d_frame = &ctx->d_frame;

	if (flags & FIMC_PARAMS) {
577 578 579
		/* Prepare the DMA offset ratios for scaler. */
		fimc_prepare_dma_offset(ctx, &ctx->s_frame);
		fimc_prepare_dma_offset(ctx, &ctx->d_frame);
580 581 582 583 584 585

		if (s_frame->height > (SCALER_MAX_VRATIO * d_frame->height) ||
		    s_frame->width > (SCALER_MAX_HRATIO * d_frame->width)) {
			err("out of scaler range");
			return -EINVAL;
		}
586
		fimc_set_yuv_order(ctx);
587 588 589 590 591 592
	}

	/* Input DMA mode is not allowed when the scaler is disabled. */
	ctx->scaler.enabled = 1;

	if (flags & FIMC_SRC_ADDR) {
593 594
		vb = v4l2_m2m_next_src_buf(ctx->m2m_ctx);
		ret = fimc_prepare_addr(ctx, vb, s_frame, &s_frame->paddr);
595 596 597 598 599
		if (ret)
			return ret;
	}

	if (flags & FIMC_DST_ADDR) {
600 601
		vb = v4l2_m2m_next_dst_buf(ctx->m2m_ctx);
		ret = fimc_prepare_addr(ctx, vb, d_frame, &d_frame->paddr);
602 603 604 605 606 607 608 609 610 611 612 613
	}

	return ret;
}

static void fimc_dma_run(void *priv)
{
	struct fimc_ctx *ctx = priv;
	struct fimc_dev *fimc;
	unsigned long flags;
	u32 ret;

614
	if (WARN(!ctx, "null hardware context\n"))
615 616 617
		return;

	fimc = ctx->fimc_dev;
618
	spin_lock_irqsave(&fimc->slock, flags);
619 620
	set_bit(ST_M2M_PEND, &fimc->state);

621
	spin_lock(&ctx->slock);
622 623
	ctx->state |= (FIMC_SRC_ADDR | FIMC_DST_ADDR);
	ret = fimc_prepare_config(ctx, ctx->state);
624
	if (ret)
625
		goto dma_unlock;
626

627 628
	/* Reconfigure hardware if the context has changed. */
	if (fimc->m2m.ctx != ctx) {
629
		ctx->state |= FIMC_PARAMS;
630 631
		fimc->m2m.ctx = ctx;
	}
632 633 634 635 636
	fimc_hw_set_input_addr(fimc, &ctx->s_frame.paddr);

	if (ctx->state & FIMC_PARAMS) {
		fimc_hw_set_input_path(ctx);
		fimc_hw_set_in_dma(ctx);
637 638 639
		ret = fimc_set_scaler_info(ctx);
		if (ret) {
			spin_unlock(&fimc->slock);
640 641
			goto dma_unlock;
		}
642
		fimc_hw_set_prescaler(ctx);
643
		fimc_hw_set_mainscaler(ctx);
644 645 646 647 648 649 650
		fimc_hw_set_target_format(ctx);
		fimc_hw_set_rotation(ctx);
		fimc_hw_set_effect(ctx);
	}

	fimc_hw_set_output_path(ctx);
	if (ctx->state & (FIMC_DST_ADDR | FIMC_PARAMS))
651
		fimc_hw_set_output_addr(fimc, &ctx->d_frame.paddr, -1);
652 653 654 655

	if (ctx->state & FIMC_PARAMS)
		fimc_hw_set_out_dma(ctx);

656
	fimc_activate_capture(ctx);
657

658 659
	ctx->state &= (FIMC_CTX_M2M | FIMC_CTX_CAP |
		       FIMC_SRC_FMT | FIMC_DST_FMT);
660
	fimc_hw_activate_input_dma(fimc, true);
661
dma_unlock:
662 663
	spin_unlock(&ctx->slock);
	spin_unlock_irqrestore(&fimc->slock, flags);
664 665
}

666 667
static void fimc_job_abort(void *priv)
{
668
	fimc_m2m_shutdown(priv);
669
}
670

671
static int fimc_queue_setup(struct vb2_queue *vq, unsigned int *num_buffers,
672
			    unsigned int *num_planes, unsigned int sizes[],
673
			    void *allocators[])
674
{
675
	struct fimc_ctx *ctx = vb2_get_drv_priv(vq);
676 677 678 679 680 681 682 683 684 685
	struct fimc_frame *f;
	int i;

	f = ctx_get_frame(ctx, vq->type);
	if (IS_ERR(f))
		return PTR_ERR(f);
	/*
	 * Return number of non-contigous planes (plane buffers)
	 * depending on the configured color format.
	 */
686 687
	if (!f->fmt)
		return -EINVAL;
688

689
	*num_planes = f->fmt->memplanes;
690
	for (i = 0; i < f->fmt->memplanes; i++) {
691
		sizes[i] = (f->f_width * f->f_height * f->fmt->depth[i]) / 8;
692 693
		allocators[i] = ctx->fimc_dev->alloc_ctx;
	}
694 695 696
	return 0;
}

697
static int fimc_buf_prepare(struct vb2_buffer *vb)
698
{
699
	struct fimc_ctx *ctx = vb2_get_drv_priv(vb->vb2_queue);
700
	struct fimc_frame *frame;
701
	int i;
702

703
	frame = ctx_get_frame(ctx, vb->vb2_queue->type);
704 705
	if (IS_ERR(frame))
		return PTR_ERR(frame);
706

707 708
	for (i = 0; i < frame->fmt->memplanes; i++)
		vb2_set_plane_payload(vb, i, frame->payload[i]);
709 710 711 712

	return 0;
}

713
static void fimc_buf_queue(struct vb2_buffer *vb)
714
{
715
	struct fimc_ctx *ctx = vb2_get_drv_priv(vb->vb2_queue);
716 717 718

	dbg("ctx: %p, ctx->state: 0x%x", ctx, ctx->state);

719 720 721
	if (ctx->m2m_ctx)
		v4l2_m2m_buf_queue(ctx->m2m_ctx, vb);
}
722

723 724 725 726 727
static void fimc_lock(struct vb2_queue *vq)
{
	struct fimc_ctx *ctx = vb2_get_drv_priv(vq);
	mutex_lock(&ctx->fimc_dev->lock);
}
728

729 730 731 732
static void fimc_unlock(struct vb2_queue *vq)
{
	struct fimc_ctx *ctx = vb2_get_drv_priv(vq);
	mutex_unlock(&ctx->fimc_dev->lock);
733 734
}

735
static struct vb2_ops fimc_qops = {
736 737 738 739 740
	.queue_setup	 = fimc_queue_setup,
	.buf_prepare	 = fimc_buf_prepare,
	.buf_queue	 = fimc_buf_queue,
	.wait_prepare	 = fimc_unlock,
	.wait_finish	 = fimc_lock,
741
	.stop_streaming	 = stop_streaming,
742
	.start_streaming = start_streaming,
743 744
};

745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854
/*
 * V4L2 controls handling
 */
#define ctrl_to_ctx(__ctrl) \
	container_of((__ctrl)->handler, struct fimc_ctx, ctrl_handler)

static int fimc_s_ctrl(struct v4l2_ctrl *ctrl)
{
	struct fimc_ctx *ctx = ctrl_to_ctx(ctrl);
	struct fimc_dev *fimc = ctx->fimc_dev;
	struct samsung_fimc_variant *variant = fimc->variant;
	unsigned long flags;
	int ret = 0;

	if (ctrl->flags & V4L2_CTRL_FLAG_INACTIVE)
		return 0;

	switch (ctrl->id) {
	case V4L2_CID_HFLIP:
		spin_lock_irqsave(&ctx->slock, flags);
		ctx->hflip = ctrl->val;
		break;

	case V4L2_CID_VFLIP:
		spin_lock_irqsave(&ctx->slock, flags);
		ctx->vflip = ctrl->val;
		break;

	case V4L2_CID_ROTATE:
		if (fimc_capture_pending(fimc) ||
		    fimc_ctx_state_is_set(FIMC_DST_FMT | FIMC_SRC_FMT, ctx)) {
			ret = fimc_check_scaler_ratio(ctx->s_frame.width,
					ctx->s_frame.height, ctx->d_frame.width,
					ctx->d_frame.height, ctrl->val);
		}
		if (ret) {
			v4l2_err(fimc->m2m.vfd, "Out of scaler range\n");
			return -EINVAL;
		}
		if ((ctrl->val == 90 || ctrl->val == 270) &&
		    !variant->has_out_rot)
			return -EINVAL;
		spin_lock_irqsave(&ctx->slock, flags);
		ctx->rotation = ctrl->val;
		break;

	default:
		v4l2_err(fimc->v4l2_dev, "Invalid control: 0x%X\n", ctrl->id);
		return -EINVAL;
	}
	ctx->state |= FIMC_PARAMS;
	set_bit(ST_CAPT_APPLY_CFG, &fimc->state);
	spin_unlock_irqrestore(&ctx->slock, flags);
	return 0;
}

static const struct v4l2_ctrl_ops fimc_ctrl_ops = {
	.s_ctrl = fimc_s_ctrl,
};

int fimc_ctrls_create(struct fimc_ctx *ctx)
{
	if (ctx->ctrls_rdy)
		return 0;
	v4l2_ctrl_handler_init(&ctx->ctrl_handler, 3);

	ctx->ctrl_rotate = v4l2_ctrl_new_std(&ctx->ctrl_handler, &fimc_ctrl_ops,
				     V4L2_CID_HFLIP, 0, 1, 1, 0);
	ctx->ctrl_hflip = v4l2_ctrl_new_std(&ctx->ctrl_handler, &fimc_ctrl_ops,
				    V4L2_CID_VFLIP, 0, 1, 1, 0);
	ctx->ctrl_vflip = v4l2_ctrl_new_std(&ctx->ctrl_handler, &fimc_ctrl_ops,
				    V4L2_CID_ROTATE, 0, 270, 90, 0);
	ctx->ctrls_rdy = ctx->ctrl_handler.error == 0;

	return ctx->ctrl_handler.error;
}

void fimc_ctrls_delete(struct fimc_ctx *ctx)
{
	if (ctx->ctrls_rdy) {
		v4l2_ctrl_handler_free(&ctx->ctrl_handler);
		ctx->ctrls_rdy = false;
	}
}

void fimc_ctrls_activate(struct fimc_ctx *ctx, bool active)
{
	if (!ctx->ctrls_rdy)
		return;

	mutex_lock(&ctx->ctrl_handler.lock);
	v4l2_ctrl_activate(ctx->ctrl_rotate, active);
	v4l2_ctrl_activate(ctx->ctrl_hflip, active);
	v4l2_ctrl_activate(ctx->ctrl_vflip, active);

	if (active) {
		ctx->rotation = ctx->ctrl_rotate->val;
		ctx->hflip    = ctx->ctrl_hflip->val;
		ctx->vflip    = ctx->ctrl_vflip->val;
	} else {
		ctx->rotation = 0;
		ctx->hflip    = 0;
		ctx->vflip    = 0;
	}
	mutex_unlock(&ctx->ctrl_handler.lock);
}

/*
 * V4L2 ioctl handlers
 */
855 856
static int fimc_m2m_querycap(struct file *file, void *fh,
			     struct v4l2_capability *cap)
857
{
858
	struct fimc_ctx *ctx = fh_to_ctx(fh);
859 860 861 862 863 864
	struct fimc_dev *fimc = ctx->fimc_dev;

	strncpy(cap->driver, fimc->pdev->name, sizeof(cap->driver) - 1);
	strncpy(cap->card, fimc->pdev->name, sizeof(cap->card) - 1);
	cap->bus_info[0] = 0;
	cap->capabilities = V4L2_CAP_STREAMING |
865 866
		V4L2_CAP_VIDEO_CAPTURE | V4L2_CAP_VIDEO_OUTPUT |
		V4L2_CAP_VIDEO_CAPTURE_MPLANE | V4L2_CAP_VIDEO_OUTPUT_MPLANE;
867 868 869 870

	return 0;
}

871 872
static int fimc_m2m_enum_fmt_mplane(struct file *file, void *priv,
				    struct v4l2_fmtdesc *f)
873 874 875
{
	struct fimc_fmt *fmt;

876 877
	fmt = fimc_find_format(NULL, NULL, FMT_FLAGS_M2M, f->index);
	if (!fmt)
878 879 880 881 882 883 884
		return -EINVAL;

	strncpy(f->description, fmt->name, sizeof(f->description) - 1);
	f->pixelformat = fmt->fourcc;
	return 0;
}

885
int fimc_fill_format(struct fimc_frame *frame, struct v4l2_format *f)
886
{
887
	struct v4l2_pix_format_mplane *pixm = &f->fmt.pix_mp;
888
	int i;
889

890 891 892 893 894 895
	pixm->width = frame->o_width;
	pixm->height = frame->o_height;
	pixm->field = V4L2_FIELD_NONE;
	pixm->pixelformat = frame->fmt->fourcc;
	pixm->colorspace = V4L2_COLORSPACE_JPEG;
	pixm->num_planes = frame->fmt->memplanes;
896 897

	for (i = 0; i < pixm->num_planes; ++i) {
898
		int bpl = frame->f_width;
899 900 901 902 903 904
		if (frame->fmt->colplanes == 1) /* packed formats */
			bpl = (bpl * frame->fmt->depth[0]) / 8;
		pixm->plane_fmt[i].bytesperline = bpl;
		pixm->plane_fmt[i].sizeimage = (frame->o_width *
			frame->o_height * frame->fmt->depth[i]) / 8;
	}
905 906 907
	return 0;
}

908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961
void fimc_fill_frame(struct fimc_frame *frame, struct v4l2_format *f)
{
	struct v4l2_pix_format_mplane *pixm = &f->fmt.pix_mp;

	frame->f_width  = pixm->plane_fmt[0].bytesperline;
	if (frame->fmt->colplanes == 1)
		frame->f_width = (frame->f_width * 8) / frame->fmt->depth[0];
	frame->f_height	= pixm->height;
	frame->width    = pixm->width;
	frame->height   = pixm->height;
	frame->o_width  = pixm->width;
	frame->o_height = pixm->height;
	frame->offs_h   = 0;
	frame->offs_v   = 0;
}

/**
 * fimc_adjust_mplane_format - adjust bytesperline/sizeimage for each plane
 * @fmt: fimc pixel format description (input)
 * @width: requested pixel width
 * @height: requested pixel height
 * @pix: multi-plane format to adjust
 */
void fimc_adjust_mplane_format(struct fimc_fmt *fmt, u32 width, u32 height,
			       struct v4l2_pix_format_mplane *pix)
{
	u32 bytesperline = 0;
	int i;

	pix->colorspace	= V4L2_COLORSPACE_JPEG;
	pix->field = V4L2_FIELD_NONE;
	pix->num_planes = fmt->memplanes;
	pix->height = height;
	pix->width = width;

	for (i = 0; i < pix->num_planes; ++i) {
		u32 bpl = pix->plane_fmt[i].bytesperline;
		u32 *sizeimage = &pix->plane_fmt[i].sizeimage;

		if (fmt->colplanes > 1 && (bpl == 0 || bpl < pix->width))
			bpl = pix->width; /* Planar */

		if (fmt->colplanes == 1 && /* Packed */
		    (bpl == 0 || ((bpl * 8) / fmt->depth[i]) < pix->width))
			bpl = (pix->width * fmt->depth[0]) / 8;

		if (i == 0) /* Same bytesperline for each plane. */
			bytesperline = bpl;

		pix->plane_fmt[i].bytesperline = bytesperline;
		*sizeimage = (pix->width * pix->height * fmt->depth[i]) / 8;
	}
}

962 963 964 965 966 967 968 969 970 971 972 973
static int fimc_m2m_g_fmt_mplane(struct file *file, void *fh,
				 struct v4l2_format *f)
{
	struct fimc_ctx *ctx = fh_to_ctx(fh);
	struct fimc_frame *frame = ctx_get_frame(ctx, f->type);

	if (IS_ERR(frame))
		return PTR_ERR(frame);

	return fimc_fill_format(frame, f);
}

974 975 976 977 978 979 980 981 982
/**
 * fimc_find_format - lookup fimc color format by fourcc or media bus format
 * @pixelformat: fourcc to match, ignored if null
 * @mbus_code: media bus code to match, ignored if null
 * @mask: the color flags to match
 * @index: offset in the fimc_formats array, ignored if negative
 */
struct fimc_fmt *fimc_find_format(u32 *pixelformat, u32 *mbus_code,
				  unsigned int mask, int index)
983
{
984
	struct fimc_fmt *fmt, *def_fmt = NULL;
985
	unsigned int i;
986
	int id = 0;
987

988 989
	if (index >= ARRAY_SIZE(fimc_formats))
		return NULL;
990 991 992

	for (i = 0; i < ARRAY_SIZE(fimc_formats); ++i) {
		fmt = &fimc_formats[i];
993 994 995 996 997 998 999 1000 1001
		if (!(fmt->flags & mask))
			continue;
		if (pixelformat && fmt->fourcc == *pixelformat)
			return fmt;
		if (mbus_code && fmt->mbus_code == *mbus_code)
			return fmt;
		if (index == id)
			def_fmt = fmt;
		id++;
1002
	}
1003
	return def_fmt;
1004 1005
}

1006
static int fimc_try_fmt_mplane(struct fimc_ctx *ctx, struct v4l2_format *f)
1007
{
1008 1009
	struct fimc_dev *fimc = ctx->fimc_dev;
	struct samsung_fimc_variant *variant = fimc->variant;
1010
	struct v4l2_pix_format_mplane *pix = &f->fmt.pix_mp;
1011
	struct fimc_fmt *fmt;
1012
	u32 max_w, mod_x, mod_y;
1013

1014
	if (!IS_M2M(f->type))
1015 1016
		return -EINVAL;

1017
	dbg("w: %d, h: %d", pix->width, pix->height);
1018

1019 1020
	fmt = fimc_find_format(&pix->pixelformat, NULL, FMT_FLAGS_M2M, 0);
	if (WARN(fmt == NULL, "Pixel format lookup failed"))
1021
		return -EINVAL;
1022

1023 1024
	if (pix->field == V4L2_FIELD_ANY)
		pix->field = V4L2_FIELD_NONE;
1025
	else if (pix->field != V4L2_FIELD_NONE)
1026
		return -EINVAL;
1027

1028 1029
	if (f->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE) {
		max_w = variant->pix_limit->scaler_dis_w;
1030
		mod_x = ffs(variant->min_inp_pixsize) - 1;
1031
	} else {
1032
		max_w = variant->pix_limit->out_rot_dis_w;
1033
		mod_x = ffs(variant->min_out_pixsize) - 1;
1034 1035 1036
	}

	if (tiled_fmt(fmt)) {
1037 1038 1039
		mod_x = 6; /* 64 x 32 pixels tile */
		mod_y = 5;
	} else {
1040
		if (fimc->id == 1 && variant->pix_hoff)
1041 1042 1043
			mod_y = fimc_fmt_is_rgb(fmt->color) ? 0 : 1;
		else
			mod_y = mod_x;
1044
	}
1045
	dbg("mod_x: %d, mod_y: %d, max_w: %d", mod_x, mod_y, max_w);
1046

1047
	v4l_bound_align_image(&pix->width, 16, max_w, mod_x,
1048
		&pix->height, 8, variant->pix_limit->scaler_dis_w, mod_y, 0);
1049

1050
	fimc_adjust_mplane_format(fmt, pix->width, pix->height, &f->fmt.pix_mp);
1051
	return 0;
1052
}
1053

1054 1055 1056 1057 1058 1059 1060 1061 1062
static int fimc_m2m_try_fmt_mplane(struct file *file, void *fh,
				   struct v4l2_format *f)
{
	struct fimc_ctx *ctx = fh_to_ctx(fh);

	return fimc_try_fmt_mplane(ctx, f);
}

static int fimc_m2m_s_fmt_mplane(struct file *file, void *fh,
1063
				 struct v4l2_format *f)
1064
{
1065
	struct fimc_ctx *ctx = fh_to_ctx(fh);
1066
	struct fimc_dev *fimc = ctx->fimc_dev;
1067
	struct vb2_queue *vq;
1068
	struct fimc_frame *frame;
1069 1070
	struct v4l2_pix_format_mplane *pix;
	int i, ret = 0;
1071

1072
	ret = fimc_try_fmt_mplane(ctx, f);
1073 1074 1075
	if (ret)
		return ret;

1076
	vq = v4l2_m2m_get_vq(ctx->m2m_ctx, f->type);
1077

1078
	if (vb2_is_busy(vq)) {
1079
		v4l2_err(fimc->m2m.vfd, "queue (%d) busy\n", f->type);
1080
		return -EBUSY;
1081
	}
1082

1083
	if (f->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE)
1084
		frame = &ctx->s_frame;
1085
	else
1086 1087
		frame = &ctx->d_frame;

1088
	pix = &f->fmt.pix_mp;
1089 1090
	frame->fmt = fimc_find_format(&pix->pixelformat, NULL,
				      FMT_FLAGS_M2M, 0);
1091 1092
	if (!frame->fmt)
		return -EINVAL;
1093

1094 1095 1096 1097
	for (i = 0; i < frame->fmt->colplanes; i++) {
		frame->payload[i] =
			(pix->width * pix->height * frame->fmt->depth[i]) / 8;
	}
1098

1099
	fimc_fill_frame(frame, f);
1100

1101 1102 1103 1104
	if (f->type == V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE)
		fimc_ctx_state_lock_set(FIMC_PARAMS | FIMC_DST_FMT, ctx);
	else
		fimc_ctx_state_lock_set(FIMC_PARAMS | FIMC_SRC_FMT, ctx);
1105

1106
	dbg("f_w: %d, f_h: %d", frame->f_width, frame->f_height);
1107

1108
	return 0;
1109 1110
}

1111 1112
static int fimc_m2m_reqbufs(struct file *file, void *fh,
			    struct v4l2_requestbuffers *reqbufs)
1113
{
1114 1115
	struct fimc_ctx *ctx = fh_to_ctx(fh);

1116 1117 1118
	return v4l2_m2m_reqbufs(file, ctx->m2m_ctx, reqbufs);
}

1119 1120
static int fimc_m2m_querybuf(struct file *file, void *fh,
			     struct v4l2_buffer *buf)
1121
{
1122 1123
	struct fimc_ctx *ctx = fh_to_ctx(fh);

1124 1125 1126
	return v4l2_m2m_querybuf(file, ctx->m2m_ctx, buf);
}

1127 1128
static int fimc_m2m_qbuf(struct file *file, void *fh,
			 struct v4l2_buffer *buf)
1129
{
1130
	struct fimc_ctx *ctx = fh_to_ctx(fh);
1131 1132 1133 1134

	return v4l2_m2m_qbuf(file, ctx->m2m_ctx, buf);
}

1135 1136
static int fimc_m2m_dqbuf(struct file *file, void *fh,
			  struct v4l2_buffer *buf)
1137
{
1138 1139
	struct fimc_ctx *ctx = fh_to_ctx(fh);

1140 1141 1142
	return v4l2_m2m_dqbuf(file, ctx->m2m_ctx, buf);
}

1143 1144
static int fimc_m2m_streamon(struct file *file, void *fh,
			     enum v4l2_buf_type type)
1145
{
1146
	struct fimc_ctx *ctx = fh_to_ctx(fh);
1147 1148

	/* The source and target color format need to be set */
1149
	if (V4L2_TYPE_IS_OUTPUT(type)) {
1150
		if (!fimc_ctx_state_is_set(FIMC_SRC_FMT, ctx))
1151
			return -EINVAL;
1152
	} else if (!fimc_ctx_state_is_set(FIMC_DST_FMT, ctx)) {
1153
		return -EINVAL;
1154
	}
1155

1156 1157 1158
	return v4l2_m2m_streamon(file, ctx->m2m_ctx, type);
}

1159
static int fimc_m2m_streamoff(struct file *file, void *fh,
1160 1161
			    enum v4l2_buf_type type)
{
1162 1163
	struct fimc_ctx *ctx = fh_to_ctx(fh);

1164 1165 1166
	return v4l2_m2m_streamoff(file, ctx->m2m_ctx, type);
}

1167
static int fimc_m2m_cropcap(struct file *file, void *fh,
1168
			    struct v4l2_cropcap *cr)
1169
{
1170
	struct fimc_ctx *ctx = fh_to_ctx(fh);
1171 1172
	struct fimc_frame *frame;

1173
	frame = ctx_get_frame(ctx, cr->type);
1174 1175
	if (IS_ERR(frame))
		return PTR_ERR(frame);
1176

1177 1178
	cr->bounds.left		= 0;
	cr->bounds.top		= 0;
1179 1180
	cr->bounds.width	= frame->o_width;
	cr->bounds.height	= frame->o_height;
1181 1182
	cr->defrect		= cr->bounds;

1183 1184 1185
	return 0;
}

1186
static int fimc_m2m_g_crop(struct file *file, void *fh, struct v4l2_crop *cr)
1187
{
1188
	struct fimc_ctx *ctx = fh_to_ctx(fh);
1189 1190
	struct fimc_frame *frame;

1191
	frame = ctx_get_frame(ctx, cr->type);
1192 1193
	if (IS_ERR(frame))
		return PTR_ERR(frame);
1194 1195 1196 1197 1198 1199 1200 1201 1202

	cr->c.left = frame->offs_h;
	cr->c.top = frame->offs_v;
	cr->c.width = frame->width;
	cr->c.height = frame->height;

	return 0;
}

1203
static int fimc_m2m_try_crop(struct fimc_ctx *ctx, struct v4l2_crop *cr)
1204 1205 1206
{
	struct fimc_dev *fimc = ctx->fimc_dev;
	struct fimc_frame *f;
1207 1208
	u32 min_size, halign, depth = 0;
	int i;
1209

1210
	if (cr->c.top < 0 || cr->c.left < 0) {
1211
		v4l2_err(fimc->m2m.vfd,
1212 1213 1214
			"doesn't support negative values for top & left\n");
		return -EINVAL;
	}
1215
	if (cr->type == V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE)
1216 1217
		f = &ctx->d_frame;
	else if (cr->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE)
1218 1219 1220
		f = &ctx->s_frame;
	else
		return -EINVAL;
1221

1222 1223
	min_size = (f == &ctx->s_frame) ?
		fimc->variant->min_inp_pixsize : fimc->variant->min_out_pixsize;
1224

1225
	/* Get pixel alignment constraints. */
1226 1227 1228 1229
	if (fimc->id == 1 && fimc->variant->pix_hoff)
		halign = fimc_fmt_is_rgb(f->fmt->color) ? 0 : 1;
	else
		halign = ffs(min_size) - 1;
1230

1231 1232 1233
	for (i = 0; i < f->fmt->colplanes; i++)
		depth += f->fmt->depth[i];

1234 1235 1236
	v4l_bound_align_image(&cr->c.width, min_size, f->o_width,
			      ffs(min_size) - 1,
			      &cr->c.height, min_size, f->o_height,
1237
			      halign, 64/(ALIGN(depth, 8)));
1238 1239 1240 1241 1242 1243 1244 1245

	/* adjust left/top if cropping rectangle is out of bounds */
	if (cr->c.left + cr->c.width > f->o_width)
		cr->c.left = f->o_width - cr->c.width;
	if (cr->c.top + cr->c.height > f->o_height)
		cr->c.top = f->o_height - cr->c.height;

	cr->c.left = round_down(cr->c.left, min_size);
1246
	cr->c.top  = round_down(cr->c.top, fimc->variant->hor_offs_align);
1247 1248 1249 1250 1251 1252 1253 1254 1255 1256

	dbg("l:%d, t:%d, w:%d, h:%d, f_w: %d, f_h: %d",
	    cr->c.left, cr->c.top, cr->c.width, cr->c.height,
	    f->f_width, f->f_height);

	return 0;
}

static int fimc_m2m_s_crop(struct file *file, void *fh, struct v4l2_crop *cr)
{
1257
	struct fimc_ctx *ctx = fh_to_ctx(fh);
1258 1259 1260 1261
	struct fimc_dev *fimc = ctx->fimc_dev;
	struct fimc_frame *f;
	int ret;

1262
	ret = fimc_m2m_try_crop(ctx, cr);
1263 1264 1265
	if (ret)
		return ret;

1266
	f = (cr->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE) ?
1267 1268
		&ctx->s_frame : &ctx->d_frame;

1269
	/* Check to see if scaling ratio is within supported range */
1270
	if (fimc_ctx_state_is_set(FIMC_DST_FMT | FIMC_SRC_FMT, ctx)) {
1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
		if (cr->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE) {
			ret = fimc_check_scaler_ratio(cr->c.width, cr->c.height,
						      ctx->d_frame.width,
						      ctx->d_frame.height,
						      ctx->rotation);
		} else {
			ret = fimc_check_scaler_ratio(ctx->s_frame.width,
						      ctx->s_frame.height,
						      cr->c.width, cr->c.height,
						      ctx->rotation);
		}
1282
		if (ret) {
1283
			v4l2_err(fimc->m2m.vfd, "Out of scaler range\n");
1284
			return -EINVAL;
1285 1286
		}
	}
1287

1288 1289
	f->offs_h = cr->c.left;
	f->offs_v = cr->c.top;
1290
	f->width  = cr->c.width;
1291
	f->height = cr->c.height;
1292

1293 1294
	fimc_ctx_state_lock_set(FIMC_PARAMS, ctx);

1295 1296 1297 1298 1299 1300
	return 0;
}

static const struct v4l2_ioctl_ops fimc_m2m_ioctl_ops = {
	.vidioc_querycap		= fimc_m2m_querycap,

1301 1302
	.vidioc_enum_fmt_vid_cap_mplane	= fimc_m2m_enum_fmt_mplane,
	.vidioc_enum_fmt_vid_out_mplane	= fimc_m2m_enum_fmt_mplane,
1303

1304 1305
	.vidioc_g_fmt_vid_cap_mplane	= fimc_m2m_g_fmt_mplane,
	.vidioc_g_fmt_vid_out_mplane	= fimc_m2m_g_fmt_mplane,
1306

1307 1308
	.vidioc_try_fmt_vid_cap_mplane	= fimc_m2m_try_fmt_mplane,
	.vidioc_try_fmt_vid_out_mplane	= fimc_m2m_try_fmt_mplane,
1309

1310 1311
	.vidioc_s_fmt_vid_cap_mplane	= fimc_m2m_s_fmt_mplane,
	.vidioc_s_fmt_vid_out_mplane	= fimc_m2m_s_fmt_mplane,
1312 1313 1314 1315 1316 1317 1318 1319 1320 1321

	.vidioc_reqbufs			= fimc_m2m_reqbufs,
	.vidioc_querybuf		= fimc_m2m_querybuf,

	.vidioc_qbuf			= fimc_m2m_qbuf,
	.vidioc_dqbuf			= fimc_m2m_dqbuf,

	.vidioc_streamon		= fimc_m2m_streamon,
	.vidioc_streamoff		= fimc_m2m_streamoff,

1322
	.vidioc_g_crop			= fimc_m2m_g_crop,
1323
	.vidioc_s_crop			= fimc_m2m_s_crop,
1324
	.vidioc_cropcap			= fimc_m2m_cropcap
1325 1326 1327

};

1328 1329
static int queue_init(void *priv, struct vb2_queue *src_vq,
		      struct vb2_queue *dst_vq)
1330 1331
{
	struct fimc_ctx *ctx = priv;
1332 1333 1334 1335 1336 1337 1338 1339 1340
	int ret;

	memset(src_vq, 0, sizeof(*src_vq));
	src_vq->type = V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE;
	src_vq->io_modes = VB2_MMAP | VB2_USERPTR;
	src_vq->drv_priv = ctx;
	src_vq->ops = &fimc_qops;
	src_vq->mem_ops = &vb2_dma_contig_memops;
	src_vq->buf_struct_size = sizeof(struct v4l2_m2m_buffer);
1341

1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354
	ret = vb2_queue_init(src_vq);
	if (ret)
		return ret;

	memset(dst_vq, 0, sizeof(*dst_vq));
	dst_vq->type = V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE;
	dst_vq->io_modes = VB2_MMAP | VB2_USERPTR;
	dst_vq->drv_priv = ctx;
	dst_vq->ops = &fimc_qops;
	dst_vq->mem_ops = &vb2_dma_contig_memops;
	dst_vq->buf_struct_size = sizeof(struct v4l2_m2m_buffer);

	return vb2_queue_init(dst_vq);
1355 1356 1357 1358 1359
}

static int fimc_m2m_open(struct file *file)
{
	struct fimc_dev *fimc = video_drvdata(file);
1360 1361
	struct fimc_ctx *ctx;
	int ret;
1362 1363 1364 1365 1366 1367 1368 1369

	dbg("pid: %d, state: 0x%lx, refcnt: %d",
		task_pid_nr(current), fimc->state, fimc->vid_cap.refcnt);

	/*
	 * Return if the corresponding video capture node
	 * is already opened.
	 */
1370 1371
	if (fimc->vid_cap.refcnt > 0)
		return -EBUSY;
1372

1373
	ctx = kzalloc(sizeof *ctx, GFP_KERNEL);
1374 1375
	if (!ctx)
		return -ENOMEM;
1376
	v4l2_fh_init(&ctx->fh, fimc->m2m.vfd);
1377 1378 1379
	ret = fimc_ctrls_create(ctx);
	if (ret)
		goto error_fh;
1380

1381 1382
	/* Use separate control handler per file handle */
	ctx->fh.ctrl_handler = &ctx->ctrl_handler;
1383 1384
	file->private_data = &ctx->fh;
	v4l2_fh_add(&ctx->fh);
1385 1386

	ctx->fimc_dev = fimc;
1387
	/* Default color format */
1388 1389
	ctx->s_frame.fmt = &fimc_formats[0];
	ctx->d_frame.fmt = &fimc_formats[0];
1390
	/* Setup the device context for memory-to-memory mode */
1391
	ctx->state = FIMC_CTX_M2M;
1392 1393 1394 1395 1396
	ctx->flags = 0;
	ctx->in_path = FIMC_DMA;
	ctx->out_path = FIMC_DMA;
	spin_lock_init(&ctx->slock);

1397
	ctx->m2m_ctx = v4l2_m2m_ctx_init(fimc->m2m.m2m_dev, ctx, queue_init);
1398
	if (IS_ERR(ctx->m2m_ctx)) {
1399
		ret = PTR_ERR(ctx->m2m_ctx);
1400
		goto error_c;
1401
	}
1402

1403 1404
	if (fimc->m2m.refcnt++ == 0)
		set_bit(ST_M2M_RUN, &fimc->state);
1405
	return 0;
1406

1407 1408
error_c:
	fimc_ctrls_delete(ctx);
1409 1410 1411 1412 1413
error_fh:
	v4l2_fh_del(&ctx->fh);
	v4l2_fh_exit(&ctx->fh);
	kfree(ctx);
	return ret;
1414 1415 1416 1417
}

static int fimc_m2m_release(struct file *file)
{
1418
	struct fimc_ctx *ctx = fh_to_ctx(file->private_data);
1419 1420
	struct fimc_dev *fimc = ctx->fimc_dev;

1421 1422 1423
	dbg("pid: %d, state: 0x%lx, refcnt= %d",
		task_pid_nr(current), fimc->state, fimc->m2m.refcnt);

1424
	v4l2_m2m_ctx_release(ctx->m2m_ctx);
1425
	fimc_ctrls_delete(ctx);
1426 1427
	v4l2_fh_del(&ctx->fh);
	v4l2_fh_exit(&ctx->fh);
1428

1429 1430 1431
	if (--fimc->m2m.refcnt <= 0)
		clear_bit(ST_M2M_RUN, &fimc->state);
	kfree(ctx);
1432 1433 1434 1435
	return 0;
}

static unsigned int fimc_m2m_poll(struct file *file,
1436
				  struct poll_table_struct *wait)
1437
{
1438
	struct fimc_ctx *ctx = fh_to_ctx(file->private_data);
1439

1440 1441 1442 1443 1444 1445
	return v4l2_m2m_poll(file, ctx->m2m_ctx, wait);
}


static int fimc_m2m_mmap(struct file *file, struct vm_area_struct *vma)
{
1446
	struct fimc_ctx *ctx = fh_to_ctx(file->private_data);
1447

1448 1449 1450 1451 1452 1453 1454 1455
	return v4l2_m2m_mmap(file, ctx->m2m_ctx, vma);
}

static const struct v4l2_file_operations fimc_m2m_fops = {
	.owner		= THIS_MODULE,
	.open		= fimc_m2m_open,
	.release	= fimc_m2m_release,
	.poll		= fimc_m2m_poll,
1456
	.unlocked_ioctl	= video_ioctl2,
1457 1458 1459 1460 1461 1462 1463 1464
	.mmap		= fimc_m2m_mmap,
};

static struct v4l2_m2m_ops m2m_ops = {
	.device_run	= fimc_dma_run,
	.job_abort	= fimc_job_abort,
};

1465 1466
int fimc_register_m2m_device(struct fimc_dev *fimc,
			     struct v4l2_device *v4l2_dev)
1467 1468 1469 1470 1471 1472 1473 1474 1475
{
	struct video_device *vfd;
	struct platform_device *pdev;
	int ret = 0;

	if (!fimc)
		return -ENODEV;

	pdev = fimc->pdev;
1476
	fimc->v4l2_dev = v4l2_dev;
1477 1478 1479 1480

	vfd = video_device_alloc();
	if (!vfd) {
		v4l2_err(v4l2_dev, "Failed to allocate video device\n");
1481
		return -ENOMEM;
1482 1483 1484 1485
	}

	vfd->fops	= &fimc_m2m_fops;
	vfd->ioctl_ops	= &fimc_m2m_ioctl_ops;
1486
	vfd->v4l2_dev	= v4l2_dev;
1487 1488
	vfd->minor	= -1;
	vfd->release	= video_device_release;
1489
	vfd->lock	= &fimc->lock;
1490

1491
	snprintf(vfd->name, sizeof(vfd->name), "%s.m2m", dev_name(&pdev->dev));
1492 1493 1494 1495 1496 1497 1498
	video_set_drvdata(vfd, fimc);

	fimc->m2m.vfd = vfd;
	fimc->m2m.m2m_dev = v4l2_m2m_init(&m2m_ops);
	if (IS_ERR(fimc->m2m.m2m_dev)) {
		v4l2_err(v4l2_dev, "failed to initialize v4l2-m2m device\n");
		ret = PTR_ERR(fimc->m2m.m2m_dev);
1499
		goto err_init;
1500 1501
	}

1502
	ret = media_entity_init(&vfd->entity, 0, NULL, 0);
1503 1504
	if (!ret)
		return 0;
1505 1506

	v4l2_m2m_release(fimc->m2m.m2m_dev);
1507
err_init:
1508 1509 1510 1511
	video_device_release(fimc->m2m.vfd);
	return ret;
}

1512
void fimc_unregister_m2m_device(struct fimc_dev *fimc)
1513
{
1514
	if (!fimc)
1515
		return;
1516

1517 1518 1519 1520 1521 1522 1523
	if (fimc->m2m.m2m_dev)
		v4l2_m2m_release(fimc->m2m.m2m_dev);
	if (fimc->m2m.vfd) {
		media_entity_cleanup(&fimc->m2m.vfd->entity);
		/* Can also be called if video device wasn't registered */
		video_unregister_device(fimc->m2m.vfd);
	}
1524 1525
}

1526
static void fimc_clk_put(struct fimc_dev *fimc)
1527 1528
{
	int i;
1529
	for (i = 0; i < fimc->num_clocks; i++) {
1530
		if (fimc->clock[i])
1531 1532 1533 1534 1535 1536 1537
			clk_put(fimc->clock[i]);
	}
}

static int fimc_clk_get(struct fimc_dev *fimc)
{
	int i;
1538 1539
	for (i = 0; i < fimc->num_clocks; i++) {
		fimc->clock[i] = clk_get(&fimc->pdev->dev, fimc_clocks[i]);
1540
		if (!IS_ERR_OR_NULL(fimc->clock[i]))
1541 1542 1543 1544
			continue;
		dev_err(&fimc->pdev->dev, "failed to get fimc clock: %s\n",
			fimc_clocks[i]);
		return -ENXIO;
1545
	}
1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583

	return 0;
}

static int fimc_m2m_suspend(struct fimc_dev *fimc)
{
	unsigned long flags;
	int timeout;

	spin_lock_irqsave(&fimc->slock, flags);
	if (!fimc_m2m_pending(fimc)) {
		spin_unlock_irqrestore(&fimc->slock, flags);
		return 0;
	}
	clear_bit(ST_M2M_SUSPENDED, &fimc->state);
	set_bit(ST_M2M_SUSPENDING, &fimc->state);
	spin_unlock_irqrestore(&fimc->slock, flags);

	timeout = wait_event_timeout(fimc->irq_queue,
			     test_bit(ST_M2M_SUSPENDED, &fimc->state),
			     FIMC_SHUTDOWN_TIMEOUT);

	clear_bit(ST_M2M_SUSPENDING, &fimc->state);
	return timeout == 0 ? -EAGAIN : 0;
}

static int fimc_m2m_resume(struct fimc_dev *fimc)
{
	unsigned long flags;

	spin_lock_irqsave(&fimc->slock, flags);
	/* Clear for full H/W setup in first run after resume */
	fimc->m2m.ctx = NULL;
	spin_unlock_irqrestore(&fimc->slock, flags);

	if (test_and_clear_bit(ST_M2M_SUSPENDED, &fimc->state))
		fimc_m2m_job_finish(fimc->m2m.ctx,
				    VB2_BUF_STATE_ERROR);
1584 1585 1586 1587 1588 1589 1590 1591
	return 0;
}

static int fimc_probe(struct platform_device *pdev)
{
	struct fimc_dev *fimc;
	struct resource *res;
	struct samsung_fimc_driverdata *drv_data;
1592
	struct s5p_platform_fimc *pdata;
1593 1594 1595 1596 1597 1598 1599
	int ret = 0;

	dev_dbg(&pdev->dev, "%s():\n", __func__);

	drv_data = (struct samsung_fimc_driverdata *)
		platform_get_device_id(pdev)->driver_data;

1600
	if (pdev->id >= drv_data->num_entities) {
1601 1602 1603 1604 1605 1606 1607 1608 1609 1610
		dev_err(&pdev->dev, "Invalid platform device id: %d\n",
			pdev->id);
		return -EINVAL;
	}

	fimc = kzalloc(sizeof(struct fimc_dev), GFP_KERNEL);
	if (!fimc)
		return -ENOMEM;

	fimc->id = pdev->id;
1611

1612 1613
	fimc->variant = drv_data->variant[fimc->id];
	fimc->pdev = pdev;
1614 1615
	pdata = pdev->dev.platform_data;
	fimc->pdata = pdata;
1616 1617

	set_bit(ST_LPM, &fimc->state);
1618

1619
	init_waitqueue_head(&fimc->irq_queue);
1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648
	spin_lock_init(&fimc->slock);
	mutex_init(&fimc->lock);

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res) {
		dev_err(&pdev->dev, "failed to find the registers\n");
		ret = -ENOENT;
		goto err_info;
	}

	fimc->regs_res = request_mem_region(res->start, resource_size(res),
			dev_name(&pdev->dev));
	if (!fimc->regs_res) {
		dev_err(&pdev->dev, "failed to obtain register region\n");
		ret = -ENOENT;
		goto err_info;
	}

	fimc->regs = ioremap(res->start, resource_size(res));
	if (!fimc->regs) {
		dev_err(&pdev->dev, "failed to map registers\n");
		ret = -ENXIO;
		goto err_req_region;
	}

	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (!res) {
		dev_err(&pdev->dev, "failed to get IRQ resource\n");
		ret = -ENXIO;
1649
		goto err_regs_unmap;
1650 1651 1652
	}
	fimc->irq = res->start;

1653
	fimc->num_clocks = MAX_FIMC_CLOCKS;
1654 1655 1656 1657 1658 1659 1660
	ret = fimc_clk_get(fimc);
	if (ret)
		goto err_regs_unmap;
	clk_set_rate(fimc->clock[CLK_BUS], drv_data->lclk_frequency);
	clk_enable(fimc->clock[CLK_BUS]);

	platform_set_drvdata(pdev, fimc);
1661

1662
	ret = request_irq(fimc->irq, fimc_irq_handler, 0, pdev->name, fimc);
1663 1664 1665 1666 1667
	if (ret) {
		dev_err(&pdev->dev, "failed to install irq (%d)\n", ret);
		goto err_clk;
	}

1668 1669 1670 1671
	pm_runtime_enable(&pdev->dev);
	ret = pm_runtime_get_sync(&pdev->dev);
	if (ret < 0)
		goto err_irq;
1672
	/* Initialize contiguous memory allocator */
1673
	fimc->alloc_ctx = vb2_dma_contig_init_ctx(&pdev->dev);
1674 1675
	if (IS_ERR(fimc->alloc_ctx)) {
		ret = PTR_ERR(fimc->alloc_ctx);
1676
		goto err_pm;
1677 1678
	}

1679
	dev_dbg(&pdev->dev, "FIMC.%d registered successfully\n", fimc->id);
1680

1681
	pm_runtime_put(&pdev->dev);
1682 1683
	return 0;

1684 1685
err_pm:
	pm_runtime_put(&pdev->dev);
1686 1687 1688
err_irq:
	free_irq(fimc->irq, fimc);
err_clk:
1689
	fimc_clk_put(fimc);
1690 1691 1692 1693 1694 1695 1696 1697 1698 1699
err_regs_unmap:
	iounmap(fimc->regs);
err_req_region:
	release_resource(fimc->regs_res);
	kfree(fimc->regs_res);
err_info:
	kfree(fimc);
	return ret;
}

1700
static int fimc_runtime_resume(struct device *dev)
1701
{
1702
	struct fimc_dev *fimc =	dev_get_drvdata(dev);
1703

1704 1705 1706 1707
	dbg("fimc%d: state: 0x%lx", fimc->id, fimc->state);

	/* Enable clocks and perform basic initalization */
	clk_enable(fimc->clock[CLK_GATE]);
1708
	fimc_hw_reset(fimc);
1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783
	if (fimc->variant->out_buf_count > 4)
		fimc_hw_set_dma_seq(fimc, 0xF);

	/* Resume the capture or mem-to-mem device */
	if (fimc_capture_busy(fimc))
		return fimc_capture_resume(fimc);
	else if (fimc_m2m_pending(fimc))
		return fimc_m2m_resume(fimc);
	return 0;
}

static int fimc_runtime_suspend(struct device *dev)
{
	struct fimc_dev *fimc =	dev_get_drvdata(dev);
	int ret = 0;

	if (fimc_capture_busy(fimc))
		ret = fimc_capture_suspend(fimc);
	else
		ret = fimc_m2m_suspend(fimc);
	if (!ret)
		clk_disable(fimc->clock[CLK_GATE]);

	dbg("fimc%d: state: 0x%lx", fimc->id, fimc->state);
	return ret;
}

#ifdef CONFIG_PM_SLEEP
static int fimc_resume(struct device *dev)
{
	struct fimc_dev *fimc =	dev_get_drvdata(dev);
	unsigned long flags;

	dbg("fimc%d: state: 0x%lx", fimc->id, fimc->state);

	/* Do not resume if the device was idle before system suspend */
	spin_lock_irqsave(&fimc->slock, flags);
	if (!test_and_clear_bit(ST_LPM, &fimc->state) ||
	    (!fimc_m2m_active(fimc) && !fimc_capture_busy(fimc))) {
		spin_unlock_irqrestore(&fimc->slock, flags);
		return 0;
	}
	fimc_hw_reset(fimc);
	if (fimc->variant->out_buf_count > 4)
		fimc_hw_set_dma_seq(fimc, 0xF);
	spin_unlock_irqrestore(&fimc->slock, flags);

	if (fimc_capture_busy(fimc))
		return fimc_capture_resume(fimc);

	return fimc_m2m_resume(fimc);
}

static int fimc_suspend(struct device *dev)
{
	struct fimc_dev *fimc =	dev_get_drvdata(dev);

	dbg("fimc%d: state: 0x%lx", fimc->id, fimc->state);

	if (test_and_set_bit(ST_LPM, &fimc->state))
		return 0;
	if (fimc_capture_busy(fimc))
		return fimc_capture_suspend(fimc);

	return fimc_m2m_suspend(fimc);
}
#endif /* CONFIG_PM_SLEEP */

static int __devexit fimc_remove(struct platform_device *pdev)
{
	struct fimc_dev *fimc = platform_get_drvdata(pdev);

	pm_runtime_disable(&pdev->dev);
	fimc_runtime_suspend(&pdev->dev);
	pm_runtime_set_suspended(&pdev->dev);
1784

1785 1786
	vb2_dma_contig_cleanup_ctx(fimc->alloc_ctx);

1787 1788 1789
	clk_disable(fimc->clock[CLK_BUS]);
	fimc_clk_put(fimc);
	free_irq(fimc->irq, fimc);
1790 1791 1792 1793
	iounmap(fimc->regs);
	release_resource(fimc->regs_res);
	kfree(fimc->regs_res);
	kfree(fimc);
1794

1795
	dev_info(&pdev->dev, "driver unloaded\n");
1796 1797 1798
	return 0;
}

1799
/* Image pixel limits, similar across several FIMC HW revisions. */
1800
static struct fimc_pix_limit s5p_pix_limit[4] = {
1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824
	[0] = {
		.scaler_en_w	= 3264,
		.scaler_dis_w	= 8192,
		.in_rot_en_h	= 1920,
		.in_rot_dis_w	= 8192,
		.out_rot_en_w	= 1920,
		.out_rot_dis_w	= 4224,
	},
	[1] = {
		.scaler_en_w	= 4224,
		.scaler_dis_w	= 8192,
		.in_rot_en_h	= 1920,
		.in_rot_dis_w	= 8192,
		.out_rot_en_w	= 1920,
		.out_rot_dis_w	= 4224,
	},
	[2] = {
		.scaler_en_w	= 1920,
		.scaler_dis_w	= 8192,
		.in_rot_en_h	= 1280,
		.in_rot_dis_w	= 8192,
		.out_rot_en_w	= 1280,
		.out_rot_dis_w	= 1920,
	},
1825 1826 1827 1828 1829 1830 1831 1832
	[3] = {
		.scaler_en_w	= 1920,
		.scaler_dis_w	= 8192,
		.in_rot_en_h	= 1366,
		.in_rot_dis_w	= 8192,
		.out_rot_en_w	= 1366,
		.out_rot_dis_w	= 1920,
	},
1833 1834 1835 1836 1837
};

static struct samsung_fimc_variant fimc0_variant_s5p = {
	.has_inp_rot	 = 1,
	.has_out_rot	 = 1,
1838
	.has_cam_if	 = 1,
1839 1840
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
1841 1842 1843
	.hor_offs_align	 = 8,
	.out_buf_count	 = 4,
	.pix_limit	 = &s5p_pix_limit[0],
1844 1845 1846
};

static struct samsung_fimc_variant fimc2_variant_s5p = {
1847
	.has_cam_if	 = 1,
1848 1849
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
1850 1851 1852
	.hor_offs_align	 = 8,
	.out_buf_count	 = 4,
	.pix_limit = &s5p_pix_limit[1],
1853 1854
};

1855 1856 1857 1858
static struct samsung_fimc_variant fimc0_variant_s5pv210 = {
	.pix_hoff	 = 1,
	.has_inp_rot	 = 1,
	.has_out_rot	 = 1,
1859
	.has_cam_if	 = 1,
1860
	.min_inp_pixsize = 16,
1861
	.min_out_pixsize = 16,
1862 1863 1864 1865
	.hor_offs_align	 = 8,
	.out_buf_count	 = 4,
	.pix_limit	 = &s5p_pix_limit[1],
};
1866

1867 1868 1869 1870
static struct samsung_fimc_variant fimc1_variant_s5pv210 = {
	.pix_hoff	 = 1,
	.has_inp_rot	 = 1,
	.has_out_rot	 = 1,
1871
	.has_cam_if	 = 1,
1872
	.has_mainscaler_ext = 1,
1873 1874 1875 1876 1877
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
	.hor_offs_align	 = 1,
	.out_buf_count	 = 4,
	.pix_limit	 = &s5p_pix_limit[2],
1878 1879 1880
};

static struct samsung_fimc_variant fimc2_variant_s5pv210 = {
1881
	.has_cam_if	 = 1,
1882
	.pix_hoff	 = 1,
1883
	.min_inp_pixsize = 16,
1884
	.min_out_pixsize = 16,
1885 1886 1887 1888
	.hor_offs_align	 = 8,
	.out_buf_count	 = 4,
	.pix_limit	 = &s5p_pix_limit[2],
};
1889

1890
static struct samsung_fimc_variant fimc0_variant_exynos4 = {
1891 1892 1893
	.pix_hoff	 = 1,
	.has_inp_rot	 = 1,
	.has_out_rot	 = 1,
1894
	.has_cam_if	 = 1,
1895
	.has_cistatus2	 = 1,
1896
	.has_mainscaler_ext = 1,
1897 1898 1899 1900 1901 1902 1903
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
	.hor_offs_align	 = 1,
	.out_buf_count	 = 32,
	.pix_limit	 = &s5p_pix_limit[1],
};

1904
static struct samsung_fimc_variant fimc3_variant_exynos4 = {
1905
	.pix_hoff	 = 1,
1906
	.has_cam_if	 = 1,
1907
	.has_cistatus2	 = 1,
1908
	.has_mainscaler_ext = 1,
1909 1910 1911 1912
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
	.hor_offs_align	 = 1,
	.out_buf_count	 = 32,
1913
	.pix_limit	 = &s5p_pix_limit[3],
1914 1915
};

1916
/* S5PC100 */
1917 1918
static struct samsung_fimc_driverdata fimc_drvdata_s5p = {
	.variant = {
1919 1920
		[0] = &fimc0_variant_s5p,
		[1] = &fimc0_variant_s5p,
1921 1922
		[2] = &fimc2_variant_s5p,
	},
1923 1924
	.num_entities = 3,
	.lclk_frequency = 133000000UL,
1925 1926
};

1927
/* S5PV210, S5PC110 */
1928 1929
static struct samsung_fimc_driverdata fimc_drvdata_s5pv210 = {
	.variant = {
1930 1931
		[0] = &fimc0_variant_s5pv210,
		[1] = &fimc1_variant_s5pv210,
1932 1933
		[2] = &fimc2_variant_s5pv210,
	},
1934 1935 1936 1937 1938
	.num_entities = 3,
	.lclk_frequency = 166000000UL,
};

/* S5PV310, S5PC210 */
1939
static struct samsung_fimc_driverdata fimc_drvdata_exynos4 = {
1940
	.variant = {
1941 1942 1943
		[0] = &fimc0_variant_exynos4,
		[1] = &fimc0_variant_exynos4,
		[2] = &fimc0_variant_exynos4,
1944
		[3] = &fimc3_variant_exynos4,
1945 1946 1947
	},
	.num_entities = 4,
	.lclk_frequency = 166000000UL,
1948 1949 1950 1951 1952 1953 1954 1955 1956
};

static struct platform_device_id fimc_driver_ids[] = {
	{
		.name		= "s5p-fimc",
		.driver_data	= (unsigned long)&fimc_drvdata_s5p,
	}, {
		.name		= "s5pv210-fimc",
		.driver_data	= (unsigned long)&fimc_drvdata_s5pv210,
1957
	}, {
1958 1959
		.name		= "exynos4-fimc",
		.driver_data	= (unsigned long)&fimc_drvdata_exynos4,
1960 1961 1962 1963 1964
	},
	{},
};
MODULE_DEVICE_TABLE(platform, fimc_driver_ids);

1965 1966 1967 1968 1969
static const struct dev_pm_ops fimc_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(fimc_suspend, fimc_resume)
	SET_RUNTIME_PM_OPS(fimc_runtime_suspend, fimc_runtime_resume, NULL)
};

1970 1971
static struct platform_driver fimc_driver = {
	.probe		= fimc_probe,
1972
	.remove		= __devexit_p(fimc_remove),
1973 1974
	.id_table	= fimc_driver_ids,
	.driver = {
1975
		.name	= FIMC_MODULE_NAME,
1976
		.owner	= THIS_MODULE,
1977
		.pm     = &fimc_pm_ops,
1978 1979 1980
	}
};

1981
int __init fimc_register_driver(void)
1982
{
1983
	return platform_driver_probe(&fimc_driver, fimc_probe);
1984 1985
}

1986
void __exit fimc_unregister_driver(void)
1987 1988 1989
{
	platform_driver_unregister(&fimc_driver);
}