fimc-core.c 45.2 KB
Newer Older
1 2 3
/*
 * S5P camera interface (video postprocessor) driver
 *
4
 * Copyright (c) 2010 Samsung Electronics Co., Ltd
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Sylwester Nawrocki, <s.nawrocki@samsung.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published
 * by the Free Software Foundation, either version 2 of the License,
 * or (at your option) any later version.
 */

#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/version.h>
#include <linux/types.h>
#include <linux/errno.h>
#include <linux/bug.h>
#include <linux/interrupt.h>
#include <linux/device.h>
#include <linux/platform_device.h>
#include <linux/list.h>
#include <linux/io.h>
#include <linux/slab.h>
#include <linux/clk.h>
#include <media/v4l2-ioctl.h>
28 29
#include <media/videobuf2-core.h>
#include <media/videobuf2-dma-contig.h>
30 31 32

#include "fimc-core.h"

33 34 35
static char *fimc_clocks[MAX_FIMC_CLOCKS] = {
	"sclk_fimc", "fimc", "sclk_cam"
};
36 37 38

static struct fimc_fmt fimc_formats[] = {
	{
39 40 41 42 43 44 45
		.name		= "RGB565",
		.fourcc		= V4L2_PIX_FMT_RGB565X,
		.depth		= { 16 },
		.color		= S5P_FIMC_RGB565,
		.memplanes	= 1,
		.colplanes	= 1,
		.flags		= FMT_FLAGS_M2M,
46
	}, {
47 48 49 50 51 52 53
		.name		= "BGR666",
		.fourcc		= V4L2_PIX_FMT_BGR666,
		.depth		= { 32 },
		.color		= S5P_FIMC_RGB666,
		.memplanes	= 1,
		.colplanes	= 1,
		.flags		= FMT_FLAGS_M2M,
54
	}, {
55 56 57 58 59 60 61
		.name		= "XRGB-8-8-8-8, 32 bpp",
		.fourcc		= V4L2_PIX_FMT_RGB32,
		.depth		= { 32 },
		.color		= S5P_FIMC_RGB888,
		.memplanes	= 1,
		.colplanes	= 1,
		.flags		= FMT_FLAGS_M2M,
62
	}, {
63 64 65 66 67 68 69 70
		.name		= "YUV 4:2:2 packed, YCbYCr",
		.fourcc		= V4L2_PIX_FMT_YUYV,
		.depth		= { 16 },
		.color		= S5P_FIMC_YCBYCR422,
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_YUYV8_2X8,
		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
71
	}, {
72 73 74 75 76 77 78 79
		.name		= "YUV 4:2:2 packed, CbYCrY",
		.fourcc		= V4L2_PIX_FMT_UYVY,
		.depth		= { 16 },
		.color		= S5P_FIMC_CBYCRY422,
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_UYVY8_2X8,
		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
80
	}, {
81 82 83 84 85 86 87 88
		.name		= "YUV 4:2:2 packed, CrYCbY",
		.fourcc		= V4L2_PIX_FMT_VYUY,
		.depth		= { 16 },
		.color		= S5P_FIMC_CRYCBY422,
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_VYUY8_2X8,
		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
89
	}, {
90 91 92 93 94 95 96 97
		.name		= "YUV 4:2:2 packed, YCrYCb",
		.fourcc		= V4L2_PIX_FMT_YVYU,
		.depth		= { 16 },
		.color		= S5P_FIMC_YCRYCB422,
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_YVYU8_2X8,
		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
98
	}, {
99 100 101 102 103 104 105
		.name		= "YUV 4:2:2 planar, Y/Cb/Cr",
		.fourcc		= V4L2_PIX_FMT_YUV422P,
		.depth		= { 12 },
		.color		= S5P_FIMC_YCBYCR422,
		.memplanes	= 1,
		.colplanes	= 3,
		.flags		= FMT_FLAGS_M2M,
106
	}, {
107 108 109 110 111 112 113
		.name		= "YUV 4:2:2 planar, Y/CbCr",
		.fourcc		= V4L2_PIX_FMT_NV16,
		.depth		= { 16 },
		.color		= S5P_FIMC_YCBYCR422,
		.memplanes	= 1,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
114
	}, {
115 116 117 118 119 120 121
		.name		= "YUV 4:2:2 planar, Y/CrCb",
		.fourcc		= V4L2_PIX_FMT_NV61,
		.depth		= { 16 },
		.color		= S5P_FIMC_YCRYCB422,
		.memplanes	= 1,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
122
	}, {
123 124 125 126 127 128 129
		.name		= "YUV 4:2:0 planar, YCbCr",
		.fourcc		= V4L2_PIX_FMT_YUV420,
		.depth		= { 12 },
		.color		= S5P_FIMC_YCBCR420,
		.memplanes	= 1,
		.colplanes	= 3,
		.flags		= FMT_FLAGS_M2M,
130
	}, {
131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161
		.name		= "YUV 4:2:0 planar, Y/CbCr",
		.fourcc		= V4L2_PIX_FMT_NV12,
		.depth		= { 12 },
		.color		= S5P_FIMC_YCBCR420,
		.memplanes	= 1,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
	}, {
		.name		= "YUV 4:2:0 non-contiguous 2-planar, Y/CbCr",
		.fourcc		= V4L2_PIX_FMT_NV12M,
		.color		= S5P_FIMC_YCBCR420,
		.depth		= { 8, 4 },
		.memplanes	= 2,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
	}, {
		.name		= "YUV 4:2:0 non-contiguous 3-planar, Y/Cb/Cr",
		.fourcc		= V4L2_PIX_FMT_YUV420M,
		.color		= S5P_FIMC_YCBCR420,
		.depth		= { 8, 2, 2 },
		.memplanes	= 3,
		.colplanes	= 3,
		.flags		= FMT_FLAGS_M2M,
	}, {
		.name		= "YUV 4:2:0 non-contiguous 2-planar, Y/CbCr, tiled",
		.fourcc		= V4L2_PIX_FMT_NV12MT,
		.color		= S5P_FIMC_YCBCR420,
		.depth		= { 8, 4 },
		.memplanes	= 2,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
162
	},
163
};
164 165 166 167 168 169 170 171 172

static struct v4l2_queryctrl fimc_ctrls[] = {
	{
		.id		= V4L2_CID_HFLIP,
		.type		= V4L2_CTRL_TYPE_BOOLEAN,
		.name		= "Horizontal flip",
		.minimum	= 0,
		.maximum	= 1,
		.default_value	= 0,
173
	}, {
174 175 176 177 178 179
		.id		= V4L2_CID_VFLIP,
		.type		= V4L2_CTRL_TYPE_BOOLEAN,
		.name		= "Vertical flip",
		.minimum	= 0,
		.maximum	= 1,
		.default_value	= 0,
180
	}, {
181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
		.id		= V4L2_CID_ROTATE,
		.type		= V4L2_CTRL_TYPE_INTEGER,
		.name		= "Rotation (CCW)",
		.minimum	= 0,
		.maximum	= 270,
		.step		= 90,
		.default_value	= 0,
	},
};


static struct v4l2_queryctrl *get_ctrl(int id)
{
	int i;

	for (i = 0; i < ARRAY_SIZE(fimc_ctrls); ++i)
		if (id == fimc_ctrls[i].id)
			return &fimc_ctrls[i];
	return NULL;
}

202
int fimc_check_scaler_ratio(int sw, int sh, int dw, int dh, int rot)
203
{
204
	int tx, ty;
205

206 207 208
	if (rot == 90 || rot == 270) {
		ty = dw;
		tx = dh;
209
	} else {
210 211
		tx = dw;
		ty = dh;
212 213
	}

214 215 216
	if ((sw >= SCALER_MAX_HRATIO * tx) || (sh >= SCALER_MAX_VRATIO * ty))
		return -EINVAL;

217 218 219 220 221
	return 0;
}

static int fimc_get_scaler_factor(u32 src, u32 tar, u32 *ratio, u32 *shift)
{
222 223 224
	u32 sh = 6;

	if (src >= 64 * tar)
225
		return -EINVAL;
226 227 228 229 230 231 232

	while (sh--) {
		u32 tmp = 1 << sh;
		if (src >= tar * tmp) {
			*shift = sh, *ratio = tmp;
			return 0;
		}
233
	}
234
	*shift = 0, *ratio = 1;
235 236 237
	return 0;
}

238
int fimc_set_scaler_info(struct fimc_ctx *ctx)
239 240 241 242
{
	struct fimc_scaler *sc = &ctx->scaler;
	struct fimc_frame *s_frame = &ctx->s_frame;
	struct fimc_frame *d_frame = &ctx->d_frame;
243
	struct samsung_fimc_variant *variant = ctx->fimc_dev->variant;
244 245 246
	int tx, ty, sx, sy;
	int ret;

247 248 249 250 251 252 253
	if (ctx->rotation == 90 || ctx->rotation == 270) {
		ty = d_frame->width;
		tx = d_frame->height;
	} else {
		tx = d_frame->width;
		ty = d_frame->height;
	}
254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279
	if (tx <= 0 || ty <= 0) {
		v4l2_err(&ctx->fimc_dev->m2m.v4l2_dev,
			"invalid target size: %d x %d", tx, ty);
		return -EINVAL;
	}

	sx = s_frame->width;
	sy = s_frame->height;
	if (sx <= 0 || sy <= 0) {
		err("invalid source size: %d x %d", sx, sy);
		return -EINVAL;
	}
	sc->real_width = sx;
	sc->real_height = sy;

	ret = fimc_get_scaler_factor(sx, tx, &sc->pre_hratio, &sc->hfactor);
	if (ret)
		return ret;

	ret = fimc_get_scaler_factor(sy, ty,  &sc->pre_vratio, &sc->vfactor);
	if (ret)
		return ret;

	sc->pre_dst_width = sx / sc->pre_hratio;
	sc->pre_dst_height = sy / sc->pre_vratio;

280 281 282 283 284 285 286 287
	if (variant->has_mainscaler_ext) {
		sc->main_hratio = (sx << 14) / (tx << sc->hfactor);
		sc->main_vratio = (sy << 14) / (ty << sc->vfactor);
	} else {
		sc->main_hratio = (sx << 8) / (tx << sc->hfactor);
		sc->main_vratio = (sy << 8) / (ty << sc->vfactor);

	}
288 289 290 291 292 293 294 295 296 297 298 299 300 301 302

	sc->scaleup_h = (tx >= sx) ? 1 : 0;
	sc->scaleup_v = (ty >= sy) ? 1 : 0;

	/* check to see if input and output size/format differ */
	if (s_frame->fmt->color == d_frame->fmt->color
		&& s_frame->width == d_frame->width
		&& s_frame->height == d_frame->height)
		sc->copy_mode = 1;
	else
		sc->copy_mode = 0;

	return 0;
}

303
static void fimc_m2m_job_finish(struct fimc_ctx *ctx, int vb_state)
304
{
305
	struct vb2_buffer *src_vb, *dst_vb;
306 307
	struct fimc_dev *fimc = ctx->fimc_dev;

308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326
	if (!ctx || !ctx->m2m_ctx)
		return;

	src_vb = v4l2_m2m_src_buf_remove(ctx->m2m_ctx);
	dst_vb = v4l2_m2m_dst_buf_remove(ctx->m2m_ctx);

	if (src_vb && dst_vb) {
		v4l2_m2m_buf_done(src_vb, vb_state);
		v4l2_m2m_buf_done(dst_vb, vb_state);
		v4l2_m2m_job_finish(fimc->m2m.m2m_dev, ctx->m2m_ctx);
	}
}

/* Complete the transaction which has been scheduled for execution. */
static void fimc_m2m_shutdown(struct fimc_ctx *ctx)
{
	struct fimc_dev *fimc = ctx->fimc_dev;
	int ret;

327
	if (!fimc_m2m_pending(fimc))
328
		return;
329

330
	fimc_ctx_state_lock_set(FIMC_CTX_SHUT, ctx);
331

332 333
	ret = wait_event_timeout(fimc->irq_queue,
			   !fimc_ctx_state_is_set(FIMC_CTX_SHUT, ctx),
334
			   FIMC_SHUTDOWN_TIMEOUT);
335 336 337 338 339 340 341 342 343 344 345 346 347 348
	/*
	 * In case of a timeout the buffers are not released in the interrupt
	 * handler so return them here with the error flag set, if there are
	 * any on the queue.
	 */
	if (ret == 0)
		fimc_m2m_job_finish(ctx, VB2_BUF_STATE_ERROR);
}

static int stop_streaming(struct vb2_queue *q)
{
	struct fimc_ctx *ctx = q->drv_priv;

	fimc_m2m_shutdown(ctx);
349 350 351 352

	return 0;
}

353
static void fimc_capture_irq_handler(struct fimc_dev *fimc)
354 355
{
	struct fimc_vid_cap *cap = &fimc->vid_cap;
356
	struct fimc_vid_buffer *v_buf;
357 358
	struct timeval *tv;
	struct timespec ts;
359

360 361
	if (!list_empty(&cap->active_buf_q) &&
	    test_bit(ST_CAPT_RUN, &fimc->state)) {
362 363
		ktime_get_real_ts(&ts);

364
		v_buf = active_queue_pop(cap);
365 366 367 368 369 370

		tv = &v_buf->vb.v4l2_buf.timestamp;
		tv->tv_sec = ts.tv_sec;
		tv->tv_usec = ts.tv_nsec / NSEC_PER_USEC;
		v_buf->vb.v4l2_buf.sequence = cap->frame_count++;

371
		vb2_buffer_done(&v_buf->vb, VB2_BUF_STATE_DONE);
372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392
	}

	if (test_and_clear_bit(ST_CAPT_SHUT, &fimc->state)) {
		wake_up(&fimc->irq_queue);
		return;
	}

	if (!list_empty(&cap->pending_buf_q)) {

		v_buf = pending_queue_pop(cap);
		fimc_hw_set_output_addr(fimc, &v_buf->paddr, cap->buf_index);
		v_buf->index = cap->buf_index;

		/* Move the buffer to the capture active queue */
		active_queue_add(cap, v_buf);

		dbg("next frame: %d, done frame: %d",
		    fimc_hw_get_frame_index(fimc), v_buf->index);

		if (++cap->buf_index >= FIMC_MAX_OUT_BUFS)
			cap->buf_index = 0;
393 394 395 396
	}

	if (cap->active_buf_cnt == 0) {
		clear_bit(ST_CAPT_RUN, &fimc->state);
397

398 399 400 401
		if (++cap->buf_index >= FIMC_MAX_OUT_BUFS)
			cap->buf_index = 0;
	} else {
		set_bit(ST_CAPT_RUN, &fimc->state);
402 403
	}

404
	dbg("frame: %d, active_buf_cnt: %d",
405 406
	    fimc_hw_get_frame_index(fimc), cap->active_buf_cnt);
}
407 408 409

static irqreturn_t fimc_isr(int irq, void *priv)
{
410
	struct fimc_dev *fimc = priv;
411
	struct fimc_vid_cap *cap = &fimc->vid_cap;
412
	struct fimc_ctx *ctx;
413 414 415

	fimc_hw_clear_irq(fimc);

416 417 418 419
	if (test_and_clear_bit(ST_M2M_PEND, &fimc->state)) {
		ctx = v4l2_m2m_get_curr_priv(fimc->m2m.m2m_dev);
		if (ctx != NULL) {
			fimc_m2m_job_finish(ctx, VB2_BUF_STATE_DONE);
420

421 422 423 424 425 426
			spin_lock(&ctx->slock);
			if (ctx->state & FIMC_CTX_SHUT) {
				ctx->state &= ~FIMC_CTX_SHUT;
				wake_up(&fimc->irq_queue);
			}
			spin_unlock(&ctx->slock);
427
		}
428

429
		return IRQ_HANDLED;
430 431
	}

432 433
	spin_lock(&fimc->slock);

434 435
	if (test_bit(ST_CAPT_PEND, &fimc->state)) {
		fimc_capture_irq_handler(fimc);
436

437 438 439 440
		if (cap->active_buf_cnt == 1) {
			fimc_deactivate_capture(fimc);
			clear_bit(ST_CAPT_STREAM, &fimc->state);
		}
441 442 443 444 445 446
	}

	spin_unlock(&fimc->slock);
	return IRQ_HANDLED;
}

447
/* The color format (colplanes, memplanes) must be already configured. */
448
int fimc_prepare_addr(struct fimc_ctx *ctx, struct vb2_buffer *vb,
449
		      struct fimc_frame *frame, struct fimc_addr *paddr)
450 451
{
	int ret = 0;
452
	u32 pix_size;
453

454
	if (vb == NULL || frame == NULL)
455 456 457 458
		return -EINVAL;

	pix_size = frame->width * frame->height;

459 460 461 462
	dbg("memplanes= %d, colplanes= %d, pix_size= %d",
		frame->fmt->memplanes, frame->fmt->colplanes, pix_size);

	paddr->y = vb2_dma_contig_plane_paddr(vb, 0);
463

464 465
	if (frame->fmt->memplanes == 1) {
		switch (frame->fmt->colplanes) {
466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487
		case 1:
			paddr->cb = 0;
			paddr->cr = 0;
			break;
		case 2:
			/* decompose Y into Y/Cb */
			paddr->cb = (u32)(paddr->y + pix_size);
			paddr->cr = 0;
			break;
		case 3:
			paddr->cb = (u32)(paddr->y + pix_size);
			/* decompose Y into Y/Cb/Cr */
			if (S5P_FIMC_YCBCR420 == frame->fmt->color)
				paddr->cr = (u32)(paddr->cb
						+ (pix_size >> 2));
			else /* 422 */
				paddr->cr = (u32)(paddr->cb
						+ (pix_size >> 1));
			break;
		default:
			return -EINVAL;
		}
488 489 490 491 492 493
	} else {
		if (frame->fmt->memplanes >= 2)
			paddr->cb = vb2_dma_contig_plane_paddr(vb, 1);

		if (frame->fmt->memplanes == 3)
			paddr->cr = vb2_dma_contig_plane_paddr(vb, 2);
494 495
	}

496 497
	dbg("PHYS_ADDR: y= 0x%X  cb= 0x%X cr= 0x%X ret= %d",
	    paddr->y, paddr->cb, paddr->cr, ret);
498 499 500 501 502 503 504 505 506 507 508 509 510 511

	return ret;
}

/* Set order for 1 and 2 plane YCBCR 4:2:2 formats. */
static void fimc_set_yuv_order(struct fimc_ctx *ctx)
{
	/* The one only mode supported in SoC. */
	ctx->in_order_2p = S5P_FIMC_LSB_CRCB;
	ctx->out_order_2p = S5P_FIMC_LSB_CRCB;

	/* Set order for 1 plane input formats. */
	switch (ctx->s_frame.fmt->color) {
	case S5P_FIMC_YCRYCB422:
512
		ctx->in_order_1p = S5P_MSCTRL_ORDER422_CBYCRY;
513 514
		break;
	case S5P_FIMC_CBYCRY422:
515
		ctx->in_order_1p = S5P_MSCTRL_ORDER422_YCRYCB;
516 517
		break;
	case S5P_FIMC_CRYCBY422:
518
		ctx->in_order_1p = S5P_MSCTRL_ORDER422_YCBYCR;
519 520 521
		break;
	case S5P_FIMC_YCBYCR422:
	default:
522
		ctx->in_order_1p = S5P_MSCTRL_ORDER422_CRYCBY;
523 524 525 526 527 528
		break;
	}
	dbg("ctx->in_order_1p= %d", ctx->in_order_1p);

	switch (ctx->d_frame.fmt->color) {
	case S5P_FIMC_YCRYCB422:
529
		ctx->out_order_1p = S5P_CIOCTRL_ORDER422_CBYCRY;
530 531
		break;
	case S5P_FIMC_CBYCRY422:
532
		ctx->out_order_1p = S5P_CIOCTRL_ORDER422_YCRYCB;
533 534
		break;
	case S5P_FIMC_CRYCBY422:
535
		ctx->out_order_1p = S5P_CIOCTRL_ORDER422_YCBYCR;
536 537 538
		break;
	case S5P_FIMC_YCBYCR422:
	default:
539
		ctx->out_order_1p = S5P_CIOCTRL_ORDER422_CRYCBY;
540 541 542 543 544
		break;
	}
	dbg("ctx->out_order_1p= %d", ctx->out_order_1p);
}

545 546 547
static void fimc_prepare_dma_offset(struct fimc_ctx *ctx, struct fimc_frame *f)
{
	struct samsung_fimc_variant *variant = ctx->fimc_dev->variant;
548 549 550 551
	u32 i, depth = 0;

	for (i = 0; i < f->fmt->colplanes; i++)
		depth += f->fmt->depth[i];
552 553 554

	f->dma_offset.y_h = f->offs_h;
	if (!variant->pix_hoff)
555
		f->dma_offset.y_h *= (depth >> 3);
556 557 558 559 560 561 562 563 564 565

	f->dma_offset.y_v = f->offs_v;

	f->dma_offset.cb_h = f->offs_h;
	f->dma_offset.cb_v = f->offs_v;

	f->dma_offset.cr_h = f->offs_h;
	f->dma_offset.cr_v = f->offs_v;

	if (!variant->pix_hoff) {
566
		if (f->fmt->colplanes == 3) {
567 568 569 570 571 572 573 574 575 576 577 578 579
			f->dma_offset.cb_h >>= 1;
			f->dma_offset.cr_h >>= 1;
		}
		if (f->fmt->color == S5P_FIMC_YCBCR420) {
			f->dma_offset.cb_v >>= 1;
			f->dma_offset.cr_v >>= 1;
		}
	}

	dbg("in_offset: color= %d, y_h= %d, y_v= %d",
	    f->fmt->color, f->dma_offset.y_h, f->dma_offset.y_v);
}

580 581 582 583 584 585 586 587 588
/**
 * fimc_prepare_config - check dimensions, operation and color mode
 *			 and pre-calculate offset and the scaling coefficients.
 *
 * @ctx: hardware context information
 * @flags: flags indicating which parameters to check/update
 *
 * Return: 0 if dimensions are valid or non zero otherwise.
 */
589
int fimc_prepare_config(struct fimc_ctx *ctx, u32 flags)
590 591
{
	struct fimc_frame *s_frame, *d_frame;
592
	struct vb2_buffer *vb = NULL;
593 594 595 596 597 598
	int ret = 0;

	s_frame = &ctx->s_frame;
	d_frame = &ctx->d_frame;

	if (flags & FIMC_PARAMS) {
599 600 601
		/* Prepare the DMA offset ratios for scaler. */
		fimc_prepare_dma_offset(ctx, &ctx->s_frame);
		fimc_prepare_dma_offset(ctx, &ctx->d_frame);
602 603 604 605 606 607

		if (s_frame->height > (SCALER_MAX_VRATIO * d_frame->height) ||
		    s_frame->width > (SCALER_MAX_HRATIO * d_frame->width)) {
			err("out of scaler range");
			return -EINVAL;
		}
608
		fimc_set_yuv_order(ctx);
609 610 611 612 613 614
	}

	/* Input DMA mode is not allowed when the scaler is disabled. */
	ctx->scaler.enabled = 1;

	if (flags & FIMC_SRC_ADDR) {
615 616
		vb = v4l2_m2m_next_src_buf(ctx->m2m_ctx);
		ret = fimc_prepare_addr(ctx, vb, s_frame, &s_frame->paddr);
617 618 619 620 621
		if (ret)
			return ret;
	}

	if (flags & FIMC_DST_ADDR) {
622 623
		vb = v4l2_m2m_next_dst_buf(ctx->m2m_ctx);
		ret = fimc_prepare_addr(ctx, vb, d_frame, &d_frame->paddr);
624 625 626 627 628 629 630 631 632 633 634 635
	}

	return ret;
}

static void fimc_dma_run(void *priv)
{
	struct fimc_ctx *ctx = priv;
	struct fimc_dev *fimc;
	unsigned long flags;
	u32 ret;

636
	if (WARN(!ctx, "null hardware context\n"))
637 638 639 640 641 642 643 644 645
		return;

	fimc = ctx->fimc_dev;

	spin_lock_irqsave(&ctx->slock, flags);
	set_bit(ST_M2M_PEND, &fimc->state);

	ctx->state |= (FIMC_SRC_ADDR | FIMC_DST_ADDR);
	ret = fimc_prepare_config(ctx, ctx->state);
646
	if (ret)
647
		goto dma_unlock;
648

649 650
	/* Reconfigure hardware if the context has changed. */
	if (fimc->m2m.ctx != ctx) {
651
		ctx->state |= FIMC_PARAMS;
652 653
		fimc->m2m.ctx = ctx;
	}
654

655
	spin_lock(&fimc->slock);
656 657 658 659 660
	fimc_hw_set_input_addr(fimc, &ctx->s_frame.paddr);

	if (ctx->state & FIMC_PARAMS) {
		fimc_hw_set_input_path(ctx);
		fimc_hw_set_in_dma(ctx);
661 662 663
		ret = fimc_set_scaler_info(ctx);
		if (ret) {
			spin_unlock(&fimc->slock);
664 665
			goto dma_unlock;
		}
666
		fimc_hw_set_prescaler(ctx);
667
		fimc_hw_set_mainscaler(ctx);
668 669 670 671 672 673 674
		fimc_hw_set_target_format(ctx);
		fimc_hw_set_rotation(ctx);
		fimc_hw_set_effect(ctx);
	}

	fimc_hw_set_output_path(ctx);
	if (ctx->state & (FIMC_DST_ADDR | FIMC_PARAMS))
675
		fimc_hw_set_output_addr(fimc, &ctx->d_frame.paddr, -1);
676 677 678 679

	if (ctx->state & FIMC_PARAMS)
		fimc_hw_set_out_dma(ctx);

680
	fimc_activate_capture(ctx);
681

682 683
	ctx->state &= (FIMC_CTX_M2M | FIMC_CTX_CAP |
		       FIMC_SRC_FMT | FIMC_DST_FMT);
684
	fimc_hw_activate_input_dma(fimc, true);
685
	spin_unlock(&fimc->slock);
686 687 688 689 690

dma_unlock:
	spin_unlock_irqrestore(&ctx->slock, flags);
}

691 692
static void fimc_job_abort(void *priv)
{
693
	fimc_m2m_shutdown(priv);
694
}
695

696
static int fimc_queue_setup(struct vb2_queue *vq, unsigned int *num_buffers,
697 698
			    unsigned int *num_planes, unsigned long sizes[],
			    void *allocators[])
699
{
700
	struct fimc_ctx *ctx = vb2_get_drv_priv(vq);
701 702 703 704 705 706
	struct fimc_frame *f;
	int i;

	f = ctx_get_frame(ctx, vq->type);
	if (IS_ERR(f))
		return PTR_ERR(f);
707

708 709 710 711 712 713
	/*
	 * Return number of non-contigous planes (plane buffers)
	 * depending on the configured color format.
	 */
	if (f->fmt)
		*num_planes = f->fmt->memplanes;
714

715 716 717 718
	for (i = 0; i < f->fmt->memplanes; i++) {
		sizes[i] = (f->width * f->height * f->fmt->depth[i]) >> 3;
		allocators[i] = ctx->fimc_dev->alloc_ctx;
	}
719

720 721
	if (*num_buffers == 0)
		*num_buffers = 1;
722 723 724 725

	return 0;
}

726
static int fimc_buf_prepare(struct vb2_buffer *vb)
727
{
728
	struct fimc_ctx *ctx = vb2_get_drv_priv(vb->vb2_queue);
729
	struct fimc_frame *frame;
730
	int i;
731

732
	frame = ctx_get_frame(ctx, vb->vb2_queue->type);
733 734
	if (IS_ERR(frame))
		return PTR_ERR(frame);
735

736 737
	for (i = 0; i < frame->fmt->memplanes; i++)
		vb2_set_plane_payload(vb, i, frame->payload[i]);
738 739 740 741

	return 0;
}

742
static void fimc_buf_queue(struct vb2_buffer *vb)
743
{
744
	struct fimc_ctx *ctx = vb2_get_drv_priv(vb->vb2_queue);
745 746 747

	dbg("ctx: %p, ctx->state: 0x%x", ctx, ctx->state);

748 749 750
	if (ctx->m2m_ctx)
		v4l2_m2m_buf_queue(ctx->m2m_ctx, vb);
}
751

752 753 754 755 756
static void fimc_lock(struct vb2_queue *vq)
{
	struct fimc_ctx *ctx = vb2_get_drv_priv(vq);
	mutex_lock(&ctx->fimc_dev->lock);
}
757

758 759 760 761
static void fimc_unlock(struct vb2_queue *vq)
{
	struct fimc_ctx *ctx = vb2_get_drv_priv(vq);
	mutex_unlock(&ctx->fimc_dev->lock);
762 763
}

764
static struct vb2_ops fimc_qops = {
765 766 767 768 769
	.queue_setup	 = fimc_queue_setup,
	.buf_prepare	 = fimc_buf_prepare,
	.buf_queue	 = fimc_buf_queue,
	.wait_prepare	 = fimc_unlock,
	.wait_finish	 = fimc_lock,
770
	.stop_streaming	 = stop_streaming,
771 772 773 774 775 776 777 778 779 780 781 782 783
};

static int fimc_m2m_querycap(struct file *file, void *priv,
			   struct v4l2_capability *cap)
{
	struct fimc_ctx *ctx = file->private_data;
	struct fimc_dev *fimc = ctx->fimc_dev;

	strncpy(cap->driver, fimc->pdev->name, sizeof(cap->driver) - 1);
	strncpy(cap->card, fimc->pdev->name, sizeof(cap->card) - 1);
	cap->bus_info[0] = 0;
	cap->version = KERNEL_VERSION(1, 0, 0);
	cap->capabilities = V4L2_CAP_STREAMING |
784 785
		V4L2_CAP_VIDEO_CAPTURE | V4L2_CAP_VIDEO_OUTPUT |
		V4L2_CAP_VIDEO_CAPTURE_MPLANE | V4L2_CAP_VIDEO_OUTPUT_MPLANE;
786 787 788 789

	return 0;
}

790
int fimc_vidioc_enum_fmt_mplane(struct file *file, void *priv,
791 792 793 794 795 796 797 798 799 800
				struct v4l2_fmtdesc *f)
{
	struct fimc_fmt *fmt;

	if (f->index >= ARRAY_SIZE(fimc_formats))
		return -EINVAL;

	fmt = &fimc_formats[f->index];
	strncpy(f->description, fmt->name, sizeof(f->description) - 1);
	f->pixelformat = fmt->fourcc;
801

802 803 804
	return 0;
}

805 806
int fimc_vidioc_g_fmt_mplane(struct file *file, void *priv,
			     struct v4l2_format *f)
807 808 809
{
	struct fimc_ctx *ctx = priv;
	struct fimc_frame *frame;
810 811
	struct v4l2_pix_format_mplane *pixm;
	int i;
812

813
	frame = ctx_get_frame(ctx, f->type);
814 815
	if (IS_ERR(frame))
		return PTR_ERR(frame);
816

817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836
	pixm = &f->fmt.pix_mp;

	pixm->width		= frame->width;
	pixm->height		= frame->height;
	pixm->field		= V4L2_FIELD_NONE;
	pixm->pixelformat	= frame->fmt->fourcc;
	pixm->colorspace	= V4L2_COLORSPACE_JPEG;
	pixm->num_planes	= frame->fmt->memplanes;

	for (i = 0; i < pixm->num_planes; ++i) {
		int bpl = frame->o_width;

		if (frame->fmt->colplanes == 1) /* packed formats */
			bpl = (bpl * frame->fmt->depth[0]) / 8;

		pixm->plane_fmt[i].bytesperline = bpl;

		pixm->plane_fmt[i].sizeimage = (frame->o_width *
			frame->o_height * frame->fmt->depth[i]) / 8;
	}
837 838 839 840

	return 0;
}

841
struct fimc_fmt *find_format(struct v4l2_format *f, unsigned int mask)
842 843 844 845 846 847
{
	struct fimc_fmt *fmt;
	unsigned int i;

	for (i = 0; i < ARRAY_SIZE(fimc_formats); ++i) {
		fmt = &fimc_formats[i];
848 849
		if (fmt->fourcc == f->fmt.pix.pixelformat &&
		   (fmt->flags & mask))
850 851 852
			break;
	}

853
	return (i == ARRAY_SIZE(fimc_formats)) ? NULL : fmt;
854 855
}

856 857
struct fimc_fmt *find_mbus_format(struct v4l2_mbus_framefmt *f,
				  unsigned int mask)
858 859
{
	struct fimc_fmt *fmt;
860 861 862 863 864 865 866 867 868 869 870 871
	unsigned int i;

	for (i = 0; i < ARRAY_SIZE(fimc_formats); ++i) {
		fmt = &fimc_formats[i];
		if (fmt->mbus_code == f->code && (fmt->flags & mask))
			break;
	}

	return (i == ARRAY_SIZE(fimc_formats)) ? NULL : fmt;
}


872 873
int fimc_vidioc_try_fmt_mplane(struct file *file, void *priv,
			       struct v4l2_format *f)
874
{
875 876 877
	struct fimc_ctx *ctx = priv;
	struct fimc_dev *fimc = ctx->fimc_dev;
	struct samsung_fimc_variant *variant = fimc->variant;
878
	struct v4l2_pix_format_mplane *pix = &f->fmt.pix_mp;
879 880
	struct fimc_fmt *fmt;
	u32 max_width, mod_x, mod_y, mask;
881 882
	int i, is_output = 0;

883

884
	if (f->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE) {
885
		if (fimc_ctx_state_is_set(FIMC_CTX_CAP, ctx))
886 887
			return -EINVAL;
		is_output = 1;
888
	} else if (f->type != V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE) {
889 890 891
		return -EINVAL;
	}

892
	dbg("w: %d, h: %d", pix->width, pix->height);
893 894 895 896 897 898

	mask = is_output ? FMT_FLAGS_M2M : FMT_FLAGS_M2M | FMT_FLAGS_CAM;
	fmt = find_format(f, mask);
	if (!fmt) {
		v4l2_err(&fimc->m2m.v4l2_dev, "Fourcc format (0x%X) invalid.\n",
			 pix->pixelformat);
899
		return -EINVAL;
900 901
	}

902 903 904
	if (pix->field == V4L2_FIELD_ANY)
		pix->field = V4L2_FIELD_NONE;
	else if (V4L2_FIELD_NONE != pix->field)
905
		return -EINVAL;
906

907
	if (is_output) {
908
		max_width = variant->pix_limit->scaler_dis_w;
909
		mod_x = ffs(variant->min_inp_pixsize) - 1;
910
	} else {
911
		max_width = variant->pix_limit->out_rot_dis_w;
912
		mod_x = ffs(variant->min_out_pixsize) - 1;
913 914 915
	}

	if (tiled_fmt(fmt)) {
916 917 918
		mod_x = 6; /* 64 x 32 pixels tile */
		mod_y = 5;
	} else {
919
		if (fimc->id == 1 && variant->pix_hoff)
920 921 922
			mod_y = fimc_fmt_is_rgb(fmt->color) ? 0 : 1;
		else
			mod_y = mod_x;
923 924
	}

925
	dbg("mod_x: %d, mod_y: %d, max_w: %d", mod_x, mod_y, max_width);
926

927
	v4l_bound_align_image(&pix->width, 16, max_width, mod_x,
928
		&pix->height, 8, variant->pix_limit->scaler_dis_w, mod_y, 0);
929

930
	pix->num_planes = fmt->memplanes;
931
	pix->colorspace	= V4L2_COLORSPACE_JPEG;
932 933


934 935 936
	for (i = 0; i < pix->num_planes; ++i) {
		u32 bpl = pix->plane_fmt[i].bytesperline;
		u32 *sizeimage = &pix->plane_fmt[i].sizeimage;
937

938 939
		if (fmt->colplanes > 1 && (bpl == 0 || bpl < pix->width))
			bpl = pix->width; /* Planar */
940

941 942 943
		if (fmt->colplanes == 1 && /* Packed */
		    (bpl == 0 || ((bpl * 8) / fmt->depth[i]) < pix->width))
			bpl = (pix->width * fmt->depth[0]) / 8;
944

945 946
		if (i == 0) /* Same bytesperline for each plane. */
			mod_x = bpl;
947

948 949
		pix->plane_fmt[i].bytesperline = mod_x;
		*sizeimage = (pix->width * pix->height * fmt->depth[i]) / 8;
950
	}
951

952
	return 0;
953
}
954

955 956
static int fimc_m2m_s_fmt_mplane(struct file *file, void *priv,
				 struct v4l2_format *f)
957 958
{
	struct fimc_ctx *ctx = priv;
959
	struct fimc_dev *fimc = ctx->fimc_dev;
960
	struct vb2_queue *vq;
961
	struct fimc_frame *frame;
962 963
	struct v4l2_pix_format_mplane *pix;
	int i, ret = 0;
964

965
	ret = fimc_vidioc_try_fmt_mplane(file, priv, f);
966 967 968
	if (ret)
		return ret;

969
	vq = v4l2_m2m_get_vq(ctx->m2m_ctx, f->type);
970

971
	if (vb2_is_busy(vq)) {
972 973
		v4l2_err(&fimc->m2m.v4l2_dev, "queue (%d) busy\n", f->type);
		return -EBUSY;
974
	}
975

976
	if (f->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE) {
977
		frame = &ctx->s_frame;
978
	} else if (f->type == V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE) {
979 980
		frame = &ctx->d_frame;
	} else {
981
		v4l2_err(&fimc->m2m.v4l2_dev,
982
			 "Wrong buffer/video queue type (%d)\n", f->type);
983
		return -EINVAL;
984 985
	}

986
	pix = &f->fmt.pix_mp;
987
	frame->fmt = find_format(f, FMT_FLAGS_M2M);
988 989
	if (!frame->fmt)
		return -EINVAL;
990

991 992 993 994
	for (i = 0; i < frame->fmt->colplanes; i++) {
		frame->payload[i] =
			(pix->width * pix->height * frame->fmt->depth[i]) / 8;
	}
995 996 997

	frame->f_width	= pix->plane_fmt[0].bytesperline * 8 /
		frame->fmt->depth[0];
998 999 1000 1001
	frame->f_height	= pix->height;
	frame->width	= pix->width;
	frame->height	= pix->height;
	frame->o_width	= pix->width;
1002
	frame->o_height = pix->height;
1003 1004 1005
	frame->offs_h	= 0;
	frame->offs_v	= 0;

1006 1007 1008 1009
	if (f->type == V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE)
		fimc_ctx_state_lock_set(FIMC_PARAMS | FIMC_DST_FMT, ctx);
	else
		fimc_ctx_state_lock_set(FIMC_PARAMS | FIMC_SRC_FMT, ctx);
1010

1011
	dbg("f_w: %d, f_h: %d", frame->f_width, frame->f_height);
1012

1013
	return 0;
1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048
}

static int fimc_m2m_reqbufs(struct file *file, void *priv,
			  struct v4l2_requestbuffers *reqbufs)
{
	struct fimc_ctx *ctx = priv;
	return v4l2_m2m_reqbufs(file, ctx->m2m_ctx, reqbufs);
}

static int fimc_m2m_querybuf(struct file *file, void *priv,
			   struct v4l2_buffer *buf)
{
	struct fimc_ctx *ctx = priv;
	return v4l2_m2m_querybuf(file, ctx->m2m_ctx, buf);
}

static int fimc_m2m_qbuf(struct file *file, void *priv,
			  struct v4l2_buffer *buf)
{
	struct fimc_ctx *ctx = priv;

	return v4l2_m2m_qbuf(file, ctx->m2m_ctx, buf);
}

static int fimc_m2m_dqbuf(struct file *file, void *priv,
			   struct v4l2_buffer *buf)
{
	struct fimc_ctx *ctx = priv;
	return v4l2_m2m_dqbuf(file, ctx->m2m_ctx, buf);
}

static int fimc_m2m_streamon(struct file *file, void *priv,
			   enum v4l2_buf_type type)
{
	struct fimc_ctx *ctx = priv;
1049 1050

	/* The source and target color format need to be set */
1051
	if (V4L2_TYPE_IS_OUTPUT(type)) {
1052
		if (!fimc_ctx_state_is_set(FIMC_SRC_FMT, ctx))
1053
			return -EINVAL;
1054
	} else if (!fimc_ctx_state_is_set(FIMC_DST_FMT, ctx)) {
1055
		return -EINVAL;
1056
	}
1057

1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
	return v4l2_m2m_streamon(file, ctx->m2m_ctx, type);
}

static int fimc_m2m_streamoff(struct file *file, void *priv,
			    enum v4l2_buf_type type)
{
	struct fimc_ctx *ctx = priv;
	return v4l2_m2m_streamoff(file, ctx->m2m_ctx, type);
}

1068
int fimc_vidioc_queryctrl(struct file *file, void *priv,
1069 1070
			    struct v4l2_queryctrl *qc)
{
1071
	struct fimc_ctx *ctx = priv;
1072
	struct v4l2_queryctrl *c;
1073
	int ret = -EINVAL;
1074

1075
	c = get_ctrl(qc->id);
1076 1077 1078 1079 1080
	if (c) {
		*qc = *c;
		return 0;
	}

1081
	if (fimc_ctx_state_is_set(FIMC_CTX_CAP, ctx)) {
1082
		return v4l2_subdev_call(ctx->fimc_dev->vid_cap.sd,
1083
					core, queryctrl, qc);
1084 1085
	}
	return ret;
1086 1087
}

1088
int fimc_vidioc_g_ctrl(struct file *file, void *priv,
1089 1090 1091
			 struct v4l2_control *ctrl)
{
	struct fimc_ctx *ctx = priv;
1092
	struct fimc_dev *fimc = ctx->fimc_dev;
1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104

	switch (ctrl->id) {
	case V4L2_CID_HFLIP:
		ctrl->value = (FLIP_X_AXIS & ctx->flip) ? 1 : 0;
		break;
	case V4L2_CID_VFLIP:
		ctrl->value = (FLIP_Y_AXIS & ctx->flip) ? 1 : 0;
		break;
	case V4L2_CID_ROTATE:
		ctrl->value = ctx->rotation;
		break;
	default:
1105
		if (fimc_ctx_state_is_set(FIMC_CTX_CAP, ctx)) {
1106 1107
			return v4l2_subdev_call(fimc->vid_cap.sd, core,
						g_ctrl, ctrl);
1108
		} else {
1109
			v4l2_err(&fimc->m2m.v4l2_dev, "Invalid control\n");
1110
			return -EINVAL;
1111
		}
1112 1113
	}
	dbg("ctrl->value= %d", ctrl->value);
1114

1115
	return 0;
1116 1117
}

1118
int check_ctrl_val(struct fimc_ctx *ctx,  struct v4l2_control *ctrl)
1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134
{
	struct v4l2_queryctrl *c;
	c = get_ctrl(ctrl->id);
	if (!c)
		return -EINVAL;

	if (ctrl->value < c->minimum || ctrl->value > c->maximum
		|| (c->step != 0 && ctrl->value % c->step != 0)) {
		v4l2_err(&ctx->fimc_dev->m2m.v4l2_dev,
		"Invalid control value\n");
		return -ERANGE;
	}

	return 0;
}

1135
int fimc_s_ctrl(struct fimc_ctx *ctx, struct v4l2_control *ctrl)
1136 1137
{
	struct samsung_fimc_variant *variant = ctx->fimc_dev->variant;
1138
	struct fimc_dev *fimc = ctx->fimc_dev;
1139
	int ret = 0;
1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156

	switch (ctrl->id) {
	case V4L2_CID_HFLIP:
		if (ctrl->value)
			ctx->flip |= FLIP_X_AXIS;
		else
			ctx->flip &= ~FLIP_X_AXIS;
		break;

	case V4L2_CID_VFLIP:
		if (ctrl->value)
			ctx->flip |= FLIP_Y_AXIS;
		else
			ctx->flip &= ~FLIP_Y_AXIS;
		break;

	case V4L2_CID_ROTATE:
1157
		if (fimc_ctx_state_is_set(FIMC_DST_FMT | FIMC_SRC_FMT, ctx)) {
1158
			ret = fimc_check_scaler_ratio(ctx->s_frame.width,
1159 1160 1161 1162 1163 1164 1165
					ctx->s_frame.height, ctx->d_frame.width,
					ctx->d_frame.height, ctrl->value);
		}

		if (ret) {
			v4l2_err(&fimc->m2m.v4l2_dev, "Out of scaler range\n");
			return -EINVAL;
1166 1167
		}

1168 1169
		/* Check for the output rotator availability */
		if ((ctrl->value == 90 || ctrl->value == 270) &&
1170
		    (ctx->in_path == FIMC_DMA && !variant->has_out_rot))
1171
			return -EINVAL;
1172
		ctx->rotation = ctrl->value;
1173 1174 1175
		break;

	default:
1176
		v4l2_err(&fimc->m2m.v4l2_dev, "Invalid control\n");
1177 1178
		return -EINVAL;
	}
1179 1180

	fimc_ctx_state_lock_set(FIMC_PARAMS, ctx);
1181

1182 1183 1184
	return 0;
}

1185
static int fimc_m2m_s_ctrl(struct file *file, void *priv,
1186
			   struct v4l2_control *ctrl)
1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
{
	struct fimc_ctx *ctx = priv;
	int ret = 0;

	ret = check_ctrl_val(ctx, ctrl);
	if (ret)
		return ret;

	ret = fimc_s_ctrl(ctx, ctrl);
	return 0;
}
1198

1199
static int fimc_m2m_cropcap(struct file *file, void *fh,
1200
			struct v4l2_cropcap *cr)
1201 1202 1203 1204
{
	struct fimc_frame *frame;
	struct fimc_ctx *ctx = fh;

1205
	frame = ctx_get_frame(ctx, cr->type);
1206 1207
	if (IS_ERR(frame))
		return PTR_ERR(frame);
1208

1209 1210 1211 1212 1213 1214
	cr->bounds.left		= 0;
	cr->bounds.top		= 0;
	cr->bounds.width	= frame->f_width;
	cr->bounds.height	= frame->f_height;
	cr->defrect		= cr->bounds;

1215 1216 1217
	return 0;
}

1218
static int fimc_m2m_g_crop(struct file *file, void *fh, struct v4l2_crop *cr)
1219 1220 1221 1222
{
	struct fimc_frame *frame;
	struct fimc_ctx *ctx = file->private_data;

1223
	frame = ctx_get_frame(ctx, cr->type);
1224 1225
	if (IS_ERR(frame))
		return PTR_ERR(frame);
1226 1227 1228 1229 1230 1231 1232 1233 1234

	cr->c.left = frame->offs_h;
	cr->c.top = frame->offs_v;
	cr->c.width = frame->width;
	cr->c.height = frame->height;

	return 0;
}

1235
int fimc_try_crop(struct fimc_ctx *ctx, struct v4l2_crop *cr)
1236 1237 1238
{
	struct fimc_dev *fimc = ctx->fimc_dev;
	struct fimc_frame *f;
1239
	u32 min_size, halign, depth = 0;
1240
	bool is_capture_ctx;
1241
	int i;
1242

1243 1244 1245 1246 1247 1248
	if (cr->c.top < 0 || cr->c.left < 0) {
		v4l2_err(&fimc->m2m.v4l2_dev,
			"doesn't support negative values for top & left\n");
		return -EINVAL;
	}

1249 1250
	is_capture_ctx = fimc_ctx_state_is_set(FIMC_CTX_CAP, ctx);

1251
	if (cr->type == V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE)
1252
		f = is_capture_ctx ? &ctx->s_frame : &ctx->d_frame;
1253
	else if (cr->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE &&
1254
		 !is_capture_ctx)
1255 1256 1257
		f = &ctx->s_frame;
	else
		return -EINVAL;
1258

1259 1260
	min_size = (f == &ctx->s_frame) ?
		fimc->variant->min_inp_pixsize : fimc->variant->min_out_pixsize;
1261

1262 1263 1264 1265 1266
	/* Get pixel alignment constraints. */
	if (is_capture_ctx) {
		min_size = 16;
		halign = 4;
	} else {
1267 1268 1269 1270
		if (fimc->id == 1 && fimc->variant->pix_hoff)
			halign = fimc_fmt_is_rgb(f->fmt->color) ? 0 : 1;
		else
			halign = ffs(min_size) - 1;
1271 1272
	}

1273 1274 1275
	for (i = 0; i < f->fmt->colplanes; i++)
		depth += f->fmt->depth[i];

1276 1277 1278
	v4l_bound_align_image(&cr->c.width, min_size, f->o_width,
			      ffs(min_size) - 1,
			      &cr->c.height, min_size, f->o_height,
1279
			      halign, 64/(ALIGN(depth, 8)));
1280 1281 1282 1283 1284 1285 1286 1287

	/* adjust left/top if cropping rectangle is out of bounds */
	if (cr->c.left + cr->c.width > f->o_width)
		cr->c.left = f->o_width - cr->c.width;
	if (cr->c.top + cr->c.height > f->o_height)
		cr->c.top = f->o_height - cr->c.height;

	cr->c.left = round_down(cr->c.left, min_size);
1288
	cr->c.top  = round_down(cr->c.top, is_capture_ctx ? 16 : 8);
1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307

	dbg("l:%d, t:%d, w:%d, h:%d, f_w: %d, f_h: %d",
	    cr->c.left, cr->c.top, cr->c.width, cr->c.height,
	    f->f_width, f->f_height);

	return 0;
}

static int fimc_m2m_s_crop(struct file *file, void *fh, struct v4l2_crop *cr)
{
	struct fimc_ctx *ctx = file->private_data;
	struct fimc_dev *fimc = ctx->fimc_dev;
	struct fimc_frame *f;
	int ret;

	ret = fimc_try_crop(ctx, cr);
	if (ret)
		return ret;

1308
	f = (cr->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE) ?
1309 1310
		&ctx->s_frame : &ctx->d_frame;

1311
	/* Check to see if scaling ratio is within supported range */
1312
	if (fimc_ctx_state_is_set(FIMC_DST_FMT | FIMC_SRC_FMT, ctx)) {
1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323
		if (cr->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE) {
			ret = fimc_check_scaler_ratio(cr->c.width, cr->c.height,
						      ctx->d_frame.width,
						      ctx->d_frame.height,
						      ctx->rotation);
		} else {
			ret = fimc_check_scaler_ratio(ctx->s_frame.width,
						      ctx->s_frame.height,
						      cr->c.width, cr->c.height,
						      ctx->rotation);
		}
1324
		if (ret) {
1325
			v4l2_err(&fimc->m2m.v4l2_dev, "Out of scaler range\n");
1326
			return -EINVAL;
1327 1328
		}
	}
1329

1330 1331
	f->offs_h = cr->c.left;
	f->offs_v = cr->c.top;
1332
	f->width  = cr->c.width;
1333
	f->height = cr->c.height;
1334

1335 1336
	fimc_ctx_state_lock_set(FIMC_PARAMS, ctx);

1337 1338 1339 1340 1341 1342
	return 0;
}

static const struct v4l2_ioctl_ops fimc_m2m_ioctl_ops = {
	.vidioc_querycap		= fimc_m2m_querycap,

1343 1344
	.vidioc_enum_fmt_vid_cap_mplane	= fimc_vidioc_enum_fmt_mplane,
	.vidioc_enum_fmt_vid_out_mplane	= fimc_vidioc_enum_fmt_mplane,
1345

1346 1347
	.vidioc_g_fmt_vid_cap_mplane	= fimc_vidioc_g_fmt_mplane,
	.vidioc_g_fmt_vid_out_mplane	= fimc_vidioc_g_fmt_mplane,
1348

1349 1350
	.vidioc_try_fmt_vid_cap_mplane	= fimc_vidioc_try_fmt_mplane,
	.vidioc_try_fmt_vid_out_mplane	= fimc_vidioc_try_fmt_mplane,
1351

1352 1353
	.vidioc_s_fmt_vid_cap_mplane	= fimc_m2m_s_fmt_mplane,
	.vidioc_s_fmt_vid_out_mplane	= fimc_m2m_s_fmt_mplane,
1354 1355 1356 1357 1358 1359 1360 1361 1362 1363

	.vidioc_reqbufs			= fimc_m2m_reqbufs,
	.vidioc_querybuf		= fimc_m2m_querybuf,

	.vidioc_qbuf			= fimc_m2m_qbuf,
	.vidioc_dqbuf			= fimc_m2m_dqbuf,

	.vidioc_streamon		= fimc_m2m_streamon,
	.vidioc_streamoff		= fimc_m2m_streamoff,

1364 1365
	.vidioc_queryctrl		= fimc_vidioc_queryctrl,
	.vidioc_g_ctrl			= fimc_vidioc_g_ctrl,
1366 1367
	.vidioc_s_ctrl			= fimc_m2m_s_ctrl,

1368
	.vidioc_g_crop			= fimc_m2m_g_crop,
1369
	.vidioc_s_crop			= fimc_m2m_s_crop,
1370
	.vidioc_cropcap			= fimc_m2m_cropcap
1371 1372 1373

};

1374 1375
static int queue_init(void *priv, struct vb2_queue *src_vq,
		      struct vb2_queue *dst_vq)
1376 1377
{
	struct fimc_ctx *ctx = priv;
1378 1379 1380 1381 1382 1383 1384 1385 1386
	int ret;

	memset(src_vq, 0, sizeof(*src_vq));
	src_vq->type = V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE;
	src_vq->io_modes = VB2_MMAP | VB2_USERPTR;
	src_vq->drv_priv = ctx;
	src_vq->ops = &fimc_qops;
	src_vq->mem_ops = &vb2_dma_contig_memops;
	src_vq->buf_struct_size = sizeof(struct v4l2_m2m_buffer);
1387

1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
	ret = vb2_queue_init(src_vq);
	if (ret)
		return ret;

	memset(dst_vq, 0, sizeof(*dst_vq));
	dst_vq->type = V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE;
	dst_vq->io_modes = VB2_MMAP | VB2_USERPTR;
	dst_vq->drv_priv = ctx;
	dst_vq->ops = &fimc_qops;
	dst_vq->mem_ops = &vb2_dma_contig_memops;
	dst_vq->buf_struct_size = sizeof(struct v4l2_m2m_buffer);

	return vb2_queue_init(dst_vq);
1401 1402 1403 1404 1405 1406
}

static int fimc_m2m_open(struct file *file)
{
	struct fimc_dev *fimc = video_drvdata(file);
	struct fimc_ctx *ctx = NULL;
1407 1408 1409 1410 1411 1412 1413 1414

	dbg("pid: %d, state: 0x%lx, refcnt: %d",
		task_pid_nr(current), fimc->state, fimc->vid_cap.refcnt);

	/*
	 * Return if the corresponding video capture node
	 * is already opened.
	 */
1415 1416
	if (fimc->vid_cap.refcnt > 0)
		return -EBUSY;
1417

1418 1419 1420 1421
	fimc->m2m.refcnt++;
	set_bit(ST_OUTDMA_RUN, &fimc->state);

	ctx = kzalloc(sizeof *ctx, GFP_KERNEL);
1422 1423
	if (!ctx)
		return -ENOMEM;
1424 1425 1426

	file->private_data = ctx;
	ctx->fimc_dev = fimc;
1427
	/* Default color format */
1428 1429
	ctx->s_frame.fmt = &fimc_formats[0];
	ctx->d_frame.fmt = &fimc_formats[0];
1430 1431
	/* Setup the device context for mem2mem mode. */
	ctx->state = FIMC_CTX_M2M;
1432 1433 1434 1435 1436
	ctx->flags = 0;
	ctx->in_path = FIMC_DMA;
	ctx->out_path = FIMC_DMA;
	spin_lock_init(&ctx->slock);

1437
	ctx->m2m_ctx = v4l2_m2m_ctx_init(fimc->m2m.m2m_dev, ctx, queue_init);
1438
	if (IS_ERR(ctx->m2m_ctx)) {
1439
		int err = PTR_ERR(ctx->m2m_ctx);
1440
		kfree(ctx);
1441
		return err;
1442
	}
1443

1444
	return 0;
1445 1446 1447 1448 1449 1450 1451
}

static int fimc_m2m_release(struct file *file)
{
	struct fimc_ctx *ctx = file->private_data;
	struct fimc_dev *fimc = ctx->fimc_dev;

1452 1453 1454
	dbg("pid: %d, state: 0x%lx, refcnt= %d",
		task_pid_nr(current), fimc->state, fimc->m2m.refcnt);

1455 1456 1457 1458
	v4l2_m2m_ctx_release(ctx->m2m_ctx);
	kfree(ctx);
	if (--fimc->m2m.refcnt <= 0)
		clear_bit(ST_OUTDMA_RUN, &fimc->state);
1459

1460 1461 1462 1463 1464 1465 1466
	return 0;
}

static unsigned int fimc_m2m_poll(struct file *file,
				     struct poll_table_struct *wait)
{
	struct fimc_ctx *ctx = file->private_data;
1467

1468 1469 1470 1471 1472 1473 1474
	return v4l2_m2m_poll(file, ctx->m2m_ctx, wait);
}


static int fimc_m2m_mmap(struct file *file, struct vm_area_struct *vma)
{
	struct fimc_ctx *ctx = file->private_data;
1475

1476 1477 1478 1479 1480 1481 1482 1483
	return v4l2_m2m_mmap(file, ctx->m2m_ctx, vma);
}

static const struct v4l2_file_operations fimc_m2m_fops = {
	.owner		= THIS_MODULE,
	.open		= fimc_m2m_open,
	.release	= fimc_m2m_release,
	.poll		= fimc_m2m_poll,
1484
	.unlocked_ioctl	= video_ioctl2,
1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
	.mmap		= fimc_m2m_mmap,
};

static struct v4l2_m2m_ops m2m_ops = {
	.device_run	= fimc_dma_run,
	.job_abort	= fimc_job_abort,
};

static int fimc_register_m2m_device(struct fimc_dev *fimc)
{
	struct video_device *vfd;
	struct platform_device *pdev;
	struct v4l2_device *v4l2_dev;
	int ret = 0;

	if (!fimc)
		return -ENODEV;

	pdev = fimc->pdev;
	v4l2_dev = &fimc->m2m.v4l2_dev;

	/* set name if it is empty */
	if (!v4l2_dev->name[0])
		snprintf(v4l2_dev->name, sizeof(v4l2_dev->name),
			 "%s.m2m", dev_name(&pdev->dev));

	ret = v4l2_device_register(&pdev->dev, v4l2_dev);
	if (ret)
1513
		goto err_m2m_r1;
1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524

	vfd = video_device_alloc();
	if (!vfd) {
		v4l2_err(v4l2_dev, "Failed to allocate video device\n");
		goto err_m2m_r1;
	}

	vfd->fops	= &fimc_m2m_fops;
	vfd->ioctl_ops	= &fimc_m2m_ioctl_ops;
	vfd->minor	= -1;
	vfd->release	= video_device_release;
1525
	vfd->lock	= &fimc->lock;
1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565

	snprintf(vfd->name, sizeof(vfd->name), "%s:m2m", dev_name(&pdev->dev));

	video_set_drvdata(vfd, fimc);
	platform_set_drvdata(pdev, fimc);

	fimc->m2m.vfd = vfd;
	fimc->m2m.m2m_dev = v4l2_m2m_init(&m2m_ops);
	if (IS_ERR(fimc->m2m.m2m_dev)) {
		v4l2_err(v4l2_dev, "failed to initialize v4l2-m2m device\n");
		ret = PTR_ERR(fimc->m2m.m2m_dev);
		goto err_m2m_r2;
	}

	ret = video_register_device(vfd, VFL_TYPE_GRABBER, -1);
	if (ret) {
		v4l2_err(v4l2_dev,
			 "%s(): failed to register video device\n", __func__);
		goto err_m2m_r3;
	}
	v4l2_info(v4l2_dev,
		  "FIMC m2m driver registered as /dev/video%d\n", vfd->num);

	return 0;

err_m2m_r3:
	v4l2_m2m_release(fimc->m2m.m2m_dev);
err_m2m_r2:
	video_device_release(fimc->m2m.vfd);
err_m2m_r1:
	v4l2_device_unregister(v4l2_dev);

	return ret;
}

static void fimc_unregister_m2m_device(struct fimc_dev *fimc)
{
	if (fimc) {
		v4l2_m2m_release(fimc->m2m.m2m_dev);
		video_unregister_device(fimc->m2m.vfd);
1566

1567 1568 1569 1570 1571 1572 1573
		v4l2_device_unregister(&fimc->m2m.v4l2_dev);
	}
}

static void fimc_clk_release(struct fimc_dev *fimc)
{
	int i;
1574
	for (i = 0; i < fimc->num_clocks; i++) {
1575 1576 1577 1578 1579 1580 1581 1582 1583 1584
		if (fimc->clock[i]) {
			clk_disable(fimc->clock[i]);
			clk_put(fimc->clock[i]);
		}
	}
}

static int fimc_clk_get(struct fimc_dev *fimc)
{
	int i;
1585 1586 1587 1588 1589 1590
	for (i = 0; i < fimc->num_clocks; i++) {
		fimc->clock[i] = clk_get(&fimc->pdev->dev, fimc_clocks[i]);

		if (!IS_ERR_OR_NULL(fimc->clock[i])) {
			clk_enable(fimc->clock[i]);
			continue;
1591
		}
1592 1593 1594
		dev_err(&fimc->pdev->dev, "failed to get fimc clock: %s\n",
			fimc_clocks[i]);
		return -ENXIO;
1595 1596 1597 1598 1599 1600 1601 1602 1603
	}
	return 0;
}

static int fimc_probe(struct platform_device *pdev)
{
	struct fimc_dev *fimc;
	struct resource *res;
	struct samsung_fimc_driverdata *drv_data;
1604
	struct s5p_platform_fimc *pdata;
1605
	int ret = 0;
1606
	int cap_input_index = -1;
1607 1608 1609 1610 1611 1612

	dev_dbg(&pdev->dev, "%s():\n", __func__);

	drv_data = (struct samsung_fimc_driverdata *)
		platform_get_device_id(pdev)->driver_data;

1613
	if (pdev->id >= drv_data->num_entities) {
1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625
		dev_err(&pdev->dev, "Invalid platform device id: %d\n",
			pdev->id);
		return -EINVAL;
	}

	fimc = kzalloc(sizeof(struct fimc_dev), GFP_KERNEL);
	if (!fimc)
		return -ENOMEM;

	fimc->id = pdev->id;
	fimc->variant = drv_data->variant[fimc->id];
	fimc->pdev = pdev;
1626 1627
	pdata = pdev->dev.platform_data;
	fimc->pdata = pdata;
1628 1629
	fimc->state = ST_IDLE;

1630
	init_waitqueue_head(&fimc->irq_queue);
1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656
	spin_lock_init(&fimc->slock);

	mutex_init(&fimc->lock);

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res) {
		dev_err(&pdev->dev, "failed to find the registers\n");
		ret = -ENOENT;
		goto err_info;
	}

	fimc->regs_res = request_mem_region(res->start, resource_size(res),
			dev_name(&pdev->dev));
	if (!fimc->regs_res) {
		dev_err(&pdev->dev, "failed to obtain register region\n");
		ret = -ENOENT;
		goto err_info;
	}

	fimc->regs = ioremap(res->start, resource_size(res));
	if (!fimc->regs) {
		dev_err(&pdev->dev, "failed to map registers\n");
		ret = -ENXIO;
		goto err_req_region;
	}

1657
	fimc->num_clocks = MAX_FIMC_CLOCKS - 1;
1658 1659 1660 1661 1662

	/* Check if a video capture node needs to be registered. */
	if (pdata && pdata->num_clients > 0) {
		cap_input_index = 0;
		fimc->num_clocks++;
1663 1664
	}

1665 1666 1667
	ret = fimc_clk_get(fimc);
	if (ret)
		goto err_regs_unmap;
1668
	clk_set_rate(fimc->clock[CLK_BUS], drv_data->lclk_frequency);
1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685

	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (!res) {
		dev_err(&pdev->dev, "failed to get IRQ resource\n");
		ret = -ENXIO;
		goto err_clk;
	}
	fimc->irq = res->start;

	fimc_hw_reset(fimc);

	ret = request_irq(fimc->irq, fimc_isr, 0, pdev->name, fimc);
	if (ret) {
		dev_err(&pdev->dev, "failed to install irq (%d)\n", ret);
		goto err_clk;
	}

1686 1687 1688 1689 1690 1691 1692
	/* Initialize contiguous memory allocator */
	fimc->alloc_ctx = vb2_dma_contig_init_ctx(&fimc->pdev->dev);
	if (IS_ERR(fimc->alloc_ctx)) {
		ret = PTR_ERR(fimc->alloc_ctx);
		goto err_irq;
	}

1693 1694
	ret = fimc_register_m2m_device(fimc);
	if (ret)
1695
		goto err_irq;
1696

1697
	/* At least one camera sensor is required to register capture node */
1698 1699 1700 1701 1702
	if (cap_input_index >= 0) {
		ret = fimc_register_capture_device(fimc);
		if (ret)
			goto err_m2m;
		clk_disable(fimc->clock[CLK_CAM]);
1703
	}
1704 1705 1706 1707 1708 1709 1710
	/*
	 * Exclude the additional output DMA address registers by masking
	 * them out on HW revisions that provide extended capabilites.
	 */
	if (fimc->variant->out_buf_count > 4)
		fimc_hw_set_dma_seq(fimc, 0xF);

1711 1712 1713 1714 1715
	dev_dbg(&pdev->dev, "%s(): fimc-%d registered successfully\n",
		__func__, fimc->id);

	return 0;

1716 1717
err_m2m:
	fimc_unregister_m2m_device(fimc);
1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728
err_irq:
	free_irq(fimc->irq, fimc);
err_clk:
	fimc_clk_release(fimc);
err_regs_unmap:
	iounmap(fimc->regs);
err_req_region:
	release_resource(fimc->regs_res);
	kfree(fimc->regs_res);
err_info:
	kfree(fimc);
1729

1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741
	return ret;
}

static int __devexit fimc_remove(struct platform_device *pdev)
{
	struct fimc_dev *fimc =
		(struct fimc_dev *)platform_get_drvdata(pdev);

	free_irq(fimc->irq, fimc);
	fimc_hw_reset(fimc);

	fimc_unregister_m2m_device(fimc);
1742 1743
	fimc_unregister_capture_device(fimc);

1744
	fimc_clk_release(fimc);
1745 1746 1747

	vb2_dma_contig_cleanup_ctx(fimc->alloc_ctx);

1748 1749 1750 1751
	iounmap(fimc->regs);
	release_resource(fimc->regs_res);
	kfree(fimc->regs_res);
	kfree(fimc);
1752 1753

	dev_info(&pdev->dev, "%s driver unloaded\n", pdev->name);
1754 1755 1756
	return 0;
}

1757
/* Image pixel limits, similar across several FIMC HW revisions. */
1758
static struct fimc_pix_limit s5p_pix_limit[4] = {
1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782
	[0] = {
		.scaler_en_w	= 3264,
		.scaler_dis_w	= 8192,
		.in_rot_en_h	= 1920,
		.in_rot_dis_w	= 8192,
		.out_rot_en_w	= 1920,
		.out_rot_dis_w	= 4224,
	},
	[1] = {
		.scaler_en_w	= 4224,
		.scaler_dis_w	= 8192,
		.in_rot_en_h	= 1920,
		.in_rot_dis_w	= 8192,
		.out_rot_en_w	= 1920,
		.out_rot_dis_w	= 4224,
	},
	[2] = {
		.scaler_en_w	= 1920,
		.scaler_dis_w	= 8192,
		.in_rot_en_h	= 1280,
		.in_rot_dis_w	= 8192,
		.out_rot_en_w	= 1280,
		.out_rot_dis_w	= 1920,
	},
1783 1784 1785 1786 1787 1788 1789 1790
	[3] = {
		.scaler_en_w	= 1920,
		.scaler_dis_w	= 8192,
		.in_rot_en_h	= 1366,
		.in_rot_dis_w	= 8192,
		.out_rot_en_w	= 1366,
		.out_rot_dis_w	= 1920,
	},
1791 1792 1793 1794 1795
};

static struct samsung_fimc_variant fimc0_variant_s5p = {
	.has_inp_rot	 = 1,
	.has_out_rot	 = 1,
1796 1797
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
1798 1799 1800
	.hor_offs_align	 = 8,
	.out_buf_count	 = 4,
	.pix_limit	 = &s5p_pix_limit[0],
1801 1802 1803 1804 1805
};

static struct samsung_fimc_variant fimc2_variant_s5p = {
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
1806 1807 1808
	.hor_offs_align	 = 8,
	.out_buf_count	 = 4,
	.pix_limit = &s5p_pix_limit[1],
1809 1810
};

1811 1812 1813 1814
static struct samsung_fimc_variant fimc0_variant_s5pv210 = {
	.pix_hoff	 = 1,
	.has_inp_rot	 = 1,
	.has_out_rot	 = 1,
1815
	.min_inp_pixsize = 16,
1816
	.min_out_pixsize = 16,
1817 1818 1819 1820
	.hor_offs_align	 = 8,
	.out_buf_count	 = 4,
	.pix_limit	 = &s5p_pix_limit[1],
};
1821

1822 1823 1824 1825
static struct samsung_fimc_variant fimc1_variant_s5pv210 = {
	.pix_hoff	 = 1,
	.has_inp_rot	 = 1,
	.has_out_rot	 = 1,
1826
	.has_mainscaler_ext = 1,
1827 1828 1829 1830 1831
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
	.hor_offs_align	 = 1,
	.out_buf_count	 = 4,
	.pix_limit	 = &s5p_pix_limit[2],
1832 1833 1834
};

static struct samsung_fimc_variant fimc2_variant_s5pv210 = {
1835
	.pix_hoff	 = 1,
1836
	.min_inp_pixsize = 16,
1837
	.min_out_pixsize = 16,
1838 1839 1840 1841
	.hor_offs_align	 = 8,
	.out_buf_count	 = 4,
	.pix_limit	 = &s5p_pix_limit[2],
};
1842

1843
static struct samsung_fimc_variant fimc0_variant_exynos4 = {
1844 1845 1846
	.pix_hoff	 = 1,
	.has_inp_rot	 = 1,
	.has_out_rot	 = 1,
1847
	.has_cistatus2	 = 1,
1848
	.has_mainscaler_ext = 1,
1849 1850 1851 1852 1853 1854 1855
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
	.hor_offs_align	 = 1,
	.out_buf_count	 = 32,
	.pix_limit	 = &s5p_pix_limit[1],
};

1856
static struct samsung_fimc_variant fimc2_variant_exynos4 = {
1857
	.pix_hoff	 = 1,
1858
	.has_cistatus2	 = 1,
1859
	.has_mainscaler_ext = 1,
1860 1861 1862 1863
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
	.hor_offs_align	 = 1,
	.out_buf_count	 = 32,
1864
	.pix_limit	 = &s5p_pix_limit[3],
1865 1866
};

1867
/* S5PC100 */
1868 1869
static struct samsung_fimc_driverdata fimc_drvdata_s5p = {
	.variant = {
1870 1871
		[0] = &fimc0_variant_s5p,
		[1] = &fimc0_variant_s5p,
1872 1873
		[2] = &fimc2_variant_s5p,
	},
1874 1875
	.num_entities = 3,
	.lclk_frequency = 133000000UL,
1876 1877
};

1878
/* S5PV210, S5PC110 */
1879 1880
static struct samsung_fimc_driverdata fimc_drvdata_s5pv210 = {
	.variant = {
1881 1882
		[0] = &fimc0_variant_s5pv210,
		[1] = &fimc1_variant_s5pv210,
1883 1884
		[2] = &fimc2_variant_s5pv210,
	},
1885 1886 1887 1888 1889
	.num_entities = 3,
	.lclk_frequency = 166000000UL,
};

/* S5PV310, S5PC210 */
1890
static struct samsung_fimc_driverdata fimc_drvdata_exynos4 = {
1891
	.variant = {
1892 1893 1894 1895
		[0] = &fimc0_variant_exynos4,
		[1] = &fimc0_variant_exynos4,
		[2] = &fimc0_variant_exynos4,
		[3] = &fimc2_variant_exynos4,
1896 1897 1898
	},
	.num_entities = 4,
	.lclk_frequency = 166000000UL,
1899 1900 1901 1902 1903 1904 1905 1906 1907
};

static struct platform_device_id fimc_driver_ids[] = {
	{
		.name		= "s5p-fimc",
		.driver_data	= (unsigned long)&fimc_drvdata_s5p,
	}, {
		.name		= "s5pv210-fimc",
		.driver_data	= (unsigned long)&fimc_drvdata_s5pv210,
1908
	}, {
1909 1910
		.name		= "exynos4-fimc",
		.driver_data	= (unsigned long)&fimc_drvdata_exynos4,
1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927
	},
	{},
};
MODULE_DEVICE_TABLE(platform, fimc_driver_ids);

static struct platform_driver fimc_driver = {
	.probe		= fimc_probe,
	.remove	= __devexit_p(fimc_remove),
	.id_table	= fimc_driver_ids,
	.driver = {
		.name	= MODULE_NAME,
		.owner	= THIS_MODULE,
	}
};

static int __init fimc_init(void)
{
1928 1929 1930 1931
	int ret = platform_driver_register(&fimc_driver);
	if (ret)
		err("platform_driver_register failed: %d\n", ret);
	return ret;
1932 1933 1934 1935 1936 1937 1938 1939 1940 1941
}

static void __exit fimc_exit(void)
{
	platform_driver_unregister(&fimc_driver);
}

module_init(fimc_init);
module_exit(fimc_exit);

1942 1943
MODULE_AUTHOR("Sylwester Nawrocki <s.nawrocki@samsung.com>");
MODULE_DESCRIPTION("S5P FIMC camera host interface/video postprocessor driver");
1944
MODULE_LICENSE("GPL");