fimc-core.c 48.1 KB
Newer Older
1
/*
2
 * Samsung S5P/EXYNOS4 SoC series camera interface (video postprocessor) driver
3
 *
4 5
 * Copyright (C) 2010-2011 Samsung Electronics Co., Ltd.
 * Contact: Sylwester Nawrocki, <s.nawrocki@samsung.com>
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published
 * by the Free Software Foundation, either version 2 of the License,
 * or (at your option) any later version.
 */

#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/types.h>
#include <linux/errno.h>
#include <linux/bug.h>
#include <linux/interrupt.h>
#include <linux/device.h>
#include <linux/platform_device.h>
21
#include <linux/pm_runtime.h>
22 23 24 25 26
#include <linux/list.h>
#include <linux/io.h>
#include <linux/slab.h>
#include <linux/clk.h>
#include <media/v4l2-ioctl.h>
27 28
#include <media/videobuf2-core.h>
#include <media/videobuf2-dma-contig.h>
29 30 31

#include "fimc-core.h"

32 33 34
static char *fimc_clocks[MAX_FIMC_CLOCKS] = {
	"sclk_fimc", "fimc", "sclk_cam"
};
35 36 37

static struct fimc_fmt fimc_formats[] = {
	{
38 39 40 41 42 43 44
		.name		= "RGB565",
		.fourcc		= V4L2_PIX_FMT_RGB565X,
		.depth		= { 16 },
		.color		= S5P_FIMC_RGB565,
		.memplanes	= 1,
		.colplanes	= 1,
		.flags		= FMT_FLAGS_M2M,
45
	}, {
46 47 48 49 50 51 52
		.name		= "BGR666",
		.fourcc		= V4L2_PIX_FMT_BGR666,
		.depth		= { 32 },
		.color		= S5P_FIMC_RGB666,
		.memplanes	= 1,
		.colplanes	= 1,
		.flags		= FMT_FLAGS_M2M,
53
	}, {
54 55 56 57 58 59 60
		.name		= "XRGB-8-8-8-8, 32 bpp",
		.fourcc		= V4L2_PIX_FMT_RGB32,
		.depth		= { 32 },
		.color		= S5P_FIMC_RGB888,
		.memplanes	= 1,
		.colplanes	= 1,
		.flags		= FMT_FLAGS_M2M,
61
	}, {
62 63 64 65 66 67 68 69
		.name		= "YUV 4:2:2 packed, YCbYCr",
		.fourcc		= V4L2_PIX_FMT_YUYV,
		.depth		= { 16 },
		.color		= S5P_FIMC_YCBYCR422,
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_YUYV8_2X8,
		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
70
	}, {
71 72 73 74 75 76 77 78
		.name		= "YUV 4:2:2 packed, CbYCrY",
		.fourcc		= V4L2_PIX_FMT_UYVY,
		.depth		= { 16 },
		.color		= S5P_FIMC_CBYCRY422,
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_UYVY8_2X8,
		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
79
	}, {
80 81 82 83 84 85 86 87
		.name		= "YUV 4:2:2 packed, CrYCbY",
		.fourcc		= V4L2_PIX_FMT_VYUY,
		.depth		= { 16 },
		.color		= S5P_FIMC_CRYCBY422,
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_VYUY8_2X8,
		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
88
	}, {
89 90 91 92 93 94 95 96
		.name		= "YUV 4:2:2 packed, YCrYCb",
		.fourcc		= V4L2_PIX_FMT_YVYU,
		.depth		= { 16 },
		.color		= S5P_FIMC_YCRYCB422,
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_YVYU8_2X8,
		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
97
	}, {
98 99 100 101 102 103 104
		.name		= "YUV 4:2:2 planar, Y/Cb/Cr",
		.fourcc		= V4L2_PIX_FMT_YUV422P,
		.depth		= { 12 },
		.color		= S5P_FIMC_YCBYCR422,
		.memplanes	= 1,
		.colplanes	= 3,
		.flags		= FMT_FLAGS_M2M,
105
	}, {
106 107 108 109 110 111 112
		.name		= "YUV 4:2:2 planar, Y/CbCr",
		.fourcc		= V4L2_PIX_FMT_NV16,
		.depth		= { 16 },
		.color		= S5P_FIMC_YCBYCR422,
		.memplanes	= 1,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
113
	}, {
114 115 116 117 118 119 120
		.name		= "YUV 4:2:2 planar, Y/CrCb",
		.fourcc		= V4L2_PIX_FMT_NV61,
		.depth		= { 16 },
		.color		= S5P_FIMC_YCRYCB422,
		.memplanes	= 1,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
121
	}, {
122 123 124 125 126 127 128
		.name		= "YUV 4:2:0 planar, YCbCr",
		.fourcc		= V4L2_PIX_FMT_YUV420,
		.depth		= { 12 },
		.color		= S5P_FIMC_YCBCR420,
		.memplanes	= 1,
		.colplanes	= 3,
		.flags		= FMT_FLAGS_M2M,
129
	}, {
130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160
		.name		= "YUV 4:2:0 planar, Y/CbCr",
		.fourcc		= V4L2_PIX_FMT_NV12,
		.depth		= { 12 },
		.color		= S5P_FIMC_YCBCR420,
		.memplanes	= 1,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
	}, {
		.name		= "YUV 4:2:0 non-contiguous 2-planar, Y/CbCr",
		.fourcc		= V4L2_PIX_FMT_NV12M,
		.color		= S5P_FIMC_YCBCR420,
		.depth		= { 8, 4 },
		.memplanes	= 2,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
	}, {
		.name		= "YUV 4:2:0 non-contiguous 3-planar, Y/Cb/Cr",
		.fourcc		= V4L2_PIX_FMT_YUV420M,
		.color		= S5P_FIMC_YCBCR420,
		.depth		= { 8, 2, 2 },
		.memplanes	= 3,
		.colplanes	= 3,
		.flags		= FMT_FLAGS_M2M,
	}, {
		.name		= "YUV 4:2:0 non-contiguous 2-planar, Y/CbCr, tiled",
		.fourcc		= V4L2_PIX_FMT_NV12MT,
		.color		= S5P_FIMC_YCBCR420,
		.depth		= { 8, 4 },
		.memplanes	= 2,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
161
	},
162
};
163 164 165 166 167 168 169 170 171

static struct v4l2_queryctrl fimc_ctrls[] = {
	{
		.id		= V4L2_CID_HFLIP,
		.type		= V4L2_CTRL_TYPE_BOOLEAN,
		.name		= "Horizontal flip",
		.minimum	= 0,
		.maximum	= 1,
		.default_value	= 0,
172
	}, {
173 174 175 176 177 178
		.id		= V4L2_CID_VFLIP,
		.type		= V4L2_CTRL_TYPE_BOOLEAN,
		.name		= "Vertical flip",
		.minimum	= 0,
		.maximum	= 1,
		.default_value	= 0,
179
	}, {
180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200
		.id		= V4L2_CID_ROTATE,
		.type		= V4L2_CTRL_TYPE_INTEGER,
		.name		= "Rotation (CCW)",
		.minimum	= 0,
		.maximum	= 270,
		.step		= 90,
		.default_value	= 0,
	},
};


static struct v4l2_queryctrl *get_ctrl(int id)
{
	int i;

	for (i = 0; i < ARRAY_SIZE(fimc_ctrls); ++i)
		if (id == fimc_ctrls[i].id)
			return &fimc_ctrls[i];
	return NULL;
}

201
int fimc_check_scaler_ratio(int sw, int sh, int dw, int dh, int rot)
202
{
203
	int tx, ty;
204

205 206 207
	if (rot == 90 || rot == 270) {
		ty = dw;
		tx = dh;
208
	} else {
209 210
		tx = dw;
		ty = dh;
211 212
	}

213 214 215
	if ((sw >= SCALER_MAX_HRATIO * tx) || (sh >= SCALER_MAX_VRATIO * ty))
		return -EINVAL;

216 217 218 219 220
	return 0;
}

static int fimc_get_scaler_factor(u32 src, u32 tar, u32 *ratio, u32 *shift)
{
221 222 223
	u32 sh = 6;

	if (src >= 64 * tar)
224
		return -EINVAL;
225 226 227 228 229 230 231

	while (sh--) {
		u32 tmp = 1 << sh;
		if (src >= tar * tmp) {
			*shift = sh, *ratio = tmp;
			return 0;
		}
232
	}
233
	*shift = 0, *ratio = 1;
234 235 236
	return 0;
}

237
int fimc_set_scaler_info(struct fimc_ctx *ctx)
238 239 240 241
{
	struct fimc_scaler *sc = &ctx->scaler;
	struct fimc_frame *s_frame = &ctx->s_frame;
	struct fimc_frame *d_frame = &ctx->d_frame;
242
	struct samsung_fimc_variant *variant = ctx->fimc_dev->variant;
243 244 245
	int tx, ty, sx, sy;
	int ret;

246 247 248 249 250 251 252
	if (ctx->rotation == 90 || ctx->rotation == 270) {
		ty = d_frame->width;
		tx = d_frame->height;
	} else {
		tx = d_frame->width;
		ty = d_frame->height;
	}
253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278
	if (tx <= 0 || ty <= 0) {
		v4l2_err(&ctx->fimc_dev->m2m.v4l2_dev,
			"invalid target size: %d x %d", tx, ty);
		return -EINVAL;
	}

	sx = s_frame->width;
	sy = s_frame->height;
	if (sx <= 0 || sy <= 0) {
		err("invalid source size: %d x %d", sx, sy);
		return -EINVAL;
	}
	sc->real_width = sx;
	sc->real_height = sy;

	ret = fimc_get_scaler_factor(sx, tx, &sc->pre_hratio, &sc->hfactor);
	if (ret)
		return ret;

	ret = fimc_get_scaler_factor(sy, ty,  &sc->pre_vratio, &sc->vfactor);
	if (ret)
		return ret;

	sc->pre_dst_width = sx / sc->pre_hratio;
	sc->pre_dst_height = sy / sc->pre_vratio;

279 280 281 282 283 284 285 286
	if (variant->has_mainscaler_ext) {
		sc->main_hratio = (sx << 14) / (tx << sc->hfactor);
		sc->main_vratio = (sy << 14) / (ty << sc->vfactor);
	} else {
		sc->main_hratio = (sx << 8) / (tx << sc->hfactor);
		sc->main_vratio = (sy << 8) / (ty << sc->vfactor);

	}
287 288 289 290 291 292 293 294 295 296 297 298 299 300 301

	sc->scaleup_h = (tx >= sx) ? 1 : 0;
	sc->scaleup_v = (ty >= sy) ? 1 : 0;

	/* check to see if input and output size/format differ */
	if (s_frame->fmt->color == d_frame->fmt->color
		&& s_frame->width == d_frame->width
		&& s_frame->height == d_frame->height)
		sc->copy_mode = 1;
	else
		sc->copy_mode = 0;

	return 0;
}

302
static void fimc_m2m_job_finish(struct fimc_ctx *ctx, int vb_state)
303
{
304
	struct vb2_buffer *src_vb, *dst_vb;
305

306 307 308 309 310 311 312 313 314
	if (!ctx || !ctx->m2m_ctx)
		return;

	src_vb = v4l2_m2m_src_buf_remove(ctx->m2m_ctx);
	dst_vb = v4l2_m2m_dst_buf_remove(ctx->m2m_ctx);

	if (src_vb && dst_vb) {
		v4l2_m2m_buf_done(src_vb, vb_state);
		v4l2_m2m_buf_done(dst_vb, vb_state);
315 316
		v4l2_m2m_job_finish(ctx->fimc_dev->m2m.m2m_dev,
				    ctx->m2m_ctx);
317 318 319 320
	}
}

/* Complete the transaction which has been scheduled for execution. */
321
static int fimc_m2m_shutdown(struct fimc_ctx *ctx)
322 323 324 325
{
	struct fimc_dev *fimc = ctx->fimc_dev;
	int ret;

326
	if (!fimc_m2m_pending(fimc))
327
		return 0;
328

329
	fimc_ctx_state_lock_set(FIMC_CTX_SHUT, ctx);
330

331 332
	ret = wait_event_timeout(fimc->irq_queue,
			   !fimc_ctx_state_is_set(FIMC_CTX_SHUT, ctx),
333
			   FIMC_SHUTDOWN_TIMEOUT);
334 335 336 337 338 339 340 341 342 343 344

	return ret == 0 ? -ETIMEDOUT : ret;
}

static int start_streaming(struct vb2_queue *q, unsigned int count)
{
	struct fimc_ctx *ctx = q->drv_priv;
	int ret;

	ret = pm_runtime_get_sync(&ctx->fimc_dev->pdev->dev);
	return ret > 0 ? 0 : ret;
345 346 347 348 349
}

static int stop_streaming(struct vb2_queue *q)
{
	struct fimc_ctx *ctx = q->drv_priv;
350
	int ret;
351

352 353 354
	ret = fimc_m2m_shutdown(ctx);
	if (ret == -ETIMEDOUT)
		fimc_m2m_job_finish(ctx, VB2_BUF_STATE_ERROR);
355

356
	pm_runtime_put(&ctx->fimc_dev->pdev->dev);
357 358 359
	return 0;
}

360
static void fimc_capture_irq_handler(struct fimc_dev *fimc)
361 362
{
	struct fimc_vid_cap *cap = &fimc->vid_cap;
363
	struct fimc_vid_buffer *v_buf;
364 365
	struct timeval *tv;
	struct timespec ts;
366

367 368
	if (!list_empty(&cap->active_buf_q) &&
	    test_bit(ST_CAPT_RUN, &fimc->state)) {
369 370
		ktime_get_real_ts(&ts);

371
		v_buf = active_queue_pop(cap);
372 373 374 375 376 377

		tv = &v_buf->vb.v4l2_buf.timestamp;
		tv->tv_sec = ts.tv_sec;
		tv->tv_usec = ts.tv_nsec / NSEC_PER_USEC;
		v_buf->vb.v4l2_buf.sequence = cap->frame_count++;

378
		vb2_buffer_done(&v_buf->vb, VB2_BUF_STATE_DONE);
379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399
	}

	if (test_and_clear_bit(ST_CAPT_SHUT, &fimc->state)) {
		wake_up(&fimc->irq_queue);
		return;
	}

	if (!list_empty(&cap->pending_buf_q)) {

		v_buf = pending_queue_pop(cap);
		fimc_hw_set_output_addr(fimc, &v_buf->paddr, cap->buf_index);
		v_buf->index = cap->buf_index;

		/* Move the buffer to the capture active queue */
		active_queue_add(cap, v_buf);

		dbg("next frame: %d, done frame: %d",
		    fimc_hw_get_frame_index(fimc), v_buf->index);

		if (++cap->buf_index >= FIMC_MAX_OUT_BUFS)
			cap->buf_index = 0;
400 401 402 403
	}

	if (cap->active_buf_cnt == 0) {
		clear_bit(ST_CAPT_RUN, &fimc->state);
404

405 406 407 408
		if (++cap->buf_index >= FIMC_MAX_OUT_BUFS)
			cap->buf_index = 0;
	} else {
		set_bit(ST_CAPT_RUN, &fimc->state);
409 410
	}

411
	dbg("frame: %d, active_buf_cnt: %d",
412 413
	    fimc_hw_get_frame_index(fimc), cap->active_buf_cnt);
}
414

415
static irqreturn_t fimc_irq_handler(int irq, void *priv)
416
{
417
	struct fimc_dev *fimc = priv;
418
	struct fimc_vid_cap *cap = &fimc->vid_cap;
419
	struct fimc_ctx *ctx;
420 421 422

	fimc_hw_clear_irq(fimc);

423 424
	spin_lock(&fimc->slock);

425
	if (test_and_clear_bit(ST_M2M_PEND, &fimc->state)) {
426 427 428 429 430
		if (test_and_clear_bit(ST_M2M_SUSPENDING, &fimc->state)) {
			set_bit(ST_M2M_SUSPENDED, &fimc->state);
			wake_up(&fimc->irq_queue);
			goto out;
		}
431 432
		ctx = v4l2_m2m_get_curr_priv(fimc->m2m.m2m_dev);
		if (ctx != NULL) {
433
			spin_unlock(&fimc->slock);
434
			fimc_m2m_job_finish(ctx, VB2_BUF_STATE_DONE);
435

436 437 438 439 440 441
			spin_lock(&ctx->slock);
			if (ctx->state & FIMC_CTX_SHUT) {
				ctx->state &= ~FIMC_CTX_SHUT;
				wake_up(&fimc->irq_queue);
			}
			spin_unlock(&ctx->slock);
442
		}
443
		return IRQ_HANDLED;
444 445 446
	} else {
		if (test_bit(ST_CAPT_PEND, &fimc->state)) {
			fimc_capture_irq_handler(fimc);
447

448 449 450 451
			if (cap->active_buf_cnt == 1) {
				fimc_deactivate_capture(fimc);
				clear_bit(ST_CAPT_STREAM, &fimc->state);
			}
452
		}
453
	}
454
out:
455 456 457 458
	spin_unlock(&fimc->slock);
	return IRQ_HANDLED;
}

459
/* The color format (colplanes, memplanes) must be already configured. */
460
int fimc_prepare_addr(struct fimc_ctx *ctx, struct vb2_buffer *vb,
461
		      struct fimc_frame *frame, struct fimc_addr *paddr)
462 463
{
	int ret = 0;
464
	u32 pix_size;
465

466
	if (vb == NULL || frame == NULL)
467 468 469 470
		return -EINVAL;

	pix_size = frame->width * frame->height;

471 472 473
	dbg("memplanes= %d, colplanes= %d, pix_size= %d",
		frame->fmt->memplanes, frame->fmt->colplanes, pix_size);

474
	paddr->y = vb2_dma_contig_plane_dma_addr(vb, 0);
475

476 477
	if (frame->fmt->memplanes == 1) {
		switch (frame->fmt->colplanes) {
478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499
		case 1:
			paddr->cb = 0;
			paddr->cr = 0;
			break;
		case 2:
			/* decompose Y into Y/Cb */
			paddr->cb = (u32)(paddr->y + pix_size);
			paddr->cr = 0;
			break;
		case 3:
			paddr->cb = (u32)(paddr->y + pix_size);
			/* decompose Y into Y/Cb/Cr */
			if (S5P_FIMC_YCBCR420 == frame->fmt->color)
				paddr->cr = (u32)(paddr->cb
						+ (pix_size >> 2));
			else /* 422 */
				paddr->cr = (u32)(paddr->cb
						+ (pix_size >> 1));
			break;
		default:
			return -EINVAL;
		}
500 501
	} else {
		if (frame->fmt->memplanes >= 2)
502
			paddr->cb = vb2_dma_contig_plane_dma_addr(vb, 1);
503 504

		if (frame->fmt->memplanes == 3)
505
			paddr->cr = vb2_dma_contig_plane_dma_addr(vb, 2);
506 507
	}

508 509
	dbg("PHYS_ADDR: y= 0x%X  cb= 0x%X cr= 0x%X ret= %d",
	    paddr->y, paddr->cb, paddr->cr, ret);
510 511 512 513 514 515 516 517 518 519 520 521 522 523

	return ret;
}

/* Set order for 1 and 2 plane YCBCR 4:2:2 formats. */
static void fimc_set_yuv_order(struct fimc_ctx *ctx)
{
	/* The one only mode supported in SoC. */
	ctx->in_order_2p = S5P_FIMC_LSB_CRCB;
	ctx->out_order_2p = S5P_FIMC_LSB_CRCB;

	/* Set order for 1 plane input formats. */
	switch (ctx->s_frame.fmt->color) {
	case S5P_FIMC_YCRYCB422:
524
		ctx->in_order_1p = S5P_MSCTRL_ORDER422_CBYCRY;
525 526
		break;
	case S5P_FIMC_CBYCRY422:
527
		ctx->in_order_1p = S5P_MSCTRL_ORDER422_YCRYCB;
528 529
		break;
	case S5P_FIMC_CRYCBY422:
530
		ctx->in_order_1p = S5P_MSCTRL_ORDER422_YCBYCR;
531 532 533
		break;
	case S5P_FIMC_YCBYCR422:
	default:
534
		ctx->in_order_1p = S5P_MSCTRL_ORDER422_CRYCBY;
535 536 537 538 539 540
		break;
	}
	dbg("ctx->in_order_1p= %d", ctx->in_order_1p);

	switch (ctx->d_frame.fmt->color) {
	case S5P_FIMC_YCRYCB422:
541
		ctx->out_order_1p = S5P_CIOCTRL_ORDER422_CBYCRY;
542 543
		break;
	case S5P_FIMC_CBYCRY422:
544
		ctx->out_order_1p = S5P_CIOCTRL_ORDER422_YCRYCB;
545 546
		break;
	case S5P_FIMC_CRYCBY422:
547
		ctx->out_order_1p = S5P_CIOCTRL_ORDER422_YCBYCR;
548 549 550
		break;
	case S5P_FIMC_YCBYCR422:
	default:
551
		ctx->out_order_1p = S5P_CIOCTRL_ORDER422_CRYCBY;
552 553 554 555 556
		break;
	}
	dbg("ctx->out_order_1p= %d", ctx->out_order_1p);
}

557 558 559
static void fimc_prepare_dma_offset(struct fimc_ctx *ctx, struct fimc_frame *f)
{
	struct samsung_fimc_variant *variant = ctx->fimc_dev->variant;
560 561 562 563
	u32 i, depth = 0;

	for (i = 0; i < f->fmt->colplanes; i++)
		depth += f->fmt->depth[i];
564 565 566

	f->dma_offset.y_h = f->offs_h;
	if (!variant->pix_hoff)
567
		f->dma_offset.y_h *= (depth >> 3);
568 569 570 571 572 573 574 575 576 577

	f->dma_offset.y_v = f->offs_v;

	f->dma_offset.cb_h = f->offs_h;
	f->dma_offset.cb_v = f->offs_v;

	f->dma_offset.cr_h = f->offs_h;
	f->dma_offset.cr_v = f->offs_v;

	if (!variant->pix_hoff) {
578
		if (f->fmt->colplanes == 3) {
579 580 581 582 583 584 585 586 587 588 589 590 591
			f->dma_offset.cb_h >>= 1;
			f->dma_offset.cr_h >>= 1;
		}
		if (f->fmt->color == S5P_FIMC_YCBCR420) {
			f->dma_offset.cb_v >>= 1;
			f->dma_offset.cr_v >>= 1;
		}
	}

	dbg("in_offset: color= %d, y_h= %d, y_v= %d",
	    f->fmt->color, f->dma_offset.y_h, f->dma_offset.y_v);
}

592 593 594 595 596 597 598 599 600
/**
 * fimc_prepare_config - check dimensions, operation and color mode
 *			 and pre-calculate offset and the scaling coefficients.
 *
 * @ctx: hardware context information
 * @flags: flags indicating which parameters to check/update
 *
 * Return: 0 if dimensions are valid or non zero otherwise.
 */
601
int fimc_prepare_config(struct fimc_ctx *ctx, u32 flags)
602 603
{
	struct fimc_frame *s_frame, *d_frame;
604
	struct vb2_buffer *vb = NULL;
605 606 607 608 609 610
	int ret = 0;

	s_frame = &ctx->s_frame;
	d_frame = &ctx->d_frame;

	if (flags & FIMC_PARAMS) {
611 612 613
		/* Prepare the DMA offset ratios for scaler. */
		fimc_prepare_dma_offset(ctx, &ctx->s_frame);
		fimc_prepare_dma_offset(ctx, &ctx->d_frame);
614 615 616 617 618 619

		if (s_frame->height > (SCALER_MAX_VRATIO * d_frame->height) ||
		    s_frame->width > (SCALER_MAX_HRATIO * d_frame->width)) {
			err("out of scaler range");
			return -EINVAL;
		}
620
		fimc_set_yuv_order(ctx);
621 622 623 624 625 626
	}

	/* Input DMA mode is not allowed when the scaler is disabled. */
	ctx->scaler.enabled = 1;

	if (flags & FIMC_SRC_ADDR) {
627 628
		vb = v4l2_m2m_next_src_buf(ctx->m2m_ctx);
		ret = fimc_prepare_addr(ctx, vb, s_frame, &s_frame->paddr);
629 630 631 632 633
		if (ret)
			return ret;
	}

	if (flags & FIMC_DST_ADDR) {
634 635
		vb = v4l2_m2m_next_dst_buf(ctx->m2m_ctx);
		ret = fimc_prepare_addr(ctx, vb, d_frame, &d_frame->paddr);
636 637 638 639 640 641 642 643 644 645 646 647
	}

	return ret;
}

static void fimc_dma_run(void *priv)
{
	struct fimc_ctx *ctx = priv;
	struct fimc_dev *fimc;
	unsigned long flags;
	u32 ret;

648
	if (WARN(!ctx, "null hardware context\n"))
649 650 651
		return;

	fimc = ctx->fimc_dev;
652
	spin_lock_irqsave(&fimc->slock, flags);
653 654
	set_bit(ST_M2M_PEND, &fimc->state);

655
	spin_lock(&ctx->slock);
656 657
	ctx->state |= (FIMC_SRC_ADDR | FIMC_DST_ADDR);
	ret = fimc_prepare_config(ctx, ctx->state);
658
	if (ret)
659
		goto dma_unlock;
660

661 662
	/* Reconfigure hardware if the context has changed. */
	if (fimc->m2m.ctx != ctx) {
663
		ctx->state |= FIMC_PARAMS;
664 665
		fimc->m2m.ctx = ctx;
	}
666 667 668 669 670
	fimc_hw_set_input_addr(fimc, &ctx->s_frame.paddr);

	if (ctx->state & FIMC_PARAMS) {
		fimc_hw_set_input_path(ctx);
		fimc_hw_set_in_dma(ctx);
671 672 673
		ret = fimc_set_scaler_info(ctx);
		if (ret) {
			spin_unlock(&fimc->slock);
674 675
			goto dma_unlock;
		}
676
		fimc_hw_set_prescaler(ctx);
677
		fimc_hw_set_mainscaler(ctx);
678 679 680 681 682 683 684
		fimc_hw_set_target_format(ctx);
		fimc_hw_set_rotation(ctx);
		fimc_hw_set_effect(ctx);
	}

	fimc_hw_set_output_path(ctx);
	if (ctx->state & (FIMC_DST_ADDR | FIMC_PARAMS))
685
		fimc_hw_set_output_addr(fimc, &ctx->d_frame.paddr, -1);
686 687 688 689

	if (ctx->state & FIMC_PARAMS)
		fimc_hw_set_out_dma(ctx);

690
	fimc_activate_capture(ctx);
691

692 693
	ctx->state &= (FIMC_CTX_M2M | FIMC_CTX_CAP |
		       FIMC_SRC_FMT | FIMC_DST_FMT);
694
	fimc_hw_activate_input_dma(fimc, true);
695
dma_unlock:
696 697
	spin_unlock(&ctx->slock);
	spin_unlock_irqrestore(&fimc->slock, flags);
698 699
}

700 701
static void fimc_job_abort(void *priv)
{
702
	fimc_m2m_shutdown(priv);
703
}
704

705
static int fimc_queue_setup(struct vb2_queue *vq, unsigned int *num_buffers,
706
			    unsigned int *num_planes, unsigned int sizes[],
707
			    void *allocators[])
708
{
709
	struct fimc_ctx *ctx = vb2_get_drv_priv(vq);
710 711 712 713 714 715 716 717 718 719
	struct fimc_frame *f;
	int i;

	f = ctx_get_frame(ctx, vq->type);
	if (IS_ERR(f))
		return PTR_ERR(f);
	/*
	 * Return number of non-contigous planes (plane buffers)
	 * depending on the configured color format.
	 */
720 721
	if (!f->fmt)
		return -EINVAL;
722

723
	*num_planes = f->fmt->memplanes;
724
	for (i = 0; i < f->fmt->memplanes; i++) {
725
		sizes[i] = (f->f_width * f->f_height * f->fmt->depth[i]) / 8;
726 727
		allocators[i] = ctx->fimc_dev->alloc_ctx;
	}
728 729 730
	return 0;
}

731
static int fimc_buf_prepare(struct vb2_buffer *vb)
732
{
733
	struct fimc_ctx *ctx = vb2_get_drv_priv(vb->vb2_queue);
734
	struct fimc_frame *frame;
735
	int i;
736

737
	frame = ctx_get_frame(ctx, vb->vb2_queue->type);
738 739
	if (IS_ERR(frame))
		return PTR_ERR(frame);
740

741 742
	for (i = 0; i < frame->fmt->memplanes; i++)
		vb2_set_plane_payload(vb, i, frame->payload[i]);
743 744 745 746

	return 0;
}

747
static void fimc_buf_queue(struct vb2_buffer *vb)
748
{
749
	struct fimc_ctx *ctx = vb2_get_drv_priv(vb->vb2_queue);
750 751 752

	dbg("ctx: %p, ctx->state: 0x%x", ctx, ctx->state);

753 754 755
	if (ctx->m2m_ctx)
		v4l2_m2m_buf_queue(ctx->m2m_ctx, vb);
}
756

757 758 759 760 761
static void fimc_lock(struct vb2_queue *vq)
{
	struct fimc_ctx *ctx = vb2_get_drv_priv(vq);
	mutex_lock(&ctx->fimc_dev->lock);
}
762

763 764 765 766
static void fimc_unlock(struct vb2_queue *vq)
{
	struct fimc_ctx *ctx = vb2_get_drv_priv(vq);
	mutex_unlock(&ctx->fimc_dev->lock);
767 768
}

769
static struct vb2_ops fimc_qops = {
770 771 772 773 774
	.queue_setup	 = fimc_queue_setup,
	.buf_prepare	 = fimc_buf_prepare,
	.buf_queue	 = fimc_buf_queue,
	.wait_prepare	 = fimc_unlock,
	.wait_finish	 = fimc_lock,
775
	.stop_streaming	 = stop_streaming,
776
	.start_streaming = start_streaming,
777 778 779 780 781 782 783 784 785 786 787 788
};

static int fimc_m2m_querycap(struct file *file, void *priv,
			   struct v4l2_capability *cap)
{
	struct fimc_ctx *ctx = file->private_data;
	struct fimc_dev *fimc = ctx->fimc_dev;

	strncpy(cap->driver, fimc->pdev->name, sizeof(cap->driver) - 1);
	strncpy(cap->card, fimc->pdev->name, sizeof(cap->card) - 1);
	cap->bus_info[0] = 0;
	cap->capabilities = V4L2_CAP_STREAMING |
789 790
		V4L2_CAP_VIDEO_CAPTURE | V4L2_CAP_VIDEO_OUTPUT |
		V4L2_CAP_VIDEO_CAPTURE_MPLANE | V4L2_CAP_VIDEO_OUTPUT_MPLANE;
791 792 793 794

	return 0;
}

795
int fimc_vidioc_enum_fmt_mplane(struct file *file, void *priv,
796 797 798 799 800 801 802 803 804 805
				struct v4l2_fmtdesc *f)
{
	struct fimc_fmt *fmt;

	if (f->index >= ARRAY_SIZE(fimc_formats))
		return -EINVAL;

	fmt = &fimc_formats[f->index];
	strncpy(f->description, fmt->name, sizeof(f->description) - 1);
	f->pixelformat = fmt->fourcc;
806

807 808 809
	return 0;
}

810 811
int fimc_vidioc_g_fmt_mplane(struct file *file, void *priv,
			     struct v4l2_format *f)
812 813 814
{
	struct fimc_ctx *ctx = priv;
	struct fimc_frame *frame;
815 816
	struct v4l2_pix_format_mplane *pixm;
	int i;
817

818
	frame = ctx_get_frame(ctx, f->type);
819 820
	if (IS_ERR(frame))
		return PTR_ERR(frame);
821

822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841
	pixm = &f->fmt.pix_mp;

	pixm->width		= frame->width;
	pixm->height		= frame->height;
	pixm->field		= V4L2_FIELD_NONE;
	pixm->pixelformat	= frame->fmt->fourcc;
	pixm->colorspace	= V4L2_COLORSPACE_JPEG;
	pixm->num_planes	= frame->fmt->memplanes;

	for (i = 0; i < pixm->num_planes; ++i) {
		int bpl = frame->o_width;

		if (frame->fmt->colplanes == 1) /* packed formats */
			bpl = (bpl * frame->fmt->depth[0]) / 8;

		pixm->plane_fmt[i].bytesperline = bpl;

		pixm->plane_fmt[i].sizeimage = (frame->o_width *
			frame->o_height * frame->fmt->depth[i]) / 8;
	}
842 843 844 845

	return 0;
}

846
struct fimc_fmt *find_format(struct v4l2_format *f, unsigned int mask)
847 848 849 850 851 852
{
	struct fimc_fmt *fmt;
	unsigned int i;

	for (i = 0; i < ARRAY_SIZE(fimc_formats); ++i) {
		fmt = &fimc_formats[i];
853
		if (fmt->fourcc == f->fmt.pix_mp.pixelformat &&
854
		   (fmt->flags & mask))
855 856 857
			break;
	}

858
	return (i == ARRAY_SIZE(fimc_formats)) ? NULL : fmt;
859 860
}

861 862
struct fimc_fmt *find_mbus_format(struct v4l2_mbus_framefmt *f,
				  unsigned int mask)
863 864
{
	struct fimc_fmt *fmt;
865 866 867 868 869 870 871 872 873 874 875 876
	unsigned int i;

	for (i = 0; i < ARRAY_SIZE(fimc_formats); ++i) {
		fmt = &fimc_formats[i];
		if (fmt->mbus_code == f->code && (fmt->flags & mask))
			break;
	}

	return (i == ARRAY_SIZE(fimc_formats)) ? NULL : fmt;
}


877 878
int fimc_vidioc_try_fmt_mplane(struct file *file, void *priv,
			       struct v4l2_format *f)
879
{
880 881 882
	struct fimc_ctx *ctx = priv;
	struct fimc_dev *fimc = ctx->fimc_dev;
	struct samsung_fimc_variant *variant = fimc->variant;
883
	struct v4l2_pix_format_mplane *pix = &f->fmt.pix_mp;
884 885
	struct fimc_fmt *fmt;
	u32 max_width, mod_x, mod_y, mask;
886 887
	int i, is_output = 0;

888
	if (f->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE) {
889
		if (fimc_ctx_state_is_set(FIMC_CTX_CAP, ctx))
890 891
			return -EINVAL;
		is_output = 1;
892
	} else if (f->type != V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE) {
893 894 895
		return -EINVAL;
	}

896
	dbg("w: %d, h: %d", pix->width, pix->height);
897 898 899 900 901 902

	mask = is_output ? FMT_FLAGS_M2M : FMT_FLAGS_M2M | FMT_FLAGS_CAM;
	fmt = find_format(f, mask);
	if (!fmt) {
		v4l2_err(&fimc->m2m.v4l2_dev, "Fourcc format (0x%X) invalid.\n",
			 pix->pixelformat);
903
		return -EINVAL;
904 905
	}

906 907 908
	if (pix->field == V4L2_FIELD_ANY)
		pix->field = V4L2_FIELD_NONE;
	else if (V4L2_FIELD_NONE != pix->field)
909
		return -EINVAL;
910

911
	if (is_output) {
912
		max_width = variant->pix_limit->scaler_dis_w;
913
		mod_x = ffs(variant->min_inp_pixsize) - 1;
914
	} else {
915
		max_width = variant->pix_limit->out_rot_dis_w;
916
		mod_x = ffs(variant->min_out_pixsize) - 1;
917 918 919
	}

	if (tiled_fmt(fmt)) {
920 921 922
		mod_x = 6; /* 64 x 32 pixels tile */
		mod_y = 5;
	} else {
923
		if (fimc->id == 1 && variant->pix_hoff)
924 925 926
			mod_y = fimc_fmt_is_rgb(fmt->color) ? 0 : 1;
		else
			mod_y = mod_x;
927 928
	}

929
	dbg("mod_x: %d, mod_y: %d, max_w: %d", mod_x, mod_y, max_width);
930

931
	v4l_bound_align_image(&pix->width, 16, max_width, mod_x,
932
		&pix->height, 8, variant->pix_limit->scaler_dis_w, mod_y, 0);
933

934
	pix->num_planes = fmt->memplanes;
935
	pix->colorspace	= V4L2_COLORSPACE_JPEG;
936 937


938 939 940
	for (i = 0; i < pix->num_planes; ++i) {
		u32 bpl = pix->plane_fmt[i].bytesperline;
		u32 *sizeimage = &pix->plane_fmt[i].sizeimage;
941

942 943
		if (fmt->colplanes > 1 && (bpl == 0 || bpl < pix->width))
			bpl = pix->width; /* Planar */
944

945 946 947
		if (fmt->colplanes == 1 && /* Packed */
		    (bpl == 0 || ((bpl * 8) / fmt->depth[i]) < pix->width))
			bpl = (pix->width * fmt->depth[0]) / 8;
948

949 950
		if (i == 0) /* Same bytesperline for each plane. */
			mod_x = bpl;
951

952 953
		pix->plane_fmt[i].bytesperline = mod_x;
		*sizeimage = (pix->width * pix->height * fmt->depth[i]) / 8;
954
	}
955

956
	return 0;
957
}
958

959 960
static int fimc_m2m_s_fmt_mplane(struct file *file, void *priv,
				 struct v4l2_format *f)
961 962
{
	struct fimc_ctx *ctx = priv;
963
	struct fimc_dev *fimc = ctx->fimc_dev;
964
	struct vb2_queue *vq;
965
	struct fimc_frame *frame;
966 967
	struct v4l2_pix_format_mplane *pix;
	int i, ret = 0;
968

969
	ret = fimc_vidioc_try_fmt_mplane(file, priv, f);
970 971 972
	if (ret)
		return ret;

973
	vq = v4l2_m2m_get_vq(ctx->m2m_ctx, f->type);
974

975
	if (vb2_is_busy(vq)) {
976 977
		v4l2_err(&fimc->m2m.v4l2_dev, "queue (%d) busy\n", f->type);
		return -EBUSY;
978
	}
979

980
	if (f->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE) {
981
		frame = &ctx->s_frame;
982
	} else if (f->type == V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE) {
983 984
		frame = &ctx->d_frame;
	} else {
985
		v4l2_err(&fimc->m2m.v4l2_dev,
986
			 "Wrong buffer/video queue type (%d)\n", f->type);
987
		return -EINVAL;
988 989
	}

990
	pix = &f->fmt.pix_mp;
991
	frame->fmt = find_format(f, FMT_FLAGS_M2M);
992 993
	if (!frame->fmt)
		return -EINVAL;
994

995 996 997 998
	for (i = 0; i < frame->fmt->colplanes; i++) {
		frame->payload[i] =
			(pix->width * pix->height * frame->fmt->depth[i]) / 8;
	}
999 1000 1001

	frame->f_width	= pix->plane_fmt[0].bytesperline * 8 /
		frame->fmt->depth[0];
1002 1003 1004 1005
	frame->f_height	= pix->height;
	frame->width	= pix->width;
	frame->height	= pix->height;
	frame->o_width	= pix->width;
1006
	frame->o_height = pix->height;
1007 1008 1009
	frame->offs_h	= 0;
	frame->offs_v	= 0;

1010 1011 1012 1013
	if (f->type == V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE)
		fimc_ctx_state_lock_set(FIMC_PARAMS | FIMC_DST_FMT, ctx);
	else
		fimc_ctx_state_lock_set(FIMC_PARAMS | FIMC_SRC_FMT, ctx);
1014

1015
	dbg("f_w: %d, f_h: %d", frame->f_width, frame->f_height);
1016

1017
	return 0;
1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052
}

static int fimc_m2m_reqbufs(struct file *file, void *priv,
			  struct v4l2_requestbuffers *reqbufs)
{
	struct fimc_ctx *ctx = priv;
	return v4l2_m2m_reqbufs(file, ctx->m2m_ctx, reqbufs);
}

static int fimc_m2m_querybuf(struct file *file, void *priv,
			   struct v4l2_buffer *buf)
{
	struct fimc_ctx *ctx = priv;
	return v4l2_m2m_querybuf(file, ctx->m2m_ctx, buf);
}

static int fimc_m2m_qbuf(struct file *file, void *priv,
			  struct v4l2_buffer *buf)
{
	struct fimc_ctx *ctx = priv;

	return v4l2_m2m_qbuf(file, ctx->m2m_ctx, buf);
}

static int fimc_m2m_dqbuf(struct file *file, void *priv,
			   struct v4l2_buffer *buf)
{
	struct fimc_ctx *ctx = priv;
	return v4l2_m2m_dqbuf(file, ctx->m2m_ctx, buf);
}

static int fimc_m2m_streamon(struct file *file, void *priv,
			   enum v4l2_buf_type type)
{
	struct fimc_ctx *ctx = priv;
1053 1054

	/* The source and target color format need to be set */
1055
	if (V4L2_TYPE_IS_OUTPUT(type)) {
1056
		if (!fimc_ctx_state_is_set(FIMC_SRC_FMT, ctx))
1057
			return -EINVAL;
1058
	} else if (!fimc_ctx_state_is_set(FIMC_DST_FMT, ctx)) {
1059
		return -EINVAL;
1060
	}
1061

1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
	return v4l2_m2m_streamon(file, ctx->m2m_ctx, type);
}

static int fimc_m2m_streamoff(struct file *file, void *priv,
			    enum v4l2_buf_type type)
{
	struct fimc_ctx *ctx = priv;
	return v4l2_m2m_streamoff(file, ctx->m2m_ctx, type);
}

1072
int fimc_vidioc_queryctrl(struct file *file, void *priv,
1073 1074
			    struct v4l2_queryctrl *qc)
{
1075
	struct fimc_ctx *ctx = priv;
1076
	struct v4l2_queryctrl *c;
1077
	int ret = -EINVAL;
1078

1079
	c = get_ctrl(qc->id);
1080 1081 1082 1083 1084
	if (c) {
		*qc = *c;
		return 0;
	}

1085
	if (fimc_ctx_state_is_set(FIMC_CTX_CAP, ctx)) {
1086
		return v4l2_subdev_call(ctx->fimc_dev->vid_cap.sd,
1087
					core, queryctrl, qc);
1088 1089
	}
	return ret;
1090 1091
}

1092
int fimc_vidioc_g_ctrl(struct file *file, void *priv,
1093 1094 1095
			 struct v4l2_control *ctrl)
{
	struct fimc_ctx *ctx = priv;
1096
	struct fimc_dev *fimc = ctx->fimc_dev;
1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108

	switch (ctrl->id) {
	case V4L2_CID_HFLIP:
		ctrl->value = (FLIP_X_AXIS & ctx->flip) ? 1 : 0;
		break;
	case V4L2_CID_VFLIP:
		ctrl->value = (FLIP_Y_AXIS & ctx->flip) ? 1 : 0;
		break;
	case V4L2_CID_ROTATE:
		ctrl->value = ctx->rotation;
		break;
	default:
1109
		if (fimc_ctx_state_is_set(FIMC_CTX_CAP, ctx)) {
1110 1111
			return v4l2_subdev_call(fimc->vid_cap.sd, core,
						g_ctrl, ctrl);
1112
		} else {
1113
			v4l2_err(&fimc->m2m.v4l2_dev, "Invalid control\n");
1114
			return -EINVAL;
1115
		}
1116 1117
	}
	dbg("ctrl->value= %d", ctrl->value);
1118

1119
	return 0;
1120 1121
}

1122
int check_ctrl_val(struct fimc_ctx *ctx,  struct v4l2_control *ctrl)
1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138
{
	struct v4l2_queryctrl *c;
	c = get_ctrl(ctrl->id);
	if (!c)
		return -EINVAL;

	if (ctrl->value < c->minimum || ctrl->value > c->maximum
		|| (c->step != 0 && ctrl->value % c->step != 0)) {
		v4l2_err(&ctx->fimc_dev->m2m.v4l2_dev,
		"Invalid control value\n");
		return -ERANGE;
	}

	return 0;
}

1139
int fimc_s_ctrl(struct fimc_ctx *ctx, struct v4l2_control *ctrl)
1140 1141
{
	struct samsung_fimc_variant *variant = ctx->fimc_dev->variant;
1142
	struct fimc_dev *fimc = ctx->fimc_dev;
1143
	int ret = 0;
1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160

	switch (ctrl->id) {
	case V4L2_CID_HFLIP:
		if (ctrl->value)
			ctx->flip |= FLIP_X_AXIS;
		else
			ctx->flip &= ~FLIP_X_AXIS;
		break;

	case V4L2_CID_VFLIP:
		if (ctrl->value)
			ctx->flip |= FLIP_Y_AXIS;
		else
			ctx->flip &= ~FLIP_Y_AXIS;
		break;

	case V4L2_CID_ROTATE:
1161
		if (fimc_ctx_state_is_set(FIMC_DST_FMT | FIMC_SRC_FMT, ctx)) {
1162
			ret = fimc_check_scaler_ratio(ctx->s_frame.width,
1163 1164 1165 1166 1167 1168 1169
					ctx->s_frame.height, ctx->d_frame.width,
					ctx->d_frame.height, ctrl->value);
		}

		if (ret) {
			v4l2_err(&fimc->m2m.v4l2_dev, "Out of scaler range\n");
			return -EINVAL;
1170 1171
		}

1172 1173
		/* Check for the output rotator availability */
		if ((ctrl->value == 90 || ctrl->value == 270) &&
1174
		    (ctx->in_path == FIMC_DMA && !variant->has_out_rot))
1175
			return -EINVAL;
1176
		ctx->rotation = ctrl->value;
1177 1178 1179
		break;

	default:
1180
		v4l2_err(&fimc->m2m.v4l2_dev, "Invalid control\n");
1181 1182
		return -EINVAL;
	}
1183 1184

	fimc_ctx_state_lock_set(FIMC_PARAMS, ctx);
1185

1186 1187 1188
	return 0;
}

1189
static int fimc_m2m_s_ctrl(struct file *file, void *priv,
1190
			   struct v4l2_control *ctrl)
1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201
{
	struct fimc_ctx *ctx = priv;
	int ret = 0;

	ret = check_ctrl_val(ctx, ctrl);
	if (ret)
		return ret;

	ret = fimc_s_ctrl(ctx, ctrl);
	return 0;
}
1202

1203
static int fimc_m2m_cropcap(struct file *file, void *fh,
1204
			struct v4l2_cropcap *cr)
1205 1206 1207 1208
{
	struct fimc_frame *frame;
	struct fimc_ctx *ctx = fh;

1209
	frame = ctx_get_frame(ctx, cr->type);
1210 1211
	if (IS_ERR(frame))
		return PTR_ERR(frame);
1212

1213 1214 1215 1216 1217 1218
	cr->bounds.left		= 0;
	cr->bounds.top		= 0;
	cr->bounds.width	= frame->f_width;
	cr->bounds.height	= frame->f_height;
	cr->defrect		= cr->bounds;

1219 1220 1221
	return 0;
}

1222
static int fimc_m2m_g_crop(struct file *file, void *fh, struct v4l2_crop *cr)
1223 1224 1225 1226
{
	struct fimc_frame *frame;
	struct fimc_ctx *ctx = file->private_data;

1227
	frame = ctx_get_frame(ctx, cr->type);
1228 1229
	if (IS_ERR(frame))
		return PTR_ERR(frame);
1230 1231 1232 1233 1234 1235 1236 1237 1238

	cr->c.left = frame->offs_h;
	cr->c.top = frame->offs_v;
	cr->c.width = frame->width;
	cr->c.height = frame->height;

	return 0;
}

1239
int fimc_try_crop(struct fimc_ctx *ctx, struct v4l2_crop *cr)
1240 1241 1242
{
	struct fimc_dev *fimc = ctx->fimc_dev;
	struct fimc_frame *f;
1243
	u32 min_size, halign, depth = 0;
1244
	bool is_capture_ctx;
1245
	int i;
1246

1247 1248 1249 1250 1251 1252
	if (cr->c.top < 0 || cr->c.left < 0) {
		v4l2_err(&fimc->m2m.v4l2_dev,
			"doesn't support negative values for top & left\n");
		return -EINVAL;
	}

1253 1254
	is_capture_ctx = fimc_ctx_state_is_set(FIMC_CTX_CAP, ctx);

1255
	if (cr->type == V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE)
1256
		f = is_capture_ctx ? &ctx->s_frame : &ctx->d_frame;
1257
	else if (cr->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE &&
1258
		 !is_capture_ctx)
1259 1260 1261
		f = &ctx->s_frame;
	else
		return -EINVAL;
1262

1263 1264
	min_size = (f == &ctx->s_frame) ?
		fimc->variant->min_inp_pixsize : fimc->variant->min_out_pixsize;
1265

1266 1267 1268 1269 1270
	/* Get pixel alignment constraints. */
	if (is_capture_ctx) {
		min_size = 16;
		halign = 4;
	} else {
1271 1272 1273 1274
		if (fimc->id == 1 && fimc->variant->pix_hoff)
			halign = fimc_fmt_is_rgb(f->fmt->color) ? 0 : 1;
		else
			halign = ffs(min_size) - 1;
1275 1276
	}

1277 1278 1279
	for (i = 0; i < f->fmt->colplanes; i++)
		depth += f->fmt->depth[i];

1280 1281 1282
	v4l_bound_align_image(&cr->c.width, min_size, f->o_width,
			      ffs(min_size) - 1,
			      &cr->c.height, min_size, f->o_height,
1283
			      halign, 64/(ALIGN(depth, 8)));
1284 1285 1286 1287 1288 1289 1290 1291

	/* adjust left/top if cropping rectangle is out of bounds */
	if (cr->c.left + cr->c.width > f->o_width)
		cr->c.left = f->o_width - cr->c.width;
	if (cr->c.top + cr->c.height > f->o_height)
		cr->c.top = f->o_height - cr->c.height;

	cr->c.left = round_down(cr->c.left, min_size);
1292
	cr->c.top  = round_down(cr->c.top, is_capture_ctx ? 16 : 8);
1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311

	dbg("l:%d, t:%d, w:%d, h:%d, f_w: %d, f_h: %d",
	    cr->c.left, cr->c.top, cr->c.width, cr->c.height,
	    f->f_width, f->f_height);

	return 0;
}

static int fimc_m2m_s_crop(struct file *file, void *fh, struct v4l2_crop *cr)
{
	struct fimc_ctx *ctx = file->private_data;
	struct fimc_dev *fimc = ctx->fimc_dev;
	struct fimc_frame *f;
	int ret;

	ret = fimc_try_crop(ctx, cr);
	if (ret)
		return ret;

1312
	f = (cr->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE) ?
1313 1314
		&ctx->s_frame : &ctx->d_frame;

1315
	/* Check to see if scaling ratio is within supported range */
1316
	if (fimc_ctx_state_is_set(FIMC_DST_FMT | FIMC_SRC_FMT, ctx)) {
1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327
		if (cr->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE) {
			ret = fimc_check_scaler_ratio(cr->c.width, cr->c.height,
						      ctx->d_frame.width,
						      ctx->d_frame.height,
						      ctx->rotation);
		} else {
			ret = fimc_check_scaler_ratio(ctx->s_frame.width,
						      ctx->s_frame.height,
						      cr->c.width, cr->c.height,
						      ctx->rotation);
		}
1328
		if (ret) {
1329
			v4l2_err(&fimc->m2m.v4l2_dev, "Out of scaler range\n");
1330
			return -EINVAL;
1331 1332
		}
	}
1333

1334 1335
	f->offs_h = cr->c.left;
	f->offs_v = cr->c.top;
1336
	f->width  = cr->c.width;
1337
	f->height = cr->c.height;
1338

1339 1340
	fimc_ctx_state_lock_set(FIMC_PARAMS, ctx);

1341 1342 1343 1344 1345 1346
	return 0;
}

static const struct v4l2_ioctl_ops fimc_m2m_ioctl_ops = {
	.vidioc_querycap		= fimc_m2m_querycap,

1347 1348
	.vidioc_enum_fmt_vid_cap_mplane	= fimc_vidioc_enum_fmt_mplane,
	.vidioc_enum_fmt_vid_out_mplane	= fimc_vidioc_enum_fmt_mplane,
1349

1350 1351
	.vidioc_g_fmt_vid_cap_mplane	= fimc_vidioc_g_fmt_mplane,
	.vidioc_g_fmt_vid_out_mplane	= fimc_vidioc_g_fmt_mplane,
1352

1353 1354
	.vidioc_try_fmt_vid_cap_mplane	= fimc_vidioc_try_fmt_mplane,
	.vidioc_try_fmt_vid_out_mplane	= fimc_vidioc_try_fmt_mplane,
1355

1356 1357
	.vidioc_s_fmt_vid_cap_mplane	= fimc_m2m_s_fmt_mplane,
	.vidioc_s_fmt_vid_out_mplane	= fimc_m2m_s_fmt_mplane,
1358 1359 1360 1361 1362 1363 1364 1365 1366 1367

	.vidioc_reqbufs			= fimc_m2m_reqbufs,
	.vidioc_querybuf		= fimc_m2m_querybuf,

	.vidioc_qbuf			= fimc_m2m_qbuf,
	.vidioc_dqbuf			= fimc_m2m_dqbuf,

	.vidioc_streamon		= fimc_m2m_streamon,
	.vidioc_streamoff		= fimc_m2m_streamoff,

1368 1369
	.vidioc_queryctrl		= fimc_vidioc_queryctrl,
	.vidioc_g_ctrl			= fimc_vidioc_g_ctrl,
1370 1371
	.vidioc_s_ctrl			= fimc_m2m_s_ctrl,

1372
	.vidioc_g_crop			= fimc_m2m_g_crop,
1373
	.vidioc_s_crop			= fimc_m2m_s_crop,
1374
	.vidioc_cropcap			= fimc_m2m_cropcap
1375 1376 1377

};

1378 1379
static int queue_init(void *priv, struct vb2_queue *src_vq,
		      struct vb2_queue *dst_vq)
1380 1381
{
	struct fimc_ctx *ctx = priv;
1382 1383 1384 1385 1386 1387 1388 1389 1390
	int ret;

	memset(src_vq, 0, sizeof(*src_vq));
	src_vq->type = V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE;
	src_vq->io_modes = VB2_MMAP | VB2_USERPTR;
	src_vq->drv_priv = ctx;
	src_vq->ops = &fimc_qops;
	src_vq->mem_ops = &vb2_dma_contig_memops;
	src_vq->buf_struct_size = sizeof(struct v4l2_m2m_buffer);
1391

1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404
	ret = vb2_queue_init(src_vq);
	if (ret)
		return ret;

	memset(dst_vq, 0, sizeof(*dst_vq));
	dst_vq->type = V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE;
	dst_vq->io_modes = VB2_MMAP | VB2_USERPTR;
	dst_vq->drv_priv = ctx;
	dst_vq->ops = &fimc_qops;
	dst_vq->mem_ops = &vb2_dma_contig_memops;
	dst_vq->buf_struct_size = sizeof(struct v4l2_m2m_buffer);

	return vb2_queue_init(dst_vq);
1405 1406 1407 1408 1409 1410
}

static int fimc_m2m_open(struct file *file)
{
	struct fimc_dev *fimc = video_drvdata(file);
	struct fimc_ctx *ctx = NULL;
1411 1412 1413 1414 1415 1416 1417 1418

	dbg("pid: %d, state: 0x%lx, refcnt: %d",
		task_pid_nr(current), fimc->state, fimc->vid_cap.refcnt);

	/*
	 * Return if the corresponding video capture node
	 * is already opened.
	 */
1419 1420
	if (fimc->vid_cap.refcnt > 0)
		return -EBUSY;
1421

1422
	ctx = kzalloc(sizeof *ctx, GFP_KERNEL);
1423 1424
	if (!ctx)
		return -ENOMEM;
1425 1426 1427

	file->private_data = ctx;
	ctx->fimc_dev = fimc;
1428
	/* Default color format */
1429 1430
	ctx->s_frame.fmt = &fimc_formats[0];
	ctx->d_frame.fmt = &fimc_formats[0];
1431 1432
	/* Setup the device context for mem2mem mode. */
	ctx->state = FIMC_CTX_M2M;
1433 1434 1435 1436 1437
	ctx->flags = 0;
	ctx->in_path = FIMC_DMA;
	ctx->out_path = FIMC_DMA;
	spin_lock_init(&ctx->slock);

1438
	ctx->m2m_ctx = v4l2_m2m_ctx_init(fimc->m2m.m2m_dev, ctx, queue_init);
1439
	if (IS_ERR(ctx->m2m_ctx)) {
1440
		int err = PTR_ERR(ctx->m2m_ctx);
1441
		kfree(ctx);
1442
		return err;
1443
	}
1444

1445 1446 1447
	if (fimc->m2m.refcnt++ == 0)
		set_bit(ST_M2M_RUN, &fimc->state);

1448
	return 0;
1449 1450 1451 1452 1453 1454 1455
}

static int fimc_m2m_release(struct file *file)
{
	struct fimc_ctx *ctx = file->private_data;
	struct fimc_dev *fimc = ctx->fimc_dev;

1456 1457 1458
	dbg("pid: %d, state: 0x%lx, refcnt= %d",
		task_pid_nr(current), fimc->state, fimc->m2m.refcnt);

1459
	v4l2_m2m_ctx_release(ctx->m2m_ctx);
1460

1461 1462 1463
	if (--fimc->m2m.refcnt <= 0)
		clear_bit(ST_M2M_RUN, &fimc->state);
	kfree(ctx);
1464 1465 1466 1467 1468 1469 1470
	return 0;
}

static unsigned int fimc_m2m_poll(struct file *file,
				     struct poll_table_struct *wait)
{
	struct fimc_ctx *ctx = file->private_data;
1471

1472 1473 1474 1475 1476 1477 1478
	return v4l2_m2m_poll(file, ctx->m2m_ctx, wait);
}


static int fimc_m2m_mmap(struct file *file, struct vm_area_struct *vma)
{
	struct fimc_ctx *ctx = file->private_data;
1479

1480 1481 1482 1483 1484 1485 1486 1487
	return v4l2_m2m_mmap(file, ctx->m2m_ctx, vma);
}

static const struct v4l2_file_operations fimc_m2m_fops = {
	.owner		= THIS_MODULE,
	.open		= fimc_m2m_open,
	.release	= fimc_m2m_release,
	.poll		= fimc_m2m_poll,
1488
	.unlocked_ioctl	= video_ioctl2,
1489 1490 1491 1492 1493 1494 1495 1496
	.mmap		= fimc_m2m_mmap,
};

static struct v4l2_m2m_ops m2m_ops = {
	.device_run	= fimc_dma_run,
	.job_abort	= fimc_job_abort,
};

1497
int fimc_register_m2m_device(struct fimc_dev *fimc)
1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509
{
	struct video_device *vfd;
	struct platform_device *pdev;
	struct v4l2_device *v4l2_dev;
	int ret = 0;

	if (!fimc)
		return -ENODEV;

	pdev = fimc->pdev;
	v4l2_dev = &fimc->m2m.v4l2_dev;

1510 1511
	snprintf(v4l2_dev->name, sizeof(v4l2_dev->name),
		 "%s.m2m", dev_name(&pdev->dev));
1512 1513 1514

	ret = v4l2_device_register(&pdev->dev, v4l2_dev);
	if (ret)
1515
		goto err_m2m_r1;
1516 1517 1518 1519 1520 1521 1522 1523 1524

	vfd = video_device_alloc();
	if (!vfd) {
		v4l2_err(v4l2_dev, "Failed to allocate video device\n");
		goto err_m2m_r1;
	}

	vfd->fops	= &fimc_m2m_fops;
	vfd->ioctl_ops	= &fimc_m2m_ioctl_ops;
1525
	vfd->v4l2_dev	= v4l2_dev;
1526 1527
	vfd->minor	= -1;
	vfd->release	= video_device_release;
1528
	vfd->lock	= &fimc->lock;
1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542

	snprintf(vfd->name, sizeof(vfd->name), "%s:m2m", dev_name(&pdev->dev));

	video_set_drvdata(vfd, fimc);
	platform_set_drvdata(pdev, fimc);

	fimc->m2m.vfd = vfd;
	fimc->m2m.m2m_dev = v4l2_m2m_init(&m2m_ops);
	if (IS_ERR(fimc->m2m.m2m_dev)) {
		v4l2_err(v4l2_dev, "failed to initialize v4l2-m2m device\n");
		ret = PTR_ERR(fimc->m2m.m2m_dev);
		goto err_m2m_r2;
	}

1543
	ret = media_entity_init(&vfd->entity, 0, NULL, 0);
1544 1545
	if (!ret)
		return 0;
1546 1547 1548 1549 1550 1551 1552 1553 1554 1555

	v4l2_m2m_release(fimc->m2m.m2m_dev);
err_m2m_r2:
	video_device_release(fimc->m2m.vfd);
err_m2m_r1:
	v4l2_device_unregister(v4l2_dev);

	return ret;
}

1556
void fimc_unregister_m2m_device(struct fimc_dev *fimc)
1557
{
1558
	if (!fimc)
1559
		return;
1560

1561 1562
	if (fimc->m2m.m2m_dev)
		v4l2_m2m_release(fimc->m2m.m2m_dev);
1563
	v4l2_device_unregister(&fimc->m2m.v4l2_dev);
1564 1565 1566 1567 1568
	if (fimc->m2m.vfd) {
		media_entity_cleanup(&fimc->m2m.vfd->entity);
		/* Can also be called if video device wasn't registered */
		video_unregister_device(fimc->m2m.vfd);
	}
1569 1570
}

1571
static void fimc_clk_put(struct fimc_dev *fimc)
1572 1573
{
	int i;
1574
	for (i = 0; i < fimc->num_clocks; i++) {
1575
		if (fimc->clock[i])
1576 1577 1578 1579 1580 1581 1582
			clk_put(fimc->clock[i]);
	}
}

static int fimc_clk_get(struct fimc_dev *fimc)
{
	int i;
1583 1584
	for (i = 0; i < fimc->num_clocks; i++) {
		fimc->clock[i] = clk_get(&fimc->pdev->dev, fimc_clocks[i]);
1585
		if (!IS_ERR_OR_NULL(fimc->clock[i]))
1586 1587 1588 1589
			continue;
		dev_err(&fimc->pdev->dev, "failed to get fimc clock: %s\n",
			fimc_clocks[i]);
		return -ENXIO;
1590
	}
1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628

	return 0;
}

static int fimc_m2m_suspend(struct fimc_dev *fimc)
{
	unsigned long flags;
	int timeout;

	spin_lock_irqsave(&fimc->slock, flags);
	if (!fimc_m2m_pending(fimc)) {
		spin_unlock_irqrestore(&fimc->slock, flags);
		return 0;
	}
	clear_bit(ST_M2M_SUSPENDED, &fimc->state);
	set_bit(ST_M2M_SUSPENDING, &fimc->state);
	spin_unlock_irqrestore(&fimc->slock, flags);

	timeout = wait_event_timeout(fimc->irq_queue,
			     test_bit(ST_M2M_SUSPENDED, &fimc->state),
			     FIMC_SHUTDOWN_TIMEOUT);

	clear_bit(ST_M2M_SUSPENDING, &fimc->state);
	return timeout == 0 ? -EAGAIN : 0;
}

static int fimc_m2m_resume(struct fimc_dev *fimc)
{
	unsigned long flags;

	spin_lock_irqsave(&fimc->slock, flags);
	/* Clear for full H/W setup in first run after resume */
	fimc->m2m.ctx = NULL;
	spin_unlock_irqrestore(&fimc->slock, flags);

	if (test_and_clear_bit(ST_M2M_SUSPENDED, &fimc->state))
		fimc_m2m_job_finish(fimc->m2m.ctx,
				    VB2_BUF_STATE_ERROR);
1629 1630 1631 1632 1633 1634 1635 1636
	return 0;
}

static int fimc_probe(struct platform_device *pdev)
{
	struct fimc_dev *fimc;
	struct resource *res;
	struct samsung_fimc_driverdata *drv_data;
1637
	struct s5p_platform_fimc *pdata;
1638
	int ret = 0;
1639
	int cap_input_index = -1;
1640 1641 1642 1643 1644 1645

	dev_dbg(&pdev->dev, "%s():\n", __func__);

	drv_data = (struct samsung_fimc_driverdata *)
		platform_get_device_id(pdev)->driver_data;

1646
	if (pdev->id >= drv_data->num_entities) {
1647 1648 1649 1650 1651 1652 1653 1654 1655 1656
		dev_err(&pdev->dev, "Invalid platform device id: %d\n",
			pdev->id);
		return -EINVAL;
	}

	fimc = kzalloc(sizeof(struct fimc_dev), GFP_KERNEL);
	if (!fimc)
		return -ENOMEM;

	fimc->id = pdev->id;
1657

1658 1659
	fimc->variant = drv_data->variant[fimc->id];
	fimc->pdev = pdev;
1660 1661
	pdata = pdev->dev.platform_data;
	fimc->pdata = pdata;
1662 1663

	set_bit(ST_LPM, &fimc->state);
1664

1665
	init_waitqueue_head(&fimc->irq_queue);
1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691
	spin_lock_init(&fimc->slock);

	mutex_init(&fimc->lock);

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res) {
		dev_err(&pdev->dev, "failed to find the registers\n");
		ret = -ENOENT;
		goto err_info;
	}

	fimc->regs_res = request_mem_region(res->start, resource_size(res),
			dev_name(&pdev->dev));
	if (!fimc->regs_res) {
		dev_err(&pdev->dev, "failed to obtain register region\n");
		ret = -ENOENT;
		goto err_info;
	}

	fimc->regs = ioremap(res->start, resource_size(res));
	if (!fimc->regs) {
		dev_err(&pdev->dev, "failed to map registers\n");
		ret = -ENXIO;
		goto err_req_region;
	}

1692
	fimc->num_clocks = MAX_FIMC_CLOCKS - 1;
1693 1694 1695 1696 1697

	/* Check if a video capture node needs to be registered. */
	if (pdata && pdata->num_clients > 0) {
		cap_input_index = 0;
		fimc->num_clocks++;
1698 1699
	}

1700 1701 1702 1703
	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (!res) {
		dev_err(&pdev->dev, "failed to get IRQ resource\n");
		ret = -ENXIO;
1704
		goto err_regs_unmap;
1705 1706 1707
	}
	fimc->irq = res->start;

1708 1709 1710 1711 1712 1713 1714
	ret = fimc_clk_get(fimc);
	if (ret)
		goto err_regs_unmap;
	clk_set_rate(fimc->clock[CLK_BUS], drv_data->lclk_frequency);
	clk_enable(fimc->clock[CLK_BUS]);

	platform_set_drvdata(pdev, fimc);
1715

1716
	ret = request_irq(fimc->irq, fimc_irq_handler, 0, pdev->name, fimc);
1717 1718 1719 1720 1721
	if (ret) {
		dev_err(&pdev->dev, "failed to install irq (%d)\n", ret);
		goto err_clk;
	}

1722 1723 1724 1725
	pm_runtime_enable(&pdev->dev);
	ret = pm_runtime_get_sync(&pdev->dev);
	if (ret < 0)
		goto err_irq;
1726
	/* Initialize contiguous memory allocator */
1727
	fimc->alloc_ctx = vb2_dma_contig_init_ctx(&pdev->dev);
1728 1729
	if (IS_ERR(fimc->alloc_ctx)) {
		ret = PTR_ERR(fimc->alloc_ctx);
1730
		goto err_pm;
1731 1732
	}

1733
	dev_dbg(&pdev->dev, "FIMC.%d registered successfully\n", fimc->id);
1734

1735
	pm_runtime_put(&pdev->dev);
1736 1737
	return 0;

1738 1739
err_pm:
	pm_runtime_put(&pdev->dev);
1740 1741 1742
err_irq:
	free_irq(fimc->irq, fimc);
err_clk:
1743
	fimc_clk_put(fimc);
1744 1745 1746 1747 1748 1749 1750 1751 1752 1753
err_regs_unmap:
	iounmap(fimc->regs);
err_req_region:
	release_resource(fimc->regs_res);
	kfree(fimc->regs_res);
err_info:
	kfree(fimc);
	return ret;
}

1754
static int fimc_runtime_resume(struct device *dev)
1755
{
1756
	struct fimc_dev *fimc =	dev_get_drvdata(dev);
1757

1758 1759 1760 1761
	dbg("fimc%d: state: 0x%lx", fimc->id, fimc->state);

	/* Enable clocks and perform basic initalization */
	clk_enable(fimc->clock[CLK_GATE]);
1762
	fimc_hw_reset(fimc);
1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837
	if (fimc->variant->out_buf_count > 4)
		fimc_hw_set_dma_seq(fimc, 0xF);

	/* Resume the capture or mem-to-mem device */
	if (fimc_capture_busy(fimc))
		return fimc_capture_resume(fimc);
	else if (fimc_m2m_pending(fimc))
		return fimc_m2m_resume(fimc);
	return 0;
}

static int fimc_runtime_suspend(struct device *dev)
{
	struct fimc_dev *fimc =	dev_get_drvdata(dev);
	int ret = 0;

	if (fimc_capture_busy(fimc))
		ret = fimc_capture_suspend(fimc);
	else
		ret = fimc_m2m_suspend(fimc);
	if (!ret)
		clk_disable(fimc->clock[CLK_GATE]);

	dbg("fimc%d: state: 0x%lx", fimc->id, fimc->state);
	return ret;
}

#ifdef CONFIG_PM_SLEEP
static int fimc_resume(struct device *dev)
{
	struct fimc_dev *fimc =	dev_get_drvdata(dev);
	unsigned long flags;

	dbg("fimc%d: state: 0x%lx", fimc->id, fimc->state);

	/* Do not resume if the device was idle before system suspend */
	spin_lock_irqsave(&fimc->slock, flags);
	if (!test_and_clear_bit(ST_LPM, &fimc->state) ||
	    (!fimc_m2m_active(fimc) && !fimc_capture_busy(fimc))) {
		spin_unlock_irqrestore(&fimc->slock, flags);
		return 0;
	}
	fimc_hw_reset(fimc);
	if (fimc->variant->out_buf_count > 4)
		fimc_hw_set_dma_seq(fimc, 0xF);
	spin_unlock_irqrestore(&fimc->slock, flags);

	if (fimc_capture_busy(fimc))
		return fimc_capture_resume(fimc);

	return fimc_m2m_resume(fimc);
}

static int fimc_suspend(struct device *dev)
{
	struct fimc_dev *fimc =	dev_get_drvdata(dev);

	dbg("fimc%d: state: 0x%lx", fimc->id, fimc->state);

	if (test_and_set_bit(ST_LPM, &fimc->state))
		return 0;
	if (fimc_capture_busy(fimc))
		return fimc_capture_suspend(fimc);

	return fimc_m2m_suspend(fimc);
}
#endif /* CONFIG_PM_SLEEP */

static int __devexit fimc_remove(struct platform_device *pdev)
{
	struct fimc_dev *fimc = platform_get_drvdata(pdev);

	pm_runtime_disable(&pdev->dev);
	fimc_runtime_suspend(&pdev->dev);
	pm_runtime_set_suspended(&pdev->dev);
1838

1839 1840
	vb2_dma_contig_cleanup_ctx(fimc->alloc_ctx);

1841 1842 1843
	clk_disable(fimc->clock[CLK_BUS]);
	fimc_clk_put(fimc);
	free_irq(fimc->irq, fimc);
1844 1845 1846 1847
	iounmap(fimc->regs);
	release_resource(fimc->regs_res);
	kfree(fimc->regs_res);
	kfree(fimc);
1848

1849
	dev_info(&pdev->dev, "driver unloaded\n");
1850 1851 1852
	return 0;
}

1853
/* Image pixel limits, similar across several FIMC HW revisions. */
1854
static struct fimc_pix_limit s5p_pix_limit[4] = {
1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878
	[0] = {
		.scaler_en_w	= 3264,
		.scaler_dis_w	= 8192,
		.in_rot_en_h	= 1920,
		.in_rot_dis_w	= 8192,
		.out_rot_en_w	= 1920,
		.out_rot_dis_w	= 4224,
	},
	[1] = {
		.scaler_en_w	= 4224,
		.scaler_dis_w	= 8192,
		.in_rot_en_h	= 1920,
		.in_rot_dis_w	= 8192,
		.out_rot_en_w	= 1920,
		.out_rot_dis_w	= 4224,
	},
	[2] = {
		.scaler_en_w	= 1920,
		.scaler_dis_w	= 8192,
		.in_rot_en_h	= 1280,
		.in_rot_dis_w	= 8192,
		.out_rot_en_w	= 1280,
		.out_rot_dis_w	= 1920,
	},
1879 1880 1881 1882 1883 1884 1885 1886
	[3] = {
		.scaler_en_w	= 1920,
		.scaler_dis_w	= 8192,
		.in_rot_en_h	= 1366,
		.in_rot_dis_w	= 8192,
		.out_rot_en_w	= 1366,
		.out_rot_dis_w	= 1920,
	},
1887 1888 1889 1890 1891
};

static struct samsung_fimc_variant fimc0_variant_s5p = {
	.has_inp_rot	 = 1,
	.has_out_rot	 = 1,
1892 1893
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
1894 1895 1896
	.hor_offs_align	 = 8,
	.out_buf_count	 = 4,
	.pix_limit	 = &s5p_pix_limit[0],
1897 1898 1899 1900 1901
};

static struct samsung_fimc_variant fimc2_variant_s5p = {
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
1902 1903 1904
	.hor_offs_align	 = 8,
	.out_buf_count	 = 4,
	.pix_limit = &s5p_pix_limit[1],
1905 1906
};

1907 1908 1909 1910
static struct samsung_fimc_variant fimc0_variant_s5pv210 = {
	.pix_hoff	 = 1,
	.has_inp_rot	 = 1,
	.has_out_rot	 = 1,
1911
	.min_inp_pixsize = 16,
1912
	.min_out_pixsize = 16,
1913 1914 1915 1916
	.hor_offs_align	 = 8,
	.out_buf_count	 = 4,
	.pix_limit	 = &s5p_pix_limit[1],
};
1917

1918 1919 1920 1921
static struct samsung_fimc_variant fimc1_variant_s5pv210 = {
	.pix_hoff	 = 1,
	.has_inp_rot	 = 1,
	.has_out_rot	 = 1,
1922
	.has_mainscaler_ext = 1,
1923 1924 1925 1926 1927
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
	.hor_offs_align	 = 1,
	.out_buf_count	 = 4,
	.pix_limit	 = &s5p_pix_limit[2],
1928 1929 1930
};

static struct samsung_fimc_variant fimc2_variant_s5pv210 = {
1931
	.pix_hoff	 = 1,
1932
	.min_inp_pixsize = 16,
1933
	.min_out_pixsize = 16,
1934 1935 1936 1937
	.hor_offs_align	 = 8,
	.out_buf_count	 = 4,
	.pix_limit	 = &s5p_pix_limit[2],
};
1938

1939
static struct samsung_fimc_variant fimc0_variant_exynos4 = {
1940 1941 1942
	.pix_hoff	 = 1,
	.has_inp_rot	 = 1,
	.has_out_rot	 = 1,
1943
	.has_cistatus2	 = 1,
1944
	.has_mainscaler_ext = 1,
1945 1946 1947 1948 1949 1950 1951
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
	.hor_offs_align	 = 1,
	.out_buf_count	 = 32,
	.pix_limit	 = &s5p_pix_limit[1],
};

1952
static struct samsung_fimc_variant fimc2_variant_exynos4 = {
1953
	.pix_hoff	 = 1,
1954
	.has_cistatus2	 = 1,
1955
	.has_mainscaler_ext = 1,
1956 1957 1958 1959
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
	.hor_offs_align	 = 1,
	.out_buf_count	 = 32,
1960
	.pix_limit	 = &s5p_pix_limit[3],
1961 1962
};

1963
/* S5PC100 */
1964 1965
static struct samsung_fimc_driverdata fimc_drvdata_s5p = {
	.variant = {
1966 1967
		[0] = &fimc0_variant_s5p,
		[1] = &fimc0_variant_s5p,
1968 1969
		[2] = &fimc2_variant_s5p,
	},
1970 1971
	.num_entities = 3,
	.lclk_frequency = 133000000UL,
1972 1973
};

1974
/* S5PV210, S5PC110 */
1975 1976
static struct samsung_fimc_driverdata fimc_drvdata_s5pv210 = {
	.variant = {
1977 1978
		[0] = &fimc0_variant_s5pv210,
		[1] = &fimc1_variant_s5pv210,
1979 1980
		[2] = &fimc2_variant_s5pv210,
	},
1981 1982 1983 1984 1985
	.num_entities = 3,
	.lclk_frequency = 166000000UL,
};

/* S5PV310, S5PC210 */
1986
static struct samsung_fimc_driverdata fimc_drvdata_exynos4 = {
1987
	.variant = {
1988 1989 1990 1991
		[0] = &fimc0_variant_exynos4,
		[1] = &fimc0_variant_exynos4,
		[2] = &fimc0_variant_exynos4,
		[3] = &fimc2_variant_exynos4,
1992 1993 1994
	},
	.num_entities = 4,
	.lclk_frequency = 166000000UL,
1995 1996 1997 1998 1999 2000 2001 2002 2003
};

static struct platform_device_id fimc_driver_ids[] = {
	{
		.name		= "s5p-fimc",
		.driver_data	= (unsigned long)&fimc_drvdata_s5p,
	}, {
		.name		= "s5pv210-fimc",
		.driver_data	= (unsigned long)&fimc_drvdata_s5pv210,
2004
	}, {
2005 2006
		.name		= "exynos4-fimc",
		.driver_data	= (unsigned long)&fimc_drvdata_exynos4,
2007 2008 2009 2010 2011
	},
	{},
};
MODULE_DEVICE_TABLE(platform, fimc_driver_ids);

2012 2013 2014 2015 2016
static const struct dev_pm_ops fimc_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(fimc_suspend, fimc_resume)
	SET_RUNTIME_PM_OPS(fimc_runtime_suspend, fimc_runtime_resume, NULL)
};

2017 2018 2019 2020 2021 2022 2023
static struct platform_driver fimc_driver = {
	.probe		= fimc_probe,
	.remove	= __devexit_p(fimc_remove),
	.id_table	= fimc_driver_ids,
	.driver = {
		.name	= MODULE_NAME,
		.owner	= THIS_MODULE,
2024
		.pm     = &fimc_pm_ops,
2025 2026 2027 2028 2029
	}
};

static int __init fimc_init(void)
{
2030 2031 2032 2033
	int ret = platform_driver_register(&fimc_driver);
	if (ret)
		err("platform_driver_register failed: %d\n", ret);
	return ret;
2034 2035 2036 2037 2038 2039 2040 2041 2042 2043
}

static void __exit fimc_exit(void)
{
	platform_driver_unregister(&fimc_driver);
}

module_init(fimc_init);
module_exit(fimc_exit);

2044 2045
MODULE_AUTHOR("Sylwester Nawrocki <s.nawrocki@samsung.com>");
MODULE_DESCRIPTION("S5P FIMC camera host interface/video postprocessor driver");
2046
MODULE_LICENSE("GPL");
2047
MODULE_VERSION("1.0.1");