fimc-core.c 44.6 KB
Newer Older
1 2 3
/*
 * S5P camera interface (video postprocessor) driver
 *
4
 * Copyright (c) 2010 Samsung Electronics Co., Ltd
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Sylwester Nawrocki, <s.nawrocki@samsung.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published
 * by the Free Software Foundation, either version 2 of the License,
 * or (at your option) any later version.
 */

#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/version.h>
#include <linux/types.h>
#include <linux/errno.h>
#include <linux/bug.h>
#include <linux/interrupt.h>
#include <linux/device.h>
#include <linux/platform_device.h>
#include <linux/list.h>
#include <linux/io.h>
#include <linux/slab.h>
#include <linux/clk.h>
#include <media/v4l2-ioctl.h>
28 29
#include <media/videobuf2-core.h>
#include <media/videobuf2-dma-contig.h>
30 31 32

#include "fimc-core.h"

33 34 35
static char *fimc_clocks[MAX_FIMC_CLOCKS] = {
	"sclk_fimc", "fimc", "sclk_cam"
};
36 37 38

static struct fimc_fmt fimc_formats[] = {
	{
39 40 41 42 43 44 45 46
		.name		= "RGB565",
		.fourcc		= V4L2_PIX_FMT_RGB565X,
		.depth		= { 16 },
		.color		= S5P_FIMC_RGB565,
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_RGB565_2X8_BE,
		.flags		= FMT_FLAGS_M2M,
47
	}, {
48 49 50 51 52 53 54
		.name		= "BGR666",
		.fourcc		= V4L2_PIX_FMT_BGR666,
		.depth		= { 32 },
		.color		= S5P_FIMC_RGB666,
		.memplanes	= 1,
		.colplanes	= 1,
		.flags		= FMT_FLAGS_M2M,
55
	}, {
56 57 58 59 60 61 62
		.name		= "XRGB-8-8-8-8, 32 bpp",
		.fourcc		= V4L2_PIX_FMT_RGB32,
		.depth		= { 32 },
		.color		= S5P_FIMC_RGB888,
		.memplanes	= 1,
		.colplanes	= 1,
		.flags		= FMT_FLAGS_M2M,
63
	}, {
64 65 66 67 68 69 70 71
		.name		= "YUV 4:2:2 packed, YCbYCr",
		.fourcc		= V4L2_PIX_FMT_YUYV,
		.depth		= { 16 },
		.color		= S5P_FIMC_YCBYCR422,
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_YUYV8_2X8,
		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
72
	}, {
73 74 75 76 77 78 79 80
		.name		= "YUV 4:2:2 packed, CbYCrY",
		.fourcc		= V4L2_PIX_FMT_UYVY,
		.depth		= { 16 },
		.color		= S5P_FIMC_CBYCRY422,
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_UYVY8_2X8,
		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
81
	}, {
82 83 84 85 86 87 88 89
		.name		= "YUV 4:2:2 packed, CrYCbY",
		.fourcc		= V4L2_PIX_FMT_VYUY,
		.depth		= { 16 },
		.color		= S5P_FIMC_CRYCBY422,
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_VYUY8_2X8,
		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
90
	}, {
91 92 93 94 95 96 97 98
		.name		= "YUV 4:2:2 packed, YCrYCb",
		.fourcc		= V4L2_PIX_FMT_YVYU,
		.depth		= { 16 },
		.color		= S5P_FIMC_YCRYCB422,
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_YVYU8_2X8,
		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
99
	}, {
100 101 102 103 104 105 106
		.name		= "YUV 4:2:2 planar, Y/Cb/Cr",
		.fourcc		= V4L2_PIX_FMT_YUV422P,
		.depth		= { 12 },
		.color		= S5P_FIMC_YCBYCR422,
		.memplanes	= 1,
		.colplanes	= 3,
		.flags		= FMT_FLAGS_M2M,
107
	}, {
108 109 110 111 112 113 114
		.name		= "YUV 4:2:2 planar, Y/CbCr",
		.fourcc		= V4L2_PIX_FMT_NV16,
		.depth		= { 16 },
		.color		= S5P_FIMC_YCBYCR422,
		.memplanes	= 1,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
115
	}, {
116 117 118 119 120 121 122
		.name		= "YUV 4:2:2 planar, Y/CrCb",
		.fourcc		= V4L2_PIX_FMT_NV61,
		.depth		= { 16 },
		.color		= S5P_FIMC_YCRYCB422,
		.memplanes	= 1,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
123
	}, {
124 125 126 127 128 129 130
		.name		= "YUV 4:2:0 planar, YCbCr",
		.fourcc		= V4L2_PIX_FMT_YUV420,
		.depth		= { 12 },
		.color		= S5P_FIMC_YCBCR420,
		.memplanes	= 1,
		.colplanes	= 3,
		.flags		= FMT_FLAGS_M2M,
131
	}, {
132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162
		.name		= "YUV 4:2:0 planar, Y/CbCr",
		.fourcc		= V4L2_PIX_FMT_NV12,
		.depth		= { 12 },
		.color		= S5P_FIMC_YCBCR420,
		.memplanes	= 1,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
	}, {
		.name		= "YUV 4:2:0 non-contiguous 2-planar, Y/CbCr",
		.fourcc		= V4L2_PIX_FMT_NV12M,
		.color		= S5P_FIMC_YCBCR420,
		.depth		= { 8, 4 },
		.memplanes	= 2,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
	}, {
		.name		= "YUV 4:2:0 non-contiguous 3-planar, Y/Cb/Cr",
		.fourcc		= V4L2_PIX_FMT_YUV420M,
		.color		= S5P_FIMC_YCBCR420,
		.depth		= { 8, 2, 2 },
		.memplanes	= 3,
		.colplanes	= 3,
		.flags		= FMT_FLAGS_M2M,
	}, {
		.name		= "YUV 4:2:0 non-contiguous 2-planar, Y/CbCr, tiled",
		.fourcc		= V4L2_PIX_FMT_NV12MT,
		.color		= S5P_FIMC_YCBCR420,
		.depth		= { 8, 4 },
		.memplanes	= 2,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
163
	},
164
};
165 166 167 168 169 170 171 172 173

static struct v4l2_queryctrl fimc_ctrls[] = {
	{
		.id		= V4L2_CID_HFLIP,
		.type		= V4L2_CTRL_TYPE_BOOLEAN,
		.name		= "Horizontal flip",
		.minimum	= 0,
		.maximum	= 1,
		.default_value	= 0,
174
	}, {
175 176 177 178 179 180
		.id		= V4L2_CID_VFLIP,
		.type		= V4L2_CTRL_TYPE_BOOLEAN,
		.name		= "Vertical flip",
		.minimum	= 0,
		.maximum	= 1,
		.default_value	= 0,
181
	}, {
182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202
		.id		= V4L2_CID_ROTATE,
		.type		= V4L2_CTRL_TYPE_INTEGER,
		.name		= "Rotation (CCW)",
		.minimum	= 0,
		.maximum	= 270,
		.step		= 90,
		.default_value	= 0,
	},
};


static struct v4l2_queryctrl *get_ctrl(int id)
{
	int i;

	for (i = 0; i < ARRAY_SIZE(fimc_ctrls); ++i)
		if (id == fimc_ctrls[i].id)
			return &fimc_ctrls[i];
	return NULL;
}

203
int fimc_check_scaler_ratio(int sw, int sh, int dw, int dh, int rot)
204
{
205
	int tx, ty;
206

207 208 209
	if (rot == 90 || rot == 270) {
		ty = dw;
		tx = dh;
210
	} else {
211 212
		tx = dw;
		ty = dh;
213 214
	}

215 216 217
	if ((sw >= SCALER_MAX_HRATIO * tx) || (sh >= SCALER_MAX_VRATIO * ty))
		return -EINVAL;

218 219 220 221 222
	return 0;
}

static int fimc_get_scaler_factor(u32 src, u32 tar, u32 *ratio, u32 *shift)
{
223 224 225
	u32 sh = 6;

	if (src >= 64 * tar)
226
		return -EINVAL;
227 228 229 230 231 232 233

	while (sh--) {
		u32 tmp = 1 << sh;
		if (src >= tar * tmp) {
			*shift = sh, *ratio = tmp;
			return 0;
		}
234 235
	}

236 237 238 239
	*shift = 0, *ratio = 1;

	dbg("s: %d, t: %d, shift: %d, ratio: %d",
	    src, tar, *shift, *ratio);
240 241 242
	return 0;
}

243
int fimc_set_scaler_info(struct fimc_ctx *ctx)
244 245 246 247
{
	struct fimc_scaler *sc = &ctx->scaler;
	struct fimc_frame *s_frame = &ctx->s_frame;
	struct fimc_frame *d_frame = &ctx->d_frame;
248
	struct samsung_fimc_variant *variant = ctx->fimc_dev->variant;
249 250 251
	int tx, ty, sx, sy;
	int ret;

252 253 254 255 256 257 258
	if (ctx->rotation == 90 || ctx->rotation == 270) {
		ty = d_frame->width;
		tx = d_frame->height;
	} else {
		tx = d_frame->width;
		ty = d_frame->height;
	}
259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286
	if (tx <= 0 || ty <= 0) {
		v4l2_err(&ctx->fimc_dev->m2m.v4l2_dev,
			"invalid target size: %d x %d", tx, ty);
		return -EINVAL;
	}

	sx = s_frame->width;
	sy = s_frame->height;
	if (sx <= 0 || sy <= 0) {
		err("invalid source size: %d x %d", sx, sy);
		return -EINVAL;
	}

	sc->real_width = sx;
	sc->real_height = sy;
	dbg("sx= %d, sy= %d, tx= %d, ty= %d", sx, sy, tx, ty);

	ret = fimc_get_scaler_factor(sx, tx, &sc->pre_hratio, &sc->hfactor);
	if (ret)
		return ret;

	ret = fimc_get_scaler_factor(sy, ty,  &sc->pre_vratio, &sc->vfactor);
	if (ret)
		return ret;

	sc->pre_dst_width = sx / sc->pre_hratio;
	sc->pre_dst_height = sy / sc->pre_vratio;

287 288 289 290 291 292 293 294
	if (variant->has_mainscaler_ext) {
		sc->main_hratio = (sx << 14) / (tx << sc->hfactor);
		sc->main_vratio = (sy << 14) / (ty << sc->vfactor);
	} else {
		sc->main_hratio = (sx << 8) / (tx << sc->hfactor);
		sc->main_vratio = (sy << 8) / (ty << sc->vfactor);

	}
295 296 297 298 299 300 301 302 303 304 305 306 307 308 309

	sc->scaleup_h = (tx >= sx) ? 1 : 0;
	sc->scaleup_v = (ty >= sy) ? 1 : 0;

	/* check to see if input and output size/format differ */
	if (s_frame->fmt->color == d_frame->fmt->color
		&& s_frame->width == d_frame->width
		&& s_frame->height == d_frame->height)
		sc->copy_mode = 1;
	else
		sc->copy_mode = 0;

	return 0;
}

310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326
static int stop_streaming(struct vb2_queue *q)
{
	struct fimc_ctx *ctx = q->drv_priv;
	struct fimc_dev *fimc = ctx->fimc_dev;

	if (!fimc_m2m_pending(fimc))
		return 0;

	set_bit(ST_M2M_SHUT, &fimc->state);

	wait_event_timeout(fimc->irq_queue,
			   !test_bit(ST_M2M_SHUT, &fimc->state),
			   FIMC_SHUTDOWN_TIMEOUT);

	return 0;
}

327 328 329
static void fimc_capture_handler(struct fimc_dev *fimc)
{
	struct fimc_vid_cap *cap = &fimc->vid_cap;
330
	struct fimc_vid_buffer *v_buf;
331

332 333
	if (!list_empty(&cap->active_buf_q) &&
	    test_bit(ST_CAPT_RUN, &fimc->state)) {
334
		v_buf = active_queue_pop(cap);
335
		vb2_buffer_done(&v_buf->vb, VB2_BUF_STATE_DONE);
336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356
	}

	if (test_and_clear_bit(ST_CAPT_SHUT, &fimc->state)) {
		wake_up(&fimc->irq_queue);
		return;
	}

	if (!list_empty(&cap->pending_buf_q)) {

		v_buf = pending_queue_pop(cap);
		fimc_hw_set_output_addr(fimc, &v_buf->paddr, cap->buf_index);
		v_buf->index = cap->buf_index;

		/* Move the buffer to the capture active queue */
		active_queue_add(cap, v_buf);

		dbg("next frame: %d, done frame: %d",
		    fimc_hw_get_frame_index(fimc), v_buf->index);

		if (++cap->buf_index >= FIMC_MAX_OUT_BUFS)
			cap->buf_index = 0;
357 358 359 360
	}

	if (cap->active_buf_cnt == 0) {
		clear_bit(ST_CAPT_RUN, &fimc->state);
361

362 363 364 365
		if (++cap->buf_index >= FIMC_MAX_OUT_BUFS)
			cap->buf_index = 0;
	} else {
		set_bit(ST_CAPT_RUN, &fimc->state);
366 367
	}

368
	dbg("frame: %d, active_buf_cnt: %d",
369 370
	    fimc_hw_get_frame_index(fimc), cap->active_buf_cnt);
}
371 372 373

static irqreturn_t fimc_isr(int irq, void *priv)
{
374
	struct fimc_dev *fimc = priv;
375
	struct fimc_vid_cap *cap = &fimc->vid_cap;
376 377 378 379 380 381

	BUG_ON(!fimc);
	fimc_hw_clear_irq(fimc);

	spin_lock(&fimc->slock);

382 383 384 385
	if (test_and_clear_bit(ST_M2M_SHUT, &fimc->state)) {
		wake_up(&fimc->irq_queue);
		goto isr_unlock;
	} else if (test_and_clear_bit(ST_M2M_PEND, &fimc->state)) {
386 387 388
		struct vb2_buffer *src_vb, *dst_vb;
		struct fimc_ctx *ctx = v4l2_m2m_get_curr_priv(fimc->m2m.m2m_dev);

389 390
		if (!ctx || !ctx->m2m_ctx)
			goto isr_unlock;
391 392 393 394 395 396

		src_vb = v4l2_m2m_src_buf_remove(ctx->m2m_ctx);
		dst_vb = v4l2_m2m_dst_buf_remove(ctx->m2m_ctx);
		if (src_vb && dst_vb) {
			v4l2_m2m_buf_done(src_vb, VB2_BUF_STATE_DONE);
			v4l2_m2m_buf_done(dst_vb, VB2_BUF_STATE_DONE);
397 398
			v4l2_m2m_job_finish(fimc->m2m.m2m_dev, ctx->m2m_ctx);
		}
399 400 401 402
		goto isr_unlock;

	}

403 404
	if (test_bit(ST_CAPT_PEND, &fimc->state)) {
		fimc_capture_irq_handler(fimc);
405

406 407 408 409
		if (cap->active_buf_cnt == 1) {
			fimc_deactivate_capture(fimc);
			clear_bit(ST_CAPT_STREAM, &fimc->state);
		}
410 411 412 413 414 415 416
	}

isr_unlock:
	spin_unlock(&fimc->slock);
	return IRQ_HANDLED;
}

417
/* The color format (colplanes, memplanes) must be already configured. */
418
int fimc_prepare_addr(struct fimc_ctx *ctx, struct vb2_buffer *vb,
419
		      struct fimc_frame *frame, struct fimc_addr *paddr)
420 421
{
	int ret = 0;
422
	u32 pix_size;
423

424
	if (vb == NULL || frame == NULL)
425 426 427 428
		return -EINVAL;

	pix_size = frame->width * frame->height;

429 430 431 432
	dbg("memplanes= %d, colplanes= %d, pix_size= %d",
		frame->fmt->memplanes, frame->fmt->colplanes, pix_size);

	paddr->y = vb2_dma_contig_plane_paddr(vb, 0);
433

434 435
	if (frame->fmt->memplanes == 1) {
		switch (frame->fmt->colplanes) {
436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457
		case 1:
			paddr->cb = 0;
			paddr->cr = 0;
			break;
		case 2:
			/* decompose Y into Y/Cb */
			paddr->cb = (u32)(paddr->y + pix_size);
			paddr->cr = 0;
			break;
		case 3:
			paddr->cb = (u32)(paddr->y + pix_size);
			/* decompose Y into Y/Cb/Cr */
			if (S5P_FIMC_YCBCR420 == frame->fmt->color)
				paddr->cr = (u32)(paddr->cb
						+ (pix_size >> 2));
			else /* 422 */
				paddr->cr = (u32)(paddr->cb
						+ (pix_size >> 1));
			break;
		default:
			return -EINVAL;
		}
458 459 460 461 462 463
	} else {
		if (frame->fmt->memplanes >= 2)
			paddr->cb = vb2_dma_contig_plane_paddr(vb, 1);

		if (frame->fmt->memplanes == 3)
			paddr->cr = vb2_dma_contig_plane_paddr(vb, 2);
464 465
	}

466 467
	dbg("PHYS_ADDR: y= 0x%X  cb= 0x%X cr= 0x%X ret= %d",
	    paddr->y, paddr->cb, paddr->cr, ret);
468 469 470 471 472 473 474 475 476 477 478 479 480 481

	return ret;
}

/* Set order for 1 and 2 plane YCBCR 4:2:2 formats. */
static void fimc_set_yuv_order(struct fimc_ctx *ctx)
{
	/* The one only mode supported in SoC. */
	ctx->in_order_2p = S5P_FIMC_LSB_CRCB;
	ctx->out_order_2p = S5P_FIMC_LSB_CRCB;

	/* Set order for 1 plane input formats. */
	switch (ctx->s_frame.fmt->color) {
	case S5P_FIMC_YCRYCB422:
482
		ctx->in_order_1p = S5P_MSCTRL_ORDER422_CBYCRY;
483 484
		break;
	case S5P_FIMC_CBYCRY422:
485
		ctx->in_order_1p = S5P_MSCTRL_ORDER422_YCRYCB;
486 487
		break;
	case S5P_FIMC_CRYCBY422:
488
		ctx->in_order_1p = S5P_MSCTRL_ORDER422_YCBYCR;
489 490 491
		break;
	case S5P_FIMC_YCBYCR422:
	default:
492
		ctx->in_order_1p = S5P_MSCTRL_ORDER422_CRYCBY;
493 494 495 496 497 498
		break;
	}
	dbg("ctx->in_order_1p= %d", ctx->in_order_1p);

	switch (ctx->d_frame.fmt->color) {
	case S5P_FIMC_YCRYCB422:
499
		ctx->out_order_1p = S5P_CIOCTRL_ORDER422_CBYCRY;
500 501
		break;
	case S5P_FIMC_CBYCRY422:
502
		ctx->out_order_1p = S5P_CIOCTRL_ORDER422_YCRYCB;
503 504
		break;
	case S5P_FIMC_CRYCBY422:
505
		ctx->out_order_1p = S5P_CIOCTRL_ORDER422_YCBYCR;
506 507 508
		break;
	case S5P_FIMC_YCBYCR422:
	default:
509
		ctx->out_order_1p = S5P_CIOCTRL_ORDER422_CRYCBY;
510 511 512 513 514
		break;
	}
	dbg("ctx->out_order_1p= %d", ctx->out_order_1p);
}

515 516 517
static void fimc_prepare_dma_offset(struct fimc_ctx *ctx, struct fimc_frame *f)
{
	struct samsung_fimc_variant *variant = ctx->fimc_dev->variant;
518 519 520 521
	u32 i, depth = 0;

	for (i = 0; i < f->fmt->colplanes; i++)
		depth += f->fmt->depth[i];
522 523 524

	f->dma_offset.y_h = f->offs_h;
	if (!variant->pix_hoff)
525
		f->dma_offset.y_h *= (depth >> 3);
526 527 528 529 530 531 532 533 534 535

	f->dma_offset.y_v = f->offs_v;

	f->dma_offset.cb_h = f->offs_h;
	f->dma_offset.cb_v = f->offs_v;

	f->dma_offset.cr_h = f->offs_h;
	f->dma_offset.cr_v = f->offs_v;

	if (!variant->pix_hoff) {
536
		if (f->fmt->colplanes == 3) {
537 538 539 540 541 542 543 544 545 546 547 548 549
			f->dma_offset.cb_h >>= 1;
			f->dma_offset.cr_h >>= 1;
		}
		if (f->fmt->color == S5P_FIMC_YCBCR420) {
			f->dma_offset.cb_v >>= 1;
			f->dma_offset.cr_v >>= 1;
		}
	}

	dbg("in_offset: color= %d, y_h= %d, y_v= %d",
	    f->fmt->color, f->dma_offset.y_h, f->dma_offset.y_v);
}

550 551 552 553 554 555 556 557 558
/**
 * fimc_prepare_config - check dimensions, operation and color mode
 *			 and pre-calculate offset and the scaling coefficients.
 *
 * @ctx: hardware context information
 * @flags: flags indicating which parameters to check/update
 *
 * Return: 0 if dimensions are valid or non zero otherwise.
 */
559
int fimc_prepare_config(struct fimc_ctx *ctx, u32 flags)
560 561
{
	struct fimc_frame *s_frame, *d_frame;
562
	struct vb2_buffer *vb = NULL;
563 564 565 566 567 568
	int ret = 0;

	s_frame = &ctx->s_frame;
	d_frame = &ctx->d_frame;

	if (flags & FIMC_PARAMS) {
569 570 571
		/* Prepare the DMA offset ratios for scaler. */
		fimc_prepare_dma_offset(ctx, &ctx->s_frame);
		fimc_prepare_dma_offset(ctx, &ctx->d_frame);
572 573 574 575 576 577

		if (s_frame->height > (SCALER_MAX_VRATIO * d_frame->height) ||
		    s_frame->width > (SCALER_MAX_HRATIO * d_frame->width)) {
			err("out of scaler range");
			return -EINVAL;
		}
578
		fimc_set_yuv_order(ctx);
579 580 581 582 583 584
	}

	/* Input DMA mode is not allowed when the scaler is disabled. */
	ctx->scaler.enabled = 1;

	if (flags & FIMC_SRC_ADDR) {
585 586
		vb = v4l2_m2m_next_src_buf(ctx->m2m_ctx);
		ret = fimc_prepare_addr(ctx, vb, s_frame, &s_frame->paddr);
587 588 589 590 591
		if (ret)
			return ret;
	}

	if (flags & FIMC_DST_ADDR) {
592 593
		vb = v4l2_m2m_next_dst_buf(ctx->m2m_ctx);
		ret = fimc_prepare_addr(ctx, vb, d_frame, &d_frame->paddr);
594 595 596 597 598 599 600 601 602 603 604 605
	}

	return ret;
}

static void fimc_dma_run(void *priv)
{
	struct fimc_ctx *ctx = priv;
	struct fimc_dev *fimc;
	unsigned long flags;
	u32 ret;

606
	if (WARN(!ctx, "null hardware context\n"))
607 608 609 610 611 612 613 614 615 616
		return;

	fimc = ctx->fimc_dev;

	spin_lock_irqsave(&ctx->slock, flags);
	set_bit(ST_M2M_PEND, &fimc->state);

	ctx->state |= (FIMC_SRC_ADDR | FIMC_DST_ADDR);
	ret = fimc_prepare_config(ctx, ctx->state);
	if (ret) {
617
		err("Wrong parameters");
618 619
		goto dma_unlock;
	}
620 621
	/* Reconfigure hardware if the context has changed. */
	if (fimc->m2m.ctx != ctx) {
622
		ctx->state |= FIMC_PARAMS;
623 624
		fimc->m2m.ctx = ctx;
	}
625 626 627 628 629 630 631

	fimc_hw_set_input_addr(fimc, &ctx->s_frame.paddr);

	if (ctx->state & FIMC_PARAMS) {
		fimc_hw_set_input_path(ctx);
		fimc_hw_set_in_dma(ctx);
		if (fimc_set_scaler_info(ctx)) {
632
			err("Scaler setup error");
633 634
			goto dma_unlock;
		}
635 636

		fimc_hw_set_prescaler(ctx);
637
		fimc_hw_set_mainscaler(ctx);
638 639 640 641 642 643 644
		fimc_hw_set_target_format(ctx);
		fimc_hw_set_rotation(ctx);
		fimc_hw_set_effect(ctx);
	}

	fimc_hw_set_output_path(ctx);
	if (ctx->state & (FIMC_DST_ADDR | FIMC_PARAMS))
645
		fimc_hw_set_output_addr(fimc, &ctx->d_frame.paddr, -1);
646 647 648 649

	if (ctx->state & FIMC_PARAMS)
		fimc_hw_set_out_dma(ctx);

650
	fimc_activate_capture(ctx);
651

652 653
	ctx->state &= (FIMC_CTX_M2M | FIMC_CTX_CAP |
		       FIMC_SRC_FMT | FIMC_DST_FMT);
654
	fimc_hw_activate_input_dma(fimc, true);
655 656 657 658 659

dma_unlock:
	spin_unlock_irqrestore(&ctx->slock, flags);
}

660 661
static void fimc_job_abort(void *priv)
{
662 663 664 665 666 667 668 669 670 671 672
	struct fimc_ctx *ctx = priv;
	struct fimc_dev *fimc = ctx->fimc_dev;

	if (!fimc_m2m_pending(fimc))
		return;

	set_bit(ST_M2M_SHUT, &fimc->state);

	wait_event_timeout(fimc->irq_queue,
			   !test_bit(ST_M2M_SHUT, &fimc->state),
			   FIMC_SHUTDOWN_TIMEOUT);
673
}
674

675
static int fimc_queue_setup(struct vb2_queue *vq, unsigned int *num_buffers,
676 677
			    unsigned int *num_planes, unsigned long sizes[],
			    void *allocators[])
678
{
679
	struct fimc_ctx *ctx = vb2_get_drv_priv(vq);
680 681 682 683 684 685
	struct fimc_frame *f;
	int i;

	f = ctx_get_frame(ctx, vq->type);
	if (IS_ERR(f))
		return PTR_ERR(f);
686

687 688 689 690 691 692
	/*
	 * Return number of non-contigous planes (plane buffers)
	 * depending on the configured color format.
	 */
	if (f->fmt)
		*num_planes = f->fmt->memplanes;
693

694 695 696 697
	for (i = 0; i < f->fmt->memplanes; i++) {
		sizes[i] = (f->width * f->height * f->fmt->depth[i]) >> 3;
		allocators[i] = ctx->fimc_dev->alloc_ctx;
	}
698

699 700
	if (*num_buffers == 0)
		*num_buffers = 1;
701 702 703 704

	return 0;
}

705
static int fimc_buf_prepare(struct vb2_buffer *vb)
706
{
707
	struct fimc_ctx *ctx = vb2_get_drv_priv(vb->vb2_queue);
708
	struct fimc_frame *frame;
709
	int i;
710

711
	frame = ctx_get_frame(ctx, vb->vb2_queue->type);
712 713
	if (IS_ERR(frame))
		return PTR_ERR(frame);
714

715 716
	for (i = 0; i < frame->fmt->memplanes; i++)
		vb2_set_plane_payload(vb, i, frame->payload[i]);
717 718 719 720

	return 0;
}

721
static void fimc_buf_queue(struct vb2_buffer *vb)
722
{
723
	struct fimc_ctx *ctx = vb2_get_drv_priv(vb->vb2_queue);
724 725 726

	dbg("ctx: %p, ctx->state: 0x%x", ctx, ctx->state);

727 728 729
	if (ctx->m2m_ctx)
		v4l2_m2m_buf_queue(ctx->m2m_ctx, vb);
}
730

731 732 733 734 735
static void fimc_lock(struct vb2_queue *vq)
{
	struct fimc_ctx *ctx = vb2_get_drv_priv(vq);
	mutex_lock(&ctx->fimc_dev->lock);
}
736

737 738 739 740
static void fimc_unlock(struct vb2_queue *vq)
{
	struct fimc_ctx *ctx = vb2_get_drv_priv(vq);
	mutex_unlock(&ctx->fimc_dev->lock);
741 742
}

743 744 745 746 747 748
struct vb2_ops fimc_qops = {
	.queue_setup	 = fimc_queue_setup,
	.buf_prepare	 = fimc_buf_prepare,
	.buf_queue	 = fimc_buf_queue,
	.wait_prepare	 = fimc_unlock,
	.wait_finish	 = fimc_lock,
749
	.stop_streaming	 = stop_streaming,
750 751 752 753 754 755 756 757 758 759 760 761 762
};

static int fimc_m2m_querycap(struct file *file, void *priv,
			   struct v4l2_capability *cap)
{
	struct fimc_ctx *ctx = file->private_data;
	struct fimc_dev *fimc = ctx->fimc_dev;

	strncpy(cap->driver, fimc->pdev->name, sizeof(cap->driver) - 1);
	strncpy(cap->card, fimc->pdev->name, sizeof(cap->card) - 1);
	cap->bus_info[0] = 0;
	cap->version = KERNEL_VERSION(1, 0, 0);
	cap->capabilities = V4L2_CAP_STREAMING |
763 764
		V4L2_CAP_VIDEO_CAPTURE | V4L2_CAP_VIDEO_OUTPUT |
		V4L2_CAP_VIDEO_CAPTURE_MPLANE | V4L2_CAP_VIDEO_OUTPUT_MPLANE;
765 766 767 768

	return 0;
}

769
int fimc_vidioc_enum_fmt_mplane(struct file *file, void *priv,
770 771 772 773 774 775 776 777 778 779
				struct v4l2_fmtdesc *f)
{
	struct fimc_fmt *fmt;

	if (f->index >= ARRAY_SIZE(fimc_formats))
		return -EINVAL;

	fmt = &fimc_formats[f->index];
	strncpy(f->description, fmt->name, sizeof(f->description) - 1);
	f->pixelformat = fmt->fourcc;
780

781 782 783
	return 0;
}

784 785
int fimc_vidioc_g_fmt_mplane(struct file *file, void *priv,
			     struct v4l2_format *f)
786 787 788 789
{
	struct fimc_ctx *ctx = priv;
	struct fimc_frame *frame;

790
	frame = ctx_get_frame(ctx, f->type);
791 792
	if (IS_ERR(frame))
		return PTR_ERR(frame);
793 794 795 796 797 798 799 800 801

	f->fmt.pix.width	= frame->width;
	f->fmt.pix.height	= frame->height;
	f->fmt.pix.field	= V4L2_FIELD_NONE;
	f->fmt.pix.pixelformat	= frame->fmt->fourcc;

	return 0;
}

802
struct fimc_fmt *find_format(struct v4l2_format *f, unsigned int mask)
803 804 805 806 807 808
{
	struct fimc_fmt *fmt;
	unsigned int i;

	for (i = 0; i < ARRAY_SIZE(fimc_formats); ++i) {
		fmt = &fimc_formats[i];
809 810
		if (fmt->fourcc == f->fmt.pix.pixelformat &&
		   (fmt->flags & mask))
811 812 813
			break;
	}

814
	return (i == ARRAY_SIZE(fimc_formats)) ? NULL : fmt;
815 816
}

817 818
struct fimc_fmt *find_mbus_format(struct v4l2_mbus_framefmt *f,
				  unsigned int mask)
819 820
{
	struct fimc_fmt *fmt;
821 822 823 824 825 826 827 828 829 830 831 832
	unsigned int i;

	for (i = 0; i < ARRAY_SIZE(fimc_formats); ++i) {
		fmt = &fimc_formats[i];
		if (fmt->mbus_code == f->code && (fmt->flags & mask))
			break;
	}

	return (i == ARRAY_SIZE(fimc_formats)) ? NULL : fmt;
}


833 834
int fimc_vidioc_try_fmt_mplane(struct file *file, void *priv,
			       struct v4l2_format *f)
835
{
836 837 838
	struct fimc_ctx *ctx = priv;
	struct fimc_dev *fimc = ctx->fimc_dev;
	struct samsung_fimc_variant *variant = fimc->variant;
839
	struct v4l2_pix_format_mplane *pix = &f->fmt.pix_mp;
840 841
	struct fimc_fmt *fmt;
	u32 max_width, mod_x, mod_y, mask;
842 843
	int i, is_output = 0;

844

845
	if (f->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE) {
846 847 848
		if (ctx->state & FIMC_CTX_CAP)
			return -EINVAL;
		is_output = 1;
849
	} else if (f->type != V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE) {
850 851 852
		return -EINVAL;
	}

853
	dbg("w: %d, h: %d", pix->width, pix->height);
854 855 856 857 858 859

	mask = is_output ? FMT_FLAGS_M2M : FMT_FLAGS_M2M | FMT_FLAGS_CAM;
	fmt = find_format(f, mask);
	if (!fmt) {
		v4l2_err(&fimc->m2m.v4l2_dev, "Fourcc format (0x%X) invalid.\n",
			 pix->pixelformat);
860
		return -EINVAL;
861 862
	}

863 864 865
	if (pix->field == V4L2_FIELD_ANY)
		pix->field = V4L2_FIELD_NONE;
	else if (V4L2_FIELD_NONE != pix->field)
866
		return -EINVAL;
867

868
	if (is_output) {
869
		max_width = variant->pix_limit->scaler_dis_w;
870
		mod_x = ffs(variant->min_inp_pixsize) - 1;
871
	} else {
872
		max_width = variant->pix_limit->out_rot_dis_w;
873
		mod_x = ffs(variant->min_out_pixsize) - 1;
874 875 876
	}

	if (tiled_fmt(fmt)) {
877 878 879
		mod_x = 6; /* 64 x 32 pixels tile */
		mod_y = 5;
	} else {
880
		if (fimc->id == 1 && variant->pix_hoff)
881 882 883
			mod_y = fimc_fmt_is_rgb(fmt->color) ? 0 : 1;
		else
			mod_y = mod_x;
884 885
	}

886
	dbg("mod_x: %d, mod_y: %d, max_w: %d", mod_x, mod_y, max_width);
887

888
	v4l_bound_align_image(&pix->width, 16, max_width, mod_x,
889
		&pix->height, 8, variant->pix_limit->scaler_dis_w, mod_y, 0);
890

891 892 893 894 895 896 897 898 899 900
	pix->num_planes = fmt->memplanes;

	for (i = 0; i < pix->num_planes; ++i) {
		int bpl = pix->plane_fmt[i].bytesperline;

		dbg("[%d] bpl: %d, depth: %d, w: %d, h: %d",
		    i, bpl, fmt->depth[i], pix->width, pix->height);

		if (!bpl || (bpl * 8 / fmt->depth[i]) > pix->width)
			bpl = (pix->width * fmt->depth[0]) >> 3;
901

902 903
		if (!pix->plane_fmt[i].sizeimage)
			pix->plane_fmt[i].sizeimage = pix->height * bpl;
904

905 906 907 908 909 910
		pix->plane_fmt[i].bytesperline = bpl;

		dbg("[%d]: bpl: %d, sizeimage: %d",
		    i, pix->plane_fmt[i].bytesperline,
		    pix->plane_fmt[i].sizeimage);
	}
911

912
	return 0;
913
}
914

915 916
static int fimc_m2m_s_fmt_mplane(struct file *file, void *priv,
				 struct v4l2_format *f)
917 918
{
	struct fimc_ctx *ctx = priv;
919
	struct fimc_dev *fimc = ctx->fimc_dev;
920
	struct vb2_queue *vq;
921
	struct fimc_frame *frame;
922
	struct v4l2_pix_format_mplane *pix;
923
	unsigned long flags;
924
	int i, ret = 0;
925
	u32 tmp;
926

927
	ret = fimc_vidioc_try_fmt_mplane(file, priv, f);
928 929 930
	if (ret)
		return ret;

931
	vq = v4l2_m2m_get_vq(ctx->m2m_ctx, f->type);
932

933
	if (vb2_is_streaming(vq)) {
934 935
		v4l2_err(&fimc->m2m.v4l2_dev, "queue (%d) busy\n", f->type);
		return -EBUSY;
936
	}
937

938
	if (f->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE) {
939
		frame = &ctx->s_frame;
940
	} else if (f->type == V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE) {
941 942
		frame = &ctx->d_frame;
	} else {
943
		v4l2_err(&fimc->m2m.v4l2_dev,
944
			 "Wrong buffer/video queue type (%d)\n", f->type);
945
		return -EINVAL;
946 947
	}

948
	pix = &f->fmt.pix_mp;
949
	frame->fmt = find_format(f, FMT_FLAGS_M2M);
950 951
	if (!frame->fmt)
		return -EINVAL;
952

953 954 955 956 957
	for (i = 0; i < frame->fmt->colplanes; i++)
		frame->payload[i] = pix->plane_fmt[i].bytesperline * pix->height;

	frame->f_width	= pix->plane_fmt[0].bytesperline * 8 /
		frame->fmt->depth[0];
958 959 960 961
	frame->f_height	= pix->height;
	frame->width	= pix->width;
	frame->height	= pix->height;
	frame->o_width	= pix->width;
962
	frame->o_height = pix->height;
963 964 965
	frame->offs_h	= 0;
	frame->offs_v	= 0;

966
	spin_lock_irqsave(&ctx->slock, flags);
967 968
	tmp = (frame == &ctx->d_frame) ? FIMC_DST_FMT : FIMC_SRC_FMT;
	ctx->state |= FIMC_PARAMS | tmp;
969 970
	spin_unlock_irqrestore(&ctx->slock, flags);

971
	dbg("f_w: %d, f_h: %d", frame->f_width, frame->f_height);
972

973
	return 0;
974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008
}

static int fimc_m2m_reqbufs(struct file *file, void *priv,
			  struct v4l2_requestbuffers *reqbufs)
{
	struct fimc_ctx *ctx = priv;
	return v4l2_m2m_reqbufs(file, ctx->m2m_ctx, reqbufs);
}

static int fimc_m2m_querybuf(struct file *file, void *priv,
			   struct v4l2_buffer *buf)
{
	struct fimc_ctx *ctx = priv;
	return v4l2_m2m_querybuf(file, ctx->m2m_ctx, buf);
}

static int fimc_m2m_qbuf(struct file *file, void *priv,
			  struct v4l2_buffer *buf)
{
	struct fimc_ctx *ctx = priv;

	return v4l2_m2m_qbuf(file, ctx->m2m_ctx, buf);
}

static int fimc_m2m_dqbuf(struct file *file, void *priv,
			   struct v4l2_buffer *buf)
{
	struct fimc_ctx *ctx = priv;
	return v4l2_m2m_dqbuf(file, ctx->m2m_ctx, buf);
}

static int fimc_m2m_streamon(struct file *file, void *priv,
			   enum v4l2_buf_type type)
{
	struct fimc_ctx *ctx = priv;
1009 1010

	/* The source and target color format need to be set */
1011 1012 1013 1014
	if (V4L2_TYPE_IS_OUTPUT(type)) {
		if (~ctx->state & FIMC_SRC_FMT)
			return -EINVAL;
	} else if (~ctx->state & FIMC_DST_FMT) {
1015
		return -EINVAL;
1016
	}
1017

1018 1019 1020 1021 1022 1023 1024 1025 1026 1027
	return v4l2_m2m_streamon(file, ctx->m2m_ctx, type);
}

static int fimc_m2m_streamoff(struct file *file, void *priv,
			    enum v4l2_buf_type type)
{
	struct fimc_ctx *ctx = priv;
	return v4l2_m2m_streamoff(file, ctx->m2m_ctx, type);
}

1028
int fimc_vidioc_queryctrl(struct file *file, void *priv,
1029 1030
			    struct v4l2_queryctrl *qc)
{
1031
	struct fimc_ctx *ctx = priv;
1032
	struct v4l2_queryctrl *c;
1033
	int ret = -EINVAL;
1034

1035
	c = get_ctrl(qc->id);
1036 1037 1038 1039 1040
	if (c) {
		*qc = *c;
		return 0;
	}

1041
	if (ctx->state & FIMC_CTX_CAP) {
1042
		return v4l2_subdev_call(ctx->fimc_dev->vid_cap.sd,
1043
					core, queryctrl, qc);
1044 1045
	}
	return ret;
1046 1047
}

1048
int fimc_vidioc_g_ctrl(struct file *file, void *priv,
1049 1050 1051
			 struct v4l2_control *ctrl)
{
	struct fimc_ctx *ctx = priv;
1052
	struct fimc_dev *fimc = ctx->fimc_dev;
1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064

	switch (ctrl->id) {
	case V4L2_CID_HFLIP:
		ctrl->value = (FLIP_X_AXIS & ctx->flip) ? 1 : 0;
		break;
	case V4L2_CID_VFLIP:
		ctrl->value = (FLIP_Y_AXIS & ctx->flip) ? 1 : 0;
		break;
	case V4L2_CID_ROTATE:
		ctrl->value = ctx->rotation;
		break;
	default:
1065
		if (ctx->state & FIMC_CTX_CAP) {
1066 1067
			return v4l2_subdev_call(fimc->vid_cap.sd, core,
						g_ctrl, ctrl);
1068 1069 1070
		} else {
			v4l2_err(&fimc->m2m.v4l2_dev,
				 "Invalid control\n");
1071
			return -EINVAL;
1072
		}
1073 1074
	}
	dbg("ctrl->value= %d", ctrl->value);
1075

1076
	return 0;
1077 1078
}

1079
int check_ctrl_val(struct fimc_ctx *ctx,  struct v4l2_control *ctrl)
1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095
{
	struct v4l2_queryctrl *c;
	c = get_ctrl(ctrl->id);
	if (!c)
		return -EINVAL;

	if (ctrl->value < c->minimum || ctrl->value > c->maximum
		|| (c->step != 0 && ctrl->value % c->step != 0)) {
		v4l2_err(&ctx->fimc_dev->m2m.v4l2_dev,
		"Invalid control value\n");
		return -ERANGE;
	}

	return 0;
}

1096
int fimc_s_ctrl(struct fimc_ctx *ctx, struct v4l2_control *ctrl)
1097 1098
{
	struct samsung_fimc_variant *variant = ctx->fimc_dev->variant;
1099
	struct fimc_dev *fimc = ctx->fimc_dev;
1100
	unsigned long flags;
1101
	int ret = 0;
1102

1103
	spin_lock_irqsave(&ctx->slock, flags);
1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120

	switch (ctrl->id) {
	case V4L2_CID_HFLIP:
		if (ctrl->value)
			ctx->flip |= FLIP_X_AXIS;
		else
			ctx->flip &= ~FLIP_X_AXIS;
		break;

	case V4L2_CID_VFLIP:
		if (ctrl->value)
			ctx->flip |= FLIP_Y_AXIS;
		else
			ctx->flip &= ~FLIP_Y_AXIS;
		break;

	case V4L2_CID_ROTATE:
1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134
		if (!(~ctx->state & (FIMC_DST_FMT | FIMC_SRC_FMT))) {
			ret = fimc_check_scaler_ratio(ctx->s_frame.width,
						      ctx->s_frame.height,
						      ctx->d_frame.width,
						      ctx->d_frame.height,
						      ctrl->value);
			if (ret) {
				v4l2_err(&fimc->m2m.v4l2_dev,
					 "Out of scaler range");
				spin_unlock_irqrestore(&ctx->slock, flags);
				return -EINVAL;
			}
		}

1135 1136 1137 1138 1139 1140 1141
		/* Check for the output rotator availability */
		if ((ctrl->value == 90 || ctrl->value == 270) &&
		    (ctx->in_path == FIMC_DMA && !variant->has_out_rot)) {
			spin_unlock_irqrestore(&ctx->slock, flags);
			return -EINVAL;
		} else {
			ctx->rotation = ctrl->value;
1142 1143 1144 1145
		}
		break;

	default:
1146 1147
		spin_unlock_irqrestore(&ctx->slock, flags);
		v4l2_err(&fimc->m2m.v4l2_dev, "Invalid control\n");
1148 1149 1150 1151
		return -EINVAL;
	}
	ctx->state |= FIMC_PARAMS;
	spin_unlock_irqrestore(&ctx->slock, flags);
1152

1153 1154 1155
	return 0;
}

1156
static int fimc_m2m_s_ctrl(struct file *file, void *priv,
1157
			   struct v4l2_control *ctrl)
1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
{
	struct fimc_ctx *ctx = priv;
	int ret = 0;

	ret = check_ctrl_val(ctx, ctrl);
	if (ret)
		return ret;

	ret = fimc_s_ctrl(ctx, ctrl);
	return 0;
}
1169

1170
static int fimc_m2m_cropcap(struct file *file, void *fh,
1171
			struct v4l2_cropcap *cr)
1172 1173 1174 1175
{
	struct fimc_frame *frame;
	struct fimc_ctx *ctx = fh;

1176
	frame = ctx_get_frame(ctx, cr->type);
1177 1178
	if (IS_ERR(frame))
		return PTR_ERR(frame);
1179

1180 1181 1182 1183 1184 1185
	cr->bounds.left		= 0;
	cr->bounds.top		= 0;
	cr->bounds.width	= frame->f_width;
	cr->bounds.height	= frame->f_height;
	cr->defrect		= cr->bounds;

1186 1187 1188
	return 0;
}

1189
static int fimc_m2m_g_crop(struct file *file, void *fh, struct v4l2_crop *cr)
1190 1191 1192 1193
{
	struct fimc_frame *frame;
	struct fimc_ctx *ctx = file->private_data;

1194
	frame = ctx_get_frame(ctx, cr->type);
1195 1196
	if (IS_ERR(frame))
		return PTR_ERR(frame);
1197 1198 1199 1200 1201 1202 1203 1204 1205

	cr->c.left = frame->offs_h;
	cr->c.top = frame->offs_v;
	cr->c.width = frame->width;
	cr->c.height = frame->height;

	return 0;
}

1206
int fimc_try_crop(struct fimc_ctx *ctx, struct v4l2_crop *cr)
1207 1208 1209
{
	struct fimc_dev *fimc = ctx->fimc_dev;
	struct fimc_frame *f;
1210 1211
	u32 min_size, halign, depth = 0;
	int i;
1212

1213 1214 1215 1216 1217 1218
	if (cr->c.top < 0 || cr->c.left < 0) {
		v4l2_err(&fimc->m2m.v4l2_dev,
			"doesn't support negative values for top & left\n");
		return -EINVAL;
	}

1219
	if (cr->type == V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE)
1220
		f = (ctx->state & FIMC_CTX_CAP) ? &ctx->s_frame : &ctx->d_frame;
1221
	else if (cr->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE &&
1222 1223 1224 1225
		 ctx->state & FIMC_CTX_M2M)
		f = &ctx->s_frame;
	else
		return -EINVAL;
1226

1227 1228
	min_size = (f == &ctx->s_frame) ?
		fimc->variant->min_inp_pixsize : fimc->variant->min_out_pixsize;
1229

1230 1231 1232 1233 1234 1235 1236 1237 1238
	if (ctx->state & FIMC_CTX_M2M) {
		if (fimc->id == 1 && fimc->variant->pix_hoff)
			halign = fimc_fmt_is_rgb(f->fmt->color) ? 0 : 1;
		else
			halign = ffs(min_size) - 1;
	/* there are more strict aligment requirements at camera interface */
	} else {
		min_size = 16;
		halign = 4;
1239 1240
	}

1241 1242 1243
	for (i = 0; i < f->fmt->colplanes; i++)
		depth += f->fmt->depth[i];

1244 1245 1246
	v4l_bound_align_image(&cr->c.width, min_size, f->o_width,
			      ffs(min_size) - 1,
			      &cr->c.height, min_size, f->o_height,
1247
			      halign, 64/(ALIGN(depth, 8)));
1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278

	/* adjust left/top if cropping rectangle is out of bounds */
	if (cr->c.left + cr->c.width > f->o_width)
		cr->c.left = f->o_width - cr->c.width;
	if (cr->c.top + cr->c.height > f->o_height)
		cr->c.top = f->o_height - cr->c.height;

	cr->c.left = round_down(cr->c.left, min_size);
	cr->c.top  = round_down(cr->c.top,
				ctx->state & FIMC_CTX_M2M ? 8 : 16);

	dbg("l:%d, t:%d, w:%d, h:%d, f_w: %d, f_h: %d",
	    cr->c.left, cr->c.top, cr->c.width, cr->c.height,
	    f->f_width, f->f_height);

	return 0;
}


static int fimc_m2m_s_crop(struct file *file, void *fh, struct v4l2_crop *cr)
{
	struct fimc_ctx *ctx = file->private_data;
	struct fimc_dev *fimc = ctx->fimc_dev;
	unsigned long flags;
	struct fimc_frame *f;
	int ret;

	ret = fimc_try_crop(ctx, cr);
	if (ret)
		return ret;

1279
	f = (cr->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE) ?
1280 1281
		&ctx->s_frame : &ctx->d_frame;

1282
	spin_lock_irqsave(&ctx->slock, flags);
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296
	/* Check to see if scaling ratio is within supported range */
	if (!(~ctx->state & (FIMC_DST_FMT | FIMC_SRC_FMT))) {
		if (cr->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE) {
			ret = fimc_check_scaler_ratio(cr->c.width, cr->c.height,
						      ctx->d_frame.width,
						      ctx->d_frame.height,
						      ctx->rotation);
		} else {
			ret = fimc_check_scaler_ratio(ctx->s_frame.width,
						      ctx->s_frame.height,
						      cr->c.width, cr->c.height,
						      ctx->rotation);
		}

1297
		if (ret) {
1298
			v4l2_err(&fimc->m2m.v4l2_dev, "Out of scaler range");
1299 1300
			spin_unlock_irqrestore(&ctx->slock, flags);
			return -EINVAL;
1301 1302
		}
	}
1303

1304 1305 1306 1307
	ctx->state |= FIMC_PARAMS;

	f->offs_h = cr->c.left;
	f->offs_v = cr->c.top;
1308
	f->width  = cr->c.width;
1309
	f->height = cr->c.height;
1310 1311

	spin_unlock_irqrestore(&ctx->slock, flags);
1312 1313 1314 1315 1316 1317
	return 0;
}

static const struct v4l2_ioctl_ops fimc_m2m_ioctl_ops = {
	.vidioc_querycap		= fimc_m2m_querycap,

1318 1319
	.vidioc_enum_fmt_vid_cap_mplane	= fimc_vidioc_enum_fmt_mplane,
	.vidioc_enum_fmt_vid_out_mplane	= fimc_vidioc_enum_fmt_mplane,
1320

1321 1322
	.vidioc_g_fmt_vid_cap_mplane	= fimc_vidioc_g_fmt_mplane,
	.vidioc_g_fmt_vid_out_mplane	= fimc_vidioc_g_fmt_mplane,
1323

1324 1325
	.vidioc_try_fmt_vid_cap_mplane	= fimc_vidioc_try_fmt_mplane,
	.vidioc_try_fmt_vid_out_mplane	= fimc_vidioc_try_fmt_mplane,
1326

1327 1328
	.vidioc_s_fmt_vid_cap_mplane	= fimc_m2m_s_fmt_mplane,
	.vidioc_s_fmt_vid_out_mplane	= fimc_m2m_s_fmt_mplane,
1329 1330 1331 1332 1333 1334 1335 1336 1337 1338

	.vidioc_reqbufs			= fimc_m2m_reqbufs,
	.vidioc_querybuf		= fimc_m2m_querybuf,

	.vidioc_qbuf			= fimc_m2m_qbuf,
	.vidioc_dqbuf			= fimc_m2m_dqbuf,

	.vidioc_streamon		= fimc_m2m_streamon,
	.vidioc_streamoff		= fimc_m2m_streamoff,

1339 1340
	.vidioc_queryctrl		= fimc_vidioc_queryctrl,
	.vidioc_g_ctrl			= fimc_vidioc_g_ctrl,
1341 1342
	.vidioc_s_ctrl			= fimc_m2m_s_ctrl,

1343
	.vidioc_g_crop			= fimc_m2m_g_crop,
1344
	.vidioc_s_crop			= fimc_m2m_s_crop,
1345
	.vidioc_cropcap			= fimc_m2m_cropcap
1346 1347 1348

};

1349 1350
static int queue_init(void *priv, struct vb2_queue *src_vq,
		      struct vb2_queue *dst_vq)
1351 1352
{
	struct fimc_ctx *ctx = priv;
1353 1354 1355 1356 1357 1358 1359 1360 1361
	int ret;

	memset(src_vq, 0, sizeof(*src_vq));
	src_vq->type = V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE;
	src_vq->io_modes = VB2_MMAP | VB2_USERPTR;
	src_vq->drv_priv = ctx;
	src_vq->ops = &fimc_qops;
	src_vq->mem_ops = &vb2_dma_contig_memops;
	src_vq->buf_struct_size = sizeof(struct v4l2_m2m_buffer);
1362

1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375
	ret = vb2_queue_init(src_vq);
	if (ret)
		return ret;

	memset(dst_vq, 0, sizeof(*dst_vq));
	dst_vq->type = V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE;
	dst_vq->io_modes = VB2_MMAP | VB2_USERPTR;
	dst_vq->drv_priv = ctx;
	dst_vq->ops = &fimc_qops;
	dst_vq->mem_ops = &vb2_dma_contig_memops;
	dst_vq->buf_struct_size = sizeof(struct v4l2_m2m_buffer);

	return vb2_queue_init(dst_vq);
1376 1377 1378 1379 1380 1381
}

static int fimc_m2m_open(struct file *file)
{
	struct fimc_dev *fimc = video_drvdata(file);
	struct fimc_ctx *ctx = NULL;
1382 1383 1384 1385 1386 1387 1388 1389

	dbg("pid: %d, state: 0x%lx, refcnt: %d",
		task_pid_nr(current), fimc->state, fimc->vid_cap.refcnt);

	/*
	 * Return if the corresponding video capture node
	 * is already opened.
	 */
1390 1391
	if (fimc->vid_cap.refcnt > 0)
		return -EBUSY;
1392

1393 1394 1395 1396
	fimc->m2m.refcnt++;
	set_bit(ST_OUTDMA_RUN, &fimc->state);

	ctx = kzalloc(sizeof *ctx, GFP_KERNEL);
1397 1398
	if (!ctx)
		return -ENOMEM;
1399 1400 1401

	file->private_data = ctx;
	ctx->fimc_dev = fimc;
1402
	/* Default color format */
1403 1404
	ctx->s_frame.fmt = &fimc_formats[0];
	ctx->d_frame.fmt = &fimc_formats[0];
1405 1406
	/* Setup the device context for mem2mem mode. */
	ctx->state = FIMC_CTX_M2M;
1407 1408 1409 1410 1411
	ctx->flags = 0;
	ctx->in_path = FIMC_DMA;
	ctx->out_path = FIMC_DMA;
	spin_lock_init(&ctx->slock);

1412
	ctx->m2m_ctx = v4l2_m2m_ctx_init(fimc->m2m.m2m_dev, ctx, queue_init);
1413
	if (IS_ERR(ctx->m2m_ctx)) {
1414
		int err = PTR_ERR(ctx->m2m_ctx);
1415
		kfree(ctx);
1416
		return err;
1417
	}
1418

1419
	return 0;
1420 1421 1422 1423 1424 1425 1426
}

static int fimc_m2m_release(struct file *file)
{
	struct fimc_ctx *ctx = file->private_data;
	struct fimc_dev *fimc = ctx->fimc_dev;

1427 1428 1429
	dbg("pid: %d, state: 0x%lx, refcnt= %d",
		task_pid_nr(current), fimc->state, fimc->m2m.refcnt);

1430 1431 1432 1433
	v4l2_m2m_ctx_release(ctx->m2m_ctx);
	kfree(ctx);
	if (--fimc->m2m.refcnt <= 0)
		clear_bit(ST_OUTDMA_RUN, &fimc->state);
1434

1435 1436 1437 1438 1439 1440 1441
	return 0;
}

static unsigned int fimc_m2m_poll(struct file *file,
				     struct poll_table_struct *wait)
{
	struct fimc_ctx *ctx = file->private_data;
1442

1443 1444 1445 1446 1447 1448 1449
	return v4l2_m2m_poll(file, ctx->m2m_ctx, wait);
}


static int fimc_m2m_mmap(struct file *file, struct vm_area_struct *vma)
{
	struct fimc_ctx *ctx = file->private_data;
1450

1451 1452 1453 1454 1455 1456 1457 1458
	return v4l2_m2m_mmap(file, ctx->m2m_ctx, vma);
}

static const struct v4l2_file_operations fimc_m2m_fops = {
	.owner		= THIS_MODULE,
	.open		= fimc_m2m_open,
	.release	= fimc_m2m_release,
	.poll		= fimc_m2m_poll,
1459
	.unlocked_ioctl	= video_ioctl2,
1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487
	.mmap		= fimc_m2m_mmap,
};

static struct v4l2_m2m_ops m2m_ops = {
	.device_run	= fimc_dma_run,
	.job_abort	= fimc_job_abort,
};

static int fimc_register_m2m_device(struct fimc_dev *fimc)
{
	struct video_device *vfd;
	struct platform_device *pdev;
	struct v4l2_device *v4l2_dev;
	int ret = 0;

	if (!fimc)
		return -ENODEV;

	pdev = fimc->pdev;
	v4l2_dev = &fimc->m2m.v4l2_dev;

	/* set name if it is empty */
	if (!v4l2_dev->name[0])
		snprintf(v4l2_dev->name, sizeof(v4l2_dev->name),
			 "%s.m2m", dev_name(&pdev->dev));

	ret = v4l2_device_register(&pdev->dev, v4l2_dev);
	if (ret)
1488
		goto err_m2m_r1;
1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499

	vfd = video_device_alloc();
	if (!vfd) {
		v4l2_err(v4l2_dev, "Failed to allocate video device\n");
		goto err_m2m_r1;
	}

	vfd->fops	= &fimc_m2m_fops;
	vfd->ioctl_ops	= &fimc_m2m_ioctl_ops;
	vfd->minor	= -1;
	vfd->release	= video_device_release;
1500
	vfd->lock	= &fimc->lock;
1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540

	snprintf(vfd->name, sizeof(vfd->name), "%s:m2m", dev_name(&pdev->dev));

	video_set_drvdata(vfd, fimc);
	platform_set_drvdata(pdev, fimc);

	fimc->m2m.vfd = vfd;
	fimc->m2m.m2m_dev = v4l2_m2m_init(&m2m_ops);
	if (IS_ERR(fimc->m2m.m2m_dev)) {
		v4l2_err(v4l2_dev, "failed to initialize v4l2-m2m device\n");
		ret = PTR_ERR(fimc->m2m.m2m_dev);
		goto err_m2m_r2;
	}

	ret = video_register_device(vfd, VFL_TYPE_GRABBER, -1);
	if (ret) {
		v4l2_err(v4l2_dev,
			 "%s(): failed to register video device\n", __func__);
		goto err_m2m_r3;
	}
	v4l2_info(v4l2_dev,
		  "FIMC m2m driver registered as /dev/video%d\n", vfd->num);

	return 0;

err_m2m_r3:
	v4l2_m2m_release(fimc->m2m.m2m_dev);
err_m2m_r2:
	video_device_release(fimc->m2m.vfd);
err_m2m_r1:
	v4l2_device_unregister(v4l2_dev);

	return ret;
}

static void fimc_unregister_m2m_device(struct fimc_dev *fimc)
{
	if (fimc) {
		v4l2_m2m_release(fimc->m2m.m2m_dev);
		video_unregister_device(fimc->m2m.vfd);
1541

1542 1543 1544 1545 1546 1547 1548
		v4l2_device_unregister(&fimc->m2m.v4l2_dev);
	}
}

static void fimc_clk_release(struct fimc_dev *fimc)
{
	int i;
1549
	for (i = 0; i < fimc->num_clocks; i++) {
1550 1551 1552 1553 1554 1555 1556 1557 1558 1559
		if (fimc->clock[i]) {
			clk_disable(fimc->clock[i]);
			clk_put(fimc->clock[i]);
		}
	}
}

static int fimc_clk_get(struct fimc_dev *fimc)
{
	int i;
1560 1561 1562 1563 1564 1565
	for (i = 0; i < fimc->num_clocks; i++) {
		fimc->clock[i] = clk_get(&fimc->pdev->dev, fimc_clocks[i]);

		if (!IS_ERR_OR_NULL(fimc->clock[i])) {
			clk_enable(fimc->clock[i]);
			continue;
1566
		}
1567 1568 1569
		dev_err(&fimc->pdev->dev, "failed to get fimc clock: %s\n",
			fimc_clocks[i]);
		return -ENXIO;
1570 1571 1572 1573 1574 1575 1576 1577 1578 1579
	}
	return 0;
}

static int fimc_probe(struct platform_device *pdev)
{
	struct fimc_dev *fimc;
	struct resource *res;
	struct samsung_fimc_driverdata *drv_data;
	int ret = 0;
1580
	int cap_input_index = -1;
1581 1582 1583 1584 1585 1586

	dev_dbg(&pdev->dev, "%s():\n", __func__);

	drv_data = (struct samsung_fimc_driverdata *)
		platform_get_device_id(pdev)->driver_data;

1587
	if (pdev->id >= drv_data->num_entities) {
1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599
		dev_err(&pdev->dev, "Invalid platform device id: %d\n",
			pdev->id);
		return -EINVAL;
	}

	fimc = kzalloc(sizeof(struct fimc_dev), GFP_KERNEL);
	if (!fimc)
		return -ENOMEM;

	fimc->id = pdev->id;
	fimc->variant = drv_data->variant[fimc->id];
	fimc->pdev = pdev;
1600
	fimc->pdata = pdev->dev.platform_data;
1601 1602
	fimc->state = ST_IDLE;

1603
	init_waitqueue_head(&fimc->irq_queue);
1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629
	spin_lock_init(&fimc->slock);

	mutex_init(&fimc->lock);

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res) {
		dev_err(&pdev->dev, "failed to find the registers\n");
		ret = -ENOENT;
		goto err_info;
	}

	fimc->regs_res = request_mem_region(res->start, resource_size(res),
			dev_name(&pdev->dev));
	if (!fimc->regs_res) {
		dev_err(&pdev->dev, "failed to obtain register region\n");
		ret = -ENOENT;
		goto err_info;
	}

	fimc->regs = ioremap(res->start, resource_size(res));
	if (!fimc->regs) {
		dev_err(&pdev->dev, "failed to map registers\n");
		ret = -ENXIO;
		goto err_req_region;
	}

1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645
	fimc->num_clocks = MAX_FIMC_CLOCKS - 1;
	/*
	 * Check if vide capture node needs to be registered for this device
	 * instance.
	 */
	if (fimc->pdata) {
		int i;
		for (i = 0; i < FIMC_MAX_CAMIF_CLIENTS; ++i)
			if (fimc->pdata->isp_info[i])
				break;
		if (i < FIMC_MAX_CAMIF_CLIENTS) {
			cap_input_index = i;
			fimc->num_clocks++;
		}
	}

1646 1647 1648
	ret = fimc_clk_get(fimc);
	if (ret)
		goto err_regs_unmap;
1649
	clk_set_rate(fimc->clock[CLK_BUS], drv_data->lclk_frequency);
1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666

	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (!res) {
		dev_err(&pdev->dev, "failed to get IRQ resource\n");
		ret = -ENXIO;
		goto err_clk;
	}
	fimc->irq = res->start;

	fimc_hw_reset(fimc);

	ret = request_irq(fimc->irq, fimc_isr, 0, pdev->name, fimc);
	if (ret) {
		dev_err(&pdev->dev, "failed to install irq (%d)\n", ret);
		goto err_clk;
	}

1667 1668 1669 1670 1671 1672 1673
	/* Initialize contiguous memory allocator */
	fimc->alloc_ctx = vb2_dma_contig_init_ctx(&fimc->pdev->dev);
	if (IS_ERR(fimc->alloc_ctx)) {
		ret = PTR_ERR(fimc->alloc_ctx);
		goto err_irq;
	}

1674 1675
	ret = fimc_register_m2m_device(fimc);
	if (ret)
1676
		goto err_irq;
1677

1678
	/* At least one camera sensor is required to register capture node */
1679 1680 1681 1682 1683
	if (cap_input_index >= 0) {
		ret = fimc_register_capture_device(fimc);
		if (ret)
			goto err_m2m;
		clk_disable(fimc->clock[CLK_CAM]);
1684
	}
1685 1686 1687 1688 1689 1690 1691
	/*
	 * Exclude the additional output DMA address registers by masking
	 * them out on HW revisions that provide extended capabilites.
	 */
	if (fimc->variant->out_buf_count > 4)
		fimc_hw_set_dma_seq(fimc, 0xF);

1692 1693 1694 1695 1696
	dev_dbg(&pdev->dev, "%s(): fimc-%d registered successfully\n",
		__func__, fimc->id);

	return 0;

1697 1698
err_m2m:
	fimc_unregister_m2m_device(fimc);
1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709
err_irq:
	free_irq(fimc->irq, fimc);
err_clk:
	fimc_clk_release(fimc);
err_regs_unmap:
	iounmap(fimc->regs);
err_req_region:
	release_resource(fimc->regs_res);
	kfree(fimc->regs_res);
err_info:
	kfree(fimc);
1710

1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722
	return ret;
}

static int __devexit fimc_remove(struct platform_device *pdev)
{
	struct fimc_dev *fimc =
		(struct fimc_dev *)platform_get_drvdata(pdev);

	free_irq(fimc->irq, fimc);
	fimc_hw_reset(fimc);

	fimc_unregister_m2m_device(fimc);
1723 1724
	fimc_unregister_capture_device(fimc);

1725
	fimc_clk_release(fimc);
1726 1727 1728

	vb2_dma_contig_cleanup_ctx(fimc->alloc_ctx);

1729 1730 1731 1732
	iounmap(fimc->regs);
	release_resource(fimc->regs_res);
	kfree(fimc->regs_res);
	kfree(fimc);
1733 1734

	dev_info(&pdev->dev, "%s driver unloaded\n", pdev->name);
1735 1736 1737
	return 0;
}

1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768
/* Image pixel limits, similar across several FIMC HW revisions. */
static struct fimc_pix_limit s5p_pix_limit[3] = {
	[0] = {
		.scaler_en_w	= 3264,
		.scaler_dis_w	= 8192,
		.in_rot_en_h	= 1920,
		.in_rot_dis_w	= 8192,
		.out_rot_en_w	= 1920,
		.out_rot_dis_w	= 4224,
	},
	[1] = {
		.scaler_en_w	= 4224,
		.scaler_dis_w	= 8192,
		.in_rot_en_h	= 1920,
		.in_rot_dis_w	= 8192,
		.out_rot_en_w	= 1920,
		.out_rot_dis_w	= 4224,
	},
	[2] = {
		.scaler_en_w	= 1920,
		.scaler_dis_w	= 8192,
		.in_rot_en_h	= 1280,
		.in_rot_dis_w	= 8192,
		.out_rot_en_w	= 1280,
		.out_rot_dis_w	= 1920,
	},
};

static struct samsung_fimc_variant fimc0_variant_s5p = {
	.has_inp_rot	 = 1,
	.has_out_rot	 = 1,
1769 1770
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
1771 1772 1773
	.hor_offs_align	 = 8,
	.out_buf_count	 = 4,
	.pix_limit	 = &s5p_pix_limit[0],
1774 1775 1776 1777 1778
};

static struct samsung_fimc_variant fimc2_variant_s5p = {
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
1779 1780 1781
	.hor_offs_align	 = 8,
	.out_buf_count	 = 4,
	.pix_limit = &s5p_pix_limit[1],
1782 1783
};

1784 1785 1786 1787
static struct samsung_fimc_variant fimc0_variant_s5pv210 = {
	.pix_hoff	 = 1,
	.has_inp_rot	 = 1,
	.has_out_rot	 = 1,
1788
	.min_inp_pixsize = 16,
1789
	.min_out_pixsize = 16,
1790 1791 1792 1793
	.hor_offs_align	 = 8,
	.out_buf_count	 = 4,
	.pix_limit	 = &s5p_pix_limit[1],
};
1794

1795 1796 1797 1798
static struct samsung_fimc_variant fimc1_variant_s5pv210 = {
	.pix_hoff	 = 1,
	.has_inp_rot	 = 1,
	.has_out_rot	 = 1,
1799
	.has_mainscaler_ext = 1,
1800 1801 1802 1803 1804
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
	.hor_offs_align	 = 1,
	.out_buf_count	 = 4,
	.pix_limit	 = &s5p_pix_limit[2],
1805 1806 1807
};

static struct samsung_fimc_variant fimc2_variant_s5pv210 = {
1808
	.pix_hoff	 = 1,
1809
	.min_inp_pixsize = 16,
1810
	.min_out_pixsize = 16,
1811 1812 1813 1814
	.hor_offs_align	 = 8,
	.out_buf_count	 = 4,
	.pix_limit	 = &s5p_pix_limit[2],
};
1815

1816 1817 1818 1819
static struct samsung_fimc_variant fimc0_variant_s5pv310 = {
	.pix_hoff	 = 1,
	.has_inp_rot	 = 1,
	.has_out_rot	 = 1,
1820
	.has_cistatus2	 = 1,
1821
	.has_mainscaler_ext = 1,
1822 1823 1824 1825 1826 1827 1828 1829 1830
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
	.hor_offs_align	 = 1,
	.out_buf_count	 = 32,
	.pix_limit	 = &s5p_pix_limit[1],
};

static struct samsung_fimc_variant fimc2_variant_s5pv310 = {
	.pix_hoff	 = 1,
1831
	.has_cistatus2	 = 1,
1832
	.has_mainscaler_ext = 1,
1833 1834 1835 1836 1837
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
	.hor_offs_align	 = 1,
	.out_buf_count	 = 32,
	.pix_limit	 = &s5p_pix_limit[2],
1838 1839
};

1840
/* S5PC100 */
1841 1842
static struct samsung_fimc_driverdata fimc_drvdata_s5p = {
	.variant = {
1843 1844
		[0] = &fimc0_variant_s5p,
		[1] = &fimc0_variant_s5p,
1845 1846
		[2] = &fimc2_variant_s5p,
	},
1847 1848
	.num_entities = 3,
	.lclk_frequency = 133000000UL,
1849 1850
};

1851
/* S5PV210, S5PC110 */
1852 1853
static struct samsung_fimc_driverdata fimc_drvdata_s5pv210 = {
	.variant = {
1854 1855
		[0] = &fimc0_variant_s5pv210,
		[1] = &fimc1_variant_s5pv210,
1856 1857
		[2] = &fimc2_variant_s5pv210,
	},
1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871
	.num_entities = 3,
	.lclk_frequency = 166000000UL,
};

/* S5PV310, S5PC210 */
static struct samsung_fimc_driverdata fimc_drvdata_s5pv310 = {
	.variant = {
		[0] = &fimc0_variant_s5pv310,
		[1] = &fimc0_variant_s5pv310,
		[2] = &fimc0_variant_s5pv310,
		[3] = &fimc2_variant_s5pv310,
	},
	.num_entities = 4,
	.lclk_frequency = 166000000UL,
1872 1873 1874 1875 1876 1877 1878 1879 1880
};

static struct platform_device_id fimc_driver_ids[] = {
	{
		.name		= "s5p-fimc",
		.driver_data	= (unsigned long)&fimc_drvdata_s5p,
	}, {
		.name		= "s5pv210-fimc",
		.driver_data	= (unsigned long)&fimc_drvdata_s5pv210,
1881 1882 1883
	}, {
		.name		= "s5pv310-fimc",
		.driver_data	= (unsigned long)&fimc_drvdata_s5pv310,
1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900
	},
	{},
};
MODULE_DEVICE_TABLE(platform, fimc_driver_ids);

static struct platform_driver fimc_driver = {
	.probe		= fimc_probe,
	.remove	= __devexit_p(fimc_remove),
	.id_table	= fimc_driver_ids,
	.driver = {
		.name	= MODULE_NAME,
		.owner	= THIS_MODULE,
	}
};

static int __init fimc_init(void)
{
1901 1902 1903 1904
	int ret = platform_driver_register(&fimc_driver);
	if (ret)
		err("platform_driver_register failed: %d\n", ret);
	return ret;
1905 1906 1907 1908 1909 1910 1911 1912 1913 1914
}

static void __exit fimc_exit(void)
{
	platform_driver_unregister(&fimc_driver);
}

module_init(fimc_init);
module_exit(fimc_exit);

1915 1916
MODULE_AUTHOR("Sylwester Nawrocki <s.nawrocki@samsung.com>");
MODULE_DESCRIPTION("S5P FIMC camera host interface/video postprocessor driver");
1917
MODULE_LICENSE("GPL");