fimc-core.c 49.0 KB
Newer Older
1
/*
2
 * Samsung S5P/EXYNOS4 SoC series camera interface (video postprocessor) driver
3
 *
4 5
 * Copyright (C) 2010-2011 Samsung Electronics Co., Ltd.
 * Contact: Sylwester Nawrocki, <s.nawrocki@samsung.com>
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published
 * by the Free Software Foundation, either version 2 of the License,
 * or (at your option) any later version.
 */

#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/types.h>
#include <linux/errno.h>
#include <linux/bug.h>
#include <linux/interrupt.h>
#include <linux/device.h>
#include <linux/platform_device.h>
21
#include <linux/pm_runtime.h>
22 23 24 25 26
#include <linux/list.h>
#include <linux/io.h>
#include <linux/slab.h>
#include <linux/clk.h>
#include <media/v4l2-ioctl.h>
27 28
#include <media/videobuf2-core.h>
#include <media/videobuf2-dma-contig.h>
29 30

#include "fimc-core.h"
31
#include "fimc-mdevice.h"
32

33
static char *fimc_clocks[MAX_FIMC_CLOCKS] = {
34
	"sclk_fimc", "fimc"
35
};
36 37 38

static struct fimc_fmt fimc_formats[] = {
	{
39
		.name		= "RGB565",
40
		.fourcc		= V4L2_PIX_FMT_RGB565,
41 42 43 44 45
		.depth		= { 16 },
		.color		= S5P_FIMC_RGB565,
		.memplanes	= 1,
		.colplanes	= 1,
		.flags		= FMT_FLAGS_M2M,
46
	}, {
47 48 49 50 51 52 53
		.name		= "BGR666",
		.fourcc		= V4L2_PIX_FMT_BGR666,
		.depth		= { 32 },
		.color		= S5P_FIMC_RGB666,
		.memplanes	= 1,
		.colplanes	= 1,
		.flags		= FMT_FLAGS_M2M,
54
	}, {
55
		.name		= "ARGB8888, 32 bpp",
56 57 58 59 60
		.fourcc		= V4L2_PIX_FMT_RGB32,
		.depth		= { 32 },
		.color		= S5P_FIMC_RGB888,
		.memplanes	= 1,
		.colplanes	= 1,
61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77
		.flags		= FMT_FLAGS_M2M | FMT_HAS_ALPHA,
	}, {
		.name		= "ARGB1555",
		.fourcc		= V4L2_PIX_FMT_RGB555,
		.depth		= { 16 },
		.color		= S5P_FIMC_RGB555,
		.memplanes	= 1,
		.colplanes	= 1,
		.flags		= FMT_FLAGS_M2M_OUT | FMT_HAS_ALPHA,
	}, {
		.name		= "ARGB4444",
		.fourcc		= V4L2_PIX_FMT_RGB444,
		.depth		= { 16 },
		.color		= S5P_FIMC_RGB444,
		.memplanes	= 1,
		.colplanes	= 1,
		.flags		= FMT_FLAGS_M2M_OUT | FMT_HAS_ALPHA,
78
	}, {
79 80 81 82 83 84 85 86
		.name		= "YUV 4:2:2 packed, YCbYCr",
		.fourcc		= V4L2_PIX_FMT_YUYV,
		.depth		= { 16 },
		.color		= S5P_FIMC_YCBYCR422,
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_YUYV8_2X8,
		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
87
	}, {
88 89 90 91 92 93 94 95
		.name		= "YUV 4:2:2 packed, CbYCrY",
		.fourcc		= V4L2_PIX_FMT_UYVY,
		.depth		= { 16 },
		.color		= S5P_FIMC_CBYCRY422,
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_UYVY8_2X8,
		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
96
	}, {
97 98 99 100 101 102 103 104
		.name		= "YUV 4:2:2 packed, CrYCbY",
		.fourcc		= V4L2_PIX_FMT_VYUY,
		.depth		= { 16 },
		.color		= S5P_FIMC_CRYCBY422,
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_VYUY8_2X8,
		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
105
	}, {
106 107 108 109 110 111 112 113
		.name		= "YUV 4:2:2 packed, YCrYCb",
		.fourcc		= V4L2_PIX_FMT_YVYU,
		.depth		= { 16 },
		.color		= S5P_FIMC_YCRYCB422,
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_YVYU8_2X8,
		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
114
	}, {
115 116 117 118 119 120 121
		.name		= "YUV 4:2:2 planar, Y/Cb/Cr",
		.fourcc		= V4L2_PIX_FMT_YUV422P,
		.depth		= { 12 },
		.color		= S5P_FIMC_YCBYCR422,
		.memplanes	= 1,
		.colplanes	= 3,
		.flags		= FMT_FLAGS_M2M,
122
	}, {
123 124 125 126 127 128 129
		.name		= "YUV 4:2:2 planar, Y/CbCr",
		.fourcc		= V4L2_PIX_FMT_NV16,
		.depth		= { 16 },
		.color		= S5P_FIMC_YCBYCR422,
		.memplanes	= 1,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
130
	}, {
131 132 133 134 135 136 137
		.name		= "YUV 4:2:2 planar, Y/CrCb",
		.fourcc		= V4L2_PIX_FMT_NV61,
		.depth		= { 16 },
		.color		= S5P_FIMC_YCRYCB422,
		.memplanes	= 1,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
138
	}, {
139 140 141 142 143 144 145
		.name		= "YUV 4:2:0 planar, YCbCr",
		.fourcc		= V4L2_PIX_FMT_YUV420,
		.depth		= { 12 },
		.color		= S5P_FIMC_YCBCR420,
		.memplanes	= 1,
		.colplanes	= 3,
		.flags		= FMT_FLAGS_M2M,
146
	}, {
147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177
		.name		= "YUV 4:2:0 planar, Y/CbCr",
		.fourcc		= V4L2_PIX_FMT_NV12,
		.depth		= { 12 },
		.color		= S5P_FIMC_YCBCR420,
		.memplanes	= 1,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
	}, {
		.name		= "YUV 4:2:0 non-contiguous 2-planar, Y/CbCr",
		.fourcc		= V4L2_PIX_FMT_NV12M,
		.color		= S5P_FIMC_YCBCR420,
		.depth		= { 8, 4 },
		.memplanes	= 2,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
	}, {
		.name		= "YUV 4:2:0 non-contiguous 3-planar, Y/Cb/Cr",
		.fourcc		= V4L2_PIX_FMT_YUV420M,
		.color		= S5P_FIMC_YCBCR420,
		.depth		= { 8, 2, 2 },
		.memplanes	= 3,
		.colplanes	= 3,
		.flags		= FMT_FLAGS_M2M,
	}, {
		.name		= "YUV 4:2:0 non-contiguous 2-planar, Y/CbCr, tiled",
		.fourcc		= V4L2_PIX_FMT_NV12MT,
		.color		= S5P_FIMC_YCBCR420,
		.depth		= { 8, 4 },
		.memplanes	= 2,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
178 179 180 181 182 183 184 185 186
	}, {
		.name		= "JPEG encoded data",
		.fourcc		= V4L2_PIX_FMT_JPEG,
		.color		= S5P_FIMC_JPEG,
		.depth		= { 8 },
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_JPEG_1X8,
		.flags		= FMT_FLAGS_CAM,
187
	},
188
};
189

190 191 192 193 194 195 196 197
static unsigned int get_m2m_fmt_flags(unsigned int stream_type)
{
	if (stream_type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE)
		return FMT_FLAGS_M2M_IN;
	else
		return FMT_FLAGS_M2M_OUT;
}

198 199
int fimc_check_scaler_ratio(struct fimc_ctx *ctx, int sw, int sh,
			    int dw, int dh, int rotation)
200
{
201 202
	if (rotation == 90 || rotation == 270)
		swap(dw, dh);
203

204 205
	if (!ctx->scaler.enabled)
		return (sw == dw && sh == dh) ? 0 : -EINVAL;
206

207
	if ((sw >= SCALER_MAX_HRATIO * dw) || (sh >= SCALER_MAX_VRATIO * dh))
208 209
		return -EINVAL;

210 211 212 213 214
	return 0;
}

static int fimc_get_scaler_factor(u32 src, u32 tar, u32 *ratio, u32 *shift)
{
215 216 217
	u32 sh = 6;

	if (src >= 64 * tar)
218
		return -EINVAL;
219 220 221 222 223 224 225

	while (sh--) {
		u32 tmp = 1 << sh;
		if (src >= tar * tmp) {
			*shift = sh, *ratio = tmp;
			return 0;
		}
226
	}
227
	*shift = 0, *ratio = 1;
228 229 230
	return 0;
}

231
int fimc_set_scaler_info(struct fimc_ctx *ctx)
232
{
233 234
	struct samsung_fimc_variant *variant = ctx->fimc_dev->variant;
	struct device *dev = &ctx->fimc_dev->pdev->dev;
235 236 237 238 239 240
	struct fimc_scaler *sc = &ctx->scaler;
	struct fimc_frame *s_frame = &ctx->s_frame;
	struct fimc_frame *d_frame = &ctx->d_frame;
	int tx, ty, sx, sy;
	int ret;

241 242 243 244 245 246 247
	if (ctx->rotation == 90 || ctx->rotation == 270) {
		ty = d_frame->width;
		tx = d_frame->height;
	} else {
		tx = d_frame->width;
		ty = d_frame->height;
	}
248
	if (tx <= 0 || ty <= 0) {
249
		dev_err(dev, "Invalid target size: %dx%d", tx, ty);
250 251 252 253 254 255
		return -EINVAL;
	}

	sx = s_frame->width;
	sy = s_frame->height;
	if (sx <= 0 || sy <= 0) {
256
		dev_err(dev, "Invalid source size: %dx%d", sx, sy);
257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272
		return -EINVAL;
	}
	sc->real_width = sx;
	sc->real_height = sy;

	ret = fimc_get_scaler_factor(sx, tx, &sc->pre_hratio, &sc->hfactor);
	if (ret)
		return ret;

	ret = fimc_get_scaler_factor(sy, ty,  &sc->pre_vratio, &sc->vfactor);
	if (ret)
		return ret;

	sc->pre_dst_width = sx / sc->pre_hratio;
	sc->pre_dst_height = sy / sc->pre_vratio;

273 274 275 276 277 278 279 280
	if (variant->has_mainscaler_ext) {
		sc->main_hratio = (sx << 14) / (tx << sc->hfactor);
		sc->main_vratio = (sy << 14) / (ty << sc->vfactor);
	} else {
		sc->main_hratio = (sx << 8) / (tx << sc->hfactor);
		sc->main_vratio = (sy << 8) / (ty << sc->vfactor);

	}
281 282 283 284 285 286 287 288 289 290 291 292 293 294 295

	sc->scaleup_h = (tx >= sx) ? 1 : 0;
	sc->scaleup_v = (ty >= sy) ? 1 : 0;

	/* check to see if input and output size/format differ */
	if (s_frame->fmt->color == d_frame->fmt->color
		&& s_frame->width == d_frame->width
		&& s_frame->height == d_frame->height)
		sc->copy_mode = 1;
	else
		sc->copy_mode = 0;

	return 0;
}

296
static void fimc_m2m_job_finish(struct fimc_ctx *ctx, int vb_state)
297
{
298
	struct vb2_buffer *src_vb, *dst_vb;
299

300 301 302 303 304 305 306 307 308
	if (!ctx || !ctx->m2m_ctx)
		return;

	src_vb = v4l2_m2m_src_buf_remove(ctx->m2m_ctx);
	dst_vb = v4l2_m2m_dst_buf_remove(ctx->m2m_ctx);

	if (src_vb && dst_vb) {
		v4l2_m2m_buf_done(src_vb, vb_state);
		v4l2_m2m_buf_done(dst_vb, vb_state);
309 310
		v4l2_m2m_job_finish(ctx->fimc_dev->m2m.m2m_dev,
				    ctx->m2m_ctx);
311 312 313 314
	}
}

/* Complete the transaction which has been scheduled for execution. */
315
static int fimc_m2m_shutdown(struct fimc_ctx *ctx)
316 317 318 319
{
	struct fimc_dev *fimc = ctx->fimc_dev;
	int ret;

320
	if (!fimc_m2m_pending(fimc))
321
		return 0;
322

323
	fimc_ctx_state_set(FIMC_CTX_SHUT, ctx);
324

325 326
	ret = wait_event_timeout(fimc->irq_queue,
			   !fimc_ctx_state_is_set(FIMC_CTX_SHUT, ctx),
327
			   FIMC_SHUTDOWN_TIMEOUT);
328 329 330 331 332 333 334 335 336 337 338

	return ret == 0 ? -ETIMEDOUT : ret;
}

static int start_streaming(struct vb2_queue *q, unsigned int count)
{
	struct fimc_ctx *ctx = q->drv_priv;
	int ret;

	ret = pm_runtime_get_sync(&ctx->fimc_dev->pdev->dev);
	return ret > 0 ? 0 : ret;
339 340 341 342 343
}

static int stop_streaming(struct vb2_queue *q)
{
	struct fimc_ctx *ctx = q->drv_priv;
344
	int ret;
345

346 347 348
	ret = fimc_m2m_shutdown(ctx);
	if (ret == -ETIMEDOUT)
		fimc_m2m_job_finish(ctx, VB2_BUF_STATE_ERROR);
349

350
	pm_runtime_put(&ctx->fimc_dev->pdev->dev);
351 352 353
	return 0;
}

354
void fimc_capture_irq_handler(struct fimc_dev *fimc, bool final)
355 356
{
	struct fimc_vid_cap *cap = &fimc->vid_cap;
357
	struct fimc_vid_buffer *v_buf;
358 359
	struct timeval *tv;
	struct timespec ts;
360

361 362 363 364 365
	if (test_and_clear_bit(ST_CAPT_SHUT, &fimc->state)) {
		wake_up(&fimc->irq_queue);
		return;
	}

366
	if (!list_empty(&cap->active_buf_q) &&
367
	    test_bit(ST_CAPT_RUN, &fimc->state) && final) {
368 369
		ktime_get_real_ts(&ts);

370
		v_buf = fimc_active_queue_pop(cap);
371 372 373 374 375 376

		tv = &v_buf->vb.v4l2_buf.timestamp;
		tv->tv_sec = ts.tv_sec;
		tv->tv_usec = ts.tv_nsec / NSEC_PER_USEC;
		v_buf->vb.v4l2_buf.sequence = cap->frame_count++;

377
		vb2_buffer_done(&v_buf->vb, VB2_BUF_STATE_DONE);
378 379 380 381
	}

	if (!list_empty(&cap->pending_buf_q)) {

382
		v_buf = fimc_pending_queue_pop(cap);
383 384 385 386
		fimc_hw_set_output_addr(fimc, &v_buf->paddr, cap->buf_index);
		v_buf->index = cap->buf_index;

		/* Move the buffer to the capture active queue */
387
		fimc_active_queue_add(cap, v_buf);
388 389 390 391 392 393

		dbg("next frame: %d, done frame: %d",
		    fimc_hw_get_frame_index(fimc), v_buf->index);

		if (++cap->buf_index >= FIMC_MAX_OUT_BUFS)
			cap->buf_index = 0;
394 395 396
	}

	if (cap->active_buf_cnt == 0) {
397 398
		if (final)
			clear_bit(ST_CAPT_RUN, &fimc->state);
399

400 401 402 403
		if (++cap->buf_index >= FIMC_MAX_OUT_BUFS)
			cap->buf_index = 0;
	} else {
		set_bit(ST_CAPT_RUN, &fimc->state);
404 405
	}

406 407
	fimc_capture_config_update(cap->ctx);

408
	dbg("frame: %d, active_buf_cnt: %d",
409 410
	    fimc_hw_get_frame_index(fimc), cap->active_buf_cnt);
}
411

412
static irqreturn_t fimc_irq_handler(int irq, void *priv)
413
{
414
	struct fimc_dev *fimc = priv;
415
	struct fimc_vid_cap *cap = &fimc->vid_cap;
416
	struct fimc_ctx *ctx;
417 418 419

	fimc_hw_clear_irq(fimc);

420 421
	spin_lock(&fimc->slock);

422
	if (test_and_clear_bit(ST_M2M_PEND, &fimc->state)) {
423 424 425 426 427
		if (test_and_clear_bit(ST_M2M_SUSPENDING, &fimc->state)) {
			set_bit(ST_M2M_SUSPENDED, &fimc->state);
			wake_up(&fimc->irq_queue);
			goto out;
		}
428 429
		ctx = v4l2_m2m_get_curr_priv(fimc->m2m.m2m_dev);
		if (ctx != NULL) {
430
			spin_unlock(&fimc->slock);
431
			fimc_m2m_job_finish(ctx, VB2_BUF_STATE_DONE);
432

433 434 435 436
			if (ctx->state & FIMC_CTX_SHUT) {
				ctx->state &= ~FIMC_CTX_SHUT;
				wake_up(&fimc->irq_queue);
			}
437
			return IRQ_HANDLED;
438
		}
439 440 441 442 443 444
	} else if (test_bit(ST_CAPT_PEND, &fimc->state)) {
		fimc_capture_irq_handler(fimc,
				 !test_bit(ST_CAPT_JPEG, &fimc->state));
		if (cap->active_buf_cnt == 1) {
			fimc_deactivate_capture(fimc);
			clear_bit(ST_CAPT_STREAM, &fimc->state);
445
		}
446
	}
447
out:
448 449 450 451
	spin_unlock(&fimc->slock);
	return IRQ_HANDLED;
}

452
/* The color format (colplanes, memplanes) must be already configured. */
453
int fimc_prepare_addr(struct fimc_ctx *ctx, struct vb2_buffer *vb,
454
		      struct fimc_frame *frame, struct fimc_addr *paddr)
455 456
{
	int ret = 0;
457
	u32 pix_size;
458

459
	if (vb == NULL || frame == NULL)
460 461 462 463
		return -EINVAL;

	pix_size = frame->width * frame->height;

464 465 466
	dbg("memplanes= %d, colplanes= %d, pix_size= %d",
		frame->fmt->memplanes, frame->fmt->colplanes, pix_size);

467
	paddr->y = vb2_dma_contig_plane_dma_addr(vb, 0);
468

469 470
	if (frame->fmt->memplanes == 1) {
		switch (frame->fmt->colplanes) {
471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492
		case 1:
			paddr->cb = 0;
			paddr->cr = 0;
			break;
		case 2:
			/* decompose Y into Y/Cb */
			paddr->cb = (u32)(paddr->y + pix_size);
			paddr->cr = 0;
			break;
		case 3:
			paddr->cb = (u32)(paddr->y + pix_size);
			/* decompose Y into Y/Cb/Cr */
			if (S5P_FIMC_YCBCR420 == frame->fmt->color)
				paddr->cr = (u32)(paddr->cb
						+ (pix_size >> 2));
			else /* 422 */
				paddr->cr = (u32)(paddr->cb
						+ (pix_size >> 1));
			break;
		default:
			return -EINVAL;
		}
493 494
	} else {
		if (frame->fmt->memplanes >= 2)
495
			paddr->cb = vb2_dma_contig_plane_dma_addr(vb, 1);
496 497

		if (frame->fmt->memplanes == 3)
498
			paddr->cr = vb2_dma_contig_plane_dma_addr(vb, 2);
499 500
	}

501 502
	dbg("PHYS_ADDR: y= 0x%X  cb= 0x%X cr= 0x%X ret= %d",
	    paddr->y, paddr->cb, paddr->cr, ret);
503 504 505 506 507

	return ret;
}

/* Set order for 1 and 2 plane YCBCR 4:2:2 formats. */
508
void fimc_set_yuv_order(struct fimc_ctx *ctx)
509 510 511 512 513 514 515 516
{
	/* The one only mode supported in SoC. */
	ctx->in_order_2p = S5P_FIMC_LSB_CRCB;
	ctx->out_order_2p = S5P_FIMC_LSB_CRCB;

	/* Set order for 1 plane input formats. */
	switch (ctx->s_frame.fmt->color) {
	case S5P_FIMC_YCRYCB422:
517
		ctx->in_order_1p = S5P_MSCTRL_ORDER422_CBYCRY;
518 519
		break;
	case S5P_FIMC_CBYCRY422:
520
		ctx->in_order_1p = S5P_MSCTRL_ORDER422_YCRYCB;
521 522
		break;
	case S5P_FIMC_CRYCBY422:
523
		ctx->in_order_1p = S5P_MSCTRL_ORDER422_YCBYCR;
524 525 526
		break;
	case S5P_FIMC_YCBYCR422:
	default:
527
		ctx->in_order_1p = S5P_MSCTRL_ORDER422_CRYCBY;
528 529 530 531 532 533
		break;
	}
	dbg("ctx->in_order_1p= %d", ctx->in_order_1p);

	switch (ctx->d_frame.fmt->color) {
	case S5P_FIMC_YCRYCB422:
534
		ctx->out_order_1p = S5P_CIOCTRL_ORDER422_CBYCRY;
535 536
		break;
	case S5P_FIMC_CBYCRY422:
537
		ctx->out_order_1p = S5P_CIOCTRL_ORDER422_YCRYCB;
538 539
		break;
	case S5P_FIMC_CRYCBY422:
540
		ctx->out_order_1p = S5P_CIOCTRL_ORDER422_YCBYCR;
541 542 543
		break;
	case S5P_FIMC_YCBYCR422:
	default:
544
		ctx->out_order_1p = S5P_CIOCTRL_ORDER422_CRYCBY;
545 546 547 548 549
		break;
	}
	dbg("ctx->out_order_1p= %d", ctx->out_order_1p);
}

550
void fimc_prepare_dma_offset(struct fimc_ctx *ctx, struct fimc_frame *f)
551 552
{
	struct samsung_fimc_variant *variant = ctx->fimc_dev->variant;
553 554 555 556
	u32 i, depth = 0;

	for (i = 0; i < f->fmt->colplanes; i++)
		depth += f->fmt->depth[i];
557 558 559

	f->dma_offset.y_h = f->offs_h;
	if (!variant->pix_hoff)
560
		f->dma_offset.y_h *= (depth >> 3);
561 562 563 564 565 566 567 568 569 570

	f->dma_offset.y_v = f->offs_v;

	f->dma_offset.cb_h = f->offs_h;
	f->dma_offset.cb_v = f->offs_v;

	f->dma_offset.cr_h = f->offs_h;
	f->dma_offset.cr_v = f->offs_v;

	if (!variant->pix_hoff) {
571
		if (f->fmt->colplanes == 3) {
572 573 574 575 576 577 578 579 580 581 582 583 584
			f->dma_offset.cb_h >>= 1;
			f->dma_offset.cr_h >>= 1;
		}
		if (f->fmt->color == S5P_FIMC_YCBCR420) {
			f->dma_offset.cb_v >>= 1;
			f->dma_offset.cr_v >>= 1;
		}
	}

	dbg("in_offset: color= %d, y_h= %d, y_v= %d",
	    f->fmt->color, f->dma_offset.y_h, f->dma_offset.y_v);
}

585 586 587 588 589 590 591 592 593
/**
 * fimc_prepare_config - check dimensions, operation and color mode
 *			 and pre-calculate offset and the scaling coefficients.
 *
 * @ctx: hardware context information
 * @flags: flags indicating which parameters to check/update
 *
 * Return: 0 if dimensions are valid or non zero otherwise.
 */
594
int fimc_prepare_config(struct fimc_ctx *ctx, u32 flags)
595 596
{
	struct fimc_frame *s_frame, *d_frame;
597
	struct vb2_buffer *vb = NULL;
598 599 600 601 602 603
	int ret = 0;

	s_frame = &ctx->s_frame;
	d_frame = &ctx->d_frame;

	if (flags & FIMC_PARAMS) {
604 605 606
		/* Prepare the DMA offset ratios for scaler. */
		fimc_prepare_dma_offset(ctx, &ctx->s_frame);
		fimc_prepare_dma_offset(ctx, &ctx->d_frame);
607 608 609 610 611 612

		if (s_frame->height > (SCALER_MAX_VRATIO * d_frame->height) ||
		    s_frame->width > (SCALER_MAX_HRATIO * d_frame->width)) {
			err("out of scaler range");
			return -EINVAL;
		}
613
		fimc_set_yuv_order(ctx);
614 615 616
	}

	if (flags & FIMC_SRC_ADDR) {
617 618
		vb = v4l2_m2m_next_src_buf(ctx->m2m_ctx);
		ret = fimc_prepare_addr(ctx, vb, s_frame, &s_frame->paddr);
619 620 621 622 623
		if (ret)
			return ret;
	}

	if (flags & FIMC_DST_ADDR) {
624 625
		vb = v4l2_m2m_next_dst_buf(ctx->m2m_ctx);
		ret = fimc_prepare_addr(ctx, vb, d_frame, &d_frame->paddr);
626 627 628 629 630 631 632 633 634 635 636 637
	}

	return ret;
}

static void fimc_dma_run(void *priv)
{
	struct fimc_ctx *ctx = priv;
	struct fimc_dev *fimc;
	unsigned long flags;
	u32 ret;

638
	if (WARN(!ctx, "null hardware context\n"))
639 640 641
		return;

	fimc = ctx->fimc_dev;
642
	spin_lock_irqsave(&fimc->slock, flags);
643 644 645 646
	set_bit(ST_M2M_PEND, &fimc->state);

	ctx->state |= (FIMC_SRC_ADDR | FIMC_DST_ADDR);
	ret = fimc_prepare_config(ctx, ctx->state);
647
	if (ret)
648
		goto dma_unlock;
649

650 651
	/* Reconfigure hardware if the context has changed. */
	if (fimc->m2m.ctx != ctx) {
652
		ctx->state |= FIMC_PARAMS;
653 654
		fimc->m2m.ctx = ctx;
	}
655 656 657 658 659
	fimc_hw_set_input_addr(fimc, &ctx->s_frame.paddr);

	if (ctx->state & FIMC_PARAMS) {
		fimc_hw_set_input_path(ctx);
		fimc_hw_set_in_dma(ctx);
660
		ret = fimc_set_scaler_info(ctx);
661
		if (ret)
662
			goto dma_unlock;
663
		fimc_hw_set_prescaler(ctx);
664
		fimc_hw_set_mainscaler(ctx);
665 666
		fimc_hw_set_target_format(ctx);
		fimc_hw_set_rotation(ctx);
667
		fimc_hw_set_effect(ctx, false);
668 669 670 671
	}

	fimc_hw_set_output_path(ctx);
	if (ctx->state & (FIMC_DST_ADDR | FIMC_PARAMS))
672
		fimc_hw_set_output_addr(fimc, &ctx->d_frame.paddr, -1);
673

674
	if (ctx->state & FIMC_PARAMS) {
675
		fimc_hw_set_out_dma(ctx);
676 677 678
		if (fimc->variant->has_alpha)
			fimc_hw_set_rgb_alpha(ctx);
	}
679

680
	fimc_activate_capture(ctx);
681

682 683
	ctx->state &= (FIMC_CTX_M2M | FIMC_CTX_CAP |
		       FIMC_SRC_FMT | FIMC_DST_FMT);
684
	fimc_hw_activate_input_dma(fimc, true);
685
dma_unlock:
686
	spin_unlock_irqrestore(&fimc->slock, flags);
687 688
}

689 690
static void fimc_job_abort(void *priv)
{
691
	fimc_m2m_shutdown(priv);
692
}
693

694 695 696
static int fimc_queue_setup(struct vb2_queue *vq, const struct v4l2_format *fmt,
			    unsigned int *num_buffers, unsigned int *num_planes,
			    unsigned int sizes[], void *allocators[])
697
{
698
	struct fimc_ctx *ctx = vb2_get_drv_priv(vq);
699 700 701 702 703 704 705 706 707 708
	struct fimc_frame *f;
	int i;

	f = ctx_get_frame(ctx, vq->type);
	if (IS_ERR(f))
		return PTR_ERR(f);
	/*
	 * Return number of non-contigous planes (plane buffers)
	 * depending on the configured color format.
	 */
709 710
	if (!f->fmt)
		return -EINVAL;
711

712
	*num_planes = f->fmt->memplanes;
713
	for (i = 0; i < f->fmt->memplanes; i++) {
714
		sizes[i] = (f->f_width * f->f_height * f->fmt->depth[i]) / 8;
715 716
		allocators[i] = ctx->fimc_dev->alloc_ctx;
	}
717 718 719
	return 0;
}

720
static int fimc_buf_prepare(struct vb2_buffer *vb)
721
{
722
	struct fimc_ctx *ctx = vb2_get_drv_priv(vb->vb2_queue);
723
	struct fimc_frame *frame;
724
	int i;
725

726
	frame = ctx_get_frame(ctx, vb->vb2_queue->type);
727 728
	if (IS_ERR(frame))
		return PTR_ERR(frame);
729

730 731
	for (i = 0; i < frame->fmt->memplanes; i++)
		vb2_set_plane_payload(vb, i, frame->payload[i]);
732 733 734 735

	return 0;
}

736
static void fimc_buf_queue(struct vb2_buffer *vb)
737
{
738
	struct fimc_ctx *ctx = vb2_get_drv_priv(vb->vb2_queue);
739 740 741

	dbg("ctx: %p, ctx->state: 0x%x", ctx, ctx->state);

742 743 744
	if (ctx->m2m_ctx)
		v4l2_m2m_buf_queue(ctx->m2m_ctx, vb);
}
745

746 747 748 749 750
static void fimc_lock(struct vb2_queue *vq)
{
	struct fimc_ctx *ctx = vb2_get_drv_priv(vq);
	mutex_lock(&ctx->fimc_dev->lock);
}
751

752 753 754 755
static void fimc_unlock(struct vb2_queue *vq)
{
	struct fimc_ctx *ctx = vb2_get_drv_priv(vq);
	mutex_unlock(&ctx->fimc_dev->lock);
756 757
}

758
static struct vb2_ops fimc_qops = {
759 760 761 762 763
	.queue_setup	 = fimc_queue_setup,
	.buf_prepare	 = fimc_buf_prepare,
	.buf_queue	 = fimc_buf_queue,
	.wait_prepare	 = fimc_unlock,
	.wait_finish	 = fimc_lock,
764
	.stop_streaming	 = stop_streaming,
765
	.start_streaming = start_streaming,
766 767
};

768 769 770 771 772 773
/*
 * V4L2 controls handling
 */
#define ctrl_to_ctx(__ctrl) \
	container_of((__ctrl)->handler, struct fimc_ctx, ctrl_handler)

774
static int __fimc_s_ctrl(struct fimc_ctx *ctx, struct v4l2_ctrl *ctrl)
775 776 777
{
	struct fimc_dev *fimc = ctx->fimc_dev;
	struct samsung_fimc_variant *variant = fimc->variant;
778
	unsigned int flags = FIMC_DST_FMT | FIMC_SRC_FMT;
779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794
	int ret = 0;

	if (ctrl->flags & V4L2_CTRL_FLAG_INACTIVE)
		return 0;

	switch (ctrl->id) {
	case V4L2_CID_HFLIP:
		ctx->hflip = ctrl->val;
		break;

	case V4L2_CID_VFLIP:
		ctx->vflip = ctrl->val;
		break;

	case V4L2_CID_ROTATE:
		if (fimc_capture_pending(fimc) ||
795
		    (ctx->state & flags) == flags) {
796
			ret = fimc_check_scaler_ratio(ctx, ctx->s_frame.width,
797 798
					ctx->s_frame.height, ctx->d_frame.width,
					ctx->d_frame.height, ctrl->val);
799 800
			if (ret)
				return -EINVAL;
801 802 803 804
		}
		if ((ctrl->val == 90 || ctrl->val == 270) &&
		    !variant->has_out_rot)
			return -EINVAL;
805

806 807 808
		ctx->rotation = ctrl->val;
		break;

809 810 811
	case V4L2_CID_ALPHA_COMPONENT:
		ctx->d_frame.alpha = ctrl->val;
		break;
812 813 814 815 816 817
	}
	ctx->state |= FIMC_PARAMS;
	set_bit(ST_CAPT_APPLY_CFG, &fimc->state);
	return 0;
}

818 819 820 821 822 823
static int fimc_s_ctrl(struct v4l2_ctrl *ctrl)
{
	struct fimc_ctx *ctx = ctrl_to_ctx(ctrl);
	unsigned long flags;
	int ret;

824
	spin_lock_irqsave(&ctx->fimc_dev->slock, flags);
825
	ret = __fimc_s_ctrl(ctx, ctrl);
826
	spin_unlock_irqrestore(&ctx->fimc_dev->slock, flags);
827 828 829 830

	return ret;
}

831 832 833 834 835 836
static const struct v4l2_ctrl_ops fimc_ctrl_ops = {
	.s_ctrl = fimc_s_ctrl,
};

int fimc_ctrls_create(struct fimc_ctx *ctx)
{
837 838 839
	struct samsung_fimc_variant *variant = ctx->fimc_dev->variant;
	unsigned int max_alpha = fimc_get_alpha_mask(ctx->d_frame.fmt);

840 841
	if (ctx->ctrls_rdy)
		return 0;
842
	v4l2_ctrl_handler_init(&ctx->ctrl_handler, 4);
843 844

	ctx->ctrl_rotate = v4l2_ctrl_new_std(&ctx->ctrl_handler, &fimc_ctrl_ops,
845
					V4L2_CID_ROTATE, 0, 270, 90, 0);
846
	ctx->ctrl_hflip = v4l2_ctrl_new_std(&ctx->ctrl_handler, &fimc_ctrl_ops,
847
					V4L2_CID_HFLIP, 0, 1, 1, 0);
848
	ctx->ctrl_vflip = v4l2_ctrl_new_std(&ctx->ctrl_handler, &fimc_ctrl_ops,
849
					V4L2_CID_VFLIP, 0, 1, 1, 0);
850 851 852 853 854 855 856
	if (variant->has_alpha)
		ctx->ctrl_alpha = v4l2_ctrl_new_std(&ctx->ctrl_handler,
				    &fimc_ctrl_ops, V4L2_CID_ALPHA_COMPONENT,
				    0, max_alpha, 1, 0);
	else
		ctx->ctrl_alpha = NULL;

857 858 859 860 861 862 863 864 865 866
	ctx->ctrls_rdy = ctx->ctrl_handler.error == 0;

	return ctx->ctrl_handler.error;
}

void fimc_ctrls_delete(struct fimc_ctx *ctx)
{
	if (ctx->ctrls_rdy) {
		v4l2_ctrl_handler_free(&ctx->ctrl_handler);
		ctx->ctrls_rdy = false;
867
		ctx->ctrl_alpha = NULL;
868 869 870 871 872
	}
}

void fimc_ctrls_activate(struct fimc_ctx *ctx, bool active)
{
873 874
	unsigned int has_alpha = ctx->d_frame.fmt->flags & FMT_HAS_ALPHA;

875 876 877 878 879 880 881
	if (!ctx->ctrls_rdy)
		return;

	mutex_lock(&ctx->ctrl_handler.lock);
	v4l2_ctrl_activate(ctx->ctrl_rotate, active);
	v4l2_ctrl_activate(ctx->ctrl_hflip, active);
	v4l2_ctrl_activate(ctx->ctrl_vflip, active);
882 883
	if (ctx->ctrl_alpha)
		v4l2_ctrl_activate(ctx->ctrl_alpha, active && has_alpha);
884 885 886 887 888 889 890 891 892 893 894 895 896

	if (active) {
		ctx->rotation = ctx->ctrl_rotate->val;
		ctx->hflip    = ctx->ctrl_hflip->val;
		ctx->vflip    = ctx->ctrl_vflip->val;
	} else {
		ctx->rotation = 0;
		ctx->hflip    = 0;
		ctx->vflip    = 0;
	}
	mutex_unlock(&ctx->ctrl_handler.lock);
}

897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914
/* Update maximum value of the alpha color control */
void fimc_alpha_ctrl_update(struct fimc_ctx *ctx)
{
	struct fimc_dev *fimc = ctx->fimc_dev;
	struct v4l2_ctrl *ctrl = ctx->ctrl_alpha;

	if (ctrl == NULL || !fimc->variant->has_alpha)
		return;

	v4l2_ctrl_lock(ctrl);
	ctrl->maximum = fimc_get_alpha_mask(ctx->d_frame.fmt);

	if (ctrl->cur.val > ctrl->maximum)
		ctrl->cur.val = ctrl->maximum;

	v4l2_ctrl_unlock(ctrl);
}

915 916 917
/*
 * V4L2 ioctl handlers
 */
918 919
static int fimc_m2m_querycap(struct file *file, void *fh,
			     struct v4l2_capability *cap)
920
{
921
	struct fimc_ctx *ctx = fh_to_ctx(fh);
922 923 924 925 926 927
	struct fimc_dev *fimc = ctx->fimc_dev;

	strncpy(cap->driver, fimc->pdev->name, sizeof(cap->driver) - 1);
	strncpy(cap->card, fimc->pdev->name, sizeof(cap->card) - 1);
	cap->bus_info[0] = 0;
	cap->capabilities = V4L2_CAP_STREAMING |
928
		V4L2_CAP_VIDEO_CAPTURE_MPLANE | V4L2_CAP_VIDEO_OUTPUT_MPLANE;
929 930 931 932

	return 0;
}

933 934
static int fimc_m2m_enum_fmt_mplane(struct file *file, void *priv,
				    struct v4l2_fmtdesc *f)
935 936 937
{
	struct fimc_fmt *fmt;

938 939
	fmt = fimc_find_format(NULL, NULL, get_m2m_fmt_flags(f->type),
			       f->index);
940
	if (!fmt)
941 942 943 944 945 946 947
		return -EINVAL;

	strncpy(f->description, fmt->name, sizeof(f->description) - 1);
	f->pixelformat = fmt->fourcc;
	return 0;
}

948
int fimc_fill_format(struct fimc_frame *frame, struct v4l2_format *f)
949
{
950
	struct v4l2_pix_format_mplane *pixm = &f->fmt.pix_mp;
951
	int i;
952

953 954 955 956 957 958
	pixm->width = frame->o_width;
	pixm->height = frame->o_height;
	pixm->field = V4L2_FIELD_NONE;
	pixm->pixelformat = frame->fmt->fourcc;
	pixm->colorspace = V4L2_COLORSPACE_JPEG;
	pixm->num_planes = frame->fmt->memplanes;
959 960

	for (i = 0; i < pixm->num_planes; ++i) {
961
		int bpl = frame->f_width;
962 963 964 965 966 967
		if (frame->fmt->colplanes == 1) /* packed formats */
			bpl = (bpl * frame->fmt->depth[0]) / 8;
		pixm->plane_fmt[i].bytesperline = bpl;
		pixm->plane_fmt[i].sizeimage = (frame->o_width *
			frame->o_height * frame->fmt->depth[i]) / 8;
	}
968 969 970
	return 0;
}

971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002
void fimc_fill_frame(struct fimc_frame *frame, struct v4l2_format *f)
{
	struct v4l2_pix_format_mplane *pixm = &f->fmt.pix_mp;

	frame->f_width  = pixm->plane_fmt[0].bytesperline;
	if (frame->fmt->colplanes == 1)
		frame->f_width = (frame->f_width * 8) / frame->fmt->depth[0];
	frame->f_height	= pixm->height;
	frame->width    = pixm->width;
	frame->height   = pixm->height;
	frame->o_width  = pixm->width;
	frame->o_height = pixm->height;
	frame->offs_h   = 0;
	frame->offs_v   = 0;
}

/**
 * fimc_adjust_mplane_format - adjust bytesperline/sizeimage for each plane
 * @fmt: fimc pixel format description (input)
 * @width: requested pixel width
 * @height: requested pixel height
 * @pix: multi-plane format to adjust
 */
void fimc_adjust_mplane_format(struct fimc_fmt *fmt, u32 width, u32 height,
			       struct v4l2_pix_format_mplane *pix)
{
	u32 bytesperline = 0;
	int i;

	pix->colorspace	= V4L2_COLORSPACE_JPEG;
	pix->field = V4L2_FIELD_NONE;
	pix->num_planes = fmt->memplanes;
1003
	pix->pixelformat = fmt->fourcc;
1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
	pix->height = height;
	pix->width = width;

	for (i = 0; i < pix->num_planes; ++i) {
		u32 bpl = pix->plane_fmt[i].bytesperline;
		u32 *sizeimage = &pix->plane_fmt[i].sizeimage;

		if (fmt->colplanes > 1 && (bpl == 0 || bpl < pix->width))
			bpl = pix->width; /* Planar */

		if (fmt->colplanes == 1 && /* Packed */
		    (bpl == 0 || ((bpl * 8) / fmt->depth[i]) < pix->width))
			bpl = (pix->width * fmt->depth[0]) / 8;

		if (i == 0) /* Same bytesperline for each plane. */
			bytesperline = bpl;

		pix->plane_fmt[i].bytesperline = bytesperline;
		*sizeimage = (pix->width * pix->height * fmt->depth[i]) / 8;
	}
}

1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037
static int fimc_m2m_g_fmt_mplane(struct file *file, void *fh,
				 struct v4l2_format *f)
{
	struct fimc_ctx *ctx = fh_to_ctx(fh);
	struct fimc_frame *frame = ctx_get_frame(ctx, f->type);

	if (IS_ERR(frame))
		return PTR_ERR(frame);

	return fimc_fill_format(frame, f);
}

1038 1039 1040 1041 1042 1043 1044 1045 1046
/**
 * fimc_find_format - lookup fimc color format by fourcc or media bus format
 * @pixelformat: fourcc to match, ignored if null
 * @mbus_code: media bus code to match, ignored if null
 * @mask: the color flags to match
 * @index: offset in the fimc_formats array, ignored if negative
 */
struct fimc_fmt *fimc_find_format(u32 *pixelformat, u32 *mbus_code,
				  unsigned int mask, int index)
1047
{
1048
	struct fimc_fmt *fmt, *def_fmt = NULL;
1049
	unsigned int i;
1050
	int id = 0;
1051

1052 1053
	if (index >= ARRAY_SIZE(fimc_formats))
		return NULL;
1054 1055 1056

	for (i = 0; i < ARRAY_SIZE(fimc_formats); ++i) {
		fmt = &fimc_formats[i];
1057 1058 1059 1060 1061 1062 1063 1064 1065
		if (!(fmt->flags & mask))
			continue;
		if (pixelformat && fmt->fourcc == *pixelformat)
			return fmt;
		if (mbus_code && fmt->mbus_code == *mbus_code)
			return fmt;
		if (index == id)
			def_fmt = fmt;
		id++;
1066
	}
1067
	return def_fmt;
1068 1069
}

1070
static int fimc_try_fmt_mplane(struct fimc_ctx *ctx, struct v4l2_format *f)
1071
{
1072 1073
	struct fimc_dev *fimc = ctx->fimc_dev;
	struct samsung_fimc_variant *variant = fimc->variant;
1074
	struct v4l2_pix_format_mplane *pix = &f->fmt.pix_mp;
1075
	struct fimc_fmt *fmt;
1076
	u32 max_w, mod_x, mod_y;
1077

1078
	if (!IS_M2M(f->type))
1079 1080
		return -EINVAL;

1081
	dbg("w: %d, h: %d", pix->width, pix->height);
1082

1083 1084
	fmt = fimc_find_format(&pix->pixelformat, NULL,
			       get_m2m_fmt_flags(f->type), 0);
1085
	if (WARN(fmt == NULL, "Pixel format lookup failed"))
1086
		return -EINVAL;
1087

1088 1089
	if (pix->field == V4L2_FIELD_ANY)
		pix->field = V4L2_FIELD_NONE;
1090
	else if (pix->field != V4L2_FIELD_NONE)
1091
		return -EINVAL;
1092

1093 1094
	if (f->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE) {
		max_w = variant->pix_limit->scaler_dis_w;
1095
		mod_x = ffs(variant->min_inp_pixsize) - 1;
1096
	} else {
1097
		max_w = variant->pix_limit->out_rot_dis_w;
1098
		mod_x = ffs(variant->min_out_pixsize) - 1;
1099 1100 1101
	}

	if (tiled_fmt(fmt)) {
1102 1103 1104
		mod_x = 6; /* 64 x 32 pixels tile */
		mod_y = 5;
	} else {
1105
		if (variant->min_vsize_align == 1)
1106 1107
			mod_y = fimc_fmt_is_rgb(fmt->color) ? 0 : 1;
		else
1108
			mod_y = ffs(variant->min_vsize_align) - 1;
1109 1110
	}

1111
	v4l_bound_align_image(&pix->width, 16, max_w, mod_x,
1112
		&pix->height, 8, variant->pix_limit->scaler_dis_w, mod_y, 0);
1113

1114
	fimc_adjust_mplane_format(fmt, pix->width, pix->height, &f->fmt.pix_mp);
1115
	return 0;
1116
}
1117

1118 1119 1120 1121 1122 1123 1124 1125 1126
static int fimc_m2m_try_fmt_mplane(struct file *file, void *fh,
				   struct v4l2_format *f)
{
	struct fimc_ctx *ctx = fh_to_ctx(fh);

	return fimc_try_fmt_mplane(ctx, f);
}

static int fimc_m2m_s_fmt_mplane(struct file *file, void *fh,
1127
				 struct v4l2_format *f)
1128
{
1129
	struct fimc_ctx *ctx = fh_to_ctx(fh);
1130
	struct fimc_dev *fimc = ctx->fimc_dev;
1131
	struct vb2_queue *vq;
1132
	struct fimc_frame *frame;
1133 1134
	struct v4l2_pix_format_mplane *pix;
	int i, ret = 0;
1135

1136
	ret = fimc_try_fmt_mplane(ctx, f);
1137 1138 1139
	if (ret)
		return ret;

1140
	vq = v4l2_m2m_get_vq(ctx->m2m_ctx, f->type);
1141

1142
	if (vb2_is_busy(vq)) {
1143
		v4l2_err(fimc->m2m.vfd, "queue (%d) busy\n", f->type);
1144
		return -EBUSY;
1145
	}
1146

1147
	if (f->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE)
1148
		frame = &ctx->s_frame;
1149
	else
1150 1151
		frame = &ctx->d_frame;

1152
	pix = &f->fmt.pix_mp;
1153
	frame->fmt = fimc_find_format(&pix->pixelformat, NULL,
1154
				      get_m2m_fmt_flags(f->type), 0);
1155 1156
	if (!frame->fmt)
		return -EINVAL;
1157

1158 1159 1160
	/* Update RGB Alpha control state and value range */
	fimc_alpha_ctrl_update(ctx);

1161 1162 1163 1164
	for (i = 0; i < frame->fmt->colplanes; i++) {
		frame->payload[i] =
			(pix->width * pix->height * frame->fmt->depth[i]) / 8;
	}
1165

1166
	fimc_fill_frame(frame, f);
1167

1168 1169
	ctx->scaler.enabled = 1;

1170
	if (f->type == V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE)
1171
		fimc_ctx_state_set(FIMC_PARAMS | FIMC_DST_FMT, ctx);
1172
	else
1173
		fimc_ctx_state_set(FIMC_PARAMS | FIMC_SRC_FMT, ctx);
1174

1175
	dbg("f_w: %d, f_h: %d", frame->f_width, frame->f_height);
1176

1177
	return 0;
1178 1179
}

1180 1181
static int fimc_m2m_reqbufs(struct file *file, void *fh,
			    struct v4l2_requestbuffers *reqbufs)
1182
{
1183 1184
	struct fimc_ctx *ctx = fh_to_ctx(fh);

1185 1186 1187
	return v4l2_m2m_reqbufs(file, ctx->m2m_ctx, reqbufs);
}

1188 1189
static int fimc_m2m_querybuf(struct file *file, void *fh,
			     struct v4l2_buffer *buf)
1190
{
1191 1192
	struct fimc_ctx *ctx = fh_to_ctx(fh);

1193 1194 1195
	return v4l2_m2m_querybuf(file, ctx->m2m_ctx, buf);
}

1196 1197
static int fimc_m2m_qbuf(struct file *file, void *fh,
			 struct v4l2_buffer *buf)
1198
{
1199
	struct fimc_ctx *ctx = fh_to_ctx(fh);
1200 1201 1202 1203

	return v4l2_m2m_qbuf(file, ctx->m2m_ctx, buf);
}

1204 1205
static int fimc_m2m_dqbuf(struct file *file, void *fh,
			  struct v4l2_buffer *buf)
1206
{
1207 1208
	struct fimc_ctx *ctx = fh_to_ctx(fh);

1209 1210 1211
	return v4l2_m2m_dqbuf(file, ctx->m2m_ctx, buf);
}

1212 1213
static int fimc_m2m_streamon(struct file *file, void *fh,
			     enum v4l2_buf_type type)
1214
{
1215
	struct fimc_ctx *ctx = fh_to_ctx(fh);
1216 1217

	/* The source and target color format need to be set */
1218
	if (V4L2_TYPE_IS_OUTPUT(type)) {
1219
		if (!fimc_ctx_state_is_set(FIMC_SRC_FMT, ctx))
1220
			return -EINVAL;
1221
	} else if (!fimc_ctx_state_is_set(FIMC_DST_FMT, ctx)) {
1222
		return -EINVAL;
1223
	}
1224

1225 1226 1227
	return v4l2_m2m_streamon(file, ctx->m2m_ctx, type);
}

1228
static int fimc_m2m_streamoff(struct file *file, void *fh,
1229 1230
			    enum v4l2_buf_type type)
{
1231 1232
	struct fimc_ctx *ctx = fh_to_ctx(fh);

1233 1234 1235
	return v4l2_m2m_streamoff(file, ctx->m2m_ctx, type);
}

1236
static int fimc_m2m_cropcap(struct file *file, void *fh,
1237
			    struct v4l2_cropcap *cr)
1238
{
1239
	struct fimc_ctx *ctx = fh_to_ctx(fh);
1240 1241
	struct fimc_frame *frame;

1242
	frame = ctx_get_frame(ctx, cr->type);
1243 1244
	if (IS_ERR(frame))
		return PTR_ERR(frame);
1245

1246 1247
	cr->bounds.left		= 0;
	cr->bounds.top		= 0;
1248 1249
	cr->bounds.width	= frame->o_width;
	cr->bounds.height	= frame->o_height;
1250 1251
	cr->defrect		= cr->bounds;

1252 1253 1254
	return 0;
}

1255
static int fimc_m2m_g_crop(struct file *file, void *fh, struct v4l2_crop *cr)
1256
{
1257
	struct fimc_ctx *ctx = fh_to_ctx(fh);
1258 1259
	struct fimc_frame *frame;

1260
	frame = ctx_get_frame(ctx, cr->type);
1261 1262
	if (IS_ERR(frame))
		return PTR_ERR(frame);
1263 1264 1265 1266 1267 1268 1269 1270 1271

	cr->c.left = frame->offs_h;
	cr->c.top = frame->offs_v;
	cr->c.width = frame->width;
	cr->c.height = frame->height;

	return 0;
}

1272
static int fimc_m2m_try_crop(struct fimc_ctx *ctx, struct v4l2_crop *cr)
1273 1274 1275
{
	struct fimc_dev *fimc = ctx->fimc_dev;
	struct fimc_frame *f;
1276 1277
	u32 min_size, halign, depth = 0;
	int i;
1278

1279
	if (cr->c.top < 0 || cr->c.left < 0) {
1280
		v4l2_err(fimc->m2m.vfd,
1281 1282 1283
			"doesn't support negative values for top & left\n");
		return -EINVAL;
	}
1284
	if (cr->type == V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE)
1285 1286
		f = &ctx->d_frame;
	else if (cr->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE)
1287 1288 1289
		f = &ctx->s_frame;
	else
		return -EINVAL;
1290

1291 1292
	min_size = (f == &ctx->s_frame) ?
		fimc->variant->min_inp_pixsize : fimc->variant->min_out_pixsize;
1293

1294
	/* Get pixel alignment constraints. */
1295
	if (fimc->variant->min_vsize_align == 1)
1296 1297
		halign = fimc_fmt_is_rgb(f->fmt->color) ? 0 : 1;
	else
1298
		halign = ffs(fimc->variant->min_vsize_align) - 1;
1299

1300 1301 1302
	for (i = 0; i < f->fmt->colplanes; i++)
		depth += f->fmt->depth[i];

1303 1304 1305
	v4l_bound_align_image(&cr->c.width, min_size, f->o_width,
			      ffs(min_size) - 1,
			      &cr->c.height, min_size, f->o_height,
1306
			      halign, 64/(ALIGN(depth, 8)));
1307 1308 1309 1310 1311 1312 1313 1314

	/* adjust left/top if cropping rectangle is out of bounds */
	if (cr->c.left + cr->c.width > f->o_width)
		cr->c.left = f->o_width - cr->c.width;
	if (cr->c.top + cr->c.height > f->o_height)
		cr->c.top = f->o_height - cr->c.height;

	cr->c.left = round_down(cr->c.left, min_size);
1315
	cr->c.top  = round_down(cr->c.top, fimc->variant->hor_offs_align);
1316 1317 1318 1319 1320 1321 1322 1323 1324 1325

	dbg("l:%d, t:%d, w:%d, h:%d, f_w: %d, f_h: %d",
	    cr->c.left, cr->c.top, cr->c.width, cr->c.height,
	    f->f_width, f->f_height);

	return 0;
}

static int fimc_m2m_s_crop(struct file *file, void *fh, struct v4l2_crop *cr)
{
1326
	struct fimc_ctx *ctx = fh_to_ctx(fh);
1327 1328 1329 1330
	struct fimc_dev *fimc = ctx->fimc_dev;
	struct fimc_frame *f;
	int ret;

1331
	ret = fimc_m2m_try_crop(ctx, cr);
1332 1333 1334
	if (ret)
		return ret;

1335
	f = (cr->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE) ?
1336 1337
		&ctx->s_frame : &ctx->d_frame;

1338
	/* Check to see if scaling ratio is within supported range */
1339
	if (fimc_ctx_state_is_set(FIMC_DST_FMT | FIMC_SRC_FMT, ctx)) {
1340
		if (cr->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE) {
1341 1342 1343
			ret = fimc_check_scaler_ratio(ctx, cr->c.width,
					cr->c.height, ctx->d_frame.width,
					ctx->d_frame.height, ctx->rotation);
1344
		} else {
1345 1346 1347
			ret = fimc_check_scaler_ratio(ctx, ctx->s_frame.width,
					ctx->s_frame.height, cr->c.width,
					cr->c.height, ctx->rotation);
1348
		}
1349
		if (ret) {
1350
			v4l2_err(fimc->m2m.vfd, "Out of scaler range\n");
1351
			return -EINVAL;
1352 1353
		}
	}
1354

1355 1356
	f->offs_h = cr->c.left;
	f->offs_v = cr->c.top;
1357
	f->width  = cr->c.width;
1358
	f->height = cr->c.height;
1359

1360
	fimc_ctx_state_set(FIMC_PARAMS, ctx);
1361

1362 1363 1364 1365 1366 1367
	return 0;
}

static const struct v4l2_ioctl_ops fimc_m2m_ioctl_ops = {
	.vidioc_querycap		= fimc_m2m_querycap,

1368 1369
	.vidioc_enum_fmt_vid_cap_mplane	= fimc_m2m_enum_fmt_mplane,
	.vidioc_enum_fmt_vid_out_mplane	= fimc_m2m_enum_fmt_mplane,
1370

1371 1372
	.vidioc_g_fmt_vid_cap_mplane	= fimc_m2m_g_fmt_mplane,
	.vidioc_g_fmt_vid_out_mplane	= fimc_m2m_g_fmt_mplane,
1373

1374 1375
	.vidioc_try_fmt_vid_cap_mplane	= fimc_m2m_try_fmt_mplane,
	.vidioc_try_fmt_vid_out_mplane	= fimc_m2m_try_fmt_mplane,
1376

1377 1378
	.vidioc_s_fmt_vid_cap_mplane	= fimc_m2m_s_fmt_mplane,
	.vidioc_s_fmt_vid_out_mplane	= fimc_m2m_s_fmt_mplane,
1379 1380 1381 1382 1383 1384 1385 1386 1387 1388

	.vidioc_reqbufs			= fimc_m2m_reqbufs,
	.vidioc_querybuf		= fimc_m2m_querybuf,

	.vidioc_qbuf			= fimc_m2m_qbuf,
	.vidioc_dqbuf			= fimc_m2m_dqbuf,

	.vidioc_streamon		= fimc_m2m_streamon,
	.vidioc_streamoff		= fimc_m2m_streamoff,

1389
	.vidioc_g_crop			= fimc_m2m_g_crop,
1390
	.vidioc_s_crop			= fimc_m2m_s_crop,
1391
	.vidioc_cropcap			= fimc_m2m_cropcap
1392 1393 1394

};

1395 1396
static int queue_init(void *priv, struct vb2_queue *src_vq,
		      struct vb2_queue *dst_vq)
1397 1398
{
	struct fimc_ctx *ctx = priv;
1399 1400 1401 1402 1403 1404 1405 1406 1407
	int ret;

	memset(src_vq, 0, sizeof(*src_vq));
	src_vq->type = V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE;
	src_vq->io_modes = VB2_MMAP | VB2_USERPTR;
	src_vq->drv_priv = ctx;
	src_vq->ops = &fimc_qops;
	src_vq->mem_ops = &vb2_dma_contig_memops;
	src_vq->buf_struct_size = sizeof(struct v4l2_m2m_buffer);
1408

1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421
	ret = vb2_queue_init(src_vq);
	if (ret)
		return ret;

	memset(dst_vq, 0, sizeof(*dst_vq));
	dst_vq->type = V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE;
	dst_vq->io_modes = VB2_MMAP | VB2_USERPTR;
	dst_vq->drv_priv = ctx;
	dst_vq->ops = &fimc_qops;
	dst_vq->mem_ops = &vb2_dma_contig_memops;
	dst_vq->buf_struct_size = sizeof(struct v4l2_m2m_buffer);

	return vb2_queue_init(dst_vq);
1422 1423 1424 1425 1426
}

static int fimc_m2m_open(struct file *file)
{
	struct fimc_dev *fimc = video_drvdata(file);
1427 1428
	struct fimc_ctx *ctx;
	int ret;
1429 1430 1431 1432 1433 1434 1435 1436

	dbg("pid: %d, state: 0x%lx, refcnt: %d",
		task_pid_nr(current), fimc->state, fimc->vid_cap.refcnt);

	/*
	 * Return if the corresponding video capture node
	 * is already opened.
	 */
1437 1438
	if (fimc->vid_cap.refcnt > 0)
		return -EBUSY;
1439

1440
	ctx = kzalloc(sizeof *ctx, GFP_KERNEL);
1441 1442
	if (!ctx)
		return -ENOMEM;
1443
	v4l2_fh_init(&ctx->fh, fimc->m2m.vfd);
1444 1445 1446 1447 1448 1449
	ctx->fimc_dev = fimc;

	/* Default color format */
	ctx->s_frame.fmt = &fimc_formats[0];
	ctx->d_frame.fmt = &fimc_formats[0];

1450 1451 1452
	ret = fimc_ctrls_create(ctx);
	if (ret)
		goto error_fh;
1453

1454 1455
	/* Use separate control handler per file handle */
	ctx->fh.ctrl_handler = &ctx->ctrl_handler;
1456 1457
	file->private_data = &ctx->fh;
	v4l2_fh_add(&ctx->fh);
1458

1459
	/* Setup the device context for memory-to-memory mode */
1460
	ctx->state = FIMC_CTX_M2M;
1461 1462 1463 1464
	ctx->flags = 0;
	ctx->in_path = FIMC_DMA;
	ctx->out_path = FIMC_DMA;

1465
	ctx->m2m_ctx = v4l2_m2m_ctx_init(fimc->m2m.m2m_dev, ctx, queue_init);
1466
	if (IS_ERR(ctx->m2m_ctx)) {
1467
		ret = PTR_ERR(ctx->m2m_ctx);
1468
		goto error_c;
1469
	}
1470

1471 1472
	if (fimc->m2m.refcnt++ == 0)
		set_bit(ST_M2M_RUN, &fimc->state);
1473
	return 0;
1474

1475 1476
error_c:
	fimc_ctrls_delete(ctx);
1477 1478 1479 1480 1481
error_fh:
	v4l2_fh_del(&ctx->fh);
	v4l2_fh_exit(&ctx->fh);
	kfree(ctx);
	return ret;
1482 1483 1484 1485
}

static int fimc_m2m_release(struct file *file)
{
1486
	struct fimc_ctx *ctx = fh_to_ctx(file->private_data);
1487 1488
	struct fimc_dev *fimc = ctx->fimc_dev;

1489 1490 1491
	dbg("pid: %d, state: 0x%lx, refcnt= %d",
		task_pid_nr(current), fimc->state, fimc->m2m.refcnt);

1492
	v4l2_m2m_ctx_release(ctx->m2m_ctx);
1493
	fimc_ctrls_delete(ctx);
1494 1495
	v4l2_fh_del(&ctx->fh);
	v4l2_fh_exit(&ctx->fh);
1496

1497 1498 1499
	if (--fimc->m2m.refcnt <= 0)
		clear_bit(ST_M2M_RUN, &fimc->state);
	kfree(ctx);
1500 1501 1502 1503
	return 0;
}

static unsigned int fimc_m2m_poll(struct file *file,
1504
				  struct poll_table_struct *wait)
1505
{
1506
	struct fimc_ctx *ctx = fh_to_ctx(file->private_data);
1507

1508 1509 1510 1511 1512 1513
	return v4l2_m2m_poll(file, ctx->m2m_ctx, wait);
}


static int fimc_m2m_mmap(struct file *file, struct vm_area_struct *vma)
{
1514
	struct fimc_ctx *ctx = fh_to_ctx(file->private_data);
1515

1516 1517 1518 1519 1520 1521 1522 1523
	return v4l2_m2m_mmap(file, ctx->m2m_ctx, vma);
}

static const struct v4l2_file_operations fimc_m2m_fops = {
	.owner		= THIS_MODULE,
	.open		= fimc_m2m_open,
	.release	= fimc_m2m_release,
	.poll		= fimc_m2m_poll,
1524
	.unlocked_ioctl	= video_ioctl2,
1525 1526 1527 1528 1529 1530 1531 1532
	.mmap		= fimc_m2m_mmap,
};

static struct v4l2_m2m_ops m2m_ops = {
	.device_run	= fimc_dma_run,
	.job_abort	= fimc_job_abort,
};

1533 1534
int fimc_register_m2m_device(struct fimc_dev *fimc,
			     struct v4l2_device *v4l2_dev)
1535 1536 1537 1538 1539 1540 1541 1542 1543
{
	struct video_device *vfd;
	struct platform_device *pdev;
	int ret = 0;

	if (!fimc)
		return -ENODEV;

	pdev = fimc->pdev;
1544
	fimc->v4l2_dev = v4l2_dev;
1545 1546 1547 1548

	vfd = video_device_alloc();
	if (!vfd) {
		v4l2_err(v4l2_dev, "Failed to allocate video device\n");
1549
		return -ENOMEM;
1550 1551 1552 1553
	}

	vfd->fops	= &fimc_m2m_fops;
	vfd->ioctl_ops	= &fimc_m2m_ioctl_ops;
1554
	vfd->v4l2_dev	= v4l2_dev;
1555 1556
	vfd->minor	= -1;
	vfd->release	= video_device_release;
1557
	vfd->lock	= &fimc->lock;
1558

1559
	snprintf(vfd->name, sizeof(vfd->name), "%s.m2m", dev_name(&pdev->dev));
1560 1561 1562 1563 1564 1565 1566
	video_set_drvdata(vfd, fimc);

	fimc->m2m.vfd = vfd;
	fimc->m2m.m2m_dev = v4l2_m2m_init(&m2m_ops);
	if (IS_ERR(fimc->m2m.m2m_dev)) {
		v4l2_err(v4l2_dev, "failed to initialize v4l2-m2m device\n");
		ret = PTR_ERR(fimc->m2m.m2m_dev);
1567
		goto err_init;
1568 1569
	}

1570
	ret = media_entity_init(&vfd->entity, 0, NULL, 0);
1571 1572
	if (!ret)
		return 0;
1573 1574

	v4l2_m2m_release(fimc->m2m.m2m_dev);
1575
err_init:
1576 1577 1578 1579
	video_device_release(fimc->m2m.vfd);
	return ret;
}

1580
void fimc_unregister_m2m_device(struct fimc_dev *fimc)
1581
{
1582
	if (!fimc)
1583
		return;
1584

1585 1586 1587 1588 1589 1590 1591
	if (fimc->m2m.m2m_dev)
		v4l2_m2m_release(fimc->m2m.m2m_dev);
	if (fimc->m2m.vfd) {
		media_entity_cleanup(&fimc->m2m.vfd->entity);
		/* Can also be called if video device wasn't registered */
		video_unregister_device(fimc->m2m.vfd);
	}
1592 1593
}

1594
static void fimc_clk_put(struct fimc_dev *fimc)
1595 1596
{
	int i;
1597
	for (i = 0; i < fimc->num_clocks; i++) {
1598 1599 1600 1601 1602
		if (IS_ERR_OR_NULL(fimc->clock[i]))
			continue;
		clk_unprepare(fimc->clock[i]);
		clk_put(fimc->clock[i]);
		fimc->clock[i] = NULL;
1603 1604 1605 1606 1607
	}
}

static int fimc_clk_get(struct fimc_dev *fimc)
{
1608 1609
	int i, ret;

1610 1611
	for (i = 0; i < fimc->num_clocks; i++) {
		fimc->clock[i] = clk_get(&fimc->pdev->dev, fimc_clocks[i]);
1612 1613 1614 1615 1616 1617 1618 1619
		if (IS_ERR(fimc->clock[i]))
			goto err;
		ret = clk_prepare(fimc->clock[i]);
		if (ret < 0) {
			clk_put(fimc->clock[i]);
			fimc->clock[i] = NULL;
			goto err;
		}
1620
	}
1621
	return 0;
1622 1623 1624 1625 1626
err:
	fimc_clk_put(fimc);
	dev_err(&fimc->pdev->dev, "failed to get clock: %s\n",
		fimc_clocks[i]);
	return -ENXIO;
1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662
}

static int fimc_m2m_suspend(struct fimc_dev *fimc)
{
	unsigned long flags;
	int timeout;

	spin_lock_irqsave(&fimc->slock, flags);
	if (!fimc_m2m_pending(fimc)) {
		spin_unlock_irqrestore(&fimc->slock, flags);
		return 0;
	}
	clear_bit(ST_M2M_SUSPENDED, &fimc->state);
	set_bit(ST_M2M_SUSPENDING, &fimc->state);
	spin_unlock_irqrestore(&fimc->slock, flags);

	timeout = wait_event_timeout(fimc->irq_queue,
			     test_bit(ST_M2M_SUSPENDED, &fimc->state),
			     FIMC_SHUTDOWN_TIMEOUT);

	clear_bit(ST_M2M_SUSPENDING, &fimc->state);
	return timeout == 0 ? -EAGAIN : 0;
}

static int fimc_m2m_resume(struct fimc_dev *fimc)
{
	unsigned long flags;

	spin_lock_irqsave(&fimc->slock, flags);
	/* Clear for full H/W setup in first run after resume */
	fimc->m2m.ctx = NULL;
	spin_unlock_irqrestore(&fimc->slock, flags);

	if (test_and_clear_bit(ST_M2M_SUSPENDED, &fimc->state))
		fimc_m2m_job_finish(fimc->m2m.ctx,
				    VB2_BUF_STATE_ERROR);
1663 1664 1665 1666 1667 1668 1669 1670
	return 0;
}

static int fimc_probe(struct platform_device *pdev)
{
	struct fimc_dev *fimc;
	struct resource *res;
	struct samsung_fimc_driverdata *drv_data;
1671
	struct s5p_platform_fimc *pdata;
1672 1673 1674 1675 1676
	int ret = 0;

	drv_data = (struct samsung_fimc_driverdata *)
		platform_get_device_id(pdev)->driver_data;

1677
	if (pdev->id >= drv_data->num_entities) {
1678 1679 1680 1681 1682
		dev_err(&pdev->dev, "Invalid platform device id: %d\n",
			pdev->id);
		return -EINVAL;
	}

1683
	fimc = devm_kzalloc(&pdev->dev, sizeof(*fimc), GFP_KERNEL);
1684 1685 1686 1687
	if (!fimc)
		return -ENOMEM;

	fimc->id = pdev->id;
1688

1689 1690
	fimc->variant = drv_data->variant[fimc->id];
	fimc->pdev = pdev;
1691 1692
	pdata = pdev->dev.platform_data;
	fimc->pdata = pdata;
1693

1694
	init_waitqueue_head(&fimc->irq_queue);
1695 1696 1697 1698
	spin_lock_init(&fimc->slock);
	mutex_init(&fimc->lock);

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1699 1700 1701 1702
	fimc->regs = devm_request_and_ioremap(&pdev->dev, res);
	if (fimc->regs == NULL) {
		dev_err(&pdev->dev, "Failed to obtain io memory\n");
		return -ENOENT;
1703 1704 1705
	}

	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1706 1707 1708
	if (res == NULL) {
		dev_err(&pdev->dev, "Failed to get IRQ resource\n");
		return -ENXIO;
1709 1710 1711
	}
	fimc->irq = res->start;

1712
	fimc->num_clocks = MAX_FIMC_CLOCKS;
1713 1714
	ret = fimc_clk_get(fimc);
	if (ret)
1715
		return ret;
1716 1717 1718 1719
	clk_set_rate(fimc->clock[CLK_BUS], drv_data->lclk_frequency);
	clk_enable(fimc->clock[CLK_BUS]);

	platform_set_drvdata(pdev, fimc);
1720

1721 1722
	ret = devm_request_irq(&pdev->dev, fimc->irq, fimc_irq_handler,
			       0, pdev->name, fimc);
1723 1724 1725 1726 1727
	if (ret) {
		dev_err(&pdev->dev, "failed to install irq (%d)\n", ret);
		goto err_clk;
	}

1728 1729 1730
	pm_runtime_enable(&pdev->dev);
	ret = pm_runtime_get_sync(&pdev->dev);
	if (ret < 0)
1731
		goto err_clk;
1732
	/* Initialize contiguous memory allocator */
1733
	fimc->alloc_ctx = vb2_dma_contig_init_ctx(&pdev->dev);
1734 1735
	if (IS_ERR(fimc->alloc_ctx)) {
		ret = PTR_ERR(fimc->alloc_ctx);
1736
		goto err_pm;
1737 1738
	}

1739
	dev_dbg(&pdev->dev, "FIMC.%d registered successfully\n", fimc->id);
1740

1741
	pm_runtime_put(&pdev->dev);
1742 1743
	return 0;

1744 1745
err_pm:
	pm_runtime_put(&pdev->dev);
1746
err_clk:
1747
	fimc_clk_put(fimc);
1748 1749 1750
	return ret;
}

1751
static int fimc_runtime_resume(struct device *dev)
1752
{
1753
	struct fimc_dev *fimc =	dev_get_drvdata(dev);
1754

1755 1756 1757 1758
	dbg("fimc%d: state: 0x%lx", fimc->id, fimc->state);

	/* Enable clocks and perform basic initalization */
	clk_enable(fimc->clock[CLK_GATE]);
1759
	fimc_hw_reset(fimc);
1760 1761 1762 1763

	/* Resume the capture or mem-to-mem device */
	if (fimc_capture_busy(fimc))
		return fimc_capture_resume(fimc);
1764 1765

	return fimc_m2m_resume(fimc);
1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828
}

static int fimc_runtime_suspend(struct device *dev)
{
	struct fimc_dev *fimc =	dev_get_drvdata(dev);
	int ret = 0;

	if (fimc_capture_busy(fimc))
		ret = fimc_capture_suspend(fimc);
	else
		ret = fimc_m2m_suspend(fimc);
	if (!ret)
		clk_disable(fimc->clock[CLK_GATE]);

	dbg("fimc%d: state: 0x%lx", fimc->id, fimc->state);
	return ret;
}

#ifdef CONFIG_PM_SLEEP
static int fimc_resume(struct device *dev)
{
	struct fimc_dev *fimc =	dev_get_drvdata(dev);
	unsigned long flags;

	dbg("fimc%d: state: 0x%lx", fimc->id, fimc->state);

	/* Do not resume if the device was idle before system suspend */
	spin_lock_irqsave(&fimc->slock, flags);
	if (!test_and_clear_bit(ST_LPM, &fimc->state) ||
	    (!fimc_m2m_active(fimc) && !fimc_capture_busy(fimc))) {
		spin_unlock_irqrestore(&fimc->slock, flags);
		return 0;
	}
	fimc_hw_reset(fimc);
	spin_unlock_irqrestore(&fimc->slock, flags);

	if (fimc_capture_busy(fimc))
		return fimc_capture_resume(fimc);

	return fimc_m2m_resume(fimc);
}

static int fimc_suspend(struct device *dev)
{
	struct fimc_dev *fimc =	dev_get_drvdata(dev);

	dbg("fimc%d: state: 0x%lx", fimc->id, fimc->state);

	if (test_and_set_bit(ST_LPM, &fimc->state))
		return 0;
	if (fimc_capture_busy(fimc))
		return fimc_capture_suspend(fimc);

	return fimc_m2m_suspend(fimc);
}
#endif /* CONFIG_PM_SLEEP */

static int __devexit fimc_remove(struct platform_device *pdev)
{
	struct fimc_dev *fimc = platform_get_drvdata(pdev);

	pm_runtime_disable(&pdev->dev);
	pm_runtime_set_suspended(&pdev->dev);
1829

1830 1831
	vb2_dma_contig_cleanup_ctx(fimc->alloc_ctx);

1832 1833
	clk_disable(fimc->clock[CLK_BUS]);
	fimc_clk_put(fimc);
1834

1835
	dev_info(&pdev->dev, "driver unloaded\n");
1836 1837 1838
	return 0;
}

1839
/* Image pixel limits, similar across several FIMC HW revisions. */
1840
static struct fimc_pix_limit s5p_pix_limit[4] = {
1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864
	[0] = {
		.scaler_en_w	= 3264,
		.scaler_dis_w	= 8192,
		.in_rot_en_h	= 1920,
		.in_rot_dis_w	= 8192,
		.out_rot_en_w	= 1920,
		.out_rot_dis_w	= 4224,
	},
	[1] = {
		.scaler_en_w	= 4224,
		.scaler_dis_w	= 8192,
		.in_rot_en_h	= 1920,
		.in_rot_dis_w	= 8192,
		.out_rot_en_w	= 1920,
		.out_rot_dis_w	= 4224,
	},
	[2] = {
		.scaler_en_w	= 1920,
		.scaler_dis_w	= 8192,
		.in_rot_en_h	= 1280,
		.in_rot_dis_w	= 8192,
		.out_rot_en_w	= 1280,
		.out_rot_dis_w	= 1920,
	},
1865 1866 1867 1868 1869 1870 1871 1872
	[3] = {
		.scaler_en_w	= 1920,
		.scaler_dis_w	= 8192,
		.in_rot_en_h	= 1366,
		.in_rot_dis_w	= 8192,
		.out_rot_en_w	= 1366,
		.out_rot_dis_w	= 1920,
	},
1873 1874 1875 1876 1877
};

static struct samsung_fimc_variant fimc0_variant_s5p = {
	.has_inp_rot	 = 1,
	.has_out_rot	 = 1,
1878
	.has_cam_if	 = 1,
1879 1880
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
1881
	.hor_offs_align	 = 8,
1882
	.min_vsize_align = 16,
1883 1884
	.out_buf_count	 = 4,
	.pix_limit	 = &s5p_pix_limit[0],
1885 1886 1887
};

static struct samsung_fimc_variant fimc2_variant_s5p = {
1888
	.has_cam_if	 = 1,
1889 1890
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
1891
	.hor_offs_align	 = 8,
1892
	.min_vsize_align = 16,
1893 1894
	.out_buf_count	 = 4,
	.pix_limit = &s5p_pix_limit[1],
1895 1896
};

1897 1898 1899 1900
static struct samsung_fimc_variant fimc0_variant_s5pv210 = {
	.pix_hoff	 = 1,
	.has_inp_rot	 = 1,
	.has_out_rot	 = 1,
1901
	.has_cam_if	 = 1,
1902
	.min_inp_pixsize = 16,
1903
	.min_out_pixsize = 16,
1904
	.hor_offs_align	 = 8,
1905
	.min_vsize_align = 16,
1906 1907 1908
	.out_buf_count	 = 4,
	.pix_limit	 = &s5p_pix_limit[1],
};
1909

1910 1911 1912 1913
static struct samsung_fimc_variant fimc1_variant_s5pv210 = {
	.pix_hoff	 = 1,
	.has_inp_rot	 = 1,
	.has_out_rot	 = 1,
1914
	.has_cam_if	 = 1,
1915
	.has_mainscaler_ext = 1,
1916 1917 1918
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
	.hor_offs_align	 = 1,
1919
	.min_vsize_align = 1,
1920 1921
	.out_buf_count	 = 4,
	.pix_limit	 = &s5p_pix_limit[2],
1922 1923 1924
};

static struct samsung_fimc_variant fimc2_variant_s5pv210 = {
1925
	.has_cam_if	 = 1,
1926
	.pix_hoff	 = 1,
1927
	.min_inp_pixsize = 16,
1928
	.min_out_pixsize = 16,
1929
	.hor_offs_align	 = 8,
1930
	.min_vsize_align = 16,
1931 1932 1933
	.out_buf_count	 = 4,
	.pix_limit	 = &s5p_pix_limit[2],
};
1934

1935
static struct samsung_fimc_variant fimc0_variant_exynos4 = {
1936 1937 1938
	.pix_hoff	 = 1,
	.has_inp_rot	 = 1,
	.has_out_rot	 = 1,
1939
	.has_cam_if	 = 1,
1940
	.has_cistatus2	 = 1,
1941
	.has_mainscaler_ext = 1,
1942
	.has_alpha	 = 1,
1943 1944
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
1945
	.hor_offs_align	 = 2,
1946
	.min_vsize_align = 1,
1947 1948 1949 1950
	.out_buf_count	 = 32,
	.pix_limit	 = &s5p_pix_limit[1],
};

1951
static struct samsung_fimc_variant fimc3_variant_exynos4 = {
1952
	.pix_hoff	 = 1,
1953
	.has_cam_if	 = 1,
1954
	.has_cistatus2	 = 1,
1955
	.has_mainscaler_ext = 1,
1956
	.has_alpha	 = 1,
1957 1958
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
1959
	.hor_offs_align	 = 2,
1960
	.min_vsize_align = 1,
1961
	.out_buf_count	 = 32,
1962
	.pix_limit	 = &s5p_pix_limit[3],
1963 1964
};

1965
/* S5PC100 */
1966 1967
static struct samsung_fimc_driverdata fimc_drvdata_s5p = {
	.variant = {
1968 1969
		[0] = &fimc0_variant_s5p,
		[1] = &fimc0_variant_s5p,
1970 1971
		[2] = &fimc2_variant_s5p,
	},
1972 1973
	.num_entities = 3,
	.lclk_frequency = 133000000UL,
1974 1975
};

1976
/* S5PV210, S5PC110 */
1977 1978
static struct samsung_fimc_driverdata fimc_drvdata_s5pv210 = {
	.variant = {
1979 1980
		[0] = &fimc0_variant_s5pv210,
		[1] = &fimc1_variant_s5pv210,
1981 1982
		[2] = &fimc2_variant_s5pv210,
	},
1983 1984 1985 1986 1987
	.num_entities = 3,
	.lclk_frequency = 166000000UL,
};

/* S5PV310, S5PC210 */
1988
static struct samsung_fimc_driverdata fimc_drvdata_exynos4 = {
1989
	.variant = {
1990 1991 1992
		[0] = &fimc0_variant_exynos4,
		[1] = &fimc0_variant_exynos4,
		[2] = &fimc0_variant_exynos4,
1993
		[3] = &fimc3_variant_exynos4,
1994 1995 1996
	},
	.num_entities = 4,
	.lclk_frequency = 166000000UL,
1997 1998 1999 2000 2001 2002 2003 2004 2005
};

static struct platform_device_id fimc_driver_ids[] = {
	{
		.name		= "s5p-fimc",
		.driver_data	= (unsigned long)&fimc_drvdata_s5p,
	}, {
		.name		= "s5pv210-fimc",
		.driver_data	= (unsigned long)&fimc_drvdata_s5pv210,
2006
	}, {
2007 2008
		.name		= "exynos4-fimc",
		.driver_data	= (unsigned long)&fimc_drvdata_exynos4,
2009 2010 2011 2012 2013
	},
	{},
};
MODULE_DEVICE_TABLE(platform, fimc_driver_ids);

2014 2015 2016 2017 2018
static const struct dev_pm_ops fimc_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(fimc_suspend, fimc_resume)
	SET_RUNTIME_PM_OPS(fimc_runtime_suspend, fimc_runtime_resume, NULL)
};

2019 2020
static struct platform_driver fimc_driver = {
	.probe		= fimc_probe,
2021
	.remove		= __devexit_p(fimc_remove),
2022 2023
	.id_table	= fimc_driver_ids,
	.driver = {
2024
		.name	= FIMC_MODULE_NAME,
2025
		.owner	= THIS_MODULE,
2026
		.pm     = &fimc_pm_ops,
2027 2028 2029
	}
};

2030
int __init fimc_register_driver(void)
2031
{
2032
	return platform_driver_probe(&fimc_driver, fimc_probe);
2033 2034
}

2035
void __exit fimc_unregister_driver(void)
2036 2037 2038
{
	platform_driver_unregister(&fimc_driver);
}