i915_irq.c 127.0 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

48 49 50 51 52 53 54 55 56 57
static const u32 hpd_ibx[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

static const u32 hpd_cpt[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
58
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
59 60 61 62 63 64 65 66 67 68 69 70 71 72
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

static const u32 hpd_mask_i915[] = {
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

73
static const u32 hpd_status_g4x[] = {
74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

91
/* IIR can theoretically queue up two events. Be paranoid. */
92
#define GEN8_IRQ_RESET_NDX(type, which) do { \
93 94 95 96 97 98 99 100 101
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

102
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
103
	I915_WRITE(type##IMR, 0xffffffff); \
104
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
105
	I915_WRITE(type##IER, 0); \
106 107 108 109
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
110 111
} while (0)

112 113 114 115 116 117 118 119 120 121 122 123 124 125 126
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
	u32 val = I915_READ(reg); \
	if (val) { \
		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
		     (reg), val); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
	} \
} while (0)

P
Paulo Zanoni 已提交
127
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
128
	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
129
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
130 131
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
P
Paulo Zanoni 已提交
132 133 134
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
135
	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
P
Paulo Zanoni 已提交
136
	I915_WRITE(type##IER, (ier_val)); \
137 138
	I915_WRITE(type##IMR, (imr_val)); \
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
139 140
} while (0)

141 142
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);

143
/* For display hotplug interrupt */
144
void
145
ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
146
{
147 148
	assert_spin_locked(&dev_priv->irq_lock);

149
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
150 151
		return;

152 153 154
	if ((dev_priv->irq_mask & mask) != 0) {
		dev_priv->irq_mask &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
155
		POSTING_READ(DEIMR);
156 157 158
	}
}

159
void
160
ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
161
{
162 163
	assert_spin_locked(&dev_priv->irq_lock);

164
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
165 166
		return;

167 168 169
	if ((dev_priv->irq_mask & mask) != mask) {
		dev_priv->irq_mask |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
170
		POSTING_READ(DEIMR);
171 172 173
	}
}

P
Paulo Zanoni 已提交
174 175 176 177 178 179 180 181 182 183 184 185
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

186
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
187 188
		return;

P
Paulo Zanoni 已提交
189 190 191 192 193 194
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

195
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
196 197 198 199
{
	ilk_update_gt_irq(dev_priv, mask, mask);
}

200
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
201 202 203 204
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

205 206 207 208 209
static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
}

210 211 212 213 214
static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
}

215 216 217 218 219
static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
}

P
Paulo Zanoni 已提交
220 221 222 223 224 225 226 227 228 229
/**
  * snb_update_pm_irq - update GEN6_PMIMR
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  */
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
230
	uint32_t new_val;
P
Paulo Zanoni 已提交
231 232 233

	assert_spin_locked(&dev_priv->irq_lock);

234
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
235 236
		return;

237
	new_val = dev_priv->pm_irq_mask;
238 239 240
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

241 242
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
243 244
		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
		POSTING_READ(gen6_pm_imr(dev_priv));
245
	}
P
Paulo Zanoni 已提交
246 247
}

248
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
249 250 251 252
{
	snb_update_pm_irq(dev_priv, mask, mask);
}

253
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
254 255 256 257
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

I
Imre Deak 已提交
258 259 260 261 262 263 264 265 266 267 268 269
void gen6_reset_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t reg = gen6_pm_iir(dev_priv);

	spin_lock_irq(&dev_priv->irq_lock);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	POSTING_READ(reg);
	spin_unlock_irq(&dev_priv->irq_lock);
}

270 271 272 273 274 275
void gen6_enable_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	spin_lock_irq(&dev_priv->irq_lock);
	WARN_ON(dev_priv->rps.pm_iir);
I
Imre Deak 已提交
276
	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
I
Imre Deak 已提交
277
	dev_priv->rps.interrupts_enabled = true;
278 279 280 281 282 283 284 285
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
	spin_unlock_irq(&dev_priv->irq_lock);
}

void gen6_disable_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

I
Imre Deak 已提交
286 287 288 289 290 291
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->rps.interrupts_enabled = false;
	spin_unlock_irq(&dev_priv->irq_lock);

	cancel_work_sync(&dev_priv->rps.work);

292 293 294 295 296 297 298 299 300 301 302 303
	I915_WRITE(GEN6_PMINTRMSK, INTEL_INFO(dev_priv)->gen >= 8 ?
		   ~GEN8_PMINTR_REDIRECT_TO_NON_DISP : ~0);
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
				~dev_priv->pm_rps_events);

	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->rps.pm_iir = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
}

304 305 306 307 308 309
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
310 311 312
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask)
313 314 315 316 317 318 319
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

	assert_spin_locked(&dev_priv->irq_lock);

320
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
321 322
		return;

323 324 325
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
326

D
Daniel Vetter 已提交
327
static void
328 329
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
330
{
331
	u32 reg = PIPESTAT(pipe);
332
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
333

334
	assert_spin_locked(&dev_priv->irq_lock);
335
	WARN_ON(!intel_irqs_enabled(dev_priv));
336

337 338 339 340
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
341 342 343
		return;

	if ((pipestat & enable_mask) == enable_mask)
344 345
		return;

346 347
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

348
	/* Enable the interrupt, clear any pending status */
349
	pipestat |= enable_mask | status_mask;
350 351
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
352 353
}

D
Daniel Vetter 已提交
354
static void
355 356
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
357
{
358
	u32 reg = PIPESTAT(pipe);
359
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
360

361
	assert_spin_locked(&dev_priv->irq_lock);
362
	WARN_ON(!intel_irqs_enabled(dev_priv));
363

364 365 366 367
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
368 369
		return;

370 371 372
	if ((pipestat & enable_mask) == 0)
		return;

373 374
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

375
	pipestat &= ~enable_mask;
376 377
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
378 379
}

380 381 382 383 384
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
385 386
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
387 388 389
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
390 391 392 393 394 395
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
396 397 398 399 400 401 402 403 404 405 406 407

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

408 409 410 411 412 413
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

414 415 416 417 418
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
419 420 421 422 423 424 425 426 427
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

428 429 430 431 432
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
433 434 435
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

436
/**
437
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
438
 */
439
static void i915_enable_asle_pipestat(struct drm_device *dev)
440
{
441
	struct drm_i915_private *dev_priv = dev->dev_private;
442

443 444 445
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
		return;

446
	spin_lock_irq(&dev_priv->irq_lock);
447

448
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
449
	if (INTEL_INFO(dev)->gen >= 4)
450
		i915_enable_pipestat(dev_priv, PIPE_A,
451
				     PIPE_LEGACY_BLC_EVENT_STATUS);
452

453
	spin_unlock_irq(&dev_priv->irq_lock);
454 455
}

456 457 458 459 460 461 462 463 464 465 466 467
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
468
	struct drm_i915_private *dev_priv = dev->dev_private;
469

470 471 472 473
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		/* Locking is horribly broken here, but whatever. */
		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
474

475 476 477 478
		return intel_crtc->active;
	} else {
		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
	}
479 480
}

481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

531 532 533 534 535 536
static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
{
	/* Gen2 doesn't have a hardware frame counter */
	return 0;
}

537 538 539
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
540
static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
541
{
542
	struct drm_i915_private *dev_priv = dev->dev_private;
543 544
	unsigned long high_frame;
	unsigned long low_frame;
545
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
546 547

	if (!i915_pipe_enabled(dev, pipe)) {
548
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
549
				"pipe %c\n", pipe_name(pipe));
550 551 552
		return 0;
	}

553 554 555 556 557 558
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		struct intel_crtc *intel_crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
		const struct drm_display_mode *mode =
			&intel_crtc->config.adjusted_mode;

559 560 561 562 563
		htotal = mode->crtc_htotal;
		hsync_start = mode->crtc_hsync_start;
		vbl_start = mode->crtc_vblank_start;
		if (mode->flags & DRM_MODE_FLAG_INTERLACE)
			vbl_start = DIV_ROUND_UP(vbl_start, 2);
564
	} else {
565
		enum transcoder cpu_transcoder = (enum transcoder) pipe;
566 567

		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
568
		hsync_start = (I915_READ(HSYNC(cpu_transcoder))  & 0x1fff) + 1;
569
		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
570 571 572
		if ((I915_READ(PIPECONF(cpu_transcoder)) &
		     PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
			vbl_start = DIV_ROUND_UP(vbl_start, 2);
573 574
	}

575 576 577 578 579 580
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

581 582
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
583

584 585 586 587 588 589
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
590
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
591
		low   = I915_READ(low_frame);
592
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
593 594
	} while (high1 != high2);

595
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
596
	pixel = low & PIPE_PIXEL_MASK;
597
	low >>= PIPE_FRAME_LOW_SHIFT;
598 599 600 601 602 603

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
604
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
605 606
}

607
static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
608
{
609
	struct drm_i915_private *dev_priv = dev->dev_private;
610
	int reg = PIPE_FRMCOUNT_GM45(pipe);
611 612

	if (!i915_pipe_enabled(dev, pipe)) {
613
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
614
				 "pipe %c\n", pipe_name(pipe));
615 616 617 618 619 620
		return 0;
	}

	return I915_READ(reg);
}

621 622 623
/* raw reads, only for fast reads of display block, no need for forcewake etc. */
#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))

624 625 626 627 628 629
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
	enum pipe pipe = crtc->pipe;
630
	int position, vtotal;
631

632
	vtotal = mode->crtc_vtotal;
633 634 635 636 637 638 639 640 641
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

	if (IS_GEN2(dev))
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
	else
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;

	/*
642 643
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
644
	 */
645
	return (position + crtc->scanline_offset) % vtotal;
646 647
}

648
static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
649 650
				    unsigned int flags, int *vpos, int *hpos,
				    ktime_t *stime, ktime_t *etime)
651
{
652 653 654 655
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
656
	int position;
657
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
658 659
	bool in_vbl = true;
	int ret = 0;
660
	unsigned long irqflags;
661

662
	if (!intel_crtc->active) {
663
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
664
				 "pipe %c\n", pipe_name(pipe));
665 666 667
		return 0;
	}

668
	htotal = mode->crtc_htotal;
669
	hsync_start = mode->crtc_hsync_start;
670 671 672
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
673

674 675 676 677 678 679
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

680 681
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

682 683 684 685 686 687
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
688

689 690 691 692 693 694
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

695
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
696 697 698
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
699
		position = __intel_get_crtc_scanline(intel_crtc);
700 701 702 703 704
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
705
		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
706

707 708 709 710
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
711

712 713 714 715 716 717 718 719 720 721 722 723
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

724 725 726 727 728 729 730 731 732 733
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
734 735
	}

736 737 738 739 740 741 742 743
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

744 745 746 747 748 749 750 751 752 753 754 755
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
756

757
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
758 759 760 761 762 763
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
764 765 766

	/* In vblank? */
	if (in_vbl)
767
		ret |= DRM_SCANOUTPOS_IN_VBLANK;
768 769 770 771

	return ret;
}

772 773 774 775 776 777 778 779 780 781 782 783 784
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

785
static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
786 787 788 789
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
790
	struct drm_crtc *crtc;
791

792
	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
793
		DRM_ERROR("Invalid crtc %d\n", pipe);
794 795 796 797
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
798 799 800 801 802 803 804 805 806 807
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
		return -EINVAL;
	}

	if (!crtc->enabled) {
		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
		return -EBUSY;
	}
808 809

	/* Helper routine in DRM core does all the work: */
810 811
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
812 813
						     crtc,
						     &to_intel_crtc(crtc)->config.adjusted_mode);
814 815
}

816 817
static bool intel_hpd_irq_event(struct drm_device *dev,
				struct drm_connector *connector)
818 819 820 821 822 823 824
{
	enum drm_connector_status old_status;

	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
	old_status = connector->status;

	connector->status = connector->funcs->detect(connector, false);
825 826 827 828
	if (old_status == connector->status)
		return false;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
829
		      connector->base.id,
830
		      connector->name,
831 832 833 834
		      drm_get_connector_status_name(old_status),
		      drm_get_connector_status_name(connector->status));

	return true;
835 836
}

837 838 839 840 841 842 843 844 845
static void i915_digport_work_func(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, dig_port_work);
	u32 long_port_mask, short_port_mask;
	struct intel_digital_port *intel_dig_port;
	int i, ret;
	u32 old_bits = 0;

846
	spin_lock_irq(&dev_priv->irq_lock);
847 848 849 850
	long_port_mask = dev_priv->long_hpd_port_mask;
	dev_priv->long_hpd_port_mask = 0;
	short_port_mask = dev_priv->short_hpd_port_mask;
	dev_priv->short_hpd_port_mask = 0;
851
	spin_unlock_irq(&dev_priv->irq_lock);
852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875

	for (i = 0; i < I915_MAX_PORTS; i++) {
		bool valid = false;
		bool long_hpd = false;
		intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port || !intel_dig_port->hpd_pulse)
			continue;

		if (long_port_mask & (1 << i))  {
			valid = true;
			long_hpd = true;
		} else if (short_port_mask & (1 << i))
			valid = true;

		if (valid) {
			ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
			if (ret == true) {
				/* if we get true fallback to old school hpd */
				old_bits |= (1 << intel_dig_port->base.hpd_pin);
			}
		}
	}

	if (old_bits) {
876
		spin_lock_irq(&dev_priv->irq_lock);
877
		dev_priv->hpd_event_bits |= old_bits;
878
		spin_unlock_irq(&dev_priv->irq_lock);
879 880 881 882
		schedule_work(&dev_priv->hotplug_work);
	}
}

883 884 885
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
886 887
#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)

888 889
static void i915_hotplug_work_func(struct work_struct *work)
{
890 891
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, hotplug_work);
892
	struct drm_device *dev = dev_priv->dev;
893
	struct drm_mode_config *mode_config = &dev->mode_config;
894 895 896 897
	struct intel_connector *intel_connector;
	struct intel_encoder *intel_encoder;
	struct drm_connector *connector;
	bool hpd_disabled = false;
898
	bool changed = false;
899
	u32 hpd_event_bits;
900

901
	mutex_lock(&mode_config->mutex);
902 903
	DRM_DEBUG_KMS("running encoder hotplug functions\n");

904
	spin_lock_irq(&dev_priv->irq_lock);
905 906 907

	hpd_event_bits = dev_priv->hpd_event_bits;
	dev_priv->hpd_event_bits = 0;
908 909
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
910 911
		if (!intel_connector->encoder)
			continue;
912 913 914 915 916 917
		intel_encoder = intel_connector->encoder;
		if (intel_encoder->hpd_pin > HPD_NONE &&
		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
			DRM_INFO("HPD interrupt storm detected on connector %s: "
				 "switching from hotplug detection to polling\n",
918
				connector->name);
919 920 921 922 923
			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
			connector->polled = DRM_CONNECTOR_POLL_CONNECT
				| DRM_CONNECTOR_POLL_DISCONNECT;
			hpd_disabled = true;
		}
924 925
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
926
				      connector->name, intel_encoder->hpd_pin);
927
		}
928 929 930 931
	}
	 /* if there were no outputs to poll, poll was disabled,
	  * therefore make sure it's enabled when disabling HPD on
	  * some connectors */
932
	if (hpd_disabled) {
933
		drm_kms_helper_poll_enable(dev);
934 935
		mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
				 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
936
	}
937

938
	spin_unlock_irq(&dev_priv->irq_lock);
939

940 941
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
942 943
		if (!intel_connector->encoder)
			continue;
944 945 946 947 948 949 950 951
		intel_encoder = intel_connector->encoder;
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			if (intel_encoder->hot_plug)
				intel_encoder->hot_plug(intel_encoder);
			if (intel_hpd_irq_event(dev, connector))
				changed = true;
		}
	}
952 953
	mutex_unlock(&mode_config->mutex);

954 955
	if (changed)
		drm_kms_helper_hotplug_event(dev);
956 957
}

958
static void ironlake_rps_change_irq_handler(struct drm_device *dev)
959
{
960
	struct drm_i915_private *dev_priv = dev->dev_private;
961
	u32 busy_up, busy_down, max_avg, min_avg;
962 963
	u8 new_delay;

964
	spin_lock(&mchdev_lock);
965

966 967
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

968
	new_delay = dev_priv->ips.cur_delay;
969

970
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
971 972
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
973 974 975 976
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
977
	if (busy_up > max_avg) {
978 979 980 981
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
982
	} else if (busy_down < min_avg) {
983 984 985 986
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
987 988
	}

989
	if (ironlake_set_drps(dev, new_delay))
990
		dev_priv->ips.cur_delay = new_delay;
991

992
	spin_unlock(&mchdev_lock);
993

994 995 996
	return;
}

997
static void notify_ring(struct drm_device *dev,
998
			struct intel_engine_cs *ring)
999
{
1000
	if (!intel_ring_initialized(ring))
1001 1002
		return;

1003
	trace_i915_gem_request_complete(ring);
1004

1005 1006 1007
	wake_up_all(&ring->irq_queue);
}

1008
static u32 vlv_c0_residency(struct drm_i915_private *dev_priv,
1009
			    struct intel_rps_ei *rps_ei)
1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021
{
	u32 cz_ts, cz_freq_khz;
	u32 render_count, media_count;
	u32 elapsed_render, elapsed_media, elapsed_time;
	u32 residency = 0;

	cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
	cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4);

	render_count = I915_READ(VLV_RENDER_C0_COUNT_REG);
	media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG);

1022 1023 1024 1025
	if (rps_ei->cz_clock == 0) {
		rps_ei->cz_clock = cz_ts;
		rps_ei->render_c0 = render_count;
		rps_ei->media_c0 = media_count;
1026 1027 1028 1029

		return dev_priv->rps.cur_freq;
	}

1030 1031
	elapsed_time = cz_ts - rps_ei->cz_clock;
	rps_ei->cz_clock = cz_ts;
1032

1033 1034
	elapsed_render = render_count - rps_ei->render_c0;
	rps_ei->render_c0 = render_count;
1035

1036 1037
	elapsed_media = media_count - rps_ei->media_c0;
	rps_ei->media_c0 = media_count;
1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062

	/* Convert all the counters into common unit of milli sec */
	elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC;
	elapsed_render /=  cz_freq_khz;
	elapsed_media /= cz_freq_khz;

	/*
	 * Calculate overall C0 residency percentage
	 * only if elapsed time is non zero
	 */
	if (elapsed_time) {
		residency =
			((max(elapsed_render, elapsed_media) * 100)
				/ elapsed_time);
	}

	return residency;
}

/**
 * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU
 * busy-ness calculated from C0 counters of render & media power wells
 * @dev_priv: DRM device private
 *
 */
1063
static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv)
1064 1065
{
	u32 residency_C0_up = 0, residency_C0_down = 0;
1066
	int new_delay, adj;
1067 1068 1069 1070 1071 1072

	dev_priv->rps.ei_interrupt_count++;

	WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));


1073 1074 1075
	if (dev_priv->rps.up_ei.cz_clock == 0) {
		vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei);
		vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei);
1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089
		return dev_priv->rps.cur_freq;
	}


	/*
	 * To down throttle, C0 residency should be less than down threshold
	 * for continous EI intervals. So calculate down EI counters
	 * once in VLV_INT_COUNT_FOR_DOWN_EI
	 */
	if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) {

		dev_priv->rps.ei_interrupt_count = 0;

		residency_C0_down = vlv_c0_residency(dev_priv,
1090
						     &dev_priv->rps.down_ei);
1091 1092
	} else {
		residency_C0_up = vlv_c0_residency(dev_priv,
1093
						   &dev_priv->rps.up_ei);
1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132
	}

	new_delay = dev_priv->rps.cur_freq;

	adj = dev_priv->rps.last_adj;
	/* C0 residency is greater than UP threshold. Increase Frequency */
	if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) {
		if (adj > 0)
			adj *= 2;
		else
			adj = 1;

		if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit)
			new_delay = dev_priv->rps.cur_freq + adj;

		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
		if (new_delay < dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;

	} else if (!dev_priv->rps.ei_interrupt_count &&
			(residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) {
		if (adj < 0)
			adj *= 2;
		else
			adj = -1;
		/*
		 * This means, C0 residency is less than down threshold over
		 * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq
		 */
		if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
			new_delay = dev_priv->rps.cur_freq + adj;
	}

	return new_delay;
}

1133
static void gen6_pm_rps_work(struct work_struct *work)
1134
{
1135 1136
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
P
Paulo Zanoni 已提交
1137
	u32 pm_iir;
1138
	int new_delay, adj;
1139

1140
	spin_lock_irq(&dev_priv->irq_lock);
I
Imre Deak 已提交
1141 1142 1143 1144 1145
	/* Speed up work cancelation during disabling rps interrupts. */
	if (!dev_priv->rps.interrupts_enabled) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}
1146 1147
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1148 1149
	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1150
	spin_unlock_irq(&dev_priv->irq_lock);
1151

1152
	/* Make sure we didn't queue anything we're not going to process. */
1153
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1154

1155
	if ((pm_iir & dev_priv->pm_rps_events) == 0)
1156 1157
		return;

1158
	mutex_lock(&dev_priv->rps.hw_lock);
1159

1160
	adj = dev_priv->rps.last_adj;
1161
	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1162 1163
		if (adj > 0)
			adj *= 2;
1164 1165 1166 1167
		else {
			/* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
		}
1168
		new_delay = dev_priv->rps.cur_freq + adj;
1169 1170 1171 1172 1173

		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1174 1175
		if (new_delay < dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1176
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1177 1178
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1179
		else
1180
			new_delay = dev_priv->rps.min_freq_softlimit;
1181
		adj = 0;
1182 1183
	} else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
		new_delay = vlv_calc_delay_from_C0_counters(dev_priv);
1184 1185 1186
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1187 1188 1189 1190
		else {
			/* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
		}
1191
		new_delay = dev_priv->rps.cur_freq + adj;
1192
	} else { /* unknown event */
1193
		new_delay = dev_priv->rps.cur_freq;
1194
	}
1195

1196 1197 1198
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1199
	new_delay = clamp_t(int, new_delay,
1200 1201
			    dev_priv->rps.min_freq_softlimit,
			    dev_priv->rps.max_freq_softlimit);
1202

1203
	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1204 1205 1206 1207 1208

	if (IS_VALLEYVIEW(dev_priv->dev))
		valleyview_set_rps(dev_priv->dev, new_delay);
	else
		gen6_set_rps(dev_priv->dev, new_delay);
1209

1210
	mutex_unlock(&dev_priv->rps.hw_lock);
1211 1212
}

1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1225 1226
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1227
	u32 error_status, row, bank, subbank;
1228
	char *parity_event[6];
1229
	uint32_t misccpctl;
1230
	uint8_t slice = 0;
1231 1232 1233 1234 1235 1236 1237

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

1238 1239 1240 1241
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1242 1243 1244 1245
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1246 1247
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
		u32 reg;
1248

1249 1250 1251
		slice--;
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
			break;
1252

1253
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1254

1255
		reg = GEN7_L3CDERRST1 + (slice * 0x200);
1256

1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1272
		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1273
				   KOBJ_CHANGE, parity_event);
1274

1275 1276
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1277

1278 1279 1280 1281 1282
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1283

1284
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1285

1286 1287
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1288
	spin_lock_irq(&dev_priv->irq_lock);
1289
	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
1290
	spin_unlock_irq(&dev_priv->irq_lock);
1291 1292

	mutex_unlock(&dev_priv->dev->struct_mutex);
1293 1294
}

1295
static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1296
{
1297
	struct drm_i915_private *dev_priv = dev->dev_private;
1298

1299
	if (!HAS_L3_DPF(dev))
1300 1301
		return;

1302
	spin_lock(&dev_priv->irq_lock);
1303
	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1304
	spin_unlock(&dev_priv->irq_lock);
1305

1306 1307 1308 1309 1310 1311 1312
	iir &= GT_PARITY_ERROR(dev);
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1313
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1314 1315
}

1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
		notify_ring(dev, &dev_priv->ring[RCS]);
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[VCS]);
}

1327 1328 1329 1330 1331
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

1332 1333
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1334
		notify_ring(dev, &dev_priv->ring[RCS]);
1335
	if (gt_iir & GT_BSD_USER_INTERRUPT)
1336
		notify_ring(dev, &dev_priv->ring[VCS]);
1337
	if (gt_iir & GT_BLT_USER_INTERRUPT)
1338 1339
		notify_ring(dev, &dev_priv->ring[BCS]);

1340 1341 1342
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
1343 1344
		i915_handle_error(dev, false, "GT error interrupt 0x%08x",
				  gt_iir);
1345
	}
1346

1347 1348
	if (gt_iir & GT_PARITY_ERROR(dev))
		ivybridge_parity_error_irq_handler(dev, gt_iir);
1349 1350
}

1351 1352 1353 1354
static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
				       struct drm_i915_private *dev_priv,
				       u32 master_ctl)
{
1355
	struct intel_engine_cs *ring;
1356 1357 1358 1359 1360 1361 1362
	u32 rcs, bcs, vcs;
	uint32_t tmp = 0;
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
		tmp = I915_READ(GEN8_GT_IIR(0));
		if (tmp) {
1363
			I915_WRITE(GEN8_GT_IIR(0), tmp);
1364
			ret = IRQ_HANDLED;
1365

1366
			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1367
			ring = &dev_priv->ring[RCS];
1368
			if (rcs & GT_RENDER_USER_INTERRUPT)
1369 1370 1371 1372 1373 1374
				notify_ring(dev, ring);
			if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
				intel_execlists_handle_ctx_events(ring);

			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
			ring = &dev_priv->ring[BCS];
1375
			if (bcs & GT_RENDER_USER_INTERRUPT)
1376 1377 1378
				notify_ring(dev, ring);
			if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
				intel_execlists_handle_ctx_events(ring);
1379 1380 1381 1382
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1383
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1384 1385
		tmp = I915_READ(GEN8_GT_IIR(1));
		if (tmp) {
1386
			I915_WRITE(GEN8_GT_IIR(1), tmp);
1387
			ret = IRQ_HANDLED;
1388

1389
			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1390
			ring = &dev_priv->ring[VCS];
1391
			if (vcs & GT_RENDER_USER_INTERRUPT)
1392
				notify_ring(dev, ring);
1393
			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1394 1395
				intel_execlists_handle_ctx_events(ring);

1396
			vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
1397
			ring = &dev_priv->ring[VCS2];
1398
			if (vcs & GT_RENDER_USER_INTERRUPT)
1399
				notify_ring(dev, ring);
1400
			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1401
				intel_execlists_handle_ctx_events(ring);
1402 1403 1404 1405
		} else
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
	}

1406 1407 1408 1409 1410
	if (master_ctl & GEN8_GT_PM_IRQ) {
		tmp = I915_READ(GEN8_GT_IIR(2));
		if (tmp & dev_priv->pm_rps_events) {
			I915_WRITE(GEN8_GT_IIR(2),
				   tmp & dev_priv->pm_rps_events);
1411
			ret = IRQ_HANDLED;
1412
			gen6_rps_irq_handler(dev_priv, tmp);
1413 1414 1415 1416
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1417 1418 1419
	if (master_ctl & GEN8_GT_VECS_IRQ) {
		tmp = I915_READ(GEN8_GT_IIR(3));
		if (tmp) {
1420
			I915_WRITE(GEN8_GT_IIR(3), tmp);
1421
			ret = IRQ_HANDLED;
1422

1423
			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1424
			ring = &dev_priv->ring[VECS];
1425
			if (vcs & GT_RENDER_USER_INTERRUPT)
1426
				notify_ring(dev, ring);
1427
			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1428
				intel_execlists_handle_ctx_events(ring);
1429 1430 1431 1432 1433 1434 1435
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

	return ret;
}

1436 1437 1438
#define HPD_STORM_DETECT_PERIOD 1000
#define HPD_STORM_THRESHOLD 5

1439
static int pch_port_to_hotplug_shift(enum port port)
1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454
{
	switch (port) {
	case PORT_A:
	case PORT_E:
	default:
		return -1;
	case PORT_B:
		return 0;
	case PORT_C:
		return 8;
	case PORT_D:
		return 16;
	}
}

1455
static int i915_port_to_hotplug_shift(enum port port)
1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484
{
	switch (port) {
	case PORT_A:
	case PORT_E:
	default:
		return -1;
	case PORT_B:
		return 17;
	case PORT_C:
		return 19;
	case PORT_D:
		return 21;
	}
}

static inline enum port get_port_from_pin(enum hpd_pin pin)
{
	switch (pin) {
	case HPD_PORT_B:
		return PORT_B;
	case HPD_PORT_C:
		return PORT_C;
	case HPD_PORT_D:
		return PORT_D;
	default:
		return PORT_A; /* no hpd */
	}
}

1485
static inline void intel_hpd_irq_handler(struct drm_device *dev,
1486
					 u32 hotplug_trigger,
1487
					 u32 dig_hotplug_reg,
1488
					 const u32 *hpd)
1489
{
1490
	struct drm_i915_private *dev_priv = dev->dev_private;
1491
	int i;
1492
	enum port port;
1493
	bool storm_detected = false;
1494 1495 1496
	bool queue_dig = false, queue_hp = false;
	u32 dig_shift;
	u32 dig_port_mask = 0;
1497

1498 1499 1500
	if (!hotplug_trigger)
		return;

1501 1502
	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg);
1503

1504
	spin_lock(&dev_priv->irq_lock);
1505
	for (i = 1; i < HPD_NUM_PINS; i++) {
1506 1507 1508 1509 1510 1511 1512
		if (!(hpd[i] & hotplug_trigger))
			continue;

		port = get_port_from_pin(i);
		if (port && dev_priv->hpd_irq_port[port]) {
			bool long_hpd;

1513 1514
			if (HAS_PCH_SPLIT(dev)) {
				dig_shift = pch_port_to_hotplug_shift(port);
1515
				long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
1516 1517 1518
			} else {
				dig_shift = i915_port_to_hotplug_shift(port);
				long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
1519 1520
			}

1521 1522 1523
			DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
					 port_name(port),
					 long_hpd ? "long" : "short");
1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536
			/* for long HPD pulses we want to have the digital queue happen,
			   but we still want HPD storm detection to function. */
			if (long_hpd) {
				dev_priv->long_hpd_port_mask |= (1 << port);
				dig_port_mask |= hpd[i];
			} else {
				/* for short HPD just trigger the digital queue */
				dev_priv->short_hpd_port_mask |= (1 << port);
				hotplug_trigger &= ~hpd[i];
			}
			queue_dig = true;
		}
	}
1537

1538
	for (i = 1; i < HPD_NUM_PINS; i++) {
1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552
		if (hpd[i] & hotplug_trigger &&
		    dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
			/*
			 * On GMCH platforms the interrupt mask bits only
			 * prevent irq generation, not the setting of the
			 * hotplug bits itself. So only WARN about unexpected
			 * interrupts on saner platforms.
			 */
			WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
				  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
				  hotplug_trigger, i, hpd[i]);

			continue;
		}
1553

1554 1555 1556 1557
		if (!(hpd[i] & hotplug_trigger) ||
		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
			continue;

1558 1559 1560 1561 1562
		if (!(dig_port_mask & hpd[i])) {
			dev_priv->hpd_event_bits |= (1 << i);
			queue_hp = true;
		}

1563 1564 1565 1566 1567
		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
				   dev_priv->hpd_stats[i].hpd_last_jiffies
				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
			dev_priv->hpd_stats[i].hpd_cnt = 0;
1568
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1569 1570
		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1571
			dev_priv->hpd_event_bits &= ~(1 << i);
1572
			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
1573
			storm_detected = true;
1574 1575
		} else {
			dev_priv->hpd_stats[i].hpd_cnt++;
1576 1577
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
				      dev_priv->hpd_stats[i].hpd_cnt);
1578 1579 1580
		}
	}

1581 1582
	if (storm_detected)
		dev_priv->display.hpd_irq_setup(dev);
1583
	spin_unlock(&dev_priv->irq_lock);
1584

1585 1586 1587 1588 1589 1590
	/*
	 * Our hotplug handler can grab modeset locks (by calling down into the
	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
	 * queue for otherwise the flush_work in the pageflip code will
	 * deadlock.
	 */
1591
	if (queue_dig)
1592
		queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
1593 1594
	if (queue_hp)
		schedule_work(&dev_priv->hotplug_work);
1595 1596
}

1597 1598
static void gmbus_irq_handler(struct drm_device *dev)
{
1599
	struct drm_i915_private *dev_priv = dev->dev_private;
1600 1601

	wake_up_all(&dev_priv->gmbus_wait_queue);
1602 1603
}

1604 1605
static void dp_aux_irq_handler(struct drm_device *dev)
{
1606
	struct drm_i915_private *dev_priv = dev->dev_private;
1607 1608

	wake_up_all(&dev_priv->gmbus_wait_queue);
1609 1610
}

1611
#if defined(CONFIG_DEBUG_FS)
1612 1613 1614 1615
static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1616 1617 1618 1619
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1620
	int head, tail;
1621

1622 1623
	spin_lock(&pipe_crc->lock);

1624
	if (!pipe_crc->entries) {
1625
		spin_unlock(&pipe_crc->lock);
1626 1627 1628 1629
		DRM_ERROR("spurious interrupt\n");
		return;
	}

1630 1631
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1632 1633

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1634
		spin_unlock(&pipe_crc->lock);
1635 1636 1637 1638 1639
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1640

1641
	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1642 1643 1644 1645 1646
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1647 1648

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1649 1650 1651
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1652 1653

	wake_up_interruptible(&pipe_crc->wq);
1654
}
1655 1656 1657 1658 1659 1660 1661 1662
#else
static inline void
display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1663

1664
static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
D
Daniel Vetter 已提交
1665 1666 1667
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1668 1669 1670
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1671 1672
}

1673
static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1674 1675 1676
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1677 1678 1679 1680 1681 1682
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1683
}
1684

1685
static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1686 1687
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698
	uint32_t res1, res2;

	if (INTEL_INFO(dev)->gen >= 3)
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1699

1700 1701 1702 1703 1704
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1705
}
1706

1707 1708 1709 1710
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1711
{
1712 1713 1714
	/* TODO: RPS on GEN9+ is not supported yet. */
	if (WARN_ONCE(INTEL_INFO(dev_priv)->gen >= 9,
		      "GEN9+: unexpected RPS IRQ\n"))
1715 1716
		return;

1717
	if (pm_iir & dev_priv->pm_rps_events) {
1718
		spin_lock(&dev_priv->irq_lock);
1719
		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
I
Imre Deak 已提交
1720 1721 1722 1723
		if (dev_priv->rps.interrupts_enabled) {
			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
			queue_work(dev_priv->wq, &dev_priv->rps.work);
		}
1724
		spin_unlock(&dev_priv->irq_lock);
1725 1726
	}

1727 1728 1729
	if (INTEL_INFO(dev_priv)->gen >= 8)
		return;

1730 1731 1732
	if (HAS_VEBOX(dev_priv->dev)) {
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
B
Ben Widawsky 已提交
1733

1734
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
1735 1736 1737
			i915_handle_error(dev_priv->dev, false,
					  "VEBOX CS error interrupt 0x%08x",
					  pm_iir);
1738
		}
B
Ben Widawsky 已提交
1739
	}
1740 1741
}

1742 1743 1744 1745 1746 1747 1748 1749
static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
{
	if (!drm_handle_vblank(dev, pipe))
		return false;

	return true;
}

1750 1751 1752
static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1753
	u32 pipe_stats[I915_MAX_PIPES] = { };
1754 1755
	int pipe;

1756
	spin_lock(&dev_priv->irq_lock);
1757
	for_each_pipe(dev_priv, pipe) {
1758
		int reg;
1759
		u32 mask, iir_bit = 0;
1760

1761 1762 1763 1764 1765 1766 1767
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1768 1769 1770

		/* fifo underruns are filterered in the underrun handler. */
		mask = PIPE_FIFO_UNDERRUN_STATUS;
1771 1772 1773 1774 1775 1776 1777 1778

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1779 1780 1781
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1782 1783 1784 1785 1786
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1787 1788 1789
			continue;

		reg = PIPESTAT(pipe);
1790 1791
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1792 1793 1794 1795

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1796 1797
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1798 1799
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1800
	spin_unlock(&dev_priv->irq_lock);
1801

1802
	for_each_pipe(dev_priv, pipe) {
1803 1804 1805
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
1806

1807
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
1808 1809 1810 1811 1812 1813 1814
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip(dev, pipe);
		}

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev, pipe);

1815 1816
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1817 1818 1819 1820 1821 1822
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev);
}

1823 1824 1825 1826 1827
static void i9xx_hpd_irq_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

1828 1829 1830 1831 1832 1833 1834
	if (hotplug_status) {
		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
		/*
		 * Make sure hotplug status is cleared before we clear IIR, or else we
		 * may miss hotplug events.
		 */
		POSTING_READ(PORT_HOTPLUG_STAT);
1835

1836 1837
		if (IS_G4X(dev)) {
			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1838

1839
			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
1840 1841
		} else {
			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1842

1843
			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
1844
		}
1845

1846 1847 1848 1849
		if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
		    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
			dp_aux_irq_handler(dev);
	}
1850 1851
}

1852
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1853
{
1854
	struct drm_device *dev = arg;
1855
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
1856 1857 1858 1859
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;

	while (true) {
1860 1861
		/* Find, clear, then process each source of interrupt */

J
Jesse Barnes 已提交
1862
		gt_iir = I915_READ(GTIIR);
1863 1864 1865
		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);

J
Jesse Barnes 已提交
1866
		pm_iir = I915_READ(GEN6_PMIIR);
1867 1868 1869 1870 1871 1872 1873 1874 1875 1876
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

		iir = I915_READ(VLV_IIR);
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
J
Jesse Barnes 已提交
1877 1878 1879 1880 1881 1882

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

1883 1884
		if (gt_iir)
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1885
		if (pm_iir)
1886
			gen6_rps_irq_handler(dev_priv, pm_iir);
1887 1888 1889
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
J
Jesse Barnes 已提交
1890 1891 1892 1893 1894 1895
	}

out:
	return ret;
}

1896 1897
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1898
	struct drm_device *dev = arg;
1899 1900 1901 1902
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl, iir;
	irqreturn_t ret = IRQ_NONE;

1903 1904 1905
	for (;;) {
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1906

1907 1908
		if (master_ctl == 0 && iir == 0)
			break;
1909

1910 1911
		ret = IRQ_HANDLED;

1912
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1913

1914
		/* Find, clear, then process each source of interrupt */
1915

1916 1917 1918 1919 1920 1921
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
1922

1923
		gen8_gt_irq_handler(dev, dev_priv, master_ctl);
1924

1925 1926 1927
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
1928

1929 1930 1931
		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
		POSTING_READ(GEN8_MASTER_IRQ);
	}
1932

1933 1934 1935
	return ret;
}

1936
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1937
{
1938
	struct drm_i915_private *dev_priv = dev->dev_private;
1939
	int pipe;
1940
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1941 1942 1943 1944
	u32 dig_hotplug_reg;

	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1945

1946
	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
1947

1948 1949 1950
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1951
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1952 1953
				 port_name(port));
	}
1954

1955 1956 1957
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

1958
	if (pch_iir & SDE_GMBUS)
1959
		gmbus_irq_handler(dev);
1960 1961 1962 1963 1964 1965 1966 1967 1968 1969

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1970
	if (pch_iir & SDE_FDI_MASK)
1971
		for_each_pipe(dev_priv, pipe)
1972 1973 1974
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1975 1976 1977 1978 1979 1980 1981 1982

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1983
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
1984 1985

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1986
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
1987 1988 1989 1990 1991 1992
}

static void ivb_err_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
1993
	enum pipe pipe;
1994

1995 1996 1997
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

1998
	for_each_pipe(dev_priv, pipe) {
1999 2000
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2001

D
Daniel Vetter 已提交
2002 2003
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
			if (IS_IVYBRIDGE(dev))
2004
				ivb_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
2005
			else
2006
				hsw_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
2007 2008
		}
	}
2009

2010 2011 2012 2013 2014 2015 2016 2017
	I915_WRITE(GEN7_ERR_INT, err_int);
}

static void cpt_serr_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 serr_int = I915_READ(SERR_INT);

2018 2019 2020
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2021
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
2022
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
2023 2024

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
2025
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
2026 2027

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
2028
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
2029 2030

	I915_WRITE(SERR_INT, serr_int);
2031 2032
}

2033 2034
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
2035
	struct drm_i915_private *dev_priv = dev->dev_private;
2036
	int pipe;
2037
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2038 2039 2040 2041
	u32 dig_hotplug_reg;

	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2042

2043
	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
2044

2045 2046 2047 2048 2049 2050
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
2051 2052

	if (pch_iir & SDE_AUX_MASK_CPT)
2053
		dp_aux_irq_handler(dev);
2054 2055

	if (pch_iir & SDE_GMBUS_CPT)
2056
		gmbus_irq_handler(dev);
2057 2058 2059 2060 2061 2062 2063 2064

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
2065
		for_each_pipe(dev_priv, pipe)
2066 2067 2068
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2069 2070 2071

	if (pch_iir & SDE_ERROR_CPT)
		cpt_serr_int_handler(dev);
2072 2073
}

2074 2075 2076
static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2077
	enum pipe pipe;
2078 2079 2080 2081 2082 2083 2084 2085 2086 2087

	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE)
		intel_opregion_asle_intr(dev);

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

2088
	for_each_pipe(dev_priv, pipe) {
2089 2090 2091
		if (de_iir & DE_PIPE_VBLANK(pipe) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
2092

2093
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2094
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2095

2096 2097
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
			i9xx_pipe_crc_irq_handler(dev, pipe);
2098

2099 2100 2101 2102 2103
		/* plane/pipes map 1:1 on ilk+ */
		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
		}
2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev);
}

2123 2124 2125
static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2126
	enum pipe pipe;
2127 2128 2129 2130 2131 2132 2133 2134 2135 2136

	if (de_iir & DE_ERR_INT_IVB)
		ivb_err_int_handler(dev);

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE_IVB)
		intel_opregion_asle_intr(dev);

2137
	for_each_pipe(dev_priv, pipe) {
2138 2139 2140
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
2141 2142

		/* plane/pipes map 1:1 on ilk+ */
2143 2144 2145
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159
		}
	}

	/* check event from PCH */
	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2160 2161 2162 2163 2164 2165 2166 2167
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2168
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2169
{
2170
	struct drm_device *dev = arg;
2171
	struct drm_i915_private *dev_priv = dev->dev_private;
2172
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2173
	irqreturn_t ret = IRQ_NONE;
2174

2175 2176
	/* We get interrupts on unclaimed registers, so check for this before we
	 * do any I915_{READ,WRITE}. */
2177
	intel_uncore_check_errors(dev);
2178

2179 2180 2181
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2182
	POSTING_READ(DEIER);
2183

2184 2185 2186 2187 2188
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2189 2190 2191 2192 2193
	if (!HAS_PCH_NOP(dev)) {
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
2194

2195 2196
	/* Find, clear, then process each source of interrupt */

2197
	gt_iir = I915_READ(GTIIR);
2198
	if (gt_iir) {
2199 2200
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2201
		if (INTEL_INFO(dev)->gen >= 6)
2202
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2203 2204
		else
			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
2205 2206
	}

2207 2208
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2209 2210
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2211 2212 2213 2214
		if (INTEL_INFO(dev)->gen >= 7)
			ivb_display_irq_handler(dev, de_iir);
		else
			ilk_display_irq_handler(dev, de_iir);
2215 2216
	}

2217 2218 2219 2220 2221
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
2222
			gen6_rps_irq_handler(dev_priv, pm_iir);
2223
		}
2224
	}
2225 2226 2227

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
2228 2229 2230 2231
	if (!HAS_PCH_NOP(dev)) {
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
2232 2233 2234 2235

	return ret;
}

2236 2237 2238 2239 2240 2241 2242
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl;
	irqreturn_t ret = IRQ_NONE;
	uint32_t tmp = 0;
2243
	enum pipe pipe;
J
Jesse Barnes 已提交
2244 2245 2246 2247 2248
	u32 aux_mask = GEN8_AUX_CHANNEL_A;

	if (IS_GEN9(dev))
		aux_mask |=  GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
			GEN9_AUX_CHANNEL_D;
2249 2250 2251 2252 2253 2254 2255 2256 2257

	master_ctl = I915_READ(GEN8_MASTER_IRQ);
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

2258 2259
	/* Find, clear, then process each source of interrupt */

2260 2261 2262 2263 2264 2265 2266
	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);

	if (master_ctl & GEN8_DE_MISC_IRQ) {
		tmp = I915_READ(GEN8_DE_MISC_IIR);
		if (tmp) {
			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
			ret = IRQ_HANDLED;
2267 2268 2269 2270
			if (tmp & GEN8_DE_MISC_GSE)
				intel_opregion_asle_intr(dev);
			else
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2271
		}
2272 2273
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2274 2275
	}

2276 2277 2278 2279 2280
	if (master_ctl & GEN8_DE_PORT_IRQ) {
		tmp = I915_READ(GEN8_DE_PORT_IIR);
		if (tmp) {
			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2281 2282

			if (tmp & aux_mask)
2283 2284 2285
				dp_aux_irq_handler(dev);
			else
				DRM_ERROR("Unexpected DE Port interrupt\n");
2286
		}
2287 2288
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2289 2290
	}

2291
	for_each_pipe(dev_priv, pipe) {
2292
		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2293

2294 2295
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2296

2297 2298 2299 2300
		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (pipe_iir) {
			ret = IRQ_HANDLED;
			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2301

2302 2303 2304
			if (pipe_iir & GEN8_PIPE_VBLANK &&
			    intel_pipe_handle_vblank(dev, pipe))
				intel_check_page_flip(dev, pipe);
2305

2306 2307 2308 2309 2310 2311
			if (IS_GEN9(dev))
				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
			else
				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;

			if (flip_done) {
2312 2313 2314 2315 2316 2317 2318
				intel_prepare_page_flip(dev, pipe);
				intel_finish_page_flip_plane(dev, pipe);
			}

			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
				hsw_pipe_crc_irq_handler(dev, pipe);

2319 2320 2321
			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
2322

2323 2324 2325 2326 2327 2328 2329

			if (IS_GEN9(dev))
				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
			else
				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;

			if (fault_errors)
2330 2331 2332
				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
					  pipe_name(pipe),
					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2333
		} else
2334 2335 2336
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
	}

2337 2338 2339 2340 2341 2342 2343 2344 2345 2346
	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
		u32 pch_iir = I915_READ(SDEIIR);
		if (pch_iir) {
			I915_WRITE(SDEIIR, pch_iir);
			ret = IRQ_HANDLED;
2347 2348 2349 2350
			cpt_irq_handler(dev, pch_iir);
		} else
			DRM_ERROR("The master control interrupt lied (SDE)!\n");

2351 2352
	}

2353 2354 2355 2356 2357 2358
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return ret;
}

2359 2360 2361
static void i915_error_wake_up(struct drm_i915_private *dev_priv,
			       bool reset_completed)
{
2362
	struct intel_engine_cs *ring;
2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386
	int i;

	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
	for_each_ring(ring, dev_priv, i)
		wake_up_all(&ring->irq_queue);

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);

	/*
	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
	 * reset state is cleared.
	 */
	if (reset_completed)
		wake_up_all(&dev_priv->gpu_error.reset_queue);
}

2387 2388 2389 2390 2391 2392 2393 2394 2395
/**
 * i915_error_work_func - do process context error handling work
 * @work: work struct
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
static void i915_error_work_func(struct work_struct *work)
{
2396 2397
	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
						    work);
2398 2399
	struct drm_i915_private *dev_priv =
		container_of(error, struct drm_i915_private, gpu_error);
2400
	struct drm_device *dev = dev_priv->dev;
2401 2402 2403
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2404
	int ret;
2405

2406
	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
2407

2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
2419
		DRM_DEBUG_DRIVER("resetting chip\n");
2420
		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
2421
				   reset_event);
2422

2423 2424 2425 2426 2427 2428 2429 2430
		/*
		 * In most cases it's guaranteed that we get here with an RPM
		 * reference held, for example because there is a pending GPU
		 * request that won't finish until the reset is done. This
		 * isn't the case at least when we get here by doing a
		 * simulated reset via debugs, so get an RPM reference.
		 */
		intel_runtime_pm_get(dev_priv);
2431 2432 2433 2434 2435 2436
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
2437 2438
		ret = i915_reset(dev);

2439 2440
		intel_display_handle_reset(dev);

2441 2442
		intel_runtime_pm_put(dev_priv);

2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453
		if (ret == 0) {
			/*
			 * After all the gem state is reset, increment the reset
			 * counter and wake up everyone waiting for the reset to
			 * complete.
			 *
			 * Since unlock operations are a one-sided barrier only,
			 * we need to insert a barrier here to order any seqno
			 * updates before
			 * the counter increment.
			 */
2454
			smp_mb__before_atomic();
2455 2456
			atomic_inc(&dev_priv->gpu_error.reset_counter);

2457
			kobject_uevent_env(&dev->primary->kdev->kobj,
2458
					   KOBJ_CHANGE, reset_done_event);
2459
		} else {
M
Mika Kuoppala 已提交
2460
			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2461
		}
2462

2463 2464 2465 2466 2467
		/*
		 * Note: The wake_up also serves as a memory barrier so that
		 * waiters see the update value of the reset counter atomic_t.
		 */
		i915_error_wake_up(dev_priv, true);
2468
	}
2469 2470
}

2471
static void i915_report_and_clear_eir(struct drm_device *dev)
2472 2473
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2474
	uint32_t instdone[I915_NUM_INSTDONE_REG];
2475
	u32 eir = I915_READ(EIR);
2476
	int pipe, i;
2477

2478 2479
	if (!eir)
		return;
2480

2481
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2482

2483 2484
	i915_get_extra_instdone(dev, instdone);

2485 2486 2487 2488
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2489 2490
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2491 2492
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2493 2494
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2495
			I915_WRITE(IPEIR_I965, ipeir);
2496
			POSTING_READ(IPEIR_I965);
2497 2498 2499
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2500 2501
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2502
			I915_WRITE(PGTBL_ER, pgtbl_err);
2503
			POSTING_READ(PGTBL_ER);
2504 2505 2506
		}
	}

2507
	if (!IS_GEN2(dev)) {
2508 2509
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2510 2511
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2512
			I915_WRITE(PGTBL_ER, pgtbl_err);
2513
			POSTING_READ(PGTBL_ER);
2514 2515 2516 2517
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2518
		pr_err("memory refresh error:\n");
2519
		for_each_pipe(dev_priv, pipe)
2520
			pr_err("pipe %c stat: 0x%08x\n",
2521
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2522 2523 2524
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2525 2526
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2527 2528
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2529
		if (INTEL_INFO(dev)->gen < 4) {
2530 2531
			u32 ipeir = I915_READ(IPEIR);

2532 2533 2534
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2535
			I915_WRITE(IPEIR, ipeir);
2536
			POSTING_READ(IPEIR);
2537 2538 2539
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2540 2541 2542 2543
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2544
			I915_WRITE(IPEIR_I965, ipeir);
2545
			POSTING_READ(IPEIR_I965);
2546 2547 2548 2549
		}
	}

	I915_WRITE(EIR, eir);
2550
	POSTING_READ(EIR);
2551 2552 2553 2554 2555 2556 2557 2558 2559 2560
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572
}

/**
 * i915_handle_error - handle an error interrupt
 * @dev: drm device
 *
 * Do some basic checking of regsiter state at error interrupt time and
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2573 2574
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...)
2575 2576
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2577 2578
	va_list args;
	char error_msg[80];
2579

2580 2581 2582 2583 2584
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

	i915_capture_error_state(dev, wedged, error_msg);
2585
	i915_report_and_clear_eir(dev);
2586

2587
	if (wedged) {
2588 2589
		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
				&dev_priv->gpu_error.reset_counter);
2590

2591
		/*
2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602
		 * Wakeup waiting processes so that the reset work function
		 * i915_error_work_func doesn't deadlock trying to grab various
		 * locks. By bumping the reset counter first, the woken
		 * processes will see a reset in progress and back off,
		 * releasing their locks and then wait for the reset completion.
		 * We must do this for _all_ gpu waiters that might hold locks
		 * that the reset work needs to acquire.
		 *
		 * Note: The wake_up serves as the required memory barrier to
		 * ensure that the waiters see the updated value of the reset
		 * counter atomic_t.
2603
		 */
2604
		i915_error_wake_up(dev_priv, false);
2605 2606
	}

2607 2608 2609 2610 2611 2612 2613
	/*
	 * Our reset work can grab modeset locks (since it needs to reset the
	 * state of outstanding pagelips). Hence it must not be run on our own
	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
	 * code will deadlock.
	 */
	schedule_work(&dev_priv->gpu_error.work);
2614 2615
}

2616 2617 2618
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2619
static int i915_enable_vblank(struct drm_device *dev, int pipe)
2620
{
2621
	struct drm_i915_private *dev_priv = dev->dev_private;
2622
	unsigned long irqflags;
2623

2624
	if (!i915_pipe_enabled(dev, pipe))
2625
		return -EINVAL;
2626

2627
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2628
	if (INTEL_INFO(dev)->gen >= 4)
2629
		i915_enable_pipestat(dev_priv, pipe,
2630
				     PIPE_START_VBLANK_INTERRUPT_STATUS);
2631
	else
2632
		i915_enable_pipestat(dev_priv, pipe,
2633
				     PIPE_VBLANK_INTERRUPT_STATUS);
2634
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2635

2636 2637 2638
	return 0;
}

2639
static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2640
{
2641
	struct drm_i915_private *dev_priv = dev->dev_private;
2642
	unsigned long irqflags;
2643
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2644
						     DE_PIPE_VBLANK(pipe);
2645 2646 2647 2648 2649

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2650
	ironlake_enable_display_irq(dev_priv, bit);
2651 2652 2653 2654 2655
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

J
Jesse Barnes 已提交
2656 2657
static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
{
2658
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2659 2660 2661 2662 2663 2664
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2665
	i915_enable_pipestat(dev_priv, pipe,
2666
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2667 2668 2669 2670 2671
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2672 2673 2674 2675 2676 2677 2678 2679 2680
static int gen8_enable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2681 2682 2683
	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2684 2685 2686 2687
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
	return 0;
}

2688 2689 2690
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2691
static void i915_disable_vblank(struct drm_device *dev, int pipe)
2692
{
2693
	struct drm_i915_private *dev_priv = dev->dev_private;
2694
	unsigned long irqflags;
2695

2696
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2697
	i915_disable_pipestat(dev_priv, pipe,
2698 2699
			      PIPE_VBLANK_INTERRUPT_STATUS |
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2700 2701 2702
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2703
static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2704
{
2705
	struct drm_i915_private *dev_priv = dev->dev_private;
2706
	unsigned long irqflags;
2707
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2708
						     DE_PIPE_VBLANK(pipe);
2709 2710

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2711
	ironlake_disable_display_irq(dev_priv, bit);
2712 2713 2714
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

J
Jesse Barnes 已提交
2715 2716
static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
{
2717
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2718 2719 2720
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2721
	i915_disable_pipestat(dev_priv, pipe,
2722
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2723 2724 2725
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2726 2727 2728 2729 2730 2731 2732 2733 2734
static void gen8_disable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2735 2736 2737
	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2738 2739 2740
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2741
static u32
2742
ring_last_seqno(struct intel_engine_cs *ring)
2743
{
2744 2745 2746 2747
	return list_entry(ring->request_list.prev,
			  struct drm_i915_gem_request, list)->seqno;
}

2748
static bool
2749
ring_idle(struct intel_engine_cs *ring, u32 seqno)
2750 2751 2752
{
	return (list_empty(&ring->request_list) ||
		i915_seqno_passed(seqno, ring_last_seqno(ring)));
B
Ben Gamari 已提交
2753 2754
}

2755 2756 2757 2758
static bool
ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
{
	if (INTEL_INFO(dev)->gen >= 8) {
2759
		return (ipehr >> 23) == 0x1c;
2760 2761 2762 2763 2764 2765 2766
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

2767
static struct intel_engine_cs *
2768
semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2769 2770
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2771
	struct intel_engine_cs *signaller;
2772 2773 2774
	int i;

	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2775 2776 2777 2778 2779 2780 2781
		for_each_ring(signaller, dev_priv, i) {
			if (ring == signaller)
				continue;

			if (offset == signaller->semaphore.signal_ggtt[ring->id])
				return signaller;
		}
2782 2783 2784 2785 2786 2787 2788
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

		for_each_ring(signaller, dev_priv, i) {
			if(ring == signaller)
				continue;

2789
			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2790 2791 2792 2793
				return signaller;
		}
	}

2794 2795
	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
		  ring->id, ipehr, offset);
2796 2797 2798 2799

	return NULL;
}

2800 2801
static struct intel_engine_cs *
semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2802 2803
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2804
	u32 cmd, ipehr, head;
2805 2806
	u64 offset = 0;
	int i, backwards;
2807 2808

	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2809
	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
2810
		return NULL;
2811

2812 2813 2814
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
2815 2816
	 * or 4 dwords depending on the semaphore wait command size.
	 * Note that we don't care about ACTHD here since that might
2817 2818
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
2819
	 */
2820
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2821
	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
2822

2823
	for (i = backwards; i; --i) {
2824 2825 2826 2827 2828
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
2829
		head &= ring->buffer->size - 1;
2830 2831

		/* This here seems to blow up */
2832
		cmd = ioread32(ring->buffer->virtual_start + head);
2833 2834 2835
		if (cmd == ipehr)
			break;

2836 2837
		head -= 4;
	}
2838

2839 2840
	if (!i)
		return NULL;
2841

2842
	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2843 2844 2845 2846 2847 2848
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		offset = ioread32(ring->buffer->virtual_start + head + 12);
		offset <<= 32;
		offset = ioread32(ring->buffer->virtual_start + head + 8);
	}
	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2849 2850
}

2851
static int semaphore_passed(struct intel_engine_cs *ring)
2852 2853
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2854
	struct intel_engine_cs *signaller;
2855
	u32 seqno;
2856

2857
	ring->hangcheck.deadlock++;
2858 2859

	signaller = semaphore_waits_for(ring, &seqno);
2860 2861 2862 2863 2864
	if (signaller == NULL)
		return -1;

	/* Prevent pathological recursion due to driver bugs */
	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
2865 2866
		return -1;

2867 2868 2869
	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
		return 1;

2870 2871 2872
	/* cursory check for an unkickable deadlock */
	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
	    semaphore_passed(signaller) < 0)
2873 2874 2875
		return -1;

	return 0;
2876 2877 2878 2879
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
2880
	struct intel_engine_cs *ring;
2881 2882 2883
	int i;

	for_each_ring(ring, dev_priv, i)
2884
		ring->hangcheck.deadlock = 0;
2885 2886
}

2887
static enum intel_ring_hangcheck_action
2888
ring_stuck(struct intel_engine_cs *ring, u64 acthd)
2889 2890 2891
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2892 2893
	u32 tmp;

2894 2895 2896 2897 2898 2899 2900 2901
	if (acthd != ring->hangcheck.acthd) {
		if (acthd > ring->hangcheck.max_acthd) {
			ring->hangcheck.max_acthd = acthd;
			return HANGCHECK_ACTIVE;
		}

		return HANGCHECK_ACTIVE_LOOP;
	}
2902

2903
	if (IS_GEN2(dev))
2904
		return HANGCHECK_HUNG;
2905 2906 2907 2908 2909 2910 2911

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
	tmp = I915_READ_CTL(ring);
2912
	if (tmp & RING_WAIT) {
2913 2914 2915
		i915_handle_error(dev, false,
				  "Kicking stuck wait on %s",
				  ring->name);
2916
		I915_WRITE_CTL(ring, tmp);
2917
		return HANGCHECK_KICK;
2918 2919 2920 2921 2922
	}

	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
		switch (semaphore_passed(ring)) {
		default:
2923
			return HANGCHECK_HUNG;
2924
		case 1:
2925 2926 2927
			i915_handle_error(dev, false,
					  "Kicking stuck semaphore on %s",
					  ring->name);
2928
			I915_WRITE_CTL(ring, tmp);
2929
			return HANGCHECK_KICK;
2930
		case 0:
2931
			return HANGCHECK_WAIT;
2932
		}
2933
	}
2934

2935
	return HANGCHECK_HUNG;
2936 2937
}

B
Ben Gamari 已提交
2938 2939
/**
 * This is called when the chip hasn't reported back with completed
2940 2941 2942 2943 2944
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
2945
 */
2946
static void i915_hangcheck_elapsed(unsigned long data)
B
Ben Gamari 已提交
2947 2948
{
	struct drm_device *dev = (struct drm_device *)data;
2949
	struct drm_i915_private *dev_priv = dev->dev_private;
2950
	struct intel_engine_cs *ring;
2951
	int i;
2952
	int busy_count = 0, rings_hung = 0;
2953 2954 2955 2956
	bool stuck[I915_NUM_RINGS] = { 0 };
#define BUSY 1
#define KICK 5
#define HUNG 20
2957

2958
	if (!i915.enable_hangcheck)
2959 2960
		return;

2961
	for_each_ring(ring, dev_priv, i) {
2962 2963
		u64 acthd;
		u32 seqno;
2964
		bool busy = true;
2965

2966 2967
		semaphore_clear_deadlocks(dev_priv);

2968 2969
		seqno = ring->get_seqno(ring, false);
		acthd = intel_ring_get_active_head(ring);
2970

2971 2972
		if (ring->hangcheck.seqno == seqno) {
			if (ring_idle(ring, seqno)) {
2973 2974
				ring->hangcheck.action = HANGCHECK_IDLE;

2975 2976
				if (waitqueue_active(&ring->irq_queue)) {
					/* Issue a wake-up to catch stuck h/w. */
2977
					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2978 2979 2980 2981 2982 2983
						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
								  ring->name);
						else
							DRM_INFO("Fake missed irq on %s\n",
								 ring->name);
2984 2985 2986 2987
						wake_up_all(&ring->irq_queue);
					}
					/* Safeguard against driver failure */
					ring->hangcheck.score += BUSY;
2988 2989
				} else
					busy = false;
2990
			} else {
2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005
				/* We always increment the hangcheck score
				 * if the ring is busy and still processing
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
				 * ring is in a legitimate wait for another
				 * ring. In that case the waiting ring is a
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
3006 3007 3008 3009
				ring->hangcheck.action = ring_stuck(ring,
								    acthd);

				switch (ring->hangcheck.action) {
3010
				case HANGCHECK_IDLE:
3011 3012
				case HANGCHECK_WAIT:
				case HANGCHECK_ACTIVE:
3013 3014
					break;
				case HANGCHECK_ACTIVE_LOOP:
3015
					ring->hangcheck.score += BUSY;
3016
					break;
3017
				case HANGCHECK_KICK:
3018
					ring->hangcheck.score += KICK;
3019
					break;
3020
				case HANGCHECK_HUNG:
3021
					ring->hangcheck.score += HUNG;
3022 3023 3024
					stuck[i] = true;
					break;
				}
3025
			}
3026
		} else {
3027 3028
			ring->hangcheck.action = HANGCHECK_ACTIVE;

3029 3030 3031 3032 3033
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
			if (ring->hangcheck.score > 0)
				ring->hangcheck.score--;
3034 3035

			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
3036 3037
		}

3038 3039
		ring->hangcheck.seqno = seqno;
		ring->hangcheck.acthd = acthd;
3040
		busy_count += busy;
3041
	}
3042

3043
	for_each_ring(ring, dev_priv, i) {
3044
		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3045 3046 3047
			DRM_INFO("%s on %s\n",
				 stuck[i] ? "stuck" : "no progress",
				 ring->name);
3048
			rings_hung++;
3049 3050 3051
		}
	}

3052
	if (rings_hung)
3053
		return i915_handle_error(dev, true, "Ring hung");
B
Ben Gamari 已提交
3054

3055 3056 3057
	if (busy_count)
		/* Reset timer case chip hangs without another request
		 * being added */
3058 3059 3060 3061 3062 3063
		i915_queue_hangcheck(dev);
}

void i915_queue_hangcheck(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3064 3065
	struct timer_list *timer = &dev_priv->gpu_error.hangcheck_timer;

3066
	if (!i915.enable_hangcheck)
3067 3068
		return;

3069 3070 3071 3072
	/* Don't continually defer the hangcheck, but make sure it is active */
	if (!timer_pending(timer))
		timer->expires = round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES);
	mod_timer(timer, timer->expires);
B
Ben Gamari 已提交
3073 3074
}

3075
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
3076 3077 3078 3079 3080 3081
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

3082
	GEN5_IRQ_RESET(SDE);
3083 3084 3085

	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
3086
}
3087

P
Paulo Zanoni 已提交
3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
3104 3105 3106 3107
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

3108
static void gen5_gt_irq_reset(struct drm_device *dev)
3109 3110 3111
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3112
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
3113
	if (INTEL_INFO(dev)->gen >= 6)
3114
		GEN5_IRQ_RESET(GEN6_PM);
3115 3116
}

L
Linus Torvalds 已提交
3117 3118
/* drm_dma.h hooks
*/
P
Paulo Zanoni 已提交
3119
static void ironlake_irq_reset(struct drm_device *dev)
3120
{
3121
	struct drm_i915_private *dev_priv = dev->dev_private;
3122

3123
	I915_WRITE(HWSTAM, 0xffffffff);
3124

3125
	GEN5_IRQ_RESET(DE);
3126 3127
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3128

3129
	gen5_gt_irq_reset(dev);
3130

3131
	ibx_irq_reset(dev);
3132
}
3133

3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	GEN5_IRQ_RESET(VLV_);
}

J
Jesse Barnes 已提交
3147 3148
static void valleyview_irq_preinstall(struct drm_device *dev)
{
3149
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3150 3151 3152 3153 3154 3155 3156

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

3157
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
3158

3159
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
J
Jesse Barnes 已提交
3160

3161
	vlv_display_irq_reset(dev_priv);
J
Jesse Barnes 已提交
3162 3163
}

3164 3165 3166 3167 3168 3169 3170 3171
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
3172
static void gen8_irq_reset(struct drm_device *dev)
3173 3174 3175 3176 3177 3178 3179
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3180
	gen8_gt_irq_reset(dev_priv);
3181

3182
	for_each_pipe(dev_priv, pipe)
3183 3184
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
3185
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3186

3187 3188 3189
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
3190

3191
	ibx_irq_reset(dev);
3192
}
3193

3194 3195
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv)
{
3196
	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3197

3198
	spin_lock_irq(&dev_priv->irq_lock);
3199
	GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B],
3200
			  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
3201
	GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C],
3202
			  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
3203
	spin_unlock_irq(&dev_priv->irq_lock);
3204 3205
}

3206 3207 3208 3209 3210 3211 3212
static void cherryview_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3213
	gen8_gt_irq_reset(dev_priv);
3214 3215 3216 3217 3218

	GEN5_IRQ_RESET(GEN8_PCU_);

	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);

3219
	vlv_display_irq_reset(dev_priv);
3220 3221
}

3222
static void ibx_hpd_irq_setup(struct drm_device *dev)
3223
{
3224
	struct drm_i915_private *dev_priv = dev->dev_private;
3225
	struct intel_encoder *intel_encoder;
3226
	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
3227 3228

	if (HAS_PCH_IBX(dev)) {
3229
		hotplug_irqs = SDE_HOTPLUG_MASK;
3230
		for_each_intel_encoder(dev, intel_encoder)
3231
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3232
				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
3233
	} else {
3234
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3235
		for_each_intel_encoder(dev, intel_encoder)
3236
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3237
				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
3238
	}
3239

3240
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3241 3242 3243 3244 3245 3246 3247

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 *
	 * This register is the same on all known PCH chips.
	 */
3248 3249 3250 3251 3252 3253 3254 3255
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
}

P
Paulo Zanoni 已提交
3256 3257
static void ibx_irq_postinstall(struct drm_device *dev)
{
3258
	struct drm_i915_private *dev_priv = dev->dev_private;
3259
	u32 mask;
3260

D
Daniel Vetter 已提交
3261 3262 3263
	if (HAS_PCH_NOP(dev))
		return;

3264
	if (HAS_PCH_IBX(dev))
3265
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3266
	else
3267
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3268

3269
	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
P
Paulo Zanoni 已提交
3270 3271 3272
	I915_WRITE(SDEIMR, ~mask);
}

3273 3274 3275 3276 3277 3278 3279 3280
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3281
	if (HAS_L3_DPF(dev)) {
3282
		/* L3 parity interrupt is always unmasked. */
3283 3284
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
		gt_irqs |= GT_PARITY_ERROR(dev);
3285 3286 3287 3288 3289 3290 3291 3292 3293 3294
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
			   ILK_BSD_USER_INTERRUPT;
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3295
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3296 3297

	if (INTEL_INFO(dev)->gen >= 6) {
3298
		pm_irqs |= dev_priv->pm_rps_events;
3299 3300 3301 3302

		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

3303
		dev_priv->pm_irq_mask = 0xffffffff;
P
Paulo Zanoni 已提交
3304
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
3305 3306 3307
	}
}

3308
static int ironlake_irq_postinstall(struct drm_device *dev)
3309
{
3310
	struct drm_i915_private *dev_priv = dev->dev_private;
3311 3312 3313 3314 3315 3316
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3317
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3318
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3319
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
3320 3321 3322
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3323 3324 3325
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3326 3327
		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
3328
	}
3329

3330
	dev_priv->irq_mask = ~display_mask;
3331

3332 3333
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3334 3335
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3336
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3337

3338
	gen5_gt_irq_postinstall(dev);
3339

P
Paulo Zanoni 已提交
3340
	ibx_irq_postinstall(dev);
3341

3342
	if (IS_IRONLAKE_M(dev)) {
3343 3344 3345
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3346 3347
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3348
		spin_lock_irq(&dev_priv->irq_lock);
3349
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3350
		spin_unlock_irq(&dev_priv->irq_lock);
3351 3352
	}

3353 3354 3355
	return 0;
}

3356 3357 3358 3359
static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;
3360
	enum pipe pipe;
3361 3362 3363 3364

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;

3365 3366
	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3367 3368 3369 3370 3371
	POSTING_READ(PIPESTAT(PIPE_A));

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

3372 3373 3374
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3375 3376 3377 3378

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3379 3380
	if (IS_CHERRYVIEW(dev_priv))
		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3381 3382 3383 3384 3385
	dev_priv->irq_mask &= ~iir_mask;

	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3386 3387
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
3388 3389 3390 3391 3392 3393
}

static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;
3394
	enum pipe pipe;
3395 3396 3397

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3398
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3399 3400
	if (IS_CHERRYVIEW(dev_priv))
		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3401 3402 3403

	dev_priv->irq_mask |= iir_mask;
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3404
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3405 3406 3407 3408 3409 3410 3411
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	POSTING_READ(VLV_IIR);

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

3412 3413 3414
	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3415 3416 3417

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;
3418 3419 3420

	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432
	POSTING_READ(PIPESTAT(PIPE_A));
}

void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3433
	if (intel_irqs_enabled(dev_priv))
3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445
		valleyview_display_irqs_install(dev_priv);
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3446
	if (intel_irqs_enabled(dev_priv))
3447 3448 3449
		valleyview_display_irqs_uninstall(dev_priv);
}

3450
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
J
Jesse Barnes 已提交
3451
{
3452
	dev_priv->irq_mask = ~0;
J
Jesse Barnes 已提交
3453

3454 3455 3456
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
3457
	I915_WRITE(VLV_IIR, 0xffffffff);
3458 3459 3460 3461
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
J
Jesse Barnes 已提交
3462

3463 3464
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3465
	spin_lock_irq(&dev_priv->irq_lock);
3466 3467
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_install(dev_priv);
3468
	spin_unlock_irq(&dev_priv->irq_lock);
3469 3470 3471 3472 3473 3474 3475
}

static int valleyview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	vlv_display_irq_postinstall(dev_priv);
J
Jesse Barnes 已提交
3476

3477
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3478 3479 3480 3481 3482 3483 3484 3485

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3486 3487 3488 3489

	return 0;
}

3490 3491 3492 3493 3494
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3495
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3496
			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3497 3498
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3499
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3500 3501 3502
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3503
		0,
3504 3505
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3506 3507
		};

3508
	dev_priv->pm_irq_mask = 0xffffffff;
3509 3510 3511 3512
	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, dev_priv->pm_rps_events);
	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3513 3514 3515 3516
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3517 3518
	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	uint32_t de_pipe_enables;
3519
	int pipe;
J
Jesse Barnes 已提交
3520
	u32 aux_en = GEN8_AUX_CHANNEL_A;
3521

J
Jesse Barnes 已提交
3522
	if (IS_GEN9(dev_priv)) {
3523 3524
		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
J
Jesse Barnes 已提交
3525 3526 3527
		aux_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
			GEN9_AUX_CHANNEL_D;
	} else
3528 3529 3530 3531 3532 3533
		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;

	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3534 3535 3536
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3537

3538
	for_each_pipe(dev_priv, pipe)
3539
		if (intel_display_power_is_enabled(dev_priv,
3540 3541 3542 3543
				POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
3544

J
Jesse Barnes 已提交
3545
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~aux_en, aux_en);
3546 3547 3548 3549 3550 3551
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

P
Paulo Zanoni 已提交
3552 3553
	ibx_irq_pre_postinstall(dev);

3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

	ibx_irq_postinstall(dev);

	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3565 3566 3567 3568
static int cherryview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3569
	vlv_display_irq_postinstall(dev_priv);
3570 3571 3572 3573 3574 3575 3576 3577 3578

	gen8_gt_irq_postinstall(dev_priv);

	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3579 3580 3581 3582 3583 3584 3585
static void gen8_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3586
	gen8_irq_reset(dev);
3587 3588
}

3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602
static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
{
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irq(&dev_priv->irq_lock);
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
	spin_unlock_irq(&dev_priv->irq_lock);

	vlv_display_irq_reset(dev_priv);

	dev_priv->irq_mask = 0;
}

J
Jesse Barnes 已提交
3603 3604
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3605
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3606 3607 3608 3609

	if (!dev_priv)
		return;

3610 3611
	I915_WRITE(VLV_MASTER_IER, 0);

3612 3613
	gen5_gt_irq_reset(dev);

J
Jesse Barnes 已提交
3614
	I915_WRITE(HWSTAM, 0xffffffff);
3615

3616
	vlv_display_irq_uninstall(dev_priv);
J
Jesse Barnes 已提交
3617 3618
}

3619 3620 3621 3622 3623 3624 3625 3626 3627 3628
static void cherryview_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3629
	gen8_gt_irq_reset(dev_priv);
3630

3631
	GEN5_IRQ_RESET(GEN8_PCU_);
3632

3633
	vlv_display_irq_uninstall(dev_priv);
3634 3635
}

3636
static void ironlake_irq_uninstall(struct drm_device *dev)
3637
{
3638
	struct drm_i915_private *dev_priv = dev->dev_private;
3639 3640 3641 3642

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3643
	ironlake_irq_reset(dev);
3644 3645
}

3646
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3647
{
3648
	struct drm_i915_private *dev_priv = dev->dev_private;
3649
	int pipe;
3650

3651
	for_each_pipe(dev_priv, pipe)
3652
		I915_WRITE(PIPESTAT(pipe), 0);
3653 3654 3655
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3656 3657 3658 3659
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3660
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3681 3682
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3683
	spin_lock_irq(&dev_priv->irq_lock);
3684 3685
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3686
	spin_unlock_irq(&dev_priv->irq_lock);
3687

C
Chris Wilson 已提交
3688 3689 3690
	return 0;
}

3691 3692 3693 3694
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_device *dev,
3695
			       int plane, int pipe, u32 iir)
3696
{
3697
	struct drm_i915_private *dev_priv = dev->dev_private;
3698
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3699

3700
	if (!intel_pipe_handle_vblank(dev, pipe))
3701 3702 3703
		return false;

	if ((iir & flip_pending) == 0)
3704
		goto check_page_flip;
3705

3706
	intel_prepare_page_flip(dev, plane);
3707 3708 3709 3710 3711 3712 3713 3714

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
3715
		goto check_page_flip;
3716 3717 3718

	intel_finish_page_flip(dev, pipe);
	return true;
3719 3720 3721 3722

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
3723 3724
}

3725
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3726
{
3727
	struct drm_device *dev = arg;
3728
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745
	u16 iir, new_iir;
	u32 pipe_stats[2];
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;

	iir = I915_READ16(IIR);
	if (iir == 0)
		return IRQ_NONE;

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3746
		spin_lock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3747
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3748 3749 3750
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
C
Chris Wilson 已提交
3751

3752
		for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
3753 3754 3755 3756 3757 3758
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
3759
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
3760 3761
				I915_WRITE(reg, pipe_stats[pipe]);
		}
3762
		spin_unlock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3763 3764 3765 3766

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

3767
		i915_update_dri1_breadcrumb(dev);
C
Chris Wilson 已提交
3768 3769 3770 3771

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

3772
		for_each_pipe(dev_priv, pipe) {
3773
			int plane = pipe;
3774
			if (HAS_FBC(dev))
3775 3776
				plane = !plane;

3777
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3778 3779
			    i8xx_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
3780

3781
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3782
				i9xx_pipe_crc_irq_handler(dev, pipe);
3783

3784 3785 3786
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
3787
		}
C
Chris Wilson 已提交
3788 3789 3790 3791 3792 3793 3794 3795 3796

		iir = new_iir;
	}

	return IRQ_HANDLED;
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
3797
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3798 3799
	int pipe;

3800
	for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
3801 3802 3803 3804 3805 3806 3807 3808 3809
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

3810 3811
static void i915_irq_preinstall(struct drm_device * dev)
{
3812
	struct drm_i915_private *dev_priv = dev->dev_private;
3813 3814 3815 3816 3817 3818 3819
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3820
	I915_WRITE16(HWSTAM, 0xeffe);
3821
	for_each_pipe(dev_priv, pipe)
3822 3823 3824 3825 3826 3827 3828 3829
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
3830
	struct drm_i915_private *dev_priv = dev->dev_private;
3831
	u32 enable_mask;
3832

3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		I915_USER_INTERRUPT;

3851
	if (I915_HAS_HOTPLUG(dev)) {
3852 3853 3854
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		POSTING_READ(PORT_HOTPLUG_EN);

3855 3856 3857 3858 3859 3860 3861 3862 3863 3864
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3865
	i915_enable_asle_pipestat(dev);
3866

3867 3868
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3869
	spin_lock_irq(&dev_priv->irq_lock);
3870 3871
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3872
	spin_unlock_irq(&dev_priv->irq_lock);
3873

3874 3875 3876
	return 0;
}

3877 3878 3879 3880 3881 3882
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_device *dev,
			       int plane, int pipe, u32 iir)
{
3883
	struct drm_i915_private *dev_priv = dev->dev_private;
3884 3885
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

3886
	if (!intel_pipe_handle_vblank(dev, pipe))
3887 3888 3889
		return false;

	if ((iir & flip_pending) == 0)
3890
		goto check_page_flip;
3891 3892 3893 3894 3895 3896 3897 3898 3899 3900

	intel_prepare_page_flip(dev, plane);

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
3901
		goto check_page_flip;
3902 3903 3904

	intel_finish_page_flip(dev, pipe);
	return true;
3905 3906 3907 3908

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
3909 3910
}

3911
static irqreturn_t i915_irq_handler(int irq, void *arg)
3912
{
3913
	struct drm_device *dev = arg;
3914
	struct drm_i915_private *dev_priv = dev->dev_private;
3915
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3916 3917 3918 3919
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
3920 3921

	iir = I915_READ(IIR);
3922 3923
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
3924
		bool blc_event = false;
3925 3926 3927 3928 3929 3930

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3931
		spin_lock(&dev_priv->irq_lock);
3932
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3933 3934 3935
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
3936

3937
		for_each_pipe(dev_priv, pipe) {
3938 3939 3940
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

3941
			/* Clear the PIPE*STAT regs before the IIR */
3942 3943
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
3944
				irq_received = true;
3945 3946
			}
		}
3947
		spin_unlock(&dev_priv->irq_lock);
3948 3949 3950 3951 3952

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
3953 3954 3955
		if (I915_HAS_HOTPLUG(dev) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
3956

3957
		I915_WRITE(IIR, iir & ~flip_mask);
3958 3959 3960 3961 3962
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

3963
		for_each_pipe(dev_priv, pipe) {
3964
			int plane = pipe;
3965
			if (HAS_FBC(dev))
3966
				plane = !plane;
3967

3968
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3969 3970
			    i915_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3971 3972 3973

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
3974 3975

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3976
				i9xx_pipe_crc_irq_handler(dev, pipe);
3977

3978 3979 3980
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
4001
		ret = IRQ_HANDLED;
4002
		iir = new_iir;
4003
	} while (iir & ~flip_mask);
4004

4005
	i915_update_dri1_breadcrumb(dev);
4006

4007 4008 4009 4010 4011
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
4012
	struct drm_i915_private *dev_priv = dev->dev_private;
4013 4014 4015 4016 4017 4018 4019
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4020
	I915_WRITE16(HWSTAM, 0xffff);
4021
	for_each_pipe(dev_priv, pipe) {
4022
		/* Clear enable bits; then clear status bits */
4023
		I915_WRITE(PIPESTAT(pipe), 0);
4024 4025
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
4026 4027 4028 4029 4030 4031 4032 4033
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
4034
	struct drm_i915_private *dev_priv = dev->dev_private;
4035 4036
	int pipe;

4037 4038
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4039 4040

	I915_WRITE(HWSTAM, 0xeffe);
4041
	for_each_pipe(dev_priv, pipe)
4042 4043 4044 4045 4046 4047 4048 4049
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
4050
	struct drm_i915_private *dev_priv = dev->dev_private;
4051
	u32 enable_mask;
4052 4053 4054
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
4055
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4056
			       I915_DISPLAY_PORT_INTERRUPT |
4057 4058 4059 4060 4061 4062 4063
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
4064 4065
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4066 4067 4068 4069
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
4070

4071 4072
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4073
	spin_lock_irq(&dev_priv->irq_lock);
4074 4075 4076
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4077
	spin_unlock_irq(&dev_priv->irq_lock);
4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4098 4099 4100
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

4101
	i915_enable_asle_pipestat(dev);
4102 4103 4104 4105

	return 0;
}

4106
static void i915_hpd_irq_setup(struct drm_device *dev)
4107
{
4108
	struct drm_i915_private *dev_priv = dev->dev_private;
4109
	struct intel_encoder *intel_encoder;
4110 4111
	u32 hotplug_en;

4112 4113
	assert_spin_locked(&dev_priv->irq_lock);

4114 4115 4116 4117
	if (I915_HAS_HOTPLUG(dev)) {
		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
		/* Note HDMI and DP share hotplug bits */
4118
		/* enable bits are the same for all generations */
4119
		for_each_intel_encoder(dev, intel_encoder)
4120 4121
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4122 4123 4124 4125 4126 4127
		/* Programming the CRT detection parameters tends
		   to generate a spurious hotplug event about three
		   seconds later.  So just do it once.
		*/
		if (IS_G4X(dev))
			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4128
		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4129
		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4130

4131 4132 4133
		/* Ignore TV since it's buggy */
		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
	}
4134 4135
}

4136
static irqreturn_t i965_irq_handler(int irq, void *arg)
4137
{
4138
	struct drm_device *dev = arg;
4139
	struct drm_i915_private *dev_priv = dev->dev_private;
4140 4141 4142
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	int ret = IRQ_NONE, pipe;
4143 4144 4145
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4146 4147 4148 4149

	iir = I915_READ(IIR);

	for (;;) {
4150
		bool irq_received = (iir & ~flip_mask) != 0;
4151 4152
		bool blc_event = false;

4153 4154 4155 4156 4157
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4158
		spin_lock(&dev_priv->irq_lock);
4159
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4160 4161 4162
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
4163

4164
		for_each_pipe(dev_priv, pipe) {
4165 4166 4167 4168 4169 4170 4171 4172
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4173
				irq_received = true;
4174 4175
			}
		}
4176
		spin_unlock(&dev_priv->irq_lock);
4177 4178 4179 4180 4181 4182 4183

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
4184 4185
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
4186

4187
		I915_WRITE(IIR, iir & ~flip_mask);
4188 4189 4190 4191 4192 4193 4194
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);
		if (iir & I915_BSD_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[VCS]);

4195
		for_each_pipe(dev_priv, pipe) {
4196
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4197 4198
			    i915_handle_vblank(dev, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4199 4200 4201

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4202 4203

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4204
				i9xx_pipe_crc_irq_handler(dev, pipe);
4205

4206 4207
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
4208
		}
4209 4210 4211 4212

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

4213 4214 4215
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

4234
	i915_update_dri1_breadcrumb(dev);
4235

4236 4237 4238 4239 4240
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4241
	struct drm_i915_private *dev_priv = dev->dev_private;
4242 4243 4244 4245 4246
	int pipe;

	if (!dev_priv)
		return;

4247 4248
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4249 4250

	I915_WRITE(HWSTAM, 0xffffffff);
4251
	for_each_pipe(dev_priv, pipe)
4252 4253 4254 4255
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

4256
	for_each_pipe(dev_priv, pipe)
4257 4258 4259 4260 4261
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4262
static void intel_hpd_irq_reenable_work(struct work_struct *work)
4263
{
4264 4265 4266
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv),
			     hotplug_reenable_work.work);
4267 4268 4269 4270
	struct drm_device *dev = dev_priv->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	int i;

4271 4272
	intel_runtime_pm_get(dev_priv);

4273
	spin_lock_irq(&dev_priv->irq_lock);
4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287
	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
		struct drm_connector *connector;

		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
			continue;

		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;

		list_for_each_entry(connector, &mode_config->connector_list, head) {
			struct intel_connector *intel_connector = to_intel_connector(connector);

			if (intel_connector->encoder->hpd_pin == i) {
				if (connector->polled != intel_connector->polled)
					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4288
							 connector->name);
4289 4290 4291 4292 4293 4294 4295 4296
				connector->polled = intel_connector->polled;
				if (!connector->polled)
					connector->polled = DRM_CONNECTOR_POLL_HPD;
			}
		}
	}
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
4297
	spin_unlock_irq(&dev_priv->irq_lock);
4298 4299

	intel_runtime_pm_put(dev_priv);
4300 4301
}

4302 4303 4304 4305 4306 4307 4308
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4309
void intel_irq_init(struct drm_i915_private *dev_priv)
4310
{
4311
	struct drm_device *dev = dev_priv->dev;
4312 4313

	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
4314
	INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
4315
	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
4316
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4317
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4318

4319
	/* Let's track the enabled rps events */
4320
	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
4321
		/* WaGsvRC0ResidencyMethod:vlv */
4322 4323 4324
		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
	else
		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4325

4326 4327
	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
		    i915_hangcheck_elapsed,
4328
		    (unsigned long) dev);
4329
	INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
4330
			  intel_hpd_irq_reenable_work);
4331

4332
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
4333

4334
	if (IS_GEN2(dev_priv)) {
4335 4336
		dev->max_vblank_count = 0;
		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4337
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4338 4339
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4340 4341 4342
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4343 4344
	}

4345 4346 4347 4348 4349
	/*
	 * Opt out of the vblank disable timer on everything except gen2.
	 * Gen2 doesn't have a hardware frame counter and so depends on
	 * vblank interrupts to produce sane vblank seuquence numbers.
	 */
4350
	if (!IS_GEN2(dev_priv))
4351 4352
		dev->vblank_disable_immediate = true;

4353
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4354
		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4355 4356
		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
	}
4357

4358
	if (IS_CHERRYVIEW(dev_priv)) {
4359 4360 4361 4362 4363 4364 4365
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4366
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
4367 4368 4369 4370 4371 4372
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
4373
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4374
	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4375
		dev->driver->irq_handler = gen8_irq_handler;
4376
		dev->driver->irq_preinstall = gen8_irq_reset;
4377 4378 4379 4380 4381
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4382 4383
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
4384
		dev->driver->irq_preinstall = ironlake_irq_reset;
4385 4386 4387 4388
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4389
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4390
	} else {
4391
		if (INTEL_INFO(dev_priv)->gen == 2) {
C
Chris Wilson 已提交
4392 4393 4394 4395
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4396
		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4397 4398 4399 4400
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
4401
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
4402
		} else {
4403 4404 4405 4406
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
4407
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
4408
		}
4409 4410 4411 4412
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
4413

4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425
/**
 * intel_hpd_init - initializes and enables hpd support
 * @dev_priv: i915 device instance
 *
 * This function enables the hotplug support. It requires that interrupts have
 * already been enabled with intel_irq_init_hw(). From this point on hotplug and
 * poll request can run concurrently to other code, so locking rules must be
 * obeyed.
 *
 * This is a separate step from interrupt enabling to simplify the locking rules
 * in the driver load and resume code.
 */
4426
void intel_hpd_init(struct drm_i915_private *dev_priv)
4427
{
4428
	struct drm_device *dev = dev_priv->dev;
4429 4430 4431
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_connector *connector;
	int i;
4432

4433 4434 4435 4436 4437 4438 4439
	for (i = 1; i < HPD_NUM_PINS; i++) {
		dev_priv->hpd_stats[i].hpd_cnt = 0;
		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
	}
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		struct intel_connector *intel_connector = to_intel_connector(connector);
		connector->polled = intel_connector->polled;
4440 4441 4442
		if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
			connector->polled = DRM_CONNECTOR_POLL_HPD;
		if (intel_connector->mst_port)
4443 4444
			connector->polled = DRM_CONNECTOR_POLL_HPD;
	}
4445 4446 4447

	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked checks happy. */
4448
	spin_lock_irq(&dev_priv->irq_lock);
4449 4450
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
4451
	spin_unlock_irq(&dev_priv->irq_lock);
4452
}
4453

4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476
int intel_irq_install(struct drm_i915_private *dev_priv)
{
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
	dev_priv->pm.irqs_enabled = true;

	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
}

4477 4478 4479 4480 4481 4482 4483
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4484 4485 4486 4487 4488 4489 4490
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
	drm_irq_uninstall(dev_priv->dev);
	intel_hpd_cancel_work(dev_priv);
	dev_priv->pm.irqs_enabled = false;
}

4491 4492 4493 4494 4495 4496 4497
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4498
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4499
{
4500
	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
4501
	dev_priv->pm.irqs_enabled = false;
4502 4503
}

4504 4505 4506 4507 4508 4509 4510
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4511
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4512
{
4513
	dev_priv->pm.irqs_enabled = true;
4514 4515
	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4516
}