pcie-designware.c 19.8 KB
Newer Older
1
/*
2
 * Synopsys Designware PCIe host controller driver
3 4 5 6 7 8 9 10 11 12 13
 *
 * Copyright (C) 2013 Samsung Electronics Co., Ltd.
 *		http://www.samsung.com
 *
 * Author: Jingoo Han <jg1.han@samsung.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

J
Jingoo Han 已提交
14 15
#include <linux/irq.h>
#include <linux/irqdomain.h>
16 17
#include <linux/kernel.h>
#include <linux/module.h>
J
Jingoo Han 已提交
18
#include <linux/msi.h>
19
#include <linux/of_address.h>
20
#include <linux/of_pci.h>
21 22
#include <linux/pci.h>
#include <linux/pci_regs.h>
23
#include <linux/platform_device.h>
24 25
#include <linux/types.h>

26
#include "pcie-designware.h"
27 28 29 30

/* Synopsis specific PCIE configuration registers */
#define PCIE_PORT_LINK_CONTROL		0x710
#define PORT_LINK_MODE_MASK		(0x3f << 16)
31 32
#define PORT_LINK_MODE_1_LANES		(0x1 << 16)
#define PORT_LINK_MODE_2_LANES		(0x3 << 16)
33
#define PORT_LINK_MODE_4_LANES		(0x7 << 16)
34
#define PORT_LINK_MODE_8_LANES		(0xf << 16)
35 36 37

#define PCIE_LINK_WIDTH_SPEED_CONTROL	0x80C
#define PORT_LOGIC_SPEED_CHANGE		(0x1 << 17)
38
#define PORT_LOGIC_LINK_WIDTH_MASK	(0x1f << 8)
39 40 41
#define PORT_LOGIC_LINK_WIDTH_1_LANES	(0x1 << 8)
#define PORT_LOGIC_LINK_WIDTH_2_LANES	(0x2 << 8)
#define PORT_LOGIC_LINK_WIDTH_4_LANES	(0x4 << 8)
42
#define PORT_LOGIC_LINK_WIDTH_8_LANES	(0x8 << 8)
43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71

#define PCIE_MSI_ADDR_LO		0x820
#define PCIE_MSI_ADDR_HI		0x824
#define PCIE_MSI_INTR0_ENABLE		0x828
#define PCIE_MSI_INTR0_MASK		0x82C
#define PCIE_MSI_INTR0_STATUS		0x830

#define PCIE_ATU_VIEWPORT		0x900
#define PCIE_ATU_REGION_INBOUND		(0x1 << 31)
#define PCIE_ATU_REGION_OUTBOUND	(0x0 << 31)
#define PCIE_ATU_REGION_INDEX1		(0x1 << 0)
#define PCIE_ATU_REGION_INDEX0		(0x0 << 0)
#define PCIE_ATU_CR1			0x904
#define PCIE_ATU_TYPE_MEM		(0x0 << 0)
#define PCIE_ATU_TYPE_IO		(0x2 << 0)
#define PCIE_ATU_TYPE_CFG0		(0x4 << 0)
#define PCIE_ATU_TYPE_CFG1		(0x5 << 0)
#define PCIE_ATU_CR2			0x908
#define PCIE_ATU_ENABLE			(0x1 << 31)
#define PCIE_ATU_BAR_MODE_ENABLE	(0x1 << 30)
#define PCIE_ATU_LOWER_BASE		0x90C
#define PCIE_ATU_UPPER_BASE		0x910
#define PCIE_ATU_LIMIT			0x914
#define PCIE_ATU_LOWER_TARGET		0x918
#define PCIE_ATU_BUS(x)			(((x) & 0xff) << 24)
#define PCIE_ATU_DEV(x)			(((x) & 0x1f) << 19)
#define PCIE_ATU_FUNC(x)		(((x) & 0x7) << 16)
#define PCIE_ATU_UPPER_TARGET		0x91C

72
static struct pci_ops dw_pcie_ops;
73

74
int dw_pcie_cfg_read(void __iomem *addr, int size, u32 *val)
75
{
76 77 78 79 80
	if ((uintptr_t)addr & (size - 1)) {
		*val = 0;
		return PCIBIOS_BAD_REGISTER_NUMBER;
	}

81 82
	if (size == 4)
		*val = readl(addr);
83
	else if (size == 2)
84
		*val = readw(addr);
85
	else if (size == 1)
86
		*val = readb(addr);
87 88
	else {
		*val = 0;
89
		return PCIBIOS_BAD_REGISTER_NUMBER;
90
	}
91 92 93 94

	return PCIBIOS_SUCCESSFUL;
}

95
int dw_pcie_cfg_write(void __iomem *addr, int size, u32 val)
96
{
97 98 99
	if ((uintptr_t)addr & (size - 1))
		return PCIBIOS_BAD_REGISTER_NUMBER;

100 101 102
	if (size == 4)
		writel(val, addr);
	else if (size == 2)
103
		writew(val, addr);
104
	else if (size == 1)
105
		writeb(val, addr);
106 107 108 109 110 111
	else
		return PCIBIOS_BAD_REGISTER_NUMBER;

	return PCIBIOS_SUCCESSFUL;
}

112
static inline void dw_pcie_readl_rc(struct pcie_port *pp, u32 reg, u32 *val)
113
{
114
	if (pp->ops->readl_rc)
115
		pp->ops->readl_rc(pp, pp->dbi_base + reg, val);
116
	else
117
		*val = readl(pp->dbi_base + reg);
118 119
}

120
static inline void dw_pcie_writel_rc(struct pcie_port *pp, u32 val, u32 reg)
121
{
122
	if (pp->ops->writel_rc)
123
		pp->ops->writel_rc(pp, val, pp->dbi_base + reg);
124
	else
125
		writel(val, pp->dbi_base + reg);
126 127
}

128 129
static int dw_pcie_rd_own_conf(struct pcie_port *pp, int where, int size,
			       u32 *val)
130
{
131
	if (pp->ops->rd_own_conf)
132
		return pp->ops->rd_own_conf(pp, where, size, val);
133

134
	return dw_pcie_cfg_read(pp->dbi_base + where, size, val);
135 136
}

137 138
static int dw_pcie_wr_own_conf(struct pcie_port *pp, int where, int size,
			       u32 val)
139
{
140
	if (pp->ops->wr_own_conf)
141
		return pp->ops->wr_own_conf(pp, where, size, val);
142

143
	return dw_pcie_cfg_write(pp->dbi_base + where, size, val);
144 145
}

146 147 148
static void dw_pcie_prog_outbound_atu(struct pcie_port *pp, int index,
		int type, u64 cpu_addr, u64 pci_addr, u32 size)
{
149 150
	u32 val;

151 152 153 154 155 156 157 158 159 160
	dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | index,
			  PCIE_ATU_VIEWPORT);
	dw_pcie_writel_rc(pp, lower_32_bits(cpu_addr), PCIE_ATU_LOWER_BASE);
	dw_pcie_writel_rc(pp, upper_32_bits(cpu_addr), PCIE_ATU_UPPER_BASE);
	dw_pcie_writel_rc(pp, lower_32_bits(cpu_addr + size - 1),
			  PCIE_ATU_LIMIT);
	dw_pcie_writel_rc(pp, lower_32_bits(pci_addr), PCIE_ATU_LOWER_TARGET);
	dw_pcie_writel_rc(pp, upper_32_bits(pci_addr), PCIE_ATU_UPPER_TARGET);
	dw_pcie_writel_rc(pp, type, PCIE_ATU_CR1);
	dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
161 162 163 164 165 166

	/*
	 * Make sure ATU enable takes effect before any subsequent config
	 * and I/O accesses.
	 */
	dw_pcie_readl_rc(pp, PCIE_ATU_CR2, &val);
167 168
}

J
Jingoo Han 已提交
169 170
static struct irq_chip dw_msi_irq_chip = {
	.name = "PCI-MSI",
171 172 173 174
	.irq_enable = pci_msi_unmask_irq,
	.irq_disable = pci_msi_mask_irq,
	.irq_mask = pci_msi_mask_irq,
	.irq_unmask = pci_msi_unmask_irq,
J
Jingoo Han 已提交
175 176 177
};

/* MSI int handler */
178
irqreturn_t dw_handle_msi_irq(struct pcie_port *pp)
J
Jingoo Han 已提交
179 180
{
	unsigned long val;
181
	int i, pos, irq;
182
	irqreturn_t ret = IRQ_NONE;
J
Jingoo Han 已提交
183 184 185 186 187

	for (i = 0; i < MAX_MSI_CTRLS; i++) {
		dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_STATUS + i * 12, 4,
				(u32 *)&val);
		if (val) {
188
			ret = IRQ_HANDLED;
J
Jingoo Han 已提交
189 190
			pos = 0;
			while ((pos = find_next_bit(&val, 32, pos)) != 32) {
191 192
				irq = irq_find_mapping(pp->irq_domain,
						i * 32 + pos);
H
Harro Haan 已提交
193 194 195
				dw_pcie_wr_own_conf(pp,
						PCIE_MSI_INTR0_STATUS + i * 12,
						4, 1 << pos);
196
				generic_handle_irq(irq);
J
Jingoo Han 已提交
197 198 199 200
				pos++;
			}
		}
	}
201 202

	return ret;
J
Jingoo Han 已提交
203 204 205 206
}

void dw_pcie_msi_init(struct pcie_port *pp)
{
207 208
	u64 msi_target;

J
Jingoo Han 已提交
209
	pp->msi_data = __get_free_pages(GFP_KERNEL, 0);
210
	msi_target = virt_to_phys((void *)pp->msi_data);
J
Jingoo Han 已提交
211 212 213

	/* program the msi_data */
	dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_LO, 4,
214 215 216
			    (u32)(msi_target & 0xffffffff));
	dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_HI, 4,
			    (u32)(msi_target >> 32 & 0xffffffff));
J
Jingoo Han 已提交
217 218
}

219 220 221 222 223 224 225 226 227 228 229
static void dw_pcie_msi_clear_irq(struct pcie_port *pp, int irq)
{
	unsigned int res, bit, val;

	res = (irq / 32) * 12;
	bit = irq % 32;
	dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
	val &= ~(1 << bit);
	dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
}

230
static void clear_irq_range(struct pcie_port *pp, unsigned int irq_base,
231
			    unsigned int nvec, unsigned int pos)
232
{
233
	unsigned int i;
234

235
	for (i = 0; i < nvec; i++) {
236
		irq_set_msi_desc_off(irq_base, i, NULL);
237
		/* Disable corresponding interrupt on MSI controller */
238 239 240 241
		if (pp->ops->msi_clear_irq)
			pp->ops->msi_clear_irq(pp, pos + i);
		else
			dw_pcie_msi_clear_irq(pp, pos + i);
242
	}
243 244

	bitmap_release_region(pp->msi_irq_in_use, pos, order_base_2(nvec));
245 246
}

247 248 249 250 251 252 253 254 255 256 257
static void dw_pcie_msi_set_irq(struct pcie_port *pp, int irq)
{
	unsigned int res, bit, val;

	res = (irq / 32) * 12;
	bit = irq % 32;
	dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
	val |= 1 << bit;
	dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
}

J
Jingoo Han 已提交
258 259
static int assign_irq(int no_irqs, struct msi_desc *desc, int *pos)
{
260
	int irq, pos0, i;
261
	struct pcie_port *pp = (struct pcie_port *) msi_desc_to_pci_sysdata(desc);
J
Jingoo Han 已提交
262

263 264 265 266
	pos0 = bitmap_find_free_region(pp->msi_irq_in_use, MAX_MSI_IRQS,
				       order_base_2(no_irqs));
	if (pos0 < 0)
		goto no_valid_irq;
J
Jingoo Han 已提交
267

268 269
	irq = irq_find_mapping(pp->irq_domain, pos0);
	if (!irq)
J
Jingoo Han 已提交
270 271
		goto no_valid_irq;

272 273 274 275 276 277 278
	/*
	 * irq_create_mapping (called from dw_pcie_host_init) pre-allocates
	 * descs so there is no need to allocate descs here. We can therefore
	 * assume that if irq_find_mapping above returns non-zero, then the
	 * descs are also successfully allocated.
	 */

279
	for (i = 0; i < no_irqs; i++) {
280 281 282 283
		if (irq_set_msi_desc_off(irq, i, desc) != 0) {
			clear_irq_range(pp, irq, i, pos0);
			goto no_valid_irq;
		}
J
Jingoo Han 已提交
284
		/*Enable corresponding interrupt in MSI interrupt controller */
285 286 287 288
		if (pp->ops->msi_set_irq)
			pp->ops->msi_set_irq(pp, pos0 + i);
		else
			dw_pcie_msi_set_irq(pp, pos0 + i);
J
Jingoo Han 已提交
289 290 291
	}

	*pos = pos0;
292 293 294
	desc->nvec_used = no_irqs;
	desc->msi_attrib.multiple = order_base_2(no_irqs);

J
Jingoo Han 已提交
295 296 297 298 299 300 301
	return irq;

no_valid_irq:
	*pos = pos0;
	return -ENOSPC;
}

302
static void dw_msi_setup_msg(struct pcie_port *pp, unsigned int irq, u32 pos)
J
Jingoo Han 已提交
303 304
{
	struct msi_msg msg;
305
	u64 msi_target;
J
Jingoo Han 已提交
306

307
	if (pp->ops->get_msi_addr)
308
		msi_target = pp->ops->get_msi_addr(pp);
309
	else
310 311 312 313
		msi_target = virt_to_phys((void *)pp->msi_data);

	msg.address_lo = (u32)(msi_target & 0xffffffff);
	msg.address_hi = (u32)(msi_target >> 32 & 0xffffffff);
314 315 316 317 318 319

	if (pp->ops->get_msi_data)
		msg.data = pp->ops->get_msi_data(pp, pos);
	else
		msg.data = pos;

320
	pci_write_msi_msg(irq, &msg);
321 322 323 324 325 326
}

static int dw_msi_setup_irq(struct msi_controller *chip, struct pci_dev *pdev,
			struct msi_desc *desc)
{
	int irq, pos;
327
	struct pcie_port *pp = pdev->bus->sysdata;
328 329 330 331 332 333 334 335 336

	if (desc->msi_attrib.is_msix)
		return -EINVAL;

	irq = assign_irq(1, desc, &pos);
	if (irq < 0)
		return irq;

	dw_msi_setup_msg(pp, irq, pos);
J
Jingoo Han 已提交
337 338 339 340

	return 0;
}

341 342 343 344 345 346
static int dw_msi_setup_irqs(struct msi_controller *chip, struct pci_dev *pdev,
			     int nvec, int type)
{
#ifdef CONFIG_PCI_MSI
	int irq, pos;
	struct msi_desc *desc;
347
	struct pcie_port *pp = pdev->bus->sysdata;
348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367

	/* MSI-X interrupts are not supported */
	if (type == PCI_CAP_ID_MSIX)
		return -EINVAL;

	WARN_ON(!list_is_singular(&pdev->dev.msi_list));
	desc = list_entry(pdev->dev.msi_list.next, struct msi_desc, list);

	irq = assign_irq(nvec, desc, &pos);
	if (irq < 0)
		return irq;

	dw_msi_setup_msg(pp, irq, pos);

	return 0;
#else
	return -EINVAL;
#endif
}

368
static void dw_msi_teardown_irq(struct msi_controller *chip, unsigned int irq)
J
Jingoo Han 已提交
369
{
370
	struct irq_data *data = irq_get_irq_data(irq);
371
	struct msi_desc *msi = irq_data_get_msi_desc(data);
372
	struct pcie_port *pp = (struct pcie_port *) msi_desc_to_pci_sysdata(msi);
373 374

	clear_irq_range(pp, irq, 1, data->hwirq);
J
Jingoo Han 已提交
375 376
}

377
static struct msi_controller dw_pcie_msi_chip = {
J
Jingoo Han 已提交
378
	.setup_irq = dw_msi_setup_irq,
379
	.setup_irqs = dw_msi_setup_irqs,
J
Jingoo Han 已提交
380 381 382
	.teardown_irq = dw_msi_teardown_irq,
};

383 384 385 386
int dw_pcie_link_up(struct pcie_port *pp)
{
	if (pp->ops->link_up)
		return pp->ops->link_up(pp);
387 388

	return 0;
389 390
}

J
Jingoo Han 已提交
391 392 393 394 395 396 397 398 399 400 401 402 403
static int dw_pcie_msi_map(struct irq_domain *domain, unsigned int irq,
			irq_hw_number_t hwirq)
{
	irq_set_chip_and_handler(irq, &dw_msi_irq_chip, handle_simple_irq);
	irq_set_chip_data(irq, domain->host_data);

	return 0;
}

static const struct irq_domain_ops msi_domain_ops = {
	.map = dw_pcie_msi_map,
};

404
int dw_pcie_host_init(struct pcie_port *pp)
405 406
{
	struct device_node *np = pp->dev->of_node;
407
	struct platform_device *pdev = to_platform_device(pp->dev);
408
	struct pci_bus *bus, *child;
409
	struct resource *cfg_res;
410 411
	u32 val;
	int i, ret;
412 413
	LIST_HEAD(res);
	struct resource_entry *win;
J
Jingoo Han 已提交
414

415 416
	cfg_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "config");
	if (cfg_res) {
417 418
		pp->cfg0_size = resource_size(cfg_res)/2;
		pp->cfg1_size = resource_size(cfg_res)/2;
419
		pp->cfg0_base = cfg_res->start;
420
		pp->cfg1_base = cfg_res->start + pp->cfg0_size;
421
	} else if (!pp->va_cfg0_base) {
422 423 424
		dev_err(pp->dev, "missing *config* reg space\n");
	}

425 426 427
	ret = of_pci_get_host_bridge_resources(np, 0, 0xff, &res, &pp->io_base);
	if (ret)
		return ret;
428 429

	/* Get the I/O and memory ranges from DT */
430 431 432 433 434 435 436
	resource_list_for_each_entry(win, &res) {
		switch (resource_type(win->res)) {
		case IORESOURCE_IO:
			pp->io = win->res;
			pp->io->name = "I/O";
			pp->io_size = resource_size(pp->io);
			pp->io_bus_addr = pp->io->start - win->offset;
437 438 439 440 441 442
			ret = pci_remap_iospace(pp->io, pp->io_base);
			if (ret) {
				dev_warn(pp->dev, "error %d: failed to map resource %pR\n",
					 ret, pp->io);
				continue;
			}
443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461
			break;
		case IORESOURCE_MEM:
			pp->mem = win->res;
			pp->mem->name = "MEM";
			pp->mem_size = resource_size(pp->mem);
			pp->mem_bus_addr = pp->mem->start - win->offset;
			break;
		case 0:
			pp->cfg = win->res;
			pp->cfg0_size = resource_size(pp->cfg)/2;
			pp->cfg1_size = resource_size(pp->cfg)/2;
			pp->cfg0_base = pp->cfg->start;
			pp->cfg1_base = pp->cfg->start + pp->cfg0_size;
			break;
		case IORESOURCE_BUS:
			pp->busn = win->res;
			break;
		default:
			continue;
462
		}
463 464
	}

465
	if (!pp->dbi_base) {
466 467
		pp->dbi_base = devm_ioremap(pp->dev, pp->cfg->start,
					resource_size(pp->cfg));
468 469 470 471 472 473
		if (!pp->dbi_base) {
			dev_err(pp->dev, "error with ioremap\n");
			return -ENOMEM;
		}
	}

474
	pp->mem_base = pp->mem->start;
475 476

	if (!pp->va_cfg0_base) {
477
		pp->va_cfg0_base = devm_ioremap(pp->dev, pp->cfg0_base,
478
						pp->cfg0_size);
479 480 481 482
		if (!pp->va_cfg0_base) {
			dev_err(pp->dev, "error with ioremap in function\n");
			return -ENOMEM;
		}
483
	}
484

485
	if (!pp->va_cfg1_base) {
486
		pp->va_cfg1_base = devm_ioremap(pp->dev, pp->cfg1_base,
487
						pp->cfg1_size);
488 489 490 491
		if (!pp->va_cfg1_base) {
			dev_err(pp->dev, "error with ioremap\n");
			return -ENOMEM;
		}
492 493
	}

494 495 496
	ret = of_property_read_u32(np, "num-lanes", &pp->lanes);
	if (ret)
		pp->lanes = 0;
497

J
Jingoo Han 已提交
498
	if (IS_ENABLED(CONFIG_PCI_MSI)) {
499 500 501 502 503 504 505 506
		if (!pp->ops->msi_host_init) {
			pp->irq_domain = irq_domain_add_linear(pp->dev->of_node,
						MAX_MSI_IRQS, &msi_domain_ops,
						&dw_pcie_msi_chip);
			if (!pp->irq_domain) {
				dev_err(pp->dev, "irq domain init failed\n");
				return -ENXIO;
			}
J
Jingoo Han 已提交
507

508 509 510 511 512 513 514
			for (i = 0; i < MAX_MSI_IRQS; i++)
				irq_create_mapping(pp->irq_domain, i);
		} else {
			ret = pp->ops->msi_host_init(pp, &dw_pcie_msi_chip);
			if (ret < 0)
				return ret;
		}
J
Jingoo Han 已提交
515 516
	}

517 518 519
	if (pp->ops->host_init)
		pp->ops->host_init(pp);

520 521 522 523 524
	/*
	 * If the platform provides ->rd_other_conf, it means the platform
	 * uses its own address translation component rather than ATU, so
	 * we should not program the ATU here.
	 */
525 526
	if (!pp->ops->rd_other_conf)
		dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX1,
527
					  PCIE_ATU_TYPE_MEM, pp->mem_base,
528 529
					  pp->mem_bus_addr, pp->mem_size);

530 531 532 533 534 535 536 537 538
	dw_pcie_wr_own_conf(pp, PCI_BASE_ADDRESS_0, 4, 0);

	/* program correct class for RC */
	dw_pcie_wr_own_conf(pp, PCI_CLASS_DEVICE, 2, PCI_CLASS_BRIDGE_PCI);

	dw_pcie_rd_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, &val);
	val |= PORT_LOGIC_SPEED_CHANGE;
	dw_pcie_wr_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, val);

539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556
	pp->root_bus_nr = pp->busn->start;
	if (IS_ENABLED(CONFIG_PCI_MSI)) {
		bus = pci_scan_root_bus_msi(pp->dev, pp->root_bus_nr,
					    &dw_pcie_ops, pp, &res,
					    &dw_pcie_msi_chip);
		dw_pcie_msi_chip.dev = pp->dev;
	} else
		bus = pci_scan_root_bus(pp->dev, pp->root_bus_nr, &dw_pcie_ops,
					pp, &res);
	if (!bus)
		return -ENOMEM;

	if (pp->ops->scan_bus)
		pp->ops->scan_bus(pp);

#ifdef CONFIG_ARM
	/* support old dtbs that incorrectly describe IRQs */
	pci_fixup_irqs(pci_common_swizzle, of_irq_parse_and_map_pci);
557 558
#endif

559 560
	pci_bus_size_bridges(bus);
	pci_bus_assign_resources(bus);
561

562 563
	list_for_each_entry(child, &bus->children, node)
		pcie_bus_configure_settings(child);
564

565
	pci_bus_add_devices(bus);
566 567 568 569
	return 0;
}

static int dw_pcie_rd_other_conf(struct pcie_port *pp, struct pci_bus *bus,
570 571
		u32 devfn, int where, int size, u32 *val)
{
572
	int ret, type;
573
	u32 busdev, cfg_size;
574 575
	u64 cpu_addr;
	void __iomem *va_cfg_base;
576

577 578 579
	if (pp->ops->rd_other_conf)
		return pp->ops->rd_other_conf(pp, bus, devfn, where, size, val);

580 581 582 583
	busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
		 PCIE_ATU_FUNC(PCI_FUNC(devfn));

	if (bus->parent->number == pp->root_bus_nr) {
584
		type = PCIE_ATU_TYPE_CFG0;
585
		cpu_addr = pp->cfg0_base;
586 587
		cfg_size = pp->cfg0_size;
		va_cfg_base = pp->va_cfg0_base;
588
	} else {
589
		type = PCIE_ATU_TYPE_CFG1;
590
		cpu_addr = pp->cfg1_base;
591 592
		cfg_size = pp->cfg1_size;
		va_cfg_base = pp->va_cfg1_base;
593 594
	}

595 596 597
	dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
				  type, cpu_addr,
				  busdev, cfg_size);
598
	ret = dw_pcie_cfg_read(va_cfg_base + where, size, val);
599
	dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
600
				  PCIE_ATU_TYPE_IO, pp->io_base,
601 602
				  pp->io_bus_addr, pp->io_size);

603 604 605
	return ret;
}

606
static int dw_pcie_wr_other_conf(struct pcie_port *pp, struct pci_bus *bus,
607 608
		u32 devfn, int where, int size, u32 val)
{
609
	int ret, type;
610
	u32 busdev, cfg_size;
611 612
	u64 cpu_addr;
	void __iomem *va_cfg_base;
613

614 615 616
	if (pp->ops->wr_other_conf)
		return pp->ops->wr_other_conf(pp, bus, devfn, where, size, val);

617 618 619 620
	busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
		 PCIE_ATU_FUNC(PCI_FUNC(devfn));

	if (bus->parent->number == pp->root_bus_nr) {
621
		type = PCIE_ATU_TYPE_CFG0;
622
		cpu_addr = pp->cfg0_base;
623 624
		cfg_size = pp->cfg0_size;
		va_cfg_base = pp->va_cfg0_base;
625
	} else {
626
		type = PCIE_ATU_TYPE_CFG1;
627
		cpu_addr = pp->cfg1_base;
628 629
		cfg_size = pp->cfg1_size;
		va_cfg_base = pp->va_cfg1_base;
630 631
	}

632 633 634
	dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
				  type, cpu_addr,
				  busdev, cfg_size);
635
	ret = dw_pcie_cfg_write(va_cfg_base + where, size, val);
636
	dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
637
				  PCIE_ATU_TYPE_IO, pp->io_base,
638 639
				  pp->io_bus_addr, pp->io_size);

640 641 642
	return ret;
}

643
static int dw_pcie_valid_config(struct pcie_port *pp,
644 645 646 647
				struct pci_bus *bus, int dev)
{
	/* If there is no link, then there is no device */
	if (bus->number != pp->root_bus_nr) {
648
		if (!dw_pcie_link_up(pp))
649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665
			return 0;
	}

	/* access only one slot on each root port */
	if (bus->number == pp->root_bus_nr && dev > 0)
		return 0;

	/*
	 * do not read more than one device on the bus directly attached
	 * to RC's (Virtual Bridge's) DS side.
	 */
	if (bus->primary == pp->root_bus_nr && dev > 0)
		return 0;

	return 1;
}

666
static int dw_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
667 668
			int size, u32 *val)
{
669
	struct pcie_port *pp = bus->sysdata;
670

671
	if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0) {
672 673 674 675
		*val = 0xffffffff;
		return PCIBIOS_DEVICE_NOT_FOUND;
	}

676 677
	if (bus->number == pp->root_bus_nr)
		return dw_pcie_rd_own_conf(pp, where, size, val);
678

679
	return dw_pcie_rd_other_conf(pp, bus, devfn, where, size, val);
680 681
}

682
static int dw_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
683 684
			int where, int size, u32 val)
{
685
	struct pcie_port *pp = bus->sysdata;
686

687
	if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0)
688 689
		return PCIBIOS_DEVICE_NOT_FOUND;

690 691
	if (bus->number == pp->root_bus_nr)
		return dw_pcie_wr_own_conf(pp, where, size, val);
692

693
	return dw_pcie_wr_other_conf(pp, bus, devfn, where, size, val);
694 695
}

696 697 698
static struct pci_ops dw_pcie_ops = {
	.read = dw_pcie_rd_conf,
	.write = dw_pcie_wr_conf,
699 700
};

701
void dw_pcie_setup_rc(struct pcie_port *pp)
702 703 704 705 706
{
	u32 val;
	u32 membase;
	u32 memlimit;

707
	/* set the number of lanes */
708
	dw_pcie_readl_rc(pp, PCIE_PORT_LINK_CONTROL, &val);
709
	val &= ~PORT_LINK_MODE_MASK;
710 711 712 713 714 715 716 717 718 719
	switch (pp->lanes) {
	case 1:
		val |= PORT_LINK_MODE_1_LANES;
		break;
	case 2:
		val |= PORT_LINK_MODE_2_LANES;
		break;
	case 4:
		val |= PORT_LINK_MODE_4_LANES;
		break;
720 721 722
	case 8:
		val |= PORT_LINK_MODE_8_LANES;
		break;
723 724 725
	default:
		dev_err(pp->dev, "num-lanes %u: invalid value\n", pp->lanes);
		return;
726
	}
727
	dw_pcie_writel_rc(pp, val, PCIE_PORT_LINK_CONTROL);
728 729

	/* set link width speed control register */
730
	dw_pcie_readl_rc(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, &val);
731
	val &= ~PORT_LOGIC_LINK_WIDTH_MASK;
732 733 734 735 736 737 738 739 740 741
	switch (pp->lanes) {
	case 1:
		val |= PORT_LOGIC_LINK_WIDTH_1_LANES;
		break;
	case 2:
		val |= PORT_LOGIC_LINK_WIDTH_2_LANES;
		break;
	case 4:
		val |= PORT_LOGIC_LINK_WIDTH_4_LANES;
		break;
742 743 744
	case 8:
		val |= PORT_LOGIC_LINK_WIDTH_8_LANES;
		break;
745
	}
746
	dw_pcie_writel_rc(pp, val, PCIE_LINK_WIDTH_SPEED_CONTROL);
747 748

	/* setup RC BARs */
749
	dw_pcie_writel_rc(pp, 0x00000004, PCI_BASE_ADDRESS_0);
750
	dw_pcie_writel_rc(pp, 0x00000000, PCI_BASE_ADDRESS_1);
751 752

	/* setup interrupt pins */
753
	dw_pcie_readl_rc(pp, PCI_INTERRUPT_LINE, &val);
754 755
	val &= 0xffff00ff;
	val |= 0x00000100;
756
	dw_pcie_writel_rc(pp, val, PCI_INTERRUPT_LINE);
757 758

	/* setup bus numbers */
759
	dw_pcie_readl_rc(pp, PCI_PRIMARY_BUS, &val);
760 761
	val &= 0xff000000;
	val |= 0x00010100;
762
	dw_pcie_writel_rc(pp, val, PCI_PRIMARY_BUS);
763 764 765

	/* setup memory base, memory limit */
	membase = ((u32)pp->mem_base & 0xfff00000) >> 16;
766
	memlimit = (pp->mem_size + (u32)pp->mem_base) & 0xfff00000;
767
	val = memlimit | membase;
768
	dw_pcie_writel_rc(pp, val, PCI_MEMORY_BASE);
769 770

	/* setup command register */
771
	dw_pcie_readl_rc(pp, PCI_COMMAND, &val);
772 773 774
	val &= 0xffff0000;
	val |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
		PCI_COMMAND_MASTER | PCI_COMMAND_SERR;
775
	dw_pcie_writel_rc(pp, val, PCI_COMMAND);
776 777 778
}

MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
779
MODULE_DESCRIPTION("Designware PCIe host controller driver");
780
MODULE_LICENSE("GPL v2");