pcie-designware.c 23.5 KB
Newer Older
1
/*
2
 * Synopsys Designware PCIe host controller driver
3 4 5 6 7 8 9 10 11 12 13
 *
 * Copyright (C) 2013 Samsung Electronics Co., Ltd.
 *		http://www.samsung.com
 *
 * Author: Jingoo Han <jg1.han@samsung.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

J
Jingoo Han 已提交
14 15
#include <linux/irq.h>
#include <linux/irqdomain.h>
16 17
#include <linux/kernel.h>
#include <linux/module.h>
J
Jingoo Han 已提交
18
#include <linux/msi.h>
19
#include <linux/of_address.h>
20
#include <linux/of_pci.h>
21 22
#include <linux/pci.h>
#include <linux/pci_regs.h>
23
#include <linux/platform_device.h>
24 25
#include <linux/types.h>

26
#include "pcie-designware.h"
27 28 29 30

/* Synopsis specific PCIE configuration registers */
#define PCIE_PORT_LINK_CONTROL		0x710
#define PORT_LINK_MODE_MASK		(0x3f << 16)
31 32
#define PORT_LINK_MODE_1_LANES		(0x1 << 16)
#define PORT_LINK_MODE_2_LANES		(0x3 << 16)
33 34 35 36 37
#define PORT_LINK_MODE_4_LANES		(0x7 << 16)

#define PCIE_LINK_WIDTH_SPEED_CONTROL	0x80C
#define PORT_LOGIC_SPEED_CHANGE		(0x1 << 17)
#define PORT_LOGIC_LINK_WIDTH_MASK	(0x1ff << 8)
38 39 40
#define PORT_LOGIC_LINK_WIDTH_1_LANES	(0x1 << 8)
#define PORT_LOGIC_LINK_WIDTH_2_LANES	(0x2 << 8)
#define PORT_LOGIC_LINK_WIDTH_4_LANES	(0x4 << 8)
41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69

#define PCIE_MSI_ADDR_LO		0x820
#define PCIE_MSI_ADDR_HI		0x824
#define PCIE_MSI_INTR0_ENABLE		0x828
#define PCIE_MSI_INTR0_MASK		0x82C
#define PCIE_MSI_INTR0_STATUS		0x830

#define PCIE_ATU_VIEWPORT		0x900
#define PCIE_ATU_REGION_INBOUND		(0x1 << 31)
#define PCIE_ATU_REGION_OUTBOUND	(0x0 << 31)
#define PCIE_ATU_REGION_INDEX1		(0x1 << 0)
#define PCIE_ATU_REGION_INDEX0		(0x0 << 0)
#define PCIE_ATU_CR1			0x904
#define PCIE_ATU_TYPE_MEM		(0x0 << 0)
#define PCIE_ATU_TYPE_IO		(0x2 << 0)
#define PCIE_ATU_TYPE_CFG0		(0x4 << 0)
#define PCIE_ATU_TYPE_CFG1		(0x5 << 0)
#define PCIE_ATU_CR2			0x908
#define PCIE_ATU_ENABLE			(0x1 << 31)
#define PCIE_ATU_BAR_MODE_ENABLE	(0x1 << 30)
#define PCIE_ATU_LOWER_BASE		0x90C
#define PCIE_ATU_UPPER_BASE		0x910
#define PCIE_ATU_LIMIT			0x914
#define PCIE_ATU_LOWER_TARGET		0x918
#define PCIE_ATU_BUS(x)			(((x) & 0xff) << 24)
#define PCIE_ATU_DEV(x)			(((x) & 0x1f) << 19)
#define PCIE_ATU_FUNC(x)		(((x) & 0x7) << 16)
#define PCIE_ATU_UPPER_TARGET		0x91C

70 71
static struct hw_pci dw_pci;

72
static unsigned long global_io_offset;
73 74 75 76 77 78

static inline struct pcie_port *sys_to_pcie(struct pci_sys_data *sys)
{
	return sys->private_data;
}

79
int dw_pcie_cfg_read(void __iomem *addr, int where, int size, u32 *val)
80 81 82 83 84 85 86 87 88 89 90 91 92
{
	*val = readl(addr);

	if (size == 1)
		*val = (*val >> (8 * (where & 3))) & 0xff;
	else if (size == 2)
		*val = (*val >> (8 * (where & 3))) & 0xffff;
	else if (size != 4)
		return PCIBIOS_BAD_REGISTER_NUMBER;

	return PCIBIOS_SUCCESSFUL;
}

93
int dw_pcie_cfg_write(void __iomem *addr, int where, int size, u32 val)
94 95 96 97 98 99 100 101 102 103 104 105 106
{
	if (size == 4)
		writel(val, addr);
	else if (size == 2)
		writew(val, addr + (where & 2));
	else if (size == 1)
		writeb(val, addr + (where & 3));
	else
		return PCIBIOS_BAD_REGISTER_NUMBER;

	return PCIBIOS_SUCCESSFUL;
}

107
static inline void dw_pcie_readl_rc(struct pcie_port *pp, u32 reg, u32 *val)
108
{
109
	if (pp->ops->readl_rc)
110
		pp->ops->readl_rc(pp, pp->dbi_base + reg, val);
111
	else
112
		*val = readl(pp->dbi_base + reg);
113 114
}

115
static inline void dw_pcie_writel_rc(struct pcie_port *pp, u32 val, u32 reg)
116
{
117
	if (pp->ops->writel_rc)
118
		pp->ops->writel_rc(pp, val, pp->dbi_base + reg);
119
	else
120
		writel(val, pp->dbi_base + reg);
121 122
}

123 124
static int dw_pcie_rd_own_conf(struct pcie_port *pp, int where, int size,
			       u32 *val)
125 126 127
{
	int ret;

128 129 130
	if (pp->ops->rd_own_conf)
		ret = pp->ops->rd_own_conf(pp, where, size, val);
	else
131 132
		ret = dw_pcie_cfg_read(pp->dbi_base + (where & ~0x3), where,
				size, val);
133

134 135 136
	return ret;
}

137 138
static int dw_pcie_wr_own_conf(struct pcie_port *pp, int where, int size,
			       u32 val)
139 140 141
{
	int ret;

142 143 144
	if (pp->ops->wr_own_conf)
		ret = pp->ops->wr_own_conf(pp, where, size, val);
	else
145 146
		ret = dw_pcie_cfg_write(pp->dbi_base + (where & ~0x3), where,
				size, val);
147

148 149 150
	return ret;
}

J
Jingoo Han 已提交
151 152 153 154 155 156 157 158 159
static struct irq_chip dw_msi_irq_chip = {
	.name = "PCI-MSI",
	.irq_enable = unmask_msi_irq,
	.irq_disable = mask_msi_irq,
	.irq_mask = mask_msi_irq,
	.irq_unmask = unmask_msi_irq,
};

/* MSI int handler */
160
irqreturn_t dw_handle_msi_irq(struct pcie_port *pp)
J
Jingoo Han 已提交
161 162
{
	unsigned long val;
163
	int i, pos, irq;
164
	irqreturn_t ret = IRQ_NONE;
J
Jingoo Han 已提交
165 166 167 168 169

	for (i = 0; i < MAX_MSI_CTRLS; i++) {
		dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_STATUS + i * 12, 4,
				(u32 *)&val);
		if (val) {
170
			ret = IRQ_HANDLED;
J
Jingoo Han 已提交
171 172
			pos = 0;
			while ((pos = find_next_bit(&val, 32, pos)) != 32) {
173 174
				irq = irq_find_mapping(pp->irq_domain,
						i * 32 + pos);
H
Harro Haan 已提交
175 176 177
				dw_pcie_wr_own_conf(pp,
						PCIE_MSI_INTR0_STATUS + i * 12,
						4, 1 << pos);
178
				generic_handle_irq(irq);
J
Jingoo Han 已提交
179 180 181 182
				pos++;
			}
		}
	}
183 184

	return ret;
J
Jingoo Han 已提交
185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
}

void dw_pcie_msi_init(struct pcie_port *pp)
{
	pp->msi_data = __get_free_pages(GFP_KERNEL, 0);

	/* program the msi_data */
	dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_LO, 4,
			virt_to_phys((void *)pp->msi_data));
	dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_HI, 4, 0);
}

static int find_valid_pos0(struct pcie_port *pp, int msgvec, int pos, int *pos0)
{
	int flag = 1;

	do {
		pos = find_next_zero_bit(pp->msi_irq_in_use,
				MAX_MSI_IRQS, pos);
		/*if you have reached to the end then get out from here.*/
		if (pos == MAX_MSI_IRQS)
			return -ENOSPC;
		/*
		 * Check if this position is at correct offset.nvec is always a
209
		 * power of two. pos0 must be nvec bit aligned.
J
Jingoo Han 已提交
210 211 212 213 214 215 216 217 218 219 220
		 */
		if (pos % msgvec)
			pos += msgvec - (pos % msgvec);
		else
			flag = 0;
	} while (flag);

	*pos0 = pos;
	return 0;
}

221 222 223 224 225 226 227 228 229 230 231
static void dw_pcie_msi_clear_irq(struct pcie_port *pp, int irq)
{
	unsigned int res, bit, val;

	res = (irq / 32) * 12;
	bit = irq % 32;
	dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
	val &= ~(1 << bit);
	dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
}

232
static void clear_irq_range(struct pcie_port *pp, unsigned int irq_base,
233
			    unsigned int nvec, unsigned int pos)
234
{
235
	unsigned int i;
236

237
	for (i = 0; i < nvec; i++) {
238 239
		irq_set_msi_desc_off(irq_base, i, NULL);
		clear_bit(pos + i, pp->msi_irq_in_use);
240
		/* Disable corresponding interrupt on MSI controller */
241 242 243 244
		if (pp->ops->msi_clear_irq)
			pp->ops->msi_clear_irq(pp, pos + i);
		else
			dw_pcie_msi_clear_irq(pp, pos + i);
245 246 247
	}
}

248 249 250 251 252 253 254 255 256 257 258
static void dw_pcie_msi_set_irq(struct pcie_port *pp, int irq)
{
	unsigned int res, bit, val;

	res = (irq / 32) * 12;
	bit = irq % 32;
	dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
	val |= 1 << bit;
	dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
}

J
Jingoo Han 已提交
259 260
static int assign_irq(int no_irqs, struct msi_desc *desc, int *pos)
{
261
	int irq, pos0, pos1, i;
J
Jingoo Han 已提交
262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286
	struct pcie_port *pp = sys_to_pcie(desc->dev->bus->sysdata);

	if (!pp) {
		BUG();
		return -EINVAL;
	}

	pos0 = find_first_zero_bit(pp->msi_irq_in_use,
			MAX_MSI_IRQS);
	if (pos0 % no_irqs) {
		if (find_valid_pos0(pp, no_irqs, pos0, &pos0))
			goto no_valid_irq;
	}
	if (no_irqs > 1) {
		pos1 = find_next_bit(pp->msi_irq_in_use,
				MAX_MSI_IRQS, pos0);
		/* there must be nvec number of consecutive free bits */
		while ((pos1 - pos0) < no_irqs) {
			if (find_valid_pos0(pp, no_irqs, pos1, &pos0))
				goto no_valid_irq;
			pos1 = find_next_bit(pp->msi_irq_in_use,
					MAX_MSI_IRQS, pos0);
		}
	}

287 288
	irq = irq_find_mapping(pp->irq_domain, pos0);
	if (!irq)
J
Jingoo Han 已提交
289 290
		goto no_valid_irq;

291 292 293 294 295 296 297
	/*
	 * irq_create_mapping (called from dw_pcie_host_init) pre-allocates
	 * descs so there is no need to allocate descs here. We can therefore
	 * assume that if irq_find_mapping above returns non-zero, then the
	 * descs are also successfully allocated.
	 */

298
	for (i = 0; i < no_irqs; i++) {
299 300 301 302
		if (irq_set_msi_desc_off(irq, i, desc) != 0) {
			clear_irq_range(pp, irq, i, pos0);
			goto no_valid_irq;
		}
J
Jingoo Han 已提交
303 304
		set_bit(pos0 + i, pp->msi_irq_in_use);
		/*Enable corresponding interrupt in MSI interrupt controller */
305 306 307 308
		if (pp->ops->msi_set_irq)
			pp->ops->msi_set_irq(pp, pos0 + i);
		else
			dw_pcie_msi_set_irq(pp, pos0 + i);
J
Jingoo Han 已提交
309 310 311 312 313 314 315 316 317 318 319 320
	}

	*pos = pos0;
	return irq;

no_valid_irq:
	*pos = pos0;
	return -ENOSPC;
}

static void clear_irq(unsigned int irq)
{
321
	unsigned int pos, nvec;
J
Jingoo Han 已提交
322 323
	struct msi_desc *msi;
	struct pcie_port *pp;
324
	struct irq_data *data = irq_get_irq_data(irq);
J
Jingoo Han 已提交
325 326

	/* get the port structure */
327
	msi = irq_data_get_msi(data);
J
Jingoo Han 已提交
328 329 330 331 332 333
	pp = sys_to_pcie(msi->dev->bus->sysdata);
	if (!pp) {
		BUG();
		return;
	}

334
	/* undo what was done in assign_irq */
335
	pos = data->hwirq;
336
	nvec = 1 << msi->msi_attrib.multiple;
J
Jingoo Han 已提交
337

338
	clear_irq_range(pp, irq, nvec, pos);
J
Jingoo Han 已提交
339

340 341 342
	/* all irqs cleared; reset attributes */
	msi->irq = 0;
	msi->msi_attrib.multiple = 0;
J
Jingoo Han 已提交
343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369
}

static int dw_msi_setup_irq(struct msi_chip *chip, struct pci_dev *pdev,
			struct msi_desc *desc)
{
	int irq, pos, msgvec;
	u16 msg_ctr;
	struct msi_msg msg;
	struct pcie_port *pp = sys_to_pcie(pdev->bus->sysdata);

	if (!pp) {
		BUG();
		return -EINVAL;
	}

	pci_read_config_word(pdev, desc->msi_attrib.pos+PCI_MSI_FLAGS,
				&msg_ctr);
	msgvec = (msg_ctr&PCI_MSI_FLAGS_QSIZE) >> 4;
	if (msgvec == 0)
		msgvec = (msg_ctr & PCI_MSI_FLAGS_QMASK) >> 1;
	if (msgvec > 5)
		msgvec = 0;

	irq = assign_irq((1 << msgvec), desc, &pos);
	if (irq < 0)
		return irq;

370 371 372 373
	/*
	 * write_msi_msg() will update PCI_MSI_FLAGS so there is
	 * no need to explicitly call pci_write_config_word().
	 */
J
Jingoo Han 已提交
374 375
	desc->msi_attrib.multiple = msgvec;

376 377 378 379
	if (pp->ops->get_msi_data)
		msg.address_lo = pp->ops->get_msi_data(pp);
	else
		msg.address_lo = virt_to_phys((void *)pp->msi_data);
J
Jingoo Han 已提交
380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396
	msg.address_hi = 0x0;
	msg.data = pos;
	write_msi_msg(irq, &msg);

	return 0;
}

static void dw_msi_teardown_irq(struct msi_chip *chip, unsigned int irq)
{
	clear_irq(irq);
}

static struct msi_chip dw_pcie_msi_chip = {
	.setup_irq = dw_msi_setup_irq,
	.teardown_irq = dw_msi_teardown_irq,
};

397 398 399 400 401 402 403 404
int dw_pcie_link_up(struct pcie_port *pp)
{
	if (pp->ops->link_up)
		return pp->ops->link_up(pp);
	else
		return 0;
}

J
Jingoo Han 已提交
405 406 407 408 409 410 411 412 413 414 415 416 417 418
static int dw_pcie_msi_map(struct irq_domain *domain, unsigned int irq,
			irq_hw_number_t hwirq)
{
	irq_set_chip_and_handler(irq, &dw_msi_irq_chip, handle_simple_irq);
	irq_set_chip_data(irq, domain->host_data);
	set_irq_flags(irq, IRQF_VALID);

	return 0;
}

static const struct irq_domain_ops msi_domain_ops = {
	.map = dw_pcie_msi_map,
};

419 420 421
int __init dw_pcie_host_init(struct pcie_port *pp)
{
	struct device_node *np = pp->dev->of_node;
422
	struct platform_device *pdev = to_platform_device(pp->dev);
423 424
	struct of_pci_range range;
	struct of_pci_range_parser parser;
425
	struct resource *cfg_res;
426 427 428 429 430 431 432 433 434
	u32 val, na, ns;
	const __be32 *addrp;
	int i, index;

	/* Find the address cell size and the number of cells in order to get
	 * the untranslated address.
	 */
	of_property_read_u32(np, "#address-cells", &na);
	ns = of_n_size_cells(np);
J
Jingoo Han 已提交
435

436 437 438 439 440 441
	cfg_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "config");
	if (cfg_res) {
		pp->config.cfg0_size = resource_size(cfg_res)/2;
		pp->config.cfg1_size = resource_size(cfg_res)/2;
		pp->cfg0_base = cfg_res->start;
		pp->cfg1_base = cfg_res->start + pp->config.cfg0_size;
442 443 444 445 446 447

		/* Find the untranslated configuration space address */
		index = of_property_match_string(np, "reg-names", "config");
		addrp = of_get_address(np, index, false, false);
		pp->cfg0_mod_base = of_read_number(addrp, ns);
		pp->cfg1_mod_base = pp->cfg0_mod_base + pp->config.cfg0_size;
448 449 450 451
	} else {
		dev_err(pp->dev, "missing *config* reg space\n");
	}

452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471
	if (of_pci_range_parser_init(&parser, np)) {
		dev_err(pp->dev, "missing ranges property\n");
		return -EINVAL;
	}

	/* Get the I/O and memory ranges from DT */
	for_each_of_pci_range(&parser, &range) {
		unsigned long restype = range.flags & IORESOURCE_TYPE_BITS;
		if (restype == IORESOURCE_IO) {
			of_pci_range_to_resource(&range, np, &pp->io);
			pp->io.name = "I/O";
			pp->io.start = max_t(resource_size_t,
					     PCIBIOS_MIN_IO,
					     range.pci_addr + global_io_offset);
			pp->io.end = min_t(resource_size_t,
					   IO_SPACE_LIMIT,
					   range.pci_addr + range.size
					   + global_io_offset);
			pp->config.io_size = resource_size(&pp->io);
			pp->config.io_bus_addr = range.pci_addr;
472
			pp->io_base = range.cpu_addr;
473 474 475 476

			/* Find the untranslated IO space address */
			pp->io_mod_base = of_read_number(parser.range -
							 parser.np + na, ns);
477 478 479 480 481 482
		}
		if (restype == IORESOURCE_MEM) {
			of_pci_range_to_resource(&range, np, &pp->mem);
			pp->mem.name = "MEM";
			pp->config.mem_size = resource_size(&pp->mem);
			pp->config.mem_bus_addr = range.pci_addr;
483 484 485 486

			/* Find the untranslated MEM space address */
			pp->mem_mod_base = of_read_number(parser.range -
							  parser.np + na, ns);
487 488 489 490 491
		}
		if (restype == 0) {
			of_pci_range_to_resource(&range, np, &pp->cfg);
			pp->config.cfg0_size = resource_size(&pp->cfg)/2;
			pp->config.cfg1_size = resource_size(&pp->cfg)/2;
492 493
			pp->cfg0_base = pp->cfg.start;
			pp->cfg1_base = pp->cfg.start + pp->config.cfg0_size;
494 495 496 497 498 499

			/* Find the untranslated configuration space address */
			pp->cfg0_mod_base = of_read_number(parser.range -
							   parser.np + na, ns);
			pp->cfg1_mod_base = pp->cfg0_mod_base +
					    pp->config.cfg0_size;
500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531
		}
	}

	if (!pp->dbi_base) {
		pp->dbi_base = devm_ioremap(pp->dev, pp->cfg.start,
					resource_size(&pp->cfg));
		if (!pp->dbi_base) {
			dev_err(pp->dev, "error with ioremap\n");
			return -ENOMEM;
		}
	}

	pp->mem_base = pp->mem.start;

	pp->va_cfg0_base = devm_ioremap(pp->dev, pp->cfg0_base,
					pp->config.cfg0_size);
	if (!pp->va_cfg0_base) {
		dev_err(pp->dev, "error with ioremap in function\n");
		return -ENOMEM;
	}
	pp->va_cfg1_base = devm_ioremap(pp->dev, pp->cfg1_base,
					pp->config.cfg1_size);
	if (!pp->va_cfg1_base) {
		dev_err(pp->dev, "error with ioremap\n");
		return -ENOMEM;
	}

	if (of_property_read_u32(np, "num-lanes", &pp->lanes)) {
		dev_err(pp->dev, "Failed to parse the number of lanes\n");
		return -EINVAL;
	}

J
Jingoo Han 已提交
532
	if (IS_ENABLED(CONFIG_PCI_MSI)) {
533
		pp->irq_domain = irq_domain_add_linear(pp->dev->of_node,
J
Jingoo Han 已提交
534 535
					MAX_MSI_IRQS, &msi_domain_ops,
					&dw_pcie_msi_chip);
536
		if (!pp->irq_domain) {
J
Jingoo Han 已提交
537 538 539 540
			dev_err(pp->dev, "irq domain init failed\n");
			return -ENXIO;
		}

541 542
		for (i = 0; i < MAX_MSI_IRQS; i++)
			irq_create_mapping(pp->irq_domain, i);
J
Jingoo Han 已提交
543 544
	}

545 546 547 548 549 550 551 552 553 554 555 556 557 558 559
	if (pp->ops->host_init)
		pp->ops->host_init(pp);

	dw_pcie_wr_own_conf(pp, PCI_BASE_ADDRESS_0, 4, 0);

	/* program correct class for RC */
	dw_pcie_wr_own_conf(pp, PCI_CLASS_DEVICE, 2, PCI_CLASS_BRIDGE_PCI);

	dw_pcie_rd_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, &val);
	val |= PORT_LOGIC_SPEED_CHANGE;
	dw_pcie_wr_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, val);

	dw_pci.nr_controllers = 1;
	dw_pci.private_data = (void **)&pp;

560
	pci_common_init_dev(pp->dev, &dw_pci);
561 562 563 564 565 566 567 568 569
	pci_assign_unassigned_resources();
#ifdef CONFIG_PCI_DOMAINS
	dw_pci.domain++;
#endif

	return 0;
}

static void dw_pcie_prog_viewport_cfg0(struct pcie_port *pp, u32 busdev)
570 571
{
	/* Program viewport 0 : OUTBOUND : CFG0 */
572 573
	dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | PCIE_ATU_REGION_INDEX0,
			  PCIE_ATU_VIEWPORT);
574 575 576
	dw_pcie_writel_rc(pp, pp->cfg0_mod_base, PCIE_ATU_LOWER_BASE);
	dw_pcie_writel_rc(pp, (pp->cfg0_mod_base >> 32), PCIE_ATU_UPPER_BASE);
	dw_pcie_writel_rc(pp, pp->cfg0_mod_base + pp->config.cfg0_size - 1,
577 578 579 580 581
			  PCIE_ATU_LIMIT);
	dw_pcie_writel_rc(pp, busdev, PCIE_ATU_LOWER_TARGET);
	dw_pcie_writel_rc(pp, 0, PCIE_ATU_UPPER_TARGET);
	dw_pcie_writel_rc(pp, PCIE_ATU_TYPE_CFG0, PCIE_ATU_CR1);
	dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
582 583
}

584
static void dw_pcie_prog_viewport_cfg1(struct pcie_port *pp, u32 busdev)
585 586
{
	/* Program viewport 1 : OUTBOUND : CFG1 */
587 588 589
	dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | PCIE_ATU_REGION_INDEX1,
			  PCIE_ATU_VIEWPORT);
	dw_pcie_writel_rc(pp, PCIE_ATU_TYPE_CFG1, PCIE_ATU_CR1);
590 591 592
	dw_pcie_writel_rc(pp, pp->cfg1_mod_base, PCIE_ATU_LOWER_BASE);
	dw_pcie_writel_rc(pp, (pp->cfg1_mod_base >> 32), PCIE_ATU_UPPER_BASE);
	dw_pcie_writel_rc(pp, pp->cfg1_mod_base + pp->config.cfg1_size - 1,
593 594 595
			  PCIE_ATU_LIMIT);
	dw_pcie_writel_rc(pp, busdev, PCIE_ATU_LOWER_TARGET);
	dw_pcie_writel_rc(pp, 0, PCIE_ATU_UPPER_TARGET);
596
	dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
597 598
}

599
static void dw_pcie_prog_viewport_mem_outbound(struct pcie_port *pp)
600 601
{
	/* Program viewport 0 : OUTBOUND : MEM */
602 603 604
	dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | PCIE_ATU_REGION_INDEX0,
			  PCIE_ATU_VIEWPORT);
	dw_pcie_writel_rc(pp, PCIE_ATU_TYPE_MEM, PCIE_ATU_CR1);
605 606 607
	dw_pcie_writel_rc(pp, pp->mem_mod_base, PCIE_ATU_LOWER_BASE);
	dw_pcie_writel_rc(pp, (pp->mem_mod_base >> 32), PCIE_ATU_UPPER_BASE);
	dw_pcie_writel_rc(pp, pp->mem_mod_base + pp->config.mem_size - 1,
608 609
			  PCIE_ATU_LIMIT);
	dw_pcie_writel_rc(pp, pp->config.mem_bus_addr, PCIE_ATU_LOWER_TARGET);
610
	dw_pcie_writel_rc(pp, upper_32_bits(pp->config.mem_bus_addr),
611
			  PCIE_ATU_UPPER_TARGET);
612
	dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
613 614
}

615
static void dw_pcie_prog_viewport_io_outbound(struct pcie_port *pp)
616 617
{
	/* Program viewport 1 : OUTBOUND : IO */
618 619 620
	dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | PCIE_ATU_REGION_INDEX1,
			  PCIE_ATU_VIEWPORT);
	dw_pcie_writel_rc(pp, PCIE_ATU_TYPE_IO, PCIE_ATU_CR1);
621 622 623
	dw_pcie_writel_rc(pp, pp->io_mod_base, PCIE_ATU_LOWER_BASE);
	dw_pcie_writel_rc(pp, (pp->io_mod_base >> 32), PCIE_ATU_UPPER_BASE);
	dw_pcie_writel_rc(pp, pp->io_mod_base + pp->config.io_size - 1,
624 625
			  PCIE_ATU_LIMIT);
	dw_pcie_writel_rc(pp, pp->config.io_bus_addr, PCIE_ATU_LOWER_TARGET);
626
	dw_pcie_writel_rc(pp, upper_32_bits(pp->config.io_bus_addr),
627
			  PCIE_ATU_UPPER_TARGET);
628
	dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
629 630
}

631
static int dw_pcie_rd_other_conf(struct pcie_port *pp, struct pci_bus *bus,
632 633 634 635 636 637 638 639 640 641
		u32 devfn, int where, int size, u32 *val)
{
	int ret = PCIBIOS_SUCCESSFUL;
	u32 address, busdev;

	busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
		 PCIE_ATU_FUNC(PCI_FUNC(devfn));
	address = where & ~0x3;

	if (bus->parent->number == pp->root_bus_nr) {
642
		dw_pcie_prog_viewport_cfg0(pp, busdev);
643 644
		ret = dw_pcie_cfg_read(pp->va_cfg0_base + address, where, size,
				val);
645
		dw_pcie_prog_viewport_mem_outbound(pp);
646
	} else {
647
		dw_pcie_prog_viewport_cfg1(pp, busdev);
648 649
		ret = dw_pcie_cfg_read(pp->va_cfg1_base + address, where, size,
				val);
650
		dw_pcie_prog_viewport_io_outbound(pp);
651 652 653 654 655
	}

	return ret;
}

656
static int dw_pcie_wr_other_conf(struct pcie_port *pp, struct pci_bus *bus,
657 658 659 660 661 662 663 664 665 666
		u32 devfn, int where, int size, u32 val)
{
	int ret = PCIBIOS_SUCCESSFUL;
	u32 address, busdev;

	busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
		 PCIE_ATU_FUNC(PCI_FUNC(devfn));
	address = where & ~0x3;

	if (bus->parent->number == pp->root_bus_nr) {
667
		dw_pcie_prog_viewport_cfg0(pp, busdev);
668 669
		ret = dw_pcie_cfg_write(pp->va_cfg0_base + address, where, size,
				val);
670
		dw_pcie_prog_viewport_mem_outbound(pp);
671
	} else {
672
		dw_pcie_prog_viewport_cfg1(pp, busdev);
673 674
		ret = dw_pcie_cfg_write(pp->va_cfg1_base + address, where, size,
				val);
675
		dw_pcie_prog_viewport_io_outbound(pp);
676 677 678 679 680
	}

	return ret;
}

681
static int dw_pcie_valid_config(struct pcie_port *pp,
682 683 684 685
				struct pci_bus *bus, int dev)
{
	/* If there is no link, then there is no device */
	if (bus->number != pp->root_bus_nr) {
686
		if (!dw_pcie_link_up(pp))
687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703
			return 0;
	}

	/* access only one slot on each root port */
	if (bus->number == pp->root_bus_nr && dev > 0)
		return 0;

	/*
	 * do not read more than one device on the bus directly attached
	 * to RC's (Virtual Bridge's) DS side.
	 */
	if (bus->primary == pp->root_bus_nr && dev > 0)
		return 0;

	return 1;
}

704
static int dw_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
705 706 707 708 709 710 711 712 713 714
			int size, u32 *val)
{
	struct pcie_port *pp = sys_to_pcie(bus->sysdata);
	int ret;

	if (!pp) {
		BUG();
		return -EINVAL;
	}

715
	if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0) {
716 717 718 719 720
		*val = 0xffffffff;
		return PCIBIOS_DEVICE_NOT_FOUND;
	}

	if (bus->number != pp->root_bus_nr)
721 722 723 724 725
		if (pp->ops->rd_other_conf)
			ret = pp->ops->rd_other_conf(pp, bus, devfn,
						where, size, val);
		else
			ret = dw_pcie_rd_other_conf(pp, bus, devfn,
726 727
						where, size, val);
	else
728
		ret = dw_pcie_rd_own_conf(pp, where, size, val);
729 730 731 732

	return ret;
}

733
static int dw_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
734 735 736 737 738 739 740 741 742 743
			int where, int size, u32 val)
{
	struct pcie_port *pp = sys_to_pcie(bus->sysdata);
	int ret;

	if (!pp) {
		BUG();
		return -EINVAL;
	}

744
	if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0)
745 746 747
		return PCIBIOS_DEVICE_NOT_FOUND;

	if (bus->number != pp->root_bus_nr)
748 749 750 751 752
		if (pp->ops->wr_other_conf)
			ret = pp->ops->wr_other_conf(pp, bus, devfn,
						where, size, val);
		else
			ret = dw_pcie_wr_other_conf(pp, bus, devfn,
753 754
						where, size, val);
	else
755
		ret = dw_pcie_wr_own_conf(pp, where, size, val);
756 757 758 759

	return ret;
}

760 761 762
static struct pci_ops dw_pcie_ops = {
	.read = dw_pcie_rd_conf,
	.write = dw_pcie_wr_conf,
763 764
};

765
static int dw_pcie_setup(int nr, struct pci_sys_data *sys)
766 767 768 769 770 771 772 773 774 775
{
	struct pcie_port *pp;

	pp = sys_to_pcie(sys);

	if (!pp)
		return 0;

	if (global_io_offset < SZ_1M && pp->config.io_size > 0) {
		sys->io_offset = global_io_offset - pp->config.io_bus_addr;
776
		pci_ioremap_io(global_io_offset, pp->io_base);
777 778 779 780 781 782 783 784 785 786 787
		global_io_offset += SZ_64K;
		pci_add_resource_offset(&sys->resources, &pp->io,
					sys->io_offset);
	}

	sys->mem_offset = pp->mem.start - pp->config.mem_bus_addr;
	pci_add_resource_offset(&sys->resources, &pp->mem, sys->mem_offset);

	return 1;
}

788
static struct pci_bus *dw_pcie_scan_bus(int nr, struct pci_sys_data *sys)
789 790 791 792 793 794
{
	struct pci_bus *bus;
	struct pcie_port *pp = sys_to_pcie(sys);

	if (pp) {
		pp->root_bus_nr = sys->busnr;
795
		bus = pci_scan_root_bus(pp->dev, sys->busnr, &dw_pcie_ops,
796 797 798 799 800 801 802 803 804
					sys, &sys->resources);
	} else {
		bus = NULL;
		BUG();
	}

	return bus;
}

805
static int dw_pcie_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
806 807
{
	struct pcie_port *pp = sys_to_pcie(dev->bus->sysdata);
808
	int irq;
809

810 811 812
	irq = of_irq_parse_and_map_pci(dev, slot, pin);
	if (!irq)
		irq = pp->irq;
813

814
	return irq;
815 816
}

J
Jingoo Han 已提交
817 818 819 820 821 822 823 824 825 826
static void dw_pcie_add_bus(struct pci_bus *bus)
{
	if (IS_ENABLED(CONFIG_PCI_MSI)) {
		struct pcie_port *pp = sys_to_pcie(bus->sysdata);

		dw_pcie_msi_chip.dev = pp->dev;
		bus->msi = &dw_pcie_msi_chip;
	}
}

827 828 829 830
static struct hw_pci dw_pci = {
	.setup		= dw_pcie_setup,
	.scan		= dw_pcie_scan_bus,
	.map_irq	= dw_pcie_map_irq,
J
Jingoo Han 已提交
831
	.add_bus	= dw_pcie_add_bus,
832 833
};

834
void dw_pcie_setup_rc(struct pcie_port *pp)
835 836 837 838 839 840
{
	struct pcie_port_info *config = &pp->config;
	u32 val;
	u32 membase;
	u32 memlimit;

841
	/* set the number of lanes */
842
	dw_pcie_readl_rc(pp, PCIE_PORT_LINK_CONTROL, &val);
843
	val &= ~PORT_LINK_MODE_MASK;
844 845 846 847 848 849 850 851 852 853 854
	switch (pp->lanes) {
	case 1:
		val |= PORT_LINK_MODE_1_LANES;
		break;
	case 2:
		val |= PORT_LINK_MODE_2_LANES;
		break;
	case 4:
		val |= PORT_LINK_MODE_4_LANES;
		break;
	}
855
	dw_pcie_writel_rc(pp, val, PCIE_PORT_LINK_CONTROL);
856 857

	/* set link width speed control register */
858
	dw_pcie_readl_rc(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, &val);
859
	val &= ~PORT_LOGIC_LINK_WIDTH_MASK;
860 861 862 863 864 865 866 867 868 869 870
	switch (pp->lanes) {
	case 1:
		val |= PORT_LOGIC_LINK_WIDTH_1_LANES;
		break;
	case 2:
		val |= PORT_LOGIC_LINK_WIDTH_2_LANES;
		break;
	case 4:
		val |= PORT_LOGIC_LINK_WIDTH_4_LANES;
		break;
	}
871
	dw_pcie_writel_rc(pp, val, PCIE_LINK_WIDTH_SPEED_CONTROL);
872 873

	/* setup RC BARs */
874
	dw_pcie_writel_rc(pp, 0x00000004, PCI_BASE_ADDRESS_0);
875
	dw_pcie_writel_rc(pp, 0x00000000, PCI_BASE_ADDRESS_1);
876 877

	/* setup interrupt pins */
878
	dw_pcie_readl_rc(pp, PCI_INTERRUPT_LINE, &val);
879 880
	val &= 0xffff00ff;
	val |= 0x00000100;
881
	dw_pcie_writel_rc(pp, val, PCI_INTERRUPT_LINE);
882 883

	/* setup bus numbers */
884
	dw_pcie_readl_rc(pp, PCI_PRIMARY_BUS, &val);
885 886
	val &= 0xff000000;
	val |= 0x00010100;
887
	dw_pcie_writel_rc(pp, val, PCI_PRIMARY_BUS);
888 889 890 891 892

	/* setup memory base, memory limit */
	membase = ((u32)pp->mem_base & 0xfff00000) >> 16;
	memlimit = (config->mem_size + (u32)pp->mem_base) & 0xfff00000;
	val = memlimit | membase;
893
	dw_pcie_writel_rc(pp, val, PCI_MEMORY_BASE);
894 895

	/* setup command register */
896
	dw_pcie_readl_rc(pp, PCI_COMMAND, &val);
897 898 899
	val &= 0xffff0000;
	val |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
		PCI_COMMAND_MASTER | PCI_COMMAND_SERR;
900
	dw_pcie_writel_rc(pp, val, PCI_COMMAND);
901 902 903
}

MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
904
MODULE_DESCRIPTION("Designware PCIe host controller driver");
905
MODULE_LICENSE("GPL v2");