pcie-designware.c 22.0 KB
Newer Older
1
/*
2
 * Synopsys Designware PCIe host controller driver
3 4 5 6 7 8 9 10 11 12 13
 *
 * Copyright (C) 2013 Samsung Electronics Co., Ltd.
 *		http://www.samsung.com
 *
 * Author: Jingoo Han <jg1.han@samsung.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

J
Jingoo Han 已提交
14 15
#include <linux/irq.h>
#include <linux/irqdomain.h>
16 17
#include <linux/kernel.h>
#include <linux/module.h>
J
Jingoo Han 已提交
18
#include <linux/msi.h>
19
#include <linux/of_address.h>
20
#include <linux/of_pci.h>
21 22
#include <linux/pci.h>
#include <linux/pci_regs.h>
23
#include <linux/platform_device.h>
24 25
#include <linux/types.h>

26
#include "pcie-designware.h"
27 28 29 30

/* Synopsis specific PCIE configuration registers */
#define PCIE_PORT_LINK_CONTROL		0x710
#define PORT_LINK_MODE_MASK		(0x3f << 16)
31 32
#define PORT_LINK_MODE_1_LANES		(0x1 << 16)
#define PORT_LINK_MODE_2_LANES		(0x3 << 16)
33
#define PORT_LINK_MODE_4_LANES		(0x7 << 16)
34
#define PORT_LINK_MODE_8_LANES		(0xf << 16)
35 36 37

#define PCIE_LINK_WIDTH_SPEED_CONTROL	0x80C
#define PORT_LOGIC_SPEED_CHANGE		(0x1 << 17)
38
#define PORT_LOGIC_LINK_WIDTH_MASK	(0x1f << 8)
39 40 41
#define PORT_LOGIC_LINK_WIDTH_1_LANES	(0x1 << 8)
#define PORT_LOGIC_LINK_WIDTH_2_LANES	(0x2 << 8)
#define PORT_LOGIC_LINK_WIDTH_4_LANES	(0x4 << 8)
42
#define PORT_LOGIC_LINK_WIDTH_8_LANES	(0x8 << 8)
43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71

#define PCIE_MSI_ADDR_LO		0x820
#define PCIE_MSI_ADDR_HI		0x824
#define PCIE_MSI_INTR0_ENABLE		0x828
#define PCIE_MSI_INTR0_MASK		0x82C
#define PCIE_MSI_INTR0_STATUS		0x830

#define PCIE_ATU_VIEWPORT		0x900
#define PCIE_ATU_REGION_INBOUND		(0x1 << 31)
#define PCIE_ATU_REGION_OUTBOUND	(0x0 << 31)
#define PCIE_ATU_REGION_INDEX1		(0x1 << 0)
#define PCIE_ATU_REGION_INDEX0		(0x0 << 0)
#define PCIE_ATU_CR1			0x904
#define PCIE_ATU_TYPE_MEM		(0x0 << 0)
#define PCIE_ATU_TYPE_IO		(0x2 << 0)
#define PCIE_ATU_TYPE_CFG0		(0x4 << 0)
#define PCIE_ATU_TYPE_CFG1		(0x5 << 0)
#define PCIE_ATU_CR2			0x908
#define PCIE_ATU_ENABLE			(0x1 << 31)
#define PCIE_ATU_BAR_MODE_ENABLE	(0x1 << 30)
#define PCIE_ATU_LOWER_BASE		0x90C
#define PCIE_ATU_UPPER_BASE		0x910
#define PCIE_ATU_LIMIT			0x914
#define PCIE_ATU_LOWER_TARGET		0x918
#define PCIE_ATU_BUS(x)			(((x) & 0xff) << 24)
#define PCIE_ATU_DEV(x)			(((x) & 0x1f) << 19)
#define PCIE_ATU_FUNC(x)		(((x) & 0x7) << 16)
#define PCIE_ATU_UPPER_TARGET		0x91C

72 73
static struct hw_pci dw_pci;

74
static unsigned long global_io_offset;
75 76 77

static inline struct pcie_port *sys_to_pcie(struct pci_sys_data *sys)
{
78 79
	BUG_ON(!sys->private_data);

80 81 82
	return sys->private_data;
}

83
int dw_pcie_cfg_read(void __iomem *addr, int where, int size, u32 *val)
84 85 86 87 88 89 90 91 92 93 94 95 96
{
	*val = readl(addr);

	if (size == 1)
		*val = (*val >> (8 * (where & 3))) & 0xff;
	else if (size == 2)
		*val = (*val >> (8 * (where & 3))) & 0xffff;
	else if (size != 4)
		return PCIBIOS_BAD_REGISTER_NUMBER;

	return PCIBIOS_SUCCESSFUL;
}

97
int dw_pcie_cfg_write(void __iomem *addr, int where, int size, u32 val)
98 99 100 101 102 103 104 105 106 107 108 109 110
{
	if (size == 4)
		writel(val, addr);
	else if (size == 2)
		writew(val, addr + (where & 2));
	else if (size == 1)
		writeb(val, addr + (where & 3));
	else
		return PCIBIOS_BAD_REGISTER_NUMBER;

	return PCIBIOS_SUCCESSFUL;
}

111
static inline void dw_pcie_readl_rc(struct pcie_port *pp, u32 reg, u32 *val)
112
{
113
	if (pp->ops->readl_rc)
114
		pp->ops->readl_rc(pp, pp->dbi_base + reg, val);
115
	else
116
		*val = readl(pp->dbi_base + reg);
117 118
}

119
static inline void dw_pcie_writel_rc(struct pcie_port *pp, u32 val, u32 reg)
120
{
121
	if (pp->ops->writel_rc)
122
		pp->ops->writel_rc(pp, val, pp->dbi_base + reg);
123
	else
124
		writel(val, pp->dbi_base + reg);
125 126
}

127 128
static int dw_pcie_rd_own_conf(struct pcie_port *pp, int where, int size,
			       u32 *val)
129 130 131
{
	int ret;

132 133 134
	if (pp->ops->rd_own_conf)
		ret = pp->ops->rd_own_conf(pp, where, size, val);
	else
135 136
		ret = dw_pcie_cfg_read(pp->dbi_base + (where & ~0x3), where,
				size, val);
137

138 139 140
	return ret;
}

141 142
static int dw_pcie_wr_own_conf(struct pcie_port *pp, int where, int size,
			       u32 val)
143 144 145
{
	int ret;

146 147 148
	if (pp->ops->wr_own_conf)
		ret = pp->ops->wr_own_conf(pp, where, size, val);
	else
149 150
		ret = dw_pcie_cfg_write(pp->dbi_base + (where & ~0x3), where,
				size, val);
151

152 153 154
	return ret;
}

155 156 157 158 159 160 161 162 163 164 165 166 167 168 169
static void dw_pcie_prog_outbound_atu(struct pcie_port *pp, int index,
		int type, u64 cpu_addr, u64 pci_addr, u32 size)
{
	dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | index,
			  PCIE_ATU_VIEWPORT);
	dw_pcie_writel_rc(pp, lower_32_bits(cpu_addr), PCIE_ATU_LOWER_BASE);
	dw_pcie_writel_rc(pp, upper_32_bits(cpu_addr), PCIE_ATU_UPPER_BASE);
	dw_pcie_writel_rc(pp, lower_32_bits(cpu_addr + size - 1),
			  PCIE_ATU_LIMIT);
	dw_pcie_writel_rc(pp, lower_32_bits(pci_addr), PCIE_ATU_LOWER_TARGET);
	dw_pcie_writel_rc(pp, upper_32_bits(pci_addr), PCIE_ATU_UPPER_TARGET);
	dw_pcie_writel_rc(pp, type, PCIE_ATU_CR1);
	dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
}

J
Jingoo Han 已提交
170 171
static struct irq_chip dw_msi_irq_chip = {
	.name = "PCI-MSI",
172 173 174 175
	.irq_enable = pci_msi_unmask_irq,
	.irq_disable = pci_msi_mask_irq,
	.irq_mask = pci_msi_mask_irq,
	.irq_unmask = pci_msi_unmask_irq,
J
Jingoo Han 已提交
176 177 178
};

/* MSI int handler */
179
irqreturn_t dw_handle_msi_irq(struct pcie_port *pp)
J
Jingoo Han 已提交
180 181
{
	unsigned long val;
182
	int i, pos, irq;
183
	irqreturn_t ret = IRQ_NONE;
J
Jingoo Han 已提交
184 185 186 187 188

	for (i = 0; i < MAX_MSI_CTRLS; i++) {
		dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_STATUS + i * 12, 4,
				(u32 *)&val);
		if (val) {
189
			ret = IRQ_HANDLED;
J
Jingoo Han 已提交
190 191
			pos = 0;
			while ((pos = find_next_bit(&val, 32, pos)) != 32) {
192 193
				irq = irq_find_mapping(pp->irq_domain,
						i * 32 + pos);
H
Harro Haan 已提交
194 195 196
				dw_pcie_wr_own_conf(pp,
						PCIE_MSI_INTR0_STATUS + i * 12,
						4, 1 << pos);
197
				generic_handle_irq(irq);
J
Jingoo Han 已提交
198 199 200 201
				pos++;
			}
		}
	}
202 203

	return ret;
J
Jingoo Han 已提交
204 205 206 207
}

void dw_pcie_msi_init(struct pcie_port *pp)
{
208 209
	u64 msi_target;

J
Jingoo Han 已提交
210
	pp->msi_data = __get_free_pages(GFP_KERNEL, 0);
211
	msi_target = virt_to_phys((void *)pp->msi_data);
J
Jingoo Han 已提交
212 213 214

	/* program the msi_data */
	dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_LO, 4,
215 216 217
			    (u32)(msi_target & 0xffffffff));
	dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_HI, 4,
			    (u32)(msi_target >> 32 & 0xffffffff));
J
Jingoo Han 已提交
218 219
}

220 221 222 223 224 225 226 227 228 229 230
static void dw_pcie_msi_clear_irq(struct pcie_port *pp, int irq)
{
	unsigned int res, bit, val;

	res = (irq / 32) * 12;
	bit = irq % 32;
	dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
	val &= ~(1 << bit);
	dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
}

231
static void clear_irq_range(struct pcie_port *pp, unsigned int irq_base,
232
			    unsigned int nvec, unsigned int pos)
233
{
234
	unsigned int i;
235

236
	for (i = 0; i < nvec; i++) {
237
		irq_set_msi_desc_off(irq_base, i, NULL);
238
		/* Disable corresponding interrupt on MSI controller */
239 240 241 242
		if (pp->ops->msi_clear_irq)
			pp->ops->msi_clear_irq(pp, pos + i);
		else
			dw_pcie_msi_clear_irq(pp, pos + i);
243
	}
244 245

	bitmap_release_region(pp->msi_irq_in_use, pos, order_base_2(nvec));
246 247
}

248 249 250 251 252 253 254 255 256 257 258
static void dw_pcie_msi_set_irq(struct pcie_port *pp, int irq)
{
	unsigned int res, bit, val;

	res = (irq / 32) * 12;
	bit = irq % 32;
	dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
	val |= 1 << bit;
	dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
}

J
Jingoo Han 已提交
259 260
static int assign_irq(int no_irqs, struct msi_desc *desc, int *pos)
{
261
	int irq, pos0, i;
262
	struct pcie_port *pp = sys_to_pcie(msi_desc_to_pci_sysdata(desc));
J
Jingoo Han 已提交
263

264 265 266 267
	pos0 = bitmap_find_free_region(pp->msi_irq_in_use, MAX_MSI_IRQS,
				       order_base_2(no_irqs));
	if (pos0 < 0)
		goto no_valid_irq;
J
Jingoo Han 已提交
268

269 270
	irq = irq_find_mapping(pp->irq_domain, pos0);
	if (!irq)
J
Jingoo Han 已提交
271 272
		goto no_valid_irq;

273 274 275 276 277 278 279
	/*
	 * irq_create_mapping (called from dw_pcie_host_init) pre-allocates
	 * descs so there is no need to allocate descs here. We can therefore
	 * assume that if irq_find_mapping above returns non-zero, then the
	 * descs are also successfully allocated.
	 */

280
	for (i = 0; i < no_irqs; i++) {
281 282 283 284
		if (irq_set_msi_desc_off(irq, i, desc) != 0) {
			clear_irq_range(pp, irq, i, pos0);
			goto no_valid_irq;
		}
J
Jingoo Han 已提交
285
		/*Enable corresponding interrupt in MSI interrupt controller */
286 287 288 289
		if (pp->ops->msi_set_irq)
			pp->ops->msi_set_irq(pp, pos0 + i);
		else
			dw_pcie_msi_set_irq(pp, pos0 + i);
J
Jingoo Han 已提交
290 291 292
	}

	*pos = pos0;
293 294 295
	desc->nvec_used = no_irqs;
	desc->msi_attrib.multiple = order_base_2(no_irqs);

J
Jingoo Han 已提交
296 297 298 299 300 301 302
	return irq;

no_valid_irq:
	*pos = pos0;
	return -ENOSPC;
}

303
static void dw_msi_setup_msg(struct pcie_port *pp, unsigned int irq, u32 pos)
J
Jingoo Han 已提交
304 305
{
	struct msi_msg msg;
306
	u64 msi_target;
J
Jingoo Han 已提交
307

308
	if (pp->ops->get_msi_addr)
309
		msi_target = pp->ops->get_msi_addr(pp);
310
	else
311 312 313 314
		msi_target = virt_to_phys((void *)pp->msi_data);

	msg.address_lo = (u32)(msi_target & 0xffffffff);
	msg.address_hi = (u32)(msi_target >> 32 & 0xffffffff);
315 316 317 318 319 320

	if (pp->ops->get_msi_data)
		msg.data = pp->ops->get_msi_data(pp, pos);
	else
		msg.data = pos;

321
	pci_write_msi_msg(irq, &msg);
322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337
}

static int dw_msi_setup_irq(struct msi_controller *chip, struct pci_dev *pdev,
			struct msi_desc *desc)
{
	int irq, pos;
	struct pcie_port *pp = sys_to_pcie(pdev->bus->sysdata);

	if (desc->msi_attrib.is_msix)
		return -EINVAL;

	irq = assign_irq(1, desc, &pos);
	if (irq < 0)
		return irq;

	dw_msi_setup_msg(pp, irq, pos);
J
Jingoo Han 已提交
338 339 340 341

	return 0;
}

342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368
static int dw_msi_setup_irqs(struct msi_controller *chip, struct pci_dev *pdev,
			     int nvec, int type)
{
#ifdef CONFIG_PCI_MSI
	int irq, pos;
	struct msi_desc *desc;
	struct pcie_port *pp = sys_to_pcie(pdev->bus->sysdata);

	/* MSI-X interrupts are not supported */
	if (type == PCI_CAP_ID_MSIX)
		return -EINVAL;

	WARN_ON(!list_is_singular(&pdev->dev.msi_list));
	desc = list_entry(pdev->dev.msi_list.next, struct msi_desc, list);

	irq = assign_irq(nvec, desc, &pos);
	if (irq < 0)
		return irq;

	dw_msi_setup_msg(pp, irq, pos);

	return 0;
#else
	return -EINVAL;
#endif
}

369
static void dw_msi_teardown_irq(struct msi_controller *chip, unsigned int irq)
J
Jingoo Han 已提交
370
{
371
	struct irq_data *data = irq_get_irq_data(irq);
372
	struct msi_desc *msi = irq_data_get_msi_desc(data);
373
	struct pcie_port *pp = sys_to_pcie(msi_desc_to_pci_sysdata(msi));
374 375

	clear_irq_range(pp, irq, 1, data->hwirq);
J
Jingoo Han 已提交
376 377
}

378
static struct msi_controller dw_pcie_msi_chip = {
J
Jingoo Han 已提交
379
	.setup_irq = dw_msi_setup_irq,
380
	.setup_irqs = dw_msi_setup_irqs,
J
Jingoo Han 已提交
381 382 383
	.teardown_irq = dw_msi_teardown_irq,
};

384 385 386 387 388 389 390 391
int dw_pcie_link_up(struct pcie_port *pp)
{
	if (pp->ops->link_up)
		return pp->ops->link_up(pp);
	else
		return 0;
}

J
Jingoo Han 已提交
392 393 394 395 396 397 398 399 400 401 402 403 404
static int dw_pcie_msi_map(struct irq_domain *domain, unsigned int irq,
			irq_hw_number_t hwirq)
{
	irq_set_chip_and_handler(irq, &dw_msi_irq_chip, handle_simple_irq);
	irq_set_chip_data(irq, domain->host_data);

	return 0;
}

static const struct irq_domain_ops msi_domain_ops = {
	.map = dw_pcie_msi_map,
};

405
int dw_pcie_host_init(struct pcie_port *pp)
406 407
{
	struct device_node *np = pp->dev->of_node;
408
	struct platform_device *pdev = to_platform_device(pp->dev);
409 410
	struct of_pci_range range;
	struct of_pci_range_parser parser;
411
	struct resource *cfg_res;
412 413
	u32 val, na, ns;
	const __be32 *addrp;
414
	int i, index, ret;
415 416 417 418 419 420

	/* Find the address cell size and the number of cells in order to get
	 * the untranslated address.
	 */
	of_property_read_u32(np, "#address-cells", &na);
	ns = of_n_size_cells(np);
J
Jingoo Han 已提交
421

422 423
	cfg_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "config");
	if (cfg_res) {
424 425
		pp->cfg0_size = resource_size(cfg_res)/2;
		pp->cfg1_size = resource_size(cfg_res)/2;
426
		pp->cfg0_base = cfg_res->start;
427
		pp->cfg1_base = cfg_res->start + pp->cfg0_size;
428 429 430

		/* Find the untranslated configuration space address */
		index = of_property_match_string(np, "reg-names", "config");
431
		addrp = of_get_address(np, index, NULL, NULL);
432
		pp->cfg0_mod_base = of_read_number(addrp, ns);
433
		pp->cfg1_mod_base = pp->cfg0_mod_base + pp->cfg0_size;
434
	} else if (!pp->va_cfg0_base) {
435 436 437
		dev_err(pp->dev, "missing *config* reg space\n");
	}

438 439 440 441 442 443 444 445
	if (of_pci_range_parser_init(&parser, np)) {
		dev_err(pp->dev, "missing ranges property\n");
		return -EINVAL;
	}

	/* Get the I/O and memory ranges from DT */
	for_each_of_pci_range(&parser, &range) {
		unsigned long restype = range.flags & IORESOURCE_TYPE_BITS;
446

447 448 449 450 451 452 453 454 455
		if (restype == IORESOURCE_IO) {
			of_pci_range_to_resource(&range, np, &pp->io);
			pp->io.name = "I/O";
			pp->io.start = max_t(resource_size_t,
					     PCIBIOS_MIN_IO,
					     range.pci_addr + global_io_offset);
			pp->io.end = min_t(resource_size_t,
					   IO_SPACE_LIMIT,
					   range.pci_addr + range.size
456
					   + global_io_offset - 1);
457 458
			pp->io_size = resource_size(&pp->io);
			pp->io_bus_addr = range.pci_addr;
459
			pp->io_base = range.cpu_addr;
460 461 462 463

			/* Find the untranslated IO space address */
			pp->io_mod_base = of_read_number(parser.range -
							 parser.np + na, ns);
464 465 466 467
		}
		if (restype == IORESOURCE_MEM) {
			of_pci_range_to_resource(&range, np, &pp->mem);
			pp->mem.name = "MEM";
468 469
			pp->mem_size = resource_size(&pp->mem);
			pp->mem_bus_addr = range.pci_addr;
470 471 472 473

			/* Find the untranslated MEM space address */
			pp->mem_mod_base = of_read_number(parser.range -
							  parser.np + na, ns);
474 475 476
		}
		if (restype == 0) {
			of_pci_range_to_resource(&range, np, &pp->cfg);
477 478
			pp->cfg0_size = resource_size(&pp->cfg)/2;
			pp->cfg1_size = resource_size(&pp->cfg)/2;
479
			pp->cfg0_base = pp->cfg.start;
480
			pp->cfg1_base = pp->cfg.start + pp->cfg0_size;
481 482 483 484 485

			/* Find the untranslated configuration space address */
			pp->cfg0_mod_base = of_read_number(parser.range -
							   parser.np + na, ns);
			pp->cfg1_mod_base = pp->cfg0_mod_base +
486
					    pp->cfg0_size;
487 488 489
		}
	}

490 491 492 493 494 495 496 497 498 499
	ret = of_pci_parse_bus_range(np, &pp->busn);
	if (ret < 0) {
		pp->busn.name = np->name;
		pp->busn.start = 0;
		pp->busn.end = 0xff;
		pp->busn.flags = IORESOURCE_BUS;
		dev_dbg(pp->dev, "failed to parse bus-range property: %d, using default %pR\n",
			ret, &pp->busn);
	}

500 501 502 503 504 505 506 507 508 509 510 511
	if (!pp->dbi_base) {
		pp->dbi_base = devm_ioremap(pp->dev, pp->cfg.start,
					resource_size(&pp->cfg));
		if (!pp->dbi_base) {
			dev_err(pp->dev, "error with ioremap\n");
			return -ENOMEM;
		}
	}

	pp->mem_base = pp->mem.start;

	if (!pp->va_cfg0_base) {
512
		pp->va_cfg0_base = devm_ioremap(pp->dev, pp->cfg0_base,
513
						pp->cfg0_size);
514 515 516 517
		if (!pp->va_cfg0_base) {
			dev_err(pp->dev, "error with ioremap in function\n");
			return -ENOMEM;
		}
518
	}
519

520
	if (!pp->va_cfg1_base) {
521
		pp->va_cfg1_base = devm_ioremap(pp->dev, pp->cfg1_base,
522
						pp->cfg1_size);
523 524 525 526
		if (!pp->va_cfg1_base) {
			dev_err(pp->dev, "error with ioremap\n");
			return -ENOMEM;
		}
527 528 529 530 531 532 533
	}

	if (of_property_read_u32(np, "num-lanes", &pp->lanes)) {
		dev_err(pp->dev, "Failed to parse the number of lanes\n");
		return -EINVAL;
	}

J
Jingoo Han 已提交
534
	if (IS_ENABLED(CONFIG_PCI_MSI)) {
535 536 537 538 539 540 541 542
		if (!pp->ops->msi_host_init) {
			pp->irq_domain = irq_domain_add_linear(pp->dev->of_node,
						MAX_MSI_IRQS, &msi_domain_ops,
						&dw_pcie_msi_chip);
			if (!pp->irq_domain) {
				dev_err(pp->dev, "irq domain init failed\n");
				return -ENXIO;
			}
J
Jingoo Han 已提交
543

544 545 546 547 548 549 550
			for (i = 0; i < MAX_MSI_IRQS; i++)
				irq_create_mapping(pp->irq_domain, i);
		} else {
			ret = pp->ops->msi_host_init(pp, &dw_pcie_msi_chip);
			if (ret < 0)
				return ret;
		}
J
Jingoo Han 已提交
551 552
	}

553 554 555
	if (pp->ops->host_init)
		pp->ops->host_init(pp);

556 557 558 559 560
	if (!pp->ops->rd_other_conf)
		dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX1,
					  PCIE_ATU_TYPE_MEM, pp->mem_mod_base,
					  pp->mem_bus_addr, pp->mem_size);

561 562 563 564 565 566 567 568 569
	dw_pcie_wr_own_conf(pp, PCI_BASE_ADDRESS_0, 4, 0);

	/* program correct class for RC */
	dw_pcie_wr_own_conf(pp, PCI_CLASS_DEVICE, 2, PCI_CLASS_BRIDGE_PCI);

	dw_pcie_rd_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, &val);
	val |= PORT_LOGIC_SPEED_CHANGE;
	dw_pcie_wr_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, val);

570 571 572 573
#ifdef CONFIG_PCI_MSI
	dw_pcie_msi_chip.dev = pp->dev;
#endif

574 575 576
	dw_pci.nr_controllers = 1;
	dw_pci.private_data = (void **)&pp;

577
	pci_common_init_dev(pp->dev, &dw_pci);
578 579 580 581 582

	return 0;
}

static int dw_pcie_rd_other_conf(struct pcie_port *pp, struct pci_bus *bus,
583 584
		u32 devfn, int where, int size, u32 *val)
{
585 586 587 588
	int ret, type;
	u32 address, busdev, cfg_size;
	u64 cpu_addr;
	void __iomem *va_cfg_base;
589 590 591 592 593 594

	busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
		 PCIE_ATU_FUNC(PCI_FUNC(devfn));
	address = where & ~0x3;

	if (bus->parent->number == pp->root_bus_nr) {
595 596 597 598
		type = PCIE_ATU_TYPE_CFG0;
		cpu_addr = pp->cfg0_mod_base;
		cfg_size = pp->cfg0_size;
		va_cfg_base = pp->va_cfg0_base;
599
	} else {
600 601 602 603
		type = PCIE_ATU_TYPE_CFG1;
		cpu_addr = pp->cfg1_mod_base;
		cfg_size = pp->cfg1_size;
		va_cfg_base = pp->va_cfg1_base;
604 605
	}

606 607 608 609 610 611 612 613
	dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
				  type, cpu_addr,
				  busdev, cfg_size);
	ret = dw_pcie_cfg_read(va_cfg_base + address, where, size, val);
	dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
				  PCIE_ATU_TYPE_IO, pp->io_mod_base,
				  pp->io_bus_addr, pp->io_size);

614 615 616
	return ret;
}

617
static int dw_pcie_wr_other_conf(struct pcie_port *pp, struct pci_bus *bus,
618 619
		u32 devfn, int where, int size, u32 val)
{
620 621 622 623
	int ret, type;
	u32 address, busdev, cfg_size;
	u64 cpu_addr;
	void __iomem *va_cfg_base;
624 625 626 627 628 629

	busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
		 PCIE_ATU_FUNC(PCI_FUNC(devfn));
	address = where & ~0x3;

	if (bus->parent->number == pp->root_bus_nr) {
630 631 632 633
		type = PCIE_ATU_TYPE_CFG0;
		cpu_addr = pp->cfg0_mod_base;
		cfg_size = pp->cfg0_size;
		va_cfg_base = pp->va_cfg0_base;
634
	} else {
635 636 637 638
		type = PCIE_ATU_TYPE_CFG1;
		cpu_addr = pp->cfg1_mod_base;
		cfg_size = pp->cfg1_size;
		va_cfg_base = pp->va_cfg1_base;
639 640
	}

641 642 643 644 645 646 647 648
	dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
				  type, cpu_addr,
				  busdev, cfg_size);
	ret = dw_pcie_cfg_write(va_cfg_base + address, where, size, val);
	dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
				  PCIE_ATU_TYPE_IO, pp->io_mod_base,
				  pp->io_bus_addr, pp->io_size);

649 650 651
	return ret;
}

652
static int dw_pcie_valid_config(struct pcie_port *pp,
653 654 655 656
				struct pci_bus *bus, int dev)
{
	/* If there is no link, then there is no device */
	if (bus->number != pp->root_bus_nr) {
657
		if (!dw_pcie_link_up(pp))
658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674
			return 0;
	}

	/* access only one slot on each root port */
	if (bus->number == pp->root_bus_nr && dev > 0)
		return 0;

	/*
	 * do not read more than one device on the bus directly attached
	 * to RC's (Virtual Bridge's) DS side.
	 */
	if (bus->primary == pp->root_bus_nr && dev > 0)
		return 0;

	return 1;
}

675
static int dw_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
676 677 678 679 680
			int size, u32 *val)
{
	struct pcie_port *pp = sys_to_pcie(bus->sysdata);
	int ret;

681
	if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0) {
682 683 684 685 686
		*val = 0xffffffff;
		return PCIBIOS_DEVICE_NOT_FOUND;
	}

	if (bus->number != pp->root_bus_nr)
687 688 689 690 691
		if (pp->ops->rd_other_conf)
			ret = pp->ops->rd_other_conf(pp, bus, devfn,
						where, size, val);
		else
			ret = dw_pcie_rd_other_conf(pp, bus, devfn,
692 693
						where, size, val);
	else
694
		ret = dw_pcie_rd_own_conf(pp, where, size, val);
695 696 697 698

	return ret;
}

699
static int dw_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
700 701 702 703 704
			int where, int size, u32 val)
{
	struct pcie_port *pp = sys_to_pcie(bus->sysdata);
	int ret;

705
	if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0)
706 707 708
		return PCIBIOS_DEVICE_NOT_FOUND;

	if (bus->number != pp->root_bus_nr)
709 710 711 712 713
		if (pp->ops->wr_other_conf)
			ret = pp->ops->wr_other_conf(pp, bus, devfn,
						where, size, val);
		else
			ret = dw_pcie_wr_other_conf(pp, bus, devfn,
714 715
						where, size, val);
	else
716
		ret = dw_pcie_wr_own_conf(pp, where, size, val);
717 718 719 720

	return ret;
}

721 722 723
static struct pci_ops dw_pcie_ops = {
	.read = dw_pcie_rd_conf,
	.write = dw_pcie_wr_conf,
724 725
};

726
static int dw_pcie_setup(int nr, struct pci_sys_data *sys)
727 728 729 730 731
{
	struct pcie_port *pp;

	pp = sys_to_pcie(sys);

732 733
	if (global_io_offset < SZ_1M && pp->io_size > 0) {
		sys->io_offset = global_io_offset - pp->io_bus_addr;
734
		pci_ioremap_io(global_io_offset, pp->io_base);
735 736 737 738 739
		global_io_offset += SZ_64K;
		pci_add_resource_offset(&sys->resources, &pp->io,
					sys->io_offset);
	}

740
	sys->mem_offset = pp->mem.start - pp->mem_bus_addr;
741
	pci_add_resource_offset(&sys->resources, &pp->mem, sys->mem_offset);
742
	pci_add_resource(&sys->resources, &pp->busn);
743 744 745 746

	return 1;
}

747
static struct pci_bus *dw_pcie_scan_bus(int nr, struct pci_sys_data *sys)
748 749 750 751
{
	struct pci_bus *bus;
	struct pcie_port *pp = sys_to_pcie(sys);

752
	pp->root_bus_nr = sys->busnr;
753 754 755 756 757 758 759 760 761

	if (IS_ENABLED(CONFIG_PCI_MSI))
		bus = pci_scan_root_bus_msi(pp->dev, sys->busnr, &dw_pcie_ops,
					    sys, &sys->resources,
					    &dw_pcie_msi_chip);
	else
		bus = pci_scan_root_bus(pp->dev, sys->busnr, &dw_pcie_ops,
					sys, &sys->resources);

762 763 764
	if (!bus)
		return NULL;

765 766 767
	if (bus && pp->ops->scan_bus)
		pp->ops->scan_bus(pp);

768 769 770
	return bus;
}

771
static int dw_pcie_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
772 773
{
	struct pcie_port *pp = sys_to_pcie(dev->bus->sysdata);
774
	int irq;
775

776 777 778
	irq = of_irq_parse_and_map_pci(dev, slot, pin);
	if (!irq)
		irq = pp->irq;
779

780
	return irq;
781 782
}

783 784 785 786
static struct hw_pci dw_pci = {
	.setup		= dw_pcie_setup,
	.scan		= dw_pcie_scan_bus,
	.map_irq	= dw_pcie_map_irq,
787 788
};

789
void dw_pcie_setup_rc(struct pcie_port *pp)
790 791 792 793 794
{
	u32 val;
	u32 membase;
	u32 memlimit;

795
	/* set the number of lanes */
796
	dw_pcie_readl_rc(pp, PCIE_PORT_LINK_CONTROL, &val);
797
	val &= ~PORT_LINK_MODE_MASK;
798 799 800 801 802 803 804 805 806 807
	switch (pp->lanes) {
	case 1:
		val |= PORT_LINK_MODE_1_LANES;
		break;
	case 2:
		val |= PORT_LINK_MODE_2_LANES;
		break;
	case 4:
		val |= PORT_LINK_MODE_4_LANES;
		break;
808 809 810
	case 8:
		val |= PORT_LINK_MODE_8_LANES;
		break;
811
	}
812
	dw_pcie_writel_rc(pp, val, PCIE_PORT_LINK_CONTROL);
813 814

	/* set link width speed control register */
815
	dw_pcie_readl_rc(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, &val);
816
	val &= ~PORT_LOGIC_LINK_WIDTH_MASK;
817 818 819 820 821 822 823 824 825 826
	switch (pp->lanes) {
	case 1:
		val |= PORT_LOGIC_LINK_WIDTH_1_LANES;
		break;
	case 2:
		val |= PORT_LOGIC_LINK_WIDTH_2_LANES;
		break;
	case 4:
		val |= PORT_LOGIC_LINK_WIDTH_4_LANES;
		break;
827 828 829
	case 8:
		val |= PORT_LOGIC_LINK_WIDTH_8_LANES;
		break;
830
	}
831
	dw_pcie_writel_rc(pp, val, PCIE_LINK_WIDTH_SPEED_CONTROL);
832 833

	/* setup RC BARs */
834
	dw_pcie_writel_rc(pp, 0x00000004, PCI_BASE_ADDRESS_0);
835
	dw_pcie_writel_rc(pp, 0x00000000, PCI_BASE_ADDRESS_1);
836 837

	/* setup interrupt pins */
838
	dw_pcie_readl_rc(pp, PCI_INTERRUPT_LINE, &val);
839 840
	val &= 0xffff00ff;
	val |= 0x00000100;
841
	dw_pcie_writel_rc(pp, val, PCI_INTERRUPT_LINE);
842 843

	/* setup bus numbers */
844
	dw_pcie_readl_rc(pp, PCI_PRIMARY_BUS, &val);
845 846
	val &= 0xff000000;
	val |= 0x00010100;
847
	dw_pcie_writel_rc(pp, val, PCI_PRIMARY_BUS);
848 849 850

	/* setup memory base, memory limit */
	membase = ((u32)pp->mem_base & 0xfff00000) >> 16;
851
	memlimit = (pp->mem_size + (u32)pp->mem_base) & 0xfff00000;
852
	val = memlimit | membase;
853
	dw_pcie_writel_rc(pp, val, PCI_MEMORY_BASE);
854 855

	/* setup command register */
856
	dw_pcie_readl_rc(pp, PCI_COMMAND, &val);
857 858 859
	val &= 0xffff0000;
	val |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
		PCI_COMMAND_MASTER | PCI_COMMAND_SERR;
860
	dw_pcie_writel_rc(pp, val, PCI_COMMAND);
861 862 863
}

MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
864
MODULE_DESCRIPTION("Designware PCIe host controller driver");
865
MODULE_LICENSE("GPL v2");